pxa3xx-gcu: quite playing silly buggers with ->f_op
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / video / pxa3xx-gcu.c
CommitLineData
364dbdf3 1/*
0b7f1cc7 2 * pxa3xx-gcu.c - Linux kernel module for PXA3xx graphics controllers
364dbdf3
DM
3 *
4 * This driver needs a DirectFB counterpart in user space, communication
5 * is handled via mmap()ed memory areas and an ioctl.
6 *
7 * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
8 * Copyright (c) 2009 Janine Kropp <nin@directfb.org>
9 * Copyright (c) 2009 Denis Oliver Kropp <dok@directfb.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
26/*
27 * WARNING: This controller is attached to System Bus 2 of the PXA which
25985edc 28 * needs its arbiter to be enabled explicitly (CKENB & 1<<9).
364dbdf3
DM
29 * There is currently no way to do this from Linux, so you need to teach
30 * your bootloader for now.
31 */
32
33#include <linux/module.h>
364dbdf3
DM
34#include <linux/platform_device.h>
35#include <linux/dma-mapping.h>
36#include <linux/miscdevice.h>
37#include <linux/interrupt.h>
38#include <linux/spinlock.h>
39#include <linux/uaccess.h>
40#include <linux/ioctl.h>
41#include <linux/delay.h>
42#include <linux/sched.h>
43#include <linux/slab.h>
44#include <linux/clk.h>
45#include <linux/fs.h>
46#include <linux/io.h>
47
48#include "pxa3xx-gcu.h"
49
50#define DRV_NAME "pxa3xx-gcu"
51#define MISCDEV_MINOR 197
52
53#define REG_GCCR 0x00
54#define GCCR_SYNC_CLR (1 << 9)
55#define GCCR_BP_RST (1 << 8)
56#define GCCR_ABORT (1 << 6)
57#define GCCR_STOP (1 << 4)
58
59#define REG_GCISCR 0x04
60#define REG_GCIECR 0x08
61#define REG_GCRBBR 0x20
62#define REG_GCRBLR 0x24
63#define REG_GCRBHR 0x28
64#define REG_GCRBTR 0x2C
65#define REG_GCRBEXHR 0x30
66
67#define IE_EOB (1 << 0)
68#define IE_EEOB (1 << 5)
69#define IE_ALL 0xff
70
71#define SHARED_SIZE PAGE_ALIGN(sizeof(struct pxa3xx_gcu_shared))
72
73/* #define PXA3XX_GCU_DEBUG */
74/* #define PXA3XX_GCU_DEBUG_TIMER */
75
76#ifdef PXA3XX_GCU_DEBUG
77#define QDUMP(msg) \
78 do { \
79 QPRINT(priv, KERN_DEBUG, msg); \
80 } while (0)
81#else
82#define QDUMP(msg) do {} while (0)
83#endif
84
85#define QERROR(msg) \
86 do { \
87 QPRINT(priv, KERN_ERR, msg); \
88 } while (0)
89
90struct pxa3xx_gcu_batch {
91 struct pxa3xx_gcu_batch *next;
92 u32 *ptr;
93 dma_addr_t phys;
94 unsigned long length;
95};
96
97struct pxa3xx_gcu_priv {
98 void __iomem *mmio_base;
99 struct clk *clk;
100 struct pxa3xx_gcu_shared *shared;
101 dma_addr_t shared_phys;
102 struct resource *resource_mem;
103 struct miscdevice misc_dev;
104 struct file_operations misc_fops;
105 wait_queue_head_t wait_idle;
106 wait_queue_head_t wait_free;
107 spinlock_t spinlock;
108 struct timeval base_time;
109
110 struct pxa3xx_gcu_batch *free;
111
112 struct pxa3xx_gcu_batch *ready;
113 struct pxa3xx_gcu_batch *ready_last;
114 struct pxa3xx_gcu_batch *running;
115};
116
117static inline unsigned long
118gc_readl(struct pxa3xx_gcu_priv *priv, unsigned int off)
119{
120 return __raw_readl(priv->mmio_base + off);
121}
122
123static inline void
124gc_writel(struct pxa3xx_gcu_priv *priv, unsigned int off, unsigned long val)
125{
126 __raw_writel(val, priv->mmio_base + off);
127}
128
129#define QPRINT(priv, level, msg) \
130 do { \
131 struct timeval tv; \
132 struct pxa3xx_gcu_shared *shared = priv->shared; \
133 u32 base = gc_readl(priv, REG_GCRBBR); \
134 \
135 do_gettimeofday(&tv); \
136 \
137 printk(level "%ld.%03ld.%03ld - %-17s: %-21s (%s, " \
138 "STATUS " \
139 "0x%02lx, B 0x%08lx [%ld], E %5ld, H %5ld, " \
140 "T %5ld)\n", \
141 tv.tv_sec - priv->base_time.tv_sec, \
142 tv.tv_usec / 1000, tv.tv_usec % 1000, \
143 __func__, msg, \
144 shared->hw_running ? "running" : " idle", \
145 gc_readl(priv, REG_GCISCR), \
146 gc_readl(priv, REG_GCRBBR), \
147 gc_readl(priv, REG_GCRBLR), \
148 (gc_readl(priv, REG_GCRBEXHR) - base) / 4, \
149 (gc_readl(priv, REG_GCRBHR) - base) / 4, \
150 (gc_readl(priv, REG_GCRBTR) - base) / 4); \
151 } while (0)
152
153static void
154pxa3xx_gcu_reset(struct pxa3xx_gcu_priv *priv)
155{
156 QDUMP("RESET");
157
158 /* disable interrupts */
159 gc_writel(priv, REG_GCIECR, 0);
160
161 /* reset hardware */
162 gc_writel(priv, REG_GCCR, GCCR_ABORT);
163 gc_writel(priv, REG_GCCR, 0);
164
165 memset(priv->shared, 0, SHARED_SIZE);
166 priv->shared->buffer_phys = priv->shared_phys;
167 priv->shared->magic = PXA3XX_GCU_SHARED_MAGIC;
168
169 do_gettimeofday(&priv->base_time);
170
171 /* set up the ring buffer pointers */
172 gc_writel(priv, REG_GCRBLR, 0);
173 gc_writel(priv, REG_GCRBBR, priv->shared_phys);
174 gc_writel(priv, REG_GCRBTR, priv->shared_phys);
175
176 /* enable all IRQs except EOB */
177 gc_writel(priv, REG_GCIECR, IE_ALL & ~IE_EOB);
178}
179
180static void
181dump_whole_state(struct pxa3xx_gcu_priv *priv)
182{
183 struct pxa3xx_gcu_shared *sh = priv->shared;
184 u32 base = gc_readl(priv, REG_GCRBBR);
185
186 QDUMP("DUMP");
187
188 printk(KERN_DEBUG "== PXA3XX-GCU DUMP ==\n"
189 "%s, STATUS 0x%02lx, B 0x%08lx [%ld], E %5ld, H %5ld, T %5ld\n",
190 sh->hw_running ? "running" : "idle ",
191 gc_readl(priv, REG_GCISCR),
192 gc_readl(priv, REG_GCRBBR),
193 gc_readl(priv, REG_GCRBLR),
194 (gc_readl(priv, REG_GCRBEXHR) - base) / 4,
195 (gc_readl(priv, REG_GCRBHR) - base) / 4,
196 (gc_readl(priv, REG_GCRBTR) - base) / 4);
197}
198
199static void
200flush_running(struct pxa3xx_gcu_priv *priv)
201{
202 struct pxa3xx_gcu_batch *running = priv->running;
203 struct pxa3xx_gcu_batch *next;
204
205 while (running) {
206 next = running->next;
207 running->next = priv->free;
208 priv->free = running;
209 running = next;
210 }
211
212 priv->running = NULL;
213}
214
215static void
216run_ready(struct pxa3xx_gcu_priv *priv)
217{
218 unsigned int num = 0;
219 struct pxa3xx_gcu_shared *shared = priv->shared;
220 struct pxa3xx_gcu_batch *ready = priv->ready;
221
222 QDUMP("Start");
223
224 BUG_ON(!ready);
225
226 shared->buffer[num++] = 0x05000000;
227
228 while (ready) {
229 shared->buffer[num++] = 0x00000001;
230 shared->buffer[num++] = ready->phys;
231 ready = ready->next;
232 }
233
234 shared->buffer[num++] = 0x05000000;
235 priv->running = priv->ready;
236 priv->ready = priv->ready_last = NULL;
237 gc_writel(priv, REG_GCRBLR, 0);
238 shared->hw_running = 1;
239
240 /* ring base address */
241 gc_writel(priv, REG_GCRBBR, shared->buffer_phys);
242
243 /* ring tail address */
244 gc_writel(priv, REG_GCRBTR, shared->buffer_phys + num * 4);
245
246 /* ring length */
247 gc_writel(priv, REG_GCRBLR, ((num + 63) & ~63) * 4);
248}
249
250static irqreturn_t
251pxa3xx_gcu_handle_irq(int irq, void *ctx)
252{
253 struct pxa3xx_gcu_priv *priv = ctx;
254 struct pxa3xx_gcu_shared *shared = priv->shared;
255 u32 status = gc_readl(priv, REG_GCISCR) & IE_ALL;
256
257 QDUMP("-Interrupt");
258
259 if (!status)
260 return IRQ_NONE;
261
262 spin_lock(&priv->spinlock);
263 shared->num_interrupts++;
264
265 if (status & IE_EEOB) {
266 QDUMP(" [EEOB]");
267
268 flush_running(priv);
269 wake_up_all(&priv->wait_free);
270
271 if (priv->ready) {
272 run_ready(priv);
273 } else {
274 /* There is no more data prepared by the userspace.
275 * Set hw_running = 0 and wait for the next userspace
276 * kick-off */
277 shared->num_idle++;
278 shared->hw_running = 0;
279
280 QDUMP(" '-> Idle.");
281
282 /* set ring buffer length to zero */
283 gc_writel(priv, REG_GCRBLR, 0);
284
285 wake_up_all(&priv->wait_idle);
286 }
287
288 shared->num_done++;
289 } else {
290 QERROR(" [???]");
291 dump_whole_state(priv);
292 }
293
294 /* Clear the interrupt */
295 gc_writel(priv, REG_GCISCR, status);
296 spin_unlock(&priv->spinlock);
297
298 return IRQ_HANDLED;
299}
300
301static int
302pxa3xx_gcu_wait_idle(struct pxa3xx_gcu_priv *priv)
303{
304 int ret = 0;
305
306 QDUMP("Waiting for idle...");
307
308 /* Does not need to be atomic. There's a lock in user space,
309 * but anyhow, this is just for statistics. */
310 priv->shared->num_wait_idle++;
311
312 while (priv->shared->hw_running) {
313 int num = priv->shared->num_interrupts;
314 u32 rbexhr = gc_readl(priv, REG_GCRBEXHR);
315
316 ret = wait_event_interruptible_timeout(priv->wait_idle,
317 !priv->shared->hw_running, HZ*4);
318
688ec344 319 if (ret != 0)
364dbdf3
DM
320 break;
321
364dbdf3
DM
322 if (gc_readl(priv, REG_GCRBEXHR) == rbexhr &&
323 priv->shared->num_interrupts == num) {
324 QERROR("TIMEOUT");
325 ret = -ETIMEDOUT;
326 break;
327 }
328 }
329
330 QDUMP("done");
331
332 return ret;
333}
334
335static int
336pxa3xx_gcu_wait_free(struct pxa3xx_gcu_priv *priv)
337{
338 int ret = 0;
339
340 QDUMP("Waiting for free...");
341
342 /* Does not need to be atomic. There's a lock in user space,
343 * but anyhow, this is just for statistics. */
344 priv->shared->num_wait_free++;
345
346 while (!priv->free) {
347 u32 rbexhr = gc_readl(priv, REG_GCRBEXHR);
348
349 ret = wait_event_interruptible_timeout(priv->wait_free,
350 priv->free, HZ*4);
351
352 if (ret < 0)
353 break;
354
355 if (ret > 0)
356 continue;
357
358 if (gc_readl(priv, REG_GCRBEXHR) == rbexhr) {
359 QERROR("TIMEOUT");
360 ret = -ETIMEDOUT;
361 break;
362 }
363 }
364
365 QDUMP("done");
366
367 return ret;
368}
369
370/* Misc device layer */
371
996142e6
AV
372static inline struct pxa3xx_gcu_priv *file_dev(struct file *file)
373{
374 struct miscdevice *dev = file->private_data;
375 return container_of(dev, struct pxa3xx_gcu_priv, misc_dev);
376}
377
364dbdf3 378static ssize_t
996142e6 379pxa3xx_gcu_misc_write(struct file *file, const char *buff,
364dbdf3
DM
380 size_t count, loff_t *offp)
381{
382 int ret;
383 unsigned long flags;
384 struct pxa3xx_gcu_batch *buffer;
996142e6 385 struct pxa3xx_gcu_priv *priv = file_dev(file);
364dbdf3
DM
386
387 int words = count / 4;
388
389 /* Does not need to be atomic. There's a lock in user space,
390 * but anyhow, this is just for statistics. */
391 priv->shared->num_writes++;
392
393 priv->shared->num_words += words;
394
395 /* Last word reserved for batch buffer end command */
396 if (words >= PXA3XX_GCU_BATCH_WORDS)
397 return -E2BIG;
398
399 /* Wait for a free buffer */
400 if (!priv->free) {
401 ret = pxa3xx_gcu_wait_free(priv);
402 if (ret < 0)
403 return ret;
404 }
405
406 /*
407 * Get buffer from free list
408 */
409 spin_lock_irqsave(&priv->spinlock, flags);
410
411 buffer = priv->free;
412 priv->free = buffer->next;
413
414 spin_unlock_irqrestore(&priv->spinlock, flags);
415
416
417 /* Copy data from user into buffer */
418 ret = copy_from_user(buffer->ptr, buff, words * 4);
419 if (ret) {
420 spin_lock_irqsave(&priv->spinlock, flags);
421 buffer->next = priv->free;
422 priv->free = buffer;
423 spin_unlock_irqrestore(&priv->spinlock, flags);
0b7f1cc7 424 return -EFAULT;
364dbdf3
DM
425 }
426
427 buffer->length = words;
428
429 /* Append batch buffer end command */
430 buffer->ptr[words] = 0x01000000;
431
432 /*
433 * Add buffer to ready list
434 */
435 spin_lock_irqsave(&priv->spinlock, flags);
436
437 buffer->next = NULL;
438
439 if (priv->ready) {
440 BUG_ON(priv->ready_last == NULL);
441
442 priv->ready_last->next = buffer;
443 } else
444 priv->ready = buffer;
445
446 priv->ready_last = buffer;
447
448 if (!priv->shared->hw_running)
449 run_ready(priv);
450
451 spin_unlock_irqrestore(&priv->spinlock, flags);
452
453 return words * 4;
454}
455
456
457static long
996142e6 458pxa3xx_gcu_misc_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
364dbdf3
DM
459{
460 unsigned long flags;
996142e6 461 struct pxa3xx_gcu_priv *priv = file_dev(file);
364dbdf3
DM
462
463 switch (cmd) {
464 case PXA3XX_GCU_IOCTL_RESET:
465 spin_lock_irqsave(&priv->spinlock, flags);
466 pxa3xx_gcu_reset(priv);
467 spin_unlock_irqrestore(&priv->spinlock, flags);
468 return 0;
469
470 case PXA3XX_GCU_IOCTL_WAIT_IDLE:
471 return pxa3xx_gcu_wait_idle(priv);
472 }
473
474 return -ENOSYS;
475}
476
477static int
996142e6 478pxa3xx_gcu_misc_mmap(struct file *file, struct vm_area_struct *vma)
364dbdf3
DM
479{
480 unsigned int size = vma->vm_end - vma->vm_start;
996142e6 481 struct pxa3xx_gcu_priv *priv = file_dev(file);
364dbdf3
DM
482
483 switch (vma->vm_pgoff) {
484 case 0:
485 /* hand out the shared data area */
486 if (size != SHARED_SIZE)
487 return -EINVAL;
488
489 return dma_mmap_coherent(NULL, vma,
490 priv->shared, priv->shared_phys, size);
491
492 case SHARED_SIZE >> PAGE_SHIFT:
493 /* hand out the MMIO base for direct register access
494 * from userspace */
495 if (size != resource_size(priv->resource_mem))
496 return -EINVAL;
497
498 vma->vm_flags |= VM_IO;
499 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
500
501 return io_remap_pfn_range(vma, vma->vm_start,
502 priv->resource_mem->start >> PAGE_SHIFT,
503 size, vma->vm_page_prot);
504 }
505
506 return -EINVAL;
507}
508
509
510#ifdef PXA3XX_GCU_DEBUG_TIMER
511static struct timer_list pxa3xx_gcu_debug_timer;
512
513static void pxa3xx_gcu_debug_timedout(unsigned long ptr)
514{
515 struct pxa3xx_gcu_priv *priv = (struct pxa3xx_gcu_priv *) ptr;
516
517 QERROR("Timer DUMP");
518
519 /* init the timer structure */
520 init_timer(&pxa3xx_gcu_debug_timer);
521 pxa3xx_gcu_debug_timer.function = pxa3xx_gcu_debug_timedout;
522 pxa3xx_gcu_debug_timer.data = ptr;
523 pxa3xx_gcu_debug_timer.expires = jiffies + 5*HZ; /* one second */
524
525 add_timer(&pxa3xx_gcu_debug_timer);
526}
527
528static void pxa3xx_gcu_init_debug_timer(void)
529{
530 pxa3xx_gcu_debug_timedout((unsigned long) &pxa3xx_gcu_debug_timer);
531}
532#else
533static inline void pxa3xx_gcu_init_debug_timer(void) {}
534#endif
535
536static int
537add_buffer(struct platform_device *dev,
538 struct pxa3xx_gcu_priv *priv)
539{
540 struct pxa3xx_gcu_batch *buffer;
541
542 buffer = kzalloc(sizeof(struct pxa3xx_gcu_batch), GFP_KERNEL);
543 if (!buffer)
544 return -ENOMEM;
545
546 buffer->ptr = dma_alloc_coherent(&dev->dev, PXA3XX_GCU_BATCH_WORDS * 4,
547 &buffer->phys, GFP_KERNEL);
548 if (!buffer->ptr) {
549 kfree(buffer);
550 return -ENOMEM;
551 }
552
553 buffer->next = priv->free;
554
555 priv->free = buffer;
556
557 return 0;
558}
559
560static void
561free_buffers(struct platform_device *dev,
562 struct pxa3xx_gcu_priv *priv)
563{
564 struct pxa3xx_gcu_batch *next, *buffer = priv->free;
565
566 while (buffer) {
567 next = buffer->next;
568
569 dma_free_coherent(&dev->dev, PXA3XX_GCU_BATCH_WORDS * 4,
570 buffer->ptr, buffer->phys);
571
572 kfree(buffer);
573
574 buffer = next;
575 }
576
577 priv->free = NULL;
578}
579
48c68c4f 580static int pxa3xx_gcu_probe(struct platform_device *dev)
364dbdf3
DM
581{
582 int i, ret, irq;
583 struct resource *r;
584 struct pxa3xx_gcu_priv *priv;
585
586 priv = kzalloc(sizeof(struct pxa3xx_gcu_priv), GFP_KERNEL);
587 if (!priv)
588 return -ENOMEM;
589
590 for (i = 0; i < 8; i++) {
591 ret = add_buffer(dev, priv);
592 if (ret) {
593 dev_err(&dev->dev, "failed to allocate DMA memory\n");
594 goto err_free_priv;
595 }
596 }
597
598 init_waitqueue_head(&priv->wait_idle);
599 init_waitqueue_head(&priv->wait_free);
600 spin_lock_init(&priv->spinlock);
601
602 /* we allocate the misc device structure as part of our own allocation,
603 * so we can get a pointer to our priv structure later on with
604 * container_of(). This isn't really necessary as we have a fixed minor
605 * number anyway, but this is to avoid statics. */
606
607 priv->misc_fops.owner = THIS_MODULE;
608 priv->misc_fops.write = pxa3xx_gcu_misc_write;
609 priv->misc_fops.unlocked_ioctl = pxa3xx_gcu_misc_ioctl;
610 priv->misc_fops.mmap = pxa3xx_gcu_misc_mmap;
611
612 priv->misc_dev.minor = MISCDEV_MINOR,
613 priv->misc_dev.name = DRV_NAME,
614 priv->misc_dev.fops = &priv->misc_fops,
615
616 /* register misc device */
617 ret = misc_register(&priv->misc_dev);
618 if (ret < 0) {
619 dev_err(&dev->dev, "misc_register() for minor %d failed\n",
620 MISCDEV_MINOR);
621 goto err_free_priv;
622 }
623
624 /* handle IO resources */
625 r = platform_get_resource(dev, IORESOURCE_MEM, 0);
626 if (r == NULL) {
627 dev_err(&dev->dev, "no I/O memory resource defined\n");
628 ret = -ENODEV;
629 goto err_misc_deregister;
630 }
631
632 if (!request_mem_region(r->start, resource_size(r), dev->name)) {
633 dev_err(&dev->dev, "failed to request I/O memory\n");
634 ret = -EBUSY;
635 goto err_misc_deregister;
636 }
637
638 priv->mmio_base = ioremap_nocache(r->start, resource_size(r));
639 if (!priv->mmio_base) {
640 dev_err(&dev->dev, "failed to map I/O memory\n");
641 ret = -EBUSY;
642 goto err_free_mem_region;
643 }
644
645 /* allocate dma memory */
646 priv->shared = dma_alloc_coherent(&dev->dev, SHARED_SIZE,
647 &priv->shared_phys, GFP_KERNEL);
648
649 if (!priv->shared) {
650 dev_err(&dev->dev, "failed to allocate DMA memory\n");
651 ret = -ENOMEM;
652 goto err_free_io;
653 }
654
655 /* enable the clock */
656 priv->clk = clk_get(&dev->dev, NULL);
657 if (IS_ERR(priv->clk)) {
658 dev_err(&dev->dev, "failed to get clock\n");
659 ret = -ENODEV;
660 goto err_free_dma;
661 }
662
663 ret = clk_enable(priv->clk);
664 if (ret < 0) {
665 dev_err(&dev->dev, "failed to enable clock\n");
666 goto err_put_clk;
667 }
668
669 /* request the IRQ */
670 irq = platform_get_irq(dev, 0);
671 if (irq < 0) {
672 dev_err(&dev->dev, "no IRQ defined\n");
673 ret = -ENODEV;
674 goto err_put_clk;
675 }
676
677 ret = request_irq(irq, pxa3xx_gcu_handle_irq,
f8798ccb 678 0, DRV_NAME, priv);
364dbdf3
DM
679 if (ret) {
680 dev_err(&dev->dev, "request_irq failed\n");
681 ret = -EBUSY;
682 goto err_put_clk;
683 }
684
685 platform_set_drvdata(dev, priv);
686 priv->resource_mem = r;
687 pxa3xx_gcu_reset(priv);
688 pxa3xx_gcu_init_debug_timer();
689
690 dev_info(&dev->dev, "registered @0x%p, DMA 0x%p (%d bytes), IRQ %d\n",
691 (void *) r->start, (void *) priv->shared_phys,
692 SHARED_SIZE, irq);
693 return 0;
694
695err_put_clk:
696 clk_disable(priv->clk);
697 clk_put(priv->clk);
698
699err_free_dma:
700 dma_free_coherent(&dev->dev, SHARED_SIZE,
701 priv->shared, priv->shared_phys);
702
703err_free_io:
704 iounmap(priv->mmio_base);
705
706err_free_mem_region:
707 release_mem_region(r->start, resource_size(r));
708
709err_misc_deregister:
710 misc_deregister(&priv->misc_dev);
711
712err_free_priv:
713 platform_set_drvdata(dev, NULL);
714 free_buffers(dev, priv);
715 kfree(priv);
716 return ret;
717}
718
48c68c4f 719static int pxa3xx_gcu_remove(struct platform_device *dev)
364dbdf3
DM
720{
721 struct pxa3xx_gcu_priv *priv = platform_get_drvdata(dev);
722 struct resource *r = priv->resource_mem;
723
724 pxa3xx_gcu_wait_idle(priv);
725
726 misc_deregister(&priv->misc_dev);
727 dma_free_coherent(&dev->dev, SHARED_SIZE,
728 priv->shared, priv->shared_phys);
729 iounmap(priv->mmio_base);
730 release_mem_region(r->start, resource_size(r));
731 platform_set_drvdata(dev, NULL);
732 clk_disable(priv->clk);
733 free_buffers(dev, priv);
734 kfree(priv);
735
736 return 0;
737}
738
739static struct platform_driver pxa3xx_gcu_driver = {
740 .probe = pxa3xx_gcu_probe,
48c68c4f 741 .remove = pxa3xx_gcu_remove,
364dbdf3
DM
742 .driver = {
743 .owner = THIS_MODULE,
744 .name = DRV_NAME,
745 },
746};
747
4277f2c4 748module_platform_driver(pxa3xx_gcu_driver);
364dbdf3
DM
749
750MODULE_DESCRIPTION("PXA3xx graphics controller unit driver");
751MODULE_LICENSE("GPL");
752MODULE_ALIAS_MISCDEV(MISCDEV_MINOR);
753MODULE_AUTHOR("Janine Kropp <nin@directfb.org>, "
754 "Denis Oliver Kropp <dok@directfb.org>, "
755 "Daniel Mack <daniel@caiaq.de>");