xhci: Clear stopped_td when Stop Endpoint command completes.
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / usb / host / xhci.c
CommitLineData
66d4eadd
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
43b86af8 23#include <linux/pci.h>
66d4eadd 24#include <linux/irq.h>
8df75f42 25#include <linux/log2.h>
66d4eadd 26#include <linux/module.h>
b0567b3f 27#include <linux/moduleparam.h>
5a0e3ad6 28#include <linux/slab.h>
66d4eadd
SS
29
30#include "xhci.h"
31
32#define DRIVER_AUTHOR "Sarah Sharp"
33#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
34
b0567b3f
SS
35/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
36static int link_quirk;
37module_param(link_quirk, int, S_IRUGO | S_IWUSR);
38MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
39
66d4eadd
SS
40/* TODO: copied from ehci-hcd.c - can this be refactored? */
41/*
42 * handshake - spin reading hc until handshake completes or fails
43 * @ptr: address of hc register to be read
44 * @mask: bits to look at in result of read
45 * @done: value of those bits when handshake succeeds
46 * @usec: timeout in microseconds
47 *
48 * Returns negative errno, or zero on success
49 *
50 * Success happens when the "mask" bits have the specified value (hardware
51 * handshake done). There are two failure modes: "usec" have passed (major
52 * hardware flakeout), or the register reads as all-ones (hardware removed).
53 */
54static int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
55 u32 mask, u32 done, int usec)
56{
57 u32 result;
58
59 do {
60 result = xhci_readl(xhci, ptr);
61 if (result == ~(u32)0) /* card removed */
62 return -ENODEV;
63 result &= mask;
64 if (result == done)
65 return 0;
66 udelay(1);
67 usec--;
68 } while (usec > 0);
69 return -ETIMEDOUT;
70}
71
72/*
4f0f0bae 73 * Disable interrupts and begin the xHCI halting process.
66d4eadd 74 */
4f0f0bae 75void xhci_quiesce(struct xhci_hcd *xhci)
66d4eadd
SS
76{
77 u32 halted;
78 u32 cmd;
79 u32 mask;
80
66d4eadd
SS
81 mask = ~(XHCI_IRQS);
82 halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
83 if (!halted)
84 mask &= ~CMD_RUN;
85
86 cmd = xhci_readl(xhci, &xhci->op_regs->command);
87 cmd &= mask;
88 xhci_writel(xhci, cmd, &xhci->op_regs->command);
4f0f0bae
SS
89}
90
91/*
92 * Force HC into halt state.
93 *
94 * Disable any IRQs and clear the run/stop bit.
95 * HC will complete any current and actively pipelined transactions, and
bdfca502 96 * should halt within 16 ms of the run/stop bit being cleared.
4f0f0bae 97 * Read HC Halted bit in the status register to see when the HC is finished.
4f0f0bae
SS
98 */
99int xhci_halt(struct xhci_hcd *xhci)
100{
c6cc27c7 101 int ret;
4f0f0bae
SS
102 xhci_dbg(xhci, "// Halt the HC\n");
103 xhci_quiesce(xhci);
66d4eadd 104
c6cc27c7 105 ret = handshake(xhci, &xhci->op_regs->status,
66d4eadd 106 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
c6cc27c7
SS
107 if (!ret)
108 xhci->xhc_state |= XHCI_STATE_HALTED;
109 return ret;
66d4eadd
SS
110}
111
ed07453f
SS
112/*
113 * Set the run bit and wait for the host to be running.
114 */
8212a49d 115static int xhci_start(struct xhci_hcd *xhci)
ed07453f
SS
116{
117 u32 temp;
118 int ret;
119
120 temp = xhci_readl(xhci, &xhci->op_regs->command);
121 temp |= (CMD_RUN);
122 xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
123 temp);
124 xhci_writel(xhci, temp, &xhci->op_regs->command);
125
126 /*
127 * Wait for the HCHalted Status bit to be 0 to indicate the host is
128 * running.
129 */
130 ret = handshake(xhci, &xhci->op_regs->status,
131 STS_HALT, 0, XHCI_MAX_HALT_USEC);
132 if (ret == -ETIMEDOUT)
133 xhci_err(xhci, "Host took too long to start, "
134 "waited %u microseconds.\n",
135 XHCI_MAX_HALT_USEC);
c6cc27c7
SS
136 if (!ret)
137 xhci->xhc_state &= ~XHCI_STATE_HALTED;
ed07453f
SS
138 return ret;
139}
140
66d4eadd 141/*
ac04e6ff 142 * Reset a halted HC.
66d4eadd
SS
143 *
144 * This resets pipelines, timers, counters, state machines, etc.
145 * Transactions will be terminated immediately, and operational registers
146 * will be set to their defaults.
147 */
148int xhci_reset(struct xhci_hcd *xhci)
149{
150 u32 command;
151 u32 state;
2d62f3ee 152 int ret;
66d4eadd
SS
153
154 state = xhci_readl(xhci, &xhci->op_regs->status);
d3512f63
SS
155 if ((state & STS_HALT) == 0) {
156 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
157 return 0;
158 }
66d4eadd
SS
159
160 xhci_dbg(xhci, "// Reset the HC\n");
161 command = xhci_readl(xhci, &xhci->op_regs->command);
162 command |= CMD_RESET;
163 xhci_writel(xhci, command, &xhci->op_regs->command);
66d4eadd 164
2d62f3ee
SS
165 ret = handshake(xhci, &xhci->op_regs->command,
166 CMD_RESET, 0, 250 * 1000);
167 if (ret)
168 return ret;
169
170 xhci_dbg(xhci, "Wait for controller to be ready for doorbell rings\n");
171 /*
172 * xHCI cannot write to any doorbells or operational registers other
173 * than status until the "Controller Not Ready" flag is cleared.
174 */
175 return handshake(xhci, &xhci->op_regs->status, STS_CNR, 0, 250 * 1000);
66d4eadd
SS
176}
177
43b86af8
DN
178/*
179 * Free IRQs
180 * free all IRQs request
181 */
182static void xhci_free_irq(struct xhci_hcd *xhci)
183{
184 int i;
185 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
186
187 /* return if using legacy interrupt */
188 if (xhci_to_hcd(xhci)->irq >= 0)
189 return;
190
191 if (xhci->msix_entries) {
192 for (i = 0; i < xhci->msix_count; i++)
193 if (xhci->msix_entries[i].vector)
194 free_irq(xhci->msix_entries[i].vector,
195 xhci_to_hcd(xhci));
196 } else if (pdev->irq >= 0)
197 free_irq(pdev->irq, xhci_to_hcd(xhci));
198
199 return;
200}
201
202/*
203 * Set up MSI
204 */
205static int xhci_setup_msi(struct xhci_hcd *xhci)
66d4eadd
SS
206{
207 int ret;
43b86af8
DN
208 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
209
210 ret = pci_enable_msi(pdev);
211 if (ret) {
212 xhci_err(xhci, "failed to allocate MSI entry\n");
213 return ret;
214 }
215
216 ret = request_irq(pdev->irq, (irq_handler_t)xhci_msi_irq,
217 0, "xhci_hcd", xhci_to_hcd(xhci));
218 if (ret) {
219 xhci_err(xhci, "disable MSI interrupt\n");
220 pci_disable_msi(pdev);
221 }
222
223 return ret;
224}
225
226/*
227 * Set up MSI-X
228 */
229static int xhci_setup_msix(struct xhci_hcd *xhci)
230{
231 int i, ret = 0;
0029227f
AX
232 struct usb_hcd *hcd = xhci_to_hcd(xhci);
233 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
66d4eadd 234
43b86af8
DN
235 /*
236 * calculate number of msi-x vectors supported.
237 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
238 * with max number of interrupters based on the xhci HCSPARAMS1.
239 * - num_online_cpus: maximum msi-x vectors per CPUs core.
240 * Add additional 1 vector to ensure always available interrupt.
241 */
242 xhci->msix_count = min(num_online_cpus() + 1,
243 HCS_MAX_INTRS(xhci->hcs_params1));
244
245 xhci->msix_entries =
246 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
86871975 247 GFP_KERNEL);
66d4eadd
SS
248 if (!xhci->msix_entries) {
249 xhci_err(xhci, "Failed to allocate MSI-X entries\n");
250 return -ENOMEM;
251 }
43b86af8
DN
252
253 for (i = 0; i < xhci->msix_count; i++) {
254 xhci->msix_entries[i].entry = i;
255 xhci->msix_entries[i].vector = 0;
256 }
66d4eadd
SS
257
258 ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
259 if (ret) {
260 xhci_err(xhci, "Failed to enable MSI-X\n");
261 goto free_entries;
262 }
263
43b86af8
DN
264 for (i = 0; i < xhci->msix_count; i++) {
265 ret = request_irq(xhci->msix_entries[i].vector,
266 (irq_handler_t)xhci_msi_irq,
267 0, "xhci_hcd", xhci_to_hcd(xhci));
268 if (ret)
269 goto disable_msix;
66d4eadd 270 }
43b86af8 271
0029227f 272 hcd->msix_enabled = 1;
43b86af8 273 return ret;
66d4eadd
SS
274
275disable_msix:
43b86af8
DN
276 xhci_err(xhci, "disable MSI-X interrupt\n");
277 xhci_free_irq(xhci);
66d4eadd
SS
278 pci_disable_msix(pdev);
279free_entries:
280 kfree(xhci->msix_entries);
281 xhci->msix_entries = NULL;
282 return ret;
283}
284
66d4eadd
SS
285/* Free any IRQs and disable MSI-X */
286static void xhci_cleanup_msix(struct xhci_hcd *xhci)
287{
0029227f
AX
288 struct usb_hcd *hcd = xhci_to_hcd(xhci);
289 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
66d4eadd 290
43b86af8
DN
291 xhci_free_irq(xhci);
292
293 if (xhci->msix_entries) {
294 pci_disable_msix(pdev);
295 kfree(xhci->msix_entries);
296 xhci->msix_entries = NULL;
297 } else {
298 pci_disable_msi(pdev);
299 }
300
0029227f 301 hcd->msix_enabled = 0;
43b86af8 302 return;
66d4eadd 303}
66d4eadd
SS
304
305/*
306 * Initialize memory for HCD and xHC (one-time init).
307 *
308 * Program the PAGESIZE register, initialize the device context array, create
309 * device contexts (?), set up a command ring segment (or two?), create event
310 * ring (one for now).
311 */
312int xhci_init(struct usb_hcd *hcd)
313{
314 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
315 int retval = 0;
316
317 xhci_dbg(xhci, "xhci_init\n");
318 spin_lock_init(&xhci->lock);
b0567b3f
SS
319 if (link_quirk) {
320 xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
321 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
322 } else {
ac9d8fe7 323 xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
b0567b3f 324 }
66d4eadd
SS
325 retval = xhci_mem_init(xhci, GFP_KERNEL);
326 xhci_dbg(xhci, "Finished xhci_init\n");
327
328 return retval;
329}
330
7f84eef0
SS
331/*-------------------------------------------------------------------------*/
332
7f84eef0
SS
333
334#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
8212a49d 335static void xhci_event_ring_work(unsigned long arg)
7f84eef0
SS
336{
337 unsigned long flags;
338 int temp;
8e595a5d 339 u64 temp_64;
7f84eef0
SS
340 struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
341 int i, j;
342
343 xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
344
345 spin_lock_irqsave(&xhci->lock, flags);
346 temp = xhci_readl(xhci, &xhci->op_regs->status);
347 xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
6f5165cf 348 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING)) {
e4ab05df
SS
349 xhci_dbg(xhci, "HW died, polling stopped.\n");
350 spin_unlock_irqrestore(&xhci->lock, flags);
351 return;
352 }
353
7f84eef0
SS
354 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
355 xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
7f84eef0
SS
356 xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
357 xhci->error_bitmask = 0;
358 xhci_dbg(xhci, "Event ring:\n");
359 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
360 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
8e595a5d
SS
361 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
362 temp_64 &= ~ERST_PTR_MASK;
363 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
7f84eef0
SS
364 xhci_dbg(xhci, "Command ring:\n");
365 xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
366 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
367 xhci_dbg_cmd_ptrs(xhci);
3ffbba95 368 for (i = 0; i < MAX_HC_SLOTS; ++i) {
63a0d9ab
SS
369 if (!xhci->devs[i])
370 continue;
371 for (j = 0; j < 31; ++j) {
e9df17eb 372 xhci_dbg_ep_rings(xhci, i, j, &xhci->devs[i]->eps[j]);
3ffbba95
SS
373 }
374 }
7f84eef0
SS
375 spin_unlock_irqrestore(&xhci->lock, flags);
376
377 if (!xhci->zombie)
378 mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
379 else
380 xhci_dbg(xhci, "Quit polling the event ring.\n");
381}
382#endif
383
f6ff0ac8
SS
384static int xhci_run_finished(struct xhci_hcd *xhci)
385{
386 if (xhci_start(xhci)) {
387 xhci_halt(xhci);
388 return -ENODEV;
389 }
390 xhci->shared_hcd->state = HC_STATE_RUNNING;
391
392 if (xhci->quirks & XHCI_NEC_HOST)
393 xhci_ring_cmd_db(xhci);
394
395 xhci_dbg(xhci, "Finished xhci_run for USB3 roothub\n");
396 return 0;
397}
398
66d4eadd
SS
399/*
400 * Start the HC after it was halted.
401 *
402 * This function is called by the USB core when the HC driver is added.
403 * Its opposite is xhci_stop().
404 *
405 * xhci_init() must be called once before this function can be called.
406 * Reset the HC, enable device slot contexts, program DCBAAP, and
407 * set command ring pointer and event ring pointer.
408 *
409 * Setup MSI-X vectors and enable interrupts.
410 */
411int xhci_run(struct usb_hcd *hcd)
412{
413 u32 temp;
8e595a5d 414 u64 temp_64;
43b86af8 415 u32 ret;
66d4eadd 416 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
43b86af8 417 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
66d4eadd 418
f6ff0ac8
SS
419 /* Start the xHCI host controller running only after the USB 2.0 roothub
420 * is setup.
421 */
66d4eadd 422
0f2a7930 423 hcd->uses_new_polling = 1;
f6ff0ac8
SS
424 if (!usb_hcd_is_primary_hcd(hcd))
425 return xhci_run_finished(xhci);
0f2a7930 426
7f84eef0 427 xhci_dbg(xhci, "xhci_run\n");
43b86af8
DN
428 /* unregister the legacy interrupt */
429 if (hcd->irq)
430 free_irq(hcd->irq, hcd);
431 hcd->irq = -1;
432
66d4eadd 433 ret = xhci_setup_msix(xhci);
43b86af8
DN
434 if (ret)
435 /* fall back to msi*/
436 ret = xhci_setup_msi(xhci);
437
438 if (ret) {
439 /* fall back to legacy interrupt*/
440 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
441 hcd->irq_descr, hcd);
442 if (ret) {
443 xhci_err(xhci, "request interrupt %d failed\n",
444 pdev->irq);
445 return ret;
446 }
447 hcd->irq = pdev->irq;
448 }
66d4eadd 449
7f84eef0
SS
450#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
451 init_timer(&xhci->event_ring_timer);
452 xhci->event_ring_timer.data = (unsigned long) xhci;
23e3be11 453 xhci->event_ring_timer.function = xhci_event_ring_work;
7f84eef0
SS
454 /* Poll the event ring */
455 xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
456 xhci->zombie = 0;
457 xhci_dbg(xhci, "Setting event ring polling timer\n");
458 add_timer(&xhci->event_ring_timer);
459#endif
460
66e49d87
SS
461 xhci_dbg(xhci, "Command ring memory map follows:\n");
462 xhci_debug_ring(xhci, xhci->cmd_ring);
463 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
464 xhci_dbg_cmd_ptrs(xhci);
465
466 xhci_dbg(xhci, "ERST memory map follows:\n");
467 xhci_dbg_erst(xhci, &xhci->erst);
468 xhci_dbg(xhci, "Event ring:\n");
469 xhci_debug_ring(xhci, xhci->event_ring);
470 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
471 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
472 temp_64 &= ~ERST_PTR_MASK;
473 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
474
66d4eadd
SS
475 xhci_dbg(xhci, "// Set the interrupt modulation register\n");
476 temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
a4d88302 477 temp &= ~ER_IRQ_INTERVAL_MASK;
66d4eadd
SS
478 temp |= (u32) 160;
479 xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
480
481 /* Set the HCD state before we enable the irqs */
66d4eadd
SS
482 temp = xhci_readl(xhci, &xhci->op_regs->command);
483 temp |= (CMD_EIE);
484 xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
485 temp);
486 xhci_writel(xhci, temp, &xhci->op_regs->command);
487
488 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
700e2052
GKH
489 xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
490 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
66d4eadd
SS
491 xhci_writel(xhci, ER_IRQ_ENABLE(temp),
492 &xhci->ir_set->irq_pending);
09ece30e 493 xhci_print_ir_set(xhci, 0);
66d4eadd 494
0238634d
SS
495 if (xhci->quirks & XHCI_NEC_HOST)
496 xhci_queue_vendor_command(xhci, 0, 0, 0,
497 TRB_TYPE(TRB_NEC_GET_FW));
7f84eef0 498
f6ff0ac8
SS
499 xhci_dbg(xhci, "Finished xhci_run for USB2 roothub\n");
500 return 0;
501}
ed07453f 502
f6ff0ac8
SS
503static void xhci_only_stop_hcd(struct usb_hcd *hcd)
504{
505 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
66d4eadd 506
f6ff0ac8
SS
507 spin_lock_irq(&xhci->lock);
508 xhci_halt(xhci);
509
510 /* The shared_hcd is going to be deallocated shortly (the USB core only
511 * calls this function when allocation fails in usb_add_hcd(), or
512 * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
513 */
514 xhci->shared_hcd = NULL;
515 spin_unlock_irq(&xhci->lock);
66d4eadd
SS
516}
517
518/*
519 * Stop xHCI driver.
520 *
521 * This function is called by the USB core when the HC driver is removed.
522 * Its opposite is xhci_run().
523 *
524 * Disable device contexts, disable IRQs, and quiesce the HC.
525 * Reset the HC, finish any completed transactions, and cleanup memory.
526 */
527void xhci_stop(struct usb_hcd *hcd)
528{
529 u32 temp;
530 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
531
f6ff0ac8
SS
532 if (!usb_hcd_is_primary_hcd(hcd)) {
533 xhci_only_stop_hcd(xhci->shared_hcd);
534 return;
535 }
536
66d4eadd 537 spin_lock_irq(&xhci->lock);
f6ff0ac8
SS
538 /* Make sure the xHC is halted for a USB3 roothub
539 * (xhci_stop() could be called as part of failed init).
540 */
66d4eadd
SS
541 xhci_halt(xhci);
542 xhci_reset(xhci);
543 spin_unlock_irq(&xhci->lock);
544
40a9fb17
ZR
545 xhci_cleanup_msix(xhci);
546
7f84eef0
SS
547#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
548 /* Tell the event ring poll function not to reschedule */
549 xhci->zombie = 1;
550 del_timer_sync(&xhci->event_ring_timer);
551#endif
552
c41136b0
AX
553 if (xhci->quirks & XHCI_AMD_PLL_FIX)
554 usb_amd_dev_put();
555
66d4eadd
SS
556 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
557 temp = xhci_readl(xhci, &xhci->op_regs->status);
558 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
559 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
560 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
561 &xhci->ir_set->irq_pending);
09ece30e 562 xhci_print_ir_set(xhci, 0);
66d4eadd
SS
563
564 xhci_dbg(xhci, "cleaning up memory\n");
565 xhci_mem_cleanup(xhci);
566 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
567 xhci_readl(xhci, &xhci->op_regs->status));
568}
569
570/*
571 * Shutdown HC (not bus-specific)
572 *
573 * This is called when the machine is rebooting or halting. We assume that the
574 * machine will be powered off, and the HC's internal state will be reset.
575 * Don't bother to free memory.
f6ff0ac8
SS
576 *
577 * This will only ever be called with the main usb_hcd (the USB3 roothub).
66d4eadd
SS
578 */
579void xhci_shutdown(struct usb_hcd *hcd)
580{
581 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
582
583 spin_lock_irq(&xhci->lock);
584 xhci_halt(xhci);
43b86af8 585 spin_unlock_irq(&xhci->lock);
66d4eadd 586
40a9fb17
ZR
587 xhci_cleanup_msix(xhci);
588
66d4eadd
SS
589 xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
590 xhci_readl(xhci, &xhci->op_regs->status));
591}
592
b5b5c3ac 593#ifdef CONFIG_PM
5535b1d5
AX
594static void xhci_save_registers(struct xhci_hcd *xhci)
595{
596 xhci->s3.command = xhci_readl(xhci, &xhci->op_regs->command);
597 xhci->s3.dev_nt = xhci_readl(xhci, &xhci->op_regs->dev_notification);
598 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
599 xhci->s3.config_reg = xhci_readl(xhci, &xhci->op_regs->config_reg);
600 xhci->s3.irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
601 xhci->s3.irq_control = xhci_readl(xhci, &xhci->ir_set->irq_control);
602 xhci->s3.erst_size = xhci_readl(xhci, &xhci->ir_set->erst_size);
603 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
604 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
605}
606
607static void xhci_restore_registers(struct xhci_hcd *xhci)
608{
609 xhci_writel(xhci, xhci->s3.command, &xhci->op_regs->command);
610 xhci_writel(xhci, xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
611 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
612 xhci_writel(xhci, xhci->s3.config_reg, &xhci->op_regs->config_reg);
613 xhci_writel(xhci, xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
614 xhci_writel(xhci, xhci->s3.irq_control, &xhci->ir_set->irq_control);
615 xhci_writel(xhci, xhci->s3.erst_size, &xhci->ir_set->erst_size);
616 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
617}
618
89821320
SS
619static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
620{
621 u64 val_64;
622
623 /* step 2: initialize command ring buffer */
624 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
625 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
626 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
627 xhci->cmd_ring->dequeue) &
628 (u64) ~CMD_RING_RSVD_BITS) |
629 xhci->cmd_ring->cycle_state;
630 xhci_dbg(xhci, "// Setting command ring address to 0x%llx\n",
631 (long unsigned long) val_64);
632 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
633}
634
635/*
636 * The whole command ring must be cleared to zero when we suspend the host.
637 *
638 * The host doesn't save the command ring pointer in the suspend well, so we
639 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
640 * aligned, because of the reserved bits in the command ring dequeue pointer
641 * register. Therefore, we can't just set the dequeue pointer back in the
642 * middle of the ring (TRBs are 16-byte aligned).
643 */
644static void xhci_clear_command_ring(struct xhci_hcd *xhci)
645{
646 struct xhci_ring *ring;
647 struct xhci_segment *seg;
648
649 ring = xhci->cmd_ring;
650 seg = ring->deq_seg;
651 do {
652 memset(seg->trbs, 0, SEGMENT_SIZE);
653 seg = seg->next;
654 } while (seg != ring->deq_seg);
655
656 /* Reset the software enqueue and dequeue pointers */
657 ring->deq_seg = ring->first_seg;
658 ring->dequeue = ring->first_seg->trbs;
659 ring->enq_seg = ring->deq_seg;
660 ring->enqueue = ring->dequeue;
661
662 /*
663 * Ring is now zeroed, so the HW should look for change of ownership
664 * when the cycle bit is set to 1.
665 */
666 ring->cycle_state = 1;
667
668 /*
669 * Reset the hardware dequeue pointer.
670 * Yes, this will need to be re-written after resume, but we're paranoid
671 * and want to make sure the hardware doesn't access bogus memory
672 * because, say, the BIOS or an SMI started the host without changing
673 * the command ring pointers.
674 */
675 xhci_set_cmd_ring_deq(xhci);
676}
677
5535b1d5
AX
678/*
679 * Stop HC (not bus-specific)
680 *
681 * This is called when the machine transition into S3/S4 mode.
682 *
683 */
684int xhci_suspend(struct xhci_hcd *xhci)
685{
686 int rc = 0;
687 struct usb_hcd *hcd = xhci_to_hcd(xhci);
688 u32 command;
0029227f 689 int i;
5535b1d5
AX
690
691 spin_lock_irq(&xhci->lock);
692 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
b3209379 693 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
5535b1d5
AX
694 /* step 1: stop endpoint */
695 /* skipped assuming that port suspend has done */
696
697 /* step 2: clear Run/Stop bit */
698 command = xhci_readl(xhci, &xhci->op_regs->command);
699 command &= ~CMD_RUN;
700 xhci_writel(xhci, command, &xhci->op_regs->command);
701 if (handshake(xhci, &xhci->op_regs->status,
702 STS_HALT, STS_HALT, 100*100)) {
703 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
704 spin_unlock_irq(&xhci->lock);
705 return -ETIMEDOUT;
706 }
89821320 707 xhci_clear_command_ring(xhci);
5535b1d5
AX
708
709 /* step 3: save registers */
710 xhci_save_registers(xhci);
711
712 /* step 4: set CSS flag */
713 command = xhci_readl(xhci, &xhci->op_regs->command);
714 command |= CMD_CSS;
715 xhci_writel(xhci, command, &xhci->op_regs->command);
716 if (handshake(xhci, &xhci->op_regs->status, STS_SAVE, 0, 10*100)) {
717 xhci_warn(xhci, "WARN: xHC CMD_CSS timeout\n");
718 spin_unlock_irq(&xhci->lock);
719 return -ETIMEDOUT;
720 }
5535b1d5
AX
721 spin_unlock_irq(&xhci->lock);
722
0029227f
AX
723 /* step 5: remove core well power */
724 /* synchronize irq when using MSI-X */
725 if (xhci->msix_entries) {
726 for (i = 0; i < xhci->msix_count; i++)
727 synchronize_irq(xhci->msix_entries[i].vector);
728 }
729
5535b1d5
AX
730 return rc;
731}
732
733/*
734 * start xHC (not bus-specific)
735 *
736 * This is called when the machine transition from S3/S4 mode.
737 *
738 */
739int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
740{
741 u32 command, temp = 0;
742 struct usb_hcd *hcd = xhci_to_hcd(xhci);
65b22f93 743 struct usb_hcd *secondary_hcd;
019a35f1 744 int retval;
5535b1d5 745
f6ff0ac8 746 /* Wait a bit if either of the roothubs need to settle from the
25985edc 747 * transition into bus suspend.
20b67cf5 748 */
f6ff0ac8
SS
749 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
750 time_before(jiffies,
751 xhci->bus_state[1].next_statechange))
5535b1d5
AX
752 msleep(100);
753
754 spin_lock_irq(&xhci->lock);
755
756 if (!hibernated) {
757 /* step 1: restore register */
758 xhci_restore_registers(xhci);
759 /* step 2: initialize command ring buffer */
89821320 760 xhci_set_cmd_ring_deq(xhci);
5535b1d5
AX
761 /* step 3: restore state and start state*/
762 /* step 3: set CRS flag */
763 command = xhci_readl(xhci, &xhci->op_regs->command);
764 command |= CMD_CRS;
765 xhci_writel(xhci, command, &xhci->op_regs->command);
766 if (handshake(xhci, &xhci->op_regs->status,
767 STS_RESTORE, 0, 10*100)) {
768 xhci_dbg(xhci, "WARN: xHC CMD_CSS timeout\n");
769 spin_unlock_irq(&xhci->lock);
770 return -ETIMEDOUT;
771 }
772 temp = xhci_readl(xhci, &xhci->op_regs->status);
773 }
774
775 /* If restore operation fails, re-initialize the HC during resume */
776 if ((temp & STS_SRE) || hibernated) {
fedd383e
SS
777 /* Let the USB core know _both_ roothubs lost power. */
778 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
779 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
5535b1d5
AX
780
781 xhci_dbg(xhci, "Stop HCD\n");
782 xhci_halt(xhci);
783 xhci_reset(xhci);
5535b1d5 784 spin_unlock_irq(&xhci->lock);
0029227f 785 xhci_cleanup_msix(xhci);
5535b1d5
AX
786
787#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
788 /* Tell the event ring poll function not to reschedule */
789 xhci->zombie = 1;
790 del_timer_sync(&xhci->event_ring_timer);
791#endif
792
793 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
794 temp = xhci_readl(xhci, &xhci->op_regs->status);
795 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
796 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
797 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
798 &xhci->ir_set->irq_pending);
09ece30e 799 xhci_print_ir_set(xhci, 0);
5535b1d5
AX
800
801 xhci_dbg(xhci, "cleaning up memory\n");
802 xhci_mem_cleanup(xhci);
803 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
804 xhci_readl(xhci, &xhci->op_regs->status));
805
65b22f93
SS
806 /* USB core calls the PCI reinit and start functions twice:
807 * first with the primary HCD, and then with the secondary HCD.
808 * If we don't do the same, the host will never be started.
809 */
810 if (!usb_hcd_is_primary_hcd(hcd))
811 secondary_hcd = hcd;
812 else
813 secondary_hcd = xhci->shared_hcd;
814
815 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
816 retval = xhci_init(hcd->primary_hcd);
5535b1d5
AX
817 if (retval)
818 return retval;
65b22f93
SS
819 xhci_dbg(xhci, "Start the primary HCD\n");
820 retval = xhci_run(hcd->primary_hcd);
821 if (retval)
822 goto failed_restart;
5535b1d5 823
65b22f93
SS
824 xhci_dbg(xhci, "Start the secondary HCD\n");
825 retval = xhci_run(secondary_hcd);
b3209379 826 if (!retval) {
5535b1d5 827 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
b3209379
SS
828 set_bit(HCD_FLAG_HW_ACCESSIBLE,
829 &xhci->shared_hcd->flags);
830 }
65b22f93 831failed_restart:
5535b1d5 832 hcd->state = HC_STATE_SUSPENDED;
b3209379 833 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
5535b1d5
AX
834 return retval;
835 }
836
5535b1d5
AX
837 /* step 4: set Run/Stop bit */
838 command = xhci_readl(xhci, &xhci->op_regs->command);
839 command |= CMD_RUN;
840 xhci_writel(xhci, command, &xhci->op_regs->command);
841 handshake(xhci, &xhci->op_regs->status, STS_HALT,
842 0, 250 * 1000);
843
844 /* step 5: walk topology and initialize portsc,
845 * portpmsc and portli
846 */
847 /* this is done in bus_resume */
848
849 /* step 6: restart each of the previously
850 * Running endpoints by ringing their doorbells
851 */
852
853 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
b3209379 854 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
5535b1d5
AX
855
856 spin_unlock_irq(&xhci->lock);
857 return 0;
858}
b5b5c3ac
SS
859#endif /* CONFIG_PM */
860
7f84eef0
SS
861/*-------------------------------------------------------------------------*/
862
d0e96f5a
SS
863/**
864 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
865 * HCDs. Find the index for an endpoint given its descriptor. Use the return
866 * value to right shift 1 for the bitmask.
867 *
868 * Index = (epnum * 2) + direction - 1,
869 * where direction = 0 for OUT, 1 for IN.
870 * For control endpoints, the IN index is used (OUT index is unused), so
871 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
872 */
873unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
874{
875 unsigned int index;
876 if (usb_endpoint_xfer_control(desc))
877 index = (unsigned int) (usb_endpoint_num(desc)*2);
878 else
879 index = (unsigned int) (usb_endpoint_num(desc)*2) +
880 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
881 return index;
882}
883
f94e0186
SS
884/* Find the flag for this endpoint (for use in the control context). Use the
885 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
886 * bit 1, etc.
887 */
888unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
889{
890 return 1 << (xhci_get_endpoint_index(desc) + 1);
891}
892
ac9d8fe7
SS
893/* Find the flag for this endpoint (for use in the control context). Use the
894 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
895 * bit 1, etc.
896 */
897unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
898{
899 return 1 << (ep_index + 1);
900}
901
f94e0186
SS
902/* Compute the last valid endpoint context index. Basically, this is the
903 * endpoint index plus one. For slot contexts with more than valid endpoint,
904 * we find the most significant bit set in the added contexts flags.
905 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
906 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
907 */
ac9d8fe7 908unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
f94e0186
SS
909{
910 return fls(added_ctxs) - 1;
911}
912
d0e96f5a
SS
913/* Returns 1 if the arguments are OK;
914 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
915 */
8212a49d 916static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
64927730
AX
917 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
918 const char *func) {
919 struct xhci_hcd *xhci;
920 struct xhci_virt_device *virt_dev;
921
d0e96f5a
SS
922 if (!hcd || (check_ep && !ep) || !udev) {
923 printk(KERN_DEBUG "xHCI %s called with invalid args\n",
924 func);
925 return -EINVAL;
926 }
927 if (!udev->parent) {
928 printk(KERN_DEBUG "xHCI %s called for root hub\n",
929 func);
930 return 0;
931 }
64927730
AX
932
933 if (check_virt_dev) {
934 xhci = hcd_to_xhci(hcd);
935 if (!udev->slot_id || !xhci->devs
936 || !xhci->devs[udev->slot_id]) {
937 printk(KERN_DEBUG "xHCI %s called with unaddressed "
938 "device\n", func);
939 return -EINVAL;
940 }
941
942 virt_dev = xhci->devs[udev->slot_id];
943 if (virt_dev->udev != udev) {
944 printk(KERN_DEBUG "xHCI %s called with udev and "
945 "virt_dev does not match\n", func);
946 return -EINVAL;
947 }
d0e96f5a 948 }
64927730 949
d0e96f5a
SS
950 return 1;
951}
952
2d3f1fac 953static int xhci_configure_endpoint(struct xhci_hcd *xhci,
913a8a34
SS
954 struct usb_device *udev, struct xhci_command *command,
955 bool ctx_change, bool must_succeed);
2d3f1fac
SS
956
957/*
958 * Full speed devices may have a max packet size greater than 8 bytes, but the
959 * USB core doesn't know that until it reads the first 8 bytes of the
960 * descriptor. If the usb_device's max packet size changes after that point,
961 * we need to issue an evaluate context command and wait on it.
962 */
963static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
964 unsigned int ep_index, struct urb *urb)
965{
966 struct xhci_container_ctx *in_ctx;
967 struct xhci_container_ctx *out_ctx;
968 struct xhci_input_control_ctx *ctrl_ctx;
969 struct xhci_ep_ctx *ep_ctx;
970 int max_packet_size;
971 int hw_max_packet_size;
972 int ret = 0;
973
974 out_ctx = xhci->devs[slot_id]->out_ctx;
975 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
28ccd296
ME
976 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
977 max_packet_size = le16_to_cpu(urb->dev->ep0.desc.wMaxPacketSize);
2d3f1fac
SS
978 if (hw_max_packet_size != max_packet_size) {
979 xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
980 xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
981 max_packet_size);
982 xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
983 hw_max_packet_size);
984 xhci_dbg(xhci, "Issuing evaluate context command.\n");
985
986 /* Set up the modified control endpoint 0 */
913a8a34
SS
987 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
988 xhci->devs[slot_id]->out_ctx, ep_index);
2d3f1fac
SS
989 in_ctx = xhci->devs[slot_id]->in_ctx;
990 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
28ccd296
ME
991 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
992 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
2d3f1fac
SS
993
994 /* Set up the input context flags for the command */
995 /* FIXME: This won't work if a non-default control endpoint
996 * changes max packet sizes.
997 */
998 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
28ccd296 999 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
2d3f1fac
SS
1000 ctrl_ctx->drop_flags = 0;
1001
1002 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
1003 xhci_dbg_ctx(xhci, in_ctx, ep_index);
1004 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1005 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1006
913a8a34
SS
1007 ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
1008 true, false);
2d3f1fac
SS
1009
1010 /* Clean up the input context for later use by bandwidth
1011 * functions.
1012 */
28ccd296 1013 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
2d3f1fac
SS
1014 }
1015 return ret;
1016}
1017
d0e96f5a
SS
1018/*
1019 * non-error returns are a promise to giveback() the urb later
1020 * we drop ownership so next owner (or urb unlink) can get it
1021 */
1022int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1023{
1024 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1025 unsigned long flags;
1026 int ret = 0;
1027 unsigned int slot_id, ep_index;
8e51adcc
AX
1028 struct urb_priv *urb_priv;
1029 int size, i;
2d3f1fac 1030
64927730
AX
1031 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1032 true, true, __func__) <= 0)
d0e96f5a
SS
1033 return -EINVAL;
1034
1035 slot_id = urb->dev->slot_id;
1036 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
d0e96f5a 1037
541c7d43 1038 if (!HCD_HW_ACCESSIBLE(hcd)) {
d0e96f5a
SS
1039 if (!in_interrupt())
1040 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1041 ret = -ESHUTDOWN;
1042 goto exit;
1043 }
8e51adcc
AX
1044
1045 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1046 size = urb->number_of_packets;
1047 else
1048 size = 1;
1049
1050 urb_priv = kzalloc(sizeof(struct urb_priv) +
1051 size * sizeof(struct xhci_td *), mem_flags);
1052 if (!urb_priv)
1053 return -ENOMEM;
1054
1055 for (i = 0; i < size; i++) {
1056 urb_priv->td[i] = kzalloc(sizeof(struct xhci_td), mem_flags);
1057 if (!urb_priv->td[i]) {
1058 urb_priv->length = i;
1059 xhci_urb_free_priv(xhci, urb_priv);
1060 return -ENOMEM;
1061 }
1062 }
1063
1064 urb_priv->length = size;
1065 urb_priv->td_cnt = 0;
1066 urb->hcpriv = urb_priv;
1067
2d3f1fac
SS
1068 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1069 /* Check to see if the max packet size for the default control
1070 * endpoint changed during FS device enumeration
1071 */
1072 if (urb->dev->speed == USB_SPEED_FULL) {
1073 ret = xhci_check_maxpacket(xhci, slot_id,
1074 ep_index, urb);
1075 if (ret < 0)
1076 return ret;
1077 }
1078
b11069f5
SS
1079 /* We have a spinlock and interrupts disabled, so we must pass
1080 * atomic context to this function, which may allocate memory.
1081 */
2d3f1fac 1082 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
1083 if (xhci->xhc_state & XHCI_STATE_DYING)
1084 goto dying;
b11069f5 1085 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
23e3be11 1086 slot_id, ep_index);
2d3f1fac
SS
1087 spin_unlock_irqrestore(&xhci->lock, flags);
1088 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1089 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
1090 if (xhci->xhc_state & XHCI_STATE_DYING)
1091 goto dying;
8df75f42
SS
1092 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1093 EP_GETTING_STREAMS) {
1094 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1095 "is transitioning to using streams.\n");
1096 ret = -EINVAL;
1097 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1098 EP_GETTING_NO_STREAMS) {
1099 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1100 "is transitioning to "
1101 "not having streams.\n");
1102 ret = -EINVAL;
1103 } else {
1104 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1105 slot_id, ep_index);
1106 }
2d3f1fac 1107 spin_unlock_irqrestore(&xhci->lock, flags);
624defa1
SS
1108 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1109 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
1110 if (xhci->xhc_state & XHCI_STATE_DYING)
1111 goto dying;
624defa1
SS
1112 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1113 slot_id, ep_index);
1114 spin_unlock_irqrestore(&xhci->lock, flags);
2d3f1fac 1115 } else {
787f4e5a
AX
1116 spin_lock_irqsave(&xhci->lock, flags);
1117 if (xhci->xhc_state & XHCI_STATE_DYING)
1118 goto dying;
1119 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1120 slot_id, ep_index);
1121 spin_unlock_irqrestore(&xhci->lock, flags);
2d3f1fac 1122 }
d0e96f5a 1123exit:
d0e96f5a 1124 return ret;
6f5165cf 1125dying:
8e51adcc
AX
1126 xhci_urb_free_priv(xhci, urb_priv);
1127 urb->hcpriv = NULL;
6f5165cf
SS
1128 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1129 "non-responsive xHCI host.\n",
1130 urb->ep->desc.bEndpointAddress, urb);
1131 spin_unlock_irqrestore(&xhci->lock, flags);
1132 return -ESHUTDOWN;
d0e96f5a
SS
1133}
1134
021bff91
SS
1135/* Get the right ring for the given URB.
1136 * If the endpoint supports streams, boundary check the URB's stream ID.
1137 * If the endpoint doesn't support streams, return the singular endpoint ring.
1138 */
1139static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1140 struct urb *urb)
1141{
1142 unsigned int slot_id;
1143 unsigned int ep_index;
1144 unsigned int stream_id;
1145 struct xhci_virt_ep *ep;
1146
1147 slot_id = urb->dev->slot_id;
1148 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1149 stream_id = urb->stream_id;
1150 ep = &xhci->devs[slot_id]->eps[ep_index];
1151 /* Common case: no streams */
1152 if (!(ep->ep_state & EP_HAS_STREAMS))
1153 return ep->ring;
1154
1155 if (stream_id == 0) {
1156 xhci_warn(xhci,
1157 "WARN: Slot ID %u, ep index %u has streams, "
1158 "but URB has no stream ID.\n",
1159 slot_id, ep_index);
1160 return NULL;
1161 }
1162
1163 if (stream_id < ep->stream_info->num_streams)
1164 return ep->stream_info->stream_rings[stream_id];
1165
1166 xhci_warn(xhci,
1167 "WARN: Slot ID %u, ep index %u has "
1168 "stream IDs 1 to %u allocated, "
1169 "but stream ID %u is requested.\n",
1170 slot_id, ep_index,
1171 ep->stream_info->num_streams - 1,
1172 stream_id);
1173 return NULL;
1174}
1175
ae636747
SS
1176/*
1177 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1178 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1179 * should pick up where it left off in the TD, unless a Set Transfer Ring
1180 * Dequeue Pointer is issued.
1181 *
1182 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1183 * the ring. Since the ring is a contiguous structure, they can't be physically
1184 * removed. Instead, there are two options:
1185 *
1186 * 1) If the HC is in the middle of processing the URB to be canceled, we
1187 * simply move the ring's dequeue pointer past those TRBs using the Set
1188 * Transfer Ring Dequeue Pointer command. This will be the common case,
1189 * when drivers timeout on the last submitted URB and attempt to cancel.
1190 *
1191 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1192 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1193 * HC will need to invalidate the any TRBs it has cached after the stop
1194 * endpoint command, as noted in the xHCI 0.95 errata.
1195 *
1196 * 3) The TD may have completed by the time the Stop Endpoint Command
1197 * completes, so software needs to handle that case too.
1198 *
1199 * This function should protect against the TD enqueueing code ringing the
1200 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1201 * It also needs to account for multiple cancellations on happening at the same
1202 * time for the same endpoint.
1203 *
1204 * Note that this function can be called in any context, or so says
1205 * usb_hcd_unlink_urb()
d0e96f5a
SS
1206 */
1207int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1208{
ae636747 1209 unsigned long flags;
8e51adcc 1210 int ret, i;
e34b2fbf 1211 u32 temp;
ae636747 1212 struct xhci_hcd *xhci;
8e51adcc 1213 struct urb_priv *urb_priv;
ae636747
SS
1214 struct xhci_td *td;
1215 unsigned int ep_index;
1216 struct xhci_ring *ep_ring;
63a0d9ab 1217 struct xhci_virt_ep *ep;
ae636747
SS
1218
1219 xhci = hcd_to_xhci(hcd);
1220 spin_lock_irqsave(&xhci->lock, flags);
1221 /* Make sure the URB hasn't completed or been unlinked already */
1222 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1223 if (ret || !urb->hcpriv)
1224 goto done;
e34b2fbf 1225 temp = xhci_readl(xhci, &xhci->op_regs->status);
c6cc27c7 1226 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
e34b2fbf 1227 xhci_dbg(xhci, "HW died, freeing TD.\n");
8e51adcc 1228 urb_priv = urb->hcpriv;
e34b2fbf
SS
1229
1230 usb_hcd_unlink_urb_from_ep(hcd, urb);
1231 spin_unlock_irqrestore(&xhci->lock, flags);
214f76f7 1232 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
8e51adcc 1233 xhci_urb_free_priv(xhci, urb_priv);
e34b2fbf
SS
1234 return ret;
1235 }
6f5165cf
SS
1236 if (xhci->xhc_state & XHCI_STATE_DYING) {
1237 xhci_dbg(xhci, "Ep 0x%x: URB %p to be canceled on "
1238 "non-responsive xHCI host.\n",
1239 urb->ep->desc.bEndpointAddress, urb);
1240 /* Let the stop endpoint command watchdog timer (which set this
1241 * state) finish cleaning up the endpoint TD lists. We must
1242 * have caught it in the middle of dropping a lock and giving
1243 * back an URB.
1244 */
1245 goto done;
1246 }
ae636747 1247
700e2052 1248 xhci_dbg(xhci, "Cancel URB %p\n", urb);
66e49d87
SS
1249 xhci_dbg(xhci, "Event ring:\n");
1250 xhci_debug_ring(xhci, xhci->event_ring);
ae636747 1251 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
63a0d9ab 1252 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
e9df17eb
SS
1253 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1254 if (!ep_ring) {
1255 ret = -EINVAL;
1256 goto done;
1257 }
1258
66e49d87
SS
1259 xhci_dbg(xhci, "Endpoint ring:\n");
1260 xhci_debug_ring(xhci, ep_ring);
ae636747 1261
8e51adcc
AX
1262 urb_priv = urb->hcpriv;
1263
1264 for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
1265 td = urb_priv->td[i];
1266 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1267 }
1268
ae636747
SS
1269 /* Queue a stop endpoint command, but only if this is
1270 * the first cancellation to be handled.
1271 */
678539cf
SS
1272 if (!(ep->ep_state & EP_HALT_PENDING)) {
1273 ep->ep_state |= EP_HALT_PENDING;
6f5165cf
SS
1274 ep->stop_cmds_pending++;
1275 ep->stop_cmd_timer.expires = jiffies +
1276 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1277 add_timer(&ep->stop_cmd_timer);
be88fe4f 1278 xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
23e3be11 1279 xhci_ring_cmd_db(xhci);
ae636747
SS
1280 }
1281done:
1282 spin_unlock_irqrestore(&xhci->lock, flags);
1283 return ret;
d0e96f5a
SS
1284}
1285
f94e0186
SS
1286/* Drop an endpoint from a new bandwidth configuration for this device.
1287 * Only one call to this function is allowed per endpoint before
1288 * check_bandwidth() or reset_bandwidth() must be called.
1289 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1290 * add the endpoint to the schedule with possibly new parameters denoted by a
1291 * different endpoint descriptor in usb_host_endpoint.
1292 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1293 * not allowed.
f88ba78d
SS
1294 *
1295 * The USB core will not allow URBs to be queued to an endpoint that is being
1296 * disabled, so there's no need for mutual exclusion to protect
1297 * the xhci->devs[slot_id] structure.
f94e0186
SS
1298 */
1299int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1300 struct usb_host_endpoint *ep)
1301{
f94e0186 1302 struct xhci_hcd *xhci;
d115b048
JY
1303 struct xhci_container_ctx *in_ctx, *out_ctx;
1304 struct xhci_input_control_ctx *ctrl_ctx;
1305 struct xhci_slot_ctx *slot_ctx;
f94e0186
SS
1306 unsigned int last_ctx;
1307 unsigned int ep_index;
1308 struct xhci_ep_ctx *ep_ctx;
1309 u32 drop_flag;
1310 u32 new_add_flags, new_drop_flags, new_slot_info;
1311 int ret;
1312
64927730 1313 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
f94e0186
SS
1314 if (ret <= 0)
1315 return ret;
1316 xhci = hcd_to_xhci(hcd);
700e2052 1317 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
f94e0186
SS
1318
1319 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1320 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1321 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1322 __func__, drop_flag);
1323 return 0;
1324 }
1325
f94e0186 1326 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
d115b048
JY
1327 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1328 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
f94e0186 1329 ep_index = xhci_get_endpoint_index(&ep->desc);
d115b048 1330 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
f94e0186
SS
1331 /* If the HC already knows the endpoint is disabled,
1332 * or the HCD has noted it is disabled, ignore this request
1333 */
28ccd296
ME
1334 if ((le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
1335 EP_STATE_DISABLED ||
1336 le32_to_cpu(ctrl_ctx->drop_flags) &
1337 xhci_get_endpoint_flag(&ep->desc)) {
700e2052
GKH
1338 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1339 __func__, ep);
f94e0186
SS
1340 return 0;
1341 }
1342
28ccd296
ME
1343 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1344 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
f94e0186 1345
28ccd296
ME
1346 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1347 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
f94e0186 1348
28ccd296 1349 last_ctx = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags));
d115b048 1350 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
f94e0186 1351 /* Update the last valid endpoint context, if we deleted the last one */
28ccd296
ME
1352 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) >
1353 LAST_CTX(last_ctx)) {
1354 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1355 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
f94e0186 1356 }
28ccd296 1357 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
f94e0186
SS
1358
1359 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1360
f94e0186
SS
1361 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1362 (unsigned int) ep->desc.bEndpointAddress,
1363 udev->slot_id,
1364 (unsigned int) new_drop_flags,
1365 (unsigned int) new_add_flags,
1366 (unsigned int) new_slot_info);
1367 return 0;
1368}
1369
1370/* Add an endpoint to a new possible bandwidth configuration for this device.
1371 * Only one call to this function is allowed per endpoint before
1372 * check_bandwidth() or reset_bandwidth() must be called.
1373 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1374 * add the endpoint to the schedule with possibly new parameters denoted by a
1375 * different endpoint descriptor in usb_host_endpoint.
1376 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1377 * not allowed.
f88ba78d
SS
1378 *
1379 * The USB core will not allow URBs to be queued to an endpoint until the
1380 * configuration or alt setting is installed in the device, so there's no need
1381 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
f94e0186
SS
1382 */
1383int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1384 struct usb_host_endpoint *ep)
1385{
f94e0186 1386 struct xhci_hcd *xhci;
d115b048 1387 struct xhci_container_ctx *in_ctx, *out_ctx;
f94e0186
SS
1388 unsigned int ep_index;
1389 struct xhci_ep_ctx *ep_ctx;
d115b048
JY
1390 struct xhci_slot_ctx *slot_ctx;
1391 struct xhci_input_control_ctx *ctrl_ctx;
f94e0186
SS
1392 u32 added_ctxs;
1393 unsigned int last_ctx;
1394 u32 new_add_flags, new_drop_flags, new_slot_info;
1395 int ret = 0;
1396
64927730 1397 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
a1587d97
SS
1398 if (ret <= 0) {
1399 /* So we won't queue a reset ep command for a root hub */
1400 ep->hcpriv = NULL;
f94e0186 1401 return ret;
a1587d97 1402 }
f94e0186
SS
1403 xhci = hcd_to_xhci(hcd);
1404
1405 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
1406 last_ctx = xhci_last_valid_endpoint(added_ctxs);
1407 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1408 /* FIXME when we have to issue an evaluate endpoint command to
1409 * deal with ep0 max packet size changing once we get the
1410 * descriptors
1411 */
1412 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1413 __func__, added_ctxs);
1414 return 0;
1415 }
1416
f94e0186 1417 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
d115b048
JY
1418 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1419 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
f94e0186 1420 ep_index = xhci_get_endpoint_index(&ep->desc);
d115b048 1421 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
f94e0186
SS
1422 /* If the HCD has already noted the endpoint is enabled,
1423 * ignore this request.
1424 */
28ccd296
ME
1425 if (le32_to_cpu(ctrl_ctx->add_flags) &
1426 xhci_get_endpoint_flag(&ep->desc)) {
700e2052
GKH
1427 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1428 __func__, ep);
f94e0186
SS
1429 return 0;
1430 }
1431
f88ba78d
SS
1432 /*
1433 * Configuration and alternate setting changes must be done in
1434 * process context, not interrupt context (or so documenation
1435 * for usb_set_interface() and usb_set_configuration() claim).
1436 */
1437 if (xhci_endpoint_init(xhci, xhci->devs[udev->slot_id],
319c3ea4 1438 udev, ep, GFP_NOIO) < 0) {
f94e0186
SS
1439 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1440 __func__, ep->desc.bEndpointAddress);
f94e0186
SS
1441 return -ENOMEM;
1442 }
1443
28ccd296
ME
1444 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1445 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
f94e0186
SS
1446
1447 /* If xhci_endpoint_disable() was called for this endpoint, but the
1448 * xHC hasn't been notified yet through the check_bandwidth() call,
1449 * this re-adds a new state for the endpoint from the new endpoint
1450 * descriptors. We must drop and re-add this endpoint, so we leave the
1451 * drop flags alone.
1452 */
28ccd296 1453 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
f94e0186 1454
d115b048 1455 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
f94e0186 1456 /* Update the last valid endpoint context, if we just added one past */
28ccd296
ME
1457 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) <
1458 LAST_CTX(last_ctx)) {
1459 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1460 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
f94e0186 1461 }
28ccd296 1462 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
f94e0186 1463
a1587d97
SS
1464 /* Store the usb_device pointer for later use */
1465 ep->hcpriv = udev;
1466
f94e0186
SS
1467 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1468 (unsigned int) ep->desc.bEndpointAddress,
1469 udev->slot_id,
1470 (unsigned int) new_drop_flags,
1471 (unsigned int) new_add_flags,
1472 (unsigned int) new_slot_info);
1473 return 0;
1474}
1475
d115b048 1476static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
f94e0186 1477{
d115b048 1478 struct xhci_input_control_ctx *ctrl_ctx;
f94e0186 1479 struct xhci_ep_ctx *ep_ctx;
d115b048 1480 struct xhci_slot_ctx *slot_ctx;
f94e0186
SS
1481 int i;
1482
1483 /* When a device's add flag and drop flag are zero, any subsequent
1484 * configure endpoint command will leave that endpoint's state
1485 * untouched. Make sure we don't leave any old state in the input
1486 * endpoint contexts.
1487 */
d115b048
JY
1488 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1489 ctrl_ctx->drop_flags = 0;
1490 ctrl_ctx->add_flags = 0;
1491 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
28ccd296 1492 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
f94e0186 1493 /* Endpoint 0 is always valid */
28ccd296 1494 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
f94e0186 1495 for (i = 1; i < 31; ++i) {
d115b048 1496 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
f94e0186
SS
1497 ep_ctx->ep_info = 0;
1498 ep_ctx->ep_info2 = 0;
8e595a5d 1499 ep_ctx->deq = 0;
f94e0186
SS
1500 ep_ctx->tx_info = 0;
1501 }
1502}
1503
f2217e8e 1504static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
00161f7d 1505 struct usb_device *udev, u32 *cmd_status)
f2217e8e
SS
1506{
1507 int ret;
1508
913a8a34 1509 switch (*cmd_status) {
f2217e8e
SS
1510 case COMP_ENOMEM:
1511 dev_warn(&udev->dev, "Not enough host controller resources "
1512 "for new device state.\n");
1513 ret = -ENOMEM;
1514 /* FIXME: can we allocate more resources for the HC? */
1515 break;
1516 case COMP_BW_ERR:
1517 dev_warn(&udev->dev, "Not enough bandwidth "
1518 "for new device state.\n");
1519 ret = -ENOSPC;
1520 /* FIXME: can we go back to the old state? */
1521 break;
1522 case COMP_TRB_ERR:
1523 /* the HCD set up something wrong */
1524 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1525 "add flag = 1, "
1526 "and endpoint is not disabled.\n");
1527 ret = -EINVAL;
1528 break;
1529 case COMP_SUCCESS:
1530 dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
1531 ret = 0;
1532 break;
1533 default:
1534 xhci_err(xhci, "ERROR: unexpected command completion "
913a8a34 1535 "code 0x%x.\n", *cmd_status);
f2217e8e
SS
1536 ret = -EINVAL;
1537 break;
1538 }
1539 return ret;
1540}
1541
1542static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
00161f7d 1543 struct usb_device *udev, u32 *cmd_status)
f2217e8e
SS
1544{
1545 int ret;
913a8a34 1546 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
f2217e8e 1547
913a8a34 1548 switch (*cmd_status) {
f2217e8e
SS
1549 case COMP_EINVAL:
1550 dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
1551 "context command.\n");
1552 ret = -EINVAL;
1553 break;
1554 case COMP_EBADSLT:
1555 dev_warn(&udev->dev, "WARN: slot not enabled for"
1556 "evaluate context command.\n");
1557 case COMP_CTX_STATE:
1558 dev_warn(&udev->dev, "WARN: invalid context state for "
1559 "evaluate context command.\n");
1560 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1561 ret = -EINVAL;
1562 break;
1bb73a88
AH
1563 case COMP_MEL_ERR:
1564 /* Max Exit Latency too large error */
1565 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1566 ret = -EINVAL;
1567 break;
f2217e8e
SS
1568 case COMP_SUCCESS:
1569 dev_dbg(&udev->dev, "Successful evaluate context command\n");
1570 ret = 0;
1571 break;
1572 default:
1573 xhci_err(xhci, "ERROR: unexpected command completion "
913a8a34 1574 "code 0x%x.\n", *cmd_status);
f2217e8e
SS
1575 ret = -EINVAL;
1576 break;
1577 }
1578 return ret;
1579}
1580
1581/* Issue a configure endpoint command or evaluate context command
1582 * and wait for it to finish.
1583 */
1584static int xhci_configure_endpoint(struct xhci_hcd *xhci,
913a8a34
SS
1585 struct usb_device *udev,
1586 struct xhci_command *command,
1587 bool ctx_change, bool must_succeed)
f2217e8e
SS
1588{
1589 int ret;
1590 int timeleft;
1591 unsigned long flags;
913a8a34
SS
1592 struct xhci_container_ctx *in_ctx;
1593 struct completion *cmd_completion;
28ccd296 1594 u32 *cmd_status;
913a8a34 1595 struct xhci_virt_device *virt_dev;
f2217e8e
SS
1596
1597 spin_lock_irqsave(&xhci->lock, flags);
913a8a34
SS
1598 virt_dev = xhci->devs[udev->slot_id];
1599 if (command) {
1600 in_ctx = command->in_ctx;
1601 cmd_completion = command->completion;
1602 cmd_status = &command->status;
1603 command->command_trb = xhci->cmd_ring->enqueue;
7a3783ef
PZ
1604
1605 /* Enqueue pointer can be left pointing to the link TRB,
1606 * we must handle that
1607 */
28ccd296
ME
1608 if ((le32_to_cpu(command->command_trb->link.control)
1609 & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
7a3783ef
PZ
1610 command->command_trb =
1611 xhci->cmd_ring->enq_seg->next->trbs;
1612
913a8a34
SS
1613 list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
1614 } else {
1615 in_ctx = virt_dev->in_ctx;
1616 cmd_completion = &virt_dev->cmd_completion;
1617 cmd_status = &virt_dev->cmd_status;
1618 }
1d68064a 1619 init_completion(cmd_completion);
913a8a34 1620
f2217e8e 1621 if (!ctx_change)
913a8a34
SS
1622 ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
1623 udev->slot_id, must_succeed);
f2217e8e 1624 else
913a8a34 1625 ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
f2217e8e
SS
1626 udev->slot_id);
1627 if (ret < 0) {
c01591bd
SS
1628 if (command)
1629 list_del(&command->cmd_list);
f2217e8e
SS
1630 spin_unlock_irqrestore(&xhci->lock, flags);
1631 xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
1632 return -ENOMEM;
1633 }
1634 xhci_ring_cmd_db(xhci);
1635 spin_unlock_irqrestore(&xhci->lock, flags);
1636
1637 /* Wait for the configure endpoint command to complete */
1638 timeleft = wait_for_completion_interruptible_timeout(
913a8a34 1639 cmd_completion,
f2217e8e
SS
1640 USB_CTRL_SET_TIMEOUT);
1641 if (timeleft <= 0) {
1642 xhci_warn(xhci, "%s while waiting for %s command\n",
1643 timeleft == 0 ? "Timeout" : "Signal",
1644 ctx_change == 0 ?
1645 "configure endpoint" :
1646 "evaluate context");
1647 /* FIXME cancel the configure endpoint command */
1648 return -ETIME;
1649 }
1650
1651 if (!ctx_change)
913a8a34
SS
1652 return xhci_configure_endpoint_result(xhci, udev, cmd_status);
1653 return xhci_evaluate_context_result(xhci, udev, cmd_status);
f2217e8e
SS
1654}
1655
f88ba78d
SS
1656/* Called after one or more calls to xhci_add_endpoint() or
1657 * xhci_drop_endpoint(). If this call fails, the USB core is expected
1658 * to call xhci_reset_bandwidth().
1659 *
1660 * Since we are in the middle of changing either configuration or
1661 * installing a new alt setting, the USB core won't allow URBs to be
1662 * enqueued for any endpoint on the old config or interface. Nothing
1663 * else should be touching the xhci->devs[slot_id] structure, so we
1664 * don't need to take the xhci->lock for manipulating that.
1665 */
f94e0186
SS
1666int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
1667{
1668 int i;
1669 int ret = 0;
f94e0186
SS
1670 struct xhci_hcd *xhci;
1671 struct xhci_virt_device *virt_dev;
d115b048
JY
1672 struct xhci_input_control_ctx *ctrl_ctx;
1673 struct xhci_slot_ctx *slot_ctx;
f94e0186 1674
64927730 1675 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
f94e0186
SS
1676 if (ret <= 0)
1677 return ret;
1678 xhci = hcd_to_xhci(hcd);
1679
700e2052 1680 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
f94e0186
SS
1681 virt_dev = xhci->devs[udev->slot_id];
1682
1683 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
d115b048 1684 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
28ccd296
ME
1685 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
1686 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
1687 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
f94e0186 1688 xhci_dbg(xhci, "New Input Control Context:\n");
d115b048
JY
1689 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
1690 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
28ccd296 1691 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
f94e0186 1692
913a8a34
SS
1693 ret = xhci_configure_endpoint(xhci, udev, NULL,
1694 false, false);
f94e0186
SS
1695 if (ret) {
1696 /* Callee should call reset_bandwidth() */
f94e0186
SS
1697 return ret;
1698 }
1699
1700 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
d115b048 1701 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
28ccd296 1702 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
f94e0186 1703
834cb0fc
SS
1704 /* Free any rings that were dropped, but not changed. */
1705 for (i = 1; i < 31; ++i) {
1706 if ((ctrl_ctx->drop_flags & (1 << (i + 1))) &&
1707 !(ctrl_ctx->add_flags & (1 << (i + 1))))
1708 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
1709 }
d115b048 1710 xhci_zero_in_ctx(xhci, virt_dev);
834cb0fc
SS
1711 /*
1712 * Install any rings for completely new endpoints or changed endpoints,
1713 * and free or cache any old rings from changed endpoints.
1714 */
f94e0186 1715 for (i = 1; i < 31; ++i) {
74f9fe21
SS
1716 if (!virt_dev->eps[i].new_ring)
1717 continue;
1718 /* Only cache or free the old ring if it exists.
1719 * It may not if this is the first add of an endpoint.
1720 */
1721 if (virt_dev->eps[i].ring) {
412566bd 1722 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
f94e0186 1723 }
74f9fe21
SS
1724 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
1725 virt_dev->eps[i].new_ring = NULL;
f94e0186
SS
1726 }
1727
f94e0186
SS
1728 return ret;
1729}
1730
1731void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
1732{
f94e0186
SS
1733 struct xhci_hcd *xhci;
1734 struct xhci_virt_device *virt_dev;
1735 int i, ret;
1736
64927730 1737 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
f94e0186
SS
1738 if (ret <= 0)
1739 return;
1740 xhci = hcd_to_xhci(hcd);
1741
700e2052 1742 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
f94e0186
SS
1743 virt_dev = xhci->devs[udev->slot_id];
1744 /* Free any rings allocated for added endpoints */
1745 for (i = 0; i < 31; ++i) {
63a0d9ab
SS
1746 if (virt_dev->eps[i].new_ring) {
1747 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
1748 virt_dev->eps[i].new_ring = NULL;
f94e0186
SS
1749 }
1750 }
d115b048 1751 xhci_zero_in_ctx(xhci, virt_dev);
f94e0186
SS
1752}
1753
5270b951 1754static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
913a8a34
SS
1755 struct xhci_container_ctx *in_ctx,
1756 struct xhci_container_ctx *out_ctx,
1757 u32 add_flags, u32 drop_flags)
5270b951
SS
1758{
1759 struct xhci_input_control_ctx *ctrl_ctx;
913a8a34 1760 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
28ccd296
ME
1761 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
1762 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
913a8a34 1763 xhci_slot_copy(xhci, in_ctx, out_ctx);
28ccd296 1764 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
5270b951 1765
913a8a34
SS
1766 xhci_dbg(xhci, "Input Context:\n");
1767 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
5270b951
SS
1768}
1769
8212a49d 1770static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
ac9d8fe7
SS
1771 unsigned int slot_id, unsigned int ep_index,
1772 struct xhci_dequeue_state *deq_state)
1773{
1774 struct xhci_container_ctx *in_ctx;
ac9d8fe7
SS
1775 struct xhci_ep_ctx *ep_ctx;
1776 u32 added_ctxs;
1777 dma_addr_t addr;
1778
913a8a34
SS
1779 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1780 xhci->devs[slot_id]->out_ctx, ep_index);
ac9d8fe7
SS
1781 in_ctx = xhci->devs[slot_id]->in_ctx;
1782 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
1783 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
1784 deq_state->new_deq_ptr);
1785 if (addr == 0) {
1786 xhci_warn(xhci, "WARN Cannot submit config ep after "
1787 "reset ep command\n");
1788 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
1789 deq_state->new_deq_seg,
1790 deq_state->new_deq_ptr);
1791 return;
1792 }
28ccd296 1793 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
ac9d8fe7 1794
ac9d8fe7 1795 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
913a8a34
SS
1796 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
1797 xhci->devs[slot_id]->out_ctx, added_ctxs, added_ctxs);
ac9d8fe7
SS
1798}
1799
82d1009f 1800void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
63a0d9ab 1801 struct usb_device *udev, unsigned int ep_index)
82d1009f
SS
1802{
1803 struct xhci_dequeue_state deq_state;
63a0d9ab 1804 struct xhci_virt_ep *ep;
82d1009f
SS
1805
1806 xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
63a0d9ab 1807 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
82d1009f
SS
1808 /* We need to move the HW's dequeue pointer past this TD,
1809 * or it will attempt to resend it on the next doorbell ring.
1810 */
1811 xhci_find_new_dequeue_state(xhci, udev->slot_id,
e9df17eb 1812 ep_index, ep->stopped_stream, ep->stopped_td,
ac9d8fe7 1813 &deq_state);
82d1009f 1814
ac9d8fe7
SS
1815 /* HW with the reset endpoint quirk will use the saved dequeue state to
1816 * issue a configure endpoint command later.
1817 */
1818 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
1819 xhci_dbg(xhci, "Queueing new dequeue state\n");
63a0d9ab 1820 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
e9df17eb 1821 ep_index, ep->stopped_stream, &deq_state);
ac9d8fe7
SS
1822 } else {
1823 /* Better hope no one uses the input context between now and the
1824 * reset endpoint completion!
e9df17eb
SS
1825 * XXX: No idea how this hardware will react when stream rings
1826 * are enabled.
ac9d8fe7
SS
1827 */
1828 xhci_dbg(xhci, "Setting up input context for "
1829 "configure endpoint command\n");
1830 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
1831 ep_index, &deq_state);
1832 }
82d1009f
SS
1833}
1834
a1587d97
SS
1835/* Deal with stalled endpoints. The core should have sent the control message
1836 * to clear the halt condition. However, we need to make the xHCI hardware
1837 * reset its sequence number, since a device will expect a sequence number of
1838 * zero after the halt condition is cleared.
1839 * Context: in_interrupt
1840 */
1841void xhci_endpoint_reset(struct usb_hcd *hcd,
1842 struct usb_host_endpoint *ep)
1843{
1844 struct xhci_hcd *xhci;
1845 struct usb_device *udev;
1846 unsigned int ep_index;
1847 unsigned long flags;
1848 int ret;
63a0d9ab 1849 struct xhci_virt_ep *virt_ep;
a1587d97
SS
1850
1851 xhci = hcd_to_xhci(hcd);
1852 udev = (struct usb_device *) ep->hcpriv;
1853 /* Called with a root hub endpoint (or an endpoint that wasn't added
1854 * with xhci_add_endpoint()
1855 */
1856 if (!ep->hcpriv)
1857 return;
1858 ep_index = xhci_get_endpoint_index(&ep->desc);
63a0d9ab
SS
1859 virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
1860 if (!virt_ep->stopped_td) {
c92bcfa7
SS
1861 xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
1862 ep->desc.bEndpointAddress);
1863 return;
1864 }
82d1009f
SS
1865 if (usb_endpoint_xfer_control(&ep->desc)) {
1866 xhci_dbg(xhci, "Control endpoint stall already handled.\n");
1867 return;
1868 }
a1587d97
SS
1869
1870 xhci_dbg(xhci, "Queueing reset endpoint command\n");
1871 spin_lock_irqsave(&xhci->lock, flags);
1872 ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
c92bcfa7
SS
1873 /*
1874 * Can't change the ring dequeue pointer until it's transitioned to the
1875 * stopped state, which is only upon a successful reset endpoint
1876 * command. Better hope that last command worked!
1877 */
a1587d97 1878 if (!ret) {
63a0d9ab
SS
1879 xhci_cleanup_stalled_ring(xhci, udev, ep_index);
1880 kfree(virt_ep->stopped_td);
a1587d97
SS
1881 xhci_ring_cmd_db(xhci);
1882 }
1624ae1c
SS
1883 virt_ep->stopped_td = NULL;
1884 virt_ep->stopped_trb = NULL;
5e5cf6fc 1885 virt_ep->stopped_stream = 0;
a1587d97
SS
1886 spin_unlock_irqrestore(&xhci->lock, flags);
1887
1888 if (ret)
1889 xhci_warn(xhci, "FIXME allocate a new ring segment\n");
1890}
1891
8df75f42
SS
1892static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
1893 struct usb_device *udev, struct usb_host_endpoint *ep,
1894 unsigned int slot_id)
1895{
1896 int ret;
1897 unsigned int ep_index;
1898 unsigned int ep_state;
1899
1900 if (!ep)
1901 return -EINVAL;
64927730 1902 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
8df75f42
SS
1903 if (ret <= 0)
1904 return -EINVAL;
842f1690 1905 if (ep->ss_ep_comp.bmAttributes == 0) {
8df75f42
SS
1906 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
1907 " descriptor for ep 0x%x does not support streams\n",
1908 ep->desc.bEndpointAddress);
1909 return -EINVAL;
1910 }
1911
1912 ep_index = xhci_get_endpoint_index(&ep->desc);
1913 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1914 if (ep_state & EP_HAS_STREAMS ||
1915 ep_state & EP_GETTING_STREAMS) {
1916 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
1917 "already has streams set up.\n",
1918 ep->desc.bEndpointAddress);
1919 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
1920 "dynamic stream context array reallocation.\n");
1921 return -EINVAL;
1922 }
1923 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
1924 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
1925 "endpoint 0x%x; URBs are pending.\n",
1926 ep->desc.bEndpointAddress);
1927 return -EINVAL;
1928 }
1929 return 0;
1930}
1931
1932static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
1933 unsigned int *num_streams, unsigned int *num_stream_ctxs)
1934{
1935 unsigned int max_streams;
1936
1937 /* The stream context array size must be a power of two */
1938 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
1939 /*
1940 * Find out how many primary stream array entries the host controller
1941 * supports. Later we may use secondary stream arrays (similar to 2nd
1942 * level page entries), but that's an optional feature for xHCI host
1943 * controllers. xHCs must support at least 4 stream IDs.
1944 */
1945 max_streams = HCC_MAX_PSA(xhci->hcc_params);
1946 if (*num_stream_ctxs > max_streams) {
1947 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
1948 max_streams);
1949 *num_stream_ctxs = max_streams;
1950 *num_streams = max_streams;
1951 }
1952}
1953
1954/* Returns an error code if one of the endpoint already has streams.
1955 * This does not change any data structures, it only checks and gathers
1956 * information.
1957 */
1958static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
1959 struct usb_device *udev,
1960 struct usb_host_endpoint **eps, unsigned int num_eps,
1961 unsigned int *num_streams, u32 *changed_ep_bitmask)
1962{
8df75f42
SS
1963 unsigned int max_streams;
1964 unsigned int endpoint_flag;
1965 int i;
1966 int ret;
1967
1968 for (i = 0; i < num_eps; i++) {
1969 ret = xhci_check_streams_endpoint(xhci, udev,
1970 eps[i], udev->slot_id);
1971 if (ret < 0)
1972 return ret;
1973
842f1690
AS
1974 max_streams = USB_SS_MAX_STREAMS(
1975 eps[i]->ss_ep_comp.bmAttributes);
8df75f42
SS
1976 if (max_streams < (*num_streams - 1)) {
1977 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
1978 eps[i]->desc.bEndpointAddress,
1979 max_streams);
1980 *num_streams = max_streams+1;
1981 }
1982
1983 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
1984 if (*changed_ep_bitmask & endpoint_flag)
1985 return -EINVAL;
1986 *changed_ep_bitmask |= endpoint_flag;
1987 }
1988 return 0;
1989}
1990
1991static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
1992 struct usb_device *udev,
1993 struct usb_host_endpoint **eps, unsigned int num_eps)
1994{
1995 u32 changed_ep_bitmask = 0;
1996 unsigned int slot_id;
1997 unsigned int ep_index;
1998 unsigned int ep_state;
1999 int i;
2000
2001 slot_id = udev->slot_id;
2002 if (!xhci->devs[slot_id])
2003 return 0;
2004
2005 for (i = 0; i < num_eps; i++) {
2006 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2007 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2008 /* Are streams already being freed for the endpoint? */
2009 if (ep_state & EP_GETTING_NO_STREAMS) {
2010 xhci_warn(xhci, "WARN Can't disable streams for "
2011 "endpoint 0x%x\n, "
2012 "streams are being disabled already.",
2013 eps[i]->desc.bEndpointAddress);
2014 return 0;
2015 }
2016 /* Are there actually any streams to free? */
2017 if (!(ep_state & EP_HAS_STREAMS) &&
2018 !(ep_state & EP_GETTING_STREAMS)) {
2019 xhci_warn(xhci, "WARN Can't disable streams for "
2020 "endpoint 0x%x\n, "
2021 "streams are already disabled!",
2022 eps[i]->desc.bEndpointAddress);
2023 xhci_warn(xhci, "WARN xhci_free_streams() called "
2024 "with non-streams endpoint\n");
2025 return 0;
2026 }
2027 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
2028 }
2029 return changed_ep_bitmask;
2030}
2031
2032/*
2033 * The USB device drivers use this function (though the HCD interface in USB
2034 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
2035 * coordinate mass storage command queueing across multiple endpoints (basically
2036 * a stream ID == a task ID).
2037 *
2038 * Setting up streams involves allocating the same size stream context array
2039 * for each endpoint and issuing a configure endpoint command for all endpoints.
2040 *
2041 * Don't allow the call to succeed if one endpoint only supports one stream
2042 * (which means it doesn't support streams at all).
2043 *
2044 * Drivers may get less stream IDs than they asked for, if the host controller
2045 * hardware or endpoints claim they can't support the number of requested
2046 * stream IDs.
2047 */
2048int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
2049 struct usb_host_endpoint **eps, unsigned int num_eps,
2050 unsigned int num_streams, gfp_t mem_flags)
2051{
2052 int i, ret;
2053 struct xhci_hcd *xhci;
2054 struct xhci_virt_device *vdev;
2055 struct xhci_command *config_cmd;
2056 unsigned int ep_index;
2057 unsigned int num_stream_ctxs;
2058 unsigned long flags;
2059 u32 changed_ep_bitmask = 0;
2060
2061 if (!eps)
2062 return -EINVAL;
2063
2064 /* Add one to the number of streams requested to account for
2065 * stream 0 that is reserved for xHCI usage.
2066 */
2067 num_streams += 1;
2068 xhci = hcd_to_xhci(hcd);
2069 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
2070 num_streams);
2071
2072 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
2073 if (!config_cmd) {
2074 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
2075 return -ENOMEM;
2076 }
2077
2078 /* Check to make sure all endpoints are not already configured for
2079 * streams. While we're at it, find the maximum number of streams that
2080 * all the endpoints will support and check for duplicate endpoints.
2081 */
2082 spin_lock_irqsave(&xhci->lock, flags);
2083 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
2084 num_eps, &num_streams, &changed_ep_bitmask);
2085 if (ret < 0) {
2086 xhci_free_command(xhci, config_cmd);
2087 spin_unlock_irqrestore(&xhci->lock, flags);
2088 return ret;
2089 }
2090 if (num_streams <= 1) {
2091 xhci_warn(xhci, "WARN: endpoints can't handle "
2092 "more than one stream.\n");
2093 xhci_free_command(xhci, config_cmd);
2094 spin_unlock_irqrestore(&xhci->lock, flags);
2095 return -EINVAL;
2096 }
2097 vdev = xhci->devs[udev->slot_id];
25985edc 2098 /* Mark each endpoint as being in transition, so
8df75f42
SS
2099 * xhci_urb_enqueue() will reject all URBs.
2100 */
2101 for (i = 0; i < num_eps; i++) {
2102 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2103 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
2104 }
2105 spin_unlock_irqrestore(&xhci->lock, flags);
2106
2107 /* Setup internal data structures and allocate HW data structures for
2108 * streams (but don't install the HW structures in the input context
2109 * until we're sure all memory allocation succeeded).
2110 */
2111 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
2112 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
2113 num_stream_ctxs, num_streams);
2114
2115 for (i = 0; i < num_eps; i++) {
2116 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2117 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
2118 num_stream_ctxs,
2119 num_streams, mem_flags);
2120 if (!vdev->eps[ep_index].stream_info)
2121 goto cleanup;
2122 /* Set maxPstreams in endpoint context and update deq ptr to
2123 * point to stream context array. FIXME
2124 */
2125 }
2126
2127 /* Set up the input context for a configure endpoint command. */
2128 for (i = 0; i < num_eps; i++) {
2129 struct xhci_ep_ctx *ep_ctx;
2130
2131 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2132 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
2133
2134 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
2135 vdev->out_ctx, ep_index);
2136 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
2137 vdev->eps[ep_index].stream_info);
2138 }
2139 /* Tell the HW to drop its old copy of the endpoint context info
2140 * and add the updated copy from the input context.
2141 */
2142 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
2143 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
2144
2145 /* Issue and wait for the configure endpoint command */
2146 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
2147 false, false);
2148
2149 /* xHC rejected the configure endpoint command for some reason, so we
2150 * leave the old ring intact and free our internal streams data
2151 * structure.
2152 */
2153 if (ret < 0)
2154 goto cleanup;
2155
2156 spin_lock_irqsave(&xhci->lock, flags);
2157 for (i = 0; i < num_eps; i++) {
2158 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2159 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
2160 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
2161 udev->slot_id, ep_index);
2162 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
2163 }
2164 xhci_free_command(xhci, config_cmd);
2165 spin_unlock_irqrestore(&xhci->lock, flags);
2166
2167 /* Subtract 1 for stream 0, which drivers can't use */
2168 return num_streams - 1;
2169
2170cleanup:
2171 /* If it didn't work, free the streams! */
2172 for (i = 0; i < num_eps; i++) {
2173 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2174 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
8a007748 2175 vdev->eps[ep_index].stream_info = NULL;
8df75f42
SS
2176 /* FIXME Unset maxPstreams in endpoint context and
2177 * update deq ptr to point to normal string ring.
2178 */
2179 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
2180 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
2181 xhci_endpoint_zero(xhci, vdev, eps[i]);
2182 }
2183 xhci_free_command(xhci, config_cmd);
2184 return -ENOMEM;
2185}
2186
2187/* Transition the endpoint from using streams to being a "normal" endpoint
2188 * without streams.
2189 *
2190 * Modify the endpoint context state, submit a configure endpoint command,
2191 * and free all endpoint rings for streams if that completes successfully.
2192 */
2193int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
2194 struct usb_host_endpoint **eps, unsigned int num_eps,
2195 gfp_t mem_flags)
2196{
2197 int i, ret;
2198 struct xhci_hcd *xhci;
2199 struct xhci_virt_device *vdev;
2200 struct xhci_command *command;
2201 unsigned int ep_index;
2202 unsigned long flags;
2203 u32 changed_ep_bitmask;
2204
2205 xhci = hcd_to_xhci(hcd);
2206 vdev = xhci->devs[udev->slot_id];
2207
2208 /* Set up a configure endpoint command to remove the streams rings */
2209 spin_lock_irqsave(&xhci->lock, flags);
2210 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
2211 udev, eps, num_eps);
2212 if (changed_ep_bitmask == 0) {
2213 spin_unlock_irqrestore(&xhci->lock, flags);
2214 return -EINVAL;
2215 }
2216
2217 /* Use the xhci_command structure from the first endpoint. We may have
2218 * allocated too many, but the driver may call xhci_free_streams() for
2219 * each endpoint it grouped into one call to xhci_alloc_streams().
2220 */
2221 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
2222 command = vdev->eps[ep_index].stream_info->free_streams_command;
2223 for (i = 0; i < num_eps; i++) {
2224 struct xhci_ep_ctx *ep_ctx;
2225
2226 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2227 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
2228 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
2229 EP_GETTING_NO_STREAMS;
2230
2231 xhci_endpoint_copy(xhci, command->in_ctx,
2232 vdev->out_ctx, ep_index);
2233 xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
2234 &vdev->eps[ep_index]);
2235 }
2236 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
2237 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
2238 spin_unlock_irqrestore(&xhci->lock, flags);
2239
2240 /* Issue and wait for the configure endpoint command,
2241 * which must succeed.
2242 */
2243 ret = xhci_configure_endpoint(xhci, udev, command,
2244 false, true);
2245
2246 /* xHC rejected the configure endpoint command for some reason, so we
2247 * leave the streams rings intact.
2248 */
2249 if (ret < 0)
2250 return ret;
2251
2252 spin_lock_irqsave(&xhci->lock, flags);
2253 for (i = 0; i < num_eps; i++) {
2254 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2255 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
8a007748 2256 vdev->eps[ep_index].stream_info = NULL;
8df75f42
SS
2257 /* FIXME Unset maxPstreams in endpoint context and
2258 * update deq ptr to point to normal string ring.
2259 */
2260 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
2261 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
2262 }
2263 spin_unlock_irqrestore(&xhci->lock, flags);
2264
2265 return 0;
2266}
2267
2a8f82c4
SS
2268/*
2269 * This submits a Reset Device Command, which will set the device state to 0,
2270 * set the device address to 0, and disable all the endpoints except the default
2271 * control endpoint. The USB core should come back and call
2272 * xhci_address_device(), and then re-set up the configuration. If this is
2273 * called because of a usb_reset_and_verify_device(), then the old alternate
2274 * settings will be re-installed through the normal bandwidth allocation
2275 * functions.
2276 *
2277 * Wait for the Reset Device command to finish. Remove all structures
2278 * associated with the endpoints that were disabled. Clear the input device
2279 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
f0615c45
AX
2280 *
2281 * If the virt_dev to be reset does not exist or does not match the udev,
2282 * it means the device is lost, possibly due to the xHC restore error and
2283 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
2284 * re-allocate the device.
2a8f82c4 2285 */
f0615c45 2286int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
2a8f82c4
SS
2287{
2288 int ret, i;
2289 unsigned long flags;
2290 struct xhci_hcd *xhci;
2291 unsigned int slot_id;
2292 struct xhci_virt_device *virt_dev;
2293 struct xhci_command *reset_device_cmd;
2294 int timeleft;
2295 int last_freed_endpoint;
2296
f0615c45 2297 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
2a8f82c4
SS
2298 if (ret <= 0)
2299 return ret;
2300 xhci = hcd_to_xhci(hcd);
2301 slot_id = udev->slot_id;
2302 virt_dev = xhci->devs[slot_id];
f0615c45
AX
2303 if (!virt_dev) {
2304 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
2305 "not exist. Re-allocate the device\n", slot_id);
2306 ret = xhci_alloc_dev(hcd, udev);
2307 if (ret == 1)
2308 return 0;
2309 else
2310 return -EINVAL;
2311 }
2312
2313 if (virt_dev->udev != udev) {
2314 /* If the virt_dev and the udev does not match, this virt_dev
2315 * may belong to another udev.
2316 * Re-allocate the device.
2317 */
2318 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
2319 "not match the udev. Re-allocate the device\n",
2320 slot_id);
2321 ret = xhci_alloc_dev(hcd, udev);
2322 if (ret == 1)
2323 return 0;
2324 else
2325 return -EINVAL;
2326 }
2a8f82c4
SS
2327
2328 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
2329 /* Allocate the command structure that holds the struct completion.
2330 * Assume we're in process context, since the normal device reset
2331 * process has to wait for the device anyway. Storage devices are
2332 * reset as part of error handling, so use GFP_NOIO instead of
2333 * GFP_KERNEL.
2334 */
2335 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
2336 if (!reset_device_cmd) {
2337 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
2338 return -ENOMEM;
2339 }
2340
2341 /* Attempt to submit the Reset Device command to the command ring */
2342 spin_lock_irqsave(&xhci->lock, flags);
2343 reset_device_cmd->command_trb = xhci->cmd_ring->enqueue;
7a3783ef
PZ
2344
2345 /* Enqueue pointer can be left pointing to the link TRB,
2346 * we must handle that
2347 */
28ccd296
ME
2348 if ((le32_to_cpu(reset_device_cmd->command_trb->link.control)
2349 & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
7a3783ef
PZ
2350 reset_device_cmd->command_trb =
2351 xhci->cmd_ring->enq_seg->next->trbs;
2352
2a8f82c4
SS
2353 list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
2354 ret = xhci_queue_reset_device(xhci, slot_id);
2355 if (ret) {
2356 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
2357 list_del(&reset_device_cmd->cmd_list);
2358 spin_unlock_irqrestore(&xhci->lock, flags);
2359 goto command_cleanup;
2360 }
2361 xhci_ring_cmd_db(xhci);
2362 spin_unlock_irqrestore(&xhci->lock, flags);
2363
2364 /* Wait for the Reset Device command to finish */
2365 timeleft = wait_for_completion_interruptible_timeout(
2366 reset_device_cmd->completion,
2367 USB_CTRL_SET_TIMEOUT);
2368 if (timeleft <= 0) {
2369 xhci_warn(xhci, "%s while waiting for reset device command\n",
2370 timeleft == 0 ? "Timeout" : "Signal");
2371 spin_lock_irqsave(&xhci->lock, flags);
2372 /* The timeout might have raced with the event ring handler, so
2373 * only delete from the list if the item isn't poisoned.
2374 */
2375 if (reset_device_cmd->cmd_list.next != LIST_POISON1)
2376 list_del(&reset_device_cmd->cmd_list);
2377 spin_unlock_irqrestore(&xhci->lock, flags);
2378 ret = -ETIME;
2379 goto command_cleanup;
2380 }
2381
2382 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
2383 * unless we tried to reset a slot ID that wasn't enabled,
2384 * or the device wasn't in the addressed or configured state.
2385 */
2386 ret = reset_device_cmd->status;
2387 switch (ret) {
2388 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
2389 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
2390 xhci_info(xhci, "Can't reset device (slot ID %u) in %s state\n",
2391 slot_id,
2392 xhci_get_slot_state(xhci, virt_dev->out_ctx));
2393 xhci_info(xhci, "Not freeing device rings.\n");
2394 /* Don't treat this as an error. May change my mind later. */
2395 ret = 0;
2396 goto command_cleanup;
2397 case COMP_SUCCESS:
2398 xhci_dbg(xhci, "Successful reset device command.\n");
2399 break;
2400 default:
2401 if (xhci_is_vendor_info_code(xhci, ret))
2402 break;
2403 xhci_warn(xhci, "Unknown completion code %u for "
2404 "reset device command.\n", ret);
2405 ret = -EINVAL;
2406 goto command_cleanup;
2407 }
2408
2409 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
2410 last_freed_endpoint = 1;
2411 for (i = 1; i < 31; ++i) {
2dea75d9
DT
2412 struct xhci_virt_ep *ep = &virt_dev->eps[i];
2413
2414 if (ep->ep_state & EP_HAS_STREAMS) {
2415 xhci_free_stream_info(xhci, ep->stream_info);
2416 ep->stream_info = NULL;
2417 ep->ep_state &= ~EP_HAS_STREAMS;
2418 }
2419
2420 if (ep->ring) {
2421 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
2422 last_freed_endpoint = i;
2423 }
2a8f82c4
SS
2424 }
2425 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
2426 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
2427 ret = 0;
2428
2429command_cleanup:
2430 xhci_free_command(xhci, reset_device_cmd);
2431 return ret;
2432}
2433
3ffbba95
SS
2434/*
2435 * At this point, the struct usb_device is about to go away, the device has
2436 * disconnected, and all traffic has been stopped and the endpoints have been
2437 * disabled. Free any HC data structures associated with that device.
2438 */
2439void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
2440{
2441 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
6f5165cf 2442 struct xhci_virt_device *virt_dev;
3ffbba95 2443 unsigned long flags;
c526d0d4 2444 u32 state;
64927730 2445 int i, ret;
3ffbba95 2446
64927730
AX
2447 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
2448 if (ret <= 0)
3ffbba95 2449 return;
64927730 2450
6f5165cf 2451 virt_dev = xhci->devs[udev->slot_id];
6f5165cf
SS
2452
2453 /* Stop any wayward timer functions (which may grab the lock) */
2454 for (i = 0; i < 31; ++i) {
2455 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
2456 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
2457 }
3ffbba95
SS
2458
2459 spin_lock_irqsave(&xhci->lock, flags);
c526d0d4
SS
2460 /* Don't disable the slot if the host controller is dead. */
2461 state = xhci_readl(xhci, &xhci->op_regs->status);
6f5165cf 2462 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING)) {
c526d0d4
SS
2463 xhci_free_virt_device(xhci, udev->slot_id);
2464 spin_unlock_irqrestore(&xhci->lock, flags);
2465 return;
2466 }
2467
23e3be11 2468 if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
3ffbba95
SS
2469 spin_unlock_irqrestore(&xhci->lock, flags);
2470 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
2471 return;
2472 }
23e3be11 2473 xhci_ring_cmd_db(xhci);
3ffbba95
SS
2474 spin_unlock_irqrestore(&xhci->lock, flags);
2475 /*
2476 * Event command completion handler will free any data structures
f88ba78d 2477 * associated with the slot. XXX Can free sleep?
3ffbba95
SS
2478 */
2479}
2480
2481/*
2482 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
2483 * timed out, or allocating memory failed. Returns 1 on success.
2484 */
2485int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
2486{
2487 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2488 unsigned long flags;
2489 int timeleft;
2490 int ret;
2491
2492 spin_lock_irqsave(&xhci->lock, flags);
23e3be11 2493 ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
3ffbba95
SS
2494 if (ret) {
2495 spin_unlock_irqrestore(&xhci->lock, flags);
2496 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
2497 return 0;
2498 }
23e3be11 2499 xhci_ring_cmd_db(xhci);
3ffbba95
SS
2500 spin_unlock_irqrestore(&xhci->lock, flags);
2501
2502 /* XXX: how much time for xHC slot assignment? */
2503 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
2504 USB_CTRL_SET_TIMEOUT);
2505 if (timeleft <= 0) {
2506 xhci_warn(xhci, "%s while waiting for a slot\n",
2507 timeleft == 0 ? "Timeout" : "Signal");
2508 /* FIXME cancel the enable slot request */
2509 return 0;
2510 }
2511
3ffbba95
SS
2512 if (!xhci->slot_id) {
2513 xhci_err(xhci, "Error while assigning device slot ID\n");
3ffbba95
SS
2514 return 0;
2515 }
a6d940dd
SS
2516 /* xhci_alloc_virt_device() does not touch rings; no need to lock.
2517 * Use GFP_NOIO, since this function can be called from
2518 * xhci_discover_or_reset_device(), which may be called as part of
2519 * mass storage driver error handling.
2520 */
2521 if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
3ffbba95
SS
2522 /* Disable slot, if we can do it without mem alloc */
2523 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
f88ba78d 2524 spin_lock_irqsave(&xhci->lock, flags);
23e3be11
SS
2525 if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
2526 xhci_ring_cmd_db(xhci);
3ffbba95
SS
2527 spin_unlock_irqrestore(&xhci->lock, flags);
2528 return 0;
2529 }
2530 udev->slot_id = xhci->slot_id;
2531 /* Is this a LS or FS device under a HS hub? */
2532 /* Hub or peripherial? */
3ffbba95
SS
2533 return 1;
2534}
2535
2536/*
2537 * Issue an Address Device command (which will issue a SetAddress request to
2538 * the device).
2539 * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
2540 * we should only issue and wait on one address command at the same time.
2541 *
2542 * We add one to the device address issued by the hardware because the USB core
2543 * uses address 1 for the root hubs (even though they're not really devices).
2544 */
2545int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
2546{
2547 unsigned long flags;
2548 int timeleft;
2549 struct xhci_virt_device *virt_dev;
2550 int ret = 0;
2551 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
d115b048
JY
2552 struct xhci_slot_ctx *slot_ctx;
2553 struct xhci_input_control_ctx *ctrl_ctx;
8e595a5d 2554 u64 temp_64;
3ffbba95
SS
2555
2556 if (!udev->slot_id) {
2557 xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
2558 return -EINVAL;
2559 }
2560
3ffbba95
SS
2561 virt_dev = xhci->devs[udev->slot_id];
2562
7ed603ec
ME
2563 if (WARN_ON(!virt_dev)) {
2564 /*
2565 * In plug/unplug torture test with an NEC controller,
2566 * a zero-dereference was observed once due to virt_dev = 0.
2567 * Print useful debug rather than crash if it is observed again!
2568 */
2569 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
2570 udev->slot_id);
2571 return -EINVAL;
2572 }
2573
f0615c45
AX
2574 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
2575 /*
2576 * If this is the first Set Address since device plug-in or
2577 * virt_device realloaction after a resume with an xHCI power loss,
2578 * then set up the slot context.
2579 */
2580 if (!slot_ctx->dev_info)
3ffbba95 2581 xhci_setup_addressable_virt_dev(xhci, udev);
f0615c45 2582 /* Otherwise, update the control endpoint ring enqueue pointer. */
2d1ee590
SS
2583 else
2584 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
66e49d87 2585 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
d115b048 2586 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
3ffbba95 2587
f88ba78d 2588 spin_lock_irqsave(&xhci->lock, flags);
d115b048
JY
2589 ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
2590 udev->slot_id);
3ffbba95
SS
2591 if (ret) {
2592 spin_unlock_irqrestore(&xhci->lock, flags);
2593 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
2594 return ret;
2595 }
23e3be11 2596 xhci_ring_cmd_db(xhci);
3ffbba95
SS
2597 spin_unlock_irqrestore(&xhci->lock, flags);
2598
2599 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
2600 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
2601 USB_CTRL_SET_TIMEOUT);
2602 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
2603 * the SetAddress() "recovery interval" required by USB and aborting the
2604 * command on a timeout.
2605 */
2606 if (timeleft <= 0) {
2607 xhci_warn(xhci, "%s while waiting for a slot\n",
2608 timeleft == 0 ? "Timeout" : "Signal");
2609 /* FIXME cancel the address device command */
2610 return -ETIME;
2611 }
2612
3ffbba95
SS
2613 switch (virt_dev->cmd_status) {
2614 case COMP_CTX_STATE:
2615 case COMP_EBADSLT:
2616 xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
2617 udev->slot_id);
2618 ret = -EINVAL;
2619 break;
2620 case COMP_TX_ERR:
2621 dev_warn(&udev->dev, "Device not responding to set address.\n");
2622 ret = -EPROTO;
2623 break;
2624 case COMP_SUCCESS:
2625 xhci_dbg(xhci, "Successful Address Device command\n");
2626 break;
2627 default:
2628 xhci_err(xhci, "ERROR: unexpected command completion "
2629 "code 0x%x.\n", virt_dev->cmd_status);
66e49d87 2630 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
d115b048 2631 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
3ffbba95
SS
2632 ret = -EINVAL;
2633 break;
2634 }
2635 if (ret) {
3ffbba95
SS
2636 return ret;
2637 }
8e595a5d
SS
2638 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
2639 xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
2640 xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
28ccd296
ME
2641 udev->slot_id,
2642 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
2643 (unsigned long long)
2644 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
700e2052 2645 xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
d115b048 2646 (unsigned long long)virt_dev->out_ctx->dma);
3ffbba95 2647 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
d115b048 2648 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
3ffbba95 2649 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
d115b048 2650 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
3ffbba95
SS
2651 /*
2652 * USB core uses address 1 for the roothubs, so we add one to the
2653 * address given back to us by the HC.
2654 */
d115b048 2655 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
c8d4af8e
AX
2656 /* Use kernel assigned address for devices; store xHC assigned
2657 * address locally. */
28ccd296
ME
2658 virt_dev->address = (le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK)
2659 + 1;
f94e0186 2660 /* Zero the input context control for later use */
d115b048
JY
2661 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
2662 ctrl_ctx->add_flags = 0;
2663 ctrl_ctx->drop_flags = 0;
3ffbba95 2664
c8d4af8e 2665 xhci_dbg(xhci, "Internal device address = %d\n", virt_dev->address);
3ffbba95
SS
2666
2667 return 0;
2668}
2669
ac1c1b7f
SS
2670/* Once a hub descriptor is fetched for a device, we need to update the xHC's
2671 * internal data structures for the device.
2672 */
2673int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
2674 struct usb_tt *tt, gfp_t mem_flags)
2675{
2676 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2677 struct xhci_virt_device *vdev;
2678 struct xhci_command *config_cmd;
2679 struct xhci_input_control_ctx *ctrl_ctx;
2680 struct xhci_slot_ctx *slot_ctx;
2681 unsigned long flags;
2682 unsigned think_time;
2683 int ret;
2684
2685 /* Ignore root hubs */
2686 if (!hdev->parent)
2687 return 0;
2688
2689 vdev = xhci->devs[hdev->slot_id];
2690 if (!vdev) {
2691 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
2692 return -EINVAL;
2693 }
a1d78c16 2694 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
ac1c1b7f
SS
2695 if (!config_cmd) {
2696 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
2697 return -ENOMEM;
2698 }
2699
2700 spin_lock_irqsave(&xhci->lock, flags);
2701 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
2702 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
28ccd296 2703 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
ac1c1b7f 2704 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
28ccd296 2705 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
ac1c1b7f 2706 if (tt->multi)
28ccd296 2707 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
ac1c1b7f
SS
2708 if (xhci->hci_version > 0x95) {
2709 xhci_dbg(xhci, "xHCI version %x needs hub "
2710 "TT think time and number of ports\n",
2711 (unsigned int) xhci->hci_version);
28ccd296 2712 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
ac1c1b7f
SS
2713 /* Set TT think time - convert from ns to FS bit times.
2714 * 0 = 8 FS bit times, 1 = 16 FS bit times,
2715 * 2 = 24 FS bit times, 3 = 32 FS bit times.
700b4173
AX
2716 *
2717 * xHCI 1.0: this field shall be 0 if the device is not a
2718 * High-spped hub.
ac1c1b7f
SS
2719 */
2720 think_time = tt->think_time;
2721 if (think_time != 0)
2722 think_time = (think_time / 666) - 1;
700b4173
AX
2723 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
2724 slot_ctx->tt_info |=
2725 cpu_to_le32(TT_THINK_TIME(think_time));
ac1c1b7f
SS
2726 } else {
2727 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
2728 "TT think time or number of ports\n",
2729 (unsigned int) xhci->hci_version);
2730 }
2731 slot_ctx->dev_state = 0;
2732 spin_unlock_irqrestore(&xhci->lock, flags);
2733
2734 xhci_dbg(xhci, "Set up %s for hub device.\n",
2735 (xhci->hci_version > 0x95) ?
2736 "configure endpoint" : "evaluate context");
2737 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
2738 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
2739
2740 /* Issue and wait for the configure endpoint or
2741 * evaluate context command.
2742 */
2743 if (xhci->hci_version > 0x95)
2744 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
2745 false, false);
2746 else
2747 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
2748 true, false);
2749
2750 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
2751 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
2752
2753 xhci_free_command(xhci, config_cmd);
2754 return ret;
2755}
2756
66d4eadd
SS
2757int xhci_get_frame(struct usb_hcd *hcd)
2758{
2759 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2760 /* EHCI mods by the periodic size. Why? */
2761 return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
2762}
2763
2764MODULE_DESCRIPTION(DRIVER_DESC);
2765MODULE_AUTHOR(DRIVER_AUTHOR);
2766MODULE_LICENSE("GPL");
2767
2768static int __init xhci_hcd_init(void)
2769{
2770#ifdef CONFIG_PCI
2771 int retval = 0;
2772
2773 retval = xhci_register_pci();
2774
2775 if (retval < 0) {
2776 printk(KERN_DEBUG "Problem registering PCI driver.");
2777 return retval;
2778 }
2779#endif
98441973
SS
2780 /*
2781 * Check the compiler generated sizes of structures that must be laid
2782 * out in specific ways for hardware access.
2783 */
2784 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
2785 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
2786 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
2787 /* xhci_device_control has eight fields, and also
2788 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
2789 */
98441973
SS
2790 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
2791 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
2792 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
2793 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
2794 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
2795 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
2796 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
2797 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
66d4eadd
SS
2798 return 0;
2799}
2800module_init(xhci_hcd_init);
2801
2802static void __exit xhci_hcd_cleanup(void)
2803{
2804#ifdef CONFIG_PCI
2805 xhci_unregister_pci();
2806#endif
2807}
2808module_exit(xhci_hcd_cleanup);