Merge branches 'x86/cache', 'x86/debug' and 'x86/irq' into x86/urgent
[GitHub/LineageOS/android_kernel_motorola_exynos9610.git] / drivers / usb / host / xhci-ring.c
CommitLineData
7f84eef0
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
8a96c052 67#include <linux/scatterlist.h>
5a0e3ad6 68#include <linux/slab.h>
f9c589e1 69#include <linux/dma-mapping.h>
7f84eef0 70#include "xhci.h"
3a7fa5be 71#include "xhci-trace.h"
0cbd4b34 72#include "xhci-mtk.h"
7f84eef0
SS
73
74/*
75 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
76 * address of the TRB.
77 */
23e3be11 78dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
79 union xhci_trb *trb)
80{
6071d836 81 unsigned long segment_offset;
7f84eef0 82
6071d836 83 if (!seg || !trb || trb < seg->trbs)
7f84eef0 84 return 0;
6071d836
SS
85 /* offset in TRBs */
86 segment_offset = trb - seg->trbs;
7895086a 87 if (segment_offset >= TRBS_PER_SEGMENT)
7f84eef0 88 return 0;
6071d836 89 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
90}
91
0ce57499
MN
92static bool trb_is_noop(union xhci_trb *trb)
93{
94 return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
95}
96
2d98ef40
MN
97static bool trb_is_link(union xhci_trb *trb)
98{
99 return TRB_TYPE_LINK_LE32(trb->link.control);
100}
101
bd5e67f5
MN
102static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
103{
104 return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
105}
106
107static bool last_trb_on_ring(struct xhci_ring *ring,
108 struct xhci_segment *seg, union xhci_trb *trb)
109{
110 return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
111}
112
d0c77d84
MN
113static bool link_trb_toggles_cycle(union xhci_trb *trb)
114{
115 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
116}
117
2a72126d
MN
118static bool last_td_in_urb(struct xhci_td *td)
119{
120 struct urb_priv *urb_priv = td->urb->hcpriv;
121
122 return urb_priv->td_cnt == urb_priv->length;
123}
124
125static void inc_td_cnt(struct urb *urb)
126{
127 struct urb_priv *urb_priv = urb->hcpriv;
128
129 urb_priv->td_cnt++;
130}
131
ae636747
SS
132/* Updates trb to point to the next TRB in the ring, and updates seg if the next
133 * TRB is in a new segment. This does not skip over link TRBs, and it does not
134 * effect the ring dequeue or enqueue pointers.
135 */
136static void next_trb(struct xhci_hcd *xhci,
137 struct xhci_ring *ring,
138 struct xhci_segment **seg,
139 union xhci_trb **trb)
140{
2d98ef40 141 if (trb_is_link(*trb)) {
ae636747
SS
142 *seg = (*seg)->next;
143 *trb = ((*seg)->trbs);
144 } else {
a1669b2c 145 (*trb)++;
ae636747
SS
146 }
147}
148
7f84eef0
SS
149/*
150 * See Cycle bit rules. SW is the consumer for the event ring only.
151 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
152 */
3b72fca0 153static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
7f84eef0 154{
7f84eef0 155 ring->deq_updates++;
b008df60 156
bd5e67f5
MN
157 /* event ring doesn't have link trbs, check for last trb */
158 if (ring->type == TYPE_EVENT) {
159 if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
50d0206f 160 ring->dequeue++;
bd5e67f5 161 return;
7f84eef0 162 }
bd5e67f5
MN
163 if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
164 ring->cycle_state ^= 1;
165 ring->deq_seg = ring->deq_seg->next;
166 ring->dequeue = ring->deq_seg->trbs;
167 return;
168 }
169
170 /* All other rings have link trbs */
171 if (!trb_is_link(ring->dequeue)) {
172 ring->dequeue++;
173 ring->num_trbs_free++;
174 }
175 while (trb_is_link(ring->dequeue)) {
176 ring->deq_seg = ring->deq_seg->next;
177 ring->dequeue = ring->deq_seg->trbs;
178 }
179 return;
7f84eef0
SS
180}
181
182/*
183 * See Cycle bit rules. SW is the consumer for the event ring only.
184 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
185 *
186 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
187 * chain bit is set), then set the chain bit in all the following link TRBs.
188 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
189 * have their chain bit cleared (so that each Link TRB is a separate TD).
190 *
191 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
192 * set, but other sections talk about dealing with the chain bit set. This was
193 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
194 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
6cc30d85
SS
195 *
196 * @more_trbs_coming: Will you enqueue more TRBs before calling
197 * prepare_transfer()?
7f84eef0 198 */
6cc30d85 199static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 200 bool more_trbs_coming)
7f84eef0
SS
201{
202 u32 chain;
203 union xhci_trb *next;
204
28ccd296 205 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
b008df60 206 /* If this is not event ring, there is one less usable TRB */
2d98ef40 207 if (!trb_is_link(ring->enqueue))
b008df60 208 ring->num_trbs_free--;
7f84eef0
SS
209 next = ++(ring->enqueue);
210
211 ring->enq_updates++;
2251198b 212 /* Update the dequeue pointer further if that was a link TRB */
2d98ef40 213 while (trb_is_link(next)) {
6cc30d85 214
2251198b
MN
215 /*
216 * If the caller doesn't plan on enqueueing more TDs before
217 * ringing the doorbell, then we don't want to give the link TRB
218 * to the hardware just yet. We'll give the link TRB back in
219 * prepare_ring() just before we enqueue the TD at the top of
220 * the ring.
221 */
222 if (!chain && !more_trbs_coming)
223 break;
3b72fca0 224
2251198b
MN
225 /* If we're not dealing with 0.95 hardware or isoc rings on
226 * AMD 0.96 host, carry over the chain bit of the previous TRB
227 * (which may mean the chain bit is cleared).
228 */
229 if (!(ring->type == TYPE_ISOC &&
230 (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
231 !xhci_link_trb_quirk(xhci)) {
232 next->link.control &= cpu_to_le32(~TRB_CHAIN);
233 next->link.control |= cpu_to_le32(chain);
7f84eef0 234 }
2251198b
MN
235 /* Give this link TRB to the hardware */
236 wmb();
237 next->link.control ^= cpu_to_le32(TRB_CYCLE);
238
239 /* Toggle the cycle bit after the last ring segment. */
d0c77d84 240 if (link_trb_toggles_cycle(next))
2251198b
MN
241 ring->cycle_state ^= 1;
242
7f84eef0
SS
243 ring->enq_seg = ring->enq_seg->next;
244 ring->enqueue = ring->enq_seg->trbs;
245 next = ring->enqueue;
246 }
247}
248
249/*
085deb16
AX
250 * Check to see if there's room to enqueue num_trbs on the ring and make sure
251 * enqueue pointer will not advance into dequeue segment. See rules above.
7f84eef0 252 */
b008df60 253static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
254 unsigned int num_trbs)
255{
085deb16 256 int num_trbs_in_deq_seg;
b008df60 257
085deb16
AX
258 if (ring->num_trbs_free < num_trbs)
259 return 0;
260
261 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
262 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
263 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
264 return 0;
265 }
266
267 return 1;
7f84eef0
SS
268}
269
7f84eef0 270/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 271void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0 272{
c181bc5b
EF
273 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
274 return;
275
7f84eef0 276 xhci_dbg(xhci, "// Ding dong!\n");
204b7793 277 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
7f84eef0 278 /* Flush PCI posted writes */
b0ba9720 279 readl(&xhci->dba->doorbell[0]);
7f84eef0
SS
280}
281
cb4d5ce5
OH
282static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
283{
284 return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
285}
286
1c111b6c
OH
287static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
288{
289 return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
290 cmd_list);
291}
292
293/*
294 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
295 * If there are other commands waiting then restart the ring and kick the timer.
296 * This must be called with command ring stopped and xhci->lock held.
297 */
298static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
299 struct xhci_command *cur_cmd)
300{
301 struct xhci_command *i_cmd;
302 u32 cycle_state;
303
304 /* Turn all aborted commands in list to no-ops, then restart */
305 list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
306
307 if (i_cmd->status != COMP_CMD_ABORT)
308 continue;
309
310 i_cmd->status = COMP_CMD_STOP;
311
312 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
313 i_cmd->command_trb);
314 /* get cycle state from the original cmd trb */
315 cycle_state = le32_to_cpu(
316 i_cmd->command_trb->generic.field[3]) & TRB_CYCLE;
317 /* modify the command trb to no-op command */
318 i_cmd->command_trb->generic.field[0] = 0;
319 i_cmd->command_trb->generic.field[1] = 0;
320 i_cmd->command_trb->generic.field[2] = 0;
321 i_cmd->command_trb->generic.field[3] = cpu_to_le32(
322 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
323
324 /*
325 * caller waiting for completion is called when command
326 * completion event is received for these no-op commands
327 */
328 }
329
330 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
331
332 /* ring command ring doorbell to restart the command ring */
333 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
334 !(xhci->xhc_state & XHCI_STATE_DYING)) {
335 xhci->current_cmd = cur_cmd;
336 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
337 xhci_ring_cmd_db(xhci);
338 }
339}
340
341/* Must be called with xhci->lock held, releases and aquires lock back */
342static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
b92cc66c
EF
343{
344 u64 temp_64;
345 int ret;
346
347 xhci_dbg(xhci, "Abort command ring\n");
348
1c111b6c 349 reinit_completion(&xhci->cmd_ring_stop_completion);
3425aa03 350
1c111b6c 351 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
477632df
SS
352 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
353 &xhci->op_regs->cmd_ring);
b92cc66c
EF
354
355 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
356 * time the completion od all xHCI commands, including
357 * the Command Abort operation. If software doesn't see
358 * CRR negated in a timely manner (e.g. longer than 5
359 * seconds), then it should assume that the there are
360 * larger problems with the xHC and assert HCRST.
361 */
dc0b177c 362 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
b92cc66c
EF
363 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
364 if (ret < 0) {
a6809ffd
MN
365 /* we are about to kill xhci, give it one more chance */
366 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
367 &xhci->op_regs->cmd_ring);
368 udelay(1000);
369 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
370 CMD_RING_RUNNING, 0, 3 * 1000 * 1000);
1c111b6c
OH
371 if (ret < 0) {
372 xhci_err(xhci, "Stopped the command ring failed, "
373 "maybe the host is dead\n");
374 xhci->xhc_state |= XHCI_STATE_DYING;
375 xhci_halt(xhci);
376 return -ESHUTDOWN;
377 }
378 }
379 /*
380 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
381 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
382 * but the completion event in never sent. Wait 2 secs (arbitrary
383 * number) to handle those cases after negation of CMD_RING_RUNNING.
384 */
385 spin_unlock_irqrestore(&xhci->lock, flags);
386 ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
387 msecs_to_jiffies(2000));
388 spin_lock_irqsave(&xhci->lock, flags);
389 if (!ret) {
390 xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
391 xhci_cleanup_command_queue(xhci);
392 } else {
393 xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
b92cc66c 394 }
b92cc66c
EF
395 return 0;
396}
397
be88fe4f 398void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
ae636747 399 unsigned int slot_id,
e9df17eb
SS
400 unsigned int ep_index,
401 unsigned int stream_id)
ae636747 402{
28ccd296 403 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
50d64676
MW
404 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
405 unsigned int ep_state = ep->ep_state;
ae636747 406
ae636747 407 /* Don't ring the doorbell for this endpoint if there are pending
50d64676 408 * cancellations because we don't want to interrupt processing.
8df75f42
SS
409 * We don't want to restart any stream rings if there's a set dequeue
410 * pointer command pending because the device can choose to start any
411 * stream once the endpoint is on the HW schedule.
ae636747 412 */
50d64676
MW
413 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
414 (ep_state & EP_HALTED))
415 return;
204b7793 416 writel(DB_VALUE(ep_index, stream_id), db_addr);
50d64676
MW
417 /* The CPU has better things to do at this point than wait for a
418 * write-posting flush. It'll get there soon enough.
419 */
ae636747
SS
420}
421
e9df17eb
SS
422/* Ring the doorbell for any rings with pending URBs */
423static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
424 unsigned int slot_id,
425 unsigned int ep_index)
426{
427 unsigned int stream_id;
428 struct xhci_virt_ep *ep;
429
430 ep = &xhci->devs[slot_id]->eps[ep_index];
431
432 /* A ring has pending URBs if its TD list is not empty */
433 if (!(ep->ep_state & EP_HAS_STREAMS)) {
d66eaf9f 434 if (ep->ring && !(list_empty(&ep->ring->td_list)))
be88fe4f 435 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
e9df17eb
SS
436 return;
437 }
438
439 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
440 stream_id++) {
441 struct xhci_stream_info *stream_info = ep->stream_info;
442 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
be88fe4f
AX
443 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
444 stream_id);
e9df17eb
SS
445 }
446}
447
75b040ec
AI
448/* Get the right ring for the given slot_id, ep_index and stream_id.
449 * If the endpoint supports streams, boundary check the URB's stream ID.
450 * If the endpoint doesn't support streams, return the singular endpoint ring.
451 */
452struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
021bff91
SS
453 unsigned int slot_id, unsigned int ep_index,
454 unsigned int stream_id)
455{
456 struct xhci_virt_ep *ep;
457
458 ep = &xhci->devs[slot_id]->eps[ep_index];
459 /* Common case: no streams */
460 if (!(ep->ep_state & EP_HAS_STREAMS))
461 return ep->ring;
462
463 if (stream_id == 0) {
464 xhci_warn(xhci,
465 "WARN: Slot ID %u, ep index %u has streams, "
466 "but URB has no stream ID.\n",
467 slot_id, ep_index);
468 return NULL;
469 }
470
471 if (stream_id < ep->stream_info->num_streams)
472 return ep->stream_info->stream_rings[stream_id];
473
474 xhci_warn(xhci,
475 "WARN: Slot ID %u, ep index %u has "
476 "stream IDs 1 to %u allocated, "
477 "but stream ID %u is requested.\n",
478 slot_id, ep_index,
479 ep->stream_info->num_streams - 1,
480 stream_id);
481 return NULL;
482}
483
ae636747
SS
484/*
485 * Move the xHC's endpoint ring dequeue pointer past cur_td.
486 * Record the new state of the xHC's endpoint ring dequeue segment,
487 * dequeue pointer, and new consumer cycle state in state.
488 * Update our internal representation of the ring's dequeue pointer.
489 *
490 * We do this in three jumps:
491 * - First we update our new ring state to be the same as when the xHC stopped.
492 * - Then we traverse the ring to find the segment that contains
493 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
494 * any link TRBs with the toggle cycle bit set.
495 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
496 * if we've moved it past a link TRB with the toggle cycle bit set.
28ccd296
ME
497 *
498 * Some of the uses of xhci_generic_trb are grotty, but if they're done
499 * with correct __le32 accesses they should work fine. Only users of this are
500 * in here.
ae636747 501 */
c92bcfa7 502void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
ae636747 503 unsigned int slot_id, unsigned int ep_index,
e9df17eb
SS
504 unsigned int stream_id, struct xhci_td *cur_td,
505 struct xhci_dequeue_state *state)
ae636747
SS
506{
507 struct xhci_virt_device *dev = xhci->devs[slot_id];
c4bedb77 508 struct xhci_virt_ep *ep = &dev->eps[ep_index];
e9df17eb 509 struct xhci_ring *ep_ring;
365038d8
MN
510 struct xhci_segment *new_seg;
511 union xhci_trb *new_deq;
c92bcfa7 512 dma_addr_t addr;
1f81b6d2 513 u64 hw_dequeue;
365038d8
MN
514 bool cycle_found = false;
515 bool td_last_trb_found = false;
ae636747 516
e9df17eb
SS
517 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
518 ep_index, stream_id);
519 if (!ep_ring) {
520 xhci_warn(xhci, "WARN can't find new dequeue state "
521 "for invalid stream ID %u.\n",
522 stream_id);
523 return;
524 }
68e41c5d 525
ae636747 526 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
aa50b290
XR
527 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
528 "Finding endpoint context");
c4bedb77
HG
529 /* 4.6.9 the css flag is written to the stream context for streams */
530 if (ep->ep_state & EP_HAS_STREAMS) {
531 struct xhci_stream_ctx *ctx =
532 &ep->stream_info->stream_ctx_array[stream_id];
1f81b6d2 533 hw_dequeue = le64_to_cpu(ctx->stream_ring);
c4bedb77
HG
534 } else {
535 struct xhci_ep_ctx *ep_ctx
536 = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1f81b6d2 537 hw_dequeue = le64_to_cpu(ep_ctx->deq);
c4bedb77 538 }
ae636747 539
365038d8
MN
540 new_seg = ep_ring->deq_seg;
541 new_deq = ep_ring->dequeue;
542 state->new_cycle_state = hw_dequeue & 0x1;
543
1f81b6d2 544 /*
365038d8
MN
545 * We want to find the pointer, segment and cycle state of the new trb
546 * (the one after current TD's last_trb). We know the cycle state at
547 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
548 * found.
1f81b6d2 549 */
365038d8
MN
550 do {
551 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
552 == (dma_addr_t)(hw_dequeue & ~0xf)) {
553 cycle_found = true;
554 if (td_last_trb_found)
555 break;
556 }
557 if (new_deq == cur_td->last_trb)
558 td_last_trb_found = true;
1f81b6d2 559
3495e451
MN
560 if (cycle_found && trb_is_link(new_deq) &&
561 link_trb_toggles_cycle(new_deq))
365038d8
MN
562 state->new_cycle_state ^= 0x1;
563
564 next_trb(xhci, ep_ring, &new_seg, &new_deq);
565
566 /* Search wrapped around, bail out */
567 if (new_deq == ep->ring->dequeue) {
568 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
569 state->new_deq_seg = NULL;
570 state->new_deq_ptr = NULL;
571 return;
572 }
573
574 } while (!cycle_found || !td_last_trb_found);
ae636747 575
365038d8
MN
576 state->new_deq_seg = new_seg;
577 state->new_deq_ptr = new_deq;
ae636747 578
1f81b6d2 579 /* Don't update the ring cycle state for the producer (us). */
aa50b290
XR
580 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
581 "Cycle state = 0x%x", state->new_cycle_state);
01a1fdb9 582
aa50b290
XR
583 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
584 "New dequeue segment = %p (virtual)",
c92bcfa7
SS
585 state->new_deq_seg);
586 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
aa50b290
XR
587 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
588 "New dequeue pointer = 0x%llx (DMA)",
c92bcfa7 589 (unsigned long long) addr);
ae636747
SS
590}
591
522989a2
SS
592/* flip_cycle means flip the cycle bit of all but the first and last TRB.
593 * (The last TRB actually points to the ring enqueue pointer, which is not part
594 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
595 */
23e3be11 596static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
0d58a1a0 597 struct xhci_td *td, bool flip_cycle)
ae636747 598{
0d58a1a0
MN
599 struct xhci_segment *seg = td->start_seg;
600 union xhci_trb *trb = td->first_trb;
601
602 while (1) {
603 if (trb_is_link(trb)) {
604 /* unchain chained link TRBs */
605 trb->link.control &= cpu_to_le32(~TRB_CHAIN);
ae636747 606 } else {
0d58a1a0
MN
607 trb->generic.field[0] = 0;
608 trb->generic.field[1] = 0;
609 trb->generic.field[2] = 0;
ae636747 610 /* Preserve only the cycle bit of this TRB */
0d58a1a0
MN
611 trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
612 trb->generic.field[3] |= cpu_to_le32(
28ccd296 613 TRB_TYPE(TRB_TR_NOOP));
ae636747 614 }
0d58a1a0
MN
615 /* flip cycle if asked to */
616 if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
617 trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
618
619 if (trb == td->last_trb)
ae636747 620 break;
0d58a1a0
MN
621
622 next_trb(xhci, ep_ring, &seg, &trb);
ae636747
SS
623 }
624}
625
575688e1 626static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
6f5165cf
SS
627 struct xhci_virt_ep *ep)
628{
629 ep->ep_state &= ~EP_HALT_PENDING;
630 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
631 * timer is running on another CPU, we don't decrement stop_cmds_pending
632 * (since we didn't successfully stop the watchdog timer).
633 */
634 if (del_timer(&ep->stop_cmd_timer))
635 ep->stop_cmds_pending--;
636}
637
2a72126d
MN
638/*
639 * Must be called with xhci->lock held in interrupt context,
640 * releases and re-acquires xhci->lock
641 */
6f5165cf 642static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
2a72126d 643 struct xhci_td *cur_td, int status)
6f5165cf 644{
2a72126d
MN
645 struct urb *urb = cur_td->urb;
646 struct urb_priv *urb_priv = urb->hcpriv;
647 struct usb_hcd *hcd = bus_to_hcd(urb->dev->bus);
648
649 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
650 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
651 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
652 if (xhci->quirks & XHCI_AMD_PLL_FIX)
653 usb_amd_quirk_pll_enable();
c41136b0 654 }
8e51adcc 655 }
446b3141 656 xhci_urb_free_priv(urb_priv);
2a72126d 657 usb_hcd_unlink_urb_from_ep(hcd, urb);
446b3141 658 spin_unlock(&xhci->lock);
2a72126d 659 usb_hcd_giveback_urb(hcd, urb, status);
446b3141
MN
660 spin_lock(&xhci->lock);
661}
662
2d6d5769
WY
663static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
664 struct xhci_ring *ring, struct xhci_td *td)
f9c589e1
MN
665{
666 struct device *dev = xhci_to_hcd(xhci)->self.controller;
667 struct xhci_segment *seg = td->bounce_seg;
668 struct urb *urb = td->urb;
669
670 if (!seg || !urb)
671 return;
672
673 if (usb_urb_dir_out(urb)) {
674 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
675 DMA_TO_DEVICE);
676 return;
677 }
678
679 /* for in tranfers we need to copy the data from bounce to sg */
680 sg_pcopy_from_buffer(urb->sg, urb->num_mapped_sgs, seg->bounce_buf,
681 seg->bounce_len, seg->bounce_offs);
682 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
683 DMA_FROM_DEVICE);
684 seg->bounce_len = 0;
685 seg->bounce_offs = 0;
686}
687
ae636747
SS
688/*
689 * When we get a command completion for a Stop Endpoint Command, we need to
690 * unlink any cancelled TDs from the ring. There are two ways to do that:
691 *
692 * 1. If the HW was in the middle of processing the TD that needs to be
693 * cancelled, then we must move the ring's dequeue pointer past the last TRB
694 * in the TD with a Set Dequeue Pointer Command.
695 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
696 * bit cleared) so that the HW will skip over them.
697 */
b8200c94 698static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
be88fe4f 699 union xhci_trb *trb, struct xhci_event_cmd *event)
ae636747 700{
ae636747
SS
701 unsigned int ep_index;
702 struct xhci_ring *ep_ring;
63a0d9ab 703 struct xhci_virt_ep *ep;
ae636747 704 struct list_head *entry;
326b4810 705 struct xhci_td *cur_td = NULL;
ae636747
SS
706 struct xhci_td *last_unlinked_td;
707
c92bcfa7 708 struct xhci_dequeue_state deq_state;
ae636747 709
bc752bde 710 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
9ea1833e 711 if (!xhci->devs[slot_id])
be88fe4f
AX
712 xhci_warn(xhci, "Stop endpoint command "
713 "completion for disabled slot %u\n",
714 slot_id);
715 return;
716 }
717
ae636747 718 memset(&deq_state, 0, sizeof(deq_state));
28ccd296 719 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
63a0d9ab 720 ep = &xhci->devs[slot_id]->eps[ep_index];
ae636747 721
678539cf 722 if (list_empty(&ep->cancelled_td_list)) {
6f5165cf 723 xhci_stop_watchdog_timer_in_irq(xhci, ep);
0714a57c 724 ep->stopped_td = NULL;
e9df17eb 725 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 726 return;
678539cf 727 }
ae636747
SS
728
729 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
730 * We have the xHCI lock, so nothing can modify this list until we drop
731 * it. We're also in the event handler, so we can't get re-interrupted
732 * if another Stop Endpoint command completes
733 */
63a0d9ab 734 list_for_each(entry, &ep->cancelled_td_list) {
ae636747 735 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
aa50b290
XR
736 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
737 "Removing canceled TD starting at 0x%llx (dma).",
79688acf
SS
738 (unsigned long long)xhci_trb_virt_to_dma(
739 cur_td->start_seg, cur_td->first_trb));
e9df17eb
SS
740 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
741 if (!ep_ring) {
742 /* This shouldn't happen unless a driver is mucking
743 * with the stream ID after submission. This will
744 * leave the TD on the hardware ring, and the hardware
745 * will try to execute it, and may access a buffer
746 * that has already been freed. In the best case, the
747 * hardware will execute it, and the event handler will
748 * ignore the completion event for that TD, since it was
749 * removed from the td_list for that endpoint. In
750 * short, don't muck with the stream ID after
751 * submission.
752 */
753 xhci_warn(xhci, "WARN Cancelled URB %p "
754 "has invalid stream ID %u.\n",
755 cur_td->urb,
756 cur_td->urb->stream_id);
757 goto remove_finished_td;
758 }
ae636747
SS
759 /*
760 * If we stopped on the TD we need to cancel, then we have to
761 * move the xHC endpoint ring dequeue pointer past this TD.
762 */
63a0d9ab 763 if (cur_td == ep->stopped_td)
e9df17eb
SS
764 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
765 cur_td->urb->stream_id,
766 cur_td, &deq_state);
ae636747 767 else
522989a2 768 td_to_noop(xhci, ep_ring, cur_td, false);
e9df17eb 769remove_finished_td:
ae636747
SS
770 /*
771 * The event handler won't see a completion for this TD anymore,
772 * so remove it from the endpoint ring's TD list. Keep it in
773 * the cancelled TD list for URB completion later.
774 */
585df1d9 775 list_del_init(&cur_td->td_list);
ae636747
SS
776 }
777 last_unlinked_td = cur_td;
6f5165cf 778 xhci_stop_watchdog_timer_in_irq(xhci, ep);
ae636747
SS
779
780 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
781 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
1e3452e3
HG
782 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
783 ep->stopped_td->urb->stream_id, &deq_state);
ac9d8fe7 784 xhci_ring_cmd_db(xhci);
ae636747 785 } else {
e9df17eb
SS
786 /* Otherwise ring the doorbell(s) to restart queued transfers */
787 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 788 }
526867c3 789
d97b4f8d 790 ep->stopped_td = NULL;
ae636747
SS
791
792 /*
793 * Drop the lock and complete the URBs in the cancelled TD list.
794 * New TDs to be cancelled might be added to the end of the list before
795 * we can complete all the URBs for the TDs we already unlinked.
796 * So stop when we've completed the URB for the last TD we unlinked.
797 */
798 do {
63a0d9ab 799 cur_td = list_entry(ep->cancelled_td_list.next,
ae636747 800 struct xhci_td, cancelled_td_list);
585df1d9 801 list_del_init(&cur_td->cancelled_td_list);
ae636747
SS
802
803 /* Clean up the cancelled URB */
ae636747
SS
804 /* Doesn't matter what we pass for status, since the core will
805 * just overwrite it (because the URB has been unlinked).
806 */
f76a28a6 807 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
f9c589e1
MN
808 if (ep_ring && cur_td->bounce_seg)
809 xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td);
2a72126d
MN
810 inc_td_cnt(cur_td->urb);
811 if (last_td_in_urb(cur_td))
812 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
ae636747 813
6f5165cf
SS
814 /* Stop processing the cancelled list if the watchdog timer is
815 * running.
816 */
817 if (xhci->xhc_state & XHCI_STATE_DYING)
818 return;
ae636747
SS
819 } while (cur_td != last_unlinked_td);
820
821 /* Return to the event handler with xhci->lock re-acquired */
822}
823
50e8725e
SS
824static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
825{
826 struct xhci_td *cur_td;
827
828 while (!list_empty(&ring->td_list)) {
829 cur_td = list_first_entry(&ring->td_list,
830 struct xhci_td, td_list);
831 list_del_init(&cur_td->td_list);
832 if (!list_empty(&cur_td->cancelled_td_list))
833 list_del_init(&cur_td->cancelled_td_list);
f9c589e1
MN
834
835 if (cur_td->bounce_seg)
836 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
2a72126d
MN
837
838 inc_td_cnt(cur_td->urb);
839 if (last_td_in_urb(cur_td))
840 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
50e8725e
SS
841 }
842}
843
844static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
845 int slot_id, int ep_index)
846{
847 struct xhci_td *cur_td;
848 struct xhci_virt_ep *ep;
849 struct xhci_ring *ring;
850
851 ep = &xhci->devs[slot_id]->eps[ep_index];
21d0e51b
SS
852 if ((ep->ep_state & EP_HAS_STREAMS) ||
853 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
854 int stream_id;
855
856 for (stream_id = 0; stream_id < ep->stream_info->num_streams;
857 stream_id++) {
858 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
859 "Killing URBs for slot ID %u, ep index %u, stream %u",
860 slot_id, ep_index, stream_id + 1);
861 xhci_kill_ring_urbs(xhci,
862 ep->stream_info->stream_rings[stream_id]);
863 }
864 } else {
865 ring = ep->ring;
866 if (!ring)
867 return;
868 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
869 "Killing URBs for slot ID %u, ep index %u",
870 slot_id, ep_index);
871 xhci_kill_ring_urbs(xhci, ring);
872 }
50e8725e
SS
873 while (!list_empty(&ep->cancelled_td_list)) {
874 cur_td = list_first_entry(&ep->cancelled_td_list,
875 struct xhci_td, cancelled_td_list);
876 list_del_init(&cur_td->cancelled_td_list);
2a72126d
MN
877
878 inc_td_cnt(cur_td->urb);
879 if (last_td_in_urb(cur_td))
880 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
50e8725e
SS
881 }
882}
883
6f5165cf
SS
884/* Watchdog timer function for when a stop endpoint command fails to complete.
885 * In this case, we assume the host controller is broken or dying or dead. The
886 * host may still be completing some other events, so we have to be careful to
887 * let the event ring handler and the URB dequeueing/enqueueing functions know
888 * through xhci->state.
889 *
890 * The timer may also fire if the host takes a very long time to respond to the
891 * command, and the stop endpoint command completion handler cannot delete the
892 * timer before the timer function is called. Another endpoint cancellation may
893 * sneak in before the timer function can grab the lock, and that may queue
894 * another stop endpoint command and add the timer back. So we cannot use a
895 * simple flag to say whether there is a pending stop endpoint command for a
896 * particular endpoint.
897 *
898 * Instead we use a combination of that flag and a counter for the number of
899 * pending stop endpoint commands. If the timer is the tail end of the last
900 * stop endpoint command, and the endpoint's command is still pending, we assume
901 * the host is dying.
902 */
903void xhci_stop_endpoint_command_watchdog(unsigned long arg)
904{
905 struct xhci_hcd *xhci;
906 struct xhci_virt_ep *ep;
6f5165cf 907 int ret, i, j;
f43d6231 908 unsigned long flags;
6f5165cf
SS
909
910 ep = (struct xhci_virt_ep *) arg;
911 xhci = ep->xhci;
912
f43d6231 913 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
914
915 ep->stop_cmds_pending--;
6f5165cf 916 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
aa50b290
XR
917 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
918 "Stop EP timer ran, but no command pending, "
919 "exiting.");
f43d6231 920 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
921 return;
922 }
923
924 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
925 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
926 /* Oops, HC is dead or dying or at least not responding to the stop
927 * endpoint command.
928 */
929 xhci->xhc_state |= XHCI_STATE_DYING;
930 /* Disable interrupts from the host controller and start halting it */
931 xhci_quiesce(xhci);
f43d6231 932 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
933
934 ret = xhci_halt(xhci);
935
f43d6231 936 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
937 if (ret < 0) {
938 /* This is bad; the host is not responding to commands and it's
939 * not allowing itself to be halted. At least interrupts are
ac04e6ff 940 * disabled. If we call usb_hc_died(), it will attempt to
6f5165cf
SS
941 * disconnect all device drivers under this host. Those
942 * disconnect() methods will wait for all URBs to be unlinked,
943 * so we must complete them.
944 */
945 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
946 xhci_warn(xhci, "Completing active URBs anyway.\n");
947 /* We could turn all TDs on the rings to no-ops. This won't
948 * help if the host has cached part of the ring, and is slow if
949 * we want to preserve the cycle bit. Skip it and hope the host
950 * doesn't touch the memory.
951 */
952 }
953 for (i = 0; i < MAX_HC_SLOTS; i++) {
954 if (!xhci->devs[i])
955 continue;
50e8725e
SS
956 for (j = 0; j < 31; j++)
957 xhci_kill_endpoint_urbs(xhci, i, j);
6f5165cf 958 }
f43d6231 959 spin_unlock_irqrestore(&xhci->lock, flags);
aa50b290
XR
960 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
961 "Calling usb_hc_died()");
bcf42aa6 962 usb_hc_died(xhci_to_hcd(xhci));
aa50b290
XR
963 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
964 "xHCI host controller is dead.");
6f5165cf
SS
965}
966
b008df60
AX
967
968static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
969 struct xhci_virt_device *dev,
970 struct xhci_ring *ep_ring,
971 unsigned int ep_index)
972{
973 union xhci_trb *dequeue_temp;
974 int num_trbs_free_temp;
975 bool revert = false;
976
977 num_trbs_free_temp = ep_ring->num_trbs_free;
978 dequeue_temp = ep_ring->dequeue;
979
0d9f78a9
SS
980 /* If we get two back-to-back stalls, and the first stalled transfer
981 * ends just before a link TRB, the dequeue pointer will be left on
982 * the link TRB by the code in the while loop. So we have to update
983 * the dequeue pointer one segment further, or we'll jump off
984 * the segment into la-la-land.
985 */
2d98ef40 986 if (trb_is_link(ep_ring->dequeue)) {
0d9f78a9
SS
987 ep_ring->deq_seg = ep_ring->deq_seg->next;
988 ep_ring->dequeue = ep_ring->deq_seg->trbs;
989 }
990
b008df60
AX
991 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
992 /* We have more usable TRBs */
993 ep_ring->num_trbs_free++;
994 ep_ring->dequeue++;
2d98ef40 995 if (trb_is_link(ep_ring->dequeue)) {
b008df60
AX
996 if (ep_ring->dequeue ==
997 dev->eps[ep_index].queued_deq_ptr)
998 break;
999 ep_ring->deq_seg = ep_ring->deq_seg->next;
1000 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1001 }
1002 if (ep_ring->dequeue == dequeue_temp) {
1003 revert = true;
1004 break;
1005 }
1006 }
1007
1008 if (revert) {
1009 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1010 ep_ring->num_trbs_free = num_trbs_free_temp;
1011 }
1012}
1013
ae636747
SS
1014/*
1015 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1016 * we need to clear the set deq pending flag in the endpoint ring state, so that
1017 * the TD queueing code can ring the doorbell again. We also need to ring the
1018 * endpoint doorbell to restart the ring, but only if there aren't more
1019 * cancellations pending.
1020 */
b8200c94 1021static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
c69a0597 1022 union xhci_trb *trb, u32 cmd_comp_code)
ae636747 1023{
ae636747 1024 unsigned int ep_index;
e9df17eb 1025 unsigned int stream_id;
ae636747
SS
1026 struct xhci_ring *ep_ring;
1027 struct xhci_virt_device *dev;
9aad95e2 1028 struct xhci_virt_ep *ep;
d115b048
JY
1029 struct xhci_ep_ctx *ep_ctx;
1030 struct xhci_slot_ctx *slot_ctx;
ae636747 1031
28ccd296
ME
1032 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1033 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
ae636747 1034 dev = xhci->devs[slot_id];
9aad95e2 1035 ep = &dev->eps[ep_index];
e9df17eb
SS
1036
1037 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1038 if (!ep_ring) {
e587b8b2 1039 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
e9df17eb
SS
1040 stream_id);
1041 /* XXX: Harmless??? */
0d4976ec 1042 goto cleanup;
e9df17eb
SS
1043 }
1044
d115b048
JY
1045 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1046 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
ae636747 1047
c69a0597 1048 if (cmd_comp_code != COMP_SUCCESS) {
ae636747
SS
1049 unsigned int ep_state;
1050 unsigned int slot_state;
1051
c69a0597 1052 switch (cmd_comp_code) {
ae636747 1053 case COMP_TRB_ERR:
e587b8b2 1054 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
ae636747
SS
1055 break;
1056 case COMP_CTX_STATE:
e587b8b2 1057 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
5071e6b2 1058 ep_state = GET_EP_CTX_STATE(ep_ctx);
28ccd296 1059 slot_state = le32_to_cpu(slot_ctx->dev_state);
ae636747 1060 slot_state = GET_SLOT_STATE(slot_state);
aa50b290
XR
1061 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1062 "Slot state = %u, EP state = %u",
ae636747
SS
1063 slot_state, ep_state);
1064 break;
1065 case COMP_EBADSLT:
e587b8b2
ON
1066 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1067 slot_id);
ae636747
SS
1068 break;
1069 default:
e587b8b2
ON
1070 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1071 cmd_comp_code);
ae636747
SS
1072 break;
1073 }
1074 /* OK what do we do now? The endpoint state is hosed, and we
1075 * should never get to this point if the synchronization between
1076 * queueing, and endpoint state are correct. This might happen
1077 * if the device gets disconnected after we've finished
1078 * cancelling URBs, which might not be an error...
1079 */
1080 } else {
9aad95e2
HG
1081 u64 deq;
1082 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1083 if (ep->ep_state & EP_HAS_STREAMS) {
1084 struct xhci_stream_ctx *ctx =
1085 &ep->stream_info->stream_ctx_array[stream_id];
1086 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1087 } else {
1088 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1089 }
aa50b290 1090 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
9aad95e2
HG
1091 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1092 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1093 ep->queued_deq_ptr) == deq) {
bf161e85
SS
1094 /* Update the ring's dequeue segment and dequeue pointer
1095 * to reflect the new position.
1096 */
b008df60
AX
1097 update_ring_for_set_deq_completion(xhci, dev,
1098 ep_ring, ep_index);
bf161e85 1099 } else {
e587b8b2 1100 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
bf161e85 1101 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
9aad95e2 1102 ep->queued_deq_seg, ep->queued_deq_ptr);
bf161e85 1103 }
ae636747
SS
1104 }
1105
0d4976ec 1106cleanup:
63a0d9ab 1107 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
bf161e85
SS
1108 dev->eps[ep_index].queued_deq_seg = NULL;
1109 dev->eps[ep_index].queued_deq_ptr = NULL;
e9df17eb
SS
1110 /* Restart any rings with pending URBs */
1111 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747
SS
1112}
1113
b8200c94 1114static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
c69a0597 1115 union xhci_trb *trb, u32 cmd_comp_code)
a1587d97 1116{
a1587d97
SS
1117 unsigned int ep_index;
1118
28ccd296 1119 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
a1587d97
SS
1120 /* This command will only fail if the endpoint wasn't halted,
1121 * but we don't care.
1122 */
a0254324 1123 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
c69a0597 1124 "Ignoring reset ep completion code of %u", cmd_comp_code);
a1587d97 1125
ac9d8fe7
SS
1126 /* HW with the reset endpoint quirk needs to have a configure endpoint
1127 * command complete before the endpoint can be used. Queue that here
1128 * because the HW can't handle two commands being queued in a row.
1129 */
1130 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
ddba5cd0
MN
1131 struct xhci_command *command;
1132 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
a0ee619f
HG
1133 if (!command) {
1134 xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
1135 return;
1136 }
4bdfe4c3
XR
1137 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1138 "Queueing configure endpoint command");
ddba5cd0 1139 xhci_queue_configure_endpoint(xhci, command,
913a8a34
SS
1140 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1141 false);
ac9d8fe7
SS
1142 xhci_ring_cmd_db(xhci);
1143 } else {
c3492dbf 1144 /* Clear our internal halted state */
63a0d9ab 1145 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
ac9d8fe7 1146 }
a1587d97 1147}
ae636747 1148
b244b431 1149static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
c2d3d49b 1150 struct xhci_command *command, u32 cmd_comp_code)
b244b431
XR
1151{
1152 if (cmd_comp_code == COMP_SUCCESS)
c2d3d49b 1153 command->slot_id = slot_id;
b244b431 1154 else
c2d3d49b 1155 command->slot_id = 0;
b244b431
XR
1156}
1157
6c02dd14
XR
1158static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1159{
1160 struct xhci_virt_device *virt_dev;
1161
1162 virt_dev = xhci->devs[slot_id];
1163 if (!virt_dev)
1164 return;
1165 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1166 /* Delete default control endpoint resources */
1167 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1168 xhci_free_virt_device(xhci, slot_id);
1169}
1170
6ed46d33
XR
1171static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1172 struct xhci_event_cmd *event, u32 cmd_comp_code)
1173{
1174 struct xhci_virt_device *virt_dev;
1175 struct xhci_input_control_ctx *ctrl_ctx;
1176 unsigned int ep_index;
1177 unsigned int ep_state;
1178 u32 add_flags, drop_flags;
1179
6ed46d33
XR
1180 /*
1181 * Configure endpoint commands can come from the USB core
1182 * configuration or alt setting changes, or because the HW
1183 * needed an extra configure endpoint command after a reset
1184 * endpoint command or streams were being configured.
1185 * If the command was for a halted endpoint, the xHCI driver
1186 * is not waiting on the configure endpoint command.
1187 */
9ea1833e 1188 virt_dev = xhci->devs[slot_id];
4daf9df5 1189 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
6ed46d33
XR
1190 if (!ctrl_ctx) {
1191 xhci_warn(xhci, "Could not get input context, bad type.\n");
1192 return;
1193 }
1194
1195 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1196 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1197 /* Input ctx add_flags are the endpoint index plus one */
1198 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1199
1200 /* A usb_set_interface() call directly after clearing a halted
1201 * condition may race on this quirky hardware. Not worth
1202 * worrying about, since this is prototype hardware. Not sure
1203 * if this will work for streams, but streams support was
1204 * untested on this prototype.
1205 */
1206 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1207 ep_index != (unsigned int) -1 &&
1208 add_flags - SLOT_FLAG == drop_flags) {
1209 ep_state = virt_dev->eps[ep_index].ep_state;
1210 if (!(ep_state & EP_HALTED))
ddba5cd0 1211 return;
6ed46d33
XR
1212 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1213 "Completed config ep cmd - "
1214 "last ep index = %d, state = %d",
1215 ep_index, ep_state);
1216 /* Clear internal halted state and restart ring(s) */
1217 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1218 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1219 return;
1220 }
6ed46d33
XR
1221 return;
1222}
1223
f681321b
XR
1224static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1225 struct xhci_event_cmd *event)
1226{
f681321b 1227 xhci_dbg(xhci, "Completed reset device command.\n");
9ea1833e 1228 if (!xhci->devs[slot_id])
f681321b
XR
1229 xhci_warn(xhci, "Reset device command completion "
1230 "for disabled slot %u\n", slot_id);
1231}
1232
2c070821
XR
1233static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1234 struct xhci_event_cmd *event)
1235{
1236 if (!(xhci->quirks & XHCI_NEC_HOST)) {
f4c8f03c 1237 xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
2c070821
XR
1238 return;
1239 }
1240 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1241 "NEC firmware version %2x.%02x",
1242 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1243 NEC_FW_MINOR(le32_to_cpu(event->status)));
1244}
1245
9ea1833e 1246static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
c9aa1a2d
MN
1247{
1248 list_del(&cmd->cmd_list);
9ea1833e
MN
1249
1250 if (cmd->completion) {
1251 cmd->status = status;
1252 complete(cmd->completion);
1253 } else {
c9aa1a2d 1254 kfree(cmd);
9ea1833e 1255 }
c9aa1a2d
MN
1256}
1257
1258void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1259{
1260 struct xhci_command *cur_cmd, *tmp_cmd;
1261 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
9ea1833e 1262 xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
c9aa1a2d
MN
1263}
1264
cb4d5ce5 1265void xhci_handle_command_timeout(struct work_struct *work)
c311e391
MN
1266{
1267 struct xhci_hcd *xhci;
1268 int ret;
1269 unsigned long flags;
1270 u64 hw_ring_state;
cb4d5ce5
OH
1271
1272 xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
c311e391 1273
c311e391 1274 spin_lock_irqsave(&xhci->lock, flags);
2b985467 1275
a5a1b951
MN
1276 /*
1277 * If timeout work is pending, or current_cmd is NULL, it means we
1278 * raced with command completion. Command is handled so just return.
1279 */
cb4d5ce5 1280 if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
2b985467
LB
1281 spin_unlock_irqrestore(&xhci->lock, flags);
1282 return;
c311e391 1283 }
2b985467 1284 /* mark this command to be cancelled */
2b985467
LB
1285 xhci->current_cmd->status = COMP_CMD_ABORT;
1286
c311e391
MN
1287 /* Make sure command ring is running before aborting it */
1288 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1289 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1290 (hw_ring_state & CMD_RING_RUNNING)) {
1c111b6c
OH
1291 /* Prevent new doorbell, and start command abort */
1292 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
c311e391 1293 xhci_dbg(xhci, "Command timeout\n");
1c111b6c 1294 ret = xhci_abort_cmd_ring(xhci, flags);
c311e391
MN
1295 if (unlikely(ret == -ESHUTDOWN)) {
1296 xhci_err(xhci, "Abort command ring failed\n");
1297 xhci_cleanup_command_queue(xhci);
4dea7077 1298 spin_unlock_irqrestore(&xhci->lock, flags);
c311e391
MN
1299 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
1300 xhci_dbg(xhci, "xHCI host controller is dead.\n");
4dea7077
LB
1301
1302 return;
c311e391 1303 }
4dea7077
LB
1304
1305 goto time_out_completed;
c311e391 1306 }
3425aa03 1307
1c111b6c
OH
1308 /* host removed. Bail out */
1309 if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1310 xhci_dbg(xhci, "host removed, ring start fail?\n");
3425aa03 1311 xhci_cleanup_command_queue(xhci);
4dea7077
LB
1312
1313 goto time_out_completed;
3425aa03
MN
1314 }
1315
c311e391
MN
1316 /* command timeout on stopped ring, ring can't be aborted */
1317 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1318 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
4dea7077
LB
1319
1320time_out_completed:
c311e391
MN
1321 spin_unlock_irqrestore(&xhci->lock, flags);
1322 return;
1323}
1324
7f84eef0
SS
1325static void handle_cmd_completion(struct xhci_hcd *xhci,
1326 struct xhci_event_cmd *event)
1327{
28ccd296 1328 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
7f84eef0
SS
1329 u64 cmd_dma;
1330 dma_addr_t cmd_dequeue_dma;
e7a79a1d 1331 u32 cmd_comp_code;
9124b121 1332 union xhci_trb *cmd_trb;
c9aa1a2d 1333 struct xhci_command *cmd;
b54fc46d 1334 u32 cmd_type;
7f84eef0 1335
28ccd296 1336 cmd_dma = le64_to_cpu(event->cmd_trb);
9124b121 1337 cmd_trb = xhci->cmd_ring->dequeue;
23e3be11 1338 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
9124b121 1339 cmd_trb);
f4c8f03c
LB
1340 /*
1341 * Check whether the completion event is for our internal kept
1342 * command.
1343 */
1344 if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1345 xhci_warn(xhci,
1346 "ERROR mismatched command completion event\n");
7f84eef0
SS
1347 return;
1348 }
b63f4053 1349
c9aa1a2d
MN
1350 cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);
1351
cb4d5ce5 1352 cancel_delayed_work(&xhci->cmd_timer);
c311e391 1353
9124b121 1354 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
63a23b9a 1355
e7a79a1d 1356 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
c311e391
MN
1357
1358 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1359 if (cmd_comp_code == COMP_CMD_STOP) {
1c111b6c 1360 complete_all(&xhci->cmd_ring_stop_completion);
c311e391
MN
1361 return;
1362 }
33be1265
MN
1363
1364 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1365 xhci_err(xhci,
1366 "Command completion event does not match command\n");
1367 return;
1368 }
1369
c311e391
MN
1370 /*
1371 * Host aborted the command ring, check if the current command was
1372 * supposed to be aborted, otherwise continue normally.
1373 * The command ring is stopped now, but the xHC will issue a Command
1374 * Ring Stopped event which will cause us to restart it.
1375 */
1376 if (cmd_comp_code == COMP_CMD_ABORT) {
1377 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
2a7cfdf3
BW
1378 if (cmd->status == COMP_CMD_ABORT) {
1379 if (xhci->current_cmd == cmd)
1380 xhci->current_cmd = NULL;
c311e391 1381 goto event_handled;
2a7cfdf3 1382 }
b63f4053
EF
1383 }
1384
b54fc46d
XR
1385 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1386 switch (cmd_type) {
1387 case TRB_ENABLE_SLOT:
c2d3d49b 1388 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
3ffbba95 1389 break;
b54fc46d 1390 case TRB_DISABLE_SLOT:
6c02dd14 1391 xhci_handle_cmd_disable_slot(xhci, slot_id);
3ffbba95 1392 break;
b54fc46d 1393 case TRB_CONFIG_EP:
9ea1833e
MN
1394 if (!cmd->completion)
1395 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1396 cmd_comp_code);
f94e0186 1397 break;
b54fc46d 1398 case TRB_EVAL_CONTEXT:
2d3f1fac 1399 break;
b54fc46d 1400 case TRB_ADDR_DEV:
3ffbba95 1401 break;
b54fc46d 1402 case TRB_STOP_RING:
b8200c94
XR
1403 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1404 le32_to_cpu(cmd_trb->generic.field[3])));
1405 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
ae636747 1406 break;
b54fc46d 1407 case TRB_SET_DEQ:
b8200c94
XR
1408 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1409 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1410 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
ae636747 1411 break;
b54fc46d 1412 case TRB_CMD_NOOP:
c311e391
MN
1413 /* Is this an aborted command turned to NO-OP? */
1414 if (cmd->status == COMP_CMD_STOP)
1415 cmd_comp_code = COMP_CMD_STOP;
7f84eef0 1416 break;
b54fc46d 1417 case TRB_RESET_EP:
b8200c94
XR
1418 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1419 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1420 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
a1587d97 1421 break;
b54fc46d 1422 case TRB_RESET_DEV:
6fcfb0d6
MN
1423 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1424 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1425 */
1426 slot_id = TRB_TO_SLOT_ID(
1427 le32_to_cpu(cmd_trb->generic.field[3]));
f681321b 1428 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
2a8f82c4 1429 break;
b54fc46d 1430 case TRB_NEC_GET_FW:
2c070821 1431 xhci_handle_cmd_nec_get_fw(xhci, event);
0238634d 1432 break;
7f84eef0
SS
1433 default:
1434 /* Skip over unknown commands on the event ring */
f4c8f03c 1435 xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
7f84eef0
SS
1436 break;
1437 }
c9aa1a2d 1438
c311e391
MN
1439 /* restart timer if this wasn't the last command */
1440 if (cmd->cmd_list.next != &xhci->cmd_list) {
1441 xhci->current_cmd = list_entry(cmd->cmd_list.next,
1442 struct xhci_command, cmd_list);
cb4d5ce5 1443 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
2b985467
LB
1444 } else if (xhci->current_cmd == cmd) {
1445 xhci->current_cmd = NULL;
c311e391
MN
1446 }
1447
1448event_handled:
9ea1833e 1449 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
c9aa1a2d 1450
3b72fca0 1451 inc_deq(xhci, xhci->cmd_ring);
7f84eef0
SS
1452}
1453
0238634d
SS
1454static void handle_vendor_event(struct xhci_hcd *xhci,
1455 union xhci_trb *event)
1456{
1457 u32 trb_type;
1458
28ccd296 1459 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
0238634d
SS
1460 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1461 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1462 handle_cmd_completion(xhci, &event->event_cmd);
1463}
1464
f6ff0ac8
SS
1465/* @port_id: the one-based port ID from the hardware (indexed from array of all
1466 * port registers -- USB 3.0 and USB 2.0).
1467 *
1468 * Returns a zero-based port number, which is suitable for indexing into each of
1469 * the split roothubs' port arrays and bus state arrays.
d0cd5d48 1470 * Add one to it in order to call xhci_find_slot_id_by_port.
f6ff0ac8
SS
1471 */
1472static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1473 struct xhci_hcd *xhci, u32 port_id)
1474{
1475 unsigned int i;
1476 unsigned int num_similar_speed_ports = 0;
1477
1478 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1479 * and usb2_ports are 0-based indexes. Count the number of similar
1480 * speed ports, up to 1 port before this port.
1481 */
1482 for (i = 0; i < (port_id - 1); i++) {
1483 u8 port_speed = xhci->port_array[i];
1484
1485 /*
1486 * Skip ports that don't have known speeds, or have duplicate
1487 * Extended Capabilities port speed entries.
1488 */
22e04870 1489 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
f6ff0ac8
SS
1490 continue;
1491
1492 /*
1493 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1494 * 1.1 ports are under the USB 2.0 hub. If the port speed
1495 * matches the device speed, it's a similar speed port.
1496 */
b50107bb 1497 if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3))
f6ff0ac8
SS
1498 num_similar_speed_ports++;
1499 }
1500 return num_similar_speed_ports;
1501}
1502
623bef9e
SS
1503static void handle_device_notification(struct xhci_hcd *xhci,
1504 union xhci_trb *event)
1505{
1506 u32 slot_id;
4ee823b8 1507 struct usb_device *udev;
623bef9e 1508
7e76ad43 1509 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
4ee823b8 1510 if (!xhci->devs[slot_id]) {
623bef9e
SS
1511 xhci_warn(xhci, "Device Notification event for "
1512 "unused slot %u\n", slot_id);
4ee823b8
SS
1513 return;
1514 }
1515
1516 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1517 slot_id);
1518 udev = xhci->devs[slot_id]->udev;
1519 if (udev && udev->parent)
1520 usb_wakeup_notification(udev->parent, udev->portnum);
623bef9e
SS
1521}
1522
0f2a7930
SS
1523static void handle_port_status(struct xhci_hcd *xhci,
1524 union xhci_trb *event)
1525{
f6ff0ac8 1526 struct usb_hcd *hcd;
0f2a7930 1527 u32 port_id;
56192531 1528 u32 temp, temp1;
518e848e 1529 int max_ports;
56192531 1530 int slot_id;
5308a91b 1531 unsigned int faked_port_index;
f6ff0ac8 1532 u8 major_revision;
20b67cf5 1533 struct xhci_bus_state *bus_state;
28ccd296 1534 __le32 __iomem **port_array;
386139d7 1535 bool bogus_port_status = false;
0f2a7930
SS
1536
1537 /* Port status change events always have a successful completion code */
f4c8f03c
LB
1538 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1539 xhci_warn(xhci,
1540 "WARN: xHC returned failed port status event\n");
1541
28ccd296 1542 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
0f2a7930
SS
1543 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1544
518e848e
SS
1545 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1546 if ((port_id <= 0) || (port_id > max_ports)) {
56192531 1547 xhci_warn(xhci, "Invalid port id %d\n", port_id);
09ce0c0c
PC
1548 inc_deq(xhci, xhci->event_ring);
1549 return;
56192531
AX
1550 }
1551
f6ff0ac8
SS
1552 /* Figure out which usb_hcd this port is attached to:
1553 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1554 */
1555 major_revision = xhci->port_array[port_id - 1];
09ce0c0c
PC
1556
1557 /* Find the right roothub. */
1558 hcd = xhci_to_hcd(xhci);
b50107bb 1559 if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3))
09ce0c0c
PC
1560 hcd = xhci->shared_hcd;
1561
f6ff0ac8
SS
1562 if (major_revision == 0) {
1563 xhci_warn(xhci, "Event for port %u not in "
1564 "Extended Capabilities, ignoring.\n",
1565 port_id);
386139d7 1566 bogus_port_status = true;
f6ff0ac8 1567 goto cleanup;
5308a91b 1568 }
22e04870 1569 if (major_revision == DUPLICATE_ENTRY) {
f6ff0ac8
SS
1570 xhci_warn(xhci, "Event for port %u duplicated in"
1571 "Extended Capabilities, ignoring.\n",
1572 port_id);
386139d7 1573 bogus_port_status = true;
f6ff0ac8
SS
1574 goto cleanup;
1575 }
1576
1577 /*
1578 * Hardware port IDs reported by a Port Status Change Event include USB
1579 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1580 * resume event, but we first need to translate the hardware port ID
1581 * into the index into the ports on the correct split roothub, and the
1582 * correct bus_state structure.
1583 */
f6ff0ac8 1584 bus_state = &xhci->bus_state[hcd_index(hcd)];
b50107bb 1585 if (hcd->speed >= HCD_USB3)
f6ff0ac8
SS
1586 port_array = xhci->usb3_ports;
1587 else
1588 port_array = xhci->usb2_ports;
1589 /* Find the faked port hub number */
1590 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1591 port_id);
5308a91b 1592
b0ba9720 1593 temp = readl(port_array[faked_port_index]);
7111ebc9 1594 if (hcd->state == HC_STATE_SUSPENDED) {
56192531
AX
1595 xhci_dbg(xhci, "resume root hub\n");
1596 usb_hcd_resume_root_hub(hcd);
1597 }
1598
b50107bb 1599 if (hcd->speed >= HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE)
fac4271d
ZJC
1600 bus_state->port_remote_wakeup &= ~(1 << faked_port_index);
1601
56192531
AX
1602 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1603 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1604
b0ba9720 1605 temp1 = readl(&xhci->op_regs->command);
56192531
AX
1606 if (!(temp1 & CMD_RUN)) {
1607 xhci_warn(xhci, "xHC is not running.\n");
1608 goto cleanup;
1609 }
1610
2338b9e4 1611 if (DEV_SUPERSPEED_ANY(temp)) {
d93814cf 1612 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
4ee823b8
SS
1613 /* Set a flag to say the port signaled remote wakeup,
1614 * so we can tell the difference between the end of
1615 * device and host initiated resume.
1616 */
1617 bus_state->port_remote_wakeup |= 1 << faked_port_index;
d93814cf
SS
1618 xhci_test_and_clear_bit(xhci, port_array,
1619 faked_port_index, PORT_PLC);
c9682dff
AX
1620 xhci_set_link_state(xhci, port_array, faked_port_index,
1621 XDEV_U0);
d93814cf
SS
1622 /* Need to wait until the next link state change
1623 * indicates the device is actually in U0.
1624 */
1625 bogus_port_status = true;
1626 goto cleanup;
f69115fd
MN
1627 } else if (!test_bit(faked_port_index,
1628 &bus_state->resuming_ports)) {
56192531 1629 xhci_dbg(xhci, "resume HS port %d\n", port_id);
f6ff0ac8 1630 bus_state->resume_done[faked_port_index] = jiffies +
b9e45188 1631 msecs_to_jiffies(USB_RESUME_TIMEOUT);
f370b996 1632 set_bit(faked_port_index, &bus_state->resuming_ports);
56192531 1633 mod_timer(&hcd->rh_timer,
f6ff0ac8 1634 bus_state->resume_done[faked_port_index]);
56192531
AX
1635 /* Do the rest in GetPortStatus */
1636 }
1637 }
d93814cf
SS
1638
1639 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
2338b9e4 1640 DEV_SUPERSPEED_ANY(temp)) {
d93814cf 1641 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
4ee823b8
SS
1642 /* We've just brought the device into U0 through either the
1643 * Resume state after a device remote wakeup, or through the
1644 * U3Exit state after a host-initiated resume. If it's a device
1645 * initiated remote wake, don't pass up the link state change,
1646 * so the roothub behavior is consistent with external
1647 * USB 3.0 hub behavior.
1648 */
d93814cf
SS
1649 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1650 faked_port_index + 1);
1651 if (slot_id && xhci->devs[slot_id])
1652 xhci_ring_device(xhci, slot_id);
ba7b5c22 1653 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
4ee823b8
SS
1654 bus_state->port_remote_wakeup &=
1655 ~(1 << faked_port_index);
1656 xhci_test_and_clear_bit(xhci, port_array,
1657 faked_port_index, PORT_PLC);
1658 usb_wakeup_notification(hcd->self.root_hub,
1659 faked_port_index + 1);
1660 bogus_port_status = true;
1661 goto cleanup;
1662 }
d93814cf 1663 }
56192531 1664
8b3d4570
SS
1665 /*
1666 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1667 * RExit to a disconnect state). If so, let the the driver know it's
1668 * out of the RExit state.
1669 */
2338b9e4 1670 if (!DEV_SUPERSPEED_ANY(temp) &&
8b3d4570
SS
1671 test_and_clear_bit(faked_port_index,
1672 &bus_state->rexit_ports)) {
1673 complete(&bus_state->rexit_done[faked_port_index]);
1674 bogus_port_status = true;
1675 goto cleanup;
1676 }
1677
b50107bb 1678 if (hcd->speed < HCD_USB3)
6fd45621
AX
1679 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1680 PORT_PLC);
1681
56192531 1682cleanup:
0f2a7930 1683 /* Update event ring dequeue pointer before dropping the lock */
3b72fca0 1684 inc_deq(xhci, xhci->event_ring);
0f2a7930 1685
386139d7
SS
1686 /* Don't make the USB core poll the roothub if we got a bad port status
1687 * change event. Besides, at that point we can't tell which roothub
1688 * (USB 2.0 or USB 3.0) to kick.
1689 */
1690 if (bogus_port_status)
1691 return;
1692
c52804a4
SS
1693 /*
1694 * xHCI port-status-change events occur when the "or" of all the
1695 * status-change bits in the portsc register changes from 0 to 1.
1696 * New status changes won't cause an event if any other change
1697 * bits are still set. When an event occurs, switch over to
1698 * polling to avoid losing status changes.
1699 */
1700 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1701 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
0f2a7930
SS
1702 spin_unlock(&xhci->lock);
1703 /* Pass this up to the core */
f6ff0ac8 1704 usb_hcd_poll_rh_status(hcd);
0f2a7930
SS
1705 spin_lock(&xhci->lock);
1706}
1707
d0e96f5a
SS
1708/*
1709 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1710 * at end_trb, which may be in another segment. If the suspect DMA address is a
1711 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1712 * returns 0.
1713 */
cffb9be8
HG
1714struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1715 struct xhci_segment *start_seg,
d0e96f5a
SS
1716 union xhci_trb *start_trb,
1717 union xhci_trb *end_trb,
cffb9be8
HG
1718 dma_addr_t suspect_dma,
1719 bool debug)
d0e96f5a
SS
1720{
1721 dma_addr_t start_dma;
1722 dma_addr_t end_seg_dma;
1723 dma_addr_t end_trb_dma;
1724 struct xhci_segment *cur_seg;
1725
23e3be11 1726 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
1727 cur_seg = start_seg;
1728
1729 do {
2fa88daa 1730 if (start_dma == 0)
326b4810 1731 return NULL;
ae636747 1732 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 1733 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2fa88daa 1734 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 1735 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 1736 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a 1737
cffb9be8
HG
1738 if (debug)
1739 xhci_warn(xhci,
1740 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1741 (unsigned long long)suspect_dma,
1742 (unsigned long long)start_dma,
1743 (unsigned long long)end_trb_dma,
1744 (unsigned long long)cur_seg->dma,
1745 (unsigned long long)end_seg_dma);
1746
d0e96f5a
SS
1747 if (end_trb_dma > 0) {
1748 /* The end TRB is in this segment, so suspect should be here */
1749 if (start_dma <= end_trb_dma) {
1750 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1751 return cur_seg;
1752 } else {
1753 /* Case for one segment with
1754 * a TD wrapped around to the top
1755 */
1756 if ((suspect_dma >= start_dma &&
1757 suspect_dma <= end_seg_dma) ||
1758 (suspect_dma >= cur_seg->dma &&
1759 suspect_dma <= end_trb_dma))
1760 return cur_seg;
1761 }
326b4810 1762 return NULL;
d0e96f5a
SS
1763 } else {
1764 /* Might still be somewhere in this segment */
1765 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1766 return cur_seg;
1767 }
1768 cur_seg = cur_seg->next;
23e3be11 1769 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2fa88daa 1770 } while (cur_seg != start_seg);
d0e96f5a 1771
326b4810 1772 return NULL;
d0e96f5a
SS
1773}
1774
bcef3fd5
SS
1775static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1776 unsigned int slot_id, unsigned int ep_index,
e9df17eb 1777 unsigned int stream_id,
f97c08ae 1778 struct xhci_td *td, union xhci_trb *ep_trb)
bcef3fd5
SS
1779{
1780 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
ddba5cd0
MN
1781 struct xhci_command *command;
1782 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1783 if (!command)
1784 return;
1785
d0167ad2 1786 ep->ep_state |= EP_HALTED;
e9df17eb 1787 ep->stopped_stream = stream_id;
1624ae1c 1788
ddba5cd0 1789 xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
d97b4f8d 1790 xhci_cleanup_stalled_ring(xhci, ep_index, td);
1624ae1c 1791
5e5cf6fc 1792 ep->stopped_stream = 0;
1624ae1c 1793
bcef3fd5
SS
1794 xhci_ring_cmd_db(xhci);
1795}
1796
1797/* Check if an error has halted the endpoint ring. The class driver will
1798 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1799 * However, a babble and other errors also halt the endpoint ring, and the class
1800 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1801 * Ring Dequeue Pointer command manually.
1802 */
1803static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1804 struct xhci_ep_ctx *ep_ctx,
1805 unsigned int trb_comp_code)
1806{
1807 /* TRB completion codes that may require a manual halt cleanup */
1808 if (trb_comp_code == COMP_TX_ERR ||
1809 trb_comp_code == COMP_BABBLE ||
1810 trb_comp_code == COMP_SPLIT_ERR)
d4fc8bf5 1811 /* The 0.95 spec says a babbling control endpoint
bcef3fd5
SS
1812 * is not halted. The 0.96 spec says it is. Some HW
1813 * claims to be 0.95 compliant, but it halts the control
1814 * endpoint anyway. Check if a babble halted the
1815 * endpoint.
1816 */
5071e6b2 1817 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
bcef3fd5
SS
1818 return 1;
1819
1820 return 0;
1821}
1822
b45b5069
SS
1823int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1824{
1825 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1826 /* Vendor defined "informational" completion code,
1827 * treat as not-an-error.
1828 */
1829 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1830 trb_comp_code);
1831 xhci_dbg(xhci, "Treating code as success.\n");
1832 return 1;
1833 }
1834 return 0;
1835}
1836
4422da61
AX
1837/*
1838 * Finish the td processing, remove the td from td list;
1839 * Return 1 if the urb can be given back.
1840 */
1841static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
f97c08ae 1842 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
4422da61
AX
1843 struct xhci_virt_ep *ep, int *status, bool skip)
1844{
1845 struct xhci_virt_device *xdev;
1846 struct xhci_ring *ep_ring;
1847 unsigned int slot_id;
1848 int ep_index;
1849 struct urb *urb = NULL;
1850 struct xhci_ep_ctx *ep_ctx;
8e51adcc 1851 struct urb_priv *urb_priv;
4422da61
AX
1852 u32 trb_comp_code;
1853
28ccd296 1854 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
4422da61 1855 xdev = xhci->devs[slot_id];
28ccd296
ME
1856 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1857 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
4422da61 1858 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1859 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
4422da61
AX
1860
1861 if (skip)
1862 goto td_cleanup;
1863
40a3b775
LB
1864 if (trb_comp_code == COMP_STOP_INVAL ||
1865 trb_comp_code == COMP_STOP ||
1866 trb_comp_code == COMP_STOP_SHORT) {
4422da61
AX
1867 /* The Endpoint Stop Command completion will take care of any
1868 * stopped TDs. A stopped TD may be restarted, so don't update
1869 * the ring dequeue pointer or take this TD off any lists yet.
1870 */
1871 ep->stopped_td = td;
4422da61 1872 return 0;
69defe04
MN
1873 }
1874 if (trb_comp_code == COMP_STALL ||
1875 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
1876 trb_comp_code)) {
1877 /* Issue a reset endpoint command to clear the host side
1878 * halt, followed by a set dequeue command to move the
1879 * dequeue pointer past the TD.
1880 * The class driver clears the device side halt later.
1881 */
1882 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
f97c08ae 1883 ep_ring->stream_id, td, ep_trb);
4422da61 1884 } else {
69defe04
MN
1885 /* Update ring dequeue pointer */
1886 while (ep_ring->dequeue != td->last_trb)
3b72fca0 1887 inc_deq(xhci, ep_ring);
69defe04
MN
1888 inc_deq(xhci, ep_ring);
1889 }
4422da61
AX
1890
1891td_cleanup:
69defe04
MN
1892 /* Clean up the endpoint's TD list */
1893 urb = td->urb;
1894 urb_priv = urb->hcpriv;
1895
f9c589e1
MN
1896 /* if a bounce buffer was used to align this td then unmap it */
1897 if (td->bounce_seg)
1898 xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
1899
69defe04
MN
1900 /* Do one last check of the actual transfer length.
1901 * If the host controller said we transferred more data than the buffer
1902 * length, urb->actual_length will be a very big number (since it's
1903 * unsigned). Play it safe and say we didn't transfer anything.
1904 */
1905 if (urb->actual_length > urb->transfer_buffer_length) {
2a72126d
MN
1906 xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
1907 urb->transfer_buffer_length, urb->actual_length);
69defe04 1908 urb->actual_length = 0;
2a72126d 1909 *status = 0;
69defe04
MN
1910 }
1911 list_del_init(&td->td_list);
1912 /* Was this TD slated to be cancelled but completed anyway? */
1913 if (!list_empty(&td->cancelled_td_list))
1914 list_del_init(&td->cancelled_td_list);
1915
2a72126d 1916 inc_td_cnt(urb);
69defe04 1917 /* Giveback the urb when all the tds are completed */
2a72126d
MN
1918 if (last_td_in_urb(td)) {
1919 if ((urb->actual_length != urb->transfer_buffer_length &&
1920 (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
1921 (*status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
1922 xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
1923 urb, urb->actual_length,
1924 urb->transfer_buffer_length, *status);
1925
1926 /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
1927 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
1928 *status = 0;
1929 xhci_giveback_urb_in_irq(xhci, td, *status);
4422da61 1930 }
0c03d89d 1931 return 0;
4422da61
AX
1932}
1933
30a65b45
MN
1934/* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
1935static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
1936 union xhci_trb *stop_trb)
1937{
1938 u32 sum;
1939 union xhci_trb *trb = ring->dequeue;
1940 struct xhci_segment *seg = ring->deq_seg;
1941
1942 for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
1943 if (!trb_is_noop(trb) && !trb_is_link(trb))
1944 sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
1945 }
1946 return sum;
1947}
1948
8af56be1
AX
1949/*
1950 * Process control tds, update urb status and actual_length.
1951 */
1952static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
f97c08ae 1953 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
8af56be1
AX
1954 struct xhci_virt_ep *ep, int *status)
1955{
1956 struct xhci_virt_device *xdev;
1957 struct xhci_ring *ep_ring;
1958 unsigned int slot_id;
1959 int ep_index;
1960 struct xhci_ep_ctx *ep_ctx;
1961 u32 trb_comp_code;
0b6c324c 1962 u32 remaining, requested;
29fc1aa4 1963 u32 trb_type;
8af56be1 1964
29fc1aa4 1965 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
28ccd296 1966 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
8af56be1 1967 xdev = xhci->devs[slot_id];
28ccd296
ME
1968 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1969 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
8af56be1 1970 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1971 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
0b6c324c
MN
1972 requested = td->urb->transfer_buffer_length;
1973 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1974
8af56be1
AX
1975 switch (trb_comp_code) {
1976 case COMP_SUCCESS:
29fc1aa4 1977 if (trb_type != TRB_STATUS) {
0b6c324c 1978 xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
29fc1aa4 1979 (trb_type == TRB_DATA) ? "data" : "setup");
8af56be1 1980 *status = -ESHUTDOWN;
0b6c324c 1981 break;
8af56be1 1982 }
0b6c324c 1983 *status = 0;
8af56be1
AX
1984 break;
1985 case COMP_SHORT_TX:
0b6c324c 1986 *status = 0;
8af56be1 1987 break;
40a3b775 1988 case COMP_STOP_SHORT:
29fc1aa4 1989 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
0b6c324c 1990 td->urb->actual_length = remaining;
40a3b775 1991 else
0b6c324c
MN
1992 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
1993 goto finish_td;
3abeca99 1994 case COMP_STOP:
29fc1aa4
FB
1995 switch (trb_type) {
1996 case TRB_SETUP:
1997 td->urb->actual_length = 0;
1998 goto finish_td;
1999 case TRB_DATA:
2000 case TRB_NORMAL:
0b6c324c 2001 td->urb->actual_length = requested - remaining;
29fc1aa4
FB
2002 goto finish_td;
2003 default:
2004 xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
2005 trb_type);
2006 goto finish_td;
2007 }
40a3b775 2008 case COMP_STOP_INVAL:
0b6c324c 2009 goto finish_td;
8af56be1
AX
2010 default:
2011 if (!xhci_requires_manual_halt_cleanup(xhci,
0b6c324c 2012 ep_ctx, trb_comp_code))
8af56be1 2013 break;
0b6c324c
MN
2014 xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
2015 trb_comp_code, ep_index);
8af56be1
AX
2016 /* else fall through */
2017 case COMP_STALL:
2018 /* Did we transfer part of the data (middle) phase? */
29fc1aa4 2019 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
0b6c324c 2020 td->urb->actual_length = requested - remaining;
22ae47e6 2021 else if (!td->urb_length_set)
8af56be1 2022 td->urb->actual_length = 0;
0b6c324c 2023 goto finish_td;
8af56be1 2024 }
0b6c324c
MN
2025
2026 /* stopped at setup stage, no data transferred */
29fc1aa4 2027 if (trb_type == TRB_SETUP)
0b6c324c
MN
2028 goto finish_td;
2029
8af56be1 2030 /*
0b6c324c
MN
2031 * if on data stage then update the actual_length of the URB and flag it
2032 * as set, so it won't be overwritten in the event for the last TRB.
8af56be1 2033 */
29fc1aa4
FB
2034 if (trb_type == TRB_DATA ||
2035 trb_type == TRB_NORMAL) {
0b6c324c
MN
2036 td->urb_length_set = true;
2037 td->urb->actual_length = requested - remaining;
2038 xhci_dbg(xhci, "Waiting for status stage event\n");
2039 return 0;
8af56be1
AX
2040 }
2041
0b6c324c
MN
2042 /* at status stage */
2043 if (!td->urb_length_set)
2044 td->urb->actual_length = requested;
2045
2046finish_td:
f97c08ae 2047 return finish_td(xhci, td, ep_trb, event, ep, status, false);
8af56be1
AX
2048}
2049
04e51901
AX
2050/*
2051 * Process isochronous tds, update urb packet status and actual_length.
2052 */
2053static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
f97c08ae 2054 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
04e51901
AX
2055 struct xhci_virt_ep *ep, int *status)
2056{
2057 struct xhci_ring *ep_ring;
2058 struct urb_priv *urb_priv;
2059 int idx;
926008c9 2060 struct usb_iso_packet_descriptor *frame;
04e51901 2061 u32 trb_comp_code;
36da3a1d
MN
2062 bool sum_trbs_for_length = false;
2063 u32 remaining, requested, ep_trb_len;
2064 int short_framestatus;
04e51901 2065
28ccd296
ME
2066 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2067 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
04e51901
AX
2068 urb_priv = td->urb->hcpriv;
2069 idx = urb_priv->td_cnt;
926008c9 2070 frame = &td->urb->iso_frame_desc[idx];
36da3a1d
MN
2071 requested = frame->length;
2072 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2073 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2074 short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2075 -EREMOTEIO : 0;
04e51901 2076
926008c9
DT
2077 /* handle completion code */
2078 switch (trb_comp_code) {
2079 case COMP_SUCCESS:
36da3a1d
MN
2080 if (remaining) {
2081 frame->status = short_framestatus;
2082 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2083 sum_trbs_for_length = true;
1530bbc6
SS
2084 break;
2085 }
36da3a1d
MN
2086 frame->status = 0;
2087 break;
926008c9 2088 case COMP_SHORT_TX:
36da3a1d
MN
2089 frame->status = short_framestatus;
2090 sum_trbs_for_length = true;
926008c9
DT
2091 break;
2092 case COMP_BW_OVER:
2093 frame->status = -ECOMM;
926008c9
DT
2094 break;
2095 case COMP_BUFF_OVER:
2096 case COMP_BABBLE:
2097 frame->status = -EOVERFLOW;
926008c9 2098 break;
f6ba6fe2 2099 case COMP_DEV_ERR:
926008c9 2100 case COMP_STALL:
d104d015 2101 frame->status = -EPROTO;
d104d015 2102 break;
9c745995 2103 case COMP_TX_ERR:
926008c9 2104 frame->status = -EPROTO;
f97c08ae 2105 if (ep_trb != td->last_trb)
d104d015 2106 return 0;
926008c9
DT
2107 break;
2108 case COMP_STOP:
36da3a1d
MN
2109 sum_trbs_for_length = true;
2110 break;
2111 case COMP_STOP_SHORT:
2112 /* field normally containing residue now contains tranferred */
2113 frame->status = short_framestatus;
2114 requested = remaining;
2115 break;
926008c9 2116 case COMP_STOP_INVAL:
36da3a1d
MN
2117 requested = 0;
2118 remaining = 0;
926008c9
DT
2119 break;
2120 default:
36da3a1d 2121 sum_trbs_for_length = true;
926008c9
DT
2122 frame->status = -1;
2123 break;
04e51901
AX
2124 }
2125
36da3a1d
MN
2126 if (sum_trbs_for_length)
2127 frame->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb) +
2128 ep_trb_len - remaining;
2129 else
2130 frame->actual_length = requested;
04e51901 2131
36da3a1d 2132 td->urb->actual_length += frame->actual_length;
04e51901 2133
f97c08ae 2134 return finish_td(xhci, td, ep_trb, event, ep, status, false);
04e51901
AX
2135}
2136
926008c9
DT
2137static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2138 struct xhci_transfer_event *event,
2139 struct xhci_virt_ep *ep, int *status)
2140{
2141 struct xhci_ring *ep_ring;
2142 struct urb_priv *urb_priv;
2143 struct usb_iso_packet_descriptor *frame;
2144 int idx;
2145
f6975314 2146 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
926008c9
DT
2147 urb_priv = td->urb->hcpriv;
2148 idx = urb_priv->td_cnt;
2149 frame = &td->urb->iso_frame_desc[idx];
2150
b3df3f9c 2151 /* The transfer is partly done. */
926008c9
DT
2152 frame->status = -EXDEV;
2153
2154 /* calc actual length */
2155 frame->actual_length = 0;
2156
2157 /* Update ring dequeue pointer */
2158 while (ep_ring->dequeue != td->last_trb)
3b72fca0
AX
2159 inc_deq(xhci, ep_ring);
2160 inc_deq(xhci, ep_ring);
926008c9
DT
2161
2162 return finish_td(xhci, td, NULL, event, ep, status, true);
2163}
2164
22405ed2
AX
2165/*
2166 * Process bulk and interrupt tds, update urb status and actual_length.
2167 */
2168static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
f97c08ae 2169 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
22405ed2
AX
2170 struct xhci_virt_ep *ep, int *status)
2171{
2172 struct xhci_ring *ep_ring;
22405ed2 2173 u32 trb_comp_code;
f97c08ae 2174 u32 remaining, requested, ep_trb_len;
22405ed2 2175
28ccd296
ME
2176 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2177 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
30a65b45 2178 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
f97c08ae 2179 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
30a65b45 2180 requested = td->urb->transfer_buffer_length;
22405ed2
AX
2181
2182 switch (trb_comp_code) {
2183 case COMP_SUCCESS:
30a65b45 2184 /* handle success with untransferred data as short packet */
f97c08ae 2185 if (ep_trb != td->last_trb || remaining) {
52ab8685 2186 xhci_warn(xhci, "WARN Successful completion on short TX\n");
30a65b45
MN
2187 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2188 td->urb->ep->desc.bEndpointAddress,
2189 requested, remaining);
22405ed2 2190 }
52ab8685 2191 *status = 0;
22405ed2
AX
2192 break;
2193 case COMP_SHORT_TX:
30a65b45
MN
2194 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2195 td->urb->ep->desc.bEndpointAddress,
2196 requested, remaining);
52ab8685 2197 *status = 0;
22405ed2 2198 break;
30a65b45
MN
2199 case COMP_STOP_SHORT:
2200 td->urb->actual_length = remaining;
2201 goto finish_td;
2202 case COMP_STOP_INVAL:
2203 /* stopped on ep trb with invalid length, exclude it */
f97c08ae 2204 ep_trb_len = 0;
30a65b45
MN
2205 remaining = 0;
2206 break;
22405ed2 2207 default:
30a65b45 2208 /* do nothing */
22405ed2
AX
2209 break;
2210 }
40a3b775 2211
f97c08ae 2212 if (ep_trb == td->last_trb)
30a65b45
MN
2213 td->urb->actual_length = requested - remaining;
2214 else
2215 td->urb->actual_length =
f97c08ae
MN
2216 sum_trb_lengths(xhci, ep_ring, ep_trb) +
2217 ep_trb_len - remaining;
30a65b45
MN
2218finish_td:
2219 if (remaining > requested) {
2220 xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2221 remaining);
22405ed2 2222 td->urb->actual_length = 0;
22405ed2 2223 }
f97c08ae 2224 return finish_td(xhci, td, ep_trb, event, ep, status, false);
22405ed2
AX
2225}
2226
d0e96f5a
SS
2227/*
2228 * If this function returns an error condition, it means it got a Transfer
2229 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2230 * At this point, the host controller is probably hosed and should be reset.
2231 */
2232static int handle_tx_event(struct xhci_hcd *xhci,
2233 struct xhci_transfer_event *event)
ed384bd3
FB
2234 __releases(&xhci->lock)
2235 __acquires(&xhci->lock)
d0e96f5a
SS
2236{
2237 struct xhci_virt_device *xdev;
63a0d9ab 2238 struct xhci_virt_ep *ep;
d0e96f5a 2239 struct xhci_ring *ep_ring;
82d1009f 2240 unsigned int slot_id;
d0e96f5a 2241 int ep_index;
326b4810 2242 struct xhci_td *td = NULL;
f97c08ae
MN
2243 dma_addr_t ep_trb_dma;
2244 struct xhci_segment *ep_seg;
2245 union xhci_trb *ep_trb;
d0e96f5a 2246 int status = -EINPROGRESS;
d115b048 2247 struct xhci_ep_ctx *ep_ctx;
c2d7b49f 2248 struct list_head *tmp;
66d1eebc 2249 u32 trb_comp_code;
c2d7b49f 2250 int td_num = 0;
3b4739b8 2251 bool handling_skipped_tds = false;
d0e96f5a 2252
28ccd296 2253 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
82d1009f 2254 xdev = xhci->devs[slot_id];
d0e96f5a
SS
2255 if (!xdev) {
2256 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
9258c0b2 2257 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2258 (unsigned long long) xhci_trb_virt_to_dma(
2259 xhci->event_ring->deq_seg,
9258c0b2
SS
2260 xhci->event_ring->dequeue),
2261 lower_32_bits(le64_to_cpu(event->buffer)),
2262 upper_32_bits(le64_to_cpu(event->buffer)),
2263 le32_to_cpu(event->transfer_len),
2264 le32_to_cpu(event->flags));
2265 xhci_dbg(xhci, "Event ring:\n");
2266 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2267 return -ENODEV;
2268 }
2269
2270 /* Endpoint ID is 1 based, our index is zero based */
28ccd296 2271 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
63a0d9ab 2272 ep = &xdev->eps[ep_index];
28ccd296 2273 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
d115b048 2274 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
5071e6b2 2275 if (!ep_ring || GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
e9df17eb
SS
2276 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2277 "or incorrect stream ring\n");
9258c0b2 2278 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2279 (unsigned long long) xhci_trb_virt_to_dma(
2280 xhci->event_ring->deq_seg,
9258c0b2
SS
2281 xhci->event_ring->dequeue),
2282 lower_32_bits(le64_to_cpu(event->buffer)),
2283 upper_32_bits(le64_to_cpu(event->buffer)),
2284 le32_to_cpu(event->transfer_len),
2285 le32_to_cpu(event->flags));
2286 xhci_dbg(xhci, "Event ring:\n");
2287 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2288 return -ENODEV;
2289 }
2290
c2d7b49f
AX
2291 /* Count current td numbers if ep->skip is set */
2292 if (ep->skip) {
2293 list_for_each(tmp, &ep_ring->td_list)
2294 td_num++;
2295 }
2296
f97c08ae 2297 ep_trb_dma = le64_to_cpu(event->buffer);
28ccd296 2298 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
986a92d4 2299 /* Look for common error cases */
66d1eebc 2300 switch (trb_comp_code) {
b10de142
SS
2301 /* Skip codes that require special handling depending on
2302 * transfer type
2303 */
2304 case COMP_SUCCESS:
1c11a172 2305 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
1530bbc6
SS
2306 break;
2307 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2308 trb_comp_code = COMP_SHORT_TX;
2309 else
8202ce2e
SS
2310 xhci_warn_ratelimited(xhci,
2311 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
b10de142
SS
2312 case COMP_SHORT_TX:
2313 break;
ae636747
SS
2314 case COMP_STOP:
2315 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2316 break;
2317 case COMP_STOP_INVAL:
2318 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2319 break;
40a3b775
LB
2320 case COMP_STOP_SHORT:
2321 xhci_dbg(xhci, "Stopped with short packet transfer detected\n");
2322 break;
b10de142 2323 case COMP_STALL:
2a9227a5 2324 xhci_dbg(xhci, "Stalled endpoint\n");
63a0d9ab 2325 ep->ep_state |= EP_HALTED;
b10de142
SS
2326 status = -EPIPE;
2327 break;
2328 case COMP_TRB_ERR:
2329 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2330 status = -EILSEQ;
2331 break;
ec74e403 2332 case COMP_SPLIT_ERR:
b10de142 2333 case COMP_TX_ERR:
2a9227a5 2334 xhci_dbg(xhci, "Transfer error on endpoint\n");
b10de142
SS
2335 status = -EPROTO;
2336 break;
4a73143c 2337 case COMP_BABBLE:
2a9227a5 2338 xhci_dbg(xhci, "Babble error on endpoint\n");
4a73143c
SS
2339 status = -EOVERFLOW;
2340 break;
b10de142
SS
2341 case COMP_DB_ERR:
2342 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2343 status = -ENOSR;
2344 break;
986a92d4
AX
2345 case COMP_BW_OVER:
2346 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2347 break;
2348 case COMP_BUFF_OVER:
2349 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2350 break;
2351 case COMP_UNDERRUN:
2352 /*
2353 * When the Isoch ring is empty, the xHC will generate
2354 * a Ring Overrun Event for IN Isoch endpoint or Ring
2355 * Underrun Event for OUT Isoch endpoint.
2356 */
2357 xhci_dbg(xhci, "underrun event on endpoint\n");
2358 if (!list_empty(&ep_ring->td_list))
2359 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2360 "still with TDs queued?\n",
28ccd296
ME
2361 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2362 ep_index);
986a92d4
AX
2363 goto cleanup;
2364 case COMP_OVERRUN:
2365 xhci_dbg(xhci, "overrun event on endpoint\n");
2366 if (!list_empty(&ep_ring->td_list))
2367 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2368 "still with TDs queued?\n",
28ccd296
ME
2369 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2370 ep_index);
986a92d4 2371 goto cleanup;
f6ba6fe2
AH
2372 case COMP_DEV_ERR:
2373 xhci_warn(xhci, "WARN: detect an incompatible device");
2374 status = -EPROTO;
2375 break;
d18240db
AX
2376 case COMP_MISSED_INT:
2377 /*
2378 * When encounter missed service error, one or more isoc tds
2379 * may be missed by xHC.
2380 * Set skip flag of the ep_ring; Complete the missed tds as
2381 * short transfer when process the ep_ring next time.
2382 */
2383 ep->skip = true;
2384 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2385 goto cleanup;
3b4739b8
MN
2386 case COMP_PING_ERR:
2387 ep->skip = true;
2388 xhci_dbg(xhci, "No Ping response error, Skip one Isoc TD\n");
2389 goto cleanup;
b10de142 2390 default:
b45b5069 2391 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
5ad6a529
SS
2392 status = 0;
2393 break;
2394 }
86cd740a
MN
2395 xhci_warn(xhci, "ERROR Unknown event condition %u, HC probably busted\n",
2396 trb_comp_code);
986a92d4
AX
2397 goto cleanup;
2398 }
2399
d18240db
AX
2400 do {
2401 /* This TRB should be in the TD at the head of this ring's
2402 * TD list.
2403 */
2404 if (list_empty(&ep_ring->td_list)) {
a83d6755
SS
2405 /*
2406 * A stopped endpoint may generate an extra completion
2407 * event if the device was suspended. Don't print
2408 * warnings.
2409 */
2410 if (!(trb_comp_code == COMP_STOP ||
2411 trb_comp_code == COMP_STOP_INVAL)) {
2412 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2413 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2414 ep_index);
2415 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2416 (le32_to_cpu(event->flags) &
2417 TRB_TYPE_BITMASK)>>10);
2418 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2419 }
d18240db
AX
2420 if (ep->skip) {
2421 ep->skip = false;
2422 xhci_dbg(xhci, "td_list is empty while skip "
2423 "flag set. Clear skip flag.\n");
2424 }
d18240db
AX
2425 goto cleanup;
2426 }
986a92d4 2427
c2d7b49f
AX
2428 /* We've skipped all the TDs on the ep ring when ep->skip set */
2429 if (ep->skip && td_num == 0) {
2430 ep->skip = false;
2431 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2432 "Clear skip flag.\n");
c2d7b49f
AX
2433 goto cleanup;
2434 }
2435
d18240db 2436 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
c2d7b49f
AX
2437 if (ep->skip)
2438 td_num--;
926008c9 2439
d18240db 2440 /* Is this a TRB in the currently executing TD? */
f97c08ae
MN
2441 ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2442 td->last_trb, ep_trb_dma, false);
e1cf486d
AH
2443
2444 /*
2445 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2446 * is not in the current TD pointed by ep_ring->dequeue because
2447 * that the hardware dequeue pointer still at the previous TRB
2448 * of the current TD. The previous TRB maybe a Link TD or the
2449 * last TRB of the previous TD. The command completion handle
2450 * will take care the rest.
2451 */
f97c08ae 2452 if (!ep_seg && (trb_comp_code == COMP_STOP ||
9a548863 2453 trb_comp_code == COMP_STOP_INVAL)) {
e1cf486d
AH
2454 goto cleanup;
2455 }
2456
f97c08ae 2457 if (!ep_seg) {
926008c9
DT
2458 if (!ep->skip ||
2459 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
ad808333
SS
2460 /* Some host controllers give a spurious
2461 * successful event after a short transfer.
2462 * Ignore it.
2463 */
ddba5cd0 2464 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
ad808333
SS
2465 ep_ring->last_td_was_short) {
2466 ep_ring->last_td_was_short = false;
ad808333
SS
2467 goto cleanup;
2468 }
926008c9
DT
2469 /* HC is busted, give up! */
2470 xhci_err(xhci,
2471 "ERROR Transfer event TRB DMA ptr not "
cffb9be8
HG
2472 "part of current TD ep_index %d "
2473 "comp_code %u\n", ep_index,
2474 trb_comp_code);
2475 trb_in_td(xhci, ep_ring->deq_seg,
2476 ep_ring->dequeue, td->last_trb,
f97c08ae 2477 ep_trb_dma, true);
926008c9
DT
2478 return -ESHUTDOWN;
2479 }
2480
0c03d89d 2481 skip_isoc_td(xhci, td, event, ep, &status);
926008c9
DT
2482 goto cleanup;
2483 }
ad808333
SS
2484 if (trb_comp_code == COMP_SHORT_TX)
2485 ep_ring->last_td_was_short = true;
2486 else
2487 ep_ring->last_td_was_short = false;
926008c9
DT
2488
2489 if (ep->skip) {
d18240db
AX
2490 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2491 ep->skip = false;
2492 }
678539cf 2493
f97c08ae
MN
2494 ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2495 sizeof(*ep_trb)];
926008c9
DT
2496 /*
2497 * No-op TRB should not trigger interrupts.
f97c08ae 2498 * If ep_trb is a no-op TRB, it means the
926008c9
DT
2499 * corresponding TD has been cancelled. Just ignore
2500 * the TD.
2501 */
f97c08ae
MN
2502 if (trb_is_noop(ep_trb)) {
2503 xhci_dbg(xhci, "ep_trb is a no-op TRB. Skip it\n");
926008c9 2504 goto cleanup;
d18240db 2505 }
4422da61 2506
0c03d89d 2507 /* update the urb's actual_length and give back to the core */
d18240db 2508 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
0c03d89d 2509 process_ctrl_td(xhci, td, ep_trb, event, ep, &status);
04e51901 2510 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
0c03d89d 2511 process_isoc_td(xhci, td, ep_trb, event, ep, &status);
d18240db 2512 else
0c03d89d
MN
2513 process_bulk_intr_td(xhci, td, ep_trb, event, ep,
2514 &status);
d18240db 2515cleanup:
3b4739b8
MN
2516 handling_skipped_tds = ep->skip &&
2517 trb_comp_code != COMP_MISSED_INT &&
2518 trb_comp_code != COMP_PING_ERR;
2519
d18240db 2520 /*
3b4739b8
MN
2521 * Do not update event ring dequeue pointer if we're in a loop
2522 * processing missed tds.
d18240db 2523 */
3b4739b8 2524 if (!handling_skipped_tds)
3b72fca0 2525 inc_deq(xhci, xhci->event_ring);
d18240db 2526
d18240db
AX
2527 /*
2528 * If ep->skip is set, it means there are missed tds on the
2529 * endpoint ring need to take care of.
2530 * Process them as short transfer until reach the td pointed by
2531 * the event.
2532 */
3b4739b8 2533 } while (handling_skipped_tds);
d18240db 2534
d0e96f5a
SS
2535 return 0;
2536}
2537
0f2a7930
SS
2538/*
2539 * This function handles all OS-owned events on the event ring. It may drop
2540 * xhci->lock between event processing (e.g. to pass up port status changes).
9dee9a21
ME
2541 * Returns >0 for "possibly more events to process" (caller should call again),
2542 * otherwise 0 if done. In future, <0 returns should indicate error code.
0f2a7930 2543 */
9dee9a21 2544static int xhci_handle_event(struct xhci_hcd *xhci)
7f84eef0
SS
2545{
2546 union xhci_trb *event;
0f2a7930 2547 int update_ptrs = 1;
d0e96f5a 2548 int ret;
7f84eef0 2549
f4c8f03c 2550 /* Event ring hasn't been allocated yet. */
7f84eef0 2551 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
f4c8f03c
LB
2552 xhci_err(xhci, "ERROR event ring not ready\n");
2553 return -ENOMEM;
7f84eef0
SS
2554 }
2555
2556 event = xhci->event_ring->dequeue;
2557 /* Does the HC or OS own the TRB? */
28ccd296 2558 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
f4c8f03c 2559 xhci->event_ring->cycle_state)
9dee9a21 2560 return 0;
7f84eef0 2561
92a3da41
ME
2562 /*
2563 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2564 * speculative reads of the event's flags/data below.
2565 */
2566 rmb();
0f2a7930 2567 /* FIXME: Handle more event types. */
f4c8f03c 2568 switch (le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) {
7f84eef0
SS
2569 case TRB_TYPE(TRB_COMPLETION):
2570 handle_cmd_completion(xhci, &event->event_cmd);
2571 break;
0f2a7930
SS
2572 case TRB_TYPE(TRB_PORT_STATUS):
2573 handle_port_status(xhci, event);
2574 update_ptrs = 0;
2575 break;
d0e96f5a
SS
2576 case TRB_TYPE(TRB_TRANSFER):
2577 ret = handle_tx_event(xhci, &event->trans_event);
f4c8f03c 2578 if (ret >= 0)
d0e96f5a
SS
2579 update_ptrs = 0;
2580 break;
623bef9e
SS
2581 case TRB_TYPE(TRB_DEV_NOTE):
2582 handle_device_notification(xhci, event);
2583 break;
7f84eef0 2584 default:
28ccd296
ME
2585 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2586 TRB_TYPE(48))
0238634d
SS
2587 handle_vendor_event(xhci, event);
2588 else
f4c8f03c
LB
2589 xhci_warn(xhci, "ERROR unknown event type %d\n",
2590 TRB_FIELD_TO_TYPE(
2591 le32_to_cpu(event->event_cmd.flags)));
7f84eef0 2592 }
6f5165cf
SS
2593 /* Any of the above functions may drop and re-acquire the lock, so check
2594 * to make sure a watchdog timer didn't mark the host as non-responsive.
2595 */
2596 if (xhci->xhc_state & XHCI_STATE_DYING) {
2597 xhci_dbg(xhci, "xHCI host dying, returning from "
2598 "event handler.\n");
9dee9a21 2599 return 0;
6f5165cf 2600 }
7f84eef0 2601
c06d68b8
SS
2602 if (update_ptrs)
2603 /* Update SW event ring dequeue pointer */
3b72fca0 2604 inc_deq(xhci, xhci->event_ring);
c06d68b8 2605
9dee9a21
ME
2606 /* Are there more items on the event ring? Caller will call us again to
2607 * check.
2608 */
2609 return 1;
7f84eef0 2610}
9032cd52
SS
2611
2612/*
2613 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2614 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2615 * indicators of an event TRB error, but we check the status *first* to be safe.
2616 */
2617irqreturn_t xhci_irq(struct usb_hcd *hcd)
2618{
2619 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
c21599a3 2620 u32 status;
bda53145 2621 u64 temp_64;
c06d68b8
SS
2622 union xhci_trb *event_ring_deq;
2623 dma_addr_t deq;
9032cd52
SS
2624
2625 spin_lock(&xhci->lock);
9032cd52 2626 /* Check if the xHC generated the interrupt, or the irq is shared */
b0ba9720 2627 status = readl(&xhci->op_regs->status);
c21599a3 2628 if (status == 0xffffffff)
9032cd52
SS
2629 goto hw_died;
2630
c21599a3 2631 if (!(status & STS_EINT)) {
9032cd52 2632 spin_unlock(&xhci->lock);
9032cd52
SS
2633 return IRQ_NONE;
2634 }
27e0dd4d 2635 if (status & STS_FATAL) {
9032cd52
SS
2636 xhci_warn(xhci, "WARNING: Host System Error\n");
2637 xhci_halt(xhci);
2638hw_died:
9032cd52 2639 spin_unlock(&xhci->lock);
948fa135 2640 return IRQ_HANDLED;
9032cd52
SS
2641 }
2642
bda53145
SS
2643 /*
2644 * Clear the op reg interrupt status first,
2645 * so we can receive interrupts from other MSI-X interrupters.
2646 * Write 1 to clear the interrupt status.
2647 */
27e0dd4d 2648 status |= STS_EINT;
204b7793 2649 writel(status, &xhci->op_regs->status);
bda53145
SS
2650 /* FIXME when MSI-X is supported and there are multiple vectors */
2651 /* Clear the MSI-X event interrupt status */
2652
cd70469d 2653 if (hcd->irq) {
c21599a3
SS
2654 u32 irq_pending;
2655 /* Acknowledge the PCI interrupt */
b0ba9720 2656 irq_pending = readl(&xhci->ir_set->irq_pending);
4e833c0b 2657 irq_pending |= IMAN_IP;
204b7793 2658 writel(irq_pending, &xhci->ir_set->irq_pending);
c21599a3 2659 }
bda53145 2660
27a41a83
GKB
2661 if (xhci->xhc_state & XHCI_STATE_DYING ||
2662 xhci->xhc_state & XHCI_STATE_HALTED) {
bda53145
SS
2663 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2664 "Shouldn't IRQs be disabled?\n");
c06d68b8
SS
2665 /* Clear the event handler busy flag (RW1C);
2666 * the event ring should be empty.
bda53145 2667 */
f7b2e403 2668 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
477632df
SS
2669 xhci_write_64(xhci, temp_64 | ERST_EHB,
2670 &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2671 spin_unlock(&xhci->lock);
2672
2673 return IRQ_HANDLED;
2674 }
2675
2676 event_ring_deq = xhci->event_ring->dequeue;
2677 /* FIXME this should be a delayed service routine
2678 * that clears the EHB.
2679 */
9dee9a21 2680 while (xhci_handle_event(xhci) > 0) {}
bda53145 2681
f7b2e403 2682 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2683 /* If necessary, update the HW's version of the event ring deq ptr. */
2684 if (event_ring_deq != xhci->event_ring->dequeue) {
2685 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2686 xhci->event_ring->dequeue);
2687 if (deq == 0)
2688 xhci_warn(xhci, "WARN something wrong with SW event "
2689 "ring dequeue ptr.\n");
2690 /* Update HC event ring dequeue pointer */
2691 temp_64 &= ERST_PTR_MASK;
2692 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2693 }
2694
2695 /* Clear the event handler busy flag (RW1C); event ring is empty. */
2696 temp_64 |= ERST_EHB;
477632df 2697 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
c06d68b8 2698
9032cd52
SS
2699 spin_unlock(&xhci->lock);
2700
2701 return IRQ_HANDLED;
2702}
2703
851ec164 2704irqreturn_t xhci_msi_irq(int irq, void *hcd)
9032cd52 2705{
968b822c 2706 return xhci_irq(hcd);
9032cd52 2707}
7f84eef0 2708
d0e96f5a
SS
2709/**** Endpoint Ring Operations ****/
2710
7f84eef0
SS
2711/*
2712 * Generic function for queueing a TRB on a ring.
2713 * The caller must have checked to make sure there's room on the ring.
6cc30d85
SS
2714 *
2715 * @more_trbs_coming: Will you enqueue more TRBs before calling
2716 * prepare_transfer()?
7f84eef0
SS
2717 */
2718static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 2719 bool more_trbs_coming,
7f84eef0
SS
2720 u32 field1, u32 field2, u32 field3, u32 field4)
2721{
2722 struct xhci_generic_trb *trb;
2723
2724 trb = &ring->enqueue->generic;
28ccd296
ME
2725 trb->field[0] = cpu_to_le32(field1);
2726 trb->field[1] = cpu_to_le32(field2);
2727 trb->field[2] = cpu_to_le32(field3);
2728 trb->field[3] = cpu_to_le32(field4);
3b72fca0 2729 inc_enq(xhci, ring, more_trbs_coming);
7f84eef0
SS
2730}
2731
d0e96f5a
SS
2732/*
2733 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2734 * FIXME allocate segments if the ring is full.
2735 */
2736static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3b72fca0 2737 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
d0e96f5a 2738{
8dfec614
AX
2739 unsigned int num_trbs_needed;
2740
d0e96f5a 2741 /* Make sure the endpoint has been added to xHC schedule */
d0e96f5a
SS
2742 switch (ep_state) {
2743 case EP_STATE_DISABLED:
2744 /*
2745 * USB core changed config/interfaces without notifying us,
2746 * or hardware is reporting the wrong state.
2747 */
2748 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2749 return -ENOENT;
d0e96f5a 2750 case EP_STATE_ERROR:
c92bcfa7 2751 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
2752 /* FIXME event handling code for error needs to clear it */
2753 /* XXX not sure if this should be -ENOENT or not */
2754 return -EINVAL;
c92bcfa7
SS
2755 case EP_STATE_HALTED:
2756 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
d0e96f5a
SS
2757 case EP_STATE_STOPPED:
2758 case EP_STATE_RUNNING:
2759 break;
2760 default:
2761 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2762 /*
2763 * FIXME issue Configure Endpoint command to try to get the HC
2764 * back into a known state.
2765 */
2766 return -EINVAL;
2767 }
8dfec614
AX
2768
2769 while (1) {
3d4b81ed
SS
2770 if (room_on_ring(xhci, ep_ring, num_trbs))
2771 break;
8dfec614
AX
2772
2773 if (ep_ring == xhci->cmd_ring) {
2774 xhci_err(xhci, "Do not support expand command ring\n");
2775 return -ENOMEM;
2776 }
2777
68ffb011
XR
2778 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2779 "ERROR no room on ep ring, try ring expansion");
8dfec614
AX
2780 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2781 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2782 mem_flags)) {
2783 xhci_err(xhci, "Ring expansion failed\n");
2784 return -ENOMEM;
2785 }
261fa12b 2786 }
6c12db90 2787
d0c77d84
MN
2788 while (trb_is_link(ep_ring->enqueue)) {
2789 /* If we're not dealing with 0.95 hardware or isoc rings
2790 * on AMD 0.96 host, clear the chain bit.
2791 */
2792 if (!xhci_link_trb_quirk(xhci) &&
2793 !(ep_ring->type == TYPE_ISOC &&
2794 (xhci->quirks & XHCI_AMD_0x96_HOST)))
2795 ep_ring->enqueue->link.control &=
2796 cpu_to_le32(~TRB_CHAIN);
2797 else
2798 ep_ring->enqueue->link.control |=
2799 cpu_to_le32(TRB_CHAIN);
6c12db90 2800
d0c77d84
MN
2801 wmb();
2802 ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
6c12db90 2803
d0c77d84
MN
2804 /* Toggle the cycle bit after the last ring segment. */
2805 if (link_trb_toggles_cycle(ep_ring->enqueue))
2806 ep_ring->cycle_state ^= 1;
6c12db90 2807
d0c77d84
MN
2808 ep_ring->enq_seg = ep_ring->enq_seg->next;
2809 ep_ring->enqueue = ep_ring->enq_seg->trbs;
6c12db90 2810 }
d0e96f5a
SS
2811 return 0;
2812}
2813
23e3be11 2814static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
2815 struct xhci_virt_device *xdev,
2816 unsigned int ep_index,
e9df17eb 2817 unsigned int stream_id,
d0e96f5a
SS
2818 unsigned int num_trbs,
2819 struct urb *urb,
8e51adcc 2820 unsigned int td_index,
d0e96f5a
SS
2821 gfp_t mem_flags)
2822{
2823 int ret;
8e51adcc
AX
2824 struct urb_priv *urb_priv;
2825 struct xhci_td *td;
e9df17eb 2826 struct xhci_ring *ep_ring;
d115b048 2827 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
e9df17eb
SS
2828
2829 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2830 if (!ep_ring) {
2831 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2832 stream_id);
2833 return -EINVAL;
2834 }
2835
5071e6b2 2836 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3b72fca0 2837 num_trbs, mem_flags);
d0e96f5a
SS
2838 if (ret)
2839 return ret;
d0e96f5a 2840
8e51adcc
AX
2841 urb_priv = urb->hcpriv;
2842 td = urb_priv->td[td_index];
2843
2844 INIT_LIST_HEAD(&td->td_list);
2845 INIT_LIST_HEAD(&td->cancelled_td_list);
2846
2847 if (td_index == 0) {
214f76f7 2848 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
d13565c1 2849 if (unlikely(ret))
8e51adcc 2850 return ret;
d0e96f5a
SS
2851 }
2852
8e51adcc 2853 td->urb = urb;
d0e96f5a 2854 /* Add this TD to the tail of the endpoint ring's TD list */
8e51adcc
AX
2855 list_add_tail(&td->td_list, &ep_ring->td_list);
2856 td->start_seg = ep_ring->enq_seg;
2857 td->first_trb = ep_ring->enqueue;
2858
2859 urb_priv->td[td_index] = td;
d0e96f5a
SS
2860
2861 return 0;
2862}
2863
d2510342
AI
2864static unsigned int count_trbs(u64 addr, u64 len)
2865{
2866 unsigned int num_trbs;
2867
2868 num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
2869 TRB_MAX_BUFF_SIZE);
2870 if (num_trbs == 0)
2871 num_trbs++;
2872
2873 return num_trbs;
2874}
2875
2876static inline unsigned int count_trbs_needed(struct urb *urb)
2877{
2878 return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
2879}
2880
2881static unsigned int count_sg_trbs_needed(struct urb *urb)
8a96c052 2882{
8a96c052 2883 struct scatterlist *sg;
d2510342 2884 unsigned int i, len, full_len, num_trbs = 0;
8a96c052 2885
d2510342 2886 full_len = urb->transfer_buffer_length;
8a96c052 2887
d2510342
AI
2888 for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
2889 len = sg_dma_len(sg);
2890 num_trbs += count_trbs(sg_dma_address(sg), len);
2891 len = min_t(unsigned int, len, full_len);
2892 full_len -= len;
2893 if (full_len == 0)
8a96c052
SS
2894 break;
2895 }
d2510342 2896
8a96c052
SS
2897 return num_trbs;
2898}
2899
d2510342
AI
2900static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
2901{
2902 u64 addr, len;
2903
2904 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
2905 len = urb->iso_frame_desc[i].length;
2906
2907 return count_trbs(addr, len);
2908}
2909
2910static void check_trb_math(struct urb *urb, int running_total)
8a96c052 2911{
d2510342 2912 if (unlikely(running_total != urb->transfer_buffer_length))
a2490187 2913 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
8a96c052
SS
2914 "queued %#x (%d), asked for %#x (%d)\n",
2915 __func__,
2916 urb->ep->desc.bEndpointAddress,
2917 running_total, running_total,
2918 urb->transfer_buffer_length,
2919 urb->transfer_buffer_length);
2920}
2921
23e3be11 2922static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
e9df17eb 2923 unsigned int ep_index, unsigned int stream_id, int start_cycle,
e1eab2e0 2924 struct xhci_generic_trb *start_trb)
8a96c052 2925{
8a96c052
SS
2926 /*
2927 * Pass all the TRBs to the hardware at once and make sure this write
2928 * isn't reordered.
2929 */
2930 wmb();
50f7b52a 2931 if (start_cycle)
28ccd296 2932 start_trb->field[3] |= cpu_to_le32(start_cycle);
50f7b52a 2933 else
28ccd296 2934 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
be88fe4f 2935 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
8a96c052
SS
2936}
2937
78140156
AI
2938static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
2939 struct xhci_ep_ctx *ep_ctx)
624defa1 2940{
624defa1
SS
2941 int xhci_interval;
2942 int ep_interval;
2943
28ccd296 2944 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
624defa1 2945 ep_interval = urb->interval;
78140156 2946
624defa1
SS
2947 /* Convert to microframes */
2948 if (urb->dev->speed == USB_SPEED_LOW ||
2949 urb->dev->speed == USB_SPEED_FULL)
2950 ep_interval *= 8;
78140156 2951
624defa1
SS
2952 /* FIXME change this to a warning and a suggestion to use the new API
2953 * to set the polling interval (once the API is added).
2954 */
2955 if (xhci_interval != ep_interval) {
0730d52a
DK
2956 dev_dbg_ratelimited(&urb->dev->dev,
2957 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
2958 ep_interval, ep_interval == 1 ? "" : "s",
2959 xhci_interval, xhci_interval == 1 ? "" : "s");
624defa1
SS
2960 urb->interval = xhci_interval;
2961 /* Convert back to frames for LS/FS devices */
2962 if (urb->dev->speed == USB_SPEED_LOW ||
2963 urb->dev->speed == USB_SPEED_FULL)
2964 urb->interval /= 8;
2965 }
78140156
AI
2966}
2967
2968/*
2969 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2970 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2971 * (comprised of sg list entries) can take several service intervals to
2972 * transmit.
2973 */
2974int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2975 struct urb *urb, int slot_id, unsigned int ep_index)
2976{
2977 struct xhci_ep_ctx *ep_ctx;
2978
2979 ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
2980 check_interval(xhci, urb, ep_ctx);
2981
3fc8206d 2982 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
624defa1
SS
2983}
2984
4da6e6f2 2985/*
4525c0a1
SS
2986 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
2987 * packets remaining in the TD (*not* including this TRB).
4da6e6f2
SS
2988 *
2989 * Total TD packet count = total_packet_count =
4525c0a1 2990 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
4da6e6f2
SS
2991 *
2992 * Packets transferred up to and including this TRB = packets_transferred =
2993 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
2994 *
2995 * TD size = total_packet_count - packets_transferred
2996 *
c840d6ce
MN
2997 * For xHCI 0.96 and older, TD size field should be the remaining bytes
2998 * including this TRB, right shifted by 10
2999 *
3000 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3001 * This is taken care of in the TRB_TD_SIZE() macro
3002 *
4525c0a1 3003 * The last TRB in a TD must have the TD size set to zero.
4da6e6f2 3004 */
c840d6ce
MN
3005static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3006 int trb_buff_len, unsigned int td_total_len,
124c3937 3007 struct urb *urb, bool more_trbs_coming)
4da6e6f2 3008{
c840d6ce
MN
3009 u32 maxp, total_packet_count;
3010
0cbd4b34
CY
3011 /* MTK xHCI is mostly 0.97 but contains some features from 1.0 */
3012 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
c840d6ce
MN
3013 return ((td_total_len - transferred) >> 10);
3014
48df4a6f 3015 /* One TRB with a zero-length data packet. */
124c3937 3016 if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
c840d6ce 3017 trb_buff_len == td_total_len)
48df4a6f
SS
3018 return 0;
3019
0cbd4b34
CY
3020 /* for MTK xHCI, TD size doesn't include this TRB */
3021 if (xhci->quirks & XHCI_MTK_HOST)
3022 trb_buff_len = 0;
3023
734d3ddd 3024 maxp = usb_endpoint_maxp(&urb->ep->desc);
0cbd4b34
CY
3025 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3026
c840d6ce
MN
3027 /* Queueing functions don't count the current TRB into transferred */
3028 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
4da6e6f2
SS
3029}
3030
f9c589e1 3031
474ed23a 3032static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
f9c589e1 3033 u32 *trb_buff_len, struct xhci_segment *seg)
474ed23a 3034{
f9c589e1 3035 struct device *dev = xhci_to_hcd(xhci)->self.controller;
474ed23a
MN
3036 unsigned int unalign;
3037 unsigned int max_pkt;
f9c589e1 3038 u32 new_buff_len;
474ed23a 3039
734d3ddd 3040 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
474ed23a
MN
3041 unalign = (enqd_len + *trb_buff_len) % max_pkt;
3042
3043 /* we got lucky, last normal TRB data on segment is packet aligned */
3044 if (unalign == 0)
3045 return 0;
3046
f9c589e1
MN
3047 xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3048 unalign, *trb_buff_len);
3049
474ed23a
MN
3050 /* is the last nornal TRB alignable by splitting it */
3051 if (*trb_buff_len > unalign) {
3052 *trb_buff_len -= unalign;
f9c589e1 3053 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
474ed23a
MN
3054 return 0;
3055 }
f9c589e1
MN
3056
3057 /*
3058 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3059 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3060 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3061 */
3062 new_buff_len = max_pkt - (enqd_len % max_pkt);
3063
3064 if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3065 new_buff_len = (urb->transfer_buffer_length - enqd_len);
3066
3067 /* create a max max_pkt sized bounce buffer pointed to by last trb */
3068 if (usb_urb_dir_out(urb)) {
3069 sg_pcopy_to_buffer(urb->sg, urb->num_mapped_sgs,
3070 seg->bounce_buf, new_buff_len, enqd_len);
3071 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3072 max_pkt, DMA_TO_DEVICE);
3073 } else {
3074 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3075 max_pkt, DMA_FROM_DEVICE);
3076 }
3077
3078 if (dma_mapping_error(dev, seg->bounce_dma)) {
3079 /* try without aligning. Some host controllers survive */
3080 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3081 return 0;
3082 }
3083 *trb_buff_len = new_buff_len;
3084 seg->bounce_len = new_buff_len;
3085 seg->bounce_offs = enqd_len;
3086
3087 xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3088
474ed23a
MN
3089 return 1;
3090}
3091
d2510342
AI
3092/* This is very similar to what ehci-q.c qtd_fill() does */
3093int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
3094 struct urb *urb, int slot_id, unsigned int ep_index)
3095{
5a5a0b1a 3096 struct xhci_ring *ring;
8e51adcc 3097 struct urb_priv *urb_priv;
8a96c052 3098 struct xhci_td *td;
d2510342
AI
3099 struct xhci_generic_trb *start_trb;
3100 struct scatterlist *sg = NULL;
5a83f04a
MN
3101 bool more_trbs_coming = true;
3102 bool need_zero_pkt = false;
86065c27
MN
3103 bool first_trb = true;
3104 unsigned int num_trbs;
d2510342 3105 unsigned int start_cycle, num_sgs = 0;
86065c27 3106 unsigned int enqd_len, block_len, trb_buff_len, full_len;
f9c589e1 3107 int sent_len, ret;
d2510342 3108 u32 field, length_field, remainder;
f9c589e1 3109 u64 addr, send_addr;
8a96c052 3110
5a5a0b1a
MN
3111 ring = xhci_urb_to_transfer_ring(xhci, urb);
3112 if (!ring)
e9df17eb
SS
3113 return -EINVAL;
3114
86065c27 3115 full_len = urb->transfer_buffer_length;
d2510342
AI
3116 /* If we have scatter/gather list, we use it. */
3117 if (urb->num_sgs) {
3118 num_sgs = urb->num_mapped_sgs;
3119 sg = urb->sg;
86065c27
MN
3120 addr = (u64) sg_dma_address(sg);
3121 block_len = sg_dma_len(sg);
d2510342 3122 num_trbs = count_sg_trbs_needed(urb);
86065c27 3123 } else {
d2510342 3124 num_trbs = count_trbs_needed(urb);
86065c27
MN
3125 addr = (u64) urb->transfer_dma;
3126 block_len = full_len;
3127 }
4758dcd1 3128 ret = prepare_transfer(xhci, xhci->devs[slot_id],
e9df17eb 3129 ep_index, urb->stream_id,
3b72fca0 3130 num_trbs, urb, 0, mem_flags);
d2510342 3131 if (unlikely(ret < 0))
4758dcd1 3132 return ret;
8e51adcc
AX
3133
3134 urb_priv = urb->hcpriv;
4758dcd1
RA
3135
3136 /* Deal with URB_ZERO_PACKET - need one more td/trb */
5a83f04a
MN
3137 if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->length > 1)
3138 need_zero_pkt = true;
4758dcd1 3139
8e51adcc
AX
3140 td = urb_priv->td[0];
3141
8a96c052
SS
3142 /*
3143 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3144 * until we've finished creating all the other TRBs. The ring's cycle
3145 * state may change as we enqueue the other TRBs, so save it too.
3146 */
5a5a0b1a
MN
3147 start_trb = &ring->enqueue->generic;
3148 start_cycle = ring->cycle_state;
f9c589e1 3149 send_addr = addr;
8a96c052 3150
d2510342 3151 /* Queue the TRBs, even if they are zero-length */
0d2daade
AB
3152 for (enqd_len = 0; first_trb || enqd_len < full_len;
3153 enqd_len += trb_buff_len) {
d2510342 3154 field = TRB_TYPE(TRB_NORMAL);
af8b9e63 3155
86065c27
MN
3156 /* TRB buffer should not cross 64KB boundaries */
3157 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3158 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
8a96c052 3159
86065c27
MN
3160 if (enqd_len + trb_buff_len > full_len)
3161 trb_buff_len = full_len - enqd_len;
b10de142
SS
3162
3163 /* Don't change the cycle bit of the first TRB until later */
86065c27
MN
3164 if (first_trb) {
3165 first_trb = false;
50f7b52a 3166 if (start_cycle == 0)
d2510342 3167 field |= TRB_CYCLE;
50f7b52a 3168 } else
5a5a0b1a 3169 field |= ring->cycle_state;
b10de142
SS
3170
3171 /* Chain all the TRBs together; clear the chain bit in the last
3172 * TRB to indicate it's the last TRB in the chain.
3173 */
86065c27 3174 if (enqd_len + trb_buff_len < full_len) {
b10de142 3175 field |= TRB_CHAIN;
2d98ef40 3176 if (trb_is_link(ring->enqueue + 1)) {
474ed23a 3177 if (xhci_align_td(xhci, urb, enqd_len,
f9c589e1
MN
3178 &trb_buff_len,
3179 ring->enq_seg)) {
3180 send_addr = ring->enq_seg->bounce_dma;
3181 /* assuming TD won't span 2 segs */
3182 td->bounce_seg = ring->enq_seg;
3183 }
474ed23a 3184 }
f9c589e1
MN
3185 }
3186 if (enqd_len + trb_buff_len >= full_len) {
3187 field &= ~TRB_CHAIN;
4758dcd1 3188 field |= TRB_IOC;
124c3937 3189 more_trbs_coming = false;
5a83f04a 3190 td->last_trb = ring->enqueue;
b10de142 3191 }
af8b9e63
SS
3192
3193 /* Only set interrupt on short packet for IN endpoints */
3194 if (usb_urb_dir_in(urb))
3195 field |= TRB_ISP;
3196
4da6e6f2 3197 /* Set the TRB length, TD size, and interrupter fields. */
86065c27
MN
3198 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3199 full_len, urb, more_trbs_coming);
3200
f9dc68fe 3201 length_field = TRB_LEN(trb_buff_len) |
c840d6ce 3202 TRB_TD_SIZE(remainder) |
f9dc68fe 3203 TRB_INTR_TARGET(0);
4da6e6f2 3204
124c3937 3205 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
f9c589e1
MN
3206 lower_32_bits(send_addr),
3207 upper_32_bits(send_addr),
f9dc68fe 3208 length_field,
d2510342 3209 field);
b10de142 3210
b10de142 3211 addr += trb_buff_len;
f9c589e1 3212 sent_len = trb_buff_len;
d2510342 3213
f9c589e1 3214 while (sg && sent_len >= block_len) {
86065c27
MN
3215 /* New sg entry */
3216 --num_sgs;
f9c589e1 3217 sent_len -= block_len;
86065c27 3218 if (num_sgs != 0) {
d2510342 3219 sg = sg_next(sg);
86065c27
MN
3220 block_len = sg_dma_len(sg);
3221 addr = (u64) sg_dma_address(sg);
f9c589e1 3222 addr += sent_len;
d2510342
AI
3223 }
3224 }
f9c589e1
MN
3225 block_len -= sent_len;
3226 send_addr = addr;
d2510342 3227 }
b10de142 3228
5a83f04a
MN
3229 if (need_zero_pkt) {
3230 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3231 ep_index, urb->stream_id,
3232 1, urb, 1, mem_flags);
3233 urb_priv->td[1]->last_trb = ring->enqueue;
3234 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3235 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3236 }
3237
86065c27 3238 check_trb_math(urb, enqd_len);
e9df17eb 3239 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3240 start_cycle, start_trb);
b10de142
SS
3241 return 0;
3242}
3243
d0e96f5a 3244/* Caller must have locked xhci->lock */
23e3be11 3245int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
3246 struct urb *urb, int slot_id, unsigned int ep_index)
3247{
3248 struct xhci_ring *ep_ring;
3249 int num_trbs;
3250 int ret;
3251 struct usb_ctrlrequest *setup;
3252 struct xhci_generic_trb *start_trb;
3253 int start_cycle;
c840d6ce 3254 u32 field, length_field, remainder;
8e51adcc 3255 struct urb_priv *urb_priv;
d0e96f5a
SS
3256 struct xhci_td *td;
3257
e9df17eb
SS
3258 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3259 if (!ep_ring)
3260 return -EINVAL;
d0e96f5a
SS
3261
3262 /*
3263 * Need to copy setup packet into setup TRB, so we can't use the setup
3264 * DMA address.
3265 */
3266 if (!urb->setup_packet)
3267 return -EINVAL;
3268
d0e96f5a
SS
3269 /* 1 TRB for setup, 1 for status */
3270 num_trbs = 2;
3271 /*
3272 * Don't need to check if we need additional event data and normal TRBs,
3273 * since data in control transfers will never get bigger than 16MB
3274 * XXX: can we get a buffer that crosses 64KB boundaries?
3275 */
3276 if (urb->transfer_buffer_length > 0)
3277 num_trbs++;
e9df17eb
SS
3278 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3279 ep_index, urb->stream_id,
3b72fca0 3280 num_trbs, urb, 0, mem_flags);
d0e96f5a
SS
3281 if (ret < 0)
3282 return ret;
3283
8e51adcc
AX
3284 urb_priv = urb->hcpriv;
3285 td = urb_priv->td[0];
3286
d0e96f5a
SS
3287 /*
3288 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3289 * until we've finished creating all the other TRBs. The ring's cycle
3290 * state may change as we enqueue the other TRBs, so save it too.
3291 */
3292 start_trb = &ep_ring->enqueue->generic;
3293 start_cycle = ep_ring->cycle_state;
3294
3295 /* Queue setup TRB - see section 6.4.1.2.1 */
3296 /* FIXME better way to translate setup_packet into two u32 fields? */
3297 setup = (struct usb_ctrlrequest *) urb->setup_packet;
50f7b52a
AX
3298 field = 0;
3299 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3300 if (start_cycle == 0)
3301 field |= 0x1;
b83cdc8f 3302
dca77945 3303 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
0cbd4b34 3304 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
b83cdc8f
AX
3305 if (urb->transfer_buffer_length > 0) {
3306 if (setup->bRequestType & USB_DIR_IN)
3307 field |= TRB_TX_TYPE(TRB_DATA_IN);
3308 else
3309 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3310 }
3311 }
3312
3b72fca0 3313 queue_trb(xhci, ep_ring, true,
28ccd296
ME
3314 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3315 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3316 TRB_LEN(8) | TRB_INTR_TARGET(0),
3317 /* Immediate data in pointer */
3318 field);
d0e96f5a
SS
3319
3320 /* If there's data, queue data TRBs */
af8b9e63
SS
3321 /* Only set interrupt on short packet for IN endpoints */
3322 if (usb_urb_dir_in(urb))
3323 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3324 else
3325 field = TRB_TYPE(TRB_DATA);
3326
c840d6ce
MN
3327 remainder = xhci_td_remainder(xhci, 0,
3328 urb->transfer_buffer_length,
3329 urb->transfer_buffer_length,
3330 urb, 1);
3331
f9dc68fe 3332 length_field = TRB_LEN(urb->transfer_buffer_length) |
c840d6ce 3333 TRB_TD_SIZE(remainder) |
f9dc68fe 3334 TRB_INTR_TARGET(0);
c840d6ce 3335
d0e96f5a
SS
3336 if (urb->transfer_buffer_length > 0) {
3337 if (setup->bRequestType & USB_DIR_IN)
3338 field |= TRB_DIR_IN;
3b72fca0 3339 queue_trb(xhci, ep_ring, true,
d0e96f5a
SS
3340 lower_32_bits(urb->transfer_dma),
3341 upper_32_bits(urb->transfer_dma),
f9dc68fe 3342 length_field,
af8b9e63 3343 field | ep_ring->cycle_state);
d0e96f5a
SS
3344 }
3345
3346 /* Save the DMA address of the last TRB in the TD */
3347 td->last_trb = ep_ring->enqueue;
3348
3349 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3350 /* If the device sent data, the status stage is an OUT transfer */
3351 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3352 field = 0;
3353 else
3354 field = TRB_DIR_IN;
3b72fca0 3355 queue_trb(xhci, ep_ring, false,
d0e96f5a
SS
3356 0,
3357 0,
3358 TRB_INTR_TARGET(0),
3359 /* Event on completion */
3360 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3361
e9df17eb 3362 giveback_first_trb(xhci, slot_id, ep_index, 0,
e1eab2e0 3363 start_cycle, start_trb);
d0e96f5a
SS
3364 return 0;
3365}
3366
5cd43e33
SS
3367/*
3368 * The transfer burst count field of the isochronous TRB defines the number of
3369 * bursts that are required to move all packets in this TD. Only SuperSpeed
3370 * devices can burst up to bMaxBurst number of packets per service interval.
3371 * This field is zero based, meaning a value of zero in the field means one
3372 * burst. Basically, for everything but SuperSpeed devices, this field will be
3373 * zero. Only xHCI 1.0 host controllers support this field.
3374 */
3375static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
5cd43e33
SS
3376 struct urb *urb, unsigned int total_packet_count)
3377{
3378 unsigned int max_burst;
3379
09c352ed 3380 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
5cd43e33
SS
3381 return 0;
3382
3383 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3213b151 3384 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
5cd43e33
SS
3385}
3386
b61d378f
SS
3387/*
3388 * Returns the number of packets in the last "burst" of packets. This field is
3389 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3390 * the last burst packet count is equal to the total number of packets in the
3391 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3392 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3393 * contain 1 to (bMaxBurst + 1) packets.
3394 */
3395static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
b61d378f
SS
3396 struct urb *urb, unsigned int total_packet_count)
3397{
3398 unsigned int max_burst;
3399 unsigned int residue;
3400
3401 if (xhci->hci_version < 0x100)
3402 return 0;
3403
09c352ed 3404 if (urb->dev->speed >= USB_SPEED_SUPER) {
b61d378f
SS
3405 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3406 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3407 residue = total_packet_count % (max_burst + 1);
3408 /* If residue is zero, the last burst contains (max_burst + 1)
3409 * number of packets, but the TLBPC field is zero-based.
3410 */
3411 if (residue == 0)
3412 return max_burst;
3413 return residue - 1;
b61d378f 3414 }
09c352ed
MN
3415 if (total_packet_count == 0)
3416 return 0;
3417 return total_packet_count - 1;
b61d378f
SS
3418}
3419
79b8094f
LB
3420/*
3421 * Calculates Frame ID field of the isochronous TRB identifies the
3422 * target frame that the Interval associated with this Isochronous
3423 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3424 *
3425 * Returns actual frame id on success, negative value on error.
3426 */
3427static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3428 struct urb *urb, int index)
3429{
3430 int start_frame, ist, ret = 0;
3431 int start_frame_id, end_frame_id, current_frame_id;
3432
3433 if (urb->dev->speed == USB_SPEED_LOW ||
3434 urb->dev->speed == USB_SPEED_FULL)
3435 start_frame = urb->start_frame + index * urb->interval;
3436 else
3437 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3438
3439 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3440 *
3441 * If bit [3] of IST is cleared to '0', software can add a TRB no
3442 * later than IST[2:0] Microframes before that TRB is scheduled to
3443 * be executed.
3444 * If bit [3] of IST is set to '1', software can add a TRB no later
3445 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3446 */
3447 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3448 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3449 ist <<= 3;
3450
3451 /* Software shall not schedule an Isoch TD with a Frame ID value that
3452 * is less than the Start Frame ID or greater than the End Frame ID,
3453 * where:
3454 *
3455 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3456 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3457 *
3458 * Both the End Frame ID and Start Frame ID values are calculated
3459 * in microframes. When software determines the valid Frame ID value;
3460 * The End Frame ID value should be rounded down to the nearest Frame
3461 * boundary, and the Start Frame ID value should be rounded up to the
3462 * nearest Frame boundary.
3463 */
3464 current_frame_id = readl(&xhci->run_regs->microframe_index);
3465 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3466 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3467
3468 start_frame &= 0x7ff;
3469 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3470 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3471
3472 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3473 __func__, index, readl(&xhci->run_regs->microframe_index),
3474 start_frame_id, end_frame_id, start_frame);
3475
3476 if (start_frame_id < end_frame_id) {
3477 if (start_frame > end_frame_id ||
3478 start_frame < start_frame_id)
3479 ret = -EINVAL;
3480 } else if (start_frame_id > end_frame_id) {
3481 if ((start_frame > end_frame_id &&
3482 start_frame < start_frame_id))
3483 ret = -EINVAL;
3484 } else {
3485 ret = -EINVAL;
3486 }
3487
3488 if (index == 0) {
3489 if (ret == -EINVAL || start_frame == start_frame_id) {
3490 start_frame = start_frame_id + 1;
3491 if (urb->dev->speed == USB_SPEED_LOW ||
3492 urb->dev->speed == USB_SPEED_FULL)
3493 urb->start_frame = start_frame;
3494 else
3495 urb->start_frame = start_frame << 3;
3496 ret = 0;
3497 }
3498 }
3499
3500 if (ret) {
3501 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3502 start_frame, current_frame_id, index,
3503 start_frame_id, end_frame_id);
3504 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3505 return ret;
3506 }
3507
3508 return start_frame;
3509}
3510
04e51901
AX
3511/* This is for isoc transfer */
3512static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3513 struct urb *urb, int slot_id, unsigned int ep_index)
3514{
3515 struct xhci_ring *ep_ring;
3516 struct urb_priv *urb_priv;
3517 struct xhci_td *td;
3518 int num_tds, trbs_per_td;
3519 struct xhci_generic_trb *start_trb;
3520 bool first_trb;
3521 int start_cycle;
3522 u32 field, length_field;
3523 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3524 u64 start_addr, addr;
3525 int i, j;
47cbf692 3526 bool more_trbs_coming;
79b8094f 3527 struct xhci_virt_ep *xep;
09c352ed 3528 int frame_id;
04e51901 3529
79b8094f 3530 xep = &xhci->devs[slot_id]->eps[ep_index];
04e51901
AX
3531 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3532
3533 num_tds = urb->number_of_packets;
3534 if (num_tds < 1) {
3535 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3536 return -EINVAL;
3537 }
04e51901
AX
3538 start_addr = (u64) urb->transfer_dma;
3539 start_trb = &ep_ring->enqueue->generic;
3540 start_cycle = ep_ring->cycle_state;
3541
522989a2 3542 urb_priv = urb->hcpriv;
09c352ed 3543 /* Queue the TRBs for each TD, even if they are zero-length */
04e51901 3544 for (i = 0; i < num_tds; i++) {
09c352ed
MN
3545 unsigned int total_pkt_count, max_pkt;
3546 unsigned int burst_count, last_burst_pkt_count;
3547 u32 sia_frame_id;
04e51901 3548
4da6e6f2 3549 first_trb = true;
04e51901
AX
3550 running_total = 0;
3551 addr = start_addr + urb->iso_frame_desc[i].offset;
3552 td_len = urb->iso_frame_desc[i].length;
3553 td_remain_len = td_len;
734d3ddd 3554 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
09c352ed
MN
3555 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
3556
48df4a6f 3557 /* A zero-length transfer still involves at least one packet. */
09c352ed
MN
3558 if (total_pkt_count == 0)
3559 total_pkt_count++;
3560 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
3561 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
3562 urb, total_pkt_count);
04e51901 3563
d2510342 3564 trbs_per_td = count_isoc_trbs_needed(urb, i);
04e51901
AX
3565
3566 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3b72fca0 3567 urb->stream_id, trbs_per_td, urb, i, mem_flags);
522989a2
SS
3568 if (ret < 0) {
3569 if (i == 0)
3570 return ret;
3571 goto cleanup;
3572 }
04e51901 3573 td = urb_priv->td[i];
09c352ed
MN
3574
3575 /* use SIA as default, if frame id is used overwrite it */
3576 sia_frame_id = TRB_SIA;
3577 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3578 HCC_CFC(xhci->hcc_params)) {
3579 frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
3580 if (frame_id >= 0)
3581 sia_frame_id = TRB_FRAME_ID(frame_id);
3582 }
3583 /*
3584 * Set isoc specific data for the first TRB in a TD.
3585 * Prevent HW from getting the TRBs by keeping the cycle state
3586 * inverted in the first TDs isoc TRB.
3587 */
2f6d3b65 3588 field = TRB_TYPE(TRB_ISOC) |
09c352ed
MN
3589 TRB_TLBPC(last_burst_pkt_count) |
3590 sia_frame_id |
3591 (i ? ep_ring->cycle_state : !start_cycle);
3592
2f6d3b65
MN
3593 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
3594 if (!xep->use_extended_tbc)
3595 field |= TRB_TBC(burst_count);
3596
09c352ed 3597 /* fill the rest of the TRB fields, and remaining normal TRBs */
04e51901
AX
3598 for (j = 0; j < trbs_per_td; j++) {
3599 u32 remainder = 0;
09c352ed
MN
3600
3601 /* only first TRB is isoc, overwrite otherwise */
3602 if (!first_trb)
3603 field = TRB_TYPE(TRB_NORMAL) |
3604 ep_ring->cycle_state;
04e51901 3605
af8b9e63
SS
3606 /* Only set interrupt on short packet for IN EPs */
3607 if (usb_urb_dir_in(urb))
3608 field |= TRB_ISP;
3609
09c352ed 3610 /* Set the chain bit for all except the last TRB */
04e51901 3611 if (j < trbs_per_td - 1) {
47cbf692 3612 more_trbs_coming = true;
09c352ed 3613 field |= TRB_CHAIN;
04e51901 3614 } else {
09c352ed 3615 more_trbs_coming = false;
04e51901
AX
3616 td->last_trb = ep_ring->enqueue;
3617 field |= TRB_IOC;
09c352ed
MN
3618 /* set BEI, except for the last TD */
3619 if (xhci->hci_version >= 0x100 &&
3620 !(xhci->quirks & XHCI_AVOID_BEI) &&
3621 i < num_tds - 1)
3622 field |= TRB_BEI;
04e51901 3623 }
04e51901 3624 /* Calculate TRB length */
d2510342 3625 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
04e51901
AX
3626 if (trb_buff_len > td_remain_len)
3627 trb_buff_len = td_remain_len;
3628
4da6e6f2 3629 /* Set the TRB length, TD size, & interrupter fields. */
c840d6ce
MN
3630 remainder = xhci_td_remainder(xhci, running_total,
3631 trb_buff_len, td_len,
124c3937 3632 urb, more_trbs_coming);
c840d6ce 3633
04e51901 3634 length_field = TRB_LEN(trb_buff_len) |
04e51901 3635 TRB_INTR_TARGET(0);
4da6e6f2 3636
2f6d3b65
MN
3637 /* xhci 1.1 with ETE uses TD Size field for TBC */
3638 if (first_trb && xep->use_extended_tbc)
3639 length_field |= TRB_TD_SIZE_TBC(burst_count);
3640 else
3641 length_field |= TRB_TD_SIZE(remainder);
3642 first_trb = false;
3643
3b72fca0 3644 queue_trb(xhci, ep_ring, more_trbs_coming,
04e51901
AX
3645 lower_32_bits(addr),
3646 upper_32_bits(addr),
3647 length_field,
af8b9e63 3648 field);
04e51901
AX
3649 running_total += trb_buff_len;
3650
3651 addr += trb_buff_len;
3652 td_remain_len -= trb_buff_len;
3653 }
3654
3655 /* Check TD length */
3656 if (running_total != td_len) {
3657 xhci_err(xhci, "ISOC TD length unmatch\n");
cf840551
AX
3658 ret = -EINVAL;
3659 goto cleanup;
04e51901
AX
3660 }
3661 }
3662
79b8094f
LB
3663 /* store the next frame id */
3664 if (HCC_CFC(xhci->hcc_params))
3665 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3666
c41136b0
AX
3667 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3668 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3669 usb_amd_quirk_pll_disable();
3670 }
3671 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3672
e1eab2e0
AX
3673 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3674 start_cycle, start_trb);
04e51901 3675 return 0;
522989a2
SS
3676cleanup:
3677 /* Clean up a partially enqueued isoc transfer. */
3678
3679 for (i--; i >= 0; i--)
585df1d9 3680 list_del_init(&urb_priv->td[i]->td_list);
522989a2
SS
3681
3682 /* Use the first TD as a temporary variable to turn the TDs we've queued
3683 * into No-ops with a software-owned cycle bit. That way the hardware
3684 * won't accidentally start executing bogus TDs when we partially
3685 * overwrite them. td->first_trb and td->start_seg are already set.
3686 */
3687 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3688 /* Every TRB except the first & last will have its cycle bit flipped. */
3689 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3690
3691 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3692 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3693 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3694 ep_ring->cycle_state = start_cycle;
b008df60 3695 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
522989a2
SS
3696 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3697 return ret;
04e51901
AX
3698}
3699
3700/*
3701 * Check transfer ring to guarantee there is enough room for the urb.
3702 * Update ISO URB start_frame and interval.
79b8094f
LB
3703 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
3704 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
3705 * Contiguous Frame ID is not supported by HC.
04e51901
AX
3706 */
3707int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3708 struct urb *urb, int slot_id, unsigned int ep_index)
3709{
3710 struct xhci_virt_device *xdev;
3711 struct xhci_ring *ep_ring;
3712 struct xhci_ep_ctx *ep_ctx;
3713 int start_frame;
04e51901
AX
3714 int num_tds, num_trbs, i;
3715 int ret;
79b8094f
LB
3716 struct xhci_virt_ep *xep;
3717 int ist;
04e51901
AX
3718
3719 xdev = xhci->devs[slot_id];
79b8094f 3720 xep = &xhci->devs[slot_id]->eps[ep_index];
04e51901
AX
3721 ep_ring = xdev->eps[ep_index].ring;
3722 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3723
3724 num_trbs = 0;
3725 num_tds = urb->number_of_packets;
3726 for (i = 0; i < num_tds; i++)
d2510342 3727 num_trbs += count_isoc_trbs_needed(urb, i);
04e51901
AX
3728
3729 /* Check the ring to guarantee there is enough room for the whole urb.
3730 * Do not insert any td of the urb to the ring if the check failed.
3731 */
5071e6b2 3732 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3b72fca0 3733 num_trbs, mem_flags);
04e51901
AX
3734 if (ret)
3735 return ret;
3736
79b8094f
LB
3737 /*
3738 * Check interval value. This should be done before we start to
3739 * calculate the start frame value.
3740 */
78140156 3741 check_interval(xhci, urb, ep_ctx);
79b8094f
LB
3742
3743 /* Calculate the start frame and put it in urb->start_frame. */
42df7215 3744 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
5071e6b2 3745 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_RUNNING) {
42df7215
LB
3746 urb->start_frame = xep->next_frame_id;
3747 goto skip_start_over;
3748 }
79b8094f
LB
3749 }
3750
3751 start_frame = readl(&xhci->run_regs->microframe_index);
3752 start_frame &= 0x3fff;
3753 /*
3754 * Round up to the next frame and consider the time before trb really
3755 * gets scheduled by hardare.
3756 */
3757 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3758 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3759 ist <<= 3;
3760 start_frame += ist + XHCI_CFC_DELAY;
3761 start_frame = roundup(start_frame, 8);
3762
3763 /*
3764 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
3765 * is greate than 8 microframes.
3766 */
3767 if (urb->dev->speed == USB_SPEED_LOW ||
3768 urb->dev->speed == USB_SPEED_FULL) {
3769 start_frame = roundup(start_frame, urb->interval << 3);
3770 urb->start_frame = start_frame >> 3;
3771 } else {
3772 start_frame = roundup(start_frame, urb->interval);
3773 urb->start_frame = start_frame;
3774 }
3775
3776skip_start_over:
b008df60
AX
3777 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3778
3fc8206d 3779 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
04e51901
AX
3780}
3781
d0e96f5a
SS
3782/**** Command Ring Operations ****/
3783
913a8a34
SS
3784/* Generic function for queueing a command TRB on the command ring.
3785 * Check to make sure there's room on the command ring for one command TRB.
3786 * Also check that there's room reserved for commands that must not fail.
3787 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3788 * then only check for the number of reserved spots.
3789 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3790 * because the command event handler may want to resubmit a failed command.
3791 */
ddba5cd0
MN
3792static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3793 u32 field1, u32 field2,
3794 u32 field3, u32 field4, bool command_must_succeed)
7f84eef0 3795{
913a8a34 3796 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
d1dc908a 3797 int ret;
ad6b1d91 3798
98d74f9c
MN
3799 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
3800 (xhci->xhc_state & XHCI_STATE_HALTED)) {
ad6b1d91 3801 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
c9aa1a2d 3802 return -ESHUTDOWN;
ad6b1d91 3803 }
d1dc908a 3804
913a8a34
SS
3805 if (!command_must_succeed)
3806 reserved_trbs++;
3807
d1dc908a 3808 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3b72fca0 3809 reserved_trbs, GFP_ATOMIC);
d1dc908a
SS
3810 if (ret < 0) {
3811 xhci_err(xhci, "ERR: No room for command on command ring\n");
913a8a34
SS
3812 if (command_must_succeed)
3813 xhci_err(xhci, "ERR: Reserved TRB counting for "
3814 "unfailable commands failed.\n");
d1dc908a 3815 return ret;
7f84eef0 3816 }
c9aa1a2d
MN
3817
3818 cmd->command_trb = xhci->cmd_ring->enqueue;
3819 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
ddba5cd0 3820
c311e391
MN
3821 /* if there are no other commands queued we start the timeout timer */
3822 if (xhci->cmd_list.next == &cmd->cmd_list &&
cb4d5ce5 3823 !delayed_work_pending(&xhci->cmd_timer)) {
c311e391 3824 xhci->current_cmd = cmd;
cb4d5ce5 3825 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
c311e391
MN
3826 }
3827
3b72fca0
AX
3828 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3829 field4 | xhci->cmd_ring->cycle_state);
7f84eef0
SS
3830 return 0;
3831}
3832
3ffbba95 3833/* Queue a slot enable or disable request on the command ring */
ddba5cd0
MN
3834int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
3835 u32 trb_type, u32 slot_id)
3ffbba95 3836{
ddba5cd0 3837 return queue_command(xhci, cmd, 0, 0, 0,
913a8a34 3838 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3ffbba95
SS
3839}
3840
3841/* Queue an address device command TRB */
ddba5cd0
MN
3842int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3843 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
3ffbba95 3844{
ddba5cd0 3845 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 3846 upper_32_bits(in_ctx_ptr), 0,
48fc7dbd
DW
3847 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
3848 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
2a8f82c4
SS
3849}
3850
ddba5cd0 3851int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
0238634d
SS
3852 u32 field1, u32 field2, u32 field3, u32 field4)
3853{
ddba5cd0 3854 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
0238634d
SS
3855}
3856
2a8f82c4 3857/* Queue a reset device command TRB */
ddba5cd0
MN
3858int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3859 u32 slot_id)
2a8f82c4 3860{
ddba5cd0 3861 return queue_command(xhci, cmd, 0, 0, 0,
2a8f82c4 3862 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
913a8a34 3863 false);
3ffbba95 3864}
f94e0186
SS
3865
3866/* Queue a configure endpoint command TRB */
ddba5cd0
MN
3867int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
3868 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
913a8a34 3869 u32 slot_id, bool command_must_succeed)
f94e0186 3870{
ddba5cd0 3871 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 3872 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
3873 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3874 command_must_succeed);
f94e0186 3875}
ae636747 3876
f2217e8e 3877/* Queue an evaluate context command TRB */
ddba5cd0
MN
3878int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
3879 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
f2217e8e 3880{
ddba5cd0 3881 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
f2217e8e 3882 upper_32_bits(in_ctx_ptr), 0,
913a8a34 3883 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4b266541 3884 command_must_succeed);
f2217e8e
SS
3885}
3886
be88fe4f
AX
3887/*
3888 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3889 * activity on an endpoint that is about to be suspended.
3890 */
ddba5cd0
MN
3891int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
3892 int slot_id, unsigned int ep_index, int suspend)
ae636747
SS
3893{
3894 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3895 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3896 u32 type = TRB_TYPE(TRB_STOP_RING);
be88fe4f 3897 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
ae636747 3898
ddba5cd0 3899 return queue_command(xhci, cmd, 0, 0, 0,
be88fe4f 3900 trb_slot_id | trb_ep_index | type | trb_suspend, false);
ae636747
SS
3901}
3902
d3a43e66
HG
3903/* Set Transfer Ring Dequeue Pointer command */
3904void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
3905 unsigned int slot_id, unsigned int ep_index,
3906 unsigned int stream_id,
3907 struct xhci_dequeue_state *deq_state)
ae636747
SS
3908{
3909 dma_addr_t addr;
3910 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3911 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
e9df17eb 3912 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
95241dbd 3913 u32 trb_sct = 0;
ae636747 3914 u32 type = TRB_TYPE(TRB_SET_DEQ);
bf161e85 3915 struct xhci_virt_ep *ep;
1e3452e3
HG
3916 struct xhci_command *cmd;
3917 int ret;
ae636747 3918
d3a43e66
HG
3919 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
3920 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
3921 deq_state->new_deq_seg,
3922 (unsigned long long)deq_state->new_deq_seg->dma,
3923 deq_state->new_deq_ptr,
3924 (unsigned long long)xhci_trb_virt_to_dma(
3925 deq_state->new_deq_seg, deq_state->new_deq_ptr),
3926 deq_state->new_cycle_state);
3927
3928 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
3929 deq_state->new_deq_ptr);
c92bcfa7 3930 if (addr == 0) {
ae636747 3931 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
700e2052 3932 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
d3a43e66
HG
3933 deq_state->new_deq_seg, deq_state->new_deq_ptr);
3934 return;
c92bcfa7 3935 }
bf161e85
SS
3936 ep = &xhci->devs[slot_id]->eps[ep_index];
3937 if ((ep->ep_state & SET_DEQ_PENDING)) {
3938 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3939 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
d3a43e66 3940 return;
bf161e85 3941 }
1e3452e3
HG
3942
3943 /* This function gets called from contexts where it cannot sleep */
3944 cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
3945 if (!cmd) {
3946 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n");
d3a43e66 3947 return;
1e3452e3
HG
3948 }
3949
d3a43e66
HG
3950 ep->queued_deq_seg = deq_state->new_deq_seg;
3951 ep->queued_deq_ptr = deq_state->new_deq_ptr;
95241dbd
HG
3952 if (stream_id)
3953 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
1e3452e3 3954 ret = queue_command(xhci, cmd,
d3a43e66
HG
3955 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
3956 upper_32_bits(addr), trb_stream_id,
3957 trb_slot_id | trb_ep_index | type, false);
1e3452e3
HG
3958 if (ret < 0) {
3959 xhci_free_command(xhci, cmd);
d3a43e66 3960 return;
1e3452e3
HG
3961 }
3962
d3a43e66
HG
3963 /* Stop the TD queueing code from ringing the doorbell until
3964 * this command completes. The HC won't set the dequeue pointer
3965 * if the ring is running, and ringing the doorbell starts the
3966 * ring running.
3967 */
3968 ep->ep_state |= SET_DEQ_PENDING;
ae636747 3969}
a1587d97 3970
ddba5cd0
MN
3971int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
3972 int slot_id, unsigned int ep_index)
a1587d97
SS
3973{
3974 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3975 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3976 u32 type = TRB_TYPE(TRB_RESET_EP);
3977
ddba5cd0
MN
3978 return queue_command(xhci, cmd, 0, 0, 0,
3979 trb_slot_id | trb_ep_index | type, false);
a1587d97 3980}