Merge branch 'for-linus' of git://git.linaro.org/people/rmk/linux-arm
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / usb / dwc3 / dwc3-omap.c
CommitLineData
72246da4
FB
1/**
2 * dwc3-omap.c - OMAP Specific Glue layer
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
a72e658b 39#include <linux/module.h>
72246da4
FB
40#include <linux/kernel.h>
41#include <linux/slab.h>
42#include <linux/interrupt.h>
43#include <linux/spinlock.h>
44#include <linux/platform_device.h>
9962444f 45#include <linux/platform_data/dwc3-omap.h>
72246da4
FB
46#include <linux/dma-mapping.h>
47#include <linux/ioport.h>
48#include <linux/io.h>
45b3cd4a 49#include <linux/of.h>
72246da4 50
5ddcee27 51#include "core.h"
72246da4
FB
52#include "io.h"
53
54/*
55 * All these registers belong to OMAP's Wrapper around the
56 * DesignWare USB3 Core.
57 */
58
59#define USBOTGSS_REVISION 0x0000
60#define USBOTGSS_SYSCONFIG 0x0010
61#define USBOTGSS_IRQ_EOI 0x0020
62#define USBOTGSS_IRQSTATUS_RAW_0 0x0024
63#define USBOTGSS_IRQSTATUS_0 0x0028
64#define USBOTGSS_IRQENABLE_SET_0 0x002c
65#define USBOTGSS_IRQENABLE_CLR_0 0x0030
66#define USBOTGSS_IRQSTATUS_RAW_1 0x0034
67#define USBOTGSS_IRQSTATUS_1 0x0038
68#define USBOTGSS_IRQENABLE_SET_1 0x003c
69#define USBOTGSS_IRQENABLE_CLR_1 0x0040
70#define USBOTGSS_UTMI_OTG_CTRL 0x0080
71#define USBOTGSS_UTMI_OTG_STATUS 0x0084
72#define USBOTGSS_MMRAM_OFFSET 0x0100
73#define USBOTGSS_FLADJ 0x0104
74#define USBOTGSS_DEBUG_CFG 0x0108
75#define USBOTGSS_DEBUG_DATA 0x010c
76
77/* SYSCONFIG REGISTER */
78#define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
79#define USBOTGSS_SYSCONFIG_STANDBYMODE(x) ((x) << 4)
4b5faa7a
FB
80
81#define USBOTGSS_STANDBYMODE_FORCE_STANDBY 0
82#define USBOTGSS_STANDBYMODE_NO_STANDBY 1
83#define USBOTGSS_STANDBYMODE_SMART_STANDBY 2
84#define USBOTGSS_STANDBYMODE_SMART_WAKEUP 3
85
86#define USBOTGSS_STANDBYMODE_MASK (0x03 << 4)
87
72246da4
FB
88#define USBOTGSS_SYSCONFIG_IDLEMODE(x) ((x) << 2)
89
4b5faa7a
FB
90#define USBOTGSS_IDLEMODE_FORCE_IDLE 0
91#define USBOTGSS_IDLEMODE_NO_IDLE 1
92#define USBOTGSS_IDLEMODE_SMART_IDLE 2
93#define USBOTGSS_IDLEMODE_SMART_WAKEUP 3
94
95#define USBOTGSS_IDLEMODE_MASK (0x03 << 2)
96
72246da4
FB
97/* IRQ_EOI REGISTER */
98#define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
99
100/* IRQS0 BITS */
101#define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
102
103/* IRQ1 BITS */
104#define USBOTGSS_IRQ1_DMADISABLECLR (1 << 17)
105#define USBOTGSS_IRQ1_OEVT (1 << 16)
106#define USBOTGSS_IRQ1_DRVVBUS_RISE (1 << 13)
107#define USBOTGSS_IRQ1_CHRGVBUS_RISE (1 << 12)
108#define USBOTGSS_IRQ1_DISCHRGVBUS_RISE (1 << 11)
109#define USBOTGSS_IRQ1_IDPULLUP_RISE (1 << 8)
110#define USBOTGSS_IRQ1_DRVVBUS_FALL (1 << 5)
111#define USBOTGSS_IRQ1_CHRGVBUS_FALL (1 << 4)
112#define USBOTGSS_IRQ1_DISCHRGVBUS_FALL (1 << 3)
113#define USBOTGSS_IRQ1_IDPULLUP_FALL (1 << 0)
114
115/* UTMI_OTG_CTRL REGISTER */
116#define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS (1 << 5)
117#define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS (1 << 4)
118#define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS (1 << 3)
119#define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP (1 << 0)
120
121/* UTMI_OTG_STATUS REGISTER */
122#define USBOTGSS_UTMI_OTG_STATUS_SW_MODE (1 << 31)
123#define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT (1 << 9)
124#define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
125#define USBOTGSS_UTMI_OTG_STATUS_IDDIG (1 << 4)
126#define USBOTGSS_UTMI_OTG_STATUS_SESSEND (1 << 3)
127#define USBOTGSS_UTMI_OTG_STATUS_SESSVALID (1 << 2)
128#define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID (1 << 1)
129
130struct dwc3_omap {
131 /* device lock */
132 spinlock_t lock;
133
134 struct platform_device *dwc3;
135 struct device *dev;
136
137 int irq;
138 void __iomem *base;
139
140 void *context;
141 u32 resource_size;
142
143 u32 dma_status:1;
144};
145
72246da4
FB
146static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
147{
148 struct dwc3_omap *omap = _omap;
149 u32 reg;
72246da4
FB
150
151 spin_lock(&omap->lock);
152
153 reg = dwc3_readl(omap->base, USBOTGSS_IRQSTATUS_1);
72246da4
FB
154
155 if (reg & USBOTGSS_IRQ1_DMADISABLECLR) {
ccba3bca 156 dev_dbg(omap->dev, "DMA Disable was Cleared\n");
72246da4
FB
157 omap->dma_status = false;
158 }
159
160 if (reg & USBOTGSS_IRQ1_OEVT)
ccba3bca 161 dev_dbg(omap->dev, "OTG Event\n");
72246da4 162
42077b0a 163 if (reg & USBOTGSS_IRQ1_DRVVBUS_RISE)
ccba3bca 164 dev_dbg(omap->dev, "DRVVBUS Rise\n");
72246da4 165
42077b0a 166 if (reg & USBOTGSS_IRQ1_CHRGVBUS_RISE)
ccba3bca 167 dev_dbg(omap->dev, "CHRGVBUS Rise\n");
72246da4 168
42077b0a 169 if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_RISE)
ccba3bca 170 dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
72246da4 171
42077b0a 172 if (reg & USBOTGSS_IRQ1_IDPULLUP_RISE)
ccba3bca 173 dev_dbg(omap->dev, "IDPULLUP Rise\n");
72246da4 174
42077b0a 175 if (reg & USBOTGSS_IRQ1_DRVVBUS_FALL)
ccba3bca 176 dev_dbg(omap->dev, "DRVVBUS Fall\n");
72246da4 177
42077b0a 178 if (reg & USBOTGSS_IRQ1_CHRGVBUS_FALL)
ccba3bca 179 dev_dbg(omap->dev, "CHRGVBUS Fall\n");
72246da4 180
42077b0a 181 if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_FALL)
ccba3bca 182 dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
72246da4 183
42077b0a 184 if (reg & USBOTGSS_IRQ1_IDPULLUP_FALL)
ccba3bca 185 dev_dbg(omap->dev, "IDPULLUP Fall\n");
72246da4 186
42077b0a
FB
187 dwc3_writel(omap->base, USBOTGSS_IRQSTATUS_1, reg);
188
189 reg = dwc3_readl(omap->base, USBOTGSS_IRQSTATUS_0);
190 dwc3_writel(omap->base, USBOTGSS_IRQSTATUS_0, reg);
72246da4
FB
191
192 spin_unlock(&omap->lock);
193
194 return IRQ_HANDLED;
195}
196
197static int __devinit dwc3_omap_probe(struct platform_device *pdev)
198{
9962444f 199 struct dwc3_omap_data *pdata = pdev->dev.platform_data;
45b3cd4a
FB
200 struct device_node *node = pdev->dev.of_node;
201
72246da4
FB
202 struct platform_device *dwc3;
203 struct dwc3_omap *omap;
204 struct resource *res;
802ca850 205 struct device *dev = &pdev->dev;
72246da4 206
5ddcee27 207 int devid;
45b3cd4a 208 int size;
72246da4
FB
209 int ret = -ENOMEM;
210 int irq;
211
45b3cd4a 212 const u32 *utmi_mode;
72246da4
FB
213 u32 reg;
214
215 void __iomem *base;
216 void *context;
217
802ca850 218 omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
72246da4 219 if (!omap) {
802ca850
CP
220 dev_err(dev, "not enough memory\n");
221 return -ENOMEM;
72246da4
FB
222 }
223
224 platform_set_drvdata(pdev, omap);
225
226 irq = platform_get_irq(pdev, 1);
227 if (irq < 0) {
802ca850
CP
228 dev_err(dev, "missing IRQ resource\n");
229 return -EINVAL;
72246da4
FB
230 }
231
232 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
233 if (!res) {
802ca850
CP
234 dev_err(dev, "missing memory base resource\n");
235 return -EINVAL;
72246da4
FB
236 }
237
802ca850 238 base = devm_ioremap_nocache(dev, res->start, resource_size(res));
72246da4 239 if (!base) {
802ca850
CP
240 dev_err(dev, "ioremap failed\n");
241 return -ENOMEM;
72246da4
FB
242 }
243
5ddcee27
FB
244 devid = dwc3_get_device_id();
245 if (devid < 0)
802ca850 246 return -ENODEV;
5ddcee27
FB
247
248 dwc3 = platform_device_alloc("dwc3", devid);
72246da4 249 if (!dwc3) {
802ca850
CP
250 dev_err(dev, "couldn't allocate dwc3 device\n");
251 goto err1;
72246da4
FB
252 }
253
802ca850 254 context = devm_kzalloc(dev, resource_size(res), GFP_KERNEL);
72246da4 255 if (!context) {
802ca850
CP
256 dev_err(dev, "couldn't allocate dwc3 context memory\n");
257 goto err2;
72246da4
FB
258 }
259
260 spin_lock_init(&omap->lock);
802ca850 261 dma_set_coherent_mask(&dwc3->dev, dev->coherent_dma_mask);
72246da4 262
802ca850
CP
263 dwc3->dev.parent = dev;
264 dwc3->dev.dma_mask = dev->dma_mask;
265 dwc3->dev.dma_parms = dev->dma_parms;
72246da4
FB
266 omap->resource_size = resource_size(res);
267 omap->context = context;
802ca850 268 omap->dev = dev;
72246da4
FB
269 omap->irq = irq;
270 omap->base = base;
271 omap->dwc3 = dwc3;
272
9962444f
FB
273 reg = dwc3_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
274
45b3cd4a
FB
275 utmi_mode = of_get_property(node, "utmi-mode", &size);
276 if (utmi_mode && size == sizeof(*utmi_mode)) {
277 reg |= *utmi_mode;
9962444f 278 } else {
45b3cd4a 279 if (!pdata) {
802ca850 280 dev_dbg(dev, "missing platform data\n");
45b3cd4a
FB
281 } else {
282 switch (pdata->utmi_mode) {
283 case DWC3_OMAP_UTMI_MODE_SW:
284 reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
285 break;
286 case DWC3_OMAP_UTMI_MODE_HW:
287 reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
288 break;
289 default:
802ca850 290 dev_dbg(dev, "UNKNOWN utmi mode %d\n",
45b3cd4a
FB
291 pdata->utmi_mode);
292 }
9962444f
FB
293 }
294 }
295
296 dwc3_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, reg);
297
72246da4
FB
298 /* check the DMA Status */
299 reg = dwc3_readl(omap->base, USBOTGSS_SYSCONFIG);
300 omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
301
4b5faa7a
FB
302 /* Set No-Idle and No-Standby */
303 reg &= ~(USBOTGSS_STANDBYMODE_MASK
304 | USBOTGSS_IDLEMODE_MASK);
305
306 reg |= (USBOTGSS_SYSCONFIG_STANDBYMODE(USBOTGSS_STANDBYMODE_NO_STANDBY)
307 | USBOTGSS_SYSCONFIG_IDLEMODE(USBOTGSS_IDLEMODE_NO_IDLE));
308
309 dwc3_writel(omap->base, USBOTGSS_SYSCONFIG, reg);
310
802ca850 311 ret = devm_request_irq(dev, omap->irq, dwc3_omap_interrupt, 0,
dd17a6b2 312 "dwc3-omap", omap);
72246da4 313 if (ret) {
802ca850 314 dev_err(dev, "failed to request IRQ #%d --> %d\n",
72246da4 315 omap->irq, ret);
802ca850 316 goto err2;
72246da4
FB
317 }
318
319 /* enable all IRQs */
df01c61e
FB
320 reg = USBOTGSS_IRQO_COREIRQ_ST;
321 dwc3_writel(omap->base, USBOTGSS_IRQENABLE_SET_0, reg);
72246da4 322
324e5481 323 reg = (USBOTGSS_IRQ1_OEVT |
72246da4
FB
324 USBOTGSS_IRQ1_DRVVBUS_RISE |
325 USBOTGSS_IRQ1_CHRGVBUS_RISE |
326 USBOTGSS_IRQ1_DISCHRGVBUS_RISE |
327 USBOTGSS_IRQ1_IDPULLUP_RISE |
328 USBOTGSS_IRQ1_DRVVBUS_FALL |
329 USBOTGSS_IRQ1_CHRGVBUS_FALL |
330 USBOTGSS_IRQ1_DISCHRGVBUS_FALL |
331 USBOTGSS_IRQ1_IDPULLUP_FALL);
332
333 dwc3_writel(omap->base, USBOTGSS_IRQENABLE_SET_1, reg);
334
335 ret = platform_device_add_resources(dwc3, pdev->resource,
336 pdev->num_resources);
337 if (ret) {
802ca850
CP
338 dev_err(dev, "couldn't add resources to dwc3 device\n");
339 goto err2;
72246da4
FB
340 }
341
342 ret = platform_device_add(dwc3);
343 if (ret) {
802ca850
CP
344 dev_err(dev, "failed to register dwc3 device\n");
345 goto err2;
72246da4
FB
346 }
347
348 return 0;
349
72246da4 350err2:
802ca850 351 platform_device_put(dwc3);
72246da4
FB
352
353err1:
802ca850 354 dwc3_put_device_id(devid);
72246da4 355
72246da4
FB
356 return ret;
357}
358
359static int __devexit dwc3_omap_remove(struct platform_device *pdev)
360{
361 struct dwc3_omap *omap = platform_get_drvdata(pdev);
362
363 platform_device_unregister(omap->dwc3);
364
5ddcee27 365 dwc3_put_device_id(omap->dwc3->id);
72246da4
FB
366
367 return 0;
368}
369
370static const struct of_device_id of_dwc3_matach[] = {
371 {
372 "ti,dwc3",
373 },
374 { },
375};
376MODULE_DEVICE_TABLE(of, of_dwc3_matach);
377
378static struct platform_driver dwc3_omap_driver = {
379 .probe = dwc3_omap_probe,
380 .remove = __devexit_p(dwc3_omap_remove),
381 .driver = {
382 .name = "omap-dwc3",
72246da4
FB
383 .of_match_table = of_dwc3_matach,
384 },
385};
386
cc27c96c
AL
387module_platform_driver(dwc3_omap_driver);
388
7ae4fc4d 389MODULE_ALIAS("platform:omap-dwc3");
72246da4
FB
390MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
391MODULE_LICENSE("Dual BSD/GPL");
392MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");