spi/bfin_spi: convert queue run state to true/false
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / spi / spi_bfin5xx.c
CommitLineData
a5f6abd4 1/*
26fdc1f0 2 * Blackfin On-Chip SPI Driver
a5f6abd4 3 *
131b17d4 4 * Copyright 2004-2007 Analog Devices Inc.
a5f6abd4 5 *
26fdc1f0 6 * Enter bugs at http://blackfin.uclinux.org/
a5f6abd4 7 *
26fdc1f0 8 * Licensed under the GPL-2 or later.
a5f6abd4
WB
9 */
10
11#include <linux/init.h>
12#include <linux/module.h>
131b17d4 13#include <linux/delay.h>
a5f6abd4 14#include <linux/device.h>
5a0e3ad6 15#include <linux/slab.h>
131b17d4 16#include <linux/io.h>
a5f6abd4 17#include <linux/ioport.h>
131b17d4 18#include <linux/irq.h>
a5f6abd4
WB
19#include <linux/errno.h>
20#include <linux/interrupt.h>
21#include <linux/platform_device.h>
22#include <linux/dma-mapping.h>
23#include <linux/spi/spi.h>
24#include <linux/workqueue.h>
a5f6abd4 25
a5f6abd4 26#include <asm/dma.h>
131b17d4 27#include <asm/portmux.h>
a5f6abd4 28#include <asm/bfin5xx_spi.h>
8cf5858c
VM
29#include <asm/cacheflush.h>
30
a32c691d
BW
31#define DRV_NAME "bfin-spi"
32#define DRV_AUTHOR "Bryan Wu, Luke Yang"
138f97cd 33#define DRV_DESC "Blackfin on-chip SPI Controller Driver"
a32c691d
BW
34#define DRV_VERSION "1.0"
35
36MODULE_AUTHOR(DRV_AUTHOR);
37MODULE_DESCRIPTION(DRV_DESC);
a5f6abd4
WB
38MODULE_LICENSE("GPL");
39
bb90eb00
BW
40#define START_STATE ((void *)0)
41#define RUNNING_STATE ((void *)1)
42#define DONE_STATE ((void *)2)
43#define ERROR_STATE ((void *)-1)
a5f6abd4
WB
44
45struct driver_data {
46 /* Driver model hookup */
47 struct platform_device *pdev;
48
49 /* SPI framework hookup */
50 struct spi_master *master;
51
bb90eb00 52 /* Regs base of SPI controller */
f452126c 53 void __iomem *regs_base;
bb90eb00 54
003d9226
BW
55 /* Pin request list */
56 u16 *pin_req;
57
a5f6abd4
WB
58 /* BFIN hookup */
59 struct bfin5xx_spi_master *master_info;
60
61 /* Driver message queue */
62 struct workqueue_struct *workqueue;
63 struct work_struct pump_messages;
64 spinlock_t lock;
65 struct list_head queue;
66 int busy;
f4f50c3f 67 bool running;
a5f6abd4
WB
68
69 /* Message Transfer pump */
70 struct tasklet_struct pump_transfers;
71
72 /* Current message transfer state info */
73 struct spi_message *cur_msg;
74 struct spi_transfer *cur_transfer;
75 struct chip_data *cur_chip;
76 size_t len_in_bytes;
77 size_t len;
78 void *tx;
79 void *tx_end;
80 void *rx;
81 void *rx_end;
bb90eb00
BW
82
83 /* DMA stuffs */
84 int dma_channel;
a5f6abd4 85 int dma_mapped;
bb90eb00 86 int dma_requested;
a5f6abd4
WB
87 dma_addr_t rx_dma;
88 dma_addr_t tx_dma;
bb90eb00 89
f6a6d966
YL
90 int irq_requested;
91 int spi_irq;
92
a5f6abd4
WB
93 size_t rx_map_len;
94 size_t tx_map_len;
95 u8 n_bytes;
fad91c89 96 int cs_change;
a5f6abd4
WB
97 void (*write) (struct driver_data *);
98 void (*read) (struct driver_data *);
99 void (*duplex) (struct driver_data *);
100};
101
102struct chip_data {
103 u16 ctl_reg;
104 u16 baud;
105 u16 flag;
106
107 u8 chip_select_num;
108 u8 n_bytes;
88b40369 109 u8 width; /* 0 or 1 */
a5f6abd4
WB
110 u8 enable_dma;
111 u8 bits_per_word; /* 8 or 16 */
62310e51 112 u16 cs_chg_udelay; /* Some devices require > 255usec delay */
42c78b2b 113 u32 cs_gpio;
93b61bdd 114 u16 idle_tx_val;
f6a6d966 115 u8 pio_interrupt; /* use spi data irq */
a5f6abd4
WB
116 void (*write) (struct driver_data *);
117 void (*read) (struct driver_data *);
118 void (*duplex) (struct driver_data *);
119};
120
bb90eb00
BW
121#define DEFINE_SPI_REG(reg, off) \
122static inline u16 read_##reg(struct driver_data *drv_data) \
123 { return bfin_read16(drv_data->regs_base + off); } \
124static inline void write_##reg(struct driver_data *drv_data, u16 v) \
125 { bfin_write16(drv_data->regs_base + off, v); }
126
127DEFINE_SPI_REG(CTRL, 0x00)
128DEFINE_SPI_REG(FLAG, 0x04)
129DEFINE_SPI_REG(STAT, 0x08)
130DEFINE_SPI_REG(TDBR, 0x0C)
131DEFINE_SPI_REG(RDBR, 0x10)
132DEFINE_SPI_REG(BAUD, 0x14)
133DEFINE_SPI_REG(SHAW, 0x18)
134
88b40369 135static void bfin_spi_enable(struct driver_data *drv_data)
a5f6abd4
WB
136{
137 u16 cr;
138
bb90eb00
BW
139 cr = read_CTRL(drv_data);
140 write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
a5f6abd4
WB
141}
142
88b40369 143static void bfin_spi_disable(struct driver_data *drv_data)
a5f6abd4
WB
144{
145 u16 cr;
146
bb90eb00
BW
147 cr = read_CTRL(drv_data);
148 write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
a5f6abd4
WB
149}
150
151/* Caculate the SPI_BAUD register value based on input HZ */
152static u16 hz_to_spi_baud(u32 speed_hz)
153{
154 u_long sclk = get_sclk();
155 u16 spi_baud = (sclk / (2 * speed_hz));
156
157 if ((sclk % (2 * speed_hz)) > 0)
158 spi_baud++;
159
7513e006
MH
160 if (spi_baud < MIN_SPI_BAUD_VAL)
161 spi_baud = MIN_SPI_BAUD_VAL;
162
a5f6abd4
WB
163 return spi_baud;
164}
165
138f97cd 166static int bfin_spi_flush(struct driver_data *drv_data)
a5f6abd4
WB
167{
168 unsigned long limit = loops_per_jiffy << 1;
169
170 /* wait for stop and clear stat */
b4bd2aba 171 while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && --limit)
d8c05008 172 cpu_relax();
a5f6abd4 173
bb90eb00 174 write_STAT(drv_data, BIT_STAT_CLR);
a5f6abd4
WB
175
176 return limit;
177}
178
fad91c89 179/* Chip select operation functions for cs_change flag */
138f97cd 180static void bfin_spi_cs_active(struct driver_data *drv_data, struct chip_data *chip)
fad91c89 181{
42c78b2b
MH
182 if (likely(chip->chip_select_num)) {
183 u16 flag = read_FLAG(drv_data);
fad91c89 184
8221610e 185 flag &= ~chip->flag;
fad91c89 186
42c78b2b
MH
187 write_FLAG(drv_data, flag);
188 } else {
189 gpio_set_value(chip->cs_gpio, 0);
190 }
fad91c89
BW
191}
192
138f97cd 193static void bfin_spi_cs_deactive(struct driver_data *drv_data, struct chip_data *chip)
fad91c89 194{
42c78b2b
MH
195 if (likely(chip->chip_select_num)) {
196 u16 flag = read_FLAG(drv_data);
fad91c89 197
8221610e 198 flag |= chip->flag;
fad91c89 199
42c78b2b
MH
200 write_FLAG(drv_data, flag);
201 } else {
202 gpio_set_value(chip->cs_gpio, 1);
203 }
62310e51
BW
204
205 /* Move delay here for consistency */
206 if (chip->cs_chg_udelay)
207 udelay(chip->cs_chg_udelay);
fad91c89
BW
208}
209
8221610e
BS
210/* enable or disable the pin muxed by GPIO and SPI CS to work as SPI CS */
211static inline void bfin_spi_cs_enable(struct driver_data *drv_data, struct chip_data *chip)
212{
213 u16 flag = read_FLAG(drv_data);
214
215 flag |= (chip->flag >> 8);
216
217 write_FLAG(drv_data, flag);
218}
219
220static inline void bfin_spi_cs_disable(struct driver_data *drv_data, struct chip_data *chip)
221{
222 u16 flag = read_FLAG(drv_data);
223
224 flag &= ~(chip->flag >> 8);
225
226 write_FLAG(drv_data, flag);
227}
228
a5f6abd4 229/* stop controller and re-config current chip*/
138f97cd 230static void bfin_spi_restore_state(struct driver_data *drv_data)
a5f6abd4
WB
231{
232 struct chip_data *chip = drv_data->cur_chip;
12e17c42 233
a5f6abd4 234 /* Clear status and disable clock */
bb90eb00 235 write_STAT(drv_data, BIT_STAT_CLR);
a5f6abd4 236 bfin_spi_disable(drv_data);
88b40369 237 dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
a5f6abd4 238
5fec5b5a 239 /* Load the registers */
bb90eb00 240 write_CTRL(drv_data, chip->ctl_reg);
092e1fda 241 write_BAUD(drv_data, chip->baud);
cc487e73
SZ
242
243 bfin_spi_enable(drv_data);
138f97cd 244 bfin_spi_cs_active(drv_data, chip);
a5f6abd4
WB
245}
246
93b61bdd
WM
247/* used to kick off transfer in rx mode and read unwanted RX data */
248static inline void bfin_spi_dummy_read(struct driver_data *drv_data)
a5f6abd4 249{
93b61bdd 250 (void) read_RDBR(drv_data);
a5f6abd4
WB
251}
252
138f97cd 253static void bfin_spi_u8_writer(struct driver_data *drv_data)
a5f6abd4 254{
93b61bdd
WM
255 /* clear RXS (we check for RXS inside the loop) */
256 bfin_spi_dummy_read(drv_data);
cc487e73 257
a5f6abd4 258 while (drv_data->tx < drv_data->tx_end) {
93b61bdd
WM
259 write_TDBR(drv_data, (*(u8 *) (drv_data->tx++)));
260 /* wait until transfer finished.
261 checking SPIF or TXS may not guarantee transfer completion */
262 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 263 cpu_relax();
93b61bdd
WM
264 /* discard RX data and clear RXS */
265 bfin_spi_dummy_read(drv_data);
a5f6abd4 266 }
a5f6abd4
WB
267}
268
138f97cd 269static void bfin_spi_u8_reader(struct driver_data *drv_data)
a5f6abd4 270{
93b61bdd 271 u16 tx_val = drv_data->cur_chip->idle_tx_val;
a5f6abd4 272
93b61bdd 273 /* discard old RX data and clear RXS */
138f97cd 274 bfin_spi_dummy_read(drv_data);
cc487e73 275
93b61bdd
WM
276 while (drv_data->rx < drv_data->rx_end) {
277 write_TDBR(drv_data, tx_val);
bb90eb00 278 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 279 cpu_relax();
93b61bdd 280 *(u8 *) (drv_data->rx++) = read_RDBR(drv_data);
a5f6abd4 281 }
a5f6abd4
WB
282}
283
138f97cd 284static void bfin_spi_u8_duplex(struct driver_data *drv_data)
a5f6abd4 285{
93b61bdd
WM
286 /* discard old RX data and clear RXS */
287 bfin_spi_dummy_read(drv_data);
288
a5f6abd4 289 while (drv_data->rx < drv_data->rx_end) {
93b61bdd 290 write_TDBR(drv_data, (*(u8 *) (drv_data->tx++)));
bb90eb00 291 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 292 cpu_relax();
93b61bdd 293 *(u8 *) (drv_data->rx++) = read_RDBR(drv_data);
a5f6abd4
WB
294 }
295}
296
138f97cd 297static void bfin_spi_u16_writer(struct driver_data *drv_data)
a5f6abd4 298{
93b61bdd
WM
299 /* clear RXS (we check for RXS inside the loop) */
300 bfin_spi_dummy_read(drv_data);
88b40369 301
a5f6abd4 302 while (drv_data->tx < drv_data->tx_end) {
bb90eb00 303 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
a5f6abd4 304 drv_data->tx += 2;
93b61bdd
WM
305 /* wait until transfer finished.
306 checking SPIF or TXS may not guarantee transfer completion */
307 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
308 cpu_relax();
309 /* discard RX data and clear RXS */
310 bfin_spi_dummy_read(drv_data);
a5f6abd4 311 }
a5f6abd4
WB
312}
313
138f97cd 314static void bfin_spi_u16_reader(struct driver_data *drv_data)
a5f6abd4 315{
93b61bdd 316 u16 tx_val = drv_data->cur_chip->idle_tx_val;
cc487e73 317
93b61bdd 318 /* discard old RX data and clear RXS */
138f97cd 319 bfin_spi_dummy_read(drv_data);
a5f6abd4 320
93b61bdd
WM
321 while (drv_data->rx < drv_data->rx_end) {
322 write_TDBR(drv_data, tx_val);
bb90eb00 323 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 324 cpu_relax();
bb90eb00 325 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
a5f6abd4
WB
326 drv_data->rx += 2;
327 }
a5f6abd4
WB
328}
329
138f97cd 330static void bfin_spi_u16_duplex(struct driver_data *drv_data)
a5f6abd4 331{
93b61bdd
WM
332 /* discard old RX data and clear RXS */
333 bfin_spi_dummy_read(drv_data);
334
335 while (drv_data->rx < drv_data->rx_end) {
bb90eb00 336 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
93b61bdd 337 drv_data->tx += 2;
bb90eb00 338 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 339 cpu_relax();
bb90eb00 340 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
a5f6abd4 341 drv_data->rx += 2;
a5f6abd4
WB
342 }
343}
344
a5f6abd4 345/* test if ther is more transfer to be done */
138f97cd 346static void *bfin_spi_next_transfer(struct driver_data *drv_data)
a5f6abd4
WB
347{
348 struct spi_message *msg = drv_data->cur_msg;
349 struct spi_transfer *trans = drv_data->cur_transfer;
350
351 /* Move to next transfer */
352 if (trans->transfer_list.next != &msg->transfers) {
353 drv_data->cur_transfer =
354 list_entry(trans->transfer_list.next,
355 struct spi_transfer, transfer_list);
356 return RUNNING_STATE;
357 } else
358 return DONE_STATE;
359}
360
361/*
362 * caller already set message->status;
363 * dma and pio irqs are blocked give finished message back
364 */
138f97cd 365static void bfin_spi_giveback(struct driver_data *drv_data)
a5f6abd4 366{
fad91c89 367 struct chip_data *chip = drv_data->cur_chip;
a5f6abd4
WB
368 struct spi_transfer *last_transfer;
369 unsigned long flags;
370 struct spi_message *msg;
371
372 spin_lock_irqsave(&drv_data->lock, flags);
373 msg = drv_data->cur_msg;
374 drv_data->cur_msg = NULL;
375 drv_data->cur_transfer = NULL;
376 drv_data->cur_chip = NULL;
377 queue_work(drv_data->workqueue, &drv_data->pump_messages);
378 spin_unlock_irqrestore(&drv_data->lock, flags);
379
380 last_transfer = list_entry(msg->transfers.prev,
381 struct spi_transfer, transfer_list);
382
383 msg->state = NULL;
384
fad91c89 385 if (!drv_data->cs_change)
138f97cd 386 bfin_spi_cs_deactive(drv_data, chip);
fad91c89 387
b9b2a76a
YL
388 /* Not stop spi in autobuffer mode */
389 if (drv_data->tx_dma != 0xFFFF)
390 bfin_spi_disable(drv_data);
391
a5f6abd4
WB
392 if (msg->complete)
393 msg->complete(msg->context);
394}
395
f6a6d966
YL
396/* spi data irq handler */
397static irqreturn_t bfin_spi_pio_irq_handler(int irq, void *dev_id)
398{
399 struct driver_data *drv_data = dev_id;
400 struct chip_data *chip = drv_data->cur_chip;
401 struct spi_message *msg = drv_data->cur_msg;
402 int n_bytes = drv_data->n_bytes;
403
404 /* wait until transfer finished. */
405 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
406 cpu_relax();
407
408 if ((drv_data->tx && drv_data->tx >= drv_data->tx_end) ||
409 (drv_data->rx && drv_data->rx >= (drv_data->rx_end - n_bytes))) {
410 /* last read */
411 if (drv_data->rx) {
412 dev_dbg(&drv_data->pdev->dev, "last read\n");
413 if (n_bytes == 2)
414 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
415 else if (n_bytes == 1)
416 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
417 drv_data->rx += n_bytes;
418 }
419
420 msg->actual_length += drv_data->len_in_bytes;
421 if (drv_data->cs_change)
422 bfin_spi_cs_deactive(drv_data, chip);
423 /* Move to next transfer */
424 msg->state = bfin_spi_next_transfer(drv_data);
425
426 disable_irq(drv_data->spi_irq);
427
428 /* Schedule transfer tasklet */
429 tasklet_schedule(&drv_data->pump_transfers);
430 return IRQ_HANDLED;
431 }
432
433 if (drv_data->rx && drv_data->tx) {
434 /* duplex */
435 dev_dbg(&drv_data->pdev->dev, "duplex: write_TDBR\n");
436 if (drv_data->n_bytes == 2) {
437 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
438 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
439 } else if (drv_data->n_bytes == 1) {
440 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
441 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
442 }
443 } else if (drv_data->rx) {
444 /* read */
445 dev_dbg(&drv_data->pdev->dev, "read: write_TDBR\n");
446 if (drv_data->n_bytes == 2)
447 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
448 else if (drv_data->n_bytes == 1)
449 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
450 write_TDBR(drv_data, chip->idle_tx_val);
451 } else if (drv_data->tx) {
452 /* write */
453 dev_dbg(&drv_data->pdev->dev, "write: write_TDBR\n");
454 bfin_spi_dummy_read(drv_data);
455 if (drv_data->n_bytes == 2)
456 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
457 else if (drv_data->n_bytes == 1)
458 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
459 }
460
461 if (drv_data->tx)
462 drv_data->tx += n_bytes;
463 if (drv_data->rx)
464 drv_data->rx += n_bytes;
465
466 return IRQ_HANDLED;
467}
468
138f97cd 469static irqreturn_t bfin_spi_dma_irq_handler(int irq, void *dev_id)
a5f6abd4 470{
15aafa2f 471 struct driver_data *drv_data = dev_id;
fad91c89 472 struct chip_data *chip = drv_data->cur_chip;
bb90eb00 473 struct spi_message *msg = drv_data->cur_msg;
aaaf939c 474 unsigned long timeout;
d24bd1d0 475 unsigned short dmastat = get_dma_curr_irqstat(drv_data->dma_channel);
04b95d2f 476 u16 spistat = read_STAT(drv_data);
a5f6abd4 477
d24bd1d0
MF
478 dev_dbg(&drv_data->pdev->dev,
479 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
480 dmastat, spistat);
481
bb90eb00 482 clear_dma_irqstat(drv_data->dma_channel);
a5f6abd4
WB
483
484 /*
d6fe89b0
BW
485 * wait for the last transaction shifted out. HRM states:
486 * at this point there may still be data in the SPI DMA FIFO waiting
487 * to be transmitted ... software needs to poll TXS in the SPI_STAT
488 * register until it goes low for 2 successive reads
a5f6abd4
WB
489 */
490 if (drv_data->tx != NULL) {
bb90eb00
BW
491 while ((read_STAT(drv_data) & TXS) ||
492 (read_STAT(drv_data) & TXS))
d8c05008 493 cpu_relax();
a5f6abd4
WB
494 }
495
aaaf939c
MF
496 dev_dbg(&drv_data->pdev->dev,
497 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
498 dmastat, read_STAT(drv_data));
499
500 timeout = jiffies + HZ;
bb90eb00 501 while (!(read_STAT(drv_data) & SPIF))
aaaf939c
MF
502 if (!time_before(jiffies, timeout)) {
503 dev_warn(&drv_data->pdev->dev, "timeout waiting for SPIF");
504 break;
505 } else
506 cpu_relax();
a5f6abd4 507
40a2945b 508 if ((dmastat & DMA_ERR) && (spistat & RBSY)) {
04b95d2f
MF
509 msg->state = ERROR_STATE;
510 dev_err(&drv_data->pdev->dev, "dma receive: fifo/buffer overflow\n");
511 } else {
512 msg->actual_length += drv_data->len_in_bytes;
a5f6abd4 513
04b95d2f 514 if (drv_data->cs_change)
138f97cd 515 bfin_spi_cs_deactive(drv_data, chip);
fad91c89 516
04b95d2f 517 /* Move to next transfer */
138f97cd 518 msg->state = bfin_spi_next_transfer(drv_data);
04b95d2f 519 }
a5f6abd4
WB
520
521 /* Schedule transfer tasklet */
522 tasklet_schedule(&drv_data->pump_transfers);
523
524 /* free the irq handler before next transfer */
88b40369
BW
525 dev_dbg(&drv_data->pdev->dev,
526 "disable dma channel irq%d\n",
bb90eb00
BW
527 drv_data->dma_channel);
528 dma_disable_irq(drv_data->dma_channel);
a5f6abd4
WB
529
530 return IRQ_HANDLED;
531}
532
138f97cd 533static void bfin_spi_pump_transfers(unsigned long data)
a5f6abd4
WB
534{
535 struct driver_data *drv_data = (struct driver_data *)data;
536 struct spi_message *message = NULL;
537 struct spi_transfer *transfer = NULL;
538 struct spi_transfer *previous = NULL;
539 struct chip_data *chip = NULL;
88b40369
BW
540 u8 width;
541 u16 cr, dma_width, dma_config;
a5f6abd4 542 u32 tranf_success = 1;
8eeb12e5 543 u8 full_duplex = 0;
a5f6abd4
WB
544
545 /* Get current state information */
546 message = drv_data->cur_msg;
547 transfer = drv_data->cur_transfer;
548 chip = drv_data->cur_chip;
092e1fda 549
a5f6abd4
WB
550 /*
551 * if msg is error or done, report it back using complete() callback
552 */
553
554 /* Handle for abort */
555 if (message->state == ERROR_STATE) {
d24bd1d0 556 dev_dbg(&drv_data->pdev->dev, "transfer: we've hit an error\n");
a5f6abd4 557 message->status = -EIO;
138f97cd 558 bfin_spi_giveback(drv_data);
a5f6abd4
WB
559 return;
560 }
561
562 /* Handle end of message */
563 if (message->state == DONE_STATE) {
d24bd1d0 564 dev_dbg(&drv_data->pdev->dev, "transfer: all done!\n");
a5f6abd4 565 message->status = 0;
138f97cd 566 bfin_spi_giveback(drv_data);
a5f6abd4
WB
567 return;
568 }
569
570 /* Delay if requested at end of transfer */
571 if (message->state == RUNNING_STATE) {
d24bd1d0 572 dev_dbg(&drv_data->pdev->dev, "transfer: still running ...\n");
a5f6abd4
WB
573 previous = list_entry(transfer->transfer_list.prev,
574 struct spi_transfer, transfer_list);
575 if (previous->delay_usecs)
576 udelay(previous->delay_usecs);
577 }
578
ab09e040 579 /* Flush any existing transfers that may be sitting in the hardware */
138f97cd 580 if (bfin_spi_flush(drv_data) == 0) {
a5f6abd4
WB
581 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
582 message->status = -EIO;
138f97cd 583 bfin_spi_giveback(drv_data);
a5f6abd4
WB
584 return;
585 }
586
93b61bdd
WM
587 if (transfer->len == 0) {
588 /* Move to next transfer of this msg */
589 message->state = bfin_spi_next_transfer(drv_data);
590 /* Schedule next transfer tasklet */
591 tasklet_schedule(&drv_data->pump_transfers);
592 }
593
a5f6abd4
WB
594 if (transfer->tx_buf != NULL) {
595 drv_data->tx = (void *)transfer->tx_buf;
596 drv_data->tx_end = drv_data->tx + transfer->len;
88b40369
BW
597 dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
598 transfer->tx_buf, drv_data->tx_end);
a5f6abd4
WB
599 } else {
600 drv_data->tx = NULL;
601 }
602
603 if (transfer->rx_buf != NULL) {
8eeb12e5 604 full_duplex = transfer->tx_buf != NULL;
a5f6abd4
WB
605 drv_data->rx = transfer->rx_buf;
606 drv_data->rx_end = drv_data->rx + transfer->len;
88b40369
BW
607 dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
608 transfer->rx_buf, drv_data->rx_end);
a5f6abd4
WB
609 } else {
610 drv_data->rx = NULL;
611 }
612
613 drv_data->rx_dma = transfer->rx_dma;
614 drv_data->tx_dma = transfer->tx_dma;
615 drv_data->len_in_bytes = transfer->len;
fad91c89 616 drv_data->cs_change = transfer->cs_change;
a5f6abd4 617
092e1fda
BW
618 /* Bits per word setup */
619 switch (transfer->bits_per_word) {
620 case 8:
621 drv_data->n_bytes = 1;
622 width = CFG_SPI_WORDSIZE8;
201bbc6f
MF
623 drv_data->read = bfin_spi_u8_reader;
624 drv_data->write = bfin_spi_u8_writer;
625 drv_data->duplex = bfin_spi_u8_duplex;
092e1fda
BW
626 break;
627
628 case 16:
629 drv_data->n_bytes = 2;
630 width = CFG_SPI_WORDSIZE16;
201bbc6f
MF
631 drv_data->read = bfin_spi_u16_reader;
632 drv_data->write = bfin_spi_u16_writer;
633 drv_data->duplex = bfin_spi_u16_duplex;
092e1fda
BW
634 break;
635
636 default:
637 /* No change, the same as default setting */
f6a6d966 638 transfer->bits_per_word = chip->bits_per_word;
092e1fda
BW
639 drv_data->n_bytes = chip->n_bytes;
640 width = chip->width;
5cc0159a
MF
641 drv_data->write = chip->write;
642 drv_data->read = chip->read;
643 drv_data->duplex = chip->duplex;
092e1fda
BW
644 break;
645 }
646 cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
647 cr |= (width << 8);
648 write_CTRL(drv_data, cr);
649
a5f6abd4
WB
650 if (width == CFG_SPI_WORDSIZE16) {
651 drv_data->len = (transfer->len) >> 1;
652 } else {
653 drv_data->len = transfer->len;
654 }
4fb98efa 655 dev_dbg(&drv_data->pdev->dev,
5cc0159a
MF
656 "transfer: drv_data->write is %p, chip->write is %p\n",
657 drv_data->write, chip->write);
a5f6abd4 658
a5f6abd4
WB
659 message->state = RUNNING_STATE;
660 dma_config = 0;
661
092e1fda
BW
662 /* Speed setup (surely valid because already checked) */
663 if (transfer->speed_hz)
664 write_BAUD(drv_data, hz_to_spi_baud(transfer->speed_hz));
665 else
666 write_BAUD(drv_data, chip->baud);
667
bb90eb00
BW
668 write_STAT(drv_data, BIT_STAT_CLR);
669 cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
b9b2a76a 670 if (drv_data->cs_change)
138f97cd 671 bfin_spi_cs_active(drv_data, chip);
a5f6abd4 672
88b40369
BW
673 dev_dbg(&drv_data->pdev->dev,
674 "now pumping a transfer: width is %d, len is %d\n",
675 width, transfer->len);
a5f6abd4
WB
676
677 /*
8cf5858c
VM
678 * Try to map dma buffer and do a dma transfer. If successful use,
679 * different way to r/w according to the enable_dma settings and if
680 * we are not doing a full duplex transfer (since the hardware does
681 * not support full duplex DMA transfers).
a5f6abd4 682 */
8eeb12e5
VM
683 if (!full_duplex && drv_data->cur_chip->enable_dma
684 && drv_data->len > 6) {
a5f6abd4 685
11d6f599 686 unsigned long dma_start_addr, flags;
7aec3566 687
bb90eb00
BW
688 disable_dma(drv_data->dma_channel);
689 clear_dma_irqstat(drv_data->dma_channel);
a5f6abd4
WB
690
691 /* config dma channel */
88b40369 692 dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
7aec3566 693 set_dma_x_count(drv_data->dma_channel, drv_data->len);
a5f6abd4 694 if (width == CFG_SPI_WORDSIZE16) {
bb90eb00 695 set_dma_x_modify(drv_data->dma_channel, 2);
a5f6abd4
WB
696 dma_width = WDSIZE_16;
697 } else {
bb90eb00 698 set_dma_x_modify(drv_data->dma_channel, 1);
a5f6abd4
WB
699 dma_width = WDSIZE_8;
700 }
701
3f479a65 702 /* poll for SPI completion before start */
bb90eb00 703 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
d8c05008 704 cpu_relax();
3f479a65 705
a5f6abd4
WB
706 /* dirty hack for autobuffer DMA mode */
707 if (drv_data->tx_dma == 0xFFFF) {
88b40369
BW
708 dev_dbg(&drv_data->pdev->dev,
709 "doing autobuffer DMA out.\n");
a5f6abd4
WB
710
711 /* no irq in autobuffer mode */
712 dma_config =
713 (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
bb90eb00
BW
714 set_dma_config(drv_data->dma_channel, dma_config);
715 set_dma_start_addr(drv_data->dma_channel,
a32c691d 716 (unsigned long)drv_data->tx);
bb90eb00 717 enable_dma(drv_data->dma_channel);
a5f6abd4 718
07612e5f 719 /* start SPI transfer */
11d6f599 720 write_CTRL(drv_data, cr | BIT_CTL_TIMOD_DMA_TX);
07612e5f
SZ
721
722 /* just return here, there can only be one transfer
723 * in this mode
724 */
a5f6abd4 725 message->status = 0;
138f97cd 726 bfin_spi_giveback(drv_data);
a5f6abd4
WB
727 return;
728 }
729
730 /* In dma mode, rx or tx must be NULL in one transfer */
7aec3566 731 dma_config = (RESTART | dma_width | DI_EN);
a5f6abd4
WB
732 if (drv_data->rx != NULL) {
733 /* set transfer mode, and enable SPI */
d24bd1d0
MF
734 dev_dbg(&drv_data->pdev->dev, "doing DMA in to %p (size %zx)\n",
735 drv_data->rx, drv_data->len_in_bytes);
a5f6abd4 736
8cf5858c 737 /* invalidate caches, if needed */
67834fa9 738 if (bfin_addr_dcacheable((unsigned long) drv_data->rx))
8cf5858c
VM
739 invalidate_dcache_range((unsigned long) drv_data->rx,
740 (unsigned long) (drv_data->rx +
ace32865 741 drv_data->len_in_bytes));
8cf5858c 742
7aec3566
MF
743 dma_config |= WNR;
744 dma_start_addr = (unsigned long)drv_data->rx;
b31e27a6 745 cr |= BIT_CTL_TIMOD_DMA_RX | BIT_CTL_SENDOPT;
07612e5f 746
a5f6abd4 747 } else if (drv_data->tx != NULL) {
88b40369 748 dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
a5f6abd4 749
8cf5858c 750 /* flush caches, if needed */
67834fa9 751 if (bfin_addr_dcacheable((unsigned long) drv_data->tx))
8cf5858c
VM
752 flush_dcache_range((unsigned long) drv_data->tx,
753 (unsigned long) (drv_data->tx +
ace32865 754 drv_data->len_in_bytes));
8cf5858c 755
7aec3566 756 dma_start_addr = (unsigned long)drv_data->tx;
b31e27a6 757 cr |= BIT_CTL_TIMOD_DMA_TX;
7aec3566
MF
758
759 } else
760 BUG();
761
11d6f599
MF
762 /* oh man, here there be monsters ... and i dont mean the
763 * fluffy cute ones from pixar, i mean the kind that'll eat
764 * your data, kick your dog, and love it all. do *not* try
765 * and change these lines unless you (1) heavily test DMA
766 * with SPI flashes on a loaded system (e.g. ping floods),
767 * (2) know just how broken the DMA engine interaction with
768 * the SPI peripheral is, and (3) have someone else to blame
769 * when you screw it all up anyways.
770 */
7aec3566 771 set_dma_start_addr(drv_data->dma_channel, dma_start_addr);
11d6f599
MF
772 set_dma_config(drv_data->dma_channel, dma_config);
773 local_irq_save(flags);
a963ea83 774 SSYNC();
11d6f599 775 write_CTRL(drv_data, cr);
a963ea83 776 enable_dma(drv_data->dma_channel);
11d6f599
MF
777 dma_enable_irq(drv_data->dma_channel);
778 local_irq_restore(flags);
07612e5f 779
f6a6d966
YL
780 return;
781 }
a5f6abd4 782
f6a6d966
YL
783 if (chip->pio_interrupt) {
784 /* use write mode. spi irq should have been disabled */
785 cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
93b61bdd
WM
786 write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
787
f6a6d966
YL
788 /* discard old RX data and clear RXS */
789 bfin_spi_dummy_read(drv_data);
a5f6abd4 790
f6a6d966
YL
791 /* start transfer */
792 if (drv_data->tx == NULL)
793 write_TDBR(drv_data, chip->idle_tx_val);
794 else {
795 if (transfer->bits_per_word == 8)
796 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
797 else if (transfer->bits_per_word == 16)
798 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
799 drv_data->tx += drv_data->n_bytes;
800 }
a5f6abd4 801
f6a6d966
YL
802 /* once TDBR is empty, interrupt is triggered */
803 enable_irq(drv_data->spi_irq);
804 return;
805 }
a5f6abd4 806
f6a6d966
YL
807 /* IO mode */
808 dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
809
810 /* we always use SPI_WRITE mode. SPI_READ mode
811 seems to have problems with setting up the
812 output value in TDBR prior to the transfer. */
813 write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
814
815 if (full_duplex) {
816 /* full duplex mode */
817 BUG_ON((drv_data->tx_end - drv_data->tx) !=
818 (drv_data->rx_end - drv_data->rx));
819 dev_dbg(&drv_data->pdev->dev,
820 "IO duplex: cr is 0x%x\n", cr);
821
822 drv_data->duplex(drv_data);
823
824 if (drv_data->tx != drv_data->tx_end)
825 tranf_success = 0;
826 } else if (drv_data->tx != NULL) {
827 /* write only half duplex */
828 dev_dbg(&drv_data->pdev->dev,
829 "IO write: cr is 0x%x\n", cr);
830
831 drv_data->write(drv_data);
832
833 if (drv_data->tx != drv_data->tx_end)
834 tranf_success = 0;
835 } else if (drv_data->rx != NULL) {
836 /* read only half duplex */
837 dev_dbg(&drv_data->pdev->dev,
838 "IO read: cr is 0x%x\n", cr);
839
840 drv_data->read(drv_data);
841 if (drv_data->rx != drv_data->rx_end)
842 tranf_success = 0;
843 }
a5f6abd4 844
f6a6d966
YL
845 if (!tranf_success) {
846 dev_dbg(&drv_data->pdev->dev,
847 "IO write error!\n");
848 message->state = ERROR_STATE;
849 } else {
850 /* Update total byte transfered */
851 message->actual_length += drv_data->len_in_bytes;
852 /* Move to next transfer of this msg */
853 message->state = bfin_spi_next_transfer(drv_data);
854 if (drv_data->cs_change)
855 bfin_spi_cs_deactive(drv_data, chip);
a5f6abd4 856 }
f6a6d966
YL
857
858 /* Schedule next transfer tasklet */
859 tasklet_schedule(&drv_data->pump_transfers);
a5f6abd4
WB
860}
861
862/* pop a msg from queue and kick off real transfer */
138f97cd 863static void bfin_spi_pump_messages(struct work_struct *work)
a5f6abd4 864{
131b17d4 865 struct driver_data *drv_data;
a5f6abd4
WB
866 unsigned long flags;
867
131b17d4
BW
868 drv_data = container_of(work, struct driver_data, pump_messages);
869
a5f6abd4
WB
870 /* Lock queue and check for queue work */
871 spin_lock_irqsave(&drv_data->lock, flags);
f4f50c3f 872 if (list_empty(&drv_data->queue) || !drv_data->running) {
a5f6abd4
WB
873 /* pumper kicked off but no work to do */
874 drv_data->busy = 0;
875 spin_unlock_irqrestore(&drv_data->lock, flags);
876 return;
877 }
878
879 /* Make sure we are not already running a message */
880 if (drv_data->cur_msg) {
881 spin_unlock_irqrestore(&drv_data->lock, flags);
882 return;
883 }
884
885 /* Extract head of queue */
886 drv_data->cur_msg = list_entry(drv_data->queue.next,
887 struct spi_message, queue);
5fec5b5a
BW
888
889 /* Setup the SSP using the per chip configuration */
890 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
138f97cd 891 bfin_spi_restore_state(drv_data);
5fec5b5a 892
a5f6abd4
WB
893 list_del_init(&drv_data->cur_msg->queue);
894
895 /* Initial message state */
896 drv_data->cur_msg->state = START_STATE;
897 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
898 struct spi_transfer, transfer_list);
899
5fec5b5a
BW
900 dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
901 "state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
902 drv_data->cur_chip->baud, drv_data->cur_chip->flag,
903 drv_data->cur_chip->ctl_reg);
131b17d4
BW
904
905 dev_dbg(&drv_data->pdev->dev,
88b40369
BW
906 "the first transfer len is %d\n",
907 drv_data->cur_transfer->len);
a5f6abd4
WB
908
909 /* Mark as busy and launch transfers */
910 tasklet_schedule(&drv_data->pump_transfers);
911
912 drv_data->busy = 1;
913 spin_unlock_irqrestore(&drv_data->lock, flags);
914}
915
916/*
917 * got a msg to transfer, queue it in drv_data->queue.
918 * And kick off message pumper
919 */
138f97cd 920static int bfin_spi_transfer(struct spi_device *spi, struct spi_message *msg)
a5f6abd4
WB
921{
922 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
923 unsigned long flags;
924
925 spin_lock_irqsave(&drv_data->lock, flags);
926
f4f50c3f 927 if (!drv_data->running) {
a5f6abd4
WB
928 spin_unlock_irqrestore(&drv_data->lock, flags);
929 return -ESHUTDOWN;
930 }
931
932 msg->actual_length = 0;
933 msg->status = -EINPROGRESS;
934 msg->state = START_STATE;
935
88b40369 936 dev_dbg(&spi->dev, "adding an msg in transfer() \n");
a5f6abd4
WB
937 list_add_tail(&msg->queue, &drv_data->queue);
938
f4f50c3f 939 if (drv_data->running && !drv_data->busy)
a5f6abd4
WB
940 queue_work(drv_data->workqueue, &drv_data->pump_messages);
941
942 spin_unlock_irqrestore(&drv_data->lock, flags);
943
944 return 0;
945}
946
12e17c42
SZ
947#define MAX_SPI_SSEL 7
948
4160bde2 949static u16 ssel[][MAX_SPI_SSEL] = {
12e17c42
SZ
950 {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
951 P_SPI0_SSEL4, P_SPI0_SSEL5,
952 P_SPI0_SSEL6, P_SPI0_SSEL7},
953
954 {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
955 P_SPI1_SSEL4, P_SPI1_SSEL5,
956 P_SPI1_SSEL6, P_SPI1_SSEL7},
957
958 {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
959 P_SPI2_SSEL4, P_SPI2_SSEL5,
960 P_SPI2_SSEL6, P_SPI2_SSEL7},
961};
962
ab09e040 963/* setup for devices (may be called multiple times -- not just first setup) */
138f97cd 964static int bfin_spi_setup(struct spi_device *spi)
a5f6abd4 965{
ac01e97d
DM
966 struct bfin5xx_spi_chip *chip_info;
967 struct chip_data *chip = NULL;
a5f6abd4 968 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
ac01e97d 969 int ret = -EINVAL;
a5f6abd4 970
a5f6abd4 971 if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
ac01e97d 972 goto error;
a5f6abd4
WB
973
974 /* Only alloc (or use chip_info) on first setup */
ac01e97d 975 chip_info = NULL;
a5f6abd4
WB
976 chip = spi_get_ctldata(spi);
977 if (chip == NULL) {
ac01e97d
DM
978 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
979 if (!chip) {
980 dev_err(&spi->dev, "cannot allocate chip data\n");
981 ret = -ENOMEM;
982 goto error;
983 }
a5f6abd4
WB
984
985 chip->enable_dma = 0;
986 chip_info = spi->controller_data;
987 }
988
989 /* chip_info isn't always needed */
990 if (chip_info) {
2ed35516
MF
991 /* Make sure people stop trying to set fields via ctl_reg
992 * when they should actually be using common SPI framework.
993 * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
994 * Not sure if a user actually needs/uses any of these,
995 * but let's assume (for now) they do.
996 */
997 if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
998 dev_err(&spi->dev, "do not set bits in ctl_reg "
999 "that the SPI framework manages\n");
ac01e97d 1000 goto error;
2ed35516
MF
1001 }
1002
a5f6abd4
WB
1003 chip->enable_dma = chip_info->enable_dma != 0
1004 && drv_data->master_info->enable_dma;
1005 chip->ctl_reg = chip_info->ctl_reg;
1006 chip->bits_per_word = chip_info->bits_per_word;
a5f6abd4 1007 chip->cs_chg_udelay = chip_info->cs_chg_udelay;
42c78b2b 1008 chip->cs_gpio = chip_info->cs_gpio;
93b61bdd 1009 chip->idle_tx_val = chip_info->idle_tx_val;
f6a6d966 1010 chip->pio_interrupt = chip_info->pio_interrupt;
a5f6abd4
WB
1011 }
1012
1013 /* translate common spi framework into our register */
1014 if (spi->mode & SPI_CPOL)
1015 chip->ctl_reg |= CPOL;
1016 if (spi->mode & SPI_CPHA)
1017 chip->ctl_reg |= CPHA;
1018 if (spi->mode & SPI_LSB_FIRST)
1019 chip->ctl_reg |= LSBF;
1020 /* we dont support running in slave mode (yet?) */
1021 chip->ctl_reg |= MSTR;
1022
a5f6abd4
WB
1023 /*
1024 * Notice: for blackfin, the speed_hz is the value of register
1025 * SPI_BAUD, not the real baudrate
1026 */
1027 chip->baud = hz_to_spi_baud(spi->max_speed_hz);
8221610e 1028 chip->flag = (1 << (spi->chip_select)) << 8;
a5f6abd4
WB
1029 chip->chip_select_num = spi->chip_select;
1030
1031 switch (chip->bits_per_word) {
1032 case 8:
1033 chip->n_bytes = 1;
1034 chip->width = CFG_SPI_WORDSIZE8;
201bbc6f
MF
1035 chip->read = bfin_spi_u8_reader;
1036 chip->write = bfin_spi_u8_writer;
1037 chip->duplex = bfin_spi_u8_duplex;
a5f6abd4
WB
1038 break;
1039
1040 case 16:
1041 chip->n_bytes = 2;
1042 chip->width = CFG_SPI_WORDSIZE16;
201bbc6f
MF
1043 chip->read = bfin_spi_u16_reader;
1044 chip->write = bfin_spi_u16_writer;
1045 chip->duplex = bfin_spi_u16_duplex;
a5f6abd4
WB
1046 break;
1047
1048 default:
1049 dev_err(&spi->dev, "%d bits_per_word is not supported\n",
1050 chip->bits_per_word);
ac01e97d
DM
1051 goto error;
1052 }
1053
f6a6d966
YL
1054 if (chip->enable_dma && chip->pio_interrupt) {
1055 dev_err(&spi->dev, "enable_dma is set, "
1056 "do not set pio_interrupt\n");
1057 goto error;
1058 }
ac01e97d
DM
1059 /*
1060 * if any one SPI chip is registered and wants DMA, request the
1061 * DMA channel for it
1062 */
1063 if (chip->enable_dma && !drv_data->dma_requested) {
1064 /* register dma irq handler */
1065 ret = request_dma(drv_data->dma_channel, "BFIN_SPI_DMA");
1066 if (ret) {
1067 dev_err(&spi->dev,
1068 "Unable to request BlackFin SPI DMA channel\n");
1069 goto error;
1070 }
1071 drv_data->dma_requested = 1;
1072
1073 ret = set_dma_callback(drv_data->dma_channel,
1074 bfin_spi_dma_irq_handler, drv_data);
1075 if (ret) {
1076 dev_err(&spi->dev, "Unable to set dma callback\n");
1077 goto error;
1078 }
1079 dma_disable_irq(drv_data->dma_channel);
1080 }
1081
f6a6d966
YL
1082 if (chip->pio_interrupt && !drv_data->irq_requested) {
1083 ret = request_irq(drv_data->spi_irq, bfin_spi_pio_irq_handler,
1084 IRQF_DISABLED, "BFIN_SPI", drv_data);
1085 if (ret) {
1086 dev_err(&spi->dev, "Unable to register spi IRQ\n");
1087 goto error;
1088 }
1089 drv_data->irq_requested = 1;
1090 /* we use write mode, spi irq has to be disabled here */
1091 disable_irq(drv_data->spi_irq);
1092 }
1093
ac01e97d
DM
1094 if (chip->chip_select_num == 0) {
1095 ret = gpio_request(chip->cs_gpio, spi->modalias);
1096 if (ret) {
1097 dev_err(&spi->dev, "gpio_request() error\n");
1098 goto pin_error;
1099 }
1100 gpio_direction_output(chip->cs_gpio, 1);
a5f6abd4
WB
1101 }
1102
898eb71c 1103 dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
a5f6abd4 1104 spi->modalias, chip->width, chip->enable_dma);
88b40369 1105 dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
a5f6abd4
WB
1106 chip->ctl_reg, chip->flag);
1107
1108 spi_set_ctldata(spi, chip);
1109
12e17c42 1110 dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
ac01e97d
DM
1111 if (chip->chip_select_num > 0 &&
1112 chip->chip_select_num <= spi->master->num_chipselect) {
1113 ret = peripheral_request(ssel[spi->master->bus_num]
1114 [chip->chip_select_num-1], spi->modalias);
1115 if (ret) {
1116 dev_err(&spi->dev, "peripheral_request() error\n");
1117 goto pin_error;
1118 }
1119 }
12e17c42 1120
8221610e 1121 bfin_spi_cs_enable(drv_data, chip);
138f97cd 1122 bfin_spi_cs_deactive(drv_data, chip);
07612e5f 1123
a5f6abd4 1124 return 0;
ac01e97d
DM
1125
1126 pin_error:
1127 if (chip->chip_select_num == 0)
1128 gpio_free(chip->cs_gpio);
1129 else
1130 peripheral_free(ssel[spi->master->bus_num]
1131 [chip->chip_select_num - 1]);
1132 error:
1133 if (chip) {
1134 if (drv_data->dma_requested)
1135 free_dma(drv_data->dma_channel);
1136 drv_data->dma_requested = 0;
1137
1138 kfree(chip);
1139 /* prevent free 'chip' twice */
1140 spi_set_ctldata(spi, NULL);
1141 }
1142
1143 return ret;
a5f6abd4
WB
1144}
1145
1146/*
1147 * callback for spi framework.
1148 * clean driver specific data
1149 */
138f97cd 1150static void bfin_spi_cleanup(struct spi_device *spi)
a5f6abd4 1151{
27bb9e79 1152 struct chip_data *chip = spi_get_ctldata(spi);
8221610e 1153 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
a5f6abd4 1154
e7d02e3c
MF
1155 if (!chip)
1156 return;
1157
12e17c42 1158 if ((chip->chip_select_num > 0)
8221610e 1159 && (chip->chip_select_num <= spi->master->num_chipselect)) {
12e17c42
SZ
1160 peripheral_free(ssel[spi->master->bus_num]
1161 [chip->chip_select_num-1]);
8221610e
BS
1162 bfin_spi_cs_disable(drv_data, chip);
1163 }
12e17c42 1164
42c78b2b
MH
1165 if (chip->chip_select_num == 0)
1166 gpio_free(chip->cs_gpio);
1167
a5f6abd4 1168 kfree(chip);
ac01e97d
DM
1169 /* prevent free 'chip' twice */
1170 spi_set_ctldata(spi, NULL);
a5f6abd4
WB
1171}
1172
138f97cd 1173static inline int bfin_spi_init_queue(struct driver_data *drv_data)
a5f6abd4
WB
1174{
1175 INIT_LIST_HEAD(&drv_data->queue);
1176 spin_lock_init(&drv_data->lock);
1177
f4f50c3f 1178 drv_data->running = false;
a5f6abd4
WB
1179 drv_data->busy = 0;
1180
1181 /* init transfer tasklet */
1182 tasklet_init(&drv_data->pump_transfers,
138f97cd 1183 bfin_spi_pump_transfers, (unsigned long)drv_data);
a5f6abd4
WB
1184
1185 /* init messages workqueue */
138f97cd 1186 INIT_WORK(&drv_data->pump_messages, bfin_spi_pump_messages);
6c7377ab
KS
1187 drv_data->workqueue = create_singlethread_workqueue(
1188 dev_name(drv_data->master->dev.parent));
a5f6abd4
WB
1189 if (drv_data->workqueue == NULL)
1190 return -EBUSY;
1191
1192 return 0;
1193}
1194
138f97cd 1195static inline int bfin_spi_start_queue(struct driver_data *drv_data)
a5f6abd4
WB
1196{
1197 unsigned long flags;
1198
1199 spin_lock_irqsave(&drv_data->lock, flags);
1200
f4f50c3f 1201 if (drv_data->running || drv_data->busy) {
a5f6abd4
WB
1202 spin_unlock_irqrestore(&drv_data->lock, flags);
1203 return -EBUSY;
1204 }
1205
f4f50c3f 1206 drv_data->running = true;
a5f6abd4
WB
1207 drv_data->cur_msg = NULL;
1208 drv_data->cur_transfer = NULL;
1209 drv_data->cur_chip = NULL;
1210 spin_unlock_irqrestore(&drv_data->lock, flags);
1211
1212 queue_work(drv_data->workqueue, &drv_data->pump_messages);
1213
1214 return 0;
1215}
1216
138f97cd 1217static inline int bfin_spi_stop_queue(struct driver_data *drv_data)
a5f6abd4
WB
1218{
1219 unsigned long flags;
1220 unsigned limit = 500;
1221 int status = 0;
1222
1223 spin_lock_irqsave(&drv_data->lock, flags);
1224
1225 /*
1226 * This is a bit lame, but is optimized for the common execution path.
1227 * A wait_queue on the drv_data->busy could be used, but then the common
1228 * execution path (pump_messages) would be required to call wake_up or
1229 * friends on every SPI message. Do this instead
1230 */
f4f50c3f 1231 drv_data->running = false;
a5f6abd4
WB
1232 while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
1233 spin_unlock_irqrestore(&drv_data->lock, flags);
1234 msleep(10);
1235 spin_lock_irqsave(&drv_data->lock, flags);
1236 }
1237
1238 if (!list_empty(&drv_data->queue) || drv_data->busy)
1239 status = -EBUSY;
1240
1241 spin_unlock_irqrestore(&drv_data->lock, flags);
1242
1243 return status;
1244}
1245
138f97cd 1246static inline int bfin_spi_destroy_queue(struct driver_data *drv_data)
a5f6abd4
WB
1247{
1248 int status;
1249
138f97cd 1250 status = bfin_spi_stop_queue(drv_data);
a5f6abd4
WB
1251 if (status != 0)
1252 return status;
1253
1254 destroy_workqueue(drv_data->workqueue);
1255
1256 return 0;
1257}
1258
138f97cd 1259static int __init bfin_spi_probe(struct platform_device *pdev)
a5f6abd4
WB
1260{
1261 struct device *dev = &pdev->dev;
1262 struct bfin5xx_spi_master *platform_info;
1263 struct spi_master *master;
1264 struct driver_data *drv_data = 0;
a32c691d 1265 struct resource *res;
a5f6abd4
WB
1266 int status = 0;
1267
1268 platform_info = dev->platform_data;
1269
1270 /* Allocate master with space for drv_data */
1271 master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
1272 if (!master) {
1273 dev_err(&pdev->dev, "can not alloc spi_master\n");
1274 return -ENOMEM;
1275 }
131b17d4 1276
a5f6abd4
WB
1277 drv_data = spi_master_get_devdata(master);
1278 drv_data->master = master;
1279 drv_data->master_info = platform_info;
1280 drv_data->pdev = pdev;
003d9226 1281 drv_data->pin_req = platform_info->pin_req;
a5f6abd4 1282
e7db06b5
DB
1283 /* the spi->mode bits supported by this driver: */
1284 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
1285
a5f6abd4
WB
1286 master->bus_num = pdev->id;
1287 master->num_chipselect = platform_info->num_chipselect;
138f97cd
MF
1288 master->cleanup = bfin_spi_cleanup;
1289 master->setup = bfin_spi_setup;
1290 master->transfer = bfin_spi_transfer;
a5f6abd4 1291
a32c691d
BW
1292 /* Find and map our resources */
1293 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1294 if (res == NULL) {
1295 dev_err(dev, "Cannot get IORESOURCE_MEM\n");
1296 status = -ENOENT;
1297 goto out_error_get_res;
1298 }
1299
74947b89 1300 drv_data->regs_base = ioremap(res->start, resource_size(res));
f452126c 1301 if (drv_data->regs_base == NULL) {
a32c691d
BW
1302 dev_err(dev, "Cannot map IO\n");
1303 status = -ENXIO;
1304 goto out_error_ioremap;
1305 }
1306
f6a6d966
YL
1307 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1308 if (res == NULL) {
a32c691d
BW
1309 dev_err(dev, "No DMA channel specified\n");
1310 status = -ENOENT;
f6a6d966
YL
1311 goto out_error_free_io;
1312 }
1313 drv_data->dma_channel = res->start;
1314
1315 drv_data->spi_irq = platform_get_irq(pdev, 0);
1316 if (drv_data->spi_irq < 0) {
1317 dev_err(dev, "No spi pio irq specified\n");
1318 status = -ENOENT;
1319 goto out_error_free_io;
a32c691d
BW
1320 }
1321
a5f6abd4 1322 /* Initial and start queue */
138f97cd 1323 status = bfin_spi_init_queue(drv_data);
a5f6abd4 1324 if (status != 0) {
a32c691d 1325 dev_err(dev, "problem initializing queue\n");
a5f6abd4
WB
1326 goto out_error_queue_alloc;
1327 }
a32c691d 1328
138f97cd 1329 status = bfin_spi_start_queue(drv_data);
a5f6abd4 1330 if (status != 0) {
a32c691d 1331 dev_err(dev, "problem starting queue\n");
a5f6abd4
WB
1332 goto out_error_queue_alloc;
1333 }
1334
f9e522ca
VM
1335 status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
1336 if (status != 0) {
1337 dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
1338 goto out_error_queue_alloc;
1339 }
1340
bb8beecd
WM
1341 /* Reset SPI registers. If these registers were used by the boot loader,
1342 * the sky may fall on your head if you enable the dma controller.
1343 */
1344 write_CTRL(drv_data, BIT_CTL_CPHA | BIT_CTL_MASTER);
1345 write_FLAG(drv_data, 0xFF00);
1346
a5f6abd4
WB
1347 /* Register with the SPI framework */
1348 platform_set_drvdata(pdev, drv_data);
1349 status = spi_register_master(master);
1350 if (status != 0) {
a32c691d 1351 dev_err(dev, "problem registering spi master\n");
a5f6abd4
WB
1352 goto out_error_queue_alloc;
1353 }
a32c691d 1354
f452126c 1355 dev_info(dev, "%s, Version %s, regs_base@%p, dma channel@%d\n",
bb90eb00
BW
1356 DRV_DESC, DRV_VERSION, drv_data->regs_base,
1357 drv_data->dma_channel);
a5f6abd4
WB
1358 return status;
1359
cc2f81a6 1360out_error_queue_alloc:
138f97cd 1361 bfin_spi_destroy_queue(drv_data);
f6a6d966 1362out_error_free_io:
bb90eb00 1363 iounmap((void *) drv_data->regs_base);
a32c691d
BW
1364out_error_ioremap:
1365out_error_get_res:
a5f6abd4 1366 spi_master_put(master);
cc2f81a6 1367
a5f6abd4
WB
1368 return status;
1369}
1370
1371/* stop hardware and remove the driver */
138f97cd 1372static int __devexit bfin_spi_remove(struct platform_device *pdev)
a5f6abd4
WB
1373{
1374 struct driver_data *drv_data = platform_get_drvdata(pdev);
1375 int status = 0;
1376
1377 if (!drv_data)
1378 return 0;
1379
1380 /* Remove the queue */
138f97cd 1381 status = bfin_spi_destroy_queue(drv_data);
a5f6abd4
WB
1382 if (status != 0)
1383 return status;
1384
1385 /* Disable the SSP at the peripheral and SOC level */
1386 bfin_spi_disable(drv_data);
1387
1388 /* Release DMA */
1389 if (drv_data->master_info->enable_dma) {
bb90eb00
BW
1390 if (dma_channel_active(drv_data->dma_channel))
1391 free_dma(drv_data->dma_channel);
a5f6abd4
WB
1392 }
1393
f6a6d966
YL
1394 if (drv_data->irq_requested) {
1395 free_irq(drv_data->spi_irq, drv_data);
1396 drv_data->irq_requested = 0;
1397 }
1398
a5f6abd4
WB
1399 /* Disconnect from the SPI framework */
1400 spi_unregister_master(drv_data->master);
1401
003d9226 1402 peripheral_free_list(drv_data->pin_req);
cc2f81a6 1403
a5f6abd4
WB
1404 /* Prevent double remove */
1405 platform_set_drvdata(pdev, NULL);
1406
1407 return 0;
1408}
1409
1410#ifdef CONFIG_PM
138f97cd 1411static int bfin_spi_suspend(struct platform_device *pdev, pm_message_t state)
a5f6abd4
WB
1412{
1413 struct driver_data *drv_data = platform_get_drvdata(pdev);
1414 int status = 0;
1415
138f97cd 1416 status = bfin_spi_stop_queue(drv_data);
a5f6abd4
WB
1417 if (status != 0)
1418 return status;
1419
1420 /* stop hardware */
1421 bfin_spi_disable(drv_data);
1422
1423 return 0;
1424}
1425
138f97cd 1426static int bfin_spi_resume(struct platform_device *pdev)
a5f6abd4
WB
1427{
1428 struct driver_data *drv_data = platform_get_drvdata(pdev);
1429 int status = 0;
1430
1431 /* Enable the SPI interface */
1432 bfin_spi_enable(drv_data);
1433
1434 /* Start the queue running */
138f97cd 1435 status = bfin_spi_start_queue(drv_data);
a5f6abd4
WB
1436 if (status != 0) {
1437 dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
1438 return status;
1439 }
1440
1441 return 0;
1442}
1443#else
138f97cd
MF
1444#define bfin_spi_suspend NULL
1445#define bfin_spi_resume NULL
a5f6abd4
WB
1446#endif /* CONFIG_PM */
1447
7e38c3c4 1448MODULE_ALIAS("platform:bfin-spi");
138f97cd 1449static struct platform_driver bfin_spi_driver = {
fc3ba952 1450 .driver = {
a32c691d 1451 .name = DRV_NAME,
88b40369
BW
1452 .owner = THIS_MODULE,
1453 },
138f97cd
MF
1454 .suspend = bfin_spi_suspend,
1455 .resume = bfin_spi_resume,
1456 .remove = __devexit_p(bfin_spi_remove),
a5f6abd4
WB
1457};
1458
138f97cd 1459static int __init bfin_spi_init(void)
a5f6abd4 1460{
138f97cd 1461 return platform_driver_probe(&bfin_spi_driver, bfin_spi_probe);
a5f6abd4 1462}
138f97cd 1463module_init(bfin_spi_init);
a5f6abd4 1464
138f97cd 1465static void __exit bfin_spi_exit(void)
a5f6abd4 1466{
138f97cd 1467 platform_driver_unregister(&bfin_spi_driver);
a5f6abd4 1468}
138f97cd 1469module_exit(bfin_spi_exit);