mm: mm_event: add swapin stat
[GitHub/LineageOS/android_kernel_motorola_exynos9610.git] / drivers / spi / spi-dw.h
CommitLineData
b2441318 1/* SPDX-License-Identifier: GPL-2.0 */
e24c7452
FT
2#ifndef DW_SPI_HEADER_H
3#define DW_SPI_HEADER_H
7063c0d9 4
e24c7452 5#include <linux/io.h>
46165a3d 6#include <linux/scatterlist.h>
d9c73bb8 7#include <linux/gpio.h>
e24c7452 8
7eb187b3
HS
9/* Register offsets */
10#define DW_SPI_CTRL0 0x00
11#define DW_SPI_CTRL1 0x04
12#define DW_SPI_SSIENR 0x08
13#define DW_SPI_MWCR 0x0c
14#define DW_SPI_SER 0x10
15#define DW_SPI_BAUDR 0x14
16#define DW_SPI_TXFLTR 0x18
17#define DW_SPI_RXFLTR 0x1c
18#define DW_SPI_TXFLR 0x20
19#define DW_SPI_RXFLR 0x24
20#define DW_SPI_SR 0x28
21#define DW_SPI_IMR 0x2c
22#define DW_SPI_ISR 0x30
23#define DW_SPI_RISR 0x34
24#define DW_SPI_TXOICR 0x38
25#define DW_SPI_RXOICR 0x3c
26#define DW_SPI_RXUICR 0x40
27#define DW_SPI_MSTICR 0x44
28#define DW_SPI_ICR 0x48
29#define DW_SPI_DMACR 0x4c
30#define DW_SPI_DMATDLR 0x50
31#define DW_SPI_DMARDLR 0x54
32#define DW_SPI_IDR 0x58
33#define DW_SPI_VERSION 0x5c
34#define DW_SPI_DR 0x60
35
e24c7452
FT
36/* Bit fields in CTRLR0 */
37#define SPI_DFS_OFFSET 0
38
39#define SPI_FRF_OFFSET 4
40#define SPI_FRF_SPI 0x0
41#define SPI_FRF_SSP 0x1
42#define SPI_FRF_MICROWIRE 0x2
43#define SPI_FRF_RESV 0x3
44
45#define SPI_MODE_OFFSET 6
46#define SPI_SCPH_OFFSET 6
47#define SPI_SCOL_OFFSET 7
e3e55ff5 48
e24c7452 49#define SPI_TMOD_OFFSET 8
e3e55ff5 50#define SPI_TMOD_MASK (0x3 << SPI_TMOD_OFFSET)
e24c7452
FT
51#define SPI_TMOD_TR 0x0 /* xmit & recv */
52#define SPI_TMOD_TO 0x1 /* xmit only */
53#define SPI_TMOD_RO 0x2 /* recv only */
54#define SPI_TMOD_EPROMREAD 0x3 /* eeprom read mode */
55
56#define SPI_SLVOE_OFFSET 10
57#define SPI_SRL_OFFSET 11
58#define SPI_CFS_OFFSET 12
59
60/* Bit fields in SR, 7 bits */
61#define SR_MASK 0x7f /* cover 7 bits */
62#define SR_BUSY (1 << 0)
63#define SR_TF_NOT_FULL (1 << 1)
64#define SR_TF_EMPT (1 << 2)
65#define SR_RF_NOT_EMPT (1 << 3)
66#define SR_RF_FULL (1 << 4)
67#define SR_TX_ERR (1 << 5)
68#define SR_DCOL (1 << 6)
69
70/* Bit fields in ISR, IMR, RISR, 7 bits */
71#define SPI_INT_TXEI (1 << 0)
72#define SPI_INT_TXOI (1 << 1)
73#define SPI_INT_RXUI (1 << 2)
74#define SPI_INT_RXOI (1 << 3)
75#define SPI_INT_RXFI (1 << 4)
76#define SPI_INT_MSTI (1 << 5)
77
15ee3be7
AS
78/* Bit fields in DMACR */
79#define SPI_DMA_RDMAE (1 << 0)
80#define SPI_DMA_TDMAE (1 << 1)
81
25985edc 82/* TX RX interrupt level threshold, max can be 256 */
e24c7452
FT
83#define SPI_INT_THRESHOLD 32
84
85enum dw_ssi_type {
86 SSI_MOTO_SPI = 0,
87 SSI_TI_SSP,
88 SSI_NS_MICROWIRE,
89};
90
7063c0d9
FT
91struct dw_spi;
92struct dw_spi_dma_ops {
93 int (*dma_init)(struct dw_spi *dws);
94 void (*dma_exit)(struct dw_spi *dws);
f89a6d8f
AS
95 int (*dma_setup)(struct dw_spi *dws, struct spi_transfer *xfer);
96 bool (*can_dma)(struct spi_master *master, struct spi_device *spi,
97 struct spi_transfer *xfer);
98 int (*dma_transfer)(struct dw_spi *dws, struct spi_transfer *xfer);
4d5ac1ed 99 void (*dma_stop)(struct dw_spi *dws);
7063c0d9
FT
100};
101
e24c7452
FT
102struct dw_spi {
103 struct spi_master *master;
e24c7452
FT
104 enum dw_ssi_type type;
105
106 void __iomem *regs;
107 unsigned long paddr;
e24c7452 108 int irq;
552e4509 109 u32 fifo_len; /* depth of the FIFO buffer */
e24c7452
FT
110 u32 max_freq; /* max bus freq supported */
111
c4fe57f7 112 u32 reg_io_width; /* DR I/O width in bytes */
e24c7452
FT
113 u16 bus_num;
114 u16 num_cs; /* supported slave numbers */
115
e24c7452 116 /* Current message transfer state info */
e24c7452
FT
117 size_t len;
118 void *tx;
119 void *tx_end;
120 void *rx;
121 void *rx_end;
122 int dma_mapped;
e24c7452 123 u8 n_bytes; /* current is a 1/2 bytes op */
e24c7452 124 u32 dma_width;
e24c7452 125 irqreturn_t (*transfer_handler)(struct dw_spi *dws);
13b10301 126 u32 current_freq; /* frequency in hz */
e24c7452 127
f89a6d8f 128 /* DMA info */
e24c7452
FT
129 int dma_inited;
130 struct dma_chan *txchan;
131 struct dma_chan *rxchan;
30c8eb52 132 unsigned long dma_chan_busy;
7063c0d9 133 dma_addr_t dma_addr; /* phy address of the Data register */
4fe338c9 134 const struct dw_spi_dma_ops *dma_ops;
d744f826
AS
135 void *dma_tx;
136 void *dma_rx;
e24c7452
FT
137
138 /* Bus interface info */
139 void *priv;
140#ifdef CONFIG_DEBUG_FS
141 struct dentry *debugfs;
142#endif
143};
144
7eb187b3
HS
145static inline u32 dw_readl(struct dw_spi *dws, u32 offset)
146{
147 return __raw_readl(dws->regs + offset);
148}
149
c4fe57f7
MW
150static inline u16 dw_readw(struct dw_spi *dws, u32 offset)
151{
152 return __raw_readw(dws->regs + offset);
153}
154
7eb187b3
HS
155static inline void dw_writel(struct dw_spi *dws, u32 offset, u32 val)
156{
157 __raw_writel(val, dws->regs + offset);
158}
159
c4fe57f7
MW
160static inline void dw_writew(struct dw_spi *dws, u32 offset, u16 val)
161{
162 __raw_writew(val, dws->regs + offset);
163}
164
165static inline u32 dw_read_io_reg(struct dw_spi *dws, u32 offset)
166{
167 switch (dws->reg_io_width) {
168 case 2:
169 return dw_readw(dws, offset);
170 case 4:
171 default:
172 return dw_readl(dws, offset);
173 }
174}
175
176static inline void dw_write_io_reg(struct dw_spi *dws, u32 offset, u32 val)
177{
178 switch (dws->reg_io_width) {
179 case 2:
180 dw_writew(dws, offset, val);
181 break;
182 case 4:
183 default:
184 dw_writel(dws, offset, val);
185 break;
186 }
187}
188
e24c7452
FT
189static inline void spi_enable_chip(struct dw_spi *dws, int enable)
190{
7eb187b3 191 dw_writel(dws, DW_SPI_SSIENR, (enable ? 1 : 0));
e24c7452
FT
192}
193
194static inline void spi_set_clk(struct dw_spi *dws, u16 div)
195{
7eb187b3 196 dw_writel(dws, DW_SPI_BAUDR, div);
e24c7452
FT
197}
198
e24c7452
FT
199/* Disable IRQ bits */
200static inline void spi_mask_intr(struct dw_spi *dws, u32 mask)
201{
202 u32 new_mask;
203
7eb187b3
HS
204 new_mask = dw_readl(dws, DW_SPI_IMR) & ~mask;
205 dw_writel(dws, DW_SPI_IMR, new_mask);
e24c7452
FT
206}
207
208/* Enable IRQ bits */
209static inline void spi_umask_intr(struct dw_spi *dws, u32 mask)
210{
211 u32 new_mask;
212
7eb187b3
HS
213 new_mask = dw_readl(dws, DW_SPI_IMR) | mask;
214 dw_writel(dws, DW_SPI_IMR, new_mask);
e24c7452
FT
215}
216
45746e82
AS
217/*
218 * This does disable the SPI controller, interrupts, and re-enable the
219 * controller back. Transmit and receive FIFO buffers are cleared when the
220 * device is disabled.
221 */
222static inline void spi_reset_chip(struct dw_spi *dws)
223{
224 spi_enable_chip(dws, 0);
225 spi_mask_intr(dws, 0xff);
226 spi_enable_chip(dws, 1);
227}
228
1cc3f141
AS
229static inline void spi_shutdown_chip(struct dw_spi *dws)
230{
231 spi_enable_chip(dws, 0);
232 spi_set_clk(dws, 0);
233}
234
e24c7452
FT
235/*
236 * Each SPI slave device to work with dw_api controller should
f89a6d8f 237 * has such a structure claiming its working mode (poll or PIO/DMA),
e24c7452 238 * which can be save in the "controller_data" member of the
05ed2aee 239 * struct spi_device.
e24c7452
FT
240 */
241struct dw_spi_chip {
05ed2aee
AS
242 u8 poll_mode; /* 1 for controller polling mode */
243 u8 type; /* SPI/SSP/MicroWire */
e24c7452
FT
244 void (*cs_control)(u32 command);
245};
246
04f421e7 247extern int dw_spi_add_host(struct device *dev, struct dw_spi *dws);
e24c7452
FT
248extern void dw_spi_remove_host(struct dw_spi *dws);
249extern int dw_spi_suspend_host(struct dw_spi *dws);
250extern int dw_spi_resume_host(struct dw_spi *dws);
7063c0d9
FT
251
252/* platform related setup */
253extern int dw_spi_mid_init(struct dw_spi *dws); /* Intel MID platforms */
e24c7452 254#endif /* DW_SPI_HEADER_H */