[SCSI] ipr: Use pci_enable_msi_range() and pci_enable_msix_range()
[GitHub/LineageOS/android_kernel_motorola_exynos9610.git] / drivers / scsi / ipr.h
CommitLineData
1da177e4
LT
1/*
2 * ipr.h -- driver for IBM Power Linux RAID adapters
3 *
4 * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
5 *
6 * Copyright (C) 2003, 2004 IBM Corporation
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 *
fa195afe 22 * Alan Cox <alan@lxorguk.ukuu.org.uk> - Removed several careless u32/dma_addr_t errors
1da177e4
LT
23 * that broke 64bit platforms.
24 */
25
26#ifndef _IPR_H
27#define _IPR_H
28
46d74563 29#include <asm/unaligned.h>
1da177e4
LT
30#include <linux/types.h>
31#include <linux/completion.h>
35a39691 32#include <linux/libata.h>
1da177e4
LT
33#include <linux/list.h>
34#include <linux/kref.h>
b53d124a 35#include <linux/blk-iopoll.h>
1da177e4
LT
36#include <scsi/scsi.h>
37#include <scsi/scsi_cmnd.h>
38
39/*
40 * Literals
41 */
4415e445 42#define IPR_DRIVER_VERSION "2.6.0"
43#define IPR_DRIVER_DATE "(November 16, 2012)"
1da177e4 44
1da177e4
LT
45/*
46 * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
47 * ops per device for devices not running tagged command queuing.
48 * This can be adjusted at runtime through sysfs device attributes.
49 */
50#define IPR_MAX_CMD_PER_LUN 6
b5145d25 51#define IPR_MAX_CMD_PER_ATA_LUN 1
1da177e4
LT
52
53/*
54 * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
55 * ops the mid-layer can send to the adapter.
56 */
89aad428 57#define IPR_NUM_BASE_CMD_BLKS (ioa_cfg->max_cmds)
1da177e4 58
60e7486b 59#define PCI_DEVICE_ID_IBM_OBSIDIAN_E 0x0339
d7b4627f
WB
60
61#define PCI_DEVICE_ID_IBM_CROC_FPGA_E2 0x033D
cd9b3d04 62#define PCI_DEVICE_ID_IBM_CROCODILE 0x034A
60e7486b 63
1da177e4
LT
64#define IPR_SUBS_DEV_ID_2780 0x0264
65#define IPR_SUBS_DEV_ID_5702 0x0266
66#define IPR_SUBS_DEV_ID_5703 0x0278
b0f56d3d
WB
67#define IPR_SUBS_DEV_ID_572E 0x028D
68#define IPR_SUBS_DEV_ID_573E 0x02D3
69#define IPR_SUBS_DEV_ID_573D 0x02D4
1da177e4
LT
70#define IPR_SUBS_DEV_ID_571A 0x02C0
71#define IPR_SUBS_DEV_ID_571B 0x02BE
b0f56d3d 72#define IPR_SUBS_DEV_ID_571E 0x02BF
86f51436
BK
73#define IPR_SUBS_DEV_ID_571F 0x02D5
74#define IPR_SUBS_DEV_ID_572A 0x02C1
75#define IPR_SUBS_DEV_ID_572B 0x02C2
60e7486b 76#define IPR_SUBS_DEV_ID_572F 0x02C3
185eb31c 77#define IPR_SUBS_DEV_ID_574E 0x030A
86f51436 78#define IPR_SUBS_DEV_ID_575B 0x030D
60e7486b 79#define IPR_SUBS_DEV_ID_575C 0x0338
185eb31c 80#define IPR_SUBS_DEV_ID_57B3 0x033A
60e7486b
BK
81#define IPR_SUBS_DEV_ID_57B7 0x0360
82#define IPR_SUBS_DEV_ID_57B8 0x02C2
1da177e4 83
d7b4627f
WB
84#define IPR_SUBS_DEV_ID_57B4 0x033B
85#define IPR_SUBS_DEV_ID_57B2 0x035F
b8d5d568 86#define IPR_SUBS_DEV_ID_57C0 0x0352
5a918353 87#define IPR_SUBS_DEV_ID_57C3 0x0353
32622bde 88#define IPR_SUBS_DEV_ID_57C4 0x0354
d7b4627f 89#define IPR_SUBS_DEV_ID_57C6 0x0357
b0f56d3d 90#define IPR_SUBS_DEV_ID_57CC 0x035C
d7b4627f
WB
91
92#define IPR_SUBS_DEV_ID_57B5 0x033C
93#define IPR_SUBS_DEV_ID_57CE 0x035E
94#define IPR_SUBS_DEV_ID_57B1 0x0355
95
96#define IPR_SUBS_DEV_ID_574D 0x0356
cd9b3d04 97#define IPR_SUBS_DEV_ID_57C8 0x035D
d7b4627f 98
b8d5d568 99#define IPR_SUBS_DEV_ID_57D5 0x03FB
100#define IPR_SUBS_DEV_ID_57D6 0x03FC
101#define IPR_SUBS_DEV_ID_57D7 0x03FF
102#define IPR_SUBS_DEV_ID_57D8 0x03FE
43c5fdaf 103#define IPR_SUBS_DEV_ID_57D9 0x046D
f94d9964 104#define IPR_SUBS_DEV_ID_57DA 0x04CA
43c5fdaf 105#define IPR_SUBS_DEV_ID_57EB 0x0474
106#define IPR_SUBS_DEV_ID_57EC 0x0475
107#define IPR_SUBS_DEV_ID_57ED 0x0499
108#define IPR_SUBS_DEV_ID_57EE 0x049A
109#define IPR_SUBS_DEV_ID_57EF 0x049B
110#define IPR_SUBS_DEV_ID_57F0 0x049C
1da177e4
LT
111#define IPR_NAME "ipr"
112
113/*
114 * Return codes
115 */
116#define IPR_RC_JOB_CONTINUE 1
117#define IPR_RC_JOB_RETURN 2
118
119/*
120 * IOASCs
121 */
122#define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
65f56475 123#define IPR_IOASC_NR_IOA_RESET_REQUIRED 0x02048000
1da177e4
LT
124#define IPR_IOASC_SYNC_REQUIRED 0x023f0000
125#define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
126#define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
127#define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
128#define IPR_IOASC_IOASC_MASK 0xFFFFFF00
129#define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
dfed823e 130#define IPR_IOASC_IR_INVALID_REQ_TYPE_OR_PKT 0x05240000
1da177e4 131#define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
b0df54bb
BK
132#define IPR_IOASC_IR_NO_CMDS_TO_2ND_IOA 0x05258100
133#define IPR_IOASA_IR_DUAL_IOA_DISABLED 0x052C8000
1da177e4
LT
134#define IPR_IOASC_BUS_WAS_RESET 0x06290000
135#define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
136#define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
137
138#define IPR_FIRST_DRIVER_IOASC 0x10000000
139#define IPR_IOASC_IOA_WAS_RESET 0x10000001
140#define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
141
5469cb5b
BK
142/* Driver data flags */
143#define IPR_USE_LONG_TRANSOP_TIMEOUT 0x00000001
463fc696 144#define IPR_USE_PCI_WARM_RESET 0x00000002
5469cb5b 145
ac719aba 146#define IPR_DEFAULT_MAX_ERROR_DUMP 984
1da177e4
LT
147#define IPR_NUM_LOG_HCAMS 2
148#define IPR_NUM_CFG_CHG_HCAMS 2
149#define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
3e7ebdfa
WB
150
151#define IPR_MAX_SIS64_TARGETS_PER_BUS 1024
152#define IPR_MAX_SIS64_LUNS_PER_TARGET 0xffffffff
153
d71a8b0c 154#define IPR_MAX_NUM_TARGETS_PER_BUS 256
1da177e4
LT
155#define IPR_MAX_NUM_LUNS_PER_TARGET 256
156#define IPR_MAX_NUM_VSET_LUNS_PER_TARGET 8
157#define IPR_VSET_BUS 0xff
158#define IPR_IOA_BUS 0xff
159#define IPR_IOA_TARGET 0xff
160#define IPR_IOA_LUN 0xff
b5145d25 161#define IPR_MAX_NUM_BUSES 16
1da177e4
LT
162#define IPR_MAX_BUS_TO_SCAN IPR_MAX_NUM_BUSES
163
164#define IPR_NUM_RESET_RELOAD_RETRIES 3
165
166/* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
167#define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
f72919ec 168 ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 4)
1da177e4 169
89aad428 170#define IPR_MAX_COMMANDS 100
1da177e4
LT
171#define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
172 IPR_NUM_INTERNAL_CMD_BLKS)
173
174#define IPR_MAX_PHYSICAL_DEVS 192
3e7ebdfa
WB
175#define IPR_DEFAULT_SIS64_DEVS 1024
176#define IPR_MAX_SIS64_DEVS 4096
1da177e4
LT
177
178#define IPR_MAX_SGLIST 64
179#define IPR_IOA_MAX_SECTORS 32767
180#define IPR_VSET_MAX_SECTORS 512
181#define IPR_MAX_CDB_LEN 16
3feeb89d 182#define IPR_MAX_HRRQ_RETRIES 3
1da177e4
LT
183
184#define IPR_DEFAULT_BUS_WIDTH 16
185#define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
186#define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
187#define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
188#define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
189
190#define IPR_IOA_RES_HANDLE 0xffffffff
1121b794 191#define IPR_INVALID_RES_HANDLE 0
1da177e4
LT
192#define IPR_IOA_RES_ADDR 0x00ffffff
193
194/*
195 * Adapter Commands
196 */
197#define IPR_QUERY_RSRC_STATE 0xC2
198#define IPR_RESET_DEVICE 0xC3
199#define IPR_RESET_TYPE_SELECT 0x80
200#define IPR_LUN_RESET 0x40
201#define IPR_TARGET_RESET 0x20
202#define IPR_BUS_RESET 0x10
b5145d25 203#define IPR_ATA_PHY_RESET 0x80
1da177e4
LT
204#define IPR_ID_HOST_RR_Q 0xC4
205#define IPR_QUERY_IOA_CONFIG 0xC5
206#define IPR_CANCEL_ALL_REQUESTS 0xCE
207#define IPR_HOST_CONTROLLED_ASYNC 0xCF
208#define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
209#define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
210#define IPR_SET_SUPPORTED_DEVICES 0xFB
3e7ebdfa 211#define IPR_SET_ALL_SUPPORTED_DEVICES 0x80
1da177e4
LT
212#define IPR_IOA_SHUTDOWN 0xF7
213#define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
214
215/*
216 * Timeouts
217 */
218#define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
219#define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
220#define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
ac09c349 221#define IPR_DUAL_IOA_ABBR_SHUTDOWN_TO (2 * 60 * HZ)
1da177e4
LT
222#define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
223#define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
224#define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
225#define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
14ed9cc7 226#define IPR_WRITE_BUFFER_TIMEOUT (30 * 60 * HZ)
1da177e4
LT
227#define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
228#define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
229#define IPR_OPERATIONAL_TIMEOUT (5 * 60)
5469cb5b 230#define IPR_LONG_OPERATIONAL_TIMEOUT (12 * 60)
1da177e4
LT
231#define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
232#define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
233#define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
6270e593 234#define IPR_PCI_ERROR_RECOVERY_TIMEOUT (120 * HZ)
463fc696 235#define IPR_PCI_RESET_TIMEOUT (HZ / 2)
4d4dd706
KSS
236#define IPR_SIS32_DUMP_TIMEOUT (15 * HZ)
237#define IPR_SIS64_DUMP_TIMEOUT (40 * HZ)
110def85
WB
238#define IPR_DUMP_DELAY_SECONDS 4
239#define IPR_DUMP_DELAY_TIMEOUT (IPR_DUMP_DELAY_SECONDS * HZ)
1da177e4
LT
240
241/*
242 * SCSI Literals
243 */
244#define IPR_VENDOR_ID_LEN 8
245#define IPR_PROD_ID_LEN 16
246#define IPR_SERIAL_NUM_LEN 8
247
248/*
249 * Hardware literals
250 */
251#define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
252#define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
253#define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
254#define IPR_GET_FMT2_BAR_SEL(mbx) \
255(((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
256#define IPR_SDT_FMT2_BAR0_SEL 0x0
257#define IPR_SDT_FMT2_BAR1_SEL 0x1
258#define IPR_SDT_FMT2_BAR2_SEL 0x2
259#define IPR_SDT_FMT2_BAR3_SEL 0x3
260#define IPR_SDT_FMT2_BAR4_SEL 0x4
261#define IPR_SDT_FMT2_BAR5_SEL 0x5
262#define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
263#define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
dcbad00e 264#define IPR_FMT3_SDT_READY_TO_USE 0xC4D4E3F3
1da177e4 265#define IPR_DOORBELL 0x82800000
3d1d0da6 266#define IPR_RUNTIME_RESET 0x40000000
1da177e4 267
214777ba 268#define IPR_IPL_INIT_MIN_STAGE_TIME 5
438b0331 269#define IPR_IPL_INIT_DEFAULT_STAGE_TIME 15
214777ba
WB
270#define IPR_IPL_INIT_STAGE_UNKNOWN 0x0
271#define IPR_IPL_INIT_STAGE_TRANSOP 0xB0000000
272#define IPR_IPL_INIT_STAGE_MASK 0xff000000
273#define IPR_IPL_INIT_STAGE_TIME_MASK 0x0000ffff
274#define IPR_PCII_IPL_STAGE_CHANGE (0x80000000 >> 0)
275
1da177e4
LT
276#define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
277#define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
278#define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
279#define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
280#define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
281#define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
282#define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
283#define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
284#define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
285#define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
286#define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
287
288#define IPR_PCII_ERROR_INTERRUPTS \
289(IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
290IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
291
292#define IPR_PCII_OPER_INTERRUPTS \
293(IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
294
295#define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
296#define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
cb237ef7 297#define IPR_UPROCI_SIS64_START_BIST (0x80000000 >> 23)
1da177e4
LT
298
299#define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
300#define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
301
302/*
303 * Dump literals
304 */
4d4dd706 305#define IPR_FMT2_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
95d8a25b 306#define IPR_FMT3_MAX_IOA_DUMP_SIZE (80 * 1024 * 1024)
4d4dd706
KSS
307#define IPR_FMT2_NUM_SDT_ENTRIES 511
308#define IPR_FMT3_NUM_SDT_ENTRIES 0xFFF
309#define IPR_FMT2_MAX_NUM_DUMP_PAGES ((IPR_FMT2_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
310#define IPR_FMT3_MAX_NUM_DUMP_PAGES ((IPR_FMT3_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
1da177e4
LT
311
312/*
313 * Misc literals
314 */
315#define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
6634ff7c 316#define IPR_MAX_MSIX_VECTORS 0x10
05a6538a 317#define IPR_MAX_HRRQ_NUM 0x10
318#define IPR_INIT_HRRQ 0x0
1da177e4
LT
319
320/*
321 * Adapter interface types
322 */
323
324struct ipr_res_addr {
325 u8 reserved;
326 u8 bus;
327 u8 target;
328 u8 lun;
329#define IPR_GET_PHYS_LOC(res_addr) \
330 (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
331}__attribute__((packed, aligned (4)));
332
333struct ipr_std_inq_vpids {
334 u8 vendor_id[IPR_VENDOR_ID_LEN];
335 u8 product_id[IPR_PROD_ID_LEN];
336}__attribute__((packed));
337
cfc32139
BK
338struct ipr_vpd {
339 struct ipr_std_inq_vpids vpids;
340 u8 sn[IPR_SERIAL_NUM_LEN];
341}__attribute__((packed));
342
ee0f05b8
BK
343struct ipr_ext_vpd {
344 struct ipr_vpd vpd;
345 __be32 wwid[2];
346}__attribute__((packed));
347
7262026f
WB
348struct ipr_ext_vpd64 {
349 struct ipr_vpd vpd;
350 __be32 wwid[4];
351}__attribute__((packed));
352
1da177e4
LT
353struct ipr_std_inq_data {
354 u8 peri_qual_dev_type;
355#define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
356#define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
357
358 u8 removeable_medium_rsvd;
359#define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
360
361#define IPR_IS_DASD_DEVICE(std_inq) \
362((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
363!(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
364
365#define IPR_IS_SES_DEVICE(std_inq) \
366(IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
367
368 u8 version;
369 u8 aen_naca_fmt;
370 u8 additional_len;
371 u8 sccs_rsvd;
372 u8 bq_enc_multi;
373 u8 sync_cmdq_flags;
374
375 struct ipr_std_inq_vpids vpids;
376
377 u8 ros_rsvd_ram_rsvd[4];
378
379 u8 serial_num[IPR_SERIAL_NUM_LEN];
380}__attribute__ ((packed));
381
3e7ebdfa
WB
382#define IPR_RES_TYPE_AF_DASD 0x00
383#define IPR_RES_TYPE_GENERIC_SCSI 0x01
384#define IPR_RES_TYPE_VOLUME_SET 0x02
385#define IPR_RES_TYPE_REMOTE_AF_DASD 0x03
386#define IPR_RES_TYPE_GENERIC_ATA 0x04
387#define IPR_RES_TYPE_ARRAY 0x05
388#define IPR_RES_TYPE_IOAFP 0xff
389
1da177e4 390struct ipr_config_table_entry {
b5145d25
BK
391 u8 proto;
392#define IPR_PROTO_SATA 0x02
393#define IPR_PROTO_SATA_ATAPI 0x03
394#define IPR_PROTO_SAS_STP 0x06
3e7ebdfa 395#define IPR_PROTO_SAS_STP_ATAPI 0x07
1da177e4
LT
396 u8 array_id;
397 u8 flags;
3e7ebdfa 398#define IPR_IS_IOA_RESOURCE 0x80
1da177e4 399 u8 rsvd_subtype;
3e7ebdfa
WB
400
401#define IPR_QUEUEING_MODEL(res) ((((res)->flags) & 0x70) >> 4)
402#define IPR_QUEUE_FROZEN_MODEL 0
ee0a90fa
BK
403#define IPR_QUEUE_NACA_MODEL 1
404
1da177e4
LT
405 struct ipr_res_addr res_addr;
406 __be32 res_handle;
46d74563 407 __be32 lun_wwn[2];
1da177e4
LT
408 struct ipr_std_inq_data std_inq_data;
409}__attribute__ ((packed, aligned (4)));
410
3e7ebdfa
WB
411struct ipr_config_table_entry64 {
412 u8 res_type;
413 u8 proto;
414 u8 vset_num;
415 u8 array_id;
416 __be16 flags;
417 __be16 res_flags;
418#define IPR_QUEUEING_MODEL64(res) ((((res)->res_flags) & 0x7000) >> 12)
419 __be32 res_handle;
420 u8 dev_id_type;
421 u8 reserved[3];
422 __be64 dev_id;
423 __be64 lun;
424 __be64 lun_wwn[2];
b3b3b407 425#define IPR_MAX_RES_PATH_LENGTH 48
3e7ebdfa
WB
426 __be64 res_path;
427 struct ipr_std_inq_data std_inq_data;
428 u8 reserved2[4];
7262026f 429 __be64 reserved3[2];
3e7ebdfa
WB
430 u8 reserved4[8];
431}__attribute__ ((packed, aligned (8)));
432
1da177e4
LT
433struct ipr_config_table_hdr {
434 u8 num_entries;
435 u8 flags;
436#define IPR_UCODE_DOWNLOAD_REQ 0x10
437 __be16 reserved;
438}__attribute__((packed, aligned (4)));
439
3e7ebdfa
WB
440struct ipr_config_table_hdr64 {
441 __be16 num_entries;
442 __be16 reserved;
443 u8 flags;
444 u8 reserved2[11];
445}__attribute__((packed, aligned (4)));
446
1da177e4
LT
447struct ipr_config_table {
448 struct ipr_config_table_hdr hdr;
3e7ebdfa 449 struct ipr_config_table_entry dev[0];
1da177e4
LT
450}__attribute__((packed, aligned (4)));
451
3e7ebdfa
WB
452struct ipr_config_table64 {
453 struct ipr_config_table_hdr64 hdr64;
454 struct ipr_config_table_entry64 dev[0];
455}__attribute__((packed, aligned (8)));
456
457struct ipr_config_table_entry_wrapper {
458 union {
459 struct ipr_config_table_entry *cfgte;
460 struct ipr_config_table_entry64 *cfgte64;
461 } u;
462};
463
1da177e4 464struct ipr_hostrcb_cfg_ch_not {
3e7ebdfa
WB
465 union {
466 struct ipr_config_table_entry cfgte;
467 struct ipr_config_table_entry64 cfgte64;
468 } u;
1da177e4
LT
469 u8 reserved[936];
470}__attribute__((packed, aligned (4)));
471
472struct ipr_supported_device {
473 __be16 data_length;
474 u8 reserved;
475 u8 num_records;
476 struct ipr_std_inq_vpids vpids;
477 u8 reserved2[16];
478}__attribute__((packed, aligned (4)));
479
05a6538a 480struct ipr_hrr_queue {
481 struct ipr_ioa_cfg *ioa_cfg;
482 __be32 *host_rrq;
483 dma_addr_t host_rrq_dma;
484#define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
485#define IPR_HRRQ_RESP_BIT_SET 0x00000002
486#define IPR_HRRQ_TOGGLE_BIT 0x00000001
487#define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
488#define IPR_ID_HRRQ_SELE_ENABLE 0x02
489 volatile __be32 *hrrq_start;
490 volatile __be32 *hrrq_end;
491 volatile __be32 *hrrq_curr;
492
493 struct list_head hrrq_free_q;
494 struct list_head hrrq_pending_q;
56d6aa33 495 spinlock_t _lock;
496 spinlock_t *lock;
05a6538a 497
498 volatile u32 toggle_bit;
499 u32 size;
500 u32 min_cmd_id;
501 u32 max_cmd_id;
56d6aa33 502 u8 allow_interrupts:1;
503 u8 ioa_is_dead:1;
504 u8 allow_cmds:1;
bfae7820 505 u8 removing_ioa:1;
b53d124a 506
507 struct blk_iopoll iopoll;
05a6538a 508};
509
1da177e4
LT
510/* Command packet structure */
511struct ipr_cmd_pkt {
05a6538a 512 u8 reserved; /* Reserved by IOA */
513 u8 hrrq_id;
1da177e4
LT
514 u8 request_type;
515#define IPR_RQTYPE_SCSICDB 0x00
516#define IPR_RQTYPE_IOACMD 0x01
517#define IPR_RQTYPE_HCAM 0x02
b5145d25 518#define IPR_RQTYPE_ATA_PASSTHRU 0x04
1da177e4 519
a32c055f 520 u8 reserved2;
1da177e4
LT
521
522 u8 flags_hi;
523#define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
524#define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
525#define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
526#define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
527#define IPR_FLAGS_HI_NO_LINK_DESC 0x04
528
529 u8 flags_lo;
530#define IPR_FLAGS_LO_ALIGNED_BFR 0x20
ab6c10b1 531#define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
1da177e4
LT
532#define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
533#define IPR_FLAGS_LO_SIMPLE_TASK 0x02
534#define IPR_FLAGS_LO_ORDERED_TASK 0x04
535#define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
536#define IPR_FLAGS_LO_ACA_TASK 0x08
537
538 u8 cdb[16];
539 __be16 timeout;
540}__attribute__ ((packed, aligned(4)));
541
a32c055f 542struct ipr_ioarcb_ata_regs { /* 22 bytes */
b5145d25
BK
543 u8 flags;
544#define IPR_ATA_FLAG_PACKET_CMD 0x80
545#define IPR_ATA_FLAG_XFER_TYPE_DMA 0x40
546#define IPR_ATA_FLAG_STATUS_ON_GOOD_COMPLETION 0x20
547 u8 reserved[3];
548
549 __be16 data;
550 u8 feature;
551 u8 nsect;
552 u8 lbal;
553 u8 lbam;
554 u8 lbah;
555 u8 device;
556 u8 command;
557 u8 reserved2[3];
558 u8 hob_feature;
559 u8 hob_nsect;
560 u8 hob_lbal;
561 u8 hob_lbam;
562 u8 hob_lbah;
563 u8 ctl;
1ac7c26d 564}__attribute__ ((packed, aligned(2)));
b5145d25 565
51b1c7e1
BK
566struct ipr_ioadl_desc {
567 __be32 flags_and_data_len;
568#define IPR_IOADL_FLAGS_MASK 0xff000000
569#define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
570#define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
571#define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
572#define IPR_IOADL_FLAGS_READ 0x48000000
573#define IPR_IOADL_FLAGS_READ_LAST 0x49000000
574#define IPR_IOADL_FLAGS_WRITE 0x68000000
575#define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
576#define IPR_IOADL_FLAGS_LAST 0x01000000
577
578 __be32 address;
579}__attribute__((packed, aligned (8)));
580
a32c055f
WB
581struct ipr_ioadl64_desc {
582 __be32 flags;
583 __be32 data_len;
584 __be64 address;
585}__attribute__((packed, aligned (16)));
586
587struct ipr_ata64_ioadl {
588 struct ipr_ioarcb_ata_regs regs;
589 u16 reserved[5];
590 struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
591}__attribute__((packed, aligned (16)));
592
b5145d25
BK
593struct ipr_ioarcb_add_data {
594 union {
595 struct ipr_ioarcb_ata_regs regs;
51b1c7e1 596 struct ipr_ioadl_desc ioadl[5];
b5145d25 597 __be32 add_cmd_parms[10];
a32c055f
WB
598 } u;
599}__attribute__ ((packed, aligned (4)));
600
601struct ipr_ioarcb_sis64_add_addr_ecb {
602 __be64 ioasa_host_pci_addr;
603 __be64 data_ioadl_addr;
604 __be64 reserved;
605 __be32 ext_control_buf[4];
606}__attribute__((packed, aligned (8)));
b5145d25 607
1da177e4
LT
608/* IOA Request Control Block 128 bytes */
609struct ipr_ioarcb {
a32c055f
WB
610 union {
611 __be32 ioarcb_host_pci_addr;
612 __be64 ioarcb_host_pci_addr64;
613 } a;
1da177e4
LT
614 __be32 res_handle;
615 __be32 host_response_handle;
616 __be32 reserved1;
617 __be32 reserved2;
618 __be32 reserved3;
619
a32c055f 620 __be32 data_transfer_length;
1da177e4
LT
621 __be32 read_data_transfer_length;
622 __be32 write_ioadl_addr;
a32c055f 623 __be32 ioadl_len;
1da177e4
LT
624 __be32 read_ioadl_addr;
625 __be32 read_ioadl_len;
626
627 __be32 ioasa_host_pci_addr;
628 __be16 ioasa_len;
629 __be16 reserved4;
630
631 struct ipr_cmd_pkt cmd_pkt;
632
a32c055f
WB
633 __be16 add_cmd_parms_offset;
634 __be16 add_cmd_parms_len;
635
636 union {
637 struct ipr_ioarcb_add_data add_data;
638 struct ipr_ioarcb_sis64_add_addr_ecb sis64_addr_data;
639 } u;
640
1da177e4
LT
641}__attribute__((packed, aligned (4)));
642
1da177e4
LT
643struct ipr_ioasa_vset {
644 __be32 failing_lba_hi;
645 __be32 failing_lba_lo;
c8f74892 646 __be32 reserved;
1da177e4
LT
647}__attribute__((packed, aligned (4)));
648
649struct ipr_ioasa_af_dasd {
650 __be32 failing_lba;
c8f74892 651 __be32 reserved[2];
1da177e4
LT
652}__attribute__((packed, aligned (4)));
653
654struct ipr_ioasa_gpdd {
655 u8 end_state;
656 u8 bus_phase;
657 __be16 reserved;
c8f74892 658 __be32 ioa_data[2];
1da177e4
LT
659}__attribute__((packed, aligned (4)));
660
b5145d25
BK
661struct ipr_ioasa_gata {
662 u8 error;
663 u8 nsect; /* Interrupt reason */
664 u8 lbal;
665 u8 lbam;
666 u8 lbah;
667 u8 device;
668 u8 status;
669 u8 alt_status; /* ATA CTL */
670 u8 hob_nsect;
671 u8 hob_lbal;
672 u8 hob_lbam;
673 u8 hob_lbah;
674}__attribute__((packed, aligned (4)));
675
c8f74892
BK
676struct ipr_auto_sense {
677 __be16 auto_sense_len;
678 __be16 ioa_data_len;
679 __be32 data[SCSI_SENSE_BUFFERSIZE/sizeof(__be32)];
680};
1da177e4 681
96d21f00 682struct ipr_ioasa_hdr {
1da177e4
LT
683 __be32 ioasc;
684#define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
685#define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
686#define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
687#define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
688
689 __be16 ret_stat_len; /* Length of the returned IOASA */
690
691 __be16 avail_stat_len; /* Total Length of status available. */
692
693 __be32 residual_data_len; /* number of bytes in the host data */
694 /* buffers that were not used by the IOARCB command. */
695
696 __be32 ilid;
697#define IPR_NO_ILID 0
698#define IPR_DRIVER_ILID 0xffffffff
699
700 __be32 fd_ioasc;
701
702 __be32 fd_phys_locator;
703
704 __be32 fd_res_handle;
705
706 __be32 ioasc_specific; /* status code specific field */
c8f74892
BK
707#define IPR_ADDITIONAL_STATUS_FMT 0x80000000
708#define IPR_AUTOSENSE_VALID 0x40000000
b5145d25 709#define IPR_ATA_DEVICE_WAS_RESET 0x20000000
1da177e4
LT
710#define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
711#define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
712#define IPR_FIELD_POINTER_MASK 0x0000ffff
713
96d21f00
WB
714}__attribute__((packed, aligned (4)));
715
716struct ipr_ioasa {
717 struct ipr_ioasa_hdr hdr;
718
719 union {
720 struct ipr_ioasa_vset vset;
721 struct ipr_ioasa_af_dasd dasd;
722 struct ipr_ioasa_gpdd gpdd;
723 struct ipr_ioasa_gata gata;
724 } u;
725
726 struct ipr_auto_sense auto_sense;
727}__attribute__((packed, aligned (4)));
728
729struct ipr_ioasa64 {
730 struct ipr_ioasa_hdr hdr;
731 u8 fd_res_path[8];
732
1da177e4
LT
733 union {
734 struct ipr_ioasa_vset vset;
735 struct ipr_ioasa_af_dasd dasd;
736 struct ipr_ioasa_gpdd gpdd;
b5145d25 737 struct ipr_ioasa_gata gata;
1da177e4 738 } u;
c8f74892
BK
739
740 struct ipr_auto_sense auto_sense;
1da177e4
LT
741}__attribute__((packed, aligned (4)));
742
743struct ipr_mode_parm_hdr {
744 u8 length;
745 u8 medium_type;
746 u8 device_spec_parms;
747 u8 block_desc_len;
748}__attribute__((packed));
749
750struct ipr_mode_pages {
751 struct ipr_mode_parm_hdr hdr;
752 u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
753}__attribute__((packed));
754
755struct ipr_mode_page_hdr {
756 u8 ps_page_code;
757#define IPR_MODE_PAGE_PS 0x80
758#define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
759 u8 page_length;
760}__attribute__ ((packed));
761
762struct ipr_dev_bus_entry {
763 struct ipr_res_addr res_addr;
764 u8 flags;
765#define IPR_SCSI_ATTR_ENABLE_QAS 0x80
766#define IPR_SCSI_ATTR_DISABLE_QAS 0x40
767#define IPR_SCSI_ATTR_QAS_MASK 0xC0
768#define IPR_SCSI_ATTR_ENABLE_TM 0x20
769#define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
770#define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
771#define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
772
773 u8 scsi_id;
774 u8 bus_width;
775 u8 extended_reset_delay;
776#define IPR_EXTENDED_RESET_DELAY 7
777
778 __be32 max_xfer_rate;
779
780 u8 spinup_delay;
781 u8 reserved3;
782 __be16 reserved4;
783}__attribute__((packed, aligned (4)));
784
785struct ipr_mode_page28 {
786 struct ipr_mode_page_hdr hdr;
787 u8 num_entries;
788 u8 entry_length;
789 struct ipr_dev_bus_entry bus[0];
790}__attribute__((packed));
791
ac09c349
BK
792struct ipr_mode_page24 {
793 struct ipr_mode_page_hdr hdr;
794 u8 flags;
795#define IPR_ENABLE_DUAL_IOA_AF 0x80
796}__attribute__((packed));
797
1da177e4
LT
798struct ipr_ioa_vpd {
799 struct ipr_std_inq_data std_inq_data;
800 u8 ascii_part_num[12];
801 u8 reserved[40];
802 u8 ascii_plant_code[4];
803}__attribute__((packed));
804
805struct ipr_inquiry_page3 {
806 u8 peri_qual_dev_type;
807 u8 page_code;
808 u8 reserved1;
809 u8 page_length;
810 u8 ascii_len;
811 u8 reserved2[3];
812 u8 load_id[4];
813 u8 major_release;
814 u8 card_type;
815 u8 minor_release[2];
816 u8 ptf_number[4];
817 u8 patch_number[4];
818}__attribute__((packed));
819
ac09c349
BK
820struct ipr_inquiry_cap {
821 u8 peri_qual_dev_type;
822 u8 page_code;
823 u8 reserved1;
824 u8 page_length;
825 u8 ascii_len;
826 u8 reserved2;
827 u8 sis_version[2];
828 u8 cap;
829#define IPR_CAP_DUAL_IOA_RAID 0x80
830 u8 reserved3[15];
831}__attribute__((packed));
832
62275040
BK
833#define IPR_INQUIRY_PAGE0_ENTRIES 20
834struct ipr_inquiry_page0 {
835 u8 peri_qual_dev_type;
836 u8 page_code;
837 u8 reserved1;
838 u8 len;
839 u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
840}__attribute__((packed));
841
1da177e4 842struct ipr_hostrcb_device_data_entry {
cfc32139 843 struct ipr_vpd vpd;
1da177e4 844 struct ipr_res_addr dev_res_addr;
cfc32139
BK
845 struct ipr_vpd new_vpd;
846 struct ipr_vpd ioa_last_with_dev_vpd;
847 struct ipr_vpd cfc_last_with_dev_vpd;
1da177e4
LT
848 __be32 ioa_data[5];
849}__attribute__((packed, aligned (4)));
850
ee0f05b8
BK
851struct ipr_hostrcb_device_data_entry_enhanced {
852 struct ipr_ext_vpd vpd;
853 u8 ccin[4];
854 struct ipr_res_addr dev_res_addr;
855 struct ipr_ext_vpd new_vpd;
856 u8 new_ccin[4];
857 struct ipr_ext_vpd ioa_last_with_dev_vpd;
858 struct ipr_ext_vpd cfc_last_with_dev_vpd;
859}__attribute__((packed, aligned (4)));
860
4565e370
WB
861struct ipr_hostrcb64_device_data_entry_enhanced {
862 struct ipr_ext_vpd vpd;
863 u8 ccin[4];
864 u8 res_path[8];
865 struct ipr_ext_vpd new_vpd;
866 u8 new_ccin[4];
867 struct ipr_ext_vpd ioa_last_with_dev_vpd;
868 struct ipr_ext_vpd cfc_last_with_dev_vpd;
869}__attribute__((packed, aligned (4)));
870
1da177e4 871struct ipr_hostrcb_array_data_entry {
cfc32139 872 struct ipr_vpd vpd;
1da177e4
LT
873 struct ipr_res_addr expected_dev_res_addr;
874 struct ipr_res_addr dev_res_addr;
875}__attribute__((packed, aligned (4)));
876
4565e370
WB
877struct ipr_hostrcb64_array_data_entry {
878 struct ipr_ext_vpd vpd;
879 u8 ccin[4];
880 u8 expected_res_path[8];
881 u8 res_path[8];
882}__attribute__((packed, aligned (4)));
883
ee0f05b8
BK
884struct ipr_hostrcb_array_data_entry_enhanced {
885 struct ipr_ext_vpd vpd;
886 u8 ccin[4];
887 struct ipr_res_addr expected_dev_res_addr;
888 struct ipr_res_addr dev_res_addr;
889}__attribute__((packed, aligned (4)));
890
1da177e4 891struct ipr_hostrcb_type_ff_error {
438b0331 892 __be32 ioa_data[758];
1da177e4
LT
893}__attribute__((packed, aligned (4)));
894
895struct ipr_hostrcb_type_01_error {
896 __be32 seek_counter;
897 __be32 read_counter;
898 u8 sense_data[32];
899 __be32 ioa_data[236];
900}__attribute__((packed, aligned (4)));
901
902struct ipr_hostrcb_type_02_error {
cfc32139
BK
903 struct ipr_vpd ioa_vpd;
904 struct ipr_vpd cfc_vpd;
905 struct ipr_vpd ioa_last_attached_to_cfc_vpd;
906 struct ipr_vpd cfc_last_attached_to_ioa_vpd;
1da177e4 907 __be32 ioa_data[3];
1da177e4
LT
908}__attribute__((packed, aligned (4)));
909
ee0f05b8
BK
910struct ipr_hostrcb_type_12_error {
911 struct ipr_ext_vpd ioa_vpd;
912 struct ipr_ext_vpd cfc_vpd;
913 struct ipr_ext_vpd ioa_last_attached_to_cfc_vpd;
914 struct ipr_ext_vpd cfc_last_attached_to_ioa_vpd;
915 __be32 ioa_data[3];
916}__attribute__((packed, aligned (4)));
917
1da177e4 918struct ipr_hostrcb_type_03_error {
cfc32139
BK
919 struct ipr_vpd ioa_vpd;
920 struct ipr_vpd cfc_vpd;
1da177e4
LT
921 __be32 errors_detected;
922 __be32 errors_logged;
923 u8 ioa_data[12];
cfc32139 924 struct ipr_hostrcb_device_data_entry dev[3];
1da177e4
LT
925}__attribute__((packed, aligned (4)));
926
ee0f05b8
BK
927struct ipr_hostrcb_type_13_error {
928 struct ipr_ext_vpd ioa_vpd;
929 struct ipr_ext_vpd cfc_vpd;
930 __be32 errors_detected;
931 __be32 errors_logged;
932 struct ipr_hostrcb_device_data_entry_enhanced dev[3];
933}__attribute__((packed, aligned (4)));
934
4565e370
WB
935struct ipr_hostrcb_type_23_error {
936 struct ipr_ext_vpd ioa_vpd;
937 struct ipr_ext_vpd cfc_vpd;
938 __be32 errors_detected;
939 __be32 errors_logged;
940 struct ipr_hostrcb64_device_data_entry_enhanced dev[3];
941}__attribute__((packed, aligned (4)));
942
1da177e4 943struct ipr_hostrcb_type_04_error {
cfc32139
BK
944 struct ipr_vpd ioa_vpd;
945 struct ipr_vpd cfc_vpd;
1da177e4
LT
946 u8 ioa_data[12];
947 struct ipr_hostrcb_array_data_entry array_member[10];
948 __be32 exposed_mode_adn;
949 __be32 array_id;
cfc32139 950 struct ipr_vpd incomp_dev_vpd;
1da177e4
LT
951 __be32 ioa_data2;
952 struct ipr_hostrcb_array_data_entry array_member2[8];
953 struct ipr_res_addr last_func_vset_res_addr;
954 u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
955 u8 protection_level[8];
1da177e4
LT
956}__attribute__((packed, aligned (4)));
957
ee0f05b8
BK
958struct ipr_hostrcb_type_14_error {
959 struct ipr_ext_vpd ioa_vpd;
960 struct ipr_ext_vpd cfc_vpd;
961 __be32 exposed_mode_adn;
962 __be32 array_id;
963 struct ipr_res_addr last_func_vset_res_addr;
964 u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
965 u8 protection_level[8];
966 __be32 num_entries;
967 struct ipr_hostrcb_array_data_entry_enhanced array_member[18];
968}__attribute__((packed, aligned (4)));
969
4565e370
WB
970struct ipr_hostrcb_type_24_error {
971 struct ipr_ext_vpd ioa_vpd;
972 struct ipr_ext_vpd cfc_vpd;
973 u8 reserved[2];
974 u8 exposed_mode_adn;
975#define IPR_INVALID_ARRAY_DEV_NUM 0xff
976 u8 array_id;
977 u8 last_res_path[8];
978 u8 protection_level[8];
7262026f 979 struct ipr_ext_vpd64 array_vpd;
4565e370
WB
980 u8 description[16];
981 u8 reserved2[3];
982 u8 num_entries;
983 struct ipr_hostrcb64_array_data_entry array_member[32];
984}__attribute__((packed, aligned (4)));
985
b0df54bb
BK
986struct ipr_hostrcb_type_07_error {
987 u8 failure_reason[64];
988 struct ipr_vpd vpd;
989 u32 data[222];
990}__attribute__((packed, aligned (4)));
991
ee0f05b8
BK
992struct ipr_hostrcb_type_17_error {
993 u8 failure_reason[64];
994 struct ipr_ext_vpd vpd;
995 u32 data[476];
996}__attribute__((packed, aligned (4)));
997
49dc6a18
BK
998struct ipr_hostrcb_config_element {
999 u8 type_status;
1000#define IPR_PATH_CFG_TYPE_MASK 0xF0
1001#define IPR_PATH_CFG_NOT_EXIST 0x00
1002#define IPR_PATH_CFG_IOA_PORT 0x10
1003#define IPR_PATH_CFG_EXP_PORT 0x20
1004#define IPR_PATH_CFG_DEVICE_PORT 0x30
1005#define IPR_PATH_CFG_DEVICE_LUN 0x40
1006
1007#define IPR_PATH_CFG_STATUS_MASK 0x0F
1008#define IPR_PATH_CFG_NO_PROB 0x00
1009#define IPR_PATH_CFG_DEGRADED 0x01
1010#define IPR_PATH_CFG_FAILED 0x02
1011#define IPR_PATH_CFG_SUSPECT 0x03
1012#define IPR_PATH_NOT_DETECTED 0x04
1013#define IPR_PATH_INCORRECT_CONN 0x05
1014
1015 u8 cascaded_expander;
1016 u8 phy;
1017 u8 link_rate;
1018#define IPR_PHY_LINK_RATE_MASK 0x0F
1019
1020 __be32 wwid[2];
1021}__attribute__((packed, aligned (4)));
1022
4565e370
WB
1023struct ipr_hostrcb64_config_element {
1024 __be16 length;
1025 u8 descriptor_id;
1026#define IPR_DESCRIPTOR_MASK 0xC0
1027#define IPR_DESCRIPTOR_SIS64 0x00
1028
1029 u8 reserved;
1030 u8 type_status;
1031
1032 u8 reserved2[2];
1033 u8 link_rate;
1034
1035 u8 res_path[8];
1036 __be32 wwid[2];
1037}__attribute__((packed, aligned (8)));
1038
49dc6a18
BK
1039struct ipr_hostrcb_fabric_desc {
1040 __be16 length;
1041 u8 ioa_port;
1042 u8 cascaded_expander;
1043 u8 phy;
1044 u8 path_state;
1045#define IPR_PATH_ACTIVE_MASK 0xC0
1046#define IPR_PATH_NO_INFO 0x00
1047#define IPR_PATH_ACTIVE 0x40
1048#define IPR_PATH_NOT_ACTIVE 0x80
1049
1050#define IPR_PATH_STATE_MASK 0x0F
1051#define IPR_PATH_STATE_NO_INFO 0x00
1052#define IPR_PATH_HEALTHY 0x01
1053#define IPR_PATH_DEGRADED 0x02
1054#define IPR_PATH_FAILED 0x03
1055
1056 __be16 num_entries;
1057 struct ipr_hostrcb_config_element elem[1];
1058}__attribute__((packed, aligned (4)));
1059
4565e370
WB
1060struct ipr_hostrcb64_fabric_desc {
1061 __be16 length;
1062 u8 descriptor_id;
1063
8701f185 1064 u8 reserved[2];
4565e370
WB
1065 u8 path_state;
1066
1067 u8 reserved2[2];
1068 u8 res_path[8];
1069 u8 reserved3[6];
1070 __be16 num_entries;
1071 struct ipr_hostrcb64_config_element elem[1];
1072}__attribute__((packed, aligned (8)));
1073
56d6aa33 1074#define for_each_hrrq(hrrq, ioa_cfg) \
1075 for (hrrq = (ioa_cfg)->hrrq; \
1076 hrrq < ((ioa_cfg)->hrrq + (ioa_cfg)->hrrq_num); hrrq++)
1077
49dc6a18
BK
1078#define for_each_fabric_cfg(fabric, cfg) \
1079 for (cfg = (fabric)->elem; \
1080 cfg < ((fabric)->elem + be16_to_cpu((fabric)->num_entries)); \
1081 cfg++)
1082
1083struct ipr_hostrcb_type_20_error {
1084 u8 failure_reason[64];
1085 u8 reserved[3];
1086 u8 num_entries;
1087 struct ipr_hostrcb_fabric_desc desc[1];
1088}__attribute__((packed, aligned (4)));
1089
4565e370
WB
1090struct ipr_hostrcb_type_30_error {
1091 u8 failure_reason[64];
1092 u8 reserved[3];
1093 u8 num_entries;
1094 struct ipr_hostrcb64_fabric_desc desc[1];
1095}__attribute__((packed, aligned (4)));
1096
1da177e4 1097struct ipr_hostrcb_error {
4565e370
WB
1098 __be32 fd_ioasc;
1099 struct ipr_res_addr fd_res_addr;
1100 __be32 fd_res_handle;
1da177e4
LT
1101 __be32 prc;
1102 union {
1103 struct ipr_hostrcb_type_ff_error type_ff_error;
1104 struct ipr_hostrcb_type_01_error type_01_error;
1105 struct ipr_hostrcb_type_02_error type_02_error;
1106 struct ipr_hostrcb_type_03_error type_03_error;
1107 struct ipr_hostrcb_type_04_error type_04_error;
b0df54bb 1108 struct ipr_hostrcb_type_07_error type_07_error;
ee0f05b8
BK
1109 struct ipr_hostrcb_type_12_error type_12_error;
1110 struct ipr_hostrcb_type_13_error type_13_error;
1111 struct ipr_hostrcb_type_14_error type_14_error;
1112 struct ipr_hostrcb_type_17_error type_17_error;
49dc6a18 1113 struct ipr_hostrcb_type_20_error type_20_error;
1da177e4
LT
1114 } u;
1115}__attribute__((packed, aligned (4)));
1116
4565e370
WB
1117struct ipr_hostrcb64_error {
1118 __be32 fd_ioasc;
1119 __be32 ioa_fw_level;
1120 __be32 fd_res_handle;
1121 __be32 prc;
1122 __be64 fd_dev_id;
1123 __be64 fd_lun;
1124 u8 fd_res_path[8];
1125 __be64 time_stamp;
8701f185 1126 u8 reserved[16];
4565e370
WB
1127 union {
1128 struct ipr_hostrcb_type_ff_error type_ff_error;
1129 struct ipr_hostrcb_type_12_error type_12_error;
1130 struct ipr_hostrcb_type_17_error type_17_error;
1131 struct ipr_hostrcb_type_23_error type_23_error;
1132 struct ipr_hostrcb_type_24_error type_24_error;
1133 struct ipr_hostrcb_type_30_error type_30_error;
1134 } u;
1135}__attribute__((packed, aligned (8)));
1136
1da177e4
LT
1137struct ipr_hostrcb_raw {
1138 __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
1139}__attribute__((packed, aligned (4)));
1140
1141struct ipr_hcam {
1142 u8 op_code;
1143#define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
1144#define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
1145
1146 u8 notify_type;
1147#define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
1148#define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
1149#define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
1150#define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
1151#define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
1152
1153 u8 notifications_lost;
1154#define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
1155#define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
1156
1157 u8 flags;
1158#define IPR_HOSTRCB_INTERNAL_OPER 0x80
1159#define IPR_HOSTRCB_ERR_RESP_SENT 0x40
1160
1161 u8 overlay_id;
1162#define IPR_HOST_RCB_OVERLAY_ID_1 0x01
1163#define IPR_HOST_RCB_OVERLAY_ID_2 0x02
1164#define IPR_HOST_RCB_OVERLAY_ID_3 0x03
1165#define IPR_HOST_RCB_OVERLAY_ID_4 0x04
1166#define IPR_HOST_RCB_OVERLAY_ID_6 0x06
b0df54bb 1167#define IPR_HOST_RCB_OVERLAY_ID_7 0x07
ee0f05b8
BK
1168#define IPR_HOST_RCB_OVERLAY_ID_12 0x12
1169#define IPR_HOST_RCB_OVERLAY_ID_13 0x13
1170#define IPR_HOST_RCB_OVERLAY_ID_14 0x14
1171#define IPR_HOST_RCB_OVERLAY_ID_16 0x16
1172#define IPR_HOST_RCB_OVERLAY_ID_17 0x17
49dc6a18 1173#define IPR_HOST_RCB_OVERLAY_ID_20 0x20
4565e370
WB
1174#define IPR_HOST_RCB_OVERLAY_ID_23 0x23
1175#define IPR_HOST_RCB_OVERLAY_ID_24 0x24
1176#define IPR_HOST_RCB_OVERLAY_ID_26 0x26
1177#define IPR_HOST_RCB_OVERLAY_ID_30 0x30
1178#define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
1da177e4
LT
1179
1180 u8 reserved1[3];
1181 __be32 ilid;
1182 __be32 time_since_last_ioa_reset;
1183 __be32 reserved2;
1184 __be32 length;
1185
1186 union {
1187 struct ipr_hostrcb_error error;
4565e370 1188 struct ipr_hostrcb64_error error64;
1da177e4
LT
1189 struct ipr_hostrcb_cfg_ch_not ccn;
1190 struct ipr_hostrcb_raw raw;
1191 } u;
1192}__attribute__((packed, aligned (4)));
1193
1194struct ipr_hostrcb {
1195 struct ipr_hcam hcam;
1196 dma_addr_t hostrcb_dma;
1197 struct list_head queue;
49dc6a18 1198 struct ipr_ioa_cfg *ioa_cfg;
4565e370 1199 char rp_buffer[IPR_MAX_RES_PATH_LENGTH];
1da177e4
LT
1200};
1201
1202/* IPR smart dump table structures */
1203struct ipr_sdt_entry {
dcbad00e
WB
1204 __be32 start_token;
1205 __be32 end_token;
1206 u8 reserved[4];
1da177e4
LT
1207
1208 u8 flags;
1209#define IPR_SDT_ENDIAN 0x80
1210#define IPR_SDT_VALID_ENTRY 0x20
1211
1212 u8 resv;
1213 __be16 priority;
1214}__attribute__((packed, aligned (4)));
1215
1216struct ipr_sdt_header {
1217 __be32 state;
1218 __be32 num_entries;
1219 __be32 num_entries_used;
1220 __be32 dump_size;
1221}__attribute__((packed, aligned (4)));
1222
1223struct ipr_sdt {
1224 struct ipr_sdt_header hdr;
4d4dd706 1225 struct ipr_sdt_entry entry[IPR_FMT3_NUM_SDT_ENTRIES];
1da177e4
LT
1226}__attribute__((packed, aligned (4)));
1227
1228struct ipr_uc_sdt {
1229 struct ipr_sdt_header hdr;
1230 struct ipr_sdt_entry entry[1];
1231}__attribute__((packed, aligned (4)));
1232
1233/*
1234 * Driver types
1235 */
1236struct ipr_bus_attributes {
1237 u8 bus;
1238 u8 qas_enabled;
1239 u8 bus_width;
1240 u8 reserved;
1241 u32 max_xfer_rate;
1242};
1243
35a39691
BK
1244struct ipr_sata_port {
1245 struct ipr_ioa_cfg *ioa_cfg;
1246 struct ata_port *ap;
1247 struct ipr_resource_entry *res;
1248 struct ipr_ioasa_gata ioasa;
1249};
1250
1da177e4 1251struct ipr_resource_entry {
1da177e4
LT
1252 u8 needs_sync_complete:1;
1253 u8 in_erp:1;
1254 u8 add_to_ml:1;
1255 u8 del_from_ml:1;
1256 u8 resetting_device:1;
0b1f8d44 1257 u8 reset_occurred:1;
1da177e4 1258
3e7ebdfa
WB
1259 u32 bus; /* AKA channel */
1260 u32 target; /* AKA id */
1261 u32 lun;
1262#define IPR_ARRAY_VIRTUAL_BUS 0x1
1263#define IPR_VSET_VIRTUAL_BUS 0x2
1264#define IPR_IOAFP_VIRTUAL_BUS 0x3
1265
1266#define IPR_GET_RES_PHYS_LOC(res) \
1267 (((res)->bus << 24) | ((res)->target << 8) | (res)->lun)
1268
1269 u8 ata_class;
1270
1271 u8 flags;
1272 __be16 res_flags;
1273
7be96900 1274 u8 type;
3e7ebdfa
WB
1275
1276 u8 qmodel;
1277 struct ipr_std_inq_data std_inq_data;
1278
1279 __be32 res_handle;
1280 __be64 dev_id;
46d74563 1281 __be64 lun_wwn;
3e7ebdfa
WB
1282 struct scsi_lun dev_lun;
1283 u8 res_path[8];
1284
1285 struct ipr_ioa_cfg *ioa_cfg;
1da177e4 1286 struct scsi_device *sdev;
35a39691 1287 struct ipr_sata_port *sata_port;
1da177e4 1288 struct list_head queue;
3e7ebdfa 1289}; /* struct ipr_resource_entry */
1da177e4
LT
1290
1291struct ipr_resource_hdr {
1292 u16 num_entries;
1293 u16 reserved;
1294};
1295
1da177e4
LT
1296struct ipr_misc_cbs {
1297 struct ipr_ioa_vpd ioa_vpd;
62275040 1298 struct ipr_inquiry_page0 page0_data;
1da177e4 1299 struct ipr_inquiry_page3 page3_data;
ac09c349 1300 struct ipr_inquiry_cap cap;
1da177e4
LT
1301 struct ipr_mode_pages mode_pages;
1302 struct ipr_supported_device supp_dev;
1303};
1304
1305struct ipr_interrupt_offsets {
1306 unsigned long set_interrupt_mask_reg;
1307 unsigned long clr_interrupt_mask_reg;
214777ba 1308 unsigned long clr_interrupt_mask_reg32;
1da177e4 1309 unsigned long sense_interrupt_mask_reg;
214777ba 1310 unsigned long sense_interrupt_mask_reg32;
1da177e4 1311 unsigned long clr_interrupt_reg;
214777ba 1312 unsigned long clr_interrupt_reg32;
1da177e4
LT
1313
1314 unsigned long sense_interrupt_reg;
214777ba 1315 unsigned long sense_interrupt_reg32;
1da177e4
LT
1316 unsigned long ioarrin_reg;
1317 unsigned long sense_uproc_interrupt_reg;
214777ba 1318 unsigned long sense_uproc_interrupt_reg32;
1da177e4 1319 unsigned long set_uproc_interrupt_reg;
214777ba 1320 unsigned long set_uproc_interrupt_reg32;
1da177e4 1321 unsigned long clr_uproc_interrupt_reg;
214777ba
WB
1322 unsigned long clr_uproc_interrupt_reg32;
1323
1324 unsigned long init_feedback_reg;
dcbad00e
WB
1325
1326 unsigned long dump_addr_reg;
1327 unsigned long dump_data_reg;
8701f185 1328
4289a086 1329#define IPR_ENDIAN_SWAP_KEY 0x00080800
8701f185 1330 unsigned long endian_swap_reg;
1da177e4
LT
1331};
1332
1333struct ipr_interrupts {
1334 void __iomem *set_interrupt_mask_reg;
1335 void __iomem *clr_interrupt_mask_reg;
214777ba 1336 void __iomem *clr_interrupt_mask_reg32;
1da177e4 1337 void __iomem *sense_interrupt_mask_reg;
214777ba 1338 void __iomem *sense_interrupt_mask_reg32;
1da177e4 1339 void __iomem *clr_interrupt_reg;
214777ba 1340 void __iomem *clr_interrupt_reg32;
1da177e4
LT
1341
1342 void __iomem *sense_interrupt_reg;
214777ba 1343 void __iomem *sense_interrupt_reg32;
1da177e4
LT
1344 void __iomem *ioarrin_reg;
1345 void __iomem *sense_uproc_interrupt_reg;
214777ba 1346 void __iomem *sense_uproc_interrupt_reg32;
1da177e4 1347 void __iomem *set_uproc_interrupt_reg;
214777ba 1348 void __iomem *set_uproc_interrupt_reg32;
1da177e4 1349 void __iomem *clr_uproc_interrupt_reg;
214777ba
WB
1350 void __iomem *clr_uproc_interrupt_reg32;
1351
1352 void __iomem *init_feedback_reg;
dcbad00e
WB
1353
1354 void __iomem *dump_addr_reg;
1355 void __iomem *dump_data_reg;
8701f185
WB
1356
1357 void __iomem *endian_swap_reg;
1da177e4
LT
1358};
1359
1360struct ipr_chip_cfg_t {
1361 u32 mailbox;
89aad428 1362 u16 max_cmds;
1da177e4 1363 u8 cache_line_size;
7dd21308 1364 u8 clear_isr;
b53d124a 1365 u32 iopoll_weight;
1da177e4
LT
1366 struct ipr_interrupt_offsets regs;
1367};
1368
1369struct ipr_chip_t {
1370 u16 vendor;
1371 u16 device;
1be7bd82
WB
1372 u16 intr_type;
1373#define IPR_USE_LSI 0x00
1374#define IPR_USE_MSI 0x01
05a6538a 1375#define IPR_USE_MSIX 0x02
a32c055f
WB
1376 u16 sis_type;
1377#define IPR_SIS32 0x00
1378#define IPR_SIS64 0x01
cb237ef7
WB
1379 u16 bist_method;
1380#define IPR_PCI_CFG 0x00
1381#define IPR_MMIO 0x01
1da177e4
LT
1382 const struct ipr_chip_cfg_t *cfg;
1383};
1384
1385enum ipr_shutdown_type {
1386 IPR_SHUTDOWN_NORMAL = 0x00,
1387 IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
1388 IPR_SHUTDOWN_ABBREV = 0x80,
1389 IPR_SHUTDOWN_NONE = 0x100
1390};
1391
1392struct ipr_trace_entry {
1393 u32 time;
1394
1395 u8 op_code;
35a39691 1396 u8 ata_op_code;
1da177e4
LT
1397 u8 type;
1398#define IPR_TRACE_START 0x00
1399#define IPR_TRACE_FINISH 0xff
35a39691 1400 u8 cmd_index;
1da177e4
LT
1401
1402 __be32 res_handle;
1403 union {
1404 u32 ioasc;
1405 u32 add_data;
1406 u32 res_addr;
1407 } u;
1408};
1409
1410struct ipr_sglist {
1411 u32 order;
1412 u32 num_sg;
12baa420 1413 u32 num_dma_sg;
1da177e4
LT
1414 u32 buffer_len;
1415 struct scatterlist scatterlist[1];
1416};
1417
1418enum ipr_sdt_state {
1419 INACTIVE,
1420 WAIT_FOR_DUMP,
1421 GET_DUMP,
41e9a696 1422 READ_DUMP,
1da177e4
LT
1423 ABORT_DUMP,
1424 DUMP_OBTAINED
1425};
1426
1427/* Per-controller data */
1428struct ipr_ioa_cfg {
1429 char eye_catcher[8];
1430#define IPR_EYECATCHER "iprcfg"
1431
1432 struct list_head queue;
1433
1da177e4
LT
1434 u8 in_reset_reload:1;
1435 u8 in_ioa_bringdown:1;
1436 u8 ioa_unit_checked:1;
1da177e4 1437 u8 dump_taken:1;
1da177e4 1438 u8 allow_ml_add_del:1;
ce155cce 1439 u8 needs_hard_reset:1;
ac09c349 1440 u8 dual_raid:1;
463fc696 1441 u8 needs_warm_reset:1;
95fecd90 1442 u8 msi_received:1;
a32c055f 1443 u8 sis64:1;
4c647e90 1444 u8 dump_timeout:1;
fb51ccbf 1445 u8 cfg_locked:1;
7dd21308 1446 u8 clear_isr:1;
6270e593 1447 u8 probe_done:1;
463fc696
BK
1448
1449 u8 revid;
1da177e4 1450
3e7ebdfa
WB
1451 /*
1452 * Bitmaps for SIS64 generated target values
1453 */
222ab594 1454 unsigned long target_ids[BITS_TO_LONGS(IPR_MAX_SIS64_DEVS)];
1455 unsigned long array_ids[BITS_TO_LONGS(IPR_MAX_SIS64_DEVS)];
1456 unsigned long vset_ids[BITS_TO_LONGS(IPR_MAX_SIS64_DEVS)];
3e7ebdfa 1457
1da177e4
LT
1458 u16 type; /* CCIN of the card */
1459
1460 u8 log_level;
1461#define IPR_MAX_LOG_LEVEL 4
1462#define IPR_DEFAULT_LOG_LEVEL 2
1463
1464#define IPR_NUM_TRACE_INDEX_BITS 8
1465#define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
1466#define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
1467 char trace_start[8];
1468#define IPR_TRACE_START_LABEL "trace"
1469 struct ipr_trace_entry *trace;
56d6aa33 1470 atomic_t trace_index;
1da177e4 1471
1da177e4
LT
1472 char cfg_table_start[8];
1473#define IPR_CFG_TBL_START "cfg"
3e7ebdfa
WB
1474 union {
1475 struct ipr_config_table *cfg_table;
1476 struct ipr_config_table64 *cfg_table64;
1477 } u;
1da177e4 1478 dma_addr_t cfg_table_dma;
3e7ebdfa
WB
1479 u32 cfg_table_size;
1480 u32 max_devs_supported;
1da177e4
LT
1481
1482 char resource_table_label[8];
1483#define IPR_RES_TABLE_LABEL "res_tbl"
1484 struct ipr_resource_entry *res_entries;
1485 struct list_head free_res_q;
1486 struct list_head used_res_q;
1487
1488 char ipr_hcam_label[8];
1489#define IPR_HCAM_LABEL "hcams"
1490 struct ipr_hostrcb *hostrcb[IPR_NUM_HCAMS];
1491 dma_addr_t hostrcb_dma[IPR_NUM_HCAMS];
1492 struct list_head hostrcb_free_q;
1493 struct list_head hostrcb_pending_q;
1494
05a6538a 1495 struct ipr_hrr_queue hrrq[IPR_MAX_HRRQ_NUM];
1496 u32 hrrq_num;
56d6aa33 1497 atomic_t hrrq_index;
1498 u16 identify_hrrq_index;
1da177e4
LT
1499
1500 struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
1501
5469cb5b 1502 unsigned int transop_timeout;
1da177e4 1503 const struct ipr_chip_cfg_t *chip_cfg;
1be7bd82 1504 const struct ipr_chip_t *ipr_chip;
1da177e4
LT
1505
1506 void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
1507 unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
1508 void __iomem *ioa_mailbox;
1509 struct ipr_interrupts regs;
1510
1511 u16 saved_pcix_cmd_reg;
1512 u16 reset_retries;
1513
1514 u32 errors_logged;
3d1d0da6 1515 u32 doorbell;
1da177e4
LT
1516
1517 struct Scsi_Host *host;
1518 struct pci_dev *pdev;
1519 struct ipr_sglist *ucode_sglist;
1da177e4
LT
1520 u8 saved_mode_page_len;
1521
1522 struct work_struct work_q;
1523
1524 wait_queue_head_t reset_wait_q;
95fecd90 1525 wait_queue_head_t msi_wait_q;
6270e593 1526 wait_queue_head_t eeh_wait_q;
1da177e4
LT
1527
1528 struct ipr_dump *dump;
1529 enum ipr_sdt_state sdt_state;
1530
1531 struct ipr_misc_cbs *vpd_cbs;
1532 dma_addr_t vpd_cbs_dma;
1533
1534 struct pci_pool *ipr_cmd_pool;
1535
1536 struct ipr_cmnd *reset_cmd;
463fc696 1537 int (*reset) (struct ipr_cmnd *);
1da177e4 1538
35a39691 1539 struct ata_host ata_host;
1da177e4 1540 char ipr_cmd_label[8];
0124ca9d 1541#define IPR_CMD_LABEL "ipr_cmd"
89aad428
BK
1542 u32 max_cmds;
1543 struct ipr_cmnd **ipr_cmnd_list;
1544 dma_addr_t *ipr_cmnd_list_dma;
05a6538a 1545
1546 u16 intr_flag;
1547 unsigned int nvectors;
1548
1549 struct {
1550 unsigned short vec;
1551 char desc[22];
1552 } vectors_info[IPR_MAX_MSIX_VECTORS];
1553
b53d124a 1554 u32 iopoll_weight;
1555
3e7ebdfa 1556}; /* struct ipr_ioa_cfg */
1da177e4
LT
1557
1558struct ipr_cmnd {
1559 struct ipr_ioarcb ioarcb;
a32c055f
WB
1560 union {
1561 struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
1562 struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
1563 struct ipr_ata64_ioadl ata_ioadl;
1564 } i;
96d21f00
WB
1565 union {
1566 struct ipr_ioasa ioasa;
1567 struct ipr_ioasa64 ioasa64;
1568 } s;
1da177e4
LT
1569 struct list_head queue;
1570 struct scsi_cmnd *scsi_cmd;
35a39691 1571 struct ata_queued_cmd *qc;
1da177e4
LT
1572 struct completion completion;
1573 struct timer_list timer;
172cd6e1 1574 void (*fast_done) (struct ipr_cmnd *);
1da177e4
LT
1575 void (*done) (struct ipr_cmnd *);
1576 int (*job_step) (struct ipr_cmnd *);
dfed823e 1577 int (*job_step_failed) (struct ipr_cmnd *);
1da177e4
LT
1578 u16 cmd_index;
1579 u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
1580 dma_addr_t sense_buffer_dma;
1581 unsigned short dma_use_sg;
a32c055f 1582 dma_addr_t dma_addr;
1da177e4
LT
1583 struct ipr_cmnd *sibling;
1584 union {
1585 enum ipr_shutdown_type shutdown_type;
1586 struct ipr_hostrcb *hostrcb;
1587 unsigned long time_left;
1588 unsigned long scratch;
1589 struct ipr_resource_entry *res;
1590 struct scsi_device *sdev;
1591 } u;
1592
05a6538a 1593 struct ipr_hrr_queue *hrrq;
1da177e4
LT
1594 struct ipr_ioa_cfg *ioa_cfg;
1595};
1596
1597struct ipr_ses_table_entry {
1598 char product_id[17];
1599 char compare_product_id_byte[17];
1600 u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
1601};
1602
1603struct ipr_dump_header {
1604 u32 eye_catcher;
1605#define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
1606 u32 len;
1607 u32 num_entries;
1608 u32 first_entry_offset;
1609 u32 status;
1610#define IPR_DUMP_STATUS_SUCCESS 0
1611#define IPR_DUMP_STATUS_QUAL_SUCCESS 2
1612#define IPR_DUMP_STATUS_FAILED 0xffffffff
1613 u32 os;
1614#define IPR_DUMP_OS_LINUX 0x4C4E5558
1615 u32 driver_name;
1616#define IPR_DUMP_DRIVER_NAME 0x49505232
1617}__attribute__((packed, aligned (4)));
1618
1619struct ipr_dump_entry_header {
1620 u32 eye_catcher;
1621#define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
1622 u32 len;
1623 u32 num_elems;
1624 u32 offset;
1625 u32 data_type;
1626#define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
1627#define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
1628 u32 id;
1629#define IPR_DUMP_IOA_DUMP_ID 0x494F4131
1630#define IPR_DUMP_LOCATION_ID 0x4C4F4341
1631#define IPR_DUMP_TRACE_ID 0x54524143
1632#define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
1633#define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
1634#define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
1635#define IPR_DUMP_PEND_OPS 0x414F5053
1636 u32 status;
1637}__attribute__((packed, aligned (4)));
1638
1639struct ipr_dump_location_entry {
1640 struct ipr_dump_entry_header hdr;
71610f55 1641 u8 location[20];
1da177e4
LT
1642}__attribute__((packed));
1643
1644struct ipr_dump_trace_entry {
1645 struct ipr_dump_entry_header hdr;
1646 u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
1647}__attribute__((packed, aligned (4)));
1648
1649struct ipr_dump_version_entry {
1650 struct ipr_dump_entry_header hdr;
1651 u8 version[sizeof(IPR_DRIVER_VERSION)];
1652};
1653
1654struct ipr_dump_ioa_type_entry {
1655 struct ipr_dump_entry_header hdr;
1656 u32 type;
1657 u32 fw_version;
1658};
1659
1660struct ipr_driver_dump {
1661 struct ipr_dump_header hdr;
1662 struct ipr_dump_version_entry version_entry;
1663 struct ipr_dump_location_entry location_entry;
1664 struct ipr_dump_ioa_type_entry ioa_type_entry;
1665 struct ipr_dump_trace_entry trace_entry;
1666}__attribute__((packed));
1667
1668struct ipr_ioa_dump {
1669 struct ipr_dump_entry_header hdr;
1670 struct ipr_sdt sdt;
4d4dd706 1671 __be32 **ioa_data;
1da177e4
LT
1672 u32 reserved;
1673 u32 next_page_index;
1674 u32 page_offset;
1675 u32 format;
1da177e4
LT
1676}__attribute__((packed, aligned (4)));
1677
1678struct ipr_dump {
1679 struct kref kref;
1680 struct ipr_ioa_cfg *ioa_cfg;
1681 struct ipr_driver_dump driver_dump;
1682 struct ipr_ioa_dump ioa_dump;
1683};
1684
1685struct ipr_error_table_t {
1686 u32 ioasc;
1687 int log_ioasa;
1688 int log_hcam;
1689 char *error;
1690};
1691
1692struct ipr_software_inq_lid_info {
1693 __be32 load_id;
1694 __be32 timestamp[3];
1695}__attribute__((packed, aligned (4)));
1696
1697struct ipr_ucode_image_header {
1698 __be32 header_length;
1699 __be32 lid_table_offset;
1700 u8 major_release;
1701 u8 card_type;
1702 u8 minor_release[2];
1703 u8 reserved[20];
1704 char eyecatcher[16];
1705 __be32 num_lids;
1706 struct ipr_software_inq_lid_info lid[1];
1707}__attribute__((packed, aligned (4)));
1708
1709/*
1710 * Macros
1711 */
d3c74871 1712#define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
1da177e4
LT
1713
1714#ifdef CONFIG_SCSI_IPR_TRACE
1715#define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
1716#define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
1717#else
1718#define ipr_create_trace_file(kobj, attr) 0
1719#define ipr_remove_trace_file(kobj, attr) do { } while(0)
1720#endif
1721
1722#ifdef CONFIG_SCSI_IPR_DUMP
1723#define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
1724#define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
1725#else
1726#define ipr_create_dump_file(kobj, attr) 0
1727#define ipr_remove_dump_file(kobj, attr) do { } while(0)
1728#endif
1729
1730/*
1731 * Error logging macros
1732 */
1733#define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
1734#define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
1da177e4
LT
1735#define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
1736
3e7ebdfa
WB
1737#define ipr_res_printk(level, ioa_cfg, bus, target, lun, fmt, ...) \
1738 printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
1739 bus, target, lun, ##__VA_ARGS__)
1740
1741#define ipr_res_err(ioa_cfg, res, fmt, ...) \
1742 ipr_res_printk(KERN_ERR, ioa_cfg, (res)->bus, (res)->target, (res)->lun, fmt, ##__VA_ARGS__)
1743
fb3ed3cb
BK
1744#define ipr_ra_printk(level, ioa_cfg, ra, fmt, ...) \
1745 printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
1746 (ra).bus, (ra).target, (ra).lun, ##__VA_ARGS__)
1da177e4 1747
fb3ed3cb
BK
1748#define ipr_ra_err(ioa_cfg, ra, fmt, ...) \
1749 ipr_ra_printk(KERN_ERR, ioa_cfg, ra, fmt, ##__VA_ARGS__)
1da177e4 1750
fa15b1f6
BK
1751#define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
1752{ \
1753 if ((res).bus >= IPR_MAX_NUM_BUSES) { \
1754 ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
1755 } else { \
1756 ipr_err(fmt": %d:%d:%d:%d\n", \
1757 ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
1758 (res).bus, (res).target, (res).lun); \
1759 } \
1760}
1761
49dc6a18 1762#define ipr_hcam_err(hostrcb, fmt, ...) \
4565e370
WB
1763{ \
1764 if (ipr_is_device(hostrcb)) { \
1765 if ((hostrcb)->ioa_cfg->sis64) { \
1766 printk(KERN_ERR IPR_NAME ": %s: " fmt, \
b3b3b407
BK
1767 ipr_format_res_path(hostrcb->ioa_cfg, \
1768 hostrcb->hcam.u.error64.fd_res_path, \
5adcbeb3
WB
1769 hostrcb->rp_buffer, \
1770 sizeof(hostrcb->rp_buffer)), \
4565e370
WB
1771 __VA_ARGS__); \
1772 } else { \
1773 ipr_ra_err((hostrcb)->ioa_cfg, \
1774 (hostrcb)->hcam.u.error.fd_res_addr, \
1775 fmt, __VA_ARGS__); \
1776 } \
1777 } else { \
1778 dev_err(&(hostrcb)->ioa_cfg->pdev->dev, fmt, __VA_ARGS__); \
1779 } \
49dc6a18
BK
1780}
1781
1da177e4 1782#define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
cadbd4a5 1783 __FILE__, __func__, __LINE__)
1da177e4 1784
cadbd4a5
HH
1785#define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __func__))
1786#define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __func__))
1da177e4
LT
1787
1788#define ipr_err_separator \
1789ipr_err("----------------------------------------------------------\n")
1790
1791
1792/*
1793 * Inlines
1794 */
1795
1796/**
1797 * ipr_is_ioa_resource - Determine if a resource is the IOA
1798 * @res: resource entry struct
1799 *
1800 * Return value:
1801 * 1 if IOA / 0 if not IOA
1802 **/
1803static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
1804{
3e7ebdfa 1805 return res->type == IPR_RES_TYPE_IOAFP;
1da177e4
LT
1806}
1807
1808/**
1809 * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
1810 * @res: resource entry struct
1811 *
1812 * Return value:
1813 * 1 if AF DASD / 0 if not AF DASD
1814 **/
1815static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
1816{
3e7ebdfa
WB
1817 return res->type == IPR_RES_TYPE_AF_DASD ||
1818 res->type == IPR_RES_TYPE_REMOTE_AF_DASD;
1da177e4
LT
1819}
1820
1821/**
1822 * ipr_is_vset_device - Determine if a resource is a VSET
1823 * @res: resource entry struct
1824 *
1825 * Return value:
1826 * 1 if VSET / 0 if not VSET
1827 **/
1828static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
1829{
3e7ebdfa 1830 return res->type == IPR_RES_TYPE_VOLUME_SET;
1da177e4
LT
1831}
1832
1833/**
1834 * ipr_is_gscsi - Determine if a resource is a generic scsi resource
1835 * @res: resource entry struct
1836 *
1837 * Return value:
1838 * 1 if GSCSI / 0 if not GSCSI
1839 **/
1840static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
1841{
3e7ebdfa 1842 return res->type == IPR_RES_TYPE_GENERIC_SCSI;
1da177e4
LT
1843}
1844
e4fbf44e
BK
1845/**
1846 * ipr_is_scsi_disk - Determine if a resource is a SCSI disk
1847 * @res: resource entry struct
1848 *
1849 * Return value:
1850 * 1 if SCSI disk / 0 if not SCSI disk
1851 **/
1852static inline int ipr_is_scsi_disk(struct ipr_resource_entry *res)
1853{
1854 if (ipr_is_af_dasd_device(res) ||
3e7ebdfa 1855 (ipr_is_gscsi(res) && IPR_IS_DASD_DEVICE(res->std_inq_data)))
e4fbf44e
BK
1856 return 1;
1857 else
1858 return 0;
1859}
1860
b5145d25
BK
1861/**
1862 * ipr_is_gata - Determine if a resource is a generic ATA resource
1863 * @res: resource entry struct
1864 *
1865 * Return value:
1866 * 1 if GATA / 0 if not GATA
1867 **/
1868static inline int ipr_is_gata(struct ipr_resource_entry *res)
1869{
3e7ebdfa 1870 return res->type == IPR_RES_TYPE_GENERIC_ATA;
b5145d25
BK
1871}
1872
ee0a90fa
BK
1873/**
1874 * ipr_is_naca_model - Determine if a resource is using NACA queueing model
1875 * @res: resource entry struct
1876 *
1877 * Return value:
1878 * 1 if NACA queueing model / 0 if not NACA queueing model
1879 **/
1880static inline int ipr_is_naca_model(struct ipr_resource_entry *res)
1881{
3e7ebdfa 1882 if (ipr_is_gscsi(res) && res->qmodel == IPR_QUEUE_NACA_MODEL)
ee0a90fa
BK
1883 return 1;
1884 return 0;
1885}
1886
1da177e4 1887/**
4565e370
WB
1888 * ipr_is_device - Determine if the hostrcb structure is related to a device
1889 * @hostrcb: host resource control blocks struct
1da177e4
LT
1890 *
1891 * Return value:
1892 * 1 if AF / 0 if not AF
1893 **/
4565e370 1894static inline int ipr_is_device(struct ipr_hostrcb *hostrcb)
1da177e4 1895{
4565e370
WB
1896 struct ipr_res_addr *res_addr;
1897 u8 *res_path;
1898
1899 if (hostrcb->ioa_cfg->sis64) {
1900 res_path = &hostrcb->hcam.u.error64.fd_res_path[0];
1901 if ((res_path[0] == 0x00 || res_path[0] == 0x80 ||
1902 res_path[0] == 0x81) && res_path[2] != 0xFF)
1903 return 1;
1904 } else {
1905 res_addr = &hostrcb->hcam.u.error.fd_res_addr;
1906
1907 if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
1908 (res_addr->target < (IPR_MAX_NUM_TARGETS_PER_BUS - 1)))
1909 return 1;
1910 }
1da177e4
LT
1911 return 0;
1912}
1913
1914/**
1915 * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
1916 * @sdt_word: SDT address
1917 *
1918 * Return value:
1919 * 1 if format 2 / 0 if not
1920 **/
1921static inline int ipr_sdt_is_fmt2(u32 sdt_word)
1922{
1923 u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
1924
1925 switch (bar_sel) {
1926 case IPR_SDT_FMT2_BAR0_SEL:
1927 case IPR_SDT_FMT2_BAR1_SEL:
1928 case IPR_SDT_FMT2_BAR2_SEL:
1929 case IPR_SDT_FMT2_BAR3_SEL:
1930 case IPR_SDT_FMT2_BAR4_SEL:
1931 case IPR_SDT_FMT2_BAR5_SEL:
1932 case IPR_SDT_FMT2_EXP_ROM_SEL:
1933 return 1;
1934 };
1935
1936 return 0;
1937}
1938
c5f10187
WB
1939#ifndef writeq
1940static inline void writeq(u64 val, void __iomem *addr)
1941{
1942 writel(((u32) (val >> 32)), addr);
1943 writel(((u32) (val)), (addr + 4));
1944}
1da177e4 1945#endif
c5f10187
WB
1946
1947#endif /* _IPR_H */