pch_gbe: reprogram multicast address register on reset
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / ptp / ptp_pch.c
CommitLineData
863d08ec
TS
1/*
2 * PTP 1588 clock using the EG20T PCH
3 *
4 * Copyright (C) 2010 OMICRON electronics GmbH
5 * Copyright (C) 2011-2012 LAPIS SEMICONDUCTOR Co., LTD.
6 *
7 * This code was derived from the IXP46X driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
21 */
22
23#include <linux/device.h>
24#include <linux/err.h>
25#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/io.h>
28#include <linux/irq.h>
29#include <linux/kernel.h>
30#include <linux/module.h>
31#include <linux/pci.h>
32#include <linux/ptp_clock_kernel.h>
33
34#define STATION_ADDR_LEN 20
35#define PCI_DEVICE_ID_PCH_1588 0x8819
36#define IO_MEM_BAR 1
37
38#define DEFAULT_ADDEND 0xA0000000
39#define TICKS_NS_SHIFT 5
40#define N_EXT_TS 2
41
42enum pch_status {
43 PCH_SUCCESS,
44 PCH_INVALIDPARAM,
45 PCH_NOTIMESTAMP,
46 PCH_INTERRUPTMODEINUSE,
47 PCH_FAILED,
48 PCH_UNSUPPORTED,
49};
50/**
51 * struct pch_ts_regs - IEEE 1588 registers
52 */
53struct pch_ts_regs {
54 u32 control;
55 u32 event;
56 u32 addend;
57 u32 accum;
58 u32 test;
59 u32 ts_compare;
60 u32 rsystime_lo;
61 u32 rsystime_hi;
62 u32 systime_lo;
63 u32 systime_hi;
64 u32 trgt_lo;
65 u32 trgt_hi;
66 u32 asms_lo;
67 u32 asms_hi;
68 u32 amms_lo;
69 u32 amms_hi;
70 u32 ch_control;
71 u32 ch_event;
72 u32 tx_snap_lo;
73 u32 tx_snap_hi;
74 u32 rx_snap_lo;
75 u32 rx_snap_hi;
76 u32 src_uuid_lo;
77 u32 src_uuid_hi;
78 u32 can_status;
79 u32 can_snap_lo;
80 u32 can_snap_hi;
81 u32 ts_sel;
82 u32 ts_st[6];
83 u32 reserve1[14];
84 u32 stl_max_set_en;
85 u32 stl_max_set;
86 u32 reserve2[13];
87 u32 srst;
88};
89
90#define PCH_TSC_RESET (1 << 0)
91#define PCH_TSC_TTM_MASK (1 << 1)
92#define PCH_TSC_ASMS_MASK (1 << 2)
93#define PCH_TSC_AMMS_MASK (1 << 3)
94#define PCH_TSC_PPSM_MASK (1 << 4)
95#define PCH_TSE_TTIPEND (1 << 1)
96#define PCH_TSE_SNS (1 << 2)
97#define PCH_TSE_SNM (1 << 3)
98#define PCH_TSE_PPS (1 << 4)
99#define PCH_CC_MM (1 << 0)
100#define PCH_CC_TA (1 << 1)
101
102#define PCH_CC_MODE_SHIFT 16
103#define PCH_CC_MODE_MASK 0x001F0000
104#define PCH_CC_VERSION (1 << 31)
105#define PCH_CE_TXS (1 << 0)
106#define PCH_CE_RXS (1 << 1)
107#define PCH_CE_OVR (1 << 0)
108#define PCH_CE_VAL (1 << 1)
109#define PCH_ECS_ETH (1 << 0)
110
111#define PCH_ECS_CAN (1 << 1)
112#define PCH_STATION_BYTES 6
113
114#define PCH_IEEE1588_ETH (1 << 0)
115#define PCH_IEEE1588_CAN (1 << 1)
116/**
117 * struct pch_dev - Driver private data
118 */
119struct pch_dev {
120 struct pch_ts_regs *regs;
121 struct ptp_clock *ptp_clock;
122 struct ptp_clock_info caps;
123 int exts0_enabled;
124 int exts1_enabled;
125
126 u32 mem_base;
127 u32 mem_size;
128 u32 irq;
129 struct pci_dev *pdev;
130 spinlock_t register_lock;
131};
132
133/**
134 * struct pch_params - 1588 module parameter
135 */
136struct pch_params {
137 u8 station[STATION_ADDR_LEN];
138};
139
140/* structure to hold the module parameters */
141static struct pch_params pch_param = {
142 "00:00:00:00:00:00"
143};
144
145/*
146 * Register access functions
147 */
148static inline void pch_eth_enable_set(struct pch_dev *chip)
149{
150 u32 val;
151 /* SET the eth_enable bit */
152 val = ioread32(&chip->regs->ts_sel) | (PCH_ECS_ETH);
153 iowrite32(val, (&chip->regs->ts_sel));
154}
155
156static u64 pch_systime_read(struct pch_ts_regs *regs)
157{
158 u64 ns;
159 u32 lo, hi;
160
161 lo = ioread32(&regs->systime_lo);
162 hi = ioread32(&regs->systime_hi);
163
164 ns = ((u64) hi) << 32;
165 ns |= lo;
166 ns <<= TICKS_NS_SHIFT;
167
168 return ns;
169}
170
171static void pch_systime_write(struct pch_ts_regs *regs, u64 ns)
172{
173 u32 hi, lo;
174
175 ns >>= TICKS_NS_SHIFT;
176 hi = ns >> 32;
177 lo = ns & 0xffffffff;
178
179 iowrite32(lo, &regs->systime_lo);
180 iowrite32(hi, &regs->systime_hi);
181}
182
183static inline void pch_block_reset(struct pch_dev *chip)
184{
185 u32 val;
186 /* Reset Hardware Assist block */
187 val = ioread32(&chip->regs->control) | PCH_TSC_RESET;
188 iowrite32(val, (&chip->regs->control));
189 val = val & ~PCH_TSC_RESET;
190 iowrite32(val, (&chip->regs->control));
191}
192
193u32 pch_ch_control_read(struct pci_dev *pdev)
194{
195 struct pch_dev *chip = pci_get_drvdata(pdev);
196 u32 val;
197
198 val = ioread32(&chip->regs->ch_control);
199
200 return val;
201}
202EXPORT_SYMBOL(pch_ch_control_read);
203
204void pch_ch_control_write(struct pci_dev *pdev, u32 val)
205{
206 struct pch_dev *chip = pci_get_drvdata(pdev);
207
208 iowrite32(val, (&chip->regs->ch_control));
209}
210EXPORT_SYMBOL(pch_ch_control_write);
211
212u32 pch_ch_event_read(struct pci_dev *pdev)
213{
214 struct pch_dev *chip = pci_get_drvdata(pdev);
215 u32 val;
216
217 val = ioread32(&chip->regs->ch_event);
218
219 return val;
220}
221EXPORT_SYMBOL(pch_ch_event_read);
222
223void pch_ch_event_write(struct pci_dev *pdev, u32 val)
224{
225 struct pch_dev *chip = pci_get_drvdata(pdev);
226
227 iowrite32(val, (&chip->regs->ch_event));
228}
229EXPORT_SYMBOL(pch_ch_event_write);
230
231u32 pch_src_uuid_lo_read(struct pci_dev *pdev)
232{
233 struct pch_dev *chip = pci_get_drvdata(pdev);
234 u32 val;
235
236 val = ioread32(&chip->regs->src_uuid_lo);
237
238 return val;
239}
240EXPORT_SYMBOL(pch_src_uuid_lo_read);
241
242u32 pch_src_uuid_hi_read(struct pci_dev *pdev)
243{
244 struct pch_dev *chip = pci_get_drvdata(pdev);
245 u32 val;
246
247 val = ioread32(&chip->regs->src_uuid_hi);
248
249 return val;
250}
251EXPORT_SYMBOL(pch_src_uuid_hi_read);
252
253u64 pch_rx_snap_read(struct pci_dev *pdev)
254{
255 struct pch_dev *chip = pci_get_drvdata(pdev);
256 u64 ns;
257 u32 lo, hi;
258
259 lo = ioread32(&chip->regs->rx_snap_lo);
260 hi = ioread32(&chip->regs->rx_snap_hi);
261
262 ns = ((u64) hi) << 32;
263 ns |= lo;
d50566c7 264 ns <<= TICKS_NS_SHIFT;
863d08ec
TS
265
266 return ns;
267}
268EXPORT_SYMBOL(pch_rx_snap_read);
269
270u64 pch_tx_snap_read(struct pci_dev *pdev)
271{
272 struct pch_dev *chip = pci_get_drvdata(pdev);
273 u64 ns;
274 u32 lo, hi;
275
276 lo = ioread32(&chip->regs->tx_snap_lo);
277 hi = ioread32(&chip->regs->tx_snap_hi);
278
279 ns = ((u64) hi) << 32;
280 ns |= lo;
d50566c7 281 ns <<= TICKS_NS_SHIFT;
863d08ec
TS
282
283 return ns;
284}
285EXPORT_SYMBOL(pch_tx_snap_read);
286
287/* This function enables all 64 bits in system time registers [high & low].
288This is a work-around for non continuous value in the SystemTime Register*/
289static void pch_set_system_time_count(struct pch_dev *chip)
290{
291 iowrite32(0x01, &chip->regs->stl_max_set_en);
292 iowrite32(0xFFFFFFFF, &chip->regs->stl_max_set);
293 iowrite32(0x00, &chip->regs->stl_max_set_en);
294}
295
296static void pch_reset(struct pch_dev *chip)
297{
298 /* Reset Hardware Assist */
299 pch_block_reset(chip);
300
301 /* enable all 32 bits in system time registers */
302 pch_set_system_time_count(chip);
303}
304
305/**
306 * pch_set_station_address() - This API sets the station address used by
307 * IEEE 1588 hardware when looking at PTP
308 * traffic on the ethernet interface
309 * @addr: dress which contain the column separated address to be used.
310 */
311static int pch_set_station_address(u8 *addr, struct pci_dev *pdev)
312{
313 s32 i;
314 struct pch_dev *chip = pci_get_drvdata(pdev);
315
316 /* Verify the parameter */
317 if ((chip->regs == 0) || addr == (u8 *)NULL) {
318 dev_err(&pdev->dev,
319 "invalid params returning PCH_INVALIDPARAM\n");
320 return PCH_INVALIDPARAM;
321 }
322 /* For all station address bytes */
323 for (i = 0; i < PCH_STATION_BYTES; i++) {
324 u32 val;
325 s32 tmp;
326
327 tmp = hex_to_bin(addr[i * 3]);
328 if (tmp < 0) {
329 dev_err(&pdev->dev,
330 "invalid params returning PCH_INVALIDPARAM\n");
331 return PCH_INVALIDPARAM;
332 }
333 val = tmp * 16;
334 tmp = hex_to_bin(addr[(i * 3) + 1]);
335 if (tmp < 0) {
336 dev_err(&pdev->dev,
337 "invalid params returning PCH_INVALIDPARAM\n");
338 return PCH_INVALIDPARAM;
339 }
340 val += tmp;
341 /* Expects ':' separated addresses */
342 if ((i < 5) && (addr[(i * 3) + 2] != ':')) {
343 dev_err(&pdev->dev,
344 "invalid params returning PCH_INVALIDPARAM\n");
345 return PCH_INVALIDPARAM;
346 }
347
348 /* Ideally we should set the address only after validating
349 entire string */
350 dev_dbg(&pdev->dev, "invoking pch_station_set\n");
351 iowrite32(val, &chip->regs->ts_st[i]);
352 }
353 return 0;
354}
355
356/*
357 * Interrupt service routine
358 */
359static irqreturn_t isr(int irq, void *priv)
360{
361 struct pch_dev *pch_dev = priv;
362 struct pch_ts_regs *regs = pch_dev->regs;
363 struct ptp_clock_event event;
364 u32 ack = 0, lo, hi, val;
365
366 val = ioread32(&regs->event);
367
368 if (val & PCH_TSE_SNS) {
369 ack |= PCH_TSE_SNS;
370 if (pch_dev->exts0_enabled) {
371 hi = ioread32(&regs->asms_hi);
372 lo = ioread32(&regs->asms_lo);
373 event.type = PTP_CLOCK_EXTTS;
374 event.index = 0;
375 event.timestamp = ((u64) hi) << 32;
376 event.timestamp |= lo;
377 event.timestamp <<= TICKS_NS_SHIFT;
378 ptp_clock_event(pch_dev->ptp_clock, &event);
379 }
380 }
381
382 if (val & PCH_TSE_SNM) {
383 ack |= PCH_TSE_SNM;
384 if (pch_dev->exts1_enabled) {
385 hi = ioread32(&regs->amms_hi);
386 lo = ioread32(&regs->amms_lo);
387 event.type = PTP_CLOCK_EXTTS;
388 event.index = 1;
389 event.timestamp = ((u64) hi) << 32;
390 event.timestamp |= lo;
391 event.timestamp <<= TICKS_NS_SHIFT;
392 ptp_clock_event(pch_dev->ptp_clock, &event);
393 }
394 }
395
396 if (val & PCH_TSE_TTIPEND)
397 ack |= PCH_TSE_TTIPEND; /* this bit seems to be always set */
398
399 if (ack) {
400 iowrite32(ack, &regs->event);
401 return IRQ_HANDLED;
402 } else
403 return IRQ_NONE;
404}
405
406/*
407 * PTP clock operations
408 */
409
410static int ptp_pch_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
411{
412 u64 adj;
413 u32 diff, addend;
414 int neg_adj = 0;
415 struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
416 struct pch_ts_regs *regs = pch_dev->regs;
417
418 if (ppb < 0) {
419 neg_adj = 1;
420 ppb = -ppb;
421 }
422 addend = DEFAULT_ADDEND;
423 adj = addend;
424 adj *= ppb;
425 diff = div_u64(adj, 1000000000ULL);
426
427 addend = neg_adj ? addend - diff : addend + diff;
428
429 iowrite32(addend, &regs->addend);
430
431 return 0;
432}
433
434static int ptp_pch_adjtime(struct ptp_clock_info *ptp, s64 delta)
435{
436 s64 now;
437 unsigned long flags;
438 struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
439 struct pch_ts_regs *regs = pch_dev->regs;
440
441 spin_lock_irqsave(&pch_dev->register_lock, flags);
442 now = pch_systime_read(regs);
443 now += delta;
444 pch_systime_write(regs, now);
445 spin_unlock_irqrestore(&pch_dev->register_lock, flags);
446
447 return 0;
448}
449
450static int ptp_pch_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
451{
452 u64 ns;
453 u32 remainder;
454 unsigned long flags;
455 struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
456 struct pch_ts_regs *regs = pch_dev->regs;
457
458 spin_lock_irqsave(&pch_dev->register_lock, flags);
459 ns = pch_systime_read(regs);
460 spin_unlock_irqrestore(&pch_dev->register_lock, flags);
461
462 ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
463 ts->tv_nsec = remainder;
464 return 0;
465}
466
467static int ptp_pch_settime(struct ptp_clock_info *ptp,
468 const struct timespec *ts)
469{
470 u64 ns;
471 unsigned long flags;
472 struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
473 struct pch_ts_regs *regs = pch_dev->regs;
474
475 ns = ts->tv_sec * 1000000000ULL;
476 ns += ts->tv_nsec;
477
478 spin_lock_irqsave(&pch_dev->register_lock, flags);
479 pch_systime_write(regs, ns);
480 spin_unlock_irqrestore(&pch_dev->register_lock, flags);
481
482 return 0;
483}
484
485static int ptp_pch_enable(struct ptp_clock_info *ptp,
486 struct ptp_clock_request *rq, int on)
487{
488 struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
489
490 switch (rq->type) {
491 case PTP_CLK_REQ_EXTTS:
492 switch (rq->extts.index) {
493 case 0:
494 pch_dev->exts0_enabled = on ? 1 : 0;
495 break;
496 case 1:
497 pch_dev->exts1_enabled = on ? 1 : 0;
498 break;
499 default:
500 return -EINVAL;
501 }
502 return 0;
503 default:
504 break;
505 }
506
507 return -EOPNOTSUPP;
508}
509
510static struct ptp_clock_info ptp_pch_caps = {
511 .owner = THIS_MODULE,
512 .name = "PCH timer",
513 .max_adj = 50000000,
514 .n_ext_ts = N_EXT_TS,
515 .pps = 0,
516 .adjfreq = ptp_pch_adjfreq,
517 .adjtime = ptp_pch_adjtime,
518 .gettime = ptp_pch_gettime,
519 .settime = ptp_pch_settime,
520 .enable = ptp_pch_enable,
521};
522
523
524#ifdef CONFIG_PM
525static s32 pch_suspend(struct pci_dev *pdev, pm_message_t state)
526{
527 pci_disable_device(pdev);
528 pci_enable_wake(pdev, PCI_D3hot, 0);
529
530 if (pci_save_state(pdev) != 0) {
531 dev_err(&pdev->dev, "could not save PCI config state\n");
532 return -ENOMEM;
533 }
534 pci_set_power_state(pdev, pci_choose_state(pdev, state));
535
536 return 0;
537}
538
539static s32 pch_resume(struct pci_dev *pdev)
540{
541 s32 ret;
542
543 pci_set_power_state(pdev, PCI_D0);
544 pci_restore_state(pdev);
545 ret = pci_enable_device(pdev);
546 if (ret) {
547 dev_err(&pdev->dev, "pci_enable_device failed\n");
548 return ret;
549 }
550 pci_enable_wake(pdev, PCI_D3hot, 0);
551 return 0;
552}
553#else
554#define pch_suspend NULL
555#define pch_resume NULL
556#endif
557
558static void __devexit pch_remove(struct pci_dev *pdev)
559{
560 struct pch_dev *chip = pci_get_drvdata(pdev);
561
562 ptp_clock_unregister(chip->ptp_clock);
563 /* free the interrupt */
564 if (pdev->irq != 0)
565 free_irq(pdev->irq, chip);
566
567 /* unmap the virtual IO memory space */
568 if (chip->regs != 0) {
569 iounmap(chip->regs);
570 chip->regs = 0;
571 }
572 /* release the reserved IO memory space */
573 if (chip->mem_base != 0) {
574 release_mem_region(chip->mem_base, chip->mem_size);
575 chip->mem_base = 0;
576 }
577 pci_disable_device(pdev);
578 kfree(chip);
579 dev_info(&pdev->dev, "complete\n");
580}
581
582static s32 __devinit
583pch_probe(struct pci_dev *pdev, const struct pci_device_id *id)
584{
585 s32 ret;
586 unsigned long flags;
587 struct pch_dev *chip;
588
589 chip = kzalloc(sizeof(struct pch_dev), GFP_KERNEL);
590 if (chip == NULL)
591 return -ENOMEM;
592
593 /* enable the 1588 pci device */
594 ret = pci_enable_device(pdev);
595 if (ret != 0) {
596 dev_err(&pdev->dev, "could not enable the pci device\n");
597 goto err_pci_en;
598 }
599
600 chip->mem_base = pci_resource_start(pdev, IO_MEM_BAR);
601 if (!chip->mem_base) {
602 dev_err(&pdev->dev, "could not locate IO memory address\n");
603 ret = -ENODEV;
604 goto err_pci_start;
605 }
606
607 /* retrieve the available length of the IO memory space */
608 chip->mem_size = pci_resource_len(pdev, IO_MEM_BAR);
609
610 /* allocate the memory for the device registers */
611 if (!request_mem_region(chip->mem_base, chip->mem_size, "1588_regs")) {
612 dev_err(&pdev->dev,
613 "could not allocate register memory space\n");
614 ret = -EBUSY;
615 goto err_req_mem_region;
616 }
617
618 /* get the virtual address to the 1588 registers */
619 chip->regs = ioremap(chip->mem_base, chip->mem_size);
620
621 if (!chip->regs) {
622 dev_err(&pdev->dev, "Could not get virtual address\n");
623 ret = -ENOMEM;
624 goto err_ioremap;
625 }
626
627 chip->caps = ptp_pch_caps;
628 chip->ptp_clock = ptp_clock_register(&chip->caps);
629
630 if (IS_ERR(chip->ptp_clock))
631 return PTR_ERR(chip->ptp_clock);
632
633 spin_lock_init(&chip->register_lock);
634
635 ret = request_irq(pdev->irq, &isr, IRQF_SHARED, KBUILD_MODNAME, chip);
636 if (ret != 0) {
637 dev_err(&pdev->dev, "failed to get irq %d\n", pdev->irq);
638 goto err_req_irq;
639 }
640
641 /* indicate success */
642 chip->irq = pdev->irq;
643 chip->pdev = pdev;
644 pci_set_drvdata(pdev, chip);
645
646 spin_lock_irqsave(&chip->register_lock, flags);
647 /* reset the ieee1588 h/w */
648 pch_reset(chip);
649
650 iowrite32(DEFAULT_ADDEND, &chip->regs->addend);
651 iowrite32(1, &chip->regs->trgt_lo);
652 iowrite32(0, &chip->regs->trgt_hi);
653 iowrite32(PCH_TSE_TTIPEND, &chip->regs->event);
654 /* Version: IEEE1588 v1 and IEEE1588-2008, Mode: All Evwnt, Locked */
655 iowrite32(0x80020000, &chip->regs->ch_control);
656
657 pch_eth_enable_set(chip);
658
659 if (strcmp(pch_param.station, "00:00:00:00:00:00") != 0) {
660 if (pch_set_station_address(pch_param.station, pdev) != 0) {
661 dev_err(&pdev->dev,
662 "Invalid station address parameter\n"
663 "Module loaded but station address not set correctly\n"
664 );
665 }
666 }
667 spin_unlock_irqrestore(&chip->register_lock, flags);
668 return 0;
669
670err_req_irq:
671 ptp_clock_unregister(chip->ptp_clock);
672 iounmap(chip->regs);
673 chip->regs = 0;
674
675err_ioremap:
676 release_mem_region(chip->mem_base, chip->mem_size);
677
678err_req_mem_region:
679 chip->mem_base = 0;
680
681err_pci_start:
682 pci_disable_device(pdev);
683
684err_pci_en:
685 kfree(chip);
686 dev_err(&pdev->dev, "probe failed(ret=0x%x)\n", ret);
687
688 return ret;
689}
690
691static DEFINE_PCI_DEVICE_TABLE(pch_ieee1588_pcidev_id) = {
692 {
693 .vendor = PCI_VENDOR_ID_INTEL,
694 .device = PCI_DEVICE_ID_PCH_1588
695 },
696 {0}
697};
698
d8d78949 699static struct pci_driver pch_driver = {
863d08ec
TS
700 .name = KBUILD_MODNAME,
701 .id_table = pch_ieee1588_pcidev_id,
702 .probe = pch_probe,
703 .remove = pch_remove,
704 .suspend = pch_suspend,
705 .resume = pch_resume,
706};
707
708static void __exit ptp_pch_exit(void)
709{
d8d78949 710 pci_unregister_driver(&pch_driver);
863d08ec
TS
711}
712
713static s32 __init ptp_pch_init(void)
714{
715 s32 ret;
716
717 /* register the driver with the pci core */
d8d78949 718 ret = pci_register_driver(&pch_driver);
863d08ec
TS
719
720 return ret;
721}
722
723module_init(ptp_pch_init);
724module_exit(ptp_pch_exit);
725
726module_param_string(station, pch_param.station, sizeof pch_param.station, 0444);
727MODULE_PARM_DESC(station,
728 "IEEE 1588 station address to use - column separated hex values");
729
730MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
731MODULE_DESCRIPTION("PTP clock using the EG20T timer");
732MODULE_LICENSE("GPL");