intel-iommu: Only avoid flushing device IOTLB for domain ID 0 in caching mode
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / pci / intel-iommu.c
CommitLineData
ba395927
KA
1/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
98bcef56 17 * Copyright (C) 2006-2008 Intel Corporation
18 * Author: Ashok Raj <ashok.raj@intel.com>
19 * Author: Shaohua Li <shaohua.li@intel.com>
20 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
5b6985ce 21 * Author: Fenghua Yu <fenghua.yu@intel.com>
ba395927
KA
22 */
23
24#include <linux/init.h>
25#include <linux/bitmap.h>
5e0d2a6f 26#include <linux/debugfs.h>
ba395927
KA
27#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
ba395927
KA
30#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
5e0d2a6f 35#include <linux/timer.h>
38717946 36#include <linux/iova.h>
5d450806 37#include <linux/iommu.h>
38717946 38#include <linux/intel-iommu.h>
f59c7b69 39#include <linux/sysdev.h>
ba395927 40#include <asm/cacheflush.h>
46a7fa27 41#include <asm/iommu.h>
ba395927
KA
42#include "pci.h"
43
5b6985ce
FY
44#define ROOT_SIZE VTD_PAGE_SIZE
45#define CONTEXT_SIZE VTD_PAGE_SIZE
46
ba395927
KA
47#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
48#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
49
50#define IOAPIC_RANGE_START (0xfee00000)
51#define IOAPIC_RANGE_END (0xfeefffff)
52#define IOVA_START_ADDR (0x1000)
53
54#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
55
4ed0d3e6
FY
56#define MAX_AGAW_WIDTH 64
57
ba395927
KA
58#define DOMAIN_MAX_ADDR(gaw) ((((u64)1) << gaw) - 1)
59
f27be03b 60#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
284901a9 61#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
6a35528a 62#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
5e0d2a6f 63
fd18de50
DW
64#ifndef PHYSICAL_PAGE_MASK
65#define PHYSICAL_PAGE_MASK PAGE_MASK
66#endif
67
d9630fe9
WH
68/* global iommu list, set NULL for ignored DMAR units */
69static struct intel_iommu **g_iommus;
70
9af88143
DW
71static int rwbf_quirk;
72
46b08e1a
MM
73/*
74 * 0: Present
75 * 1-11: Reserved
76 * 12-63: Context Ptr (12 - (haw-1))
77 * 64-127: Reserved
78 */
79struct root_entry {
80 u64 val;
81 u64 rsvd1;
82};
83#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
84static inline bool root_present(struct root_entry *root)
85{
86 return (root->val & 1);
87}
88static inline void set_root_present(struct root_entry *root)
89{
90 root->val |= 1;
91}
92static inline void set_root_value(struct root_entry *root, unsigned long value)
93{
94 root->val |= value & VTD_PAGE_MASK;
95}
96
97static inline struct context_entry *
98get_context_addr_from_root(struct root_entry *root)
99{
100 return (struct context_entry *)
101 (root_present(root)?phys_to_virt(
102 root->val & VTD_PAGE_MASK) :
103 NULL);
104}
105
7a8fc25e
MM
106/*
107 * low 64 bits:
108 * 0: present
109 * 1: fault processing disable
110 * 2-3: translation type
111 * 12-63: address space root
112 * high 64 bits:
113 * 0-2: address width
114 * 3-6: aval
115 * 8-23: domain id
116 */
117struct context_entry {
118 u64 lo;
119 u64 hi;
120};
c07e7d21
MM
121
122static inline bool context_present(struct context_entry *context)
123{
124 return (context->lo & 1);
125}
126static inline void context_set_present(struct context_entry *context)
127{
128 context->lo |= 1;
129}
130
131static inline void context_set_fault_enable(struct context_entry *context)
132{
133 context->lo &= (((u64)-1) << 2) | 1;
134}
135
c07e7d21
MM
136static inline void context_set_translation_type(struct context_entry *context,
137 unsigned long value)
138{
139 context->lo &= (((u64)-1) << 4) | 3;
140 context->lo |= (value & 3) << 2;
141}
142
143static inline void context_set_address_root(struct context_entry *context,
144 unsigned long value)
145{
146 context->lo |= value & VTD_PAGE_MASK;
147}
148
149static inline void context_set_address_width(struct context_entry *context,
150 unsigned long value)
151{
152 context->hi |= value & 7;
153}
154
155static inline void context_set_domain_id(struct context_entry *context,
156 unsigned long value)
157{
158 context->hi |= (value & ((1 << 16) - 1)) << 8;
159}
160
161static inline void context_clear_entry(struct context_entry *context)
162{
163 context->lo = 0;
164 context->hi = 0;
165}
7a8fc25e 166
622ba12a
MM
167/*
168 * 0: readable
169 * 1: writable
170 * 2-6: reserved
171 * 7: super page
9cf06697
SY
172 * 8-10: available
173 * 11: snoop behavior
622ba12a
MM
174 * 12-63: Host physcial address
175 */
176struct dma_pte {
177 u64 val;
178};
622ba12a 179
19c239ce
MM
180static inline void dma_clear_pte(struct dma_pte *pte)
181{
182 pte->val = 0;
183}
184
185static inline void dma_set_pte_readable(struct dma_pte *pte)
186{
187 pte->val |= DMA_PTE_READ;
188}
189
190static inline void dma_set_pte_writable(struct dma_pte *pte)
191{
192 pte->val |= DMA_PTE_WRITE;
193}
194
9cf06697
SY
195static inline void dma_set_pte_snp(struct dma_pte *pte)
196{
197 pte->val |= DMA_PTE_SNP;
198}
199
19c239ce
MM
200static inline void dma_set_pte_prot(struct dma_pte *pte, unsigned long prot)
201{
202 pte->val = (pte->val & ~3) | (prot & 3);
203}
204
205static inline u64 dma_pte_addr(struct dma_pte *pte)
206{
207 return (pte->val & VTD_PAGE_MASK);
208}
209
210static inline void dma_set_pte_addr(struct dma_pte *pte, u64 addr)
211{
212 pte->val |= (addr & VTD_PAGE_MASK);
213}
214
215static inline bool dma_pte_present(struct dma_pte *pte)
216{
217 return (pte->val & 3) != 0;
218}
622ba12a 219
2c2e2c38
FY
220/*
221 * This domain is a statically identity mapping domain.
222 * 1. This domain creats a static 1:1 mapping to all usable memory.
223 * 2. It maps to each iommu if successful.
224 * 3. Each iommu mapps to this domain if successful.
225 */
226struct dmar_domain *si_domain;
227
3b5410e7 228/* devices under the same p2p bridge are owned in one domain */
cdc7b837 229#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
3b5410e7 230
1ce28feb
WH
231/* domain represents a virtual machine, more than one devices
232 * across iommus may be owned in one domain, e.g. kvm guest.
233 */
234#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
235
2c2e2c38
FY
236/* si_domain contains mulitple devices */
237#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
238
99126f7c
MM
239struct dmar_domain {
240 int id; /* domain id */
8c11e798 241 unsigned long iommu_bmp; /* bitmap of iommus this domain uses*/
99126f7c
MM
242
243 struct list_head devices; /* all devices' list */
244 struct iova_domain iovad; /* iova's that belong to this domain */
245
246 struct dma_pte *pgd; /* virtual address */
247 spinlock_t mapping_lock; /* page table lock */
248 int gaw; /* max guest address width */
249
250 /* adjusted guest address width, 0 is level 2 30-bit */
251 int agaw;
252
3b5410e7 253 int flags; /* flags to find out type of domain */
8e604097
WH
254
255 int iommu_coherency;/* indicate coherency of iommu access */
58c610bd 256 int iommu_snooping; /* indicate snooping control feature*/
c7151a8d
WH
257 int iommu_count; /* reference count of iommu */
258 spinlock_t iommu_lock; /* protect iommu set in domain */
fe40f1e0 259 u64 max_addr; /* maximum mapped address */
99126f7c
MM
260};
261
a647dacb
MM
262/* PCI domain-device relationship */
263struct device_domain_info {
264 struct list_head link; /* link to domain siblings */
265 struct list_head global; /* link to global list */
276dbf99
DW
266 int segment; /* PCI domain */
267 u8 bus; /* PCI bus number */
a647dacb
MM
268 u8 devfn; /* PCI devfn number */
269 struct pci_dev *dev; /* it's NULL for PCIE-to-PCI bridge */
93a23a72 270 struct intel_iommu *iommu; /* IOMMU used by this device */
a647dacb
MM
271 struct dmar_domain *domain; /* pointer to domain */
272};
273
5e0d2a6f 274static void flush_unmaps_timeout(unsigned long data);
275
276DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
277
80b20dd8 278#define HIGH_WATER_MARK 250
279struct deferred_flush_tables {
280 int next;
281 struct iova *iova[HIGH_WATER_MARK];
282 struct dmar_domain *domain[HIGH_WATER_MARK];
283};
284
285static struct deferred_flush_tables *deferred_flush;
286
5e0d2a6f 287/* bitmap for indexing intel_iommus */
5e0d2a6f 288static int g_num_of_iommus;
289
290static DEFINE_SPINLOCK(async_umap_flush_lock);
291static LIST_HEAD(unmaps_to_do);
292
293static int timer_on;
294static long list_size;
5e0d2a6f 295
ba395927
KA
296static void domain_remove_dev_info(struct dmar_domain *domain);
297
0cd5c3c8
KM
298#ifdef CONFIG_DMAR_DEFAULT_ON
299int dmar_disabled = 0;
300#else
301int dmar_disabled = 1;
302#endif /*CONFIG_DMAR_DEFAULT_ON*/
303
ba395927 304static int __initdata dmar_map_gfx = 1;
7d3b03ce 305static int dmar_forcedac;
5e0d2a6f 306static int intel_iommu_strict;
ba395927
KA
307
308#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
309static DEFINE_SPINLOCK(device_domain_lock);
310static LIST_HEAD(device_domain_list);
311
a8bcbb0d
JR
312static struct iommu_ops intel_iommu_ops;
313
ba395927
KA
314static int __init intel_iommu_setup(char *str)
315{
316 if (!str)
317 return -EINVAL;
318 while (*str) {
0cd5c3c8
KM
319 if (!strncmp(str, "on", 2)) {
320 dmar_disabled = 0;
321 printk(KERN_INFO "Intel-IOMMU: enabled\n");
322 } else if (!strncmp(str, "off", 3)) {
ba395927 323 dmar_disabled = 1;
0cd5c3c8 324 printk(KERN_INFO "Intel-IOMMU: disabled\n");
ba395927
KA
325 } else if (!strncmp(str, "igfx_off", 8)) {
326 dmar_map_gfx = 0;
327 printk(KERN_INFO
328 "Intel-IOMMU: disable GFX device mapping\n");
7d3b03ce 329 } else if (!strncmp(str, "forcedac", 8)) {
5e0d2a6f 330 printk(KERN_INFO
7d3b03ce
KA
331 "Intel-IOMMU: Forcing DAC for PCI devices\n");
332 dmar_forcedac = 1;
5e0d2a6f 333 } else if (!strncmp(str, "strict", 6)) {
334 printk(KERN_INFO
335 "Intel-IOMMU: disable batched IOTLB flush\n");
336 intel_iommu_strict = 1;
ba395927
KA
337 }
338
339 str += strcspn(str, ",");
340 while (*str == ',')
341 str++;
342 }
343 return 0;
344}
345__setup("intel_iommu=", intel_iommu_setup);
346
347static struct kmem_cache *iommu_domain_cache;
348static struct kmem_cache *iommu_devinfo_cache;
349static struct kmem_cache *iommu_iova_cache;
350
eb3fa7cb
KA
351static inline void *iommu_kmem_cache_alloc(struct kmem_cache *cachep)
352{
353 unsigned int flags;
354 void *vaddr;
355
356 /* trying to avoid low memory issues */
357 flags = current->flags & PF_MEMALLOC;
358 current->flags |= PF_MEMALLOC;
359 vaddr = kmem_cache_alloc(cachep, GFP_ATOMIC);
360 current->flags &= (~PF_MEMALLOC | flags);
361 return vaddr;
362}
363
364
ba395927
KA
365static inline void *alloc_pgtable_page(void)
366{
eb3fa7cb
KA
367 unsigned int flags;
368 void *vaddr;
369
370 /* trying to avoid low memory issues */
371 flags = current->flags & PF_MEMALLOC;
372 current->flags |= PF_MEMALLOC;
373 vaddr = (void *)get_zeroed_page(GFP_ATOMIC);
374 current->flags &= (~PF_MEMALLOC | flags);
375 return vaddr;
ba395927
KA
376}
377
378static inline void free_pgtable_page(void *vaddr)
379{
380 free_page((unsigned long)vaddr);
381}
382
383static inline void *alloc_domain_mem(void)
384{
eb3fa7cb 385 return iommu_kmem_cache_alloc(iommu_domain_cache);
ba395927
KA
386}
387
38717946 388static void free_domain_mem(void *vaddr)
ba395927
KA
389{
390 kmem_cache_free(iommu_domain_cache, vaddr);
391}
392
393static inline void * alloc_devinfo_mem(void)
394{
eb3fa7cb 395 return iommu_kmem_cache_alloc(iommu_devinfo_cache);
ba395927
KA
396}
397
398static inline void free_devinfo_mem(void *vaddr)
399{
400 kmem_cache_free(iommu_devinfo_cache, vaddr);
401}
402
403struct iova *alloc_iova_mem(void)
404{
eb3fa7cb 405 return iommu_kmem_cache_alloc(iommu_iova_cache);
ba395927
KA
406}
407
408void free_iova_mem(struct iova *iova)
409{
410 kmem_cache_free(iommu_iova_cache, iova);
411}
412
1b573683
WH
413
414static inline int width_to_agaw(int width);
415
4ed0d3e6 416static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
1b573683
WH
417{
418 unsigned long sagaw;
419 int agaw = -1;
420
421 sagaw = cap_sagaw(iommu->cap);
4ed0d3e6 422 for (agaw = width_to_agaw(max_gaw);
1b573683
WH
423 agaw >= 0; agaw--) {
424 if (test_bit(agaw, &sagaw))
425 break;
426 }
427
428 return agaw;
429}
430
4ed0d3e6
FY
431/*
432 * Calculate max SAGAW for each iommu.
433 */
434int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
435{
436 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
437}
438
439/*
440 * calculate agaw for each iommu.
441 * "SAGAW" may be different across iommus, use a default agaw, and
442 * get a supported less agaw for iommus that don't support the default agaw.
443 */
444int iommu_calculate_agaw(struct intel_iommu *iommu)
445{
446 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
447}
448
2c2e2c38 449/* This functionin only returns single iommu in a domain */
8c11e798
WH
450static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
451{
452 int iommu_id;
453
2c2e2c38 454 /* si_domain and vm domain should not get here. */
1ce28feb 455 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
2c2e2c38 456 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
1ce28feb 457
8c11e798
WH
458 iommu_id = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
459 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
460 return NULL;
461
462 return g_iommus[iommu_id];
463}
464
8e604097
WH
465static void domain_update_iommu_coherency(struct dmar_domain *domain)
466{
467 int i;
468
469 domain->iommu_coherency = 1;
470
471 i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
472 for (; i < g_num_of_iommus; ) {
473 if (!ecap_coherent(g_iommus[i]->ecap)) {
474 domain->iommu_coherency = 0;
475 break;
476 }
477 i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
478 }
479}
480
58c610bd
SY
481static void domain_update_iommu_snooping(struct dmar_domain *domain)
482{
483 int i;
484
485 domain->iommu_snooping = 1;
486
487 i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
488 for (; i < g_num_of_iommus; ) {
489 if (!ecap_sc_support(g_iommus[i]->ecap)) {
490 domain->iommu_snooping = 0;
491 break;
492 }
493 i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
494 }
495}
496
497/* Some capabilities may be different across iommus */
498static void domain_update_iommu_cap(struct dmar_domain *domain)
499{
500 domain_update_iommu_coherency(domain);
501 domain_update_iommu_snooping(domain);
502}
503
276dbf99 504static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
c7151a8d
WH
505{
506 struct dmar_drhd_unit *drhd = NULL;
507 int i;
508
509 for_each_drhd_unit(drhd) {
510 if (drhd->ignored)
511 continue;
276dbf99
DW
512 if (segment != drhd->segment)
513 continue;
c7151a8d 514
924b6231 515 for (i = 0; i < drhd->devices_cnt; i++) {
288e4877
DH
516 if (drhd->devices[i] &&
517 drhd->devices[i]->bus->number == bus &&
c7151a8d
WH
518 drhd->devices[i]->devfn == devfn)
519 return drhd->iommu;
4958c5dc
DW
520 if (drhd->devices[i] &&
521 drhd->devices[i]->subordinate &&
924b6231
DW
522 drhd->devices[i]->subordinate->number <= bus &&
523 drhd->devices[i]->subordinate->subordinate >= bus)
524 return drhd->iommu;
525 }
c7151a8d
WH
526
527 if (drhd->include_all)
528 return drhd->iommu;
529 }
530
531 return NULL;
532}
533
5331fe6f
WH
534static void domain_flush_cache(struct dmar_domain *domain,
535 void *addr, int size)
536{
537 if (!domain->iommu_coherency)
538 clflush_cache_range(addr, size);
539}
540
ba395927
KA
541/* Gets context entry for a given bus and devfn */
542static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
543 u8 bus, u8 devfn)
544{
545 struct root_entry *root;
546 struct context_entry *context;
547 unsigned long phy_addr;
548 unsigned long flags;
549
550 spin_lock_irqsave(&iommu->lock, flags);
551 root = &iommu->root_entry[bus];
552 context = get_context_addr_from_root(root);
553 if (!context) {
554 context = (struct context_entry *)alloc_pgtable_page();
555 if (!context) {
556 spin_unlock_irqrestore(&iommu->lock, flags);
557 return NULL;
558 }
5b6985ce 559 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
ba395927
KA
560 phy_addr = virt_to_phys((void *)context);
561 set_root_value(root, phy_addr);
562 set_root_present(root);
563 __iommu_flush_cache(iommu, root, sizeof(*root));
564 }
565 spin_unlock_irqrestore(&iommu->lock, flags);
566 return &context[devfn];
567}
568
569static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
570{
571 struct root_entry *root;
572 struct context_entry *context;
573 int ret;
574 unsigned long flags;
575
576 spin_lock_irqsave(&iommu->lock, flags);
577 root = &iommu->root_entry[bus];
578 context = get_context_addr_from_root(root);
579 if (!context) {
580 ret = 0;
581 goto out;
582 }
c07e7d21 583 ret = context_present(&context[devfn]);
ba395927
KA
584out:
585 spin_unlock_irqrestore(&iommu->lock, flags);
586 return ret;
587}
588
589static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
590{
591 struct root_entry *root;
592 struct context_entry *context;
593 unsigned long flags;
594
595 spin_lock_irqsave(&iommu->lock, flags);
596 root = &iommu->root_entry[bus];
597 context = get_context_addr_from_root(root);
598 if (context) {
c07e7d21 599 context_clear_entry(&context[devfn]);
ba395927
KA
600 __iommu_flush_cache(iommu, &context[devfn], \
601 sizeof(*context));
602 }
603 spin_unlock_irqrestore(&iommu->lock, flags);
604}
605
606static void free_context_table(struct intel_iommu *iommu)
607{
608 struct root_entry *root;
609 int i;
610 unsigned long flags;
611 struct context_entry *context;
612
613 spin_lock_irqsave(&iommu->lock, flags);
614 if (!iommu->root_entry) {
615 goto out;
616 }
617 for (i = 0; i < ROOT_ENTRY_NR; i++) {
618 root = &iommu->root_entry[i];
619 context = get_context_addr_from_root(root);
620 if (context)
621 free_pgtable_page(context);
622 }
623 free_pgtable_page(iommu->root_entry);
624 iommu->root_entry = NULL;
625out:
626 spin_unlock_irqrestore(&iommu->lock, flags);
627}
628
629/* page table handling */
630#define LEVEL_STRIDE (9)
631#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
632
633static inline int agaw_to_level(int agaw)
634{
635 return agaw + 2;
636}
637
638static inline int agaw_to_width(int agaw)
639{
640 return 30 + agaw * LEVEL_STRIDE;
641
642}
643
644static inline int width_to_agaw(int width)
645{
646 return (width - 30) / LEVEL_STRIDE;
647}
648
649static inline unsigned int level_to_offset_bits(int level)
650{
651 return (12 + (level - 1) * LEVEL_STRIDE);
652}
653
654static inline int address_level_offset(u64 addr, int level)
655{
656 return ((addr >> level_to_offset_bits(level)) & LEVEL_MASK);
657}
658
659static inline u64 level_mask(int level)
660{
661 return ((u64)-1 << level_to_offset_bits(level));
662}
663
664static inline u64 level_size(int level)
665{
666 return ((u64)1 << level_to_offset_bits(level));
667}
668
669static inline u64 align_to_level(u64 addr, int level)
670{
671 return ((addr + level_size(level) - 1) & level_mask(level));
672}
673
674static struct dma_pte * addr_to_dma_pte(struct dmar_domain *domain, u64 addr)
675{
676 int addr_width = agaw_to_width(domain->agaw);
677 struct dma_pte *parent, *pte = NULL;
678 int level = agaw_to_level(domain->agaw);
679 int offset;
680 unsigned long flags;
681
682 BUG_ON(!domain->pgd);
683
684 addr &= (((u64)1) << addr_width) - 1;
685 parent = domain->pgd;
686
687 spin_lock_irqsave(&domain->mapping_lock, flags);
688 while (level > 0) {
689 void *tmp_page;
690
691 offset = address_level_offset(addr, level);
692 pte = &parent[offset];
693 if (level == 1)
694 break;
695
19c239ce 696 if (!dma_pte_present(pte)) {
ba395927
KA
697 tmp_page = alloc_pgtable_page();
698
699 if (!tmp_page) {
700 spin_unlock_irqrestore(&domain->mapping_lock,
701 flags);
702 return NULL;
703 }
5331fe6f 704 domain_flush_cache(domain, tmp_page, PAGE_SIZE);
19c239ce 705 dma_set_pte_addr(pte, virt_to_phys(tmp_page));
ba395927
KA
706 /*
707 * high level table always sets r/w, last level page
708 * table control read/write
709 */
19c239ce
MM
710 dma_set_pte_readable(pte);
711 dma_set_pte_writable(pte);
5331fe6f 712 domain_flush_cache(domain, pte, sizeof(*pte));
ba395927 713 }
19c239ce 714 parent = phys_to_virt(dma_pte_addr(pte));
ba395927
KA
715 level--;
716 }
717
718 spin_unlock_irqrestore(&domain->mapping_lock, flags);
719 return pte;
720}
721
722/* return address's pte at specific level */
723static struct dma_pte *dma_addr_level_pte(struct dmar_domain *domain, u64 addr,
724 int level)
725{
726 struct dma_pte *parent, *pte = NULL;
727 int total = agaw_to_level(domain->agaw);
728 int offset;
729
730 parent = domain->pgd;
731 while (level <= total) {
732 offset = address_level_offset(addr, total);
733 pte = &parent[offset];
734 if (level == total)
735 return pte;
736
19c239ce 737 if (!dma_pte_present(pte))
ba395927 738 break;
19c239ce 739 parent = phys_to_virt(dma_pte_addr(pte));
ba395927
KA
740 total--;
741 }
742 return NULL;
743}
744
745/* clear one page's page table */
746static void dma_pte_clear_one(struct dmar_domain *domain, u64 addr)
747{
748 struct dma_pte *pte = NULL;
749
750 /* get last level pte */
751 pte = dma_addr_level_pte(domain, addr, 1);
752
753 if (pte) {
19c239ce 754 dma_clear_pte(pte);
5331fe6f 755 domain_flush_cache(domain, pte, sizeof(*pte));
ba395927
KA
756 }
757}
758
759/* clear last level pte, a tlb flush should be followed */
760static void dma_pte_clear_range(struct dmar_domain *domain, u64 start, u64 end)
761{
762 int addr_width = agaw_to_width(domain->agaw);
afeeb7ce 763 int npages;
ba395927
KA
764
765 start &= (((u64)1) << addr_width) - 1;
766 end &= (((u64)1) << addr_width) - 1;
767 /* in case it's partial page */
31d3568d
FY
768 start &= PAGE_MASK;
769 end = PAGE_ALIGN(end);
afeeb7ce 770 npages = (end - start) / VTD_PAGE_SIZE;
ba395927
KA
771
772 /* we don't need lock here, nobody else touches the iova range */
afeeb7ce 773 while (npages--) {
ba395927 774 dma_pte_clear_one(domain, start);
5b6985ce 775 start += VTD_PAGE_SIZE;
ba395927
KA
776 }
777}
778
779/* free page table pages. last level pte should already be cleared */
780static void dma_pte_free_pagetable(struct dmar_domain *domain,
781 u64 start, u64 end)
782{
783 int addr_width = agaw_to_width(domain->agaw);
784 struct dma_pte *pte;
785 int total = agaw_to_level(domain->agaw);
786 int level;
787 u64 tmp;
788
789 start &= (((u64)1) << addr_width) - 1;
790 end &= (((u64)1) << addr_width) - 1;
791
792 /* we don't need lock here, nobody else touches the iova range */
793 level = 2;
794 while (level <= total) {
795 tmp = align_to_level(start, level);
796 if (tmp >= end || (tmp + level_size(level) > end))
797 return;
798
799 while (tmp < end) {
800 pte = dma_addr_level_pte(domain, tmp, level);
801 if (pte) {
802 free_pgtable_page(
19c239ce
MM
803 phys_to_virt(dma_pte_addr(pte)));
804 dma_clear_pte(pte);
5331fe6f 805 domain_flush_cache(domain, pte, sizeof(*pte));
ba395927
KA
806 }
807 tmp += level_size(level);
808 }
809 level++;
810 }
811 /* free pgd */
812 if (start == 0 && end >= ((((u64)1) << addr_width) - 1)) {
813 free_pgtable_page(domain->pgd);
814 domain->pgd = NULL;
815 }
816}
817
818/* iommu handling */
819static int iommu_alloc_root_entry(struct intel_iommu *iommu)
820{
821 struct root_entry *root;
822 unsigned long flags;
823
824 root = (struct root_entry *)alloc_pgtable_page();
825 if (!root)
826 return -ENOMEM;
827
5b6985ce 828 __iommu_flush_cache(iommu, root, ROOT_SIZE);
ba395927
KA
829
830 spin_lock_irqsave(&iommu->lock, flags);
831 iommu->root_entry = root;
832 spin_unlock_irqrestore(&iommu->lock, flags);
833
834 return 0;
835}
836
ba395927
KA
837static void iommu_set_root_entry(struct intel_iommu *iommu)
838{
839 void *addr;
c416daa9 840 u32 sts;
ba395927
KA
841 unsigned long flag;
842
843 addr = iommu->root_entry;
844
845 spin_lock_irqsave(&iommu->register_lock, flag);
846 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
847
c416daa9 848 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
ba395927
KA
849
850 /* Make sure hardware complete it */
851 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
c416daa9 852 readl, (sts & DMA_GSTS_RTPS), sts);
ba395927
KA
853
854 spin_unlock_irqrestore(&iommu->register_lock, flag);
855}
856
857static void iommu_flush_write_buffer(struct intel_iommu *iommu)
858{
859 u32 val;
860 unsigned long flag;
861
9af88143 862 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
ba395927 863 return;
ba395927
KA
864
865 spin_lock_irqsave(&iommu->register_lock, flag);
462b60f6 866 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
ba395927
KA
867
868 /* Make sure hardware complete it */
869 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
c416daa9 870 readl, (!(val & DMA_GSTS_WBFS)), val);
ba395927
KA
871
872 spin_unlock_irqrestore(&iommu->register_lock, flag);
873}
874
875/* return value determine if we need a write buffer flush */
4c25a2c1
DW
876static void __iommu_flush_context(struct intel_iommu *iommu,
877 u16 did, u16 source_id, u8 function_mask,
878 u64 type)
ba395927
KA
879{
880 u64 val = 0;
881 unsigned long flag;
882
ba395927
KA
883 switch (type) {
884 case DMA_CCMD_GLOBAL_INVL:
885 val = DMA_CCMD_GLOBAL_INVL;
886 break;
887 case DMA_CCMD_DOMAIN_INVL:
888 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
889 break;
890 case DMA_CCMD_DEVICE_INVL:
891 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
892 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
893 break;
894 default:
895 BUG();
896 }
897 val |= DMA_CCMD_ICC;
898
899 spin_lock_irqsave(&iommu->register_lock, flag);
900 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
901
902 /* Make sure hardware complete it */
903 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
904 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
905
906 spin_unlock_irqrestore(&iommu->register_lock, flag);
ba395927
KA
907}
908
ba395927 909/* return value determine if we need a write buffer flush */
1f0ef2aa
DW
910static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
911 u64 addr, unsigned int size_order, u64 type)
ba395927
KA
912{
913 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
914 u64 val = 0, val_iva = 0;
915 unsigned long flag;
916
ba395927
KA
917 switch (type) {
918 case DMA_TLB_GLOBAL_FLUSH:
919 /* global flush doesn't need set IVA_REG */
920 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
921 break;
922 case DMA_TLB_DSI_FLUSH:
923 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
924 break;
925 case DMA_TLB_PSI_FLUSH:
926 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
927 /* Note: always flush non-leaf currently */
928 val_iva = size_order | addr;
929 break;
930 default:
931 BUG();
932 }
933 /* Note: set drain read/write */
934#if 0
935 /*
936 * This is probably to be super secure.. Looks like we can
937 * ignore it without any impact.
938 */
939 if (cap_read_drain(iommu->cap))
940 val |= DMA_TLB_READ_DRAIN;
941#endif
942 if (cap_write_drain(iommu->cap))
943 val |= DMA_TLB_WRITE_DRAIN;
944
945 spin_lock_irqsave(&iommu->register_lock, flag);
946 /* Note: Only uses first TLB reg currently */
947 if (val_iva)
948 dmar_writeq(iommu->reg + tlb_offset, val_iva);
949 dmar_writeq(iommu->reg + tlb_offset + 8, val);
950
951 /* Make sure hardware complete it */
952 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
953 dmar_readq, (!(val & DMA_TLB_IVT)), val);
954
955 spin_unlock_irqrestore(&iommu->register_lock, flag);
956
957 /* check IOTLB invalidation granularity */
958 if (DMA_TLB_IAIG(val) == 0)
959 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
960 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
961 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
5b6985ce
FY
962 (unsigned long long)DMA_TLB_IIRG(type),
963 (unsigned long long)DMA_TLB_IAIG(val));
ba395927
KA
964}
965
93a23a72
YZ
966static struct device_domain_info *iommu_support_dev_iotlb(
967 struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
968{
969 int found = 0;
970 unsigned long flags;
971 struct device_domain_info *info;
972 struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);
973
974 if (!ecap_dev_iotlb_support(iommu->ecap))
975 return NULL;
976
977 if (!iommu->qi)
978 return NULL;
979
980 spin_lock_irqsave(&device_domain_lock, flags);
981 list_for_each_entry(info, &domain->devices, link)
982 if (info->bus == bus && info->devfn == devfn) {
983 found = 1;
984 break;
985 }
986 spin_unlock_irqrestore(&device_domain_lock, flags);
987
988 if (!found || !info->dev)
989 return NULL;
990
991 if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
992 return NULL;
993
994 if (!dmar_find_matched_atsr_unit(info->dev))
995 return NULL;
996
997 info->iommu = iommu;
998
999 return info;
1000}
1001
1002static void iommu_enable_dev_iotlb(struct device_domain_info *info)
ba395927 1003{
93a23a72
YZ
1004 if (!info)
1005 return;
1006
1007 pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
1008}
1009
1010static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1011{
1012 if (!info->dev || !pci_ats_enabled(info->dev))
1013 return;
1014
1015 pci_disable_ats(info->dev);
1016}
1017
1018static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1019 u64 addr, unsigned mask)
1020{
1021 u16 sid, qdep;
1022 unsigned long flags;
1023 struct device_domain_info *info;
1024
1025 spin_lock_irqsave(&device_domain_lock, flags);
1026 list_for_each_entry(info, &domain->devices, link) {
1027 if (!info->dev || !pci_ats_enabled(info->dev))
1028 continue;
1029
1030 sid = info->bus << 8 | info->devfn;
1031 qdep = pci_ats_queue_depth(info->dev);
1032 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1033 }
1034 spin_unlock_irqrestore(&device_domain_lock, flags);
1035}
1036
1f0ef2aa
DW
1037static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
1038 u64 addr, unsigned int pages)
ba395927 1039{
9dd2fe89 1040 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
ba395927 1041
5b6985ce 1042 BUG_ON(addr & (~VTD_PAGE_MASK));
ba395927
KA
1043 BUG_ON(pages == 0);
1044
ba395927 1045 /*
9dd2fe89
YZ
1046 * Fallback to domain selective flush if no PSI support or the size is
1047 * too big.
ba395927
KA
1048 * PSI requires page size to be 2 ^ x, and the base address is naturally
1049 * aligned to the size
1050 */
9dd2fe89
YZ
1051 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1052 iommu->flush.flush_iotlb(iommu, did, 0, 0,
1f0ef2aa 1053 DMA_TLB_DSI_FLUSH);
9dd2fe89
YZ
1054 else
1055 iommu->flush.flush_iotlb(iommu, did, addr, mask,
1056 DMA_TLB_PSI_FLUSH);
bf92df30
YZ
1057
1058 /*
1059 * In caching mode, domain ID 0 is reserved for non-present to present
1060 * mapping flush. Device IOTLB doesn't need to be flushed in this case.
1061 */
1062 if (!cap_caching_mode(iommu->cap) || did)
93a23a72 1063 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
ba395927
KA
1064}
1065
f8bab735 1066static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1067{
1068 u32 pmen;
1069 unsigned long flags;
1070
1071 spin_lock_irqsave(&iommu->register_lock, flags);
1072 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1073 pmen &= ~DMA_PMEN_EPM;
1074 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1075
1076 /* wait for the protected region status bit to clear */
1077 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1078 readl, !(pmen & DMA_PMEN_PRS), pmen);
1079
1080 spin_unlock_irqrestore(&iommu->register_lock, flags);
1081}
1082
ba395927
KA
1083static int iommu_enable_translation(struct intel_iommu *iommu)
1084{
1085 u32 sts;
1086 unsigned long flags;
1087
1088 spin_lock_irqsave(&iommu->register_lock, flags);
c416daa9
DW
1089 iommu->gcmd |= DMA_GCMD_TE;
1090 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
ba395927
KA
1091
1092 /* Make sure hardware complete it */
1093 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
c416daa9 1094 readl, (sts & DMA_GSTS_TES), sts);
ba395927 1095
ba395927
KA
1096 spin_unlock_irqrestore(&iommu->register_lock, flags);
1097 return 0;
1098}
1099
1100static int iommu_disable_translation(struct intel_iommu *iommu)
1101{
1102 u32 sts;
1103 unsigned long flag;
1104
1105 spin_lock_irqsave(&iommu->register_lock, flag);
1106 iommu->gcmd &= ~DMA_GCMD_TE;
1107 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1108
1109 /* Make sure hardware complete it */
1110 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
c416daa9 1111 readl, (!(sts & DMA_GSTS_TES)), sts);
ba395927
KA
1112
1113 spin_unlock_irqrestore(&iommu->register_lock, flag);
1114 return 0;
1115}
1116
3460a6d9 1117
ba395927
KA
1118static int iommu_init_domains(struct intel_iommu *iommu)
1119{
1120 unsigned long ndomains;
1121 unsigned long nlongs;
1122
1123 ndomains = cap_ndoms(iommu->cap);
1124 pr_debug("Number of Domains supportd <%ld>\n", ndomains);
1125 nlongs = BITS_TO_LONGS(ndomains);
1126
1127 /* TBD: there might be 64K domains,
1128 * consider other allocation for future chip
1129 */
1130 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1131 if (!iommu->domain_ids) {
1132 printk(KERN_ERR "Allocating domain id array failed\n");
1133 return -ENOMEM;
1134 }
1135 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1136 GFP_KERNEL);
1137 if (!iommu->domains) {
1138 printk(KERN_ERR "Allocating domain array failed\n");
1139 kfree(iommu->domain_ids);
1140 return -ENOMEM;
1141 }
1142
e61d98d8
SS
1143 spin_lock_init(&iommu->lock);
1144
ba395927
KA
1145 /*
1146 * if Caching mode is set, then invalid translations are tagged
1147 * with domainid 0. Hence we need to pre-allocate it.
1148 */
1149 if (cap_caching_mode(iommu->cap))
1150 set_bit(0, iommu->domain_ids);
1151 return 0;
1152}
ba395927 1153
ba395927
KA
1154
1155static void domain_exit(struct dmar_domain *domain);
5e98c4b1 1156static void vm_domain_exit(struct dmar_domain *domain);
e61d98d8
SS
1157
1158void free_dmar_iommu(struct intel_iommu *iommu)
ba395927
KA
1159{
1160 struct dmar_domain *domain;
1161 int i;
c7151a8d 1162 unsigned long flags;
ba395927 1163
ba395927
KA
1164 i = find_first_bit(iommu->domain_ids, cap_ndoms(iommu->cap));
1165 for (; i < cap_ndoms(iommu->cap); ) {
1166 domain = iommu->domains[i];
1167 clear_bit(i, iommu->domain_ids);
c7151a8d
WH
1168
1169 spin_lock_irqsave(&domain->iommu_lock, flags);
5e98c4b1
WH
1170 if (--domain->iommu_count == 0) {
1171 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
1172 vm_domain_exit(domain);
1173 else
1174 domain_exit(domain);
1175 }
c7151a8d
WH
1176 spin_unlock_irqrestore(&domain->iommu_lock, flags);
1177
ba395927
KA
1178 i = find_next_bit(iommu->domain_ids,
1179 cap_ndoms(iommu->cap), i+1);
1180 }
1181
1182 if (iommu->gcmd & DMA_GCMD_TE)
1183 iommu_disable_translation(iommu);
1184
1185 if (iommu->irq) {
1186 set_irq_data(iommu->irq, NULL);
1187 /* This will mask the irq */
1188 free_irq(iommu->irq, iommu);
1189 destroy_irq(iommu->irq);
1190 }
1191
1192 kfree(iommu->domains);
1193 kfree(iommu->domain_ids);
1194
d9630fe9
WH
1195 g_iommus[iommu->seq_id] = NULL;
1196
1197 /* if all iommus are freed, free g_iommus */
1198 for (i = 0; i < g_num_of_iommus; i++) {
1199 if (g_iommus[i])
1200 break;
1201 }
1202
1203 if (i == g_num_of_iommus)
1204 kfree(g_iommus);
1205
ba395927
KA
1206 /* free context mapping */
1207 free_context_table(iommu);
ba395927
KA
1208}
1209
2c2e2c38 1210static struct dmar_domain *alloc_domain(void)
ba395927 1211{
ba395927 1212 struct dmar_domain *domain;
ba395927
KA
1213
1214 domain = alloc_domain_mem();
1215 if (!domain)
1216 return NULL;
1217
2c2e2c38
FY
1218 memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
1219 domain->flags = 0;
1220
1221 return domain;
1222}
1223
1224static int iommu_attach_domain(struct dmar_domain *domain,
1225 struct intel_iommu *iommu)
1226{
1227 int num;
1228 unsigned long ndomains;
1229 unsigned long flags;
1230
ba395927
KA
1231 ndomains = cap_ndoms(iommu->cap);
1232
1233 spin_lock_irqsave(&iommu->lock, flags);
2c2e2c38 1234
ba395927
KA
1235 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1236 if (num >= ndomains) {
1237 spin_unlock_irqrestore(&iommu->lock, flags);
ba395927 1238 printk(KERN_ERR "IOMMU: no free domain ids\n");
2c2e2c38 1239 return -ENOMEM;
ba395927
KA
1240 }
1241
ba395927 1242 domain->id = num;
2c2e2c38 1243 set_bit(num, iommu->domain_ids);
8c11e798 1244 set_bit(iommu->seq_id, &domain->iommu_bmp);
ba395927
KA
1245 iommu->domains[num] = domain;
1246 spin_unlock_irqrestore(&iommu->lock, flags);
1247
2c2e2c38 1248 return 0;
ba395927
KA
1249}
1250
2c2e2c38
FY
1251static void iommu_detach_domain(struct dmar_domain *domain,
1252 struct intel_iommu *iommu)
ba395927
KA
1253{
1254 unsigned long flags;
2c2e2c38
FY
1255 int num, ndomains;
1256 int found = 0;
ba395927 1257
8c11e798 1258 spin_lock_irqsave(&iommu->lock, flags);
2c2e2c38
FY
1259 ndomains = cap_ndoms(iommu->cap);
1260 num = find_first_bit(iommu->domain_ids, ndomains);
1261 for (; num < ndomains; ) {
1262 if (iommu->domains[num] == domain) {
1263 found = 1;
1264 break;
1265 }
1266 num = find_next_bit(iommu->domain_ids,
1267 cap_ndoms(iommu->cap), num+1);
1268 }
1269
1270 if (found) {
1271 clear_bit(num, iommu->domain_ids);
1272 clear_bit(iommu->seq_id, &domain->iommu_bmp);
1273 iommu->domains[num] = NULL;
1274 }
8c11e798 1275 spin_unlock_irqrestore(&iommu->lock, flags);
ba395927
KA
1276}
1277
1278static struct iova_domain reserved_iova_list;
8a443df4
MG
1279static struct lock_class_key reserved_alloc_key;
1280static struct lock_class_key reserved_rbtree_key;
ba395927
KA
1281
1282static void dmar_init_reserved_ranges(void)
1283{
1284 struct pci_dev *pdev = NULL;
1285 struct iova *iova;
1286 int i;
1287 u64 addr, size;
1288
f661197e 1289 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
ba395927 1290
8a443df4
MG
1291 lockdep_set_class(&reserved_iova_list.iova_alloc_lock,
1292 &reserved_alloc_key);
1293 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1294 &reserved_rbtree_key);
1295
ba395927
KA
1296 /* IOAPIC ranges shouldn't be accessed by DMA */
1297 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1298 IOVA_PFN(IOAPIC_RANGE_END));
1299 if (!iova)
1300 printk(KERN_ERR "Reserve IOAPIC range failed\n");
1301
1302 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1303 for_each_pci_dev(pdev) {
1304 struct resource *r;
1305
1306 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1307 r = &pdev->resource[i];
1308 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1309 continue;
1310 addr = r->start;
fd18de50 1311 addr &= PHYSICAL_PAGE_MASK;
ba395927 1312 size = r->end - addr;
5b6985ce 1313 size = PAGE_ALIGN(size);
ba395927
KA
1314 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(addr),
1315 IOVA_PFN(size + addr) - 1);
1316 if (!iova)
1317 printk(KERN_ERR "Reserve iova failed\n");
1318 }
1319 }
1320
1321}
1322
1323static void domain_reserve_special_ranges(struct dmar_domain *domain)
1324{
1325 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1326}
1327
1328static inline int guestwidth_to_adjustwidth(int gaw)
1329{
1330 int agaw;
1331 int r = (gaw - 12) % 9;
1332
1333 if (r == 0)
1334 agaw = gaw;
1335 else
1336 agaw = gaw + 9 - r;
1337 if (agaw > 64)
1338 agaw = 64;
1339 return agaw;
1340}
1341
1342static int domain_init(struct dmar_domain *domain, int guest_width)
1343{
1344 struct intel_iommu *iommu;
1345 int adjust_width, agaw;
1346 unsigned long sagaw;
1347
f661197e 1348 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
ba395927 1349 spin_lock_init(&domain->mapping_lock);
c7151a8d 1350 spin_lock_init(&domain->iommu_lock);
ba395927
KA
1351
1352 domain_reserve_special_ranges(domain);
1353
1354 /* calculate AGAW */
8c11e798 1355 iommu = domain_get_iommu(domain);
ba395927
KA
1356 if (guest_width > cap_mgaw(iommu->cap))
1357 guest_width = cap_mgaw(iommu->cap);
1358 domain->gaw = guest_width;
1359 adjust_width = guestwidth_to_adjustwidth(guest_width);
1360 agaw = width_to_agaw(adjust_width);
1361 sagaw = cap_sagaw(iommu->cap);
1362 if (!test_bit(agaw, &sagaw)) {
1363 /* hardware doesn't support it, choose a bigger one */
1364 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1365 agaw = find_next_bit(&sagaw, 5, agaw);
1366 if (agaw >= 5)
1367 return -ENODEV;
1368 }
1369 domain->agaw = agaw;
1370 INIT_LIST_HEAD(&domain->devices);
1371
8e604097
WH
1372 if (ecap_coherent(iommu->ecap))
1373 domain->iommu_coherency = 1;
1374 else
1375 domain->iommu_coherency = 0;
1376
58c610bd
SY
1377 if (ecap_sc_support(iommu->ecap))
1378 domain->iommu_snooping = 1;
1379 else
1380 domain->iommu_snooping = 0;
1381
c7151a8d
WH
1382 domain->iommu_count = 1;
1383
ba395927
KA
1384 /* always allocate the top pgd */
1385 domain->pgd = (struct dma_pte *)alloc_pgtable_page();
1386 if (!domain->pgd)
1387 return -ENOMEM;
5b6985ce 1388 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
ba395927
KA
1389 return 0;
1390}
1391
1392static void domain_exit(struct dmar_domain *domain)
1393{
2c2e2c38
FY
1394 struct dmar_drhd_unit *drhd;
1395 struct intel_iommu *iommu;
ba395927
KA
1396 u64 end;
1397
1398 /* Domain 0 is reserved, so dont process it */
1399 if (!domain)
1400 return;
1401
1402 domain_remove_dev_info(domain);
1403 /* destroy iovas */
1404 put_iova_domain(&domain->iovad);
1405 end = DOMAIN_MAX_ADDR(domain->gaw);
5b6985ce 1406 end = end & (~PAGE_MASK);
ba395927
KA
1407
1408 /* clear ptes */
1409 dma_pte_clear_range(domain, 0, end);
1410
1411 /* free page tables */
1412 dma_pte_free_pagetable(domain, 0, end);
1413
2c2e2c38
FY
1414 for_each_active_iommu(iommu, drhd)
1415 if (test_bit(iommu->seq_id, &domain->iommu_bmp))
1416 iommu_detach_domain(domain, iommu);
1417
ba395927
KA
1418 free_domain_mem(domain);
1419}
1420
4ed0d3e6
FY
1421static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
1422 u8 bus, u8 devfn, int translation)
ba395927
KA
1423{
1424 struct context_entry *context;
ba395927 1425 unsigned long flags;
5331fe6f 1426 struct intel_iommu *iommu;
ea6606b0
WH
1427 struct dma_pte *pgd;
1428 unsigned long num;
1429 unsigned long ndomains;
1430 int id;
1431 int agaw;
93a23a72 1432 struct device_domain_info *info = NULL;
ba395927
KA
1433
1434 pr_debug("Set context mapping for %02x:%02x.%d\n",
1435 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
4ed0d3e6 1436
ba395927 1437 BUG_ON(!domain->pgd);
4ed0d3e6
FY
1438 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1439 translation != CONTEXT_TT_MULTI_LEVEL);
5331fe6f 1440
276dbf99 1441 iommu = device_to_iommu(segment, bus, devfn);
5331fe6f
WH
1442 if (!iommu)
1443 return -ENODEV;
1444
ba395927
KA
1445 context = device_to_context_entry(iommu, bus, devfn);
1446 if (!context)
1447 return -ENOMEM;
1448 spin_lock_irqsave(&iommu->lock, flags);
c07e7d21 1449 if (context_present(context)) {
ba395927
KA
1450 spin_unlock_irqrestore(&iommu->lock, flags);
1451 return 0;
1452 }
1453
ea6606b0
WH
1454 id = domain->id;
1455 pgd = domain->pgd;
1456
2c2e2c38
FY
1457 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1458 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
ea6606b0
WH
1459 int found = 0;
1460
1461 /* find an available domain id for this device in iommu */
1462 ndomains = cap_ndoms(iommu->cap);
1463 num = find_first_bit(iommu->domain_ids, ndomains);
1464 for (; num < ndomains; ) {
1465 if (iommu->domains[num] == domain) {
1466 id = num;
1467 found = 1;
1468 break;
1469 }
1470 num = find_next_bit(iommu->domain_ids,
1471 cap_ndoms(iommu->cap), num+1);
1472 }
1473
1474 if (found == 0) {
1475 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1476 if (num >= ndomains) {
1477 spin_unlock_irqrestore(&iommu->lock, flags);
1478 printk(KERN_ERR "IOMMU: no free domain ids\n");
1479 return -EFAULT;
1480 }
1481
1482 set_bit(num, iommu->domain_ids);
2c2e2c38 1483 set_bit(iommu->seq_id, &domain->iommu_bmp);
ea6606b0
WH
1484 iommu->domains[num] = domain;
1485 id = num;
1486 }
1487
1488 /* Skip top levels of page tables for
1489 * iommu which has less agaw than default.
1490 */
1491 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1492 pgd = phys_to_virt(dma_pte_addr(pgd));
1493 if (!dma_pte_present(pgd)) {
1494 spin_unlock_irqrestore(&iommu->lock, flags);
1495 return -ENOMEM;
1496 }
1497 }
1498 }
1499
1500 context_set_domain_id(context, id);
4ed0d3e6 1501
93a23a72
YZ
1502 if (translation != CONTEXT_TT_PASS_THROUGH) {
1503 info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
1504 translation = info ? CONTEXT_TT_DEV_IOTLB :
1505 CONTEXT_TT_MULTI_LEVEL;
1506 }
4ed0d3e6
FY
1507 /*
1508 * In pass through mode, AW must be programmed to indicate the largest
1509 * AGAW value supported by hardware. And ASR is ignored by hardware.
1510 */
93a23a72 1511 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
4ed0d3e6 1512 context_set_address_width(context, iommu->msagaw);
93a23a72
YZ
1513 else {
1514 context_set_address_root(context, virt_to_phys(pgd));
1515 context_set_address_width(context, iommu->agaw);
1516 }
4ed0d3e6
FY
1517
1518 context_set_translation_type(context, translation);
c07e7d21
MM
1519 context_set_fault_enable(context);
1520 context_set_present(context);
5331fe6f 1521 domain_flush_cache(domain, context, sizeof(*context));
ba395927 1522
4c25a2c1
DW
1523 /*
1524 * It's a non-present to present mapping. If hardware doesn't cache
1525 * non-present entry we only need to flush the write-buffer. If the
1526 * _does_ cache non-present entries, then it does so in the special
1527 * domain #0, which we have to flush:
1528 */
1529 if (cap_caching_mode(iommu->cap)) {
1530 iommu->flush.flush_context(iommu, 0,
1531 (((u16)bus) << 8) | devfn,
1532 DMA_CCMD_MASK_NOBIT,
1533 DMA_CCMD_DEVICE_INVL);
1f0ef2aa 1534 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_DSI_FLUSH);
4c25a2c1 1535 } else {
ba395927 1536 iommu_flush_write_buffer(iommu);
4c25a2c1 1537 }
93a23a72 1538 iommu_enable_dev_iotlb(info);
ba395927 1539 spin_unlock_irqrestore(&iommu->lock, flags);
c7151a8d
WH
1540
1541 spin_lock_irqsave(&domain->iommu_lock, flags);
1542 if (!test_and_set_bit(iommu->seq_id, &domain->iommu_bmp)) {
1543 domain->iommu_count++;
58c610bd 1544 domain_update_iommu_cap(domain);
c7151a8d
WH
1545 }
1546 spin_unlock_irqrestore(&domain->iommu_lock, flags);
ba395927
KA
1547 return 0;
1548}
1549
1550static int
4ed0d3e6
FY
1551domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
1552 int translation)
ba395927
KA
1553{
1554 int ret;
1555 struct pci_dev *tmp, *parent;
1556
276dbf99 1557 ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
4ed0d3e6
FY
1558 pdev->bus->number, pdev->devfn,
1559 translation);
ba395927
KA
1560 if (ret)
1561 return ret;
1562
1563 /* dependent device mapping */
1564 tmp = pci_find_upstream_pcie_bridge(pdev);
1565 if (!tmp)
1566 return 0;
1567 /* Secondary interface's bus number and devfn 0 */
1568 parent = pdev->bus->self;
1569 while (parent != tmp) {
276dbf99
DW
1570 ret = domain_context_mapping_one(domain,
1571 pci_domain_nr(parent->bus),
1572 parent->bus->number,
4ed0d3e6 1573 parent->devfn, translation);
ba395927
KA
1574 if (ret)
1575 return ret;
1576 parent = parent->bus->self;
1577 }
1578 if (tmp->is_pcie) /* this is a PCIE-to-PCI bridge */
1579 return domain_context_mapping_one(domain,
276dbf99 1580 pci_domain_nr(tmp->subordinate),
4ed0d3e6
FY
1581 tmp->subordinate->number, 0,
1582 translation);
ba395927
KA
1583 else /* this is a legacy PCI bridge */
1584 return domain_context_mapping_one(domain,
276dbf99
DW
1585 pci_domain_nr(tmp->bus),
1586 tmp->bus->number,
4ed0d3e6
FY
1587 tmp->devfn,
1588 translation);
ba395927
KA
1589}
1590
5331fe6f 1591static int domain_context_mapped(struct pci_dev *pdev)
ba395927
KA
1592{
1593 int ret;
1594 struct pci_dev *tmp, *parent;
5331fe6f
WH
1595 struct intel_iommu *iommu;
1596
276dbf99
DW
1597 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1598 pdev->devfn);
5331fe6f
WH
1599 if (!iommu)
1600 return -ENODEV;
ba395927 1601
276dbf99 1602 ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
ba395927
KA
1603 if (!ret)
1604 return ret;
1605 /* dependent device mapping */
1606 tmp = pci_find_upstream_pcie_bridge(pdev);
1607 if (!tmp)
1608 return ret;
1609 /* Secondary interface's bus number and devfn 0 */
1610 parent = pdev->bus->self;
1611 while (parent != tmp) {
8c11e798 1612 ret = device_context_mapped(iommu, parent->bus->number,
276dbf99 1613 parent->devfn);
ba395927
KA
1614 if (!ret)
1615 return ret;
1616 parent = parent->bus->self;
1617 }
1618 if (tmp->is_pcie)
276dbf99
DW
1619 return device_context_mapped(iommu, tmp->subordinate->number,
1620 0);
ba395927 1621 else
276dbf99
DW
1622 return device_context_mapped(iommu, tmp->bus->number,
1623 tmp->devfn);
ba395927
KA
1624}
1625
1626static int
1627domain_page_mapping(struct dmar_domain *domain, dma_addr_t iova,
1628 u64 hpa, size_t size, int prot)
1629{
1630 u64 start_pfn, end_pfn;
1631 struct dma_pte *pte;
1632 int index;
5b6985ce
FY
1633 int addr_width = agaw_to_width(domain->agaw);
1634
1635 hpa &= (((u64)1) << addr_width) - 1;
ba395927
KA
1636
1637 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1638 return -EINVAL;
5b6985ce
FY
1639 iova &= PAGE_MASK;
1640 start_pfn = ((u64)hpa) >> VTD_PAGE_SHIFT;
1641 end_pfn = (VTD_PAGE_ALIGN(((u64)hpa) + size)) >> VTD_PAGE_SHIFT;
ba395927
KA
1642 index = 0;
1643 while (start_pfn < end_pfn) {
5b6985ce 1644 pte = addr_to_dma_pte(domain, iova + VTD_PAGE_SIZE * index);
ba395927
KA
1645 if (!pte)
1646 return -ENOMEM;
1647 /* We don't need lock here, nobody else
1648 * touches the iova range
1649 */
19c239ce
MM
1650 BUG_ON(dma_pte_addr(pte));
1651 dma_set_pte_addr(pte, start_pfn << VTD_PAGE_SHIFT);
1652 dma_set_pte_prot(pte, prot);
9cf06697
SY
1653 if (prot & DMA_PTE_SNP)
1654 dma_set_pte_snp(pte);
5331fe6f 1655 domain_flush_cache(domain, pte, sizeof(*pte));
ba395927
KA
1656 start_pfn++;
1657 index++;
1658 }
1659 return 0;
1660}
1661
c7151a8d 1662static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
ba395927 1663{
c7151a8d
WH
1664 if (!iommu)
1665 return;
8c11e798
WH
1666
1667 clear_context_table(iommu, bus, devfn);
1668 iommu->flush.flush_context(iommu, 0, 0, 0,
4c25a2c1 1669 DMA_CCMD_GLOBAL_INVL);
1f0ef2aa 1670 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
ba395927
KA
1671}
1672
1673static void domain_remove_dev_info(struct dmar_domain *domain)
1674{
1675 struct device_domain_info *info;
1676 unsigned long flags;
c7151a8d 1677 struct intel_iommu *iommu;
ba395927
KA
1678
1679 spin_lock_irqsave(&device_domain_lock, flags);
1680 while (!list_empty(&domain->devices)) {
1681 info = list_entry(domain->devices.next,
1682 struct device_domain_info, link);
1683 list_del(&info->link);
1684 list_del(&info->global);
1685 if (info->dev)
358dd8ac 1686 info->dev->dev.archdata.iommu = NULL;
ba395927
KA
1687 spin_unlock_irqrestore(&device_domain_lock, flags);
1688
93a23a72 1689 iommu_disable_dev_iotlb(info);
276dbf99 1690 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
c7151a8d 1691 iommu_detach_dev(iommu, info->bus, info->devfn);
ba395927
KA
1692 free_devinfo_mem(info);
1693
1694 spin_lock_irqsave(&device_domain_lock, flags);
1695 }
1696 spin_unlock_irqrestore(&device_domain_lock, flags);
1697}
1698
1699/*
1700 * find_domain
358dd8ac 1701 * Note: we use struct pci_dev->dev.archdata.iommu stores the info
ba395927 1702 */
38717946 1703static struct dmar_domain *
ba395927
KA
1704find_domain(struct pci_dev *pdev)
1705{
1706 struct device_domain_info *info;
1707
1708 /* No lock here, assumes no domain exit in normal case */
358dd8ac 1709 info = pdev->dev.archdata.iommu;
ba395927
KA
1710 if (info)
1711 return info->domain;
1712 return NULL;
1713}
1714
ba395927
KA
1715/* domain is initialized */
1716static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
1717{
1718 struct dmar_domain *domain, *found = NULL;
1719 struct intel_iommu *iommu;
1720 struct dmar_drhd_unit *drhd;
1721 struct device_domain_info *info, *tmp;
1722 struct pci_dev *dev_tmp;
1723 unsigned long flags;
1724 int bus = 0, devfn = 0;
276dbf99 1725 int segment;
2c2e2c38 1726 int ret;
ba395927
KA
1727
1728 domain = find_domain(pdev);
1729 if (domain)
1730 return domain;
1731
276dbf99
DW
1732 segment = pci_domain_nr(pdev->bus);
1733
ba395927
KA
1734 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
1735 if (dev_tmp) {
1736 if (dev_tmp->is_pcie) {
1737 bus = dev_tmp->subordinate->number;
1738 devfn = 0;
1739 } else {
1740 bus = dev_tmp->bus->number;
1741 devfn = dev_tmp->devfn;
1742 }
1743 spin_lock_irqsave(&device_domain_lock, flags);
1744 list_for_each_entry(info, &device_domain_list, global) {
276dbf99
DW
1745 if (info->segment == segment &&
1746 info->bus == bus && info->devfn == devfn) {
ba395927
KA
1747 found = info->domain;
1748 break;
1749 }
1750 }
1751 spin_unlock_irqrestore(&device_domain_lock, flags);
1752 /* pcie-pci bridge already has a domain, uses it */
1753 if (found) {
1754 domain = found;
1755 goto found_domain;
1756 }
1757 }
1758
2c2e2c38
FY
1759 domain = alloc_domain();
1760 if (!domain)
1761 goto error;
1762
ba395927
KA
1763 /* Allocate new domain for the device */
1764 drhd = dmar_find_matched_drhd_unit(pdev);
1765 if (!drhd) {
1766 printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
1767 pci_name(pdev));
1768 return NULL;
1769 }
1770 iommu = drhd->iommu;
1771
2c2e2c38
FY
1772 ret = iommu_attach_domain(domain, iommu);
1773 if (ret) {
1774 domain_exit(domain);
ba395927 1775 goto error;
2c2e2c38 1776 }
ba395927
KA
1777
1778 if (domain_init(domain, gaw)) {
1779 domain_exit(domain);
1780 goto error;
1781 }
1782
1783 /* register pcie-to-pci device */
1784 if (dev_tmp) {
1785 info = alloc_devinfo_mem();
1786 if (!info) {
1787 domain_exit(domain);
1788 goto error;
1789 }
276dbf99 1790 info->segment = segment;
ba395927
KA
1791 info->bus = bus;
1792 info->devfn = devfn;
1793 info->dev = NULL;
1794 info->domain = domain;
1795 /* This domain is shared by devices under p2p bridge */
3b5410e7 1796 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
ba395927
KA
1797
1798 /* pcie-to-pci bridge already has a domain, uses it */
1799 found = NULL;
1800 spin_lock_irqsave(&device_domain_lock, flags);
1801 list_for_each_entry(tmp, &device_domain_list, global) {
276dbf99
DW
1802 if (tmp->segment == segment &&
1803 tmp->bus == bus && tmp->devfn == devfn) {
ba395927
KA
1804 found = tmp->domain;
1805 break;
1806 }
1807 }
1808 if (found) {
1809 free_devinfo_mem(info);
1810 domain_exit(domain);
1811 domain = found;
1812 } else {
1813 list_add(&info->link, &domain->devices);
1814 list_add(&info->global, &device_domain_list);
1815 }
1816 spin_unlock_irqrestore(&device_domain_lock, flags);
1817 }
1818
1819found_domain:
1820 info = alloc_devinfo_mem();
1821 if (!info)
1822 goto error;
276dbf99 1823 info->segment = segment;
ba395927
KA
1824 info->bus = pdev->bus->number;
1825 info->devfn = pdev->devfn;
1826 info->dev = pdev;
1827 info->domain = domain;
1828 spin_lock_irqsave(&device_domain_lock, flags);
1829 /* somebody is fast */
1830 found = find_domain(pdev);
1831 if (found != NULL) {
1832 spin_unlock_irqrestore(&device_domain_lock, flags);
1833 if (found != domain) {
1834 domain_exit(domain);
1835 domain = found;
1836 }
1837 free_devinfo_mem(info);
1838 return domain;
1839 }
1840 list_add(&info->link, &domain->devices);
1841 list_add(&info->global, &device_domain_list);
358dd8ac 1842 pdev->dev.archdata.iommu = info;
ba395927
KA
1843 spin_unlock_irqrestore(&device_domain_lock, flags);
1844 return domain;
1845error:
1846 /* recheck it here, maybe others set it */
1847 return find_domain(pdev);
1848}
1849
2c2e2c38
FY
1850static int iommu_identity_mapping;
1851
5b6985ce
FY
1852static int iommu_prepare_identity_map(struct pci_dev *pdev,
1853 unsigned long long start,
1854 unsigned long long end)
ba395927
KA
1855{
1856 struct dmar_domain *domain;
1857 unsigned long size;
5b6985ce 1858 unsigned long long base;
ba395927
KA
1859 int ret;
1860
1861 printk(KERN_INFO
1862 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
1863 pci_name(pdev), start, end);
2c2e2c38
FY
1864 if (iommu_identity_mapping)
1865 domain = si_domain;
1866 else
1867 /* page table init */
1868 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
ba395927
KA
1869 if (!domain)
1870 return -ENOMEM;
1871
1872 /* The address might not be aligned */
5b6985ce 1873 base = start & PAGE_MASK;
ba395927 1874 size = end - base;
5b6985ce 1875 size = PAGE_ALIGN(size);
ba395927
KA
1876 if (!reserve_iova(&domain->iovad, IOVA_PFN(base),
1877 IOVA_PFN(base + size) - 1)) {
1878 printk(KERN_ERR "IOMMU: reserve iova failed\n");
1879 ret = -ENOMEM;
1880 goto error;
1881 }
1882
1883 pr_debug("Mapping reserved region %lx@%llx for %s\n",
1884 size, base, pci_name(pdev));
1885 /*
1886 * RMRR range might have overlap with physical memory range,
1887 * clear it first
1888 */
1889 dma_pte_clear_range(domain, base, base + size);
1890
1891 ret = domain_page_mapping(domain, base, base, size,
1892 DMA_PTE_READ|DMA_PTE_WRITE);
1893 if (ret)
1894 goto error;
1895
1896 /* context entry init */
4ed0d3e6 1897 ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
ba395927
KA
1898 if (!ret)
1899 return 0;
1900error:
1901 domain_exit(domain);
1902 return ret;
1903
1904}
1905
1906static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
1907 struct pci_dev *pdev)
1908{
358dd8ac 1909 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
ba395927
KA
1910 return 0;
1911 return iommu_prepare_identity_map(pdev, rmrr->base_address,
1912 rmrr->end_address + 1);
1913}
1914
d52d53b8
YL
1915struct iommu_prepare_data {
1916 struct pci_dev *pdev;
1917 int ret;
1918};
1919
1920static int __init iommu_prepare_work_fn(unsigned long start_pfn,
1921 unsigned long end_pfn, void *datax)
1922{
1923 struct iommu_prepare_data *data;
1924
1925 data = (struct iommu_prepare_data *)datax;
1926
1927 data->ret = iommu_prepare_identity_map(data->pdev,
1928 start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
1929 return data->ret;
1930
1931}
1932
1933static int __init iommu_prepare_with_active_regions(struct pci_dev *pdev)
1934{
1935 int nid;
1936 struct iommu_prepare_data data;
1937
1938 data.pdev = pdev;
1939 data.ret = 0;
1940
1941 for_each_online_node(nid) {
1942 work_with_active_regions(nid, iommu_prepare_work_fn, &data);
1943 if (data.ret)
1944 return data.ret;
1945 }
1946 return data.ret;
1947}
1948
7e25a242 1949#ifdef CONFIG_DMAR_GFX_WA
e820482c
KA
1950static void __init iommu_prepare_gfx_mapping(void)
1951{
1952 struct pci_dev *pdev = NULL;
e820482c
KA
1953 int ret;
1954
1955 for_each_pci_dev(pdev) {
358dd8ac 1956 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO ||
e820482c
KA
1957 !IS_GFX_DEVICE(pdev))
1958 continue;
1959 printk(KERN_INFO "IOMMU: gfx device %s 1-1 mapping\n",
1960 pci_name(pdev));
d52d53b8
YL
1961 ret = iommu_prepare_with_active_regions(pdev);
1962 if (ret)
1963 printk(KERN_ERR "IOMMU: mapping reserved region failed\n");
e820482c
KA
1964 }
1965}
2abd7e16
MM
1966#else /* !CONFIG_DMAR_GFX_WA */
1967static inline void iommu_prepare_gfx_mapping(void)
1968{
1969 return;
1970}
e820482c
KA
1971#endif
1972
49a0429e
KA
1973#ifdef CONFIG_DMAR_FLOPPY_WA
1974static inline void iommu_prepare_isa(void)
1975{
1976 struct pci_dev *pdev;
1977 int ret;
1978
1979 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
1980 if (!pdev)
1981 return;
1982
1983 printk(KERN_INFO "IOMMU: Prepare 0-16M unity mapping for LPC\n");
1984 ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024);
1985
1986 if (ret)
1c35b8e5 1987 printk(KERN_ERR "IOMMU: Failed to create 0-64M identity map, "
49a0429e
KA
1988 "floppy might not work\n");
1989
1990}
1991#else
1992static inline void iommu_prepare_isa(void)
1993{
1994 return;
1995}
1996#endif /* !CONFIG_DMAR_FLPY_WA */
1997
4ed0d3e6
FY
1998/* Initialize each context entry as pass through.*/
1999static int __init init_context_pass_through(void)
2000{
2001 struct pci_dev *pdev = NULL;
2002 struct dmar_domain *domain;
2003 int ret;
2004
2005 for_each_pci_dev(pdev) {
2006 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2007 ret = domain_context_mapping(domain, pdev,
2008 CONTEXT_TT_PASS_THROUGH);
2009 if (ret)
2010 return ret;
2011 }
2012 return 0;
2013}
2014
2c2e2c38
FY
2015static int md_domain_init(struct dmar_domain *domain, int guest_width);
2016static int si_domain_init(void)
2017{
2018 struct dmar_drhd_unit *drhd;
2019 struct intel_iommu *iommu;
2020 int ret = 0;
2021
2022 si_domain = alloc_domain();
2023 if (!si_domain)
2024 return -EFAULT;
2025
2026
2027 for_each_active_iommu(iommu, drhd) {
2028 ret = iommu_attach_domain(si_domain, iommu);
2029 if (ret) {
2030 domain_exit(si_domain);
2031 return -EFAULT;
2032 }
2033 }
2034
2035 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2036 domain_exit(si_domain);
2037 return -EFAULT;
2038 }
2039
2040 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
2041
2042 return 0;
2043}
2044
2045static void domain_remove_one_dev_info(struct dmar_domain *domain,
2046 struct pci_dev *pdev);
2047static int identity_mapping(struct pci_dev *pdev)
2048{
2049 struct device_domain_info *info;
2050
2051 if (likely(!iommu_identity_mapping))
2052 return 0;
2053
2054
2055 list_for_each_entry(info, &si_domain->devices, link)
2056 if (info->dev == pdev)
2057 return 1;
2058 return 0;
2059}
2060
2061static int domain_add_dev_info(struct dmar_domain *domain,
2062 struct pci_dev *pdev)
2063{
2064 struct device_domain_info *info;
2065 unsigned long flags;
2066
2067 info = alloc_devinfo_mem();
2068 if (!info)
2069 return -ENOMEM;
2070
2071 info->segment = pci_domain_nr(pdev->bus);
2072 info->bus = pdev->bus->number;
2073 info->devfn = pdev->devfn;
2074 info->dev = pdev;
2075 info->domain = domain;
2076
2077 spin_lock_irqsave(&device_domain_lock, flags);
2078 list_add(&info->link, &domain->devices);
2079 list_add(&info->global, &device_domain_list);
2080 pdev->dev.archdata.iommu = info;
2081 spin_unlock_irqrestore(&device_domain_lock, flags);
2082
2083 return 0;
2084}
2085
2086static int iommu_prepare_static_identity_mapping(void)
2087{
2c2e2c38
FY
2088 struct pci_dev *pdev = NULL;
2089 int ret;
2090
2091 ret = si_domain_init();
2092 if (ret)
2093 return -EFAULT;
2094
2095 printk(KERN_INFO "IOMMU: Setting identity map:\n");
2096 for_each_pci_dev(pdev) {
7e25a242
CW
2097 ret = iommu_prepare_with_active_regions(pdev);
2098 if (ret) {
2099 printk(KERN_INFO "1:1 mapping to one domain failed.\n");
2100 return -EFAULT;
2c2e2c38
FY
2101 }
2102 ret = domain_add_dev_info(si_domain, pdev);
2103 if (ret)
2104 return ret;
2105 }
2106
2107 return 0;
2108}
2109
2110int __init init_dmars(void)
ba395927
KA
2111{
2112 struct dmar_drhd_unit *drhd;
2113 struct dmar_rmrr_unit *rmrr;
2114 struct pci_dev *pdev;
2115 struct intel_iommu *iommu;
9d783ba0 2116 int i, ret;
4ed0d3e6 2117 int pass_through = 1;
ba395927 2118
2c2e2c38
FY
2119 /*
2120 * In case pass through can not be enabled, iommu tries to use identity
2121 * mapping.
2122 */
2123 if (iommu_pass_through)
2124 iommu_identity_mapping = 1;
2125
ba395927
KA
2126 /*
2127 * for each drhd
2128 * allocate root
2129 * initialize and program root entry to not present
2130 * endfor
2131 */
2132 for_each_drhd_unit(drhd) {
5e0d2a6f 2133 g_num_of_iommus++;
2134 /*
2135 * lock not needed as this is only incremented in the single
2136 * threaded kernel __init code path all other access are read
2137 * only
2138 */
2139 }
2140
d9630fe9
WH
2141 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2142 GFP_KERNEL);
2143 if (!g_iommus) {
2144 printk(KERN_ERR "Allocating global iommu array failed\n");
2145 ret = -ENOMEM;
2146 goto error;
2147 }
2148
80b20dd8 2149 deferred_flush = kzalloc(g_num_of_iommus *
2150 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2151 if (!deferred_flush) {
d9630fe9 2152 kfree(g_iommus);
5e0d2a6f 2153 ret = -ENOMEM;
2154 goto error;
2155 }
2156
5e0d2a6f 2157 for_each_drhd_unit(drhd) {
2158 if (drhd->ignored)
2159 continue;
1886e8a9
SS
2160
2161 iommu = drhd->iommu;
d9630fe9 2162 g_iommus[iommu->seq_id] = iommu;
ba395927 2163
e61d98d8
SS
2164 ret = iommu_init_domains(iommu);
2165 if (ret)
2166 goto error;
2167
ba395927
KA
2168 /*
2169 * TBD:
2170 * we could share the same root & context tables
2171 * amoung all IOMMU's. Need to Split it later.
2172 */
2173 ret = iommu_alloc_root_entry(iommu);
2174 if (ret) {
2175 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
2176 goto error;
2177 }
4ed0d3e6
FY
2178 if (!ecap_pass_through(iommu->ecap))
2179 pass_through = 0;
ba395927 2180 }
4ed0d3e6
FY
2181 if (iommu_pass_through)
2182 if (!pass_through) {
2183 printk(KERN_INFO
2184 "Pass Through is not supported by hardware.\n");
2185 iommu_pass_through = 0;
2186 }
ba395927 2187
1531a6a6
SS
2188 /*
2189 * Start from the sane iommu hardware state.
2190 */
a77b67d4
YS
2191 for_each_drhd_unit(drhd) {
2192 if (drhd->ignored)
2193 continue;
2194
2195 iommu = drhd->iommu;
1531a6a6
SS
2196
2197 /*
2198 * If the queued invalidation is already initialized by us
2199 * (for example, while enabling interrupt-remapping) then
2200 * we got the things already rolling from a sane state.
2201 */
2202 if (iommu->qi)
2203 continue;
2204
2205 /*
2206 * Clear any previous faults.
2207 */
2208 dmar_fault(-1, iommu);
2209 /*
2210 * Disable queued invalidation if supported and already enabled
2211 * before OS handover.
2212 */
2213 dmar_disable_qi(iommu);
2214 }
2215
2216 for_each_drhd_unit(drhd) {
2217 if (drhd->ignored)
2218 continue;
2219
2220 iommu = drhd->iommu;
2221
a77b67d4
YS
2222 if (dmar_enable_qi(iommu)) {
2223 /*
2224 * Queued Invalidate not enabled, use Register Based
2225 * Invalidate
2226 */
2227 iommu->flush.flush_context = __iommu_flush_context;
2228 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
2229 printk(KERN_INFO "IOMMU 0x%Lx: using Register based "
b4e0f9eb
FT
2230 "invalidation\n",
2231 (unsigned long long)drhd->reg_base_addr);
a77b67d4
YS
2232 } else {
2233 iommu->flush.flush_context = qi_flush_context;
2234 iommu->flush.flush_iotlb = qi_flush_iotlb;
2235 printk(KERN_INFO "IOMMU 0x%Lx: using Queued "
b4e0f9eb
FT
2236 "invalidation\n",
2237 (unsigned long long)drhd->reg_base_addr);
a77b67d4
YS
2238 }
2239 }
2240
ba395927 2241 /*
4ed0d3e6
FY
2242 * If pass through is set and enabled, context entries of all pci
2243 * devices are intialized by pass through translation type.
ba395927 2244 */
4ed0d3e6
FY
2245 if (iommu_pass_through) {
2246 ret = init_context_pass_through();
2247 if (ret) {
2248 printk(KERN_ERR "IOMMU: Pass through init failed.\n");
2249 iommu_pass_through = 0;
ba395927
KA
2250 }
2251 }
2252
ba395927 2253 /*
4ed0d3e6 2254 * If pass through is not set or not enabled, setup context entries for
2c2e2c38
FY
2255 * identity mappings for rmrr, gfx, and isa and may fall back to static
2256 * identity mapping if iommu_identity_mapping is set.
ba395927 2257 */
4ed0d3e6 2258 if (!iommu_pass_through) {
2c2e2c38
FY
2259 if (iommu_identity_mapping)
2260 iommu_prepare_static_identity_mapping();
4ed0d3e6
FY
2261 /*
2262 * For each rmrr
2263 * for each dev attached to rmrr
2264 * do
2265 * locate drhd for dev, alloc domain for dev
2266 * allocate free domain
2267 * allocate page table entries for rmrr
2268 * if context not allocated for bus
2269 * allocate and init context
2270 * set present in root table for this bus
2271 * init context with domain, translation etc
2272 * endfor
2273 * endfor
2274 */
2c2e2c38 2275 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
4ed0d3e6
FY
2276 for_each_rmrr_units(rmrr) {
2277 for (i = 0; i < rmrr->devices_cnt; i++) {
2278 pdev = rmrr->devices[i];
2279 /*
2280 * some BIOS lists non-exist devices in DMAR
2281 * table.
2282 */
2283 if (!pdev)
2284 continue;
2285 ret = iommu_prepare_rmrr_dev(rmrr, pdev);
2286 if (ret)
2287 printk(KERN_ERR
ba395927 2288 "IOMMU: mapping reserved region failed\n");
4ed0d3e6 2289 }
ba395927 2290 }
ba395927 2291
4ed0d3e6 2292 iommu_prepare_gfx_mapping();
e820482c 2293
4ed0d3e6
FY
2294 iommu_prepare_isa();
2295 }
49a0429e 2296
ba395927
KA
2297 /*
2298 * for each drhd
2299 * enable fault log
2300 * global invalidate context cache
2301 * global invalidate iotlb
2302 * enable translation
2303 */
2304 for_each_drhd_unit(drhd) {
2305 if (drhd->ignored)
2306 continue;
2307 iommu = drhd->iommu;
ba395927
KA
2308
2309 iommu_flush_write_buffer(iommu);
2310
3460a6d9
KA
2311 ret = dmar_set_interrupt(iommu);
2312 if (ret)
2313 goto error;
2314
ba395927
KA
2315 iommu_set_root_entry(iommu);
2316
4c25a2c1 2317 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
1f0ef2aa 2318 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
f8bab735 2319 iommu_disable_protect_mem_regions(iommu);
2320
ba395927
KA
2321 ret = iommu_enable_translation(iommu);
2322 if (ret)
2323 goto error;
2324 }
2325
2326 return 0;
2327error:
2328 for_each_drhd_unit(drhd) {
2329 if (drhd->ignored)
2330 continue;
2331 iommu = drhd->iommu;
2332 free_iommu(iommu);
2333 }
d9630fe9 2334 kfree(g_iommus);
ba395927
KA
2335 return ret;
2336}
2337
2338static inline u64 aligned_size(u64 host_addr, size_t size)
2339{
2340 u64 addr;
5b6985ce
FY
2341 addr = (host_addr & (~PAGE_MASK)) + size;
2342 return PAGE_ALIGN(addr);
ba395927
KA
2343}
2344
2345struct iova *
f76aec76 2346iommu_alloc_iova(struct dmar_domain *domain, size_t size, u64 end)
ba395927 2347{
ba395927
KA
2348 struct iova *piova;
2349
2350 /* Make sure it's in range */
ba395927 2351 end = min_t(u64, DOMAIN_MAX_ADDR(domain->gaw), end);
f76aec76 2352 if (!size || (IOVA_START_ADDR + size > end))
ba395927
KA
2353 return NULL;
2354
2355 piova = alloc_iova(&domain->iovad,
5b6985ce 2356 size >> PAGE_SHIFT, IOVA_PFN(end), 1);
ba395927
KA
2357 return piova;
2358}
2359
f76aec76
KA
2360static struct iova *
2361__intel_alloc_iova(struct device *dev, struct dmar_domain *domain,
bb9e6d65 2362 size_t size, u64 dma_mask)
ba395927 2363{
ba395927 2364 struct pci_dev *pdev = to_pci_dev(dev);
ba395927 2365 struct iova *iova = NULL;
ba395927 2366
284901a9 2367 if (dma_mask <= DMA_BIT_MASK(32) || dmar_forcedac)
bb9e6d65
FT
2368 iova = iommu_alloc_iova(domain, size, dma_mask);
2369 else {
ba395927
KA
2370 /*
2371 * First try to allocate an io virtual address in
284901a9 2372 * DMA_BIT_MASK(32) and if that fails then try allocating
3609801e 2373 * from higher range
ba395927 2374 */
284901a9 2375 iova = iommu_alloc_iova(domain, size, DMA_BIT_MASK(32));
ba395927 2376 if (!iova)
bb9e6d65 2377 iova = iommu_alloc_iova(domain, size, dma_mask);
ba395927
KA
2378 }
2379
2380 if (!iova) {
2381 printk(KERN_ERR"Allocating iova for %s failed", pci_name(pdev));
f76aec76
KA
2382 return NULL;
2383 }
2384
2385 return iova;
2386}
2387
2388static struct dmar_domain *
2389get_valid_domain_for_dev(struct pci_dev *pdev)
2390{
2391 struct dmar_domain *domain;
2392 int ret;
2393
2394 domain = get_domain_for_dev(pdev,
2395 DEFAULT_DOMAIN_ADDRESS_WIDTH);
2396 if (!domain) {
2397 printk(KERN_ERR
2398 "Allocating domain for %s failed", pci_name(pdev));
4fe05bbc 2399 return NULL;
ba395927
KA
2400 }
2401
2402 /* make sure context mapping is ok */
5331fe6f 2403 if (unlikely(!domain_context_mapped(pdev))) {
4ed0d3e6
FY
2404 ret = domain_context_mapping(domain, pdev,
2405 CONTEXT_TT_MULTI_LEVEL);
f76aec76
KA
2406 if (ret) {
2407 printk(KERN_ERR
2408 "Domain context map for %s failed",
2409 pci_name(pdev));
4fe05bbc 2410 return NULL;
f76aec76 2411 }
ba395927
KA
2412 }
2413
f76aec76
KA
2414 return domain;
2415}
2416
2c2e2c38
FY
2417static int iommu_dummy(struct pci_dev *pdev)
2418{
2419 return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2420}
2421
2422/* Check if the pdev needs to go through non-identity map and unmap process.*/
2423static int iommu_no_mapping(struct pci_dev *pdev)
2424{
2425 int found;
2426
2427 if (!iommu_identity_mapping)
2428 return iommu_dummy(pdev);
2429
2430 found = identity_mapping(pdev);
2431 if (found) {
2432 if (pdev->dma_mask > DMA_BIT_MASK(32))
2433 return 1;
2434 else {
2435 /*
2436 * 32 bit DMA is removed from si_domain and fall back
2437 * to non-identity mapping.
2438 */
2439 domain_remove_one_dev_info(si_domain, pdev);
2440 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2441 pci_name(pdev));
2442 return 0;
2443 }
2444 } else {
2445 /*
2446 * In case of a detached 64 bit DMA device from vm, the device
2447 * is put into si_domain for identity mapping.
2448 */
2449 if (pdev->dma_mask > DMA_BIT_MASK(32)) {
2450 int ret;
2451 ret = domain_add_dev_info(si_domain, pdev);
2452 if (!ret) {
2453 printk(KERN_INFO "64bit %s uses identity mapping\n",
2454 pci_name(pdev));
2455 return 1;
2456 }
2457 }
2458 }
2459
2460 return iommu_dummy(pdev);
2461}
2462
bb9e6d65
FT
2463static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2464 size_t size, int dir, u64 dma_mask)
f76aec76
KA
2465{
2466 struct pci_dev *pdev = to_pci_dev(hwdev);
f76aec76 2467 struct dmar_domain *domain;
5b6985ce 2468 phys_addr_t start_paddr;
f76aec76
KA
2469 struct iova *iova;
2470 int prot = 0;
6865f0d1 2471 int ret;
8c11e798 2472 struct intel_iommu *iommu;
f76aec76
KA
2473
2474 BUG_ON(dir == DMA_NONE);
2c2e2c38
FY
2475
2476 if (iommu_no_mapping(pdev))
6865f0d1 2477 return paddr;
f76aec76
KA
2478
2479 domain = get_valid_domain_for_dev(pdev);
2480 if (!domain)
2481 return 0;
2482
8c11e798 2483 iommu = domain_get_iommu(domain);
6865f0d1 2484 size = aligned_size((u64)paddr, size);
f76aec76 2485
bb9e6d65 2486 iova = __intel_alloc_iova(hwdev, domain, size, pdev->dma_mask);
f76aec76
KA
2487 if (!iova)
2488 goto error;
2489
5b6985ce 2490 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
f76aec76 2491
ba395927
KA
2492 /*
2493 * Check if DMAR supports zero-length reads on write only
2494 * mappings..
2495 */
2496 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
8c11e798 2497 !cap_zlr(iommu->cap))
ba395927
KA
2498 prot |= DMA_PTE_READ;
2499 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2500 prot |= DMA_PTE_WRITE;
2501 /*
6865f0d1 2502 * paddr - (paddr + size) might be partial page, we should map the whole
ba395927 2503 * page. Note: if two part of one page are separately mapped, we
6865f0d1 2504 * might have two guest_addr mapping to the same host paddr, but this
ba395927
KA
2505 * is not a big problem
2506 */
6865f0d1 2507 ret = domain_page_mapping(domain, start_paddr,
fd18de50
DW
2508 ((u64)paddr) & PHYSICAL_PAGE_MASK,
2509 size, prot);
ba395927
KA
2510 if (ret)
2511 goto error;
2512
1f0ef2aa
DW
2513 /* it's a non-present to present mapping. Only flush if caching mode */
2514 if (cap_caching_mode(iommu->cap))
2515 iommu_flush_iotlb_psi(iommu, 0, start_paddr,
2516 size >> VTD_PAGE_SHIFT);
2517 else
8c11e798 2518 iommu_flush_write_buffer(iommu);
f76aec76 2519
5b6985ce 2520 return start_paddr + ((u64)paddr & (~PAGE_MASK));
ba395927 2521
ba395927 2522error:
f76aec76
KA
2523 if (iova)
2524 __free_iova(&domain->iovad, iova);
4cf2e75d 2525 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
5b6985ce 2526 pci_name(pdev), size, (unsigned long long)paddr, dir);
ba395927
KA
2527 return 0;
2528}
2529
ffbbef5c
FT
2530static dma_addr_t intel_map_page(struct device *dev, struct page *page,
2531 unsigned long offset, size_t size,
2532 enum dma_data_direction dir,
2533 struct dma_attrs *attrs)
bb9e6d65 2534{
ffbbef5c
FT
2535 return __intel_map_single(dev, page_to_phys(page) + offset, size,
2536 dir, to_pci_dev(dev)->dma_mask);
bb9e6d65
FT
2537}
2538
5e0d2a6f 2539static void flush_unmaps(void)
2540{
80b20dd8 2541 int i, j;
5e0d2a6f 2542
5e0d2a6f 2543 timer_on = 0;
2544
2545 /* just flush them all */
2546 for (i = 0; i < g_num_of_iommus; i++) {
a2bb8459
WH
2547 struct intel_iommu *iommu = g_iommus[i];
2548 if (!iommu)
2549 continue;
c42d9f32 2550
9dd2fe89
YZ
2551 if (!deferred_flush[i].next)
2552 continue;
2553
2554 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
93a23a72 2555 DMA_TLB_GLOBAL_FLUSH);
9dd2fe89 2556 for (j = 0; j < deferred_flush[i].next; j++) {
93a23a72
YZ
2557 unsigned long mask;
2558 struct iova *iova = deferred_flush[i].iova[j];
2559
2560 mask = (iova->pfn_hi - iova->pfn_lo + 1) << PAGE_SHIFT;
2561 mask = ilog2(mask >> VTD_PAGE_SHIFT);
2562 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
2563 iova->pfn_lo << PAGE_SHIFT, mask);
2564 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
80b20dd8 2565 }
9dd2fe89 2566 deferred_flush[i].next = 0;
5e0d2a6f 2567 }
2568
5e0d2a6f 2569 list_size = 0;
5e0d2a6f 2570}
2571
2572static void flush_unmaps_timeout(unsigned long data)
2573{
80b20dd8 2574 unsigned long flags;
2575
2576 spin_lock_irqsave(&async_umap_flush_lock, flags);
5e0d2a6f 2577 flush_unmaps();
80b20dd8 2578 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
5e0d2a6f 2579}
2580
2581static void add_unmap(struct dmar_domain *dom, struct iova *iova)
2582{
2583 unsigned long flags;
80b20dd8 2584 int next, iommu_id;
8c11e798 2585 struct intel_iommu *iommu;
5e0d2a6f 2586
2587 spin_lock_irqsave(&async_umap_flush_lock, flags);
80b20dd8 2588 if (list_size == HIGH_WATER_MARK)
2589 flush_unmaps();
2590
8c11e798
WH
2591 iommu = domain_get_iommu(dom);
2592 iommu_id = iommu->seq_id;
c42d9f32 2593
80b20dd8 2594 next = deferred_flush[iommu_id].next;
2595 deferred_flush[iommu_id].domain[next] = dom;
2596 deferred_flush[iommu_id].iova[next] = iova;
2597 deferred_flush[iommu_id].next++;
5e0d2a6f 2598
2599 if (!timer_on) {
2600 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
2601 timer_on = 1;
2602 }
2603 list_size++;
2604 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
2605}
2606
ffbbef5c
FT
2607static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
2608 size_t size, enum dma_data_direction dir,
2609 struct dma_attrs *attrs)
ba395927 2610{
ba395927 2611 struct pci_dev *pdev = to_pci_dev(dev);
f76aec76
KA
2612 struct dmar_domain *domain;
2613 unsigned long start_addr;
ba395927 2614 struct iova *iova;
8c11e798 2615 struct intel_iommu *iommu;
ba395927 2616
2c2e2c38 2617 if (iommu_no_mapping(pdev))
f76aec76 2618 return;
2c2e2c38 2619
ba395927
KA
2620 domain = find_domain(pdev);
2621 BUG_ON(!domain);
2622
8c11e798
WH
2623 iommu = domain_get_iommu(domain);
2624
ba395927 2625 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
f76aec76 2626 if (!iova)
ba395927 2627 return;
ba395927 2628
5b6985ce 2629 start_addr = iova->pfn_lo << PAGE_SHIFT;
f76aec76 2630 size = aligned_size((u64)dev_addr, size);
ba395927 2631
4cf2e75d 2632 pr_debug("Device %s unmapping: %zx@%llx\n",
5b6985ce 2633 pci_name(pdev), size, (unsigned long long)start_addr);
ba395927 2634
f76aec76
KA
2635 /* clear the whole page */
2636 dma_pte_clear_range(domain, start_addr, start_addr + size);
2637 /* free page tables */
2638 dma_pte_free_pagetable(domain, start_addr, start_addr + size);
5e0d2a6f 2639 if (intel_iommu_strict) {
1f0ef2aa
DW
2640 iommu_flush_iotlb_psi(iommu, domain->id, start_addr,
2641 size >> VTD_PAGE_SHIFT);
5e0d2a6f 2642 /* free iova */
2643 __free_iova(&domain->iovad, iova);
2644 } else {
2645 add_unmap(domain, iova);
2646 /*
2647 * queue up the release of the unmap to save the 1/6th of the
2648 * cpu used up by the iotlb flush operation...
2649 */
5e0d2a6f 2650 }
ba395927
KA
2651}
2652
d7ab5c46
FT
2653static void intel_unmap_single(struct device *dev, dma_addr_t dev_addr, size_t size,
2654 int dir)
ffbbef5c
FT
2655{
2656 intel_unmap_page(dev, dev_addr, size, dir, NULL);
2657}
2658
d7ab5c46
FT
2659static void *intel_alloc_coherent(struct device *hwdev, size_t size,
2660 dma_addr_t *dma_handle, gfp_t flags)
ba395927
KA
2661{
2662 void *vaddr;
2663 int order;
2664
5b6985ce 2665 size = PAGE_ALIGN(size);
ba395927
KA
2666 order = get_order(size);
2667 flags &= ~(GFP_DMA | GFP_DMA32);
2668
2669 vaddr = (void *)__get_free_pages(flags, order);
2670 if (!vaddr)
2671 return NULL;
2672 memset(vaddr, 0, size);
2673
bb9e6d65
FT
2674 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
2675 DMA_BIDIRECTIONAL,
2676 hwdev->coherent_dma_mask);
ba395927
KA
2677 if (*dma_handle)
2678 return vaddr;
2679 free_pages((unsigned long)vaddr, order);
2680 return NULL;
2681}
2682
d7ab5c46
FT
2683static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
2684 dma_addr_t dma_handle)
ba395927
KA
2685{
2686 int order;
2687
5b6985ce 2688 size = PAGE_ALIGN(size);
ba395927
KA
2689 order = get_order(size);
2690
2691 intel_unmap_single(hwdev, dma_handle, size, DMA_BIDIRECTIONAL);
2692 free_pages((unsigned long)vaddr, order);
2693}
2694
d7ab5c46
FT
2695static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
2696 int nelems, enum dma_data_direction dir,
2697 struct dma_attrs *attrs)
ba395927
KA
2698{
2699 int i;
2700 struct pci_dev *pdev = to_pci_dev(hwdev);
2701 struct dmar_domain *domain;
f76aec76
KA
2702 unsigned long start_addr;
2703 struct iova *iova;
2704 size_t size = 0;
4cf2e75d 2705 phys_addr_t addr;
c03ab37c 2706 struct scatterlist *sg;
8c11e798 2707 struct intel_iommu *iommu;
ba395927 2708
2c2e2c38 2709 if (iommu_no_mapping(pdev))
ba395927
KA
2710 return;
2711
2712 domain = find_domain(pdev);
8c11e798
WH
2713 BUG_ON(!domain);
2714
2715 iommu = domain_get_iommu(domain);
ba395927 2716
c03ab37c 2717 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
f76aec76
KA
2718 if (!iova)
2719 return;
c03ab37c 2720 for_each_sg(sglist, sg, nelems, i) {
4cf2e75d 2721 addr = page_to_phys(sg_page(sg)) + sg->offset;
f76aec76
KA
2722 size += aligned_size((u64)addr, sg->length);
2723 }
2724
5b6985ce 2725 start_addr = iova->pfn_lo << PAGE_SHIFT;
f76aec76
KA
2726
2727 /* clear the whole page */
2728 dma_pte_clear_range(domain, start_addr, start_addr + size);
2729 /* free page tables */
2730 dma_pte_free_pagetable(domain, start_addr, start_addr + size);
2731
1f0ef2aa
DW
2732 iommu_flush_iotlb_psi(iommu, domain->id, start_addr,
2733 size >> VTD_PAGE_SHIFT);
f76aec76
KA
2734
2735 /* free iova */
2736 __free_iova(&domain->iovad, iova);
ba395927
KA
2737}
2738
ba395927 2739static int intel_nontranslate_map_sg(struct device *hddev,
c03ab37c 2740 struct scatterlist *sglist, int nelems, int dir)
ba395927
KA
2741{
2742 int i;
c03ab37c 2743 struct scatterlist *sg;
ba395927 2744
c03ab37c 2745 for_each_sg(sglist, sg, nelems, i) {
12d4d40e 2746 BUG_ON(!sg_page(sg));
4cf2e75d 2747 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
c03ab37c 2748 sg->dma_length = sg->length;
ba395927
KA
2749 }
2750 return nelems;
2751}
2752
d7ab5c46
FT
2753static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
2754 enum dma_data_direction dir, struct dma_attrs *attrs)
ba395927 2755{
4cf2e75d 2756 phys_addr_t addr;
ba395927 2757 int i;
ba395927
KA
2758 struct pci_dev *pdev = to_pci_dev(hwdev);
2759 struct dmar_domain *domain;
f76aec76
KA
2760 size_t size = 0;
2761 int prot = 0;
2762 size_t offset = 0;
2763 struct iova *iova = NULL;
2764 int ret;
c03ab37c 2765 struct scatterlist *sg;
f76aec76 2766 unsigned long start_addr;
8c11e798 2767 struct intel_iommu *iommu;
ba395927
KA
2768
2769 BUG_ON(dir == DMA_NONE);
2c2e2c38 2770 if (iommu_no_mapping(pdev))
c03ab37c 2771 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
ba395927 2772
f76aec76
KA
2773 domain = get_valid_domain_for_dev(pdev);
2774 if (!domain)
2775 return 0;
2776
8c11e798
WH
2777 iommu = domain_get_iommu(domain);
2778
c03ab37c 2779 for_each_sg(sglist, sg, nelems, i) {
4cf2e75d 2780 addr = page_to_phys(sg_page(sg)) + sg->offset;
f76aec76
KA
2781 size += aligned_size((u64)addr, sg->length);
2782 }
2783
bb9e6d65 2784 iova = __intel_alloc_iova(hwdev, domain, size, pdev->dma_mask);
f76aec76 2785 if (!iova) {
c03ab37c 2786 sglist->dma_length = 0;
f76aec76
KA
2787 return 0;
2788 }
2789
2790 /*
2791 * Check if DMAR supports zero-length reads on write only
2792 * mappings..
2793 */
2794 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
8c11e798 2795 !cap_zlr(iommu->cap))
f76aec76
KA
2796 prot |= DMA_PTE_READ;
2797 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2798 prot |= DMA_PTE_WRITE;
2799
5b6985ce 2800 start_addr = iova->pfn_lo << PAGE_SHIFT;
f76aec76 2801 offset = 0;
c03ab37c 2802 for_each_sg(sglist, sg, nelems, i) {
4cf2e75d 2803 addr = page_to_phys(sg_page(sg)) + sg->offset;
f76aec76
KA
2804 size = aligned_size((u64)addr, sg->length);
2805 ret = domain_page_mapping(domain, start_addr + offset,
fd18de50
DW
2806 ((u64)addr) & PHYSICAL_PAGE_MASK,
2807 size, prot);
f76aec76
KA
2808 if (ret) {
2809 /* clear the page */
2810 dma_pte_clear_range(domain, start_addr,
2811 start_addr + offset);
2812 /* free page tables */
2813 dma_pte_free_pagetable(domain, start_addr,
2814 start_addr + offset);
2815 /* free iova */
2816 __free_iova(&domain->iovad, iova);
ba395927
KA
2817 return 0;
2818 }
f76aec76 2819 sg->dma_address = start_addr + offset +
5b6985ce 2820 ((u64)addr & (~PAGE_MASK));
ba395927 2821 sg->dma_length = sg->length;
f76aec76 2822 offset += size;
ba395927
KA
2823 }
2824
1f0ef2aa
DW
2825 /* it's a non-present to present mapping. Only flush if caching mode */
2826 if (cap_caching_mode(iommu->cap))
2827 iommu_flush_iotlb_psi(iommu, 0, start_addr,
2828 offset >> VTD_PAGE_SHIFT);
2829 else
8c11e798 2830 iommu_flush_write_buffer(iommu);
1f0ef2aa 2831
ba395927
KA
2832 return nelems;
2833}
2834
dfb805e8
FT
2835static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
2836{
2837 return !dma_addr;
2838}
2839
160c1d8e 2840struct dma_map_ops intel_dma_ops = {
ba395927
KA
2841 .alloc_coherent = intel_alloc_coherent,
2842 .free_coherent = intel_free_coherent,
ba395927
KA
2843 .map_sg = intel_map_sg,
2844 .unmap_sg = intel_unmap_sg,
ffbbef5c
FT
2845 .map_page = intel_map_page,
2846 .unmap_page = intel_unmap_page,
dfb805e8 2847 .mapping_error = intel_mapping_error,
ba395927
KA
2848};
2849
2850static inline int iommu_domain_cache_init(void)
2851{
2852 int ret = 0;
2853
2854 iommu_domain_cache = kmem_cache_create("iommu_domain",
2855 sizeof(struct dmar_domain),
2856 0,
2857 SLAB_HWCACHE_ALIGN,
2858
2859 NULL);
2860 if (!iommu_domain_cache) {
2861 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
2862 ret = -ENOMEM;
2863 }
2864
2865 return ret;
2866}
2867
2868static inline int iommu_devinfo_cache_init(void)
2869{
2870 int ret = 0;
2871
2872 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
2873 sizeof(struct device_domain_info),
2874 0,
2875 SLAB_HWCACHE_ALIGN,
ba395927
KA
2876 NULL);
2877 if (!iommu_devinfo_cache) {
2878 printk(KERN_ERR "Couldn't create devinfo cache\n");
2879 ret = -ENOMEM;
2880 }
2881
2882 return ret;
2883}
2884
2885static inline int iommu_iova_cache_init(void)
2886{
2887 int ret = 0;
2888
2889 iommu_iova_cache = kmem_cache_create("iommu_iova",
2890 sizeof(struct iova),
2891 0,
2892 SLAB_HWCACHE_ALIGN,
ba395927
KA
2893 NULL);
2894 if (!iommu_iova_cache) {
2895 printk(KERN_ERR "Couldn't create iova cache\n");
2896 ret = -ENOMEM;
2897 }
2898
2899 return ret;
2900}
2901
2902static int __init iommu_init_mempool(void)
2903{
2904 int ret;
2905 ret = iommu_iova_cache_init();
2906 if (ret)
2907 return ret;
2908
2909 ret = iommu_domain_cache_init();
2910 if (ret)
2911 goto domain_error;
2912
2913 ret = iommu_devinfo_cache_init();
2914 if (!ret)
2915 return ret;
2916
2917 kmem_cache_destroy(iommu_domain_cache);
2918domain_error:
2919 kmem_cache_destroy(iommu_iova_cache);
2920
2921 return -ENOMEM;
2922}
2923
2924static void __init iommu_exit_mempool(void)
2925{
2926 kmem_cache_destroy(iommu_devinfo_cache);
2927 kmem_cache_destroy(iommu_domain_cache);
2928 kmem_cache_destroy(iommu_iova_cache);
2929
2930}
2931
ba395927
KA
2932static void __init init_no_remapping_devices(void)
2933{
2934 struct dmar_drhd_unit *drhd;
2935
2936 for_each_drhd_unit(drhd) {
2937 if (!drhd->include_all) {
2938 int i;
2939 for (i = 0; i < drhd->devices_cnt; i++)
2940 if (drhd->devices[i] != NULL)
2941 break;
2942 /* ignore DMAR unit if no pci devices exist */
2943 if (i == drhd->devices_cnt)
2944 drhd->ignored = 1;
2945 }
2946 }
2947
2948 if (dmar_map_gfx)
2949 return;
2950
2951 for_each_drhd_unit(drhd) {
2952 int i;
2953 if (drhd->ignored || drhd->include_all)
2954 continue;
2955
2956 for (i = 0; i < drhd->devices_cnt; i++)
2957 if (drhd->devices[i] &&
2958 !IS_GFX_DEVICE(drhd->devices[i]))
2959 break;
2960
2961 if (i < drhd->devices_cnt)
2962 continue;
2963
2964 /* bypass IOMMU if it is just for gfx devices */
2965 drhd->ignored = 1;
2966 for (i = 0; i < drhd->devices_cnt; i++) {
2967 if (!drhd->devices[i])
2968 continue;
358dd8ac 2969 drhd->devices[i]->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
ba395927
KA
2970 }
2971 }
2972}
2973
f59c7b69
FY
2974#ifdef CONFIG_SUSPEND
2975static int init_iommu_hw(void)
2976{
2977 struct dmar_drhd_unit *drhd;
2978 struct intel_iommu *iommu = NULL;
2979
2980 for_each_active_iommu(iommu, drhd)
2981 if (iommu->qi)
2982 dmar_reenable_qi(iommu);
2983
2984 for_each_active_iommu(iommu, drhd) {
2985 iommu_flush_write_buffer(iommu);
2986
2987 iommu_set_root_entry(iommu);
2988
2989 iommu->flush.flush_context(iommu, 0, 0, 0,
1f0ef2aa 2990 DMA_CCMD_GLOBAL_INVL);
f59c7b69 2991 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
1f0ef2aa 2992 DMA_TLB_GLOBAL_FLUSH);
f59c7b69
FY
2993 iommu_disable_protect_mem_regions(iommu);
2994 iommu_enable_translation(iommu);
2995 }
2996
2997 return 0;
2998}
2999
3000static void iommu_flush_all(void)
3001{
3002 struct dmar_drhd_unit *drhd;
3003 struct intel_iommu *iommu;
3004
3005 for_each_active_iommu(iommu, drhd) {
3006 iommu->flush.flush_context(iommu, 0, 0, 0,
1f0ef2aa 3007 DMA_CCMD_GLOBAL_INVL);
f59c7b69 3008 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
1f0ef2aa 3009 DMA_TLB_GLOBAL_FLUSH);
f59c7b69
FY
3010 }
3011}
3012
3013static int iommu_suspend(struct sys_device *dev, pm_message_t state)
3014{
3015 struct dmar_drhd_unit *drhd;
3016 struct intel_iommu *iommu = NULL;
3017 unsigned long flag;
3018
3019 for_each_active_iommu(iommu, drhd) {
3020 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3021 GFP_ATOMIC);
3022 if (!iommu->iommu_state)
3023 goto nomem;
3024 }
3025
3026 iommu_flush_all();
3027
3028 for_each_active_iommu(iommu, drhd) {
3029 iommu_disable_translation(iommu);
3030
3031 spin_lock_irqsave(&iommu->register_lock, flag);
3032
3033 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3034 readl(iommu->reg + DMAR_FECTL_REG);
3035 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3036 readl(iommu->reg + DMAR_FEDATA_REG);
3037 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3038 readl(iommu->reg + DMAR_FEADDR_REG);
3039 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3040 readl(iommu->reg + DMAR_FEUADDR_REG);
3041
3042 spin_unlock_irqrestore(&iommu->register_lock, flag);
3043 }
3044 return 0;
3045
3046nomem:
3047 for_each_active_iommu(iommu, drhd)
3048 kfree(iommu->iommu_state);
3049
3050 return -ENOMEM;
3051}
3052
3053static int iommu_resume(struct sys_device *dev)
3054{
3055 struct dmar_drhd_unit *drhd;
3056 struct intel_iommu *iommu = NULL;
3057 unsigned long flag;
3058
3059 if (init_iommu_hw()) {
3060 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3061 return -EIO;
3062 }
3063
3064 for_each_active_iommu(iommu, drhd) {
3065
3066 spin_lock_irqsave(&iommu->register_lock, flag);
3067
3068 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3069 iommu->reg + DMAR_FECTL_REG);
3070 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3071 iommu->reg + DMAR_FEDATA_REG);
3072 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3073 iommu->reg + DMAR_FEADDR_REG);
3074 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3075 iommu->reg + DMAR_FEUADDR_REG);
3076
3077 spin_unlock_irqrestore(&iommu->register_lock, flag);
3078 }
3079
3080 for_each_active_iommu(iommu, drhd)
3081 kfree(iommu->iommu_state);
3082
3083 return 0;
3084}
3085
3086static struct sysdev_class iommu_sysclass = {
3087 .name = "iommu",
3088 .resume = iommu_resume,
3089 .suspend = iommu_suspend,
3090};
3091
3092static struct sys_device device_iommu = {
3093 .cls = &iommu_sysclass,
3094};
3095
3096static int __init init_iommu_sysfs(void)
3097{
3098 int error;
3099
3100 error = sysdev_class_register(&iommu_sysclass);
3101 if (error)
3102 return error;
3103
3104 error = sysdev_register(&device_iommu);
3105 if (error)
3106 sysdev_class_unregister(&iommu_sysclass);
3107
3108 return error;
3109}
3110
3111#else
3112static int __init init_iommu_sysfs(void)
3113{
3114 return 0;
3115}
3116#endif /* CONFIG_PM */
3117
ba395927
KA
3118int __init intel_iommu_init(void)
3119{
3120 int ret = 0;
3121
ba395927
KA
3122 if (dmar_table_init())
3123 return -ENODEV;
3124
1886e8a9
SS
3125 if (dmar_dev_scope_init())
3126 return -ENODEV;
3127
2ae21010
SS
3128 /*
3129 * Check the need for DMA-remapping initialization now.
3130 * Above initialization will also be used by Interrupt-remapping.
3131 */
4ed0d3e6 3132 if (no_iommu || (swiotlb && !iommu_pass_through) || dmar_disabled)
2ae21010
SS
3133 return -ENODEV;
3134
ba395927
KA
3135 iommu_init_mempool();
3136 dmar_init_reserved_ranges();
3137
3138 init_no_remapping_devices();
3139
3140 ret = init_dmars();
3141 if (ret) {
3142 printk(KERN_ERR "IOMMU: dmar init failed\n");
3143 put_iova_domain(&reserved_iova_list);
3144 iommu_exit_mempool();
3145 return ret;
3146 }
3147 printk(KERN_INFO
3148 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3149
5e0d2a6f 3150 init_timer(&unmap_timer);
ba395927 3151 force_iommu = 1;
4ed0d3e6
FY
3152
3153 if (!iommu_pass_through) {
3154 printk(KERN_INFO
3155 "Multi-level page-table translation for DMAR.\n");
3156 dma_ops = &intel_dma_ops;
3157 } else
3158 printk(KERN_INFO
3159 "DMAR: Pass through translation for DMAR.\n");
3160
f59c7b69 3161 init_iommu_sysfs();
a8bcbb0d
JR
3162
3163 register_iommu(&intel_iommu_ops);
3164
ba395927
KA
3165 return 0;
3166}
e820482c 3167
3199aa6b
HW
3168static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
3169 struct pci_dev *pdev)
3170{
3171 struct pci_dev *tmp, *parent;
3172
3173 if (!iommu || !pdev)
3174 return;
3175
3176 /* dependent device detach */
3177 tmp = pci_find_upstream_pcie_bridge(pdev);
3178 /* Secondary interface's bus number and devfn 0 */
3179 if (tmp) {
3180 parent = pdev->bus->self;
3181 while (parent != tmp) {
3182 iommu_detach_dev(iommu, parent->bus->number,
276dbf99 3183 parent->devfn);
3199aa6b
HW
3184 parent = parent->bus->self;
3185 }
3186 if (tmp->is_pcie) /* this is a PCIE-to-PCI bridge */
3187 iommu_detach_dev(iommu,
3188 tmp->subordinate->number, 0);
3189 else /* this is a legacy PCI bridge */
276dbf99
DW
3190 iommu_detach_dev(iommu, tmp->bus->number,
3191 tmp->devfn);
3199aa6b
HW
3192 }
3193}
3194
2c2e2c38 3195static void domain_remove_one_dev_info(struct dmar_domain *domain,
c7151a8d
WH
3196 struct pci_dev *pdev)
3197{
3198 struct device_domain_info *info;
3199 struct intel_iommu *iommu;
3200 unsigned long flags;
3201 int found = 0;
3202 struct list_head *entry, *tmp;
3203
276dbf99
DW
3204 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3205 pdev->devfn);
c7151a8d
WH
3206 if (!iommu)
3207 return;
3208
3209 spin_lock_irqsave(&device_domain_lock, flags);
3210 list_for_each_safe(entry, tmp, &domain->devices) {
3211 info = list_entry(entry, struct device_domain_info, link);
276dbf99 3212 /* No need to compare PCI domain; it has to be the same */
c7151a8d
WH
3213 if (info->bus == pdev->bus->number &&
3214 info->devfn == pdev->devfn) {
3215 list_del(&info->link);
3216 list_del(&info->global);
3217 if (info->dev)
3218 info->dev->dev.archdata.iommu = NULL;
3219 spin_unlock_irqrestore(&device_domain_lock, flags);
3220
93a23a72 3221 iommu_disable_dev_iotlb(info);
c7151a8d 3222 iommu_detach_dev(iommu, info->bus, info->devfn);
3199aa6b 3223 iommu_detach_dependent_devices(iommu, pdev);
c7151a8d
WH
3224 free_devinfo_mem(info);
3225
3226 spin_lock_irqsave(&device_domain_lock, flags);
3227
3228 if (found)
3229 break;
3230 else
3231 continue;
3232 }
3233
3234 /* if there is no other devices under the same iommu
3235 * owned by this domain, clear this iommu in iommu_bmp
3236 * update iommu count and coherency
3237 */
276dbf99
DW
3238 if (iommu == device_to_iommu(info->segment, info->bus,
3239 info->devfn))
c7151a8d
WH
3240 found = 1;
3241 }
3242
3243 if (found == 0) {
3244 unsigned long tmp_flags;
3245 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
3246 clear_bit(iommu->seq_id, &domain->iommu_bmp);
3247 domain->iommu_count--;
58c610bd 3248 domain_update_iommu_cap(domain);
c7151a8d
WH
3249 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
3250 }
3251
3252 spin_unlock_irqrestore(&device_domain_lock, flags);
3253}
3254
3255static void vm_domain_remove_all_dev_info(struct dmar_domain *domain)
3256{
3257 struct device_domain_info *info;
3258 struct intel_iommu *iommu;
3259 unsigned long flags1, flags2;
3260
3261 spin_lock_irqsave(&device_domain_lock, flags1);
3262 while (!list_empty(&domain->devices)) {
3263 info = list_entry(domain->devices.next,
3264 struct device_domain_info, link);
3265 list_del(&info->link);
3266 list_del(&info->global);
3267 if (info->dev)
3268 info->dev->dev.archdata.iommu = NULL;
3269
3270 spin_unlock_irqrestore(&device_domain_lock, flags1);
3271
93a23a72 3272 iommu_disable_dev_iotlb(info);
276dbf99 3273 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
c7151a8d 3274 iommu_detach_dev(iommu, info->bus, info->devfn);
3199aa6b 3275 iommu_detach_dependent_devices(iommu, info->dev);
c7151a8d
WH
3276
3277 /* clear this iommu in iommu_bmp, update iommu count
58c610bd 3278 * and capabilities
c7151a8d
WH
3279 */
3280 spin_lock_irqsave(&domain->iommu_lock, flags2);
3281 if (test_and_clear_bit(iommu->seq_id,
3282 &domain->iommu_bmp)) {
3283 domain->iommu_count--;
58c610bd 3284 domain_update_iommu_cap(domain);
c7151a8d
WH
3285 }
3286 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
3287
3288 free_devinfo_mem(info);
3289 spin_lock_irqsave(&device_domain_lock, flags1);
3290 }
3291 spin_unlock_irqrestore(&device_domain_lock, flags1);
3292}
3293
5e98c4b1
WH
3294/* domain id for virtual machine, it won't be set in context */
3295static unsigned long vm_domid;
3296
fe40f1e0
WH
3297static int vm_domain_min_agaw(struct dmar_domain *domain)
3298{
3299 int i;
3300 int min_agaw = domain->agaw;
3301
3302 i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
3303 for (; i < g_num_of_iommus; ) {
3304 if (min_agaw > g_iommus[i]->agaw)
3305 min_agaw = g_iommus[i]->agaw;
3306
3307 i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
3308 }
3309
3310 return min_agaw;
3311}
3312
5e98c4b1
WH
3313static struct dmar_domain *iommu_alloc_vm_domain(void)
3314{
3315 struct dmar_domain *domain;
3316
3317 domain = alloc_domain_mem();
3318 if (!domain)
3319 return NULL;
3320
3321 domain->id = vm_domid++;
3322 memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
3323 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
3324
3325 return domain;
3326}
3327
2c2e2c38 3328static int md_domain_init(struct dmar_domain *domain, int guest_width)
5e98c4b1
WH
3329{
3330 int adjust_width;
3331
3332 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
3333 spin_lock_init(&domain->mapping_lock);
3334 spin_lock_init(&domain->iommu_lock);
3335
3336 domain_reserve_special_ranges(domain);
3337
3338 /* calculate AGAW */
3339 domain->gaw = guest_width;
3340 adjust_width = guestwidth_to_adjustwidth(guest_width);
3341 domain->agaw = width_to_agaw(adjust_width);
3342
3343 INIT_LIST_HEAD(&domain->devices);
3344
3345 domain->iommu_count = 0;
3346 domain->iommu_coherency = 0;
fe40f1e0 3347 domain->max_addr = 0;
5e98c4b1
WH
3348
3349 /* always allocate the top pgd */
3350 domain->pgd = (struct dma_pte *)alloc_pgtable_page();
3351 if (!domain->pgd)
3352 return -ENOMEM;
3353 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
3354 return 0;
3355}
3356
3357static void iommu_free_vm_domain(struct dmar_domain *domain)
3358{
3359 unsigned long flags;
3360 struct dmar_drhd_unit *drhd;
3361 struct intel_iommu *iommu;
3362 unsigned long i;
3363 unsigned long ndomains;
3364
3365 for_each_drhd_unit(drhd) {
3366 if (drhd->ignored)
3367 continue;
3368 iommu = drhd->iommu;
3369
3370 ndomains = cap_ndoms(iommu->cap);
3371 i = find_first_bit(iommu->domain_ids, ndomains);
3372 for (; i < ndomains; ) {
3373 if (iommu->domains[i] == domain) {
3374 spin_lock_irqsave(&iommu->lock, flags);
3375 clear_bit(i, iommu->domain_ids);
3376 iommu->domains[i] = NULL;
3377 spin_unlock_irqrestore(&iommu->lock, flags);
3378 break;
3379 }
3380 i = find_next_bit(iommu->domain_ids, ndomains, i+1);
3381 }
3382 }
3383}
3384
3385static void vm_domain_exit(struct dmar_domain *domain)
3386{
3387 u64 end;
3388
3389 /* Domain 0 is reserved, so dont process it */
3390 if (!domain)
3391 return;
3392
3393 vm_domain_remove_all_dev_info(domain);
3394 /* destroy iovas */
3395 put_iova_domain(&domain->iovad);
3396 end = DOMAIN_MAX_ADDR(domain->gaw);
3397 end = end & (~VTD_PAGE_MASK);
3398
3399 /* clear ptes */
3400 dma_pte_clear_range(domain, 0, end);
3401
3402 /* free page tables */
3403 dma_pte_free_pagetable(domain, 0, end);
3404
3405 iommu_free_vm_domain(domain);
3406 free_domain_mem(domain);
3407}
3408
5d450806 3409static int intel_iommu_domain_init(struct iommu_domain *domain)
38717946 3410{
5d450806 3411 struct dmar_domain *dmar_domain;
38717946 3412
5d450806
JR
3413 dmar_domain = iommu_alloc_vm_domain();
3414 if (!dmar_domain) {
38717946 3415 printk(KERN_ERR
5d450806
JR
3416 "intel_iommu_domain_init: dmar_domain == NULL\n");
3417 return -ENOMEM;
38717946 3418 }
2c2e2c38 3419 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
38717946 3420 printk(KERN_ERR
5d450806
JR
3421 "intel_iommu_domain_init() failed\n");
3422 vm_domain_exit(dmar_domain);
3423 return -ENOMEM;
38717946 3424 }
5d450806 3425 domain->priv = dmar_domain;
faa3d6f5 3426
5d450806 3427 return 0;
38717946 3428}
38717946 3429
5d450806 3430static void intel_iommu_domain_destroy(struct iommu_domain *domain)
38717946 3431{
5d450806
JR
3432 struct dmar_domain *dmar_domain = domain->priv;
3433
3434 domain->priv = NULL;
3435 vm_domain_exit(dmar_domain);
38717946 3436}
38717946 3437
4c5478c9
JR
3438static int intel_iommu_attach_device(struct iommu_domain *domain,
3439 struct device *dev)
38717946 3440{
4c5478c9
JR
3441 struct dmar_domain *dmar_domain = domain->priv;
3442 struct pci_dev *pdev = to_pci_dev(dev);
fe40f1e0
WH
3443 struct intel_iommu *iommu;
3444 int addr_width;
3445 u64 end;
faa3d6f5
WH
3446 int ret;
3447
3448 /* normally pdev is not mapped */
3449 if (unlikely(domain_context_mapped(pdev))) {
3450 struct dmar_domain *old_domain;
3451
3452 old_domain = find_domain(pdev);
3453 if (old_domain) {
2c2e2c38
FY
3454 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
3455 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
3456 domain_remove_one_dev_info(old_domain, pdev);
faa3d6f5
WH
3457 else
3458 domain_remove_dev_info(old_domain);
3459 }
3460 }
3461
276dbf99
DW
3462 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3463 pdev->devfn);
fe40f1e0
WH
3464 if (!iommu)
3465 return -ENODEV;
3466
3467 /* check if this iommu agaw is sufficient for max mapped address */
3468 addr_width = agaw_to_width(iommu->agaw);
3469 end = DOMAIN_MAX_ADDR(addr_width);
3470 end = end & VTD_PAGE_MASK;
4c5478c9 3471 if (end < dmar_domain->max_addr) {
fe40f1e0
WH
3472 printk(KERN_ERR "%s: iommu agaw (%d) is not "
3473 "sufficient for the mapped address (%llx)\n",
4c5478c9 3474 __func__, iommu->agaw, dmar_domain->max_addr);
fe40f1e0
WH
3475 return -EFAULT;
3476 }
3477
2c2e2c38 3478 ret = domain_add_dev_info(dmar_domain, pdev);
faa3d6f5
WH
3479 if (ret)
3480 return ret;
3481
93a23a72 3482 ret = domain_context_mapping(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
faa3d6f5 3483 return ret;
38717946 3484}
38717946 3485
4c5478c9
JR
3486static void intel_iommu_detach_device(struct iommu_domain *domain,
3487 struct device *dev)
38717946 3488{
4c5478c9
JR
3489 struct dmar_domain *dmar_domain = domain->priv;
3490 struct pci_dev *pdev = to_pci_dev(dev);
3491
2c2e2c38 3492 domain_remove_one_dev_info(dmar_domain, pdev);
faa3d6f5 3493}
c7151a8d 3494
dde57a21
JR
3495static int intel_iommu_map_range(struct iommu_domain *domain,
3496 unsigned long iova, phys_addr_t hpa,
3497 size_t size, int iommu_prot)
faa3d6f5 3498{
dde57a21 3499 struct dmar_domain *dmar_domain = domain->priv;
fe40f1e0
WH
3500 u64 max_addr;
3501 int addr_width;
dde57a21 3502 int prot = 0;
faa3d6f5 3503 int ret;
fe40f1e0 3504
dde57a21
JR
3505 if (iommu_prot & IOMMU_READ)
3506 prot |= DMA_PTE_READ;
3507 if (iommu_prot & IOMMU_WRITE)
3508 prot |= DMA_PTE_WRITE;
9cf06697
SY
3509 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
3510 prot |= DMA_PTE_SNP;
dde57a21 3511
fe40f1e0 3512 max_addr = (iova & VTD_PAGE_MASK) + VTD_PAGE_ALIGN(size);
dde57a21 3513 if (dmar_domain->max_addr < max_addr) {
fe40f1e0
WH
3514 int min_agaw;
3515 u64 end;
3516
3517 /* check if minimum agaw is sufficient for mapped address */
dde57a21 3518 min_agaw = vm_domain_min_agaw(dmar_domain);
fe40f1e0
WH
3519 addr_width = agaw_to_width(min_agaw);
3520 end = DOMAIN_MAX_ADDR(addr_width);
3521 end = end & VTD_PAGE_MASK;
3522 if (end < max_addr) {
3523 printk(KERN_ERR "%s: iommu agaw (%d) is not "
3524 "sufficient for the mapped address (%llx)\n",
3525 __func__, min_agaw, max_addr);
3526 return -EFAULT;
3527 }
dde57a21 3528 dmar_domain->max_addr = max_addr;
fe40f1e0
WH
3529 }
3530
dde57a21 3531 ret = domain_page_mapping(dmar_domain, iova, hpa, size, prot);
faa3d6f5 3532 return ret;
38717946 3533}
38717946 3534
dde57a21
JR
3535static void intel_iommu_unmap_range(struct iommu_domain *domain,
3536 unsigned long iova, size_t size)
38717946 3537{
dde57a21 3538 struct dmar_domain *dmar_domain = domain->priv;
faa3d6f5
WH
3539 dma_addr_t base;
3540
3541 /* The address might not be aligned */
3542 base = iova & VTD_PAGE_MASK;
3543 size = VTD_PAGE_ALIGN(size);
dde57a21 3544 dma_pte_clear_range(dmar_domain, base, base + size);
fe40f1e0 3545
dde57a21
JR
3546 if (dmar_domain->max_addr == base + size)
3547 dmar_domain->max_addr = base;
38717946 3548}
38717946 3549
d14d6577
JR
3550static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
3551 unsigned long iova)
38717946 3552{
d14d6577 3553 struct dmar_domain *dmar_domain = domain->priv;
38717946 3554 struct dma_pte *pte;
faa3d6f5 3555 u64 phys = 0;
38717946 3556
d14d6577 3557 pte = addr_to_dma_pte(dmar_domain, iova);
38717946 3558 if (pte)
faa3d6f5 3559 phys = dma_pte_addr(pte);
38717946 3560
faa3d6f5 3561 return phys;
38717946 3562}
a8bcbb0d 3563
dbb9fd86
SY
3564static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
3565 unsigned long cap)
3566{
3567 struct dmar_domain *dmar_domain = domain->priv;
3568
3569 if (cap == IOMMU_CAP_CACHE_COHERENCY)
3570 return dmar_domain->iommu_snooping;
3571
3572 return 0;
3573}
3574
a8bcbb0d
JR
3575static struct iommu_ops intel_iommu_ops = {
3576 .domain_init = intel_iommu_domain_init,
3577 .domain_destroy = intel_iommu_domain_destroy,
3578 .attach_dev = intel_iommu_attach_device,
3579 .detach_dev = intel_iommu_detach_device,
3580 .map = intel_iommu_map_range,
3581 .unmap = intel_iommu_unmap_range,
3582 .iova_to_phys = intel_iommu_iova_to_phys,
dbb9fd86 3583 .domain_has_cap = intel_iommu_domain_has_cap,
a8bcbb0d 3584};
9af88143
DW
3585
3586static void __devinit quirk_iommu_rwbf(struct pci_dev *dev)
3587{
3588 /*
3589 * Mobile 4 Series Chipset neglects to set RWBF capability,
3590 * but needs it:
3591 */
3592 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
3593 rwbf_quirk = 1;
3594}
3595
3596DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);