iwlwifi: fix indentation in iwl_load_given_ucode
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / wireless / iwlwifi / pcie / rx.c
CommitLineData
ab697a9f
EG
1/******************************************************************************
2 *
fb4961db 3 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
ab697a9f
EG
4 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#include <linux/sched.h>
30#include <linux/wait.h>
1a361cd8 31#include <linux/gfp.h>
ab697a9f 32
1b29dc94 33#include "iwl-prph.h"
ab697a9f 34#include "iwl-io.h"
6468a01a 35#include "internal.h"
db70f290 36#include "iwl-op-mode.h"
ab697a9f
EG
37
38/******************************************************************************
39 *
40 * RX path functions
41 *
42 ******************************************************************************/
43
44/*
45 * Rx theory of operation
46 *
47 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
48 * each of which point to Receive Buffers to be filled by the NIC. These get
49 * used not only for Rx frames, but for any command response or notification
50 * from the NIC. The driver and NIC manage the Rx buffers by means
51 * of indexes into the circular buffer.
52 *
53 * Rx Queue Indexes
54 * The host/firmware share two index registers for managing the Rx buffers.
55 *
56 * The READ index maps to the first position that the firmware may be writing
57 * to -- the driver can read up to (but not including) this position and get
58 * good data.
59 * The READ index is managed by the firmware once the card is enabled.
60 *
61 * The WRITE index maps to the last position the driver has read from -- the
62 * position preceding WRITE is the last slot the firmware can place a packet.
63 *
64 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
65 * WRITE = READ.
66 *
67 * During initialization, the host sets up the READ queue position to the first
68 * INDEX position, and WRITE to the last (READ - 1 wrapped)
69 *
70 * When the firmware places a packet in a buffer, it will advance the READ index
71 * and fire the RX interrupt. The driver can then query the READ index and
72 * process as many packets as possible, moving the WRITE index forward as it
73 * resets the Rx queue buffers with new memory.
74 *
75 * The management in the driver is as follows:
76 * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
77 * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
78 * to replenish the iwl->rxq->rx_free.
79 * + In iwl_rx_replenish (scheduled) if 'processed' != 'read' then the
80 * iwl->rxq is replenished and the READ INDEX is updated (updating the
81 * 'processed' and 'read' driver indexes as well)
82 * + A received packet is processed and handed to the kernel network stack,
83 * detached from the iwl->rxq. The driver 'processed' index is updated.
84 * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
85 * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
86 * INDEX is not incremented and iwl->status(RX_STALLED) is set. If there
87 * were enough free buffers and RX_STALLED is set it is cleared.
88 *
89 *
90 * Driver sequence:
91 *
92 * iwl_rx_queue_alloc() Allocates rx_free
93 * iwl_rx_replenish() Replenishes rx_free list from rx_used, and calls
94 * iwl_rx_queue_restock
95 * iwl_rx_queue_restock() Moves available buffers from rx_free into Rx
96 * queue, updates firmware pointers, and updates
97 * the WRITE index. If insufficient rx_free buffers
98 * are available, schedules iwl_rx_replenish
99 *
100 * -- enable interrupts --
101 * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
102 * READ INDEX, detaching the SKB from the pool.
103 * Moves the packet buffer from queue to rx_used.
104 * Calls iwl_rx_queue_restock to refill any empty
105 * slots.
106 * ...
107 *
108 */
109
110/**
111 * iwl_rx_queue_space - Return number of free slots available in queue.
112 */
113static int iwl_rx_queue_space(const struct iwl_rx_queue *q)
114{
115 int s = q->read - q->write;
116 if (s <= 0)
117 s += RX_QUEUE_SIZE;
118 /* keep some buffer to not confuse full and empty queue */
119 s -= 2;
120 if (s < 0)
121 s = 0;
122 return s;
123}
124
125/**
126 * iwl_rx_queue_update_write_ptr - Update the write pointer for the RX queue
127 */
5a878bf6 128void iwl_rx_queue_update_write_ptr(struct iwl_trans *trans,
20d3b647 129 struct iwl_rx_queue *q)
ab697a9f
EG
130{
131 unsigned long flags;
132 u32 reg;
133
134 spin_lock_irqsave(&q->lock, flags);
135
136 if (q->need_update == 0)
137 goto exit_unlock;
138
035f7ff2 139 if (trans->cfg->base_params->shadow_reg_enable) {
ab697a9f
EG
140 /* shadow register enabled */
141 /* Device expects a multiple of 8 */
142 q->write_actual = (q->write & ~0x7);
1042db2a 143 iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, q->write_actual);
ab697a9f 144 } else {
47107e84
DF
145 struct iwl_trans_pcie *trans_pcie =
146 IWL_TRANS_GET_PCIE_TRANS(trans);
147
ab697a9f 148 /* If power-saving is in use, make sure device is awake */
01d651d4 149 if (test_bit(STATUS_TPOWER_PMI, &trans_pcie->status)) {
1042db2a 150 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
ab697a9f
EG
151
152 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
5a878bf6 153 IWL_DEBUG_INFO(trans,
ab697a9f
EG
154 "Rx queue requesting wakeup,"
155 " GP1 = 0x%x\n", reg);
1042db2a 156 iwl_set_bit(trans, CSR_GP_CNTRL,
ab697a9f
EG
157 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
158 goto exit_unlock;
159 }
160
161 q->write_actual = (q->write & ~0x7);
1042db2a 162 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
ab697a9f
EG
163 q->write_actual);
164
165 /* Else device is assumed to be awake */
166 } else {
167 /* Device expects a multiple of 8 */
168 q->write_actual = (q->write & ~0x7);
1042db2a 169 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
ab697a9f
EG
170 q->write_actual);
171 }
172 }
173 q->need_update = 0;
174
175 exit_unlock:
176 spin_unlock_irqrestore(&q->lock, flags);
177}
178
179/**
180 * iwlagn_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
181 */
5a878bf6 182static inline __le32 iwlagn_dma_addr2rbd_ptr(dma_addr_t dma_addr)
ab697a9f
EG
183{
184 return cpu_to_le32((u32)(dma_addr >> 8));
185}
186
187/**
188 * iwlagn_rx_queue_restock - refill RX queue from pre-allocated pool
189 *
190 * If there are slots in the RX queue that need to be restocked,
191 * and we have free pre-allocated buffers, fill the ranks as much
192 * as we can, pulling from rx_free.
193 *
194 * This moves the 'write' index forward to catch up with 'processed', and
195 * also updates the memory address in the firmware to reference the new
196 * target buffer.
197 */
5a878bf6 198static void iwlagn_rx_queue_restock(struct iwl_trans *trans)
ab697a9f 199{
20d3b647 200 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6 201 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
ab697a9f
EG
202 struct list_head *element;
203 struct iwl_rx_mem_buffer *rxb;
204 unsigned long flags;
205
206 spin_lock_irqsave(&rxq->lock, flags);
207 while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
208 /* The overwritten rxb must be a used one */
209 rxb = rxq->queue[rxq->write];
210 BUG_ON(rxb && rxb->page);
211
212 /* Get next free Rx buffer, remove from free list */
213 element = rxq->rx_free.next;
214 rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
215 list_del(element);
216
217 /* Point to Rx buffer via next RBD in circular buffer */
5a878bf6 218 rxq->bd[rxq->write] = iwlagn_dma_addr2rbd_ptr(rxb->page_dma);
ab697a9f
EG
219 rxq->queue[rxq->write] = rxb;
220 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
221 rxq->free_count--;
222 }
223 spin_unlock_irqrestore(&rxq->lock, flags);
224 /* If the pre-allocated buffer pool is dropping low, schedule to
225 * refill it */
226 if (rxq->free_count <= RX_LOW_WATERMARK)
1ee158d8 227 schedule_work(&trans_pcie->rx_replenish);
ab697a9f
EG
228
229
230 /* If we've added more space for the firmware to place data, tell it.
231 * Increment device's write pointer in multiples of 8. */
232 if (rxq->write_actual != (rxq->write & ~0x7)) {
233 spin_lock_irqsave(&rxq->lock, flags);
234 rxq->need_update = 1;
235 spin_unlock_irqrestore(&rxq->lock, flags);
5a878bf6 236 iwl_rx_queue_update_write_ptr(trans, rxq);
ab697a9f
EG
237 }
238}
239
240/**
241 * iwlagn_rx_replenish - Move all used packet from rx_used to rx_free
242 *
243 * When moving to rx_free an SKB is allocated for the slot.
244 *
245 * Also restock the Rx queue via iwl_rx_queue_restock.
246 * This is called as a scheduled work item (except for during initialization)
247 */
5a878bf6 248static void iwlagn_rx_allocate(struct iwl_trans *trans, gfp_t priority)
ab697a9f 249{
20d3b647 250 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6 251 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
ab697a9f
EG
252 struct list_head *element;
253 struct iwl_rx_mem_buffer *rxb;
254 struct page *page;
255 unsigned long flags;
256 gfp_t gfp_mask = priority;
257
258 while (1) {
259 spin_lock_irqsave(&rxq->lock, flags);
260 if (list_empty(&rxq->rx_used)) {
261 spin_unlock_irqrestore(&rxq->lock, flags);
262 return;
263 }
264 spin_unlock_irqrestore(&rxq->lock, flags);
265
266 if (rxq->free_count > RX_LOW_WATERMARK)
267 gfp_mask |= __GFP_NOWARN;
268
b2cf410c 269 if (trans_pcie->rx_page_order > 0)
ab697a9f
EG
270 gfp_mask |= __GFP_COMP;
271
272 /* Alloc a new receive buffer */
20d3b647 273 page = alloc_pages(gfp_mask, trans_pcie->rx_page_order);
ab697a9f
EG
274 if (!page) {
275 if (net_ratelimit())
5a878bf6 276 IWL_DEBUG_INFO(trans, "alloc_pages failed, "
d6189124 277 "order: %d\n",
b2cf410c 278 trans_pcie->rx_page_order);
ab697a9f
EG
279
280 if ((rxq->free_count <= RX_LOW_WATERMARK) &&
281 net_ratelimit())
5a878bf6 282 IWL_CRIT(trans, "Failed to alloc_pages with %s."
ab697a9f
EG
283 "Only %u free buffers remaining.\n",
284 priority == GFP_ATOMIC ?
285 "GFP_ATOMIC" : "GFP_KERNEL",
286 rxq->free_count);
287 /* We don't reschedule replenish work here -- we will
288 * call the restock method and if it still needs
289 * more buffers it will schedule replenish */
290 return;
291 }
292
293 spin_lock_irqsave(&rxq->lock, flags);
294
295 if (list_empty(&rxq->rx_used)) {
296 spin_unlock_irqrestore(&rxq->lock, flags);
b2cf410c 297 __free_pages(page, trans_pcie->rx_page_order);
ab697a9f
EG
298 return;
299 }
300 element = rxq->rx_used.next;
301 rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
302 list_del(element);
303
304 spin_unlock_irqrestore(&rxq->lock, flags);
305
306 BUG_ON(rxb->page);
307 rxb->page = page;
308 /* Get physical address of the RB */
20d3b647
JB
309 rxb->page_dma =
310 dma_map_page(trans->dev, page, 0,
311 PAGE_SIZE << trans_pcie->rx_page_order,
312 DMA_FROM_DEVICE);
ab697a9f
EG
313 /* dma address must be no more than 36 bits */
314 BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
315 /* and also 256 byte aligned! */
316 BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
317
318 spin_lock_irqsave(&rxq->lock, flags);
319
320 list_add_tail(&rxb->list, &rxq->rx_free);
321 rxq->free_count++;
322
323 spin_unlock_irqrestore(&rxq->lock, flags);
324 }
325}
326
5a878bf6 327void iwlagn_rx_replenish(struct iwl_trans *trans)
ab697a9f 328{
7b11488f 329 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ab697a9f
EG
330 unsigned long flags;
331
5a878bf6 332 iwlagn_rx_allocate(trans, GFP_KERNEL);
ab697a9f 333
7b11488f 334 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
5a878bf6 335 iwlagn_rx_queue_restock(trans);
7b11488f 336 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ab697a9f
EG
337}
338
5a878bf6 339static void iwlagn_rx_replenish_now(struct iwl_trans *trans)
ab697a9f 340{
5a878bf6 341 iwlagn_rx_allocate(trans, GFP_ATOMIC);
ab697a9f 342
5a878bf6 343 iwlagn_rx_queue_restock(trans);
ab697a9f
EG
344}
345
346void iwl_bg_rx_replenish(struct work_struct *data)
347{
5a878bf6
EG
348 struct iwl_trans_pcie *trans_pcie =
349 container_of(data, struct iwl_trans_pcie, rx_replenish);
ab697a9f 350
1ee158d8 351 iwlagn_rx_replenish(trans_pcie->trans);
ab697a9f
EG
352}
353
df2f3216
JB
354static void iwl_rx_handle_rxbuf(struct iwl_trans *trans,
355 struct iwl_rx_mem_buffer *rxb)
356{
357 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
358 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
c6f600fc 359 struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
df2f3216 360 unsigned long flags;
0c19744c 361 bool page_stolen = false;
b2cf410c 362 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
0c19744c 363 u32 offset = 0;
df2f3216
JB
364
365 if (WARN_ON(!rxb))
366 return;
367
0c19744c
JB
368 dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE);
369
370 while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) {
371 struct iwl_rx_packet *pkt;
372 struct iwl_device_cmd *cmd;
373 u16 sequence;
374 bool reclaim;
375 int index, cmd_index, err, len;
376 struct iwl_rx_cmd_buffer rxcb = {
377 ._offset = offset,
378 ._page = rxb->page,
379 ._page_stolen = false,
0d6c4a2e 380 .truesize = max_len,
0c19744c
JB
381 };
382
383 pkt = rxb_addr(&rxcb);
384
385 if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID))
386 break;
387
388 IWL_DEBUG_RX(trans, "cmd at offset %d: %s (0x%.2x)\n",
d9fb6465
JB
389 rxcb._offset,
390 trans_pcie_get_cmd_string(trans_pcie, pkt->hdr.cmd),
391 pkt->hdr.cmd);
0c19744c
JB
392
393 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
394 len += sizeof(u32); /* account for status word */
395 trace_iwlwifi_dev_rx(trans->dev, pkt, len);
396
397 /* Reclaim a command buffer only if this packet is a response
398 * to a (driver-originated) command.
399 * If the packet (e.g. Rx frame) originated from uCode,
400 * there is no command buffer to reclaim.
401 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
402 * but apparently a few don't get set; catch them here. */
403 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
404 if (reclaim) {
405 int i;
406
407 for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
408 if (trans_pcie->no_reclaim_cmds[i] ==
409 pkt->hdr.cmd) {
410 reclaim = false;
411 break;
412 }
d663ee73
JB
413 }
414 }
df2f3216 415
0c19744c
JB
416 sequence = le16_to_cpu(pkt->hdr.sequence);
417 index = SEQ_TO_INDEX(sequence);
418 cmd_index = get_cmd_index(&txq->q, index);
419
96791422
EG
420 if (reclaim) {
421 struct iwl_pcie_tx_queue_entry *ent;
422 ent = &txq->entries[cmd_index];
423 cmd = ent->copy_cmd;
424 WARN_ON_ONCE(!cmd && ent->meta.flags & CMD_WANT_HCMD);
425 } else {
0c19744c 426 cmd = NULL;
96791422 427 }
0c19744c
JB
428
429 err = iwl_op_mode_rx(trans->op_mode, &rxcb, cmd);
430
96791422
EG
431 if (reclaim) {
432 /* The original command isn't needed any more */
433 kfree(txq->entries[cmd_index].copy_cmd);
434 txq->entries[cmd_index].copy_cmd = NULL;
435 }
436
0c19744c
JB
437 /*
438 * After here, we should always check rxcb._page_stolen,
439 * if it is true then one of the handlers took the page.
440 */
441
442 if (reclaim) {
443 /* Invoke any callbacks, transfer the buffer to caller,
444 * and fire off the (possibly) blocking
445 * iwl_trans_send_cmd()
446 * as we reclaim the driver command queue */
447 if (!rxcb._page_stolen)
448 iwl_tx_cmd_complete(trans, &rxcb, err);
449 else
450 IWL_WARN(trans, "Claim null rxb?\n");
451 }
452
453 page_stolen |= rxcb._page_stolen;
454 offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN);
df2f3216
JB
455 }
456
0c19744c
JB
457 /* page was stolen from us -- free our reference */
458 if (page_stolen) {
b2cf410c 459 __free_pages(rxb->page, trans_pcie->rx_page_order);
df2f3216 460 rxb->page = NULL;
0c19744c 461 }
df2f3216
JB
462
463 /* Reuse the page if possible. For notification packets and
464 * SKBs that fail to Rx correctly, add them back into the
465 * rx_free list for reuse later. */
466 spin_lock_irqsave(&rxq->lock, flags);
467 if (rxb->page != NULL) {
468 rxb->page_dma =
469 dma_map_page(trans->dev, rxb->page, 0,
20d3b647
JB
470 PAGE_SIZE << trans_pcie->rx_page_order,
471 DMA_FROM_DEVICE);
df2f3216
JB
472 list_add_tail(&rxb->list, &rxq->rx_free);
473 rxq->free_count++;
474 } else
475 list_add_tail(&rxb->list, &rxq->rx_used);
476 spin_unlock_irqrestore(&rxq->lock, flags);
477}
478
ab697a9f
EG
479/**
480 * iwl_rx_handle - Main entry function for receiving responses from uCode
481 *
482 * Uses the priv->rx_handlers callback function array to invoke
483 * the appropriate handlers, including command responses,
484 * frame-received notifications, and other notifications.
485 */
5a878bf6 486static void iwl_rx_handle(struct iwl_trans *trans)
ab697a9f 487{
df2f3216 488 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6 489 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
ab697a9f 490 u32 r, i;
ab697a9f
EG
491 u8 fill_rx = 0;
492 u32 count = 8;
493 int total_empty;
494
495 /* uCode's read index (stored in shared DRAM) indicates the last Rx
496 * buffer that the driver may process (last buffer filled by ucode). */
497 r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
498 i = rxq->read;
499
500 /* Rx interrupt, but nothing sent from uCode */
501 if (i == r)
726f23fd 502 IWL_DEBUG_RX(trans, "HW = SW = %d\n", r);
ab697a9f
EG
503
504 /* calculate total frames need to be restock after handling RX */
505 total_empty = r - rxq->write_actual;
506 if (total_empty < 0)
507 total_empty += RX_QUEUE_SIZE;
508
509 if (total_empty > (RX_QUEUE_SIZE / 2))
510 fill_rx = 1;
511
512 while (i != r) {
48a2d66f 513 struct iwl_rx_mem_buffer *rxb;
ab697a9f
EG
514
515 rxb = rxq->queue[i];
ab697a9f
EG
516 rxq->queue[i] = NULL;
517
726f23fd
EG
518 IWL_DEBUG_RX(trans, "rxbuf: HW = %d, SW = %d (%p)\n",
519 r, i, rxb);
df2f3216 520 iwl_rx_handle_rxbuf(trans, rxb);
ab697a9f
EG
521
522 i = (i + 1) & RX_QUEUE_MASK;
523 /* If there are a lot of unused frames,
524 * restock the Rx queue so ucode wont assert. */
525 if (fill_rx) {
526 count++;
527 if (count >= 8) {
528 rxq->read = i;
5a878bf6 529 iwlagn_rx_replenish_now(trans);
ab697a9f
EG
530 count = 0;
531 }
532 }
533 }
534
535 /* Backtrack one entry */
536 rxq->read = i;
537 if (fill_rx)
5a878bf6 538 iwlagn_rx_replenish_now(trans);
ab697a9f 539 else
5a878bf6 540 iwlagn_rx_queue_restock(trans);
ab697a9f
EG
541}
542
7ff94706
EG
543/**
544 * iwl_irq_handle_error - called for HW or SW error interrupt from card
545 */
6bb78847 546static void iwl_irq_handle_error(struct iwl_trans *trans)
7ff94706
EG
547{
548 /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
035f7ff2 549 if (trans->cfg->internal_wimax_coex &&
1042db2a 550 (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
20d3b647 551 APMS_CLK_VAL_MRB_FUNC_MODE) ||
1042db2a 552 (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
20d3b647
JB
553 APMG_PS_CTRL_VAL_RESET_REQ))) {
554 struct iwl_trans_pcie *trans_pcie =
555 IWL_TRANS_GET_PCIE_TRANS(trans);
74fda971 556
74fda971 557 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
8a8bbdb4 558 iwl_op_mode_wimax_active(trans->op_mode);
69a10b29 559 wake_up(&trans->wait_command_queue);
7ff94706
EG
560 return;
561 }
562
6bb78847
EG
563 iwl_dump_csr(trans);
564 iwl_dump_fh(trans, NULL, false);
7ff94706 565
bcb9321c 566 iwl_op_mode_nic_error(trans->op_mode);
7ff94706
EG
567}
568
ab697a9f 569/* tasklet for iwlagn interrupt */
0c325769 570void iwl_irq_tasklet(struct iwl_trans *trans)
ab697a9f 571{
20d3b647
JB
572 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
573 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
ab697a9f
EG
574 u32 inta = 0;
575 u32 handled = 0;
576 unsigned long flags;
577 u32 i;
578#ifdef CONFIG_IWLWIFI_DEBUG
579 u32 inta_mask;
580#endif
581
7b11488f 582 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ab697a9f
EG
583
584 /* Ack/clear/reset pending uCode interrupts.
585 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
586 */
587 /* There is a hardware bug in the interrupt mask function that some
588 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
589 * they are disabled in the CSR_INT_MASK register. Furthermore the
590 * ICT interrupt handling mechanism has another bug that might cause
591 * these unmasked interrupts fail to be detected. We workaround the
592 * hardware bugs here by ACKing all the possible interrupts so that
593 * interrupt coalescing can still be achieved.
594 */
1042db2a 595 iwl_write32(trans, CSR_INT,
20d3b647 596 trans_pcie->inta | ~trans_pcie->inta_mask);
ab697a9f 597
0c325769 598 inta = trans_pcie->inta;
ab697a9f
EG
599
600#ifdef CONFIG_IWLWIFI_DEBUG
a8bceb39 601 if (iwl_have_debug_level(IWL_DL_ISR)) {
ab697a9f 602 /* just for debug */
1042db2a 603 inta_mask = iwl_read32(trans, CSR_INT_MASK);
0ca24daf 604 IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n",
20d3b647 605 inta, inta_mask);
ab697a9f
EG
606 }
607#endif
608
0c325769
EG
609 /* saved interrupt in inta variable now we can reset trans_pcie->inta */
610 trans_pcie->inta = 0;
ab697a9f 611
7b11488f 612 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
b49ba04a 613
ab697a9f
EG
614 /* Now service all interrupt bits discovered above. */
615 if (inta & CSR_INT_BIT_HW_ERR) {
0c325769 616 IWL_ERR(trans, "Hardware error detected. Restarting.\n");
ab697a9f
EG
617
618 /* Tell the device to stop sending interrupts */
0c325769 619 iwl_disable_interrupts(trans);
ab697a9f 620
1f7b6172 621 isr_stats->hw++;
6bb78847 622 iwl_irq_handle_error(trans);
ab697a9f
EG
623
624 handled |= CSR_INT_BIT_HW_ERR;
625
626 return;
627 }
628
629#ifdef CONFIG_IWLWIFI_DEBUG
a8bceb39 630 if (iwl_have_debug_level(IWL_DL_ISR)) {
ab697a9f
EG
631 /* NIC fires this, but we don't use it, redundant with WAKEUP */
632 if (inta & CSR_INT_BIT_SCD) {
0c325769 633 IWL_DEBUG_ISR(trans, "Scheduler finished to transmit "
ab697a9f 634 "the frame/frames.\n");
1f7b6172 635 isr_stats->sch++;
ab697a9f
EG
636 }
637
638 /* Alive notification via Rx interrupt will do the real work */
639 if (inta & CSR_INT_BIT_ALIVE) {
0c325769 640 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
1f7b6172 641 isr_stats->alive++;
ab697a9f
EG
642 }
643 }
644#endif
645 /* Safely ignore these bits for debug checks below */
646 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
647
648 /* HW RF KILL switch toggled */
649 if (inta & CSR_INT_BIT_RF_KILL) {
c9eec95c 650 bool hw_rfkill;
ab697a9f 651
8d425517 652 hw_rfkill = iwl_is_rfkill_set(trans);
0c325769 653 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
20d3b647 654 hw_rfkill ? "disable radio" : "enable radio");
ab697a9f 655
1f7b6172 656 isr_stats->rfkill++;
ab697a9f 657
c9eec95c 658 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
ab697a9f
EG
659
660 handled |= CSR_INT_BIT_RF_KILL;
661 }
662
663 /* Chip got too hot and stopped itself */
664 if (inta & CSR_INT_BIT_CT_KILL) {
0c325769 665 IWL_ERR(trans, "Microcode CT kill error detected.\n");
1f7b6172 666 isr_stats->ctkill++;
ab697a9f
EG
667 handled |= CSR_INT_BIT_CT_KILL;
668 }
669
670 /* Error detected by uCode */
671 if (inta & CSR_INT_BIT_SW_ERR) {
0c325769 672 IWL_ERR(trans, "Microcode SW error detected. "
ab697a9f 673 " Restarting 0x%X.\n", inta);
1f7b6172 674 isr_stats->sw++;
6bb78847 675 iwl_irq_handle_error(trans);
ab697a9f
EG
676 handled |= CSR_INT_BIT_SW_ERR;
677 }
678
679 /* uCode wakes up after power-down sleep */
680 if (inta & CSR_INT_BIT_WAKEUP) {
0c325769
EG
681 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
682 iwl_rx_queue_update_write_ptr(trans, &trans_pcie->rxq);
035f7ff2 683 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++)
fd656935 684 iwl_txq_update_write_ptr(trans,
8ad71bef 685 &trans_pcie->txq[i]);
ab697a9f 686
1f7b6172 687 isr_stats->wakeup++;
ab697a9f
EG
688
689 handled |= CSR_INT_BIT_WAKEUP;
690 }
691
692 /* All uCode command responses, including Tx command responses,
693 * Rx "responses" (frame-received notification), and other
694 * notifications from uCode come through here*/
695 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
20d3b647 696 CSR_INT_BIT_RX_PERIODIC)) {
0c325769 697 IWL_DEBUG_ISR(trans, "Rx interrupt\n");
ab697a9f
EG
698 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
699 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
1042db2a 700 iwl_write32(trans, CSR_FH_INT_STATUS,
ab697a9f
EG
701 CSR_FH_INT_RX_MASK);
702 }
703 if (inta & CSR_INT_BIT_RX_PERIODIC) {
704 handled |= CSR_INT_BIT_RX_PERIODIC;
1042db2a 705 iwl_write32(trans,
0c325769 706 CSR_INT, CSR_INT_BIT_RX_PERIODIC);
ab697a9f
EG
707 }
708 /* Sending RX interrupt require many steps to be done in the
709 * the device:
710 * 1- write interrupt to current index in ICT table.
711 * 2- dma RX frame.
712 * 3- update RX shared data to indicate last write index.
713 * 4- send interrupt.
714 * This could lead to RX race, driver could receive RX interrupt
715 * but the shared data changes does not reflect this;
716 * periodic interrupt will detect any dangling Rx activity.
717 */
718
719 /* Disable periodic interrupt; we use it as just a one-shot. */
1042db2a 720 iwl_write8(trans, CSR_INT_PERIODIC_REG,
ab697a9f 721 CSR_INT_PERIODIC_DIS);
6379103e 722
0c325769 723 iwl_rx_handle(trans);
6379103e 724
ab697a9f
EG
725 /*
726 * Enable periodic interrupt in 8 msec only if we received
727 * real RX interrupt (instead of just periodic int), to catch
728 * any dangling Rx interrupt. If it was just the periodic
729 * interrupt, there was no dangling Rx activity, and no need
730 * to extend the periodic interrupt; one-shot is enough.
731 */
732 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
1042db2a 733 iwl_write8(trans, CSR_INT_PERIODIC_REG,
20d3b647 734 CSR_INT_PERIODIC_ENA);
ab697a9f 735
1f7b6172 736 isr_stats->rx++;
ab697a9f
EG
737 }
738
739 /* This "Tx" DMA channel is used only for loading uCode */
740 if (inta & CSR_INT_BIT_FH_TX) {
1042db2a 741 iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
0c325769 742 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
1f7b6172 743 isr_stats->tx++;
ab697a9f
EG
744 handled |= CSR_INT_BIT_FH_TX;
745 /* Wake up uCode load routine, now that load is complete */
13df1aab
JB
746 trans_pcie->ucode_write_complete = true;
747 wake_up(&trans_pcie->ucode_write_waitq);
ab697a9f
EG
748 }
749
750 if (inta & ~handled) {
0c325769 751 IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
1f7b6172 752 isr_stats->unhandled++;
ab697a9f
EG
753 }
754
0c325769
EG
755 if (inta & ~(trans_pcie->inta_mask)) {
756 IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
757 inta & ~trans_pcie->inta_mask);
ab697a9f
EG
758 }
759
760 /* Re-enable all interrupts */
761 /* only Re-enable if disabled by irq */
83626404 762 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status))
0c325769 763 iwl_enable_interrupts(trans);
ab697a9f 764 /* Re-enable RF_KILL if it occurred */
8722c899
SG
765 else if (handled & CSR_INT_BIT_RF_KILL)
766 iwl_enable_rfkill_int(trans);
ab697a9f
EG
767}
768
1a361cd8
EG
769/******************************************************************************
770 *
771 * ICT functions
772 *
773 ******************************************************************************/
10667136
JB
774
775/* a device (PCI-E) page is 4096 bytes long */
776#define ICT_SHIFT 12
777#define ICT_SIZE (1 << ICT_SHIFT)
778#define ICT_COUNT (ICT_SIZE / sizeof(u32))
1a361cd8
EG
779
780/* Free dram table */
0c325769 781void iwl_free_isr_ict(struct iwl_trans *trans)
1a361cd8 782{
20d3b647 783 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
0c325769 784
10667136 785 if (trans_pcie->ict_tbl) {
1042db2a 786 dma_free_coherent(trans->dev, ICT_SIZE,
10667136 787 trans_pcie->ict_tbl,
0c325769 788 trans_pcie->ict_tbl_dma);
10667136
JB
789 trans_pcie->ict_tbl = NULL;
790 trans_pcie->ict_tbl_dma = 0;
1a361cd8
EG
791 }
792}
793
794
10667136
JB
795/*
796 * allocate dram shared table, it is an aligned memory
797 * block of ICT_SIZE.
1a361cd8
EG
798 * also reset all data related to ICT table interrupt.
799 */
0c325769 800int iwl_alloc_isr_ict(struct iwl_trans *trans)
1a361cd8 801{
20d3b647 802 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1a361cd8 803
10667136 804 trans_pcie->ict_tbl =
1042db2a 805 dma_alloc_coherent(trans->dev, ICT_SIZE,
10667136
JB
806 &trans_pcie->ict_tbl_dma,
807 GFP_KERNEL);
808 if (!trans_pcie->ict_tbl)
1a361cd8
EG
809 return -ENOMEM;
810
10667136
JB
811 /* just an API sanity check ... it is guaranteed to be aligned */
812 if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
813 iwl_free_isr_ict(trans);
814 return -EINVAL;
815 }
1a361cd8 816
10667136
JB
817 IWL_DEBUG_ISR(trans, "ict dma addr %Lx\n",
818 (unsigned long long)trans_pcie->ict_tbl_dma);
1a361cd8 819
10667136 820 IWL_DEBUG_ISR(trans, "ict vir addr %p\n", trans_pcie->ict_tbl);
1a361cd8
EG
821
822 /* reset table and index to all 0 */
10667136 823 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
0c325769 824 trans_pcie->ict_index = 0;
1a361cd8
EG
825
826 /* add periodic RX interrupt */
0c325769 827 trans_pcie->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
1a361cd8
EG
828 return 0;
829}
830
831/* Device is going up inform it about using ICT interrupt table,
832 * also we need to tell the driver to start using ICT interrupt.
833 */
ed6a3803 834void iwl_reset_ict(struct iwl_trans *trans)
1a361cd8 835{
20d3b647 836 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1a361cd8
EG
837 u32 val;
838 unsigned long flags;
839
10667136 840 if (!trans_pcie->ict_tbl)
ed6a3803 841 return;
1a361cd8 842
7b11488f 843 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
0c325769 844 iwl_disable_interrupts(trans);
1a361cd8 845
10667136 846 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
1a361cd8 847
10667136 848 val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
1a361cd8
EG
849
850 val |= CSR_DRAM_INT_TBL_ENABLE;
851 val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
852
10667136 853 IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
1a361cd8 854
1042db2a 855 iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
0c325769
EG
856 trans_pcie->use_ict = true;
857 trans_pcie->ict_index = 0;
1042db2a 858 iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
0c325769 859 iwl_enable_interrupts(trans);
7b11488f 860 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1a361cd8
EG
861}
862
863/* Device is going down disable ict interrupt usage */
0c325769 864void iwl_disable_ict(struct iwl_trans *trans)
1a361cd8 865{
20d3b647 866 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1a361cd8
EG
867 unsigned long flags;
868
7b11488f 869 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
0c325769 870 trans_pcie->use_ict = false;
7b11488f 871 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1a361cd8
EG
872}
873
eb647644 874/* legacy (non-ICT) ISR. Assumes that trans_pcie->irq_lock is held */
1a361cd8
EG
875static irqreturn_t iwl_isr(int irq, void *data)
876{
0c325769 877 struct iwl_trans *trans = data;
eb647644 878 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1a361cd8 879 u32 inta, inta_mask;
1a361cd8
EG
880#ifdef CONFIG_IWLWIFI_DEBUG
881 u32 inta_fh;
882#endif
eb647644
EG
883
884 lockdep_assert_held(&trans_pcie->irq_lock);
885
6c1011e1 886 trace_iwlwifi_dev_irq(trans->dev);
b80667ee 887
1a361cd8
EG
888 /* Disable (but don't clear!) interrupts here to avoid
889 * back-to-back ISRs and sporadic interrupts from our NIC.
890 * If we have something to service, the tasklet will re-enable ints.
891 * If we *don't* have something, we'll re-enable before leaving here. */
1042db2a
EG
892 inta_mask = iwl_read32(trans, CSR_INT_MASK); /* just for debug */
893 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
1a361cd8
EG
894
895 /* Discover which interrupts are active/pending */
1042db2a 896 inta = iwl_read32(trans, CSR_INT);
1a361cd8
EG
897
898 /* Ignore interrupt if there's nothing in NIC to service.
899 * This may be due to IRQ shared with another device,
900 * or due to sporadic interrupts thrown from our NIC. */
901 if (!inta) {
0c325769 902 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
1a361cd8
EG
903 goto none;
904 }
905
906 if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
907 /* Hardware disappeared. It might have already raised
908 * an interrupt */
0c325769 909 IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
eb647644 910 return IRQ_HANDLED;
1a361cd8
EG
911 }
912
913#ifdef CONFIG_IWLWIFI_DEBUG
a8bceb39 914 if (iwl_have_debug_level(IWL_DL_ISR)) {
1042db2a 915 inta_fh = iwl_read32(trans, CSR_FH_INT_STATUS);
0c325769 916 IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x, "
1a361cd8
EG
917 "fh 0x%08x\n", inta, inta_mask, inta_fh);
918 }
919#endif
920
0c325769 921 trans_pcie->inta |= inta;
1a361cd8
EG
922 /* iwl_irq_tasklet() will service interrupts and re-enable them */
923 if (likely(inta))
0c325769 924 tasklet_schedule(&trans_pcie->irq_tasklet);
83626404 925 else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
20d3b647 926 !trans_pcie->inta)
0c325769 927 iwl_enable_interrupts(trans);
1a361cd8 928
eb647644 929none:
1a361cd8
EG
930 /* re-enable interrupts here since we don't have anything to service. */
931 /* only Re-enable if disabled by irq and no schedules tasklet. */
83626404 932 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
20d3b647 933 !trans_pcie->inta)
0c325769 934 iwl_enable_interrupts(trans);
1a361cd8 935
1a361cd8
EG
936 return IRQ_NONE;
937}
938
939/* interrupt handler using ict table, with this interrupt driver will
940 * stop using INTA register to get device's interrupt, reading this register
941 * is expensive, device will write interrupts in ICT dram table, increment
942 * index then will fire interrupt to driver, driver will OR all ICT table
943 * entries from current index up to table entry with 0 value. the result is
944 * the interrupt we need to service, driver will set the entries back to 0 and
945 * set index.
946 */
947irqreturn_t iwl_isr_ict(int irq, void *data)
948{
0c325769
EG
949 struct iwl_trans *trans = data;
950 struct iwl_trans_pcie *trans_pcie;
1a361cd8
EG
951 u32 inta, inta_mask;
952 u32 val = 0;
b80667ee 953 u32 read;
1a361cd8
EG
954 unsigned long flags;
955
0c325769 956 if (!trans)
1a361cd8
EG
957 return IRQ_NONE;
958
0c325769
EG
959 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
960
eb647644
EG
961 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
962
1a361cd8
EG
963 /* dram interrupt table not set yet,
964 * use legacy interrupt.
965 */
eb647644
EG
966 if (unlikely(!trans_pcie->use_ict)) {
967 irqreturn_t ret = iwl_isr(irq, data);
968 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
969 return ret;
970 }
1a361cd8 971
6c1011e1 972 trace_iwlwifi_dev_irq(trans->dev);
b80667ee 973
1a361cd8
EG
974
975 /* Disable (but don't clear!) interrupts here to avoid
976 * back-to-back ISRs and sporadic interrupts from our NIC.
977 * If we have something to service, the tasklet will re-enable ints.
978 * If we *don't* have something, we'll re-enable before leaving here.
979 */
1042db2a
EG
980 inta_mask = iwl_read32(trans, CSR_INT_MASK); /* just for debug */
981 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
1a361cd8
EG
982
983
984 /* Ignore interrupt if there's nothing in NIC to service.
985 * This may be due to IRQ shared with another device,
986 * or due to sporadic interrupts thrown from our NIC. */
b80667ee 987 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
6c1011e1 988 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
b80667ee 989 if (!read) {
0c325769 990 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
1a361cd8
EG
991 goto none;
992 }
993
b80667ee
JB
994 /*
995 * Collect all entries up to the first 0, starting from ict_index;
996 * note we already read at ict_index.
997 */
998 do {
999 val |= read;
0c325769 1000 IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
b80667ee 1001 trans_pcie->ict_index, read);
0c325769
EG
1002 trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
1003 trans_pcie->ict_index =
1004 iwl_queue_inc_wrap(trans_pcie->ict_index, ICT_COUNT);
1a361cd8 1005
b80667ee 1006 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
6c1011e1 1007 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
b80667ee
JB
1008 read);
1009 } while (read);
1a361cd8
EG
1010
1011 /* We should not get this value, just ignore it. */
1012 if (val == 0xffffffff)
1013 val = 0;
1014
1015 /*
1016 * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
1017 * (bit 15 before shifting it to 31) to clear when using interrupt
1018 * coalescing. fortunately, bits 18 and 19 stay set when this happens
1019 * so we use them to decide on the real state of the Rx bit.
1020 * In order words, bit 15 is set if bit 18 or bit 19 are set.
1021 */
1022 if (val & 0xC0000)
1023 val |= 0x8000;
1024
1025 inta = (0xff & val) | ((0xff00 & val) << 16);
0c325769 1026 IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x ict 0x%08x\n",
20d3b647 1027 inta, inta_mask, val);
1a361cd8 1028
0c325769
EG
1029 inta &= trans_pcie->inta_mask;
1030 trans_pcie->inta |= inta;
1a361cd8
EG
1031
1032 /* iwl_irq_tasklet() will service interrupts and re-enable them */
1033 if (likely(inta))
0c325769 1034 tasklet_schedule(&trans_pcie->irq_tasklet);
83626404 1035 else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
b80667ee 1036 !trans_pcie->inta) {
1a361cd8
EG
1037 /* Allow interrupt if was disabled by this handler and
1038 * no tasklet was schedules, We should not enable interrupt,
1039 * tasklet will enable it.
1040 */
0c325769 1041 iwl_enable_interrupts(trans);
1a361cd8
EG
1042 }
1043
7b11488f 1044 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1a361cd8
EG
1045 return IRQ_HANDLED;
1046
1047 none:
1048 /* re-enable interrupts here since we don't have anything to service.
1049 * only Re-enable if disabled by irq.
1050 */
83626404 1051 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
b80667ee 1052 !trans_pcie->inta)
0c325769 1053 iwl_enable_interrupts(trans);
1a361cd8 1054
7b11488f 1055 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1a361cd8
EG
1056 return IRQ_NONE;
1057}