iwlwifi: Fix issue on file transfer stalled in HT mode
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / wireless / iwlwifi / iwl-tx.c
CommitLineData
1053d35f
RR
1/******************************************************************************
2 *
01f8162a 3 * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
1053d35f
RR
4 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
759ef89f 25 * Intel Linux Wireless <ilw@linux.intel.com>
1053d35f
RR
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
fd4abac5 30#include <linux/etherdevice.h>
1053d35f
RR
31#include <net/mac80211.h>
32#include "iwl-eeprom.h"
33#include "iwl-dev.h"
34#include "iwl-core.h"
35#include "iwl-sta.h"
36#include "iwl-io.h"
37#include "iwl-helpers.h"
38
30e553e3
TW
39static const u16 default_tid_to_tx_fifo[] = {
40 IWL_TX_FIFO_AC1,
41 IWL_TX_FIFO_AC0,
42 IWL_TX_FIFO_AC0,
43 IWL_TX_FIFO_AC1,
44 IWL_TX_FIFO_AC2,
45 IWL_TX_FIFO_AC2,
46 IWL_TX_FIFO_AC3,
47 IWL_TX_FIFO_AC3,
48 IWL_TX_FIFO_NONE,
49 IWL_TX_FIFO_NONE,
50 IWL_TX_FIFO_NONE,
51 IWL_TX_FIFO_NONE,
52 IWL_TX_FIFO_NONE,
53 IWL_TX_FIFO_NONE,
54 IWL_TX_FIFO_NONE,
55 IWL_TX_FIFO_NONE,
56 IWL_TX_FIFO_AC3
57};
58
4ddbb7d0
TW
59static inline int iwl_alloc_dma_ptr(struct iwl_priv *priv,
60 struct iwl_dma_ptr *ptr, size_t size)
61{
62 ptr->addr = pci_alloc_consistent(priv->pci_dev, size, &ptr->dma);
63 if (!ptr->addr)
64 return -ENOMEM;
65 ptr->size = size;
66 return 0;
67}
68
69static inline void iwl_free_dma_ptr(struct iwl_priv *priv,
70 struct iwl_dma_ptr *ptr)
71{
72 if (unlikely(!ptr->addr))
73 return;
74
75 pci_free_consistent(priv->pci_dev, ptr->size, ptr->addr, ptr->dma);
76 memset(ptr, 0, sizeof(*ptr));
77}
78
fd4abac5
TW
79/**
80 * iwl_txq_update_write_ptr - Send new write index to hardware
81 */
82int iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
83{
84 u32 reg = 0;
85 int ret = 0;
86 int txq_id = txq->q.id;
87
88 if (txq->need_update == 0)
89 return ret;
90
91 /* if we're trying to save power */
92 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
93 /* wake up nic if it's powered down ...
94 * uCode will wake up, and interrupt us again, so next
95 * time we'll skip this part. */
96 reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
97
98 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
e1623446 99 IWL_DEBUG_INFO(priv, "Requesting wakeup, GP1 = 0x%x\n", reg);
fd4abac5
TW
100 iwl_set_bit(priv, CSR_GP_CNTRL,
101 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
102 return ret;
103 }
104
fd4abac5
TW
105 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
106 txq->q.write_ptr | (txq_id << 8));
fd4abac5
TW
107
108 /* else not in power-save mode, uCode will never sleep when we're
109 * trying to tx (during RFKILL, we're not trying to tx). */
110 } else
111 iwl_write32(priv, HBUS_TARG_WRPTR,
112 txq->q.write_ptr | (txq_id << 8));
113
114 txq->need_update = 0;
115
116 return ret;
117}
118EXPORT_SYMBOL(iwl_txq_update_write_ptr);
119
120
1053d35f
RR
121/**
122 * iwl_tx_queue_free - Deallocate DMA queue.
123 * @txq: Transmit queue to deallocate.
124 *
125 * Empty queue by removing and destroying all BD's.
126 * Free all buffers.
127 * 0-fill, but do not free "txq" descriptor structure.
128 */
a8e74e27 129void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
1053d35f 130{
da99c4b6 131 struct iwl_tx_queue *txq = &priv->txq[txq_id];
443cfd45 132 struct iwl_queue *q = &txq->q;
1053d35f 133 struct pci_dev *dev = priv->pci_dev;
71c55d90 134 int i;
1053d35f
RR
135
136 if (q->n_bd == 0)
137 return;
138
139 /* first, empty all BD's */
140 for (; q->write_ptr != q->read_ptr;
141 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
7aaa1d79 142 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
1053d35f 143
1053d35f 144 /* De-alloc array of command/tx buffers */
961ba60a 145 for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
da99c4b6 146 kfree(txq->cmd[i]);
1053d35f
RR
147
148 /* De-alloc circular buffer of TFDs */
149 if (txq->q.n_bd)
a8e74e27 150 pci_free_consistent(dev, priv->hw_params.tfd_size *
499b1883 151 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
1053d35f
RR
152
153 /* De-alloc array of per-TFD driver data */
154 kfree(txq->txb);
155 txq->txb = NULL;
156
c2acea8e
JB
157 /* deallocate arrays */
158 kfree(txq->cmd);
159 kfree(txq->meta);
160 txq->cmd = NULL;
161 txq->meta = NULL;
162
1053d35f
RR
163 /* 0-fill queue descriptor structure */
164 memset(txq, 0, sizeof(*txq));
165}
a8e74e27 166EXPORT_SYMBOL(iwl_tx_queue_free);
961ba60a
TW
167
168/**
169 * iwl_cmd_queue_free - Deallocate DMA queue.
170 * @txq: Transmit queue to deallocate.
171 *
172 * Empty queue by removing and destroying all BD's.
173 * Free all buffers.
174 * 0-fill, but do not free "txq" descriptor structure.
175 */
3e5d238f 176void iwl_cmd_queue_free(struct iwl_priv *priv)
961ba60a
TW
177{
178 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
179 struct iwl_queue *q = &txq->q;
180 struct pci_dev *dev = priv->pci_dev;
71c55d90 181 int i;
961ba60a
TW
182
183 if (q->n_bd == 0)
184 return;
185
961ba60a
TW
186 /* De-alloc array of command/tx buffers */
187 for (i = 0; i <= TFD_CMD_SLOTS; i++)
188 kfree(txq->cmd[i]);
189
190 /* De-alloc circular buffer of TFDs */
191 if (txq->q.n_bd)
3e5d238f 192 pci_free_consistent(dev, priv->hw_params.tfd_size *
499b1883 193 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
961ba60a 194
28142986
RC
195 /* deallocate arrays */
196 kfree(txq->cmd);
197 kfree(txq->meta);
198 txq->cmd = NULL;
199 txq->meta = NULL;
200
961ba60a
TW
201 /* 0-fill queue descriptor structure */
202 memset(txq, 0, sizeof(*txq));
203}
3e5d238f
AK
204EXPORT_SYMBOL(iwl_cmd_queue_free);
205
fd4abac5
TW
206/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
207 * DMA services
208 *
209 * Theory of operation
210 *
211 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
212 * of buffer descriptors, each of which points to one or more data buffers for
213 * the device to read from or fill. Driver and device exchange status of each
214 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
215 * entries in each circular buffer, to protect against confusing empty and full
216 * queue states.
217 *
218 * The device reads or writes the data in the queues via the device's several
219 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
220 *
221 * For Tx queue, there are low mark and high mark limits. If, after queuing
222 * the packet for Tx, free space become < low mark, Tx queue stopped. When
223 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
224 * Tx queue resumed.
225 *
226 * See more detailed info in iwl-4965-hw.h.
227 ***************************************************/
228
229int iwl_queue_space(const struct iwl_queue *q)
230{
231 int s = q->read_ptr - q->write_ptr;
232
233 if (q->read_ptr > q->write_ptr)
234 s -= q->n_bd;
235
236 if (s <= 0)
237 s += q->n_window;
238 /* keep some reserve to not confuse empty and full situations */
239 s -= 2;
240 if (s < 0)
241 s = 0;
242 return s;
243}
244EXPORT_SYMBOL(iwl_queue_space);
245
246
1053d35f
RR
247/**
248 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
249 */
443cfd45 250static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
1053d35f
RR
251 int count, int slots_num, u32 id)
252{
253 q->n_bd = count;
254 q->n_window = slots_num;
255 q->id = id;
256
257 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
258 * and iwl_queue_dec_wrap are broken. */
259 BUG_ON(!is_power_of_2(count));
260
261 /* slots_num must be power-of-two size, otherwise
262 * get_cmd_index is broken. */
263 BUG_ON(!is_power_of_2(slots_num));
264
265 q->low_mark = q->n_window / 4;
266 if (q->low_mark < 4)
267 q->low_mark = 4;
268
269 q->high_mark = q->n_window / 8;
270 if (q->high_mark < 2)
271 q->high_mark = 2;
272
273 q->write_ptr = q->read_ptr = 0;
274
275 return 0;
276}
277
278/**
279 * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
280 */
281static int iwl_tx_queue_alloc(struct iwl_priv *priv,
16466903 282 struct iwl_tx_queue *txq, u32 id)
1053d35f
RR
283{
284 struct pci_dev *dev = priv->pci_dev;
3978e5bc 285 size_t tfd_sz = priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
1053d35f
RR
286
287 /* Driver private data, only for Tx (not command) queues,
288 * not shared with device. */
289 if (id != IWL_CMD_QUEUE_NUM) {
290 txq->txb = kmalloc(sizeof(txq->txb[0]) *
291 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
292 if (!txq->txb) {
15b1687c 293 IWL_ERR(priv, "kmalloc for auxiliary BD "
1053d35f
RR
294 "structures failed\n");
295 goto error;
296 }
3978e5bc 297 } else {
1053d35f 298 txq->txb = NULL;
3978e5bc 299 }
1053d35f
RR
300
301 /* Circular buffer of transmit frame descriptors (TFDs),
302 * shared with device */
3978e5bc 303 txq->tfds = pci_alloc_consistent(dev, tfd_sz, &txq->q.dma_addr);
1053d35f 304
499b1883 305 if (!txq->tfds) {
3978e5bc 306 IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", tfd_sz);
1053d35f
RR
307 goto error;
308 }
309 txq->q.id = id;
310
311 return 0;
312
313 error:
314 kfree(txq->txb);
315 txq->txb = NULL;
316
317 return -ENOMEM;
318}
319
1053d35f
RR
320/**
321 * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
322 */
a8e74e27
SO
323int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
324 int slots_num, u32 txq_id)
1053d35f 325{
da99c4b6 326 int i, len;
73b7d742 327 int ret;
c2acea8e 328 int actual_slots = slots_num;
1053d35f
RR
329
330 /*
331 * Alloc buffer array for commands (Tx or other types of commands).
332 * For the command queue (#4), allocate command space + one big
333 * command for scan, since scan command is very huge; the system will
334 * not have two scans at the same time, so only one is needed.
335 * For normal Tx queues (all other queues), no super-size command
336 * space is needed.
337 */
c2acea8e
JB
338 if (txq_id == IWL_CMD_QUEUE_NUM)
339 actual_slots++;
340
341 txq->meta = kzalloc(sizeof(struct iwl_cmd_meta) * actual_slots,
342 GFP_KERNEL);
343 txq->cmd = kzalloc(sizeof(struct iwl_device_cmd *) * actual_slots,
344 GFP_KERNEL);
345
346 if (!txq->meta || !txq->cmd)
347 goto out_free_arrays;
348
349 len = sizeof(struct iwl_device_cmd);
350 for (i = 0; i < actual_slots; i++) {
351 /* only happens for cmd queue */
352 if (i == slots_num)
353 len += IWL_MAX_SCAN_SIZE;
da99c4b6 354
49898852 355 txq->cmd[i] = kmalloc(len, GFP_KERNEL);
da99c4b6 356 if (!txq->cmd[i])
73b7d742 357 goto err;
da99c4b6 358 }
1053d35f
RR
359
360 /* Alloc driver data array and TFD circular buffer */
73b7d742
TW
361 ret = iwl_tx_queue_alloc(priv, txq, txq_id);
362 if (ret)
363 goto err;
1053d35f 364
1053d35f
RR
365 txq->need_update = 0;
366
1a716557
JB
367 /*
368 * Aggregation TX queues will get their ID when aggregation begins;
369 * they overwrite the setting done here. The command FIFO doesn't
370 * need an swq_id so don't set one to catch errors, all others can
371 * be set up to the identity mapping.
372 */
373 if (txq_id != IWL_CMD_QUEUE_NUM)
45af8195
JB
374 txq->swq_id = txq_id;
375
1053d35f
RR
376 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
377 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
378 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
379
380 /* Initialize queue's high/low-water marks, and head/tail indexes */
381 iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
382
383 /* Tell device where to find queue */
a8e74e27 384 priv->cfg->ops->lib->txq_init(priv, txq);
1053d35f
RR
385
386 return 0;
73b7d742 387err:
c2acea8e 388 for (i = 0; i < actual_slots; i++)
73b7d742 389 kfree(txq->cmd[i]);
c2acea8e
JB
390out_free_arrays:
391 kfree(txq->meta);
392 kfree(txq->cmd);
73b7d742 393
73b7d742 394 return -ENOMEM;
1053d35f 395}
a8e74e27
SO
396EXPORT_SYMBOL(iwl_tx_queue_init);
397
da1bc453
TW
398/**
399 * iwl_hw_txq_ctx_free - Free TXQ Context
400 *
401 * Destroy all TX DMA queues and structures
402 */
403void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
404{
405 int txq_id;
406
407 /* Tx queues */
88804e2b
WYG
408 if (priv->txq)
409 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num;
410 txq_id++)
411 if (txq_id == IWL_CMD_QUEUE_NUM)
412 iwl_cmd_queue_free(priv);
413 else
414 iwl_tx_queue_free(priv, txq_id);
4ddbb7d0
TW
415 iwl_free_dma_ptr(priv, &priv->kw);
416
417 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
88804e2b
WYG
418
419 /* free tx queue structure */
420 iwl_free_txq_mem(priv);
da1bc453
TW
421}
422EXPORT_SYMBOL(iwl_hw_txq_ctx_free);
423
1053d35f
RR
424/**
425 * iwl_txq_ctx_reset - Reset TX queue context
a96a27f9 426 * Destroys all DMA structures and initialize them again
1053d35f
RR
427 *
428 * @param priv
429 * @return error code
430 */
431int iwl_txq_ctx_reset(struct iwl_priv *priv)
432{
433 int ret = 0;
434 int txq_id, slots_num;
da1bc453 435 unsigned long flags;
1053d35f 436
1053d35f
RR
437 /* Free all tx/cmd queues and keep-warm buffer */
438 iwl_hw_txq_ctx_free(priv);
439
4ddbb7d0
TW
440 ret = iwl_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
441 priv->hw_params.scd_bc_tbls_size);
442 if (ret) {
15b1687c 443 IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
4ddbb7d0
TW
444 goto error_bc_tbls;
445 }
1053d35f 446 /* Alloc keep-warm buffer */
4ddbb7d0 447 ret = iwl_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
1053d35f 448 if (ret) {
15b1687c 449 IWL_ERR(priv, "Keep Warm allocation failed\n");
1053d35f
RR
450 goto error_kw;
451 }
88804e2b
WYG
452
453 /* allocate tx queue structure */
454 ret = iwl_alloc_txq_mem(priv);
455 if (ret)
456 goto error;
457
da1bc453 458 spin_lock_irqsave(&priv->lock, flags);
1053d35f
RR
459
460 /* Turn off all Tx DMA fifos */
da1bc453
TW
461 priv->cfg->ops->lib->txq_set_sched(priv, 0);
462
4ddbb7d0
TW
463 /* Tell NIC where to find the "keep warm" buffer */
464 iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
465
da1bc453
TW
466 spin_unlock_irqrestore(&priv->lock, flags);
467
da1bc453 468 /* Alloc and init all Tx queues, including the command queue (#4) */
1053d35f
RR
469 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
470 slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
471 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
472 ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
473 txq_id);
474 if (ret) {
15b1687c 475 IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
1053d35f
RR
476 goto error;
477 }
478 }
479
480 return ret;
481
482 error:
483 iwl_hw_txq_ctx_free(priv);
4ddbb7d0 484 iwl_free_dma_ptr(priv, &priv->kw);
1053d35f 485 error_kw:
4ddbb7d0
TW
486 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
487 error_bc_tbls:
1053d35f
RR
488 return ret;
489}
a33c2f47 490
da1bc453
TW
491/**
492 * iwl_txq_ctx_stop - Stop all Tx DMA channels, free Tx queue memory
493 */
494void iwl_txq_ctx_stop(struct iwl_priv *priv)
495{
f3f911d1 496 int ch;
da1bc453
TW
497 unsigned long flags;
498
da1bc453
TW
499 /* Turn off all Tx DMA fifos */
500 spin_lock_irqsave(&priv->lock, flags);
da1bc453
TW
501
502 priv->cfg->ops->lib->txq_set_sched(priv, 0);
503
504 /* Stop each Tx DMA channel, and wait for it to be idle */
f3f911d1
ZY
505 for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
506 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
da1bc453 507 iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
f3f911d1 508 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
f056658b 509 1000);
da1bc453 510 }
da1bc453
TW
511 spin_unlock_irqrestore(&priv->lock, flags);
512
513 /* Deallocate memory for all Tx queues */
514 iwl_hw_txq_ctx_free(priv);
515}
516EXPORT_SYMBOL(iwl_txq_ctx_stop);
fd4abac5
TW
517
518/*
519 * handle build REPLY_TX command notification.
520 */
521static void iwl_tx_cmd_build_basic(struct iwl_priv *priv,
522 struct iwl_tx_cmd *tx_cmd,
e039fa4a 523 struct ieee80211_tx_info *info,
fd4abac5 524 struct ieee80211_hdr *hdr,
0e7690f1 525 u8 std_id)
fd4abac5 526{
fd7c8a40 527 __le16 fc = hdr->frame_control;
fd4abac5
TW
528 __le32 tx_flags = tx_cmd->tx_flags;
529
530 tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
e039fa4a 531 if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
fd4abac5 532 tx_flags |= TX_CMD_FLG_ACK_MSK;
fd7c8a40 533 if (ieee80211_is_mgmt(fc))
fd4abac5 534 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
fd7c8a40 535 if (ieee80211_is_probe_resp(fc) &&
fd4abac5
TW
536 !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
537 tx_flags |= TX_CMD_FLG_TSF_MSK;
538 } else {
539 tx_flags &= (~TX_CMD_FLG_ACK_MSK);
540 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
541 }
542
fd7c8a40 543 if (ieee80211_is_back_req(fc))
fd4abac5
TW
544 tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
545
546
547 tx_cmd->sta_id = std_id;
8b7b1e05 548 if (ieee80211_has_morefrags(fc))
fd4abac5
TW
549 tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
550
fd7c8a40
HH
551 if (ieee80211_is_data_qos(fc)) {
552 u8 *qc = ieee80211_get_qos_ctl(hdr);
fd4abac5
TW
553 tx_cmd->tid_tspec = qc[0] & 0xf;
554 tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
555 } else {
556 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
557 }
558
a326a5d0 559 priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags);
fd4abac5
TW
560
561 if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
562 tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
563
564 tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
fd7c8a40
HH
565 if (ieee80211_is_mgmt(fc)) {
566 if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
fd4abac5
TW
567 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
568 else
569 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
570 } else {
571 tx_cmd->timeout.pm_frame_timeout = 0;
572 }
573
574 tx_cmd->driver_txop = 0;
575 tx_cmd->tx_flags = tx_flags;
576 tx_cmd->next_frame_len = 0;
577}
578
579#define RTS_HCCA_RETRY_LIMIT 3
580#define RTS_DFAULT_RETRY_LIMIT 60
581
582static void iwl_tx_cmd_build_rate(struct iwl_priv *priv,
583 struct iwl_tx_cmd *tx_cmd,
e039fa4a 584 struct ieee80211_tx_info *info,
b58ef214 585 __le16 fc, int is_hcca)
fd4abac5 586{
b58ef214 587 u32 rate_flags;
76eff18b 588 int rate_idx;
b58ef214
DH
589 u8 rts_retry_limit;
590 u8 data_retry_limit;
fd4abac5 591 u8 rate_plcp;
2e92e6f2 592
b58ef214 593 /* Set retry limit on DATA packets and Probe Responses*/
1f0436f4 594 if (ieee80211_is_probe_resp(fc))
b58ef214
DH
595 data_retry_limit = 3;
596 else
597 data_retry_limit = IWL_DEFAULT_TX_RETRY;
598 tx_cmd->data_retry_limit = data_retry_limit;
fd4abac5 599
b58ef214
DH
600 /* Set retry limit on RTS packets */
601 rts_retry_limit = (is_hcca) ? RTS_HCCA_RETRY_LIMIT :
602 RTS_DFAULT_RETRY_LIMIT;
603 if (data_retry_limit < rts_retry_limit)
604 rts_retry_limit = data_retry_limit;
605 tx_cmd->rts_retry_limit = rts_retry_limit;
fd4abac5 606
b58ef214
DH
607 /* DATA packets will use the uCode station table for rate/antenna
608 * selection */
fd4abac5
TW
609 if (ieee80211_is_data(fc)) {
610 tx_cmd->initial_rate_index = 0;
611 tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
b58ef214
DH
612 return;
613 }
614
615 /**
616 * If the current TX rate stored in mac80211 has the MCS bit set, it's
617 * not really a TX rate. Thus, we use the lowest supported rate for
618 * this band. Also use the lowest supported rate if the stored rate
619 * index is invalid.
620 */
621 rate_idx = info->control.rates[0].idx;
622 if (info->control.rates[0].flags & IEEE80211_TX_RC_MCS ||
623 (rate_idx < 0) || (rate_idx > IWL_RATE_COUNT_LEGACY))
624 rate_idx = rate_lowest_index(&priv->bands[info->band],
625 info->control.sta);
626 /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
627 if (info->band == IEEE80211_BAND_5GHZ)
628 rate_idx += IWL_FIRST_OFDM_RATE;
629 /* Get PLCP rate for tx_cmd->rate_n_flags */
630 rate_plcp = iwl_rates[rate_idx].plcp;
631 /* Zero out flags for this packet */
632 rate_flags = 0;
fd4abac5 633
b58ef214
DH
634 /* Set CCK flag as needed */
635 if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
636 rate_flags |= RATE_MCS_CCK_MSK;
637
638 /* Set up RTS and CTS flags for certain packets */
639 switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
640 case cpu_to_le16(IEEE80211_STYPE_AUTH):
641 case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
642 case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
643 case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
644 if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) {
645 tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
646 tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK;
647 }
648 break;
649 default:
650 break;
fd4abac5
TW
651 }
652
b58ef214
DH
653 /* Set up antennas */
654 priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
655 rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
656
657 /* Set the rate in the TX cmd */
e7d326ac 658 tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
fd4abac5
TW
659}
660
661static void iwl_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
e039fa4a 662 struct ieee80211_tx_info *info,
fd4abac5
TW
663 struct iwl_tx_cmd *tx_cmd,
664 struct sk_buff *skb_frag,
665 int sta_id)
666{
e039fa4a 667 struct ieee80211_key_conf *keyconf = info->control.hw_key;
fd4abac5 668
ccc038ab 669 switch (keyconf->alg) {
fd4abac5
TW
670 case ALG_CCMP:
671 tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
ccc038ab 672 memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
e039fa4a 673 if (info->flags & IEEE80211_TX_CTL_AMPDU)
fd4abac5 674 tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
e1623446 675 IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
fd4abac5
TW
676 break;
677
678 case ALG_TKIP:
679 tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
ccc038ab 680 ieee80211_get_tkip_key(keyconf, skb_frag,
fd4abac5 681 IEEE80211_TKIP_P2_KEY, tx_cmd->key);
e1623446 682 IWL_DEBUG_TX(priv, "tx_cmd with tkip hwcrypto\n");
fd4abac5
TW
683 break;
684
685 case ALG_WEP:
fd4abac5 686 tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
ccc038ab
EG
687 (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
688
689 if (keyconf->keylen == WEP_KEY_LEN_128)
690 tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
691
692 memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
fd4abac5 693
e1623446 694 IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
ccc038ab 695 "with key %d\n", keyconf->keyidx);
fd4abac5
TW
696 break;
697
698 default:
978785a3 699 IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg);
fd4abac5
TW
700 break;
701 }
702}
703
fd4abac5
TW
704/*
705 * start REPLY_TX command process
706 */
e039fa4a 707int iwl_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
fd4abac5
TW
708{
709 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
e039fa4a 710 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
f3674227
TW
711 struct iwl_tx_queue *txq;
712 struct iwl_queue *q;
c2acea8e
JB
713 struct iwl_device_cmd *out_cmd;
714 struct iwl_cmd_meta *out_meta;
f3674227
TW
715 struct iwl_tx_cmd *tx_cmd;
716 int swq_id, txq_id;
fd4abac5
TW
717 dma_addr_t phys_addr;
718 dma_addr_t txcmd_phys;
719 dma_addr_t scratch_phys;
be1a71a1 720 u16 len, len_org, firstlen, secondlen;
fd4abac5 721 u16 seq_number = 0;
fd7c8a40 722 __le16 fc;
0e7690f1 723 u8 hdr_len;
f3674227 724 u8 sta_id;
fd4abac5
TW
725 u8 wait_write_ptr = 0;
726 u8 tid = 0;
727 u8 *qc = NULL;
728 unsigned long flags;
729 int ret;
730
731 spin_lock_irqsave(&priv->lock, flags);
732 if (iwl_is_rfkill(priv)) {
e1623446 733 IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
fd4abac5
TW
734 goto drop_unlock;
735 }
736
fd7c8a40 737 fc = hdr->frame_control;
fd4abac5
TW
738
739#ifdef CONFIG_IWLWIFI_DEBUG
740 if (ieee80211_is_auth(fc))
e1623446 741 IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
fd7c8a40 742 else if (ieee80211_is_assoc_req(fc))
e1623446 743 IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
fd7c8a40 744 else if (ieee80211_is_reassoc_req(fc))
e1623446 745 IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
fd4abac5
TW
746#endif
747
aa065263 748 /* drop all non-injected data frame if we are not associated */
fd7c8a40 749 if (ieee80211_is_data(fc) &&
aa065263 750 !(info->flags & IEEE80211_TX_CTL_INJECTED) &&
d10c4ec8 751 (!iwl_is_associated(priv) ||
05c914fe 752 ((priv->iw_mode == NL80211_IFTYPE_STATION) && !priv->assoc_id) ||
d10c4ec8 753 !priv->assoc_station_added)) {
e1623446 754 IWL_DEBUG_DROP(priv, "Dropping - !iwl_is_associated\n");
fd4abac5
TW
755 goto drop_unlock;
756 }
757
7294ec95 758 hdr_len = ieee80211_hdrlen(fc);
fd4abac5
TW
759
760 /* Find (or create) index into station table for destination station */
aa065263
GS
761 if (info->flags & IEEE80211_TX_CTL_INJECTED)
762 sta_id = priv->hw_params.bcast_sta_id;
763 else
764 sta_id = iwl_get_sta_id(priv, hdr);
fd4abac5 765 if (sta_id == IWL_INVALID_STATION) {
e1623446 766 IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
e174961c 767 hdr->addr1);
3995bd93 768 goto drop_unlock;
fd4abac5
TW
769 }
770
e1623446 771 IWL_DEBUG_TX(priv, "station Id %d\n", sta_id);
fd4abac5 772
45af8195 773 txq_id = skb_get_queue_mapping(skb);
fd7c8a40
HH
774 if (ieee80211_is_data_qos(fc)) {
775 qc = ieee80211_get_qos_ctl(hdr);
7294ec95 776 tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
e6a6cf4c
RC
777 if (unlikely(tid >= MAX_TID_COUNT))
778 goto drop_unlock;
f3674227
TW
779 seq_number = priv->stations[sta_id].tid[tid].seq_number;
780 seq_number &= IEEE80211_SCTL_SEQ;
781 hdr->seq_ctrl = hdr->seq_ctrl &
c1b4aa3f 782 cpu_to_le16(IEEE80211_SCTL_FRAG);
f3674227 783 hdr->seq_ctrl |= cpu_to_le16(seq_number);
fd4abac5 784 seq_number += 0x10;
fd4abac5 785 /* aggregation is on for this <sta,tid> */
45af8195 786 if (info->flags & IEEE80211_TX_CTL_AMPDU)
fd4abac5 787 txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
fd4abac5
TW
788 }
789
fd4abac5 790 txq = &priv->txq[txq_id];
45af8195 791 swq_id = txq->swq_id;
fd4abac5
TW
792 q = &txq->q;
793
3995bd93
JB
794 if (unlikely(iwl_queue_space(q) < q->high_mark))
795 goto drop_unlock;
796
797 if (ieee80211_is_data_qos(fc))
798 priv->stations[sta_id].tid[tid].tfds_in_queue++;
fd4abac5 799
fd4abac5
TW
800 /* Set up driver data for this TFD */
801 memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
802 txq->txb[q->write_ptr].skb[0] = skb;
fd4abac5
TW
803
804 /* Set up first empty entry in queue's array of Tx/cmd buffers */
b88b15df 805 out_cmd = txq->cmd[q->write_ptr];
c2acea8e 806 out_meta = &txq->meta[q->write_ptr];
fd4abac5
TW
807 tx_cmd = &out_cmd->cmd.tx;
808 memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
809 memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));
810
811 /*
812 * Set up the Tx-command (not MAC!) header.
813 * Store the chosen Tx queue and TFD index within the sequence field;
814 * after Tx, uCode's Tx response will return this value so driver can
815 * locate the frame within the tx queue and do post-tx processing.
816 */
817 out_cmd->hdr.cmd = REPLY_TX;
818 out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
819 INDEX_TO_SEQ(q->write_ptr)));
820
821 /* Copy MAC header from skb into command buffer */
822 memcpy(tx_cmd->hdr, hdr, hdr_len);
823
df833b1d
RC
824
825 /* Total # bytes to be transmitted */
826 len = (u16)skb->len;
827 tx_cmd->len = cpu_to_le16(len);
828
829 if (info->control.hw_key)
830 iwl_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);
831
832 /* TODO need this for burst mode later on */
833 iwl_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id);
20594eb0 834 iwl_dbg_log_tx_data_frame(priv, len, hdr);
df833b1d
RC
835
836 /* set is_hcca to 0; it probably will never be implemented */
b58ef214 837 iwl_tx_cmd_build_rate(priv, tx_cmd, info, fc, 0);
df833b1d 838
22fdf3c9 839 iwl_update_stats(priv, true, fc, len);
fd4abac5
TW
840 /*
841 * Use the first empty entry in this queue's command buffer array
842 * to contain the Tx command and MAC header concatenated together
843 * (payload data will be in another buffer).
844 * Size of this varies, due to varying MAC header length.
845 * If end is not dword aligned, we'll have 2 extra bytes at the end
846 * of the MAC header (device reads on dword boundaries).
847 * We'll tell device about this padding later.
848 */
849 len = sizeof(struct iwl_tx_cmd) +
850 sizeof(struct iwl_cmd_header) + hdr_len;
851
852 len_org = len;
be1a71a1 853 firstlen = len = (len + 3) & ~3;
fd4abac5
TW
854
855 if (len_org != len)
856 len_org = 1;
857 else
858 len_org = 0;
859
df833b1d
RC
860 /* Tell NIC about any 2-byte padding after MAC header */
861 if (len_org)
862 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
863
fd4abac5
TW
864 /* Physical address of this Tx command's header (not MAC header!),
865 * within command buffer array. */
499b1883 866 txcmd_phys = pci_map_single(priv->pci_dev,
df833b1d 867 &out_cmd->hdr, len,
96891cee 868 PCI_DMA_BIDIRECTIONAL);
c2acea8e
JB
869 pci_unmap_addr_set(out_meta, mapping, txcmd_phys);
870 pci_unmap_len_set(out_meta, len, len);
fd4abac5
TW
871 /* Add buffer containing Tx command and MAC(!) header to TFD's
872 * first entry */
7aaa1d79
SO
873 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
874 txcmd_phys, len, 1, 0);
fd4abac5 875
df833b1d
RC
876 if (!ieee80211_has_morefrags(hdr->frame_control)) {
877 txq->need_update = 1;
878 if (qc)
879 priv->stations[sta_id].tid[tid].seq_number = seq_number;
880 } else {
881 wait_write_ptr = 1;
882 txq->need_update = 0;
883 }
fd4abac5
TW
884
885 /* Set up TFD's 2nd entry to point directly to remainder of skb,
886 * if any (802.11 null frames have no payload). */
be1a71a1 887 secondlen = len = skb->len - hdr_len;
fd4abac5
TW
888 if (len) {
889 phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
890 len, PCI_DMA_TODEVICE);
7aaa1d79
SO
891 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
892 phys_addr, len,
893 0, 0);
fd4abac5
TW
894 }
895
fd4abac5 896 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
df833b1d
RC
897 offsetof(struct iwl_tx_cmd, scratch);
898
899 len = sizeof(struct iwl_tx_cmd) +
900 sizeof(struct iwl_cmd_header) + hdr_len;
901 /* take back ownership of DMA buffer to enable update */
902 pci_dma_sync_single_for_cpu(priv->pci_dev, txcmd_phys,
903 len, PCI_DMA_BIDIRECTIONAL);
fd4abac5 904 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
499b1883 905 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
fd4abac5 906
d2ee9cd2
RC
907 IWL_DEBUG_TX(priv, "sequence nr = 0X%x \n",
908 le16_to_cpu(out_cmd->hdr.sequence));
909 IWL_DEBUG_TX(priv, "tx_flags = 0X%x \n", le32_to_cpu(tx_cmd->tx_flags));
3d816c77
RC
910 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
911 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
fd4abac5
TW
912
913 /* Set up entry for this TFD in Tx byte-count array */
7b80ece4
RC
914 if (info->flags & IEEE80211_TX_CTL_AMPDU)
915 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq,
df833b1d
RC
916 le16_to_cpu(tx_cmd->len));
917
918 pci_dma_sync_single_for_device(priv->pci_dev, txcmd_phys,
919 len, PCI_DMA_BIDIRECTIONAL);
fd4abac5 920
be1a71a1
JB
921 trace_iwlwifi_dev_tx(priv,
922 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
923 sizeof(struct iwl_tfd),
924 &out_cmd->hdr, firstlen,
925 skb->data + hdr_len, secondlen);
926
fd4abac5
TW
927 /* Tell device the write index *just past* this latest filled TFD */
928 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
929 ret = iwl_txq_update_write_ptr(priv, txq);
930 spin_unlock_irqrestore(&priv->lock, flags);
931
932 if (ret)
933 return ret;
934
143b09ef 935 if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
fd4abac5
TW
936 if (wait_write_ptr) {
937 spin_lock_irqsave(&priv->lock, flags);
938 txq->need_update = 1;
939 iwl_txq_update_write_ptr(priv, txq);
940 spin_unlock_irqrestore(&priv->lock, flags);
143b09ef 941 } else {
e4e72fb4 942 iwl_stop_queue(priv, txq->swq_id);
fd4abac5 943 }
fd4abac5
TW
944 }
945
946 return 0;
947
948drop_unlock:
949 spin_unlock_irqrestore(&priv->lock, flags);
fd4abac5
TW
950 return -1;
951}
952EXPORT_SYMBOL(iwl_tx_skb);
953
954/*************** HOST COMMAND QUEUE FUNCTIONS *****/
955
956/**
957 * iwl_enqueue_hcmd - enqueue a uCode command
958 * @priv: device private data point
959 * @cmd: a point to the ucode command structure
960 *
961 * The function returns < 0 values to indicate the operation is
962 * failed. On success, it turns the index (> 0) of command in the
963 * command queue.
964 */
965int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
966{
967 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
968 struct iwl_queue *q = &txq->q;
c2acea8e
JB
969 struct iwl_device_cmd *out_cmd;
970 struct iwl_cmd_meta *out_meta;
fd4abac5 971 dma_addr_t phys_addr;
fd4abac5 972 unsigned long flags;
f3674227
TW
973 int len, ret;
974 u32 idx;
975 u16 fix_size;
fd4abac5
TW
976
977 cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len);
978 fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
979
980 /* If any of the command structures end up being larger than
981 * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
982 * we will need to increase the size of the TFD entries */
983 BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
c2acea8e 984 !(cmd->flags & CMD_SIZE_HUGE));
fd4abac5 985
7812b167 986 if (iwl_is_rfkill(priv) || iwl_is_ctkill(priv)) {
f2f21b49
RC
987 IWL_WARN(priv, "Not sending command - %s KILL\n",
988 iwl_is_rfkill(priv) ? "RF" : "CT");
fd4abac5
TW
989 return -EIO;
990 }
991
c2acea8e 992 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
15b1687c 993 IWL_ERR(priv, "No space for Tx\n");
7812b167
WYG
994 if (iwl_within_ct_kill_margin(priv))
995 iwl_tt_enter_ct_kill(priv);
996 else {
997 IWL_ERR(priv, "Restarting adapter due to queue full\n");
998 queue_work(priv->workqueue, &priv->restart);
999 }
fd4abac5
TW
1000 return -ENOSPC;
1001 }
1002
1003 spin_lock_irqsave(&priv->hcmd_lock, flags);
1004
c2acea8e 1005 idx = get_cmd_index(q, q->write_ptr, cmd->flags & CMD_SIZE_HUGE);
da99c4b6 1006 out_cmd = txq->cmd[idx];
c2acea8e
JB
1007 out_meta = &txq->meta[idx];
1008
8ce73f3a 1009 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
c2acea8e
JB
1010 out_meta->flags = cmd->flags;
1011 if (cmd->flags & CMD_WANT_SKB)
1012 out_meta->source = cmd;
1013 if (cmd->flags & CMD_ASYNC)
1014 out_meta->callback = cmd->callback;
fd4abac5
TW
1015
1016 out_cmd->hdr.cmd = cmd->id;
fd4abac5
TW
1017 memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
1018
1019 /* At this point, the out_cmd now has all of the incoming cmd
1020 * information */
1021
1022 out_cmd->hdr.flags = 0;
1023 out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
1024 INDEX_TO_SEQ(q->write_ptr));
c2acea8e 1025 if (cmd->flags & CMD_SIZE_HUGE)
9734cb23 1026 out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
c2acea8e 1027 len = sizeof(struct iwl_device_cmd);
df833b1d 1028 len += (idx == TFD_CMD_SLOTS) ? IWL_MAX_SCAN_SIZE : 0;
499b1883 1029
fd4abac5 1030
ded2ae7c
EK
1031#ifdef CONFIG_IWLWIFI_DEBUG
1032 switch (out_cmd->hdr.cmd) {
1033 case REPLY_TX_LINK_QUALITY_CMD:
1034 case SENSITIVITY_CMD:
e1623446 1035 IWL_DEBUG_HC_DUMP(priv, "Sending command %s (#%x), seq: 0x%04X, "
ded2ae7c
EK
1036 "%d bytes at %d[%d]:%d\n",
1037 get_cmd_string(out_cmd->hdr.cmd),
1038 out_cmd->hdr.cmd,
1039 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
1040 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
1041 break;
1042 default:
e1623446 1043 IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
ded2ae7c
EK
1044 "%d bytes at %d[%d]:%d\n",
1045 get_cmd_string(out_cmd->hdr.cmd),
1046 out_cmd->hdr.cmd,
1047 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
1048 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
1049 }
1050#endif
fd4abac5
TW
1051 txq->need_update = 1;
1052
518099a8
SO
1053 if (priv->cfg->ops->lib->txq_update_byte_cnt_tbl)
1054 /* Set up entry in queue's byte count circular buffer */
1055 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0);
fd4abac5 1056
df833b1d
RC
1057 phys_addr = pci_map_single(priv->pci_dev, &out_cmd->hdr,
1058 fix_size, PCI_DMA_BIDIRECTIONAL);
c2acea8e
JB
1059 pci_unmap_addr_set(out_meta, mapping, phys_addr);
1060 pci_unmap_len_set(out_meta, len, fix_size);
df833b1d 1061
be1a71a1
JB
1062 trace_iwlwifi_dev_hcmd(priv, &out_cmd->hdr, fix_size, cmd->flags);
1063
df833b1d
RC
1064 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
1065 phys_addr, fix_size, 1,
1066 U32_PAD(cmd->len));
1067
fd4abac5
TW
1068 /* Increment and update queue's write index */
1069 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1070 ret = iwl_txq_update_write_ptr(priv, txq);
1071
1072 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
1073 return ret ? ret : idx;
1074}
1075
17b88929
TW
1076int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
1077{
1078 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1079 struct iwl_queue *q = &txq->q;
1080 struct iwl_tx_info *tx_info;
1081 int nfreed = 0;
1082
1083 if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
15b1687c 1084 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
17b88929
TW
1085 "is out of range [0-%d] %d %d.\n", txq_id,
1086 index, q->n_bd, q->write_ptr, q->read_ptr);
1087 return 0;
1088 }
1089
499b1883
TW
1090 for (index = iwl_queue_inc_wrap(index, q->n_bd);
1091 q->read_ptr != index;
1092 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
17b88929
TW
1093
1094 tx_info = &txq->txb[txq->q.read_ptr];
1095 ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
1096 tx_info->skb[0] = NULL;
17b88929 1097
972cf447
TW
1098 if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
1099 priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);
1100
7aaa1d79 1101 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
17b88929
TW
1102 nfreed++;
1103 }
1104 return nfreed;
1105}
1106EXPORT_SYMBOL(iwl_tx_queue_reclaim);
1107
1108
1109/**
1110 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
1111 *
1112 * When FW advances 'R' index, all entries between old and new 'R' index
1113 * need to be reclaimed. As result, some free space forms. If there is
1114 * enough free space (> low mark), wake the stack that feeds us.
1115 */
499b1883
TW
1116static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
1117 int idx, int cmd_idx)
17b88929
TW
1118{
1119 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1120 struct iwl_queue *q = &txq->q;
1121 int nfreed = 0;
1122
499b1883 1123 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
15b1687c 1124 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
17b88929 1125 "is out of range [0-%d] %d %d.\n", txq_id,
499b1883 1126 idx, q->n_bd, q->write_ptr, q->read_ptr);
17b88929
TW
1127 return;
1128 }
1129
499b1883
TW
1130 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
1131 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
17b88929 1132
499b1883 1133 if (nfreed++ > 0) {
15b1687c 1134 IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
17b88929
TW
1135 q->write_ptr, q->read_ptr);
1136 queue_work(priv->workqueue, &priv->restart);
1137 }
da99c4b6 1138
17b88929
TW
1139 }
1140}
1141
1142/**
1143 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
1144 * @rxb: Rx buffer to reclaim
1145 *
1146 * If an Rx buffer has an async callback associated with it the callback
1147 * will be executed. The attached skb (if present) will only be freed
1148 * if the callback returns 1
1149 */
1150void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
1151{
2f301227 1152 struct iwl_rx_packet *pkt = rxb_addr(rxb);
17b88929
TW
1153 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1154 int txq_id = SEQ_TO_QUEUE(sequence);
1155 int index = SEQ_TO_INDEX(sequence);
17b88929 1156 int cmd_index;
9734cb23 1157 bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
c2acea8e
JB
1158 struct iwl_device_cmd *cmd;
1159 struct iwl_cmd_meta *meta;
17b88929
TW
1160
1161 /* If a Tx command is being handled and it isn't in the actual
1162 * command queue then there a command routing bug has been introduced
1163 * in the queue management code. */
55d6a3cd 1164 if (WARN(txq_id != IWL_CMD_QUEUE_NUM,
01ef9323
WT
1165 "wrong command queue %d, sequence 0x%X readp=%d writep=%d\n",
1166 txq_id, sequence,
1167 priv->txq[IWL_CMD_QUEUE_NUM].q.read_ptr,
1168 priv->txq[IWL_CMD_QUEUE_NUM].q.write_ptr)) {
ec741164 1169 iwl_print_hex_error(priv, pkt, 32);
55d6a3cd 1170 return;
01ef9323 1171 }
17b88929
TW
1172
1173 cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
da99c4b6 1174 cmd = priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
c2acea8e 1175 meta = &priv->txq[IWL_CMD_QUEUE_NUM].meta[cmd_index];
17b88929 1176
c33de625
RC
1177 pci_unmap_single(priv->pci_dev,
1178 pci_unmap_addr(meta, mapping),
1179 pci_unmap_len(meta, len),
1180 PCI_DMA_BIDIRECTIONAL);
1181
17b88929 1182 /* Input error checking is done when commands are added to queue. */
c2acea8e 1183 if (meta->flags & CMD_WANT_SKB) {
2f301227
ZY
1184 meta->source->reply_page = (unsigned long)rxb_addr(rxb);
1185 rxb->page = NULL;
5696aea6 1186 } else if (meta->callback)
2f301227 1187 meta->callback(priv, cmd, pkt);
17b88929 1188
499b1883 1189 iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
17b88929 1190
c2acea8e 1191 if (!(meta->flags & CMD_ASYNC)) {
17b88929
TW
1192 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
1193 wake_up_interruptible(&priv->wait_command_queue);
1194 }
1195}
1196EXPORT_SYMBOL(iwl_tx_cmd_complete);
1197
30e553e3
TW
1198/*
1199 * Find first available (lowest unused) Tx Queue, mark it "active".
1200 * Called only when finding queue for aggregation.
1201 * Should never return anything < 7, because they should already
1202 * be in use as EDCA AC (0-3), Command (4), HCCA (5, 6).
1203 */
1204static int iwl_txq_ctx_activate_free(struct iwl_priv *priv)
1205{
1206 int txq_id;
1207
1208 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
1209 if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
1210 return txq_id;
1211 return -1;
1212}
1213
1214int iwl_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn)
1215{
1216 int sta_id;
1217 int tx_fifo;
1218 int txq_id;
1219 int ret;
1220 unsigned long flags;
1221 struct iwl_tid_data *tid_data;
30e553e3
TW
1222
1223 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1224 tx_fifo = default_tid_to_tx_fifo[tid];
1225 else
1226 return -EINVAL;
1227
39aadf8c 1228 IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
e174961c 1229 __func__, ra, tid);
30e553e3
TW
1230
1231 sta_id = iwl_find_station(priv, ra);
3eb92969
WYG
1232 if (sta_id == IWL_INVALID_STATION) {
1233 IWL_ERR(priv, "Start AGG on invalid station\n");
30e553e3 1234 return -ENXIO;
3eb92969 1235 }
082e708a
RK
1236 if (unlikely(tid >= MAX_TID_COUNT))
1237 return -EINVAL;
30e553e3
TW
1238
1239 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
15b1687c 1240 IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
30e553e3
TW
1241 return -ENXIO;
1242 }
1243
1244 txq_id = iwl_txq_ctx_activate_free(priv);
3eb92969
WYG
1245 if (txq_id == -1) {
1246 IWL_ERR(priv, "No free aggregation queue available\n");
30e553e3 1247 return -ENXIO;
3eb92969 1248 }
30e553e3
TW
1249
1250 spin_lock_irqsave(&priv->sta_lock, flags);
1251 tid_data = &priv->stations[sta_id].tid[tid];
1252 *ssn = SEQ_TO_SN(tid_data->seq_number);
1253 tid_data->agg.txq_id = txq_id;
45af8195 1254 priv->txq[txq_id].swq_id = iwl_virtual_agg_queue_num(tx_fifo, txq_id);
30e553e3
TW
1255 spin_unlock_irqrestore(&priv->sta_lock, flags);
1256
1257 ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
1258 sta_id, tid, *ssn);
1259 if (ret)
1260 return ret;
1261
1262 if (tid_data->tfds_in_queue == 0) {
3eb92969 1263 IWL_DEBUG_HT(priv, "HW queue is empty\n");
30e553e3
TW
1264 tid_data->agg.state = IWL_AGG_ON;
1265 ieee80211_start_tx_ba_cb_irqsafe(priv->hw, ra, tid);
1266 } else {
e1623446 1267 IWL_DEBUG_HT(priv, "HW queue is NOT empty: %d packets in HW queue\n",
30e553e3
TW
1268 tid_data->tfds_in_queue);
1269 tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
1270 }
1271 return ret;
1272}
1273EXPORT_SYMBOL(iwl_tx_agg_start);
1274
1275int iwl_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid)
1276{
1277 int tx_fifo_id, txq_id, sta_id, ssn = -1;
1278 struct iwl_tid_data *tid_data;
1279 int ret, write_ptr, read_ptr;
1280 unsigned long flags;
30e553e3
TW
1281
1282 if (!ra) {
15b1687c 1283 IWL_ERR(priv, "ra = NULL\n");
30e553e3
TW
1284 return -EINVAL;
1285 }
1286
e6a6cf4c
RC
1287 if (unlikely(tid >= MAX_TID_COUNT))
1288 return -EINVAL;
1289
30e553e3
TW
1290 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1291 tx_fifo_id = default_tid_to_tx_fifo[tid];
1292 else
1293 return -EINVAL;
1294
1295 sta_id = iwl_find_station(priv, ra);
1296
a2f1cbeb
WYG
1297 if (sta_id == IWL_INVALID_STATION) {
1298 IWL_ERR(priv, "Invalid station for AGG tid %d\n", tid);
30e553e3 1299 return -ENXIO;
a2f1cbeb 1300 }
30e553e3
TW
1301
1302 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
39aadf8c 1303 IWL_WARN(priv, "Stopping AGG while state not IWL_AGG_ON\n");
30e553e3
TW
1304
1305 tid_data = &priv->stations[sta_id].tid[tid];
1306 ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
1307 txq_id = tid_data->agg.txq_id;
1308 write_ptr = priv->txq[txq_id].q.write_ptr;
1309 read_ptr = priv->txq[txq_id].q.read_ptr;
1310
1311 /* The queue is not empty */
1312 if (write_ptr != read_ptr) {
e1623446 1313 IWL_DEBUG_HT(priv, "Stopping a non empty AGG HW QUEUE\n");
30e553e3
TW
1314 priv->stations[sta_id].tid[tid].agg.state =
1315 IWL_EMPTYING_HW_QUEUE_DELBA;
1316 return 0;
1317 }
1318
e1623446 1319 IWL_DEBUG_HT(priv, "HW queue is empty\n");
30e553e3
TW
1320 priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
1321
1322 spin_lock_irqsave(&priv->lock, flags);
1323 ret = priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
1324 tx_fifo_id);
1325 spin_unlock_irqrestore(&priv->lock, flags);
1326
1327 if (ret)
1328 return ret;
1329
1330 ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, ra, tid);
1331
1332 return 0;
1333}
1334EXPORT_SYMBOL(iwl_tx_agg_stop);
1335
1336int iwl_txq_check_empty(struct iwl_priv *priv, int sta_id, u8 tid, int txq_id)
1337{
1338 struct iwl_queue *q = &priv->txq[txq_id].q;
1339 u8 *addr = priv->stations[sta_id].sta.sta.addr;
1340 struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
1341
1342 switch (priv->stations[sta_id].tid[tid].agg.state) {
1343 case IWL_EMPTYING_HW_QUEUE_DELBA:
1344 /* We are reclaiming the last packet of the */
1345 /* aggregated HW queue */
3fd07a1e
TW
1346 if ((txq_id == tid_data->agg.txq_id) &&
1347 (q->read_ptr == q->write_ptr)) {
30e553e3
TW
1348 u16 ssn = SEQ_TO_SN(tid_data->seq_number);
1349 int tx_fifo = default_tid_to_tx_fifo[tid];
e1623446 1350 IWL_DEBUG_HT(priv, "HW queue empty: continue DELBA flow\n");
30e553e3
TW
1351 priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
1352 ssn, tx_fifo);
1353 tid_data->agg.state = IWL_AGG_OFF;
1354 ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, addr, tid);
1355 }
1356 break;
1357 case IWL_EMPTYING_HW_QUEUE_ADDBA:
1358 /* We are reclaiming the last packet of the queue */
1359 if (tid_data->tfds_in_queue == 0) {
e1623446 1360 IWL_DEBUG_HT(priv, "HW queue empty: continue ADDBA flow\n");
30e553e3
TW
1361 tid_data->agg.state = IWL_AGG_ON;
1362 ieee80211_start_tx_ba_cb_irqsafe(priv->hw, addr, tid);
1363 }
1364 break;
1365 }
1366 return 0;
1367}
1368EXPORT_SYMBOL(iwl_txq_check_empty);
30e553e3 1369
653fa4a0
EG
1370/**
1371 * iwl_tx_status_reply_compressed_ba - Update tx status from block-ack
1372 *
1373 * Go through block-ack's bitmap of ACK'd frames, update driver's record of
1374 * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
1375 */
1376static int iwl_tx_status_reply_compressed_ba(struct iwl_priv *priv,
1377 struct iwl_ht_agg *agg,
1378 struct iwl_compressed_ba_resp *ba_resp)
1379
1380{
1381 int i, sh, ack;
1382 u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
1383 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1384 u64 bitmap;
1385 int successes = 0;
1386 struct ieee80211_tx_info *info;
1387
1388 if (unlikely(!agg->wait_for_ba)) {
15b1687c 1389 IWL_ERR(priv, "Received BA when not expected\n");
653fa4a0
EG
1390 return -EINVAL;
1391 }
1392
1393 /* Mark that the expected block-ack response arrived */
1394 agg->wait_for_ba = 0;
e1623446 1395 IWL_DEBUG_TX_REPLY(priv, "BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
653fa4a0
EG
1396
1397 /* Calculate shift to align block-ack bits with our Tx window bits */
3fd07a1e 1398 sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
653fa4a0
EG
1399 if (sh < 0) /* tbw something is wrong with indices */
1400 sh += 0x100;
1401
1402 /* don't use 64-bit values for now */
1403 bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
1404
1405 if (agg->frame_count > (64 - sh)) {
e1623446 1406 IWL_DEBUG_TX_REPLY(priv, "more frames than bitmap size");
653fa4a0
EG
1407 return -1;
1408 }
1409
1410 /* check for success or failure according to the
1411 * transmitted bitmap and block-ack bitmap */
1412 bitmap &= agg->bitmap;
1413
1414 /* For each frame attempted in aggregation,
1415 * update driver's record of tx frame's status. */
1416 for (i = 0; i < agg->frame_count ; i++) {
4aa41f12 1417 ack = bitmap & (1ULL << i);
653fa4a0 1418 successes += !!ack;
e1623446 1419 IWL_DEBUG_TX_REPLY(priv, "%s ON i=%d idx=%d raw=%d\n",
c3056065 1420 ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
653fa4a0
EG
1421 agg->start_idx + i);
1422 }
1423
1424 info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]);
1425 memset(&info->status, 0, sizeof(info->status));
91a55ae6 1426 info->flags |= IEEE80211_TX_STAT_ACK;
653fa4a0
EG
1427 info->flags |= IEEE80211_TX_STAT_AMPDU;
1428 info->status.ampdu_ack_map = successes;
1429 info->status.ampdu_ack_len = agg->frame_count;
1430 iwl_hwrate_to_tx_control(priv, agg->rate_n_flags, info);
1431
e1623446 1432 IWL_DEBUG_TX_REPLY(priv, "Bitmap %llx\n", (unsigned long long)bitmap);
653fa4a0
EG
1433
1434 return 0;
1435}
1436
1437/**
1438 * iwl_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
1439 *
1440 * Handles block-acknowledge notification from device, which reports success
1441 * of frames sent via aggregation.
1442 */
1443void iwl_rx_reply_compressed_ba(struct iwl_priv *priv,
1444 struct iwl_rx_mem_buffer *rxb)
1445{
2f301227 1446 struct iwl_rx_packet *pkt = rxb_addr(rxb);
653fa4a0 1447 struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
653fa4a0
EG
1448 struct iwl_tx_queue *txq = NULL;
1449 struct iwl_ht_agg *agg;
3fd07a1e
TW
1450 int index;
1451 int sta_id;
1452 int tid;
653fa4a0
EG
1453
1454 /* "flow" corresponds to Tx queue */
1455 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1456
1457 /* "ssn" is start of block-ack Tx window, corresponds to index
1458 * (in Tx queue's circular buffer) of first TFD/frame in window */
1459 u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
1460
1461 if (scd_flow >= priv->hw_params.max_txq_num) {
15b1687c
WT
1462 IWL_ERR(priv,
1463 "BUG_ON scd_flow is bigger than number of queues\n");
653fa4a0
EG
1464 return;
1465 }
1466
1467 txq = &priv->txq[scd_flow];
3fd07a1e
TW
1468 sta_id = ba_resp->sta_id;
1469 tid = ba_resp->tid;
1470 agg = &priv->stations[sta_id].tid[tid].agg;
653fa4a0
EG
1471
1472 /* Find index just before block-ack window */
1473 index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
1474
1475 /* TODO: Need to get this copy more safely - now good for debug */
1476
e1623446 1477 IWL_DEBUG_TX_REPLY(priv, "REPLY_COMPRESSED_BA [%d] Received from %pM, "
653fa4a0
EG
1478 "sta_id = %d\n",
1479 agg->wait_for_ba,
e174961c 1480 (u8 *) &ba_resp->sta_addr_lo32,
653fa4a0 1481 ba_resp->sta_id);
e1623446 1482 IWL_DEBUG_TX_REPLY(priv, "TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
653fa4a0
EG
1483 "%d, scd_ssn = %d\n",
1484 ba_resp->tid,
1485 ba_resp->seq_ctl,
1486 (unsigned long long)le64_to_cpu(ba_resp->bitmap),
1487 ba_resp->scd_flow,
1488 ba_resp->scd_ssn);
e1623446 1489 IWL_DEBUG_TX_REPLY(priv, "DAT start_idx = %d, bitmap = 0x%llx \n",
653fa4a0
EG
1490 agg->start_idx,
1491 (unsigned long long)agg->bitmap);
1492
1493 /* Update driver's record of ACK vs. not for each frame in window */
1494 iwl_tx_status_reply_compressed_ba(priv, agg, ba_resp);
1495
1496 /* Release all TFDs before the SSN, i.e. all TFDs in front of
1497 * block-ack window (we assume that they've been successfully
1498 * transmitted ... if not, it's too late anyway). */
1499 if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
1500 /* calculate mac80211 ampdu sw queue to wake */
653fa4a0 1501 int freed = iwl_tx_queue_reclaim(priv, scd_flow, index);
3fd07a1e
TW
1502 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1503
1504 if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1505 priv->mac80211_registered &&
1506 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
e4e72fb4 1507 iwl_wake_queue(priv, txq->swq_id);
3fd07a1e
TW
1508
1509 iwl_txq_check_empty(priv, sta_id, tid, scd_flow);
653fa4a0
EG
1510 }
1511}
1512EXPORT_SYMBOL(iwl_rx_reply_compressed_ba);
1513
994d31f7 1514#ifdef CONFIG_IWLWIFI_DEBUG
a332f8d6
TW
1515#define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
1516
1517const char *iwl_get_tx_fail_reason(u32 status)
1518{
1519 switch (status & TX_STATUS_MSK) {
1520 case TX_STATUS_SUCCESS:
1521 return "SUCCESS";
1522 TX_STATUS_ENTRY(SHORT_LIMIT);
1523 TX_STATUS_ENTRY(LONG_LIMIT);
1524 TX_STATUS_ENTRY(FIFO_UNDERRUN);
1525 TX_STATUS_ENTRY(MGMNT_ABORT);
1526 TX_STATUS_ENTRY(NEXT_FRAG);
1527 TX_STATUS_ENTRY(LIFE_EXPIRE);
1528 TX_STATUS_ENTRY(DEST_PS);
1529 TX_STATUS_ENTRY(ABORTED);
1530 TX_STATUS_ENTRY(BT_RETRY);
1531 TX_STATUS_ENTRY(STA_INVALID);
1532 TX_STATUS_ENTRY(FRAG_DROPPED);
1533 TX_STATUS_ENTRY(TID_DISABLE);
1534 TX_STATUS_ENTRY(FRAME_FLUSHED);
1535 TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
1536 TX_STATUS_ENTRY(TX_LOCKED);
1537 TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
1538 }
1539
1540 return "UNKNOWN";
1541}
1542EXPORT_SYMBOL(iwl_get_tx_fail_reason);
1543#endif /* CONFIG_IWLWIFI_DEBUG */