ixgbe: fix for 82599 errata marking UDP checksum errors
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / wireless / iwlwifi / iwl-tx.c
CommitLineData
1053d35f
RR
1/******************************************************************************
2 *
01f8162a 3 * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
1053d35f
RR
4 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
759ef89f 25 * Intel Linux Wireless <ilw@linux.intel.com>
1053d35f
RR
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
fd4abac5 30#include <linux/etherdevice.h>
1053d35f
RR
31#include <net/mac80211.h>
32#include "iwl-eeprom.h"
33#include "iwl-dev.h"
34#include "iwl-core.h"
35#include "iwl-sta.h"
36#include "iwl-io.h"
37#include "iwl-helpers.h"
38
30e553e3
TW
39static const u16 default_tid_to_tx_fifo[] = {
40 IWL_TX_FIFO_AC1,
41 IWL_TX_FIFO_AC0,
42 IWL_TX_FIFO_AC0,
43 IWL_TX_FIFO_AC1,
44 IWL_TX_FIFO_AC2,
45 IWL_TX_FIFO_AC2,
46 IWL_TX_FIFO_AC3,
47 IWL_TX_FIFO_AC3,
48 IWL_TX_FIFO_NONE,
49 IWL_TX_FIFO_NONE,
50 IWL_TX_FIFO_NONE,
51 IWL_TX_FIFO_NONE,
52 IWL_TX_FIFO_NONE,
53 IWL_TX_FIFO_NONE,
54 IWL_TX_FIFO_NONE,
55 IWL_TX_FIFO_NONE,
56 IWL_TX_FIFO_AC3
57};
58
4ddbb7d0
TW
59static inline int iwl_alloc_dma_ptr(struct iwl_priv *priv,
60 struct iwl_dma_ptr *ptr, size_t size)
61{
62 ptr->addr = pci_alloc_consistent(priv->pci_dev, size, &ptr->dma);
63 if (!ptr->addr)
64 return -ENOMEM;
65 ptr->size = size;
66 return 0;
67}
68
69static inline void iwl_free_dma_ptr(struct iwl_priv *priv,
70 struct iwl_dma_ptr *ptr)
71{
72 if (unlikely(!ptr->addr))
73 return;
74
75 pci_free_consistent(priv->pci_dev, ptr->size, ptr->addr, ptr->dma);
76 memset(ptr, 0, sizeof(*ptr));
77}
78
fd4abac5
TW
79/**
80 * iwl_txq_update_write_ptr - Send new write index to hardware
81 */
82int iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
83{
84 u32 reg = 0;
85 int ret = 0;
86 int txq_id = txq->q.id;
87
88 if (txq->need_update == 0)
89 return ret;
90
91 /* if we're trying to save power */
92 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
93 /* wake up nic if it's powered down ...
94 * uCode will wake up, and interrupt us again, so next
95 * time we'll skip this part. */
96 reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
97
98 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
e1623446 99 IWL_DEBUG_INFO(priv, "Requesting wakeup, GP1 = 0x%x\n", reg);
fd4abac5
TW
100 iwl_set_bit(priv, CSR_GP_CNTRL,
101 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
102 return ret;
103 }
104
fd4abac5
TW
105 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
106 txq->q.write_ptr | (txq_id << 8));
fd4abac5
TW
107
108 /* else not in power-save mode, uCode will never sleep when we're
109 * trying to tx (during RFKILL, we're not trying to tx). */
110 } else
111 iwl_write32(priv, HBUS_TARG_WRPTR,
112 txq->q.write_ptr | (txq_id << 8));
113
114 txq->need_update = 0;
115
116 return ret;
117}
118EXPORT_SYMBOL(iwl_txq_update_write_ptr);
119
120
1053d35f
RR
121/**
122 * iwl_tx_queue_free - Deallocate DMA queue.
123 * @txq: Transmit queue to deallocate.
124 *
125 * Empty queue by removing and destroying all BD's.
126 * Free all buffers.
127 * 0-fill, but do not free "txq" descriptor structure.
128 */
a8e74e27 129void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
1053d35f 130{
da99c4b6 131 struct iwl_tx_queue *txq = &priv->txq[txq_id];
443cfd45 132 struct iwl_queue *q = &txq->q;
1053d35f 133 struct pci_dev *dev = priv->pci_dev;
961ba60a 134 int i, len;
1053d35f
RR
135
136 if (q->n_bd == 0)
137 return;
138
139 /* first, empty all BD's */
140 for (; q->write_ptr != q->read_ptr;
141 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
7aaa1d79 142 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
1053d35f
RR
143
144 len = sizeof(struct iwl_cmd) * q->n_window;
1053d35f
RR
145
146 /* De-alloc array of command/tx buffers */
961ba60a 147 for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
da99c4b6 148 kfree(txq->cmd[i]);
1053d35f
RR
149
150 /* De-alloc circular buffer of TFDs */
151 if (txq->q.n_bd)
a8e74e27 152 pci_free_consistent(dev, priv->hw_params.tfd_size *
499b1883 153 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
1053d35f
RR
154
155 /* De-alloc array of per-TFD driver data */
156 kfree(txq->txb);
157 txq->txb = NULL;
158
159 /* 0-fill queue descriptor structure */
160 memset(txq, 0, sizeof(*txq));
161}
a8e74e27 162EXPORT_SYMBOL(iwl_tx_queue_free);
961ba60a
TW
163
164/**
165 * iwl_cmd_queue_free - Deallocate DMA queue.
166 * @txq: Transmit queue to deallocate.
167 *
168 * Empty queue by removing and destroying all BD's.
169 * Free all buffers.
170 * 0-fill, but do not free "txq" descriptor structure.
171 */
3e5d238f 172void iwl_cmd_queue_free(struct iwl_priv *priv)
961ba60a
TW
173{
174 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
175 struct iwl_queue *q = &txq->q;
176 struct pci_dev *dev = priv->pci_dev;
177 int i, len;
178
179 if (q->n_bd == 0)
180 return;
181
182 len = sizeof(struct iwl_cmd) * q->n_window;
183 len += IWL_MAX_SCAN_SIZE;
184
185 /* De-alloc array of command/tx buffers */
186 for (i = 0; i <= TFD_CMD_SLOTS; i++)
187 kfree(txq->cmd[i]);
188
189 /* De-alloc circular buffer of TFDs */
190 if (txq->q.n_bd)
3e5d238f 191 pci_free_consistent(dev, priv->hw_params.tfd_size *
499b1883 192 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
961ba60a
TW
193
194 /* 0-fill queue descriptor structure */
195 memset(txq, 0, sizeof(*txq));
196}
3e5d238f
AK
197EXPORT_SYMBOL(iwl_cmd_queue_free);
198
fd4abac5
TW
199/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
200 * DMA services
201 *
202 * Theory of operation
203 *
204 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
205 * of buffer descriptors, each of which points to one or more data buffers for
206 * the device to read from or fill. Driver and device exchange status of each
207 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
208 * entries in each circular buffer, to protect against confusing empty and full
209 * queue states.
210 *
211 * The device reads or writes the data in the queues via the device's several
212 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
213 *
214 * For Tx queue, there are low mark and high mark limits. If, after queuing
215 * the packet for Tx, free space become < low mark, Tx queue stopped. When
216 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
217 * Tx queue resumed.
218 *
219 * See more detailed info in iwl-4965-hw.h.
220 ***************************************************/
221
222int iwl_queue_space(const struct iwl_queue *q)
223{
224 int s = q->read_ptr - q->write_ptr;
225
226 if (q->read_ptr > q->write_ptr)
227 s -= q->n_bd;
228
229 if (s <= 0)
230 s += q->n_window;
231 /* keep some reserve to not confuse empty and full situations */
232 s -= 2;
233 if (s < 0)
234 s = 0;
235 return s;
236}
237EXPORT_SYMBOL(iwl_queue_space);
238
239
1053d35f
RR
240/**
241 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
242 */
443cfd45 243static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
1053d35f
RR
244 int count, int slots_num, u32 id)
245{
246 q->n_bd = count;
247 q->n_window = slots_num;
248 q->id = id;
249
250 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
251 * and iwl_queue_dec_wrap are broken. */
252 BUG_ON(!is_power_of_2(count));
253
254 /* slots_num must be power-of-two size, otherwise
255 * get_cmd_index is broken. */
256 BUG_ON(!is_power_of_2(slots_num));
257
258 q->low_mark = q->n_window / 4;
259 if (q->low_mark < 4)
260 q->low_mark = 4;
261
262 q->high_mark = q->n_window / 8;
263 if (q->high_mark < 2)
264 q->high_mark = 2;
265
266 q->write_ptr = q->read_ptr = 0;
267
268 return 0;
269}
270
271/**
272 * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
273 */
274static int iwl_tx_queue_alloc(struct iwl_priv *priv,
16466903 275 struct iwl_tx_queue *txq, u32 id)
1053d35f
RR
276{
277 struct pci_dev *dev = priv->pci_dev;
3978e5bc 278 size_t tfd_sz = priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
1053d35f
RR
279
280 /* Driver private data, only for Tx (not command) queues,
281 * not shared with device. */
282 if (id != IWL_CMD_QUEUE_NUM) {
283 txq->txb = kmalloc(sizeof(txq->txb[0]) *
284 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
285 if (!txq->txb) {
15b1687c 286 IWL_ERR(priv, "kmalloc for auxiliary BD "
1053d35f
RR
287 "structures failed\n");
288 goto error;
289 }
3978e5bc 290 } else {
1053d35f 291 txq->txb = NULL;
3978e5bc 292 }
1053d35f
RR
293
294 /* Circular buffer of transmit frame descriptors (TFDs),
295 * shared with device */
3978e5bc 296 txq->tfds = pci_alloc_consistent(dev, tfd_sz, &txq->q.dma_addr);
1053d35f 297
499b1883 298 if (!txq->tfds) {
3978e5bc 299 IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", tfd_sz);
1053d35f
RR
300 goto error;
301 }
302 txq->q.id = id;
303
304 return 0;
305
306 error:
307 kfree(txq->txb);
308 txq->txb = NULL;
309
310 return -ENOMEM;
311}
312
1053d35f
RR
313/**
314 * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
315 */
a8e74e27
SO
316int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
317 int slots_num, u32 txq_id)
1053d35f 318{
da99c4b6 319 int i, len;
73b7d742 320 int ret;
1053d35f
RR
321
322 /*
323 * Alloc buffer array for commands (Tx or other types of commands).
324 * For the command queue (#4), allocate command space + one big
325 * command for scan, since scan command is very huge; the system will
326 * not have two scans at the same time, so only one is needed.
327 * For normal Tx queues (all other queues), no super-size command
328 * space is needed.
329 */
da99c4b6
GG
330 len = sizeof(struct iwl_cmd);
331 for (i = 0; i <= slots_num; i++) {
332 if (i == slots_num) {
333 if (txq_id == IWL_CMD_QUEUE_NUM)
334 len += IWL_MAX_SCAN_SIZE;
335 else
336 continue;
337 }
338
49898852 339 txq->cmd[i] = kmalloc(len, GFP_KERNEL);
da99c4b6 340 if (!txq->cmd[i])
73b7d742 341 goto err;
da99c4b6 342 }
1053d35f
RR
343
344 /* Alloc driver data array and TFD circular buffer */
73b7d742
TW
345 ret = iwl_tx_queue_alloc(priv, txq, txq_id);
346 if (ret)
347 goto err;
1053d35f 348
1053d35f
RR
349 txq->need_update = 0;
350
351 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
352 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
353 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
354
355 /* Initialize queue's high/low-water marks, and head/tail indexes */
356 iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
357
358 /* Tell device where to find queue */
a8e74e27 359 priv->cfg->ops->lib->txq_init(priv, txq);
1053d35f
RR
360
361 return 0;
73b7d742
TW
362err:
363 for (i = 0; i < slots_num; i++) {
364 kfree(txq->cmd[i]);
365 txq->cmd[i] = NULL;
366 }
367
368 if (txq_id == IWL_CMD_QUEUE_NUM) {
369 kfree(txq->cmd[slots_num]);
370 txq->cmd[slots_num] = NULL;
371 }
372 return -ENOMEM;
1053d35f 373}
a8e74e27
SO
374EXPORT_SYMBOL(iwl_tx_queue_init);
375
da1bc453
TW
376/**
377 * iwl_hw_txq_ctx_free - Free TXQ Context
378 *
379 * Destroy all TX DMA queues and structures
380 */
381void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
382{
383 int txq_id;
384
385 /* Tx queues */
386 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
961ba60a
TW
387 if (txq_id == IWL_CMD_QUEUE_NUM)
388 iwl_cmd_queue_free(priv);
389 else
390 iwl_tx_queue_free(priv, txq_id);
da1bc453 391
4ddbb7d0
TW
392 iwl_free_dma_ptr(priv, &priv->kw);
393
394 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
da1bc453
TW
395}
396EXPORT_SYMBOL(iwl_hw_txq_ctx_free);
397
1053d35f
RR
398/**
399 * iwl_txq_ctx_reset - Reset TX queue context
a96a27f9 400 * Destroys all DMA structures and initialize them again
1053d35f
RR
401 *
402 * @param priv
403 * @return error code
404 */
405int iwl_txq_ctx_reset(struct iwl_priv *priv)
406{
407 int ret = 0;
408 int txq_id, slots_num;
da1bc453 409 unsigned long flags;
1053d35f 410
1053d35f
RR
411 /* Free all tx/cmd queues and keep-warm buffer */
412 iwl_hw_txq_ctx_free(priv);
413
4ddbb7d0
TW
414 ret = iwl_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
415 priv->hw_params.scd_bc_tbls_size);
416 if (ret) {
15b1687c 417 IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
4ddbb7d0
TW
418 goto error_bc_tbls;
419 }
1053d35f 420 /* Alloc keep-warm buffer */
4ddbb7d0 421 ret = iwl_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
1053d35f 422 if (ret) {
15b1687c 423 IWL_ERR(priv, "Keep Warm allocation failed\n");
1053d35f
RR
424 goto error_kw;
425 }
da1bc453 426 spin_lock_irqsave(&priv->lock, flags);
1053d35f
RR
427
428 /* Turn off all Tx DMA fifos */
da1bc453
TW
429 priv->cfg->ops->lib->txq_set_sched(priv, 0);
430
4ddbb7d0
TW
431 /* Tell NIC where to find the "keep warm" buffer */
432 iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
433
da1bc453
TW
434 spin_unlock_irqrestore(&priv->lock, flags);
435
da1bc453 436 /* Alloc and init all Tx queues, including the command queue (#4) */
1053d35f
RR
437 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
438 slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
439 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
440 ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
441 txq_id);
442 if (ret) {
15b1687c 443 IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
1053d35f
RR
444 goto error;
445 }
446 }
447
448 return ret;
449
450 error:
451 iwl_hw_txq_ctx_free(priv);
4ddbb7d0 452 iwl_free_dma_ptr(priv, &priv->kw);
1053d35f 453 error_kw:
4ddbb7d0
TW
454 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
455 error_bc_tbls:
1053d35f
RR
456 return ret;
457}
a33c2f47 458
da1bc453
TW
459/**
460 * iwl_txq_ctx_stop - Stop all Tx DMA channels, free Tx queue memory
461 */
462void iwl_txq_ctx_stop(struct iwl_priv *priv)
463{
f3f911d1 464 int ch;
da1bc453
TW
465 unsigned long flags;
466
da1bc453
TW
467 /* Turn off all Tx DMA fifos */
468 spin_lock_irqsave(&priv->lock, flags);
da1bc453
TW
469
470 priv->cfg->ops->lib->txq_set_sched(priv, 0);
471
472 /* Stop each Tx DMA channel, and wait for it to be idle */
f3f911d1
ZY
473 for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
474 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
da1bc453 475 iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
f3f911d1 476 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
f056658b 477 1000);
da1bc453 478 }
da1bc453
TW
479 spin_unlock_irqrestore(&priv->lock, flags);
480
481 /* Deallocate memory for all Tx queues */
482 iwl_hw_txq_ctx_free(priv);
483}
484EXPORT_SYMBOL(iwl_txq_ctx_stop);
fd4abac5
TW
485
486/*
487 * handle build REPLY_TX command notification.
488 */
489static void iwl_tx_cmd_build_basic(struct iwl_priv *priv,
490 struct iwl_tx_cmd *tx_cmd,
e039fa4a 491 struct ieee80211_tx_info *info,
fd4abac5 492 struct ieee80211_hdr *hdr,
0e7690f1 493 u8 std_id)
fd4abac5 494{
fd7c8a40 495 __le16 fc = hdr->frame_control;
fd4abac5
TW
496 __le32 tx_flags = tx_cmd->tx_flags;
497
498 tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
e039fa4a 499 if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
fd4abac5 500 tx_flags |= TX_CMD_FLG_ACK_MSK;
fd7c8a40 501 if (ieee80211_is_mgmt(fc))
fd4abac5 502 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
fd7c8a40 503 if (ieee80211_is_probe_resp(fc) &&
fd4abac5
TW
504 !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
505 tx_flags |= TX_CMD_FLG_TSF_MSK;
506 } else {
507 tx_flags &= (~TX_CMD_FLG_ACK_MSK);
508 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
509 }
510
fd7c8a40 511 if (ieee80211_is_back_req(fc))
fd4abac5
TW
512 tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
513
514
515 tx_cmd->sta_id = std_id;
8b7b1e05 516 if (ieee80211_has_morefrags(fc))
fd4abac5
TW
517 tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
518
fd7c8a40
HH
519 if (ieee80211_is_data_qos(fc)) {
520 u8 *qc = ieee80211_get_qos_ctl(hdr);
fd4abac5
TW
521 tx_cmd->tid_tspec = qc[0] & 0xf;
522 tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
523 } else {
524 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
525 }
526
a326a5d0 527 priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags);
fd4abac5
TW
528
529 if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
530 tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
531
532 tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
fd7c8a40
HH
533 if (ieee80211_is_mgmt(fc)) {
534 if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
fd4abac5
TW
535 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
536 else
537 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
538 } else {
539 tx_cmd->timeout.pm_frame_timeout = 0;
540 }
541
542 tx_cmd->driver_txop = 0;
543 tx_cmd->tx_flags = tx_flags;
544 tx_cmd->next_frame_len = 0;
545}
546
547#define RTS_HCCA_RETRY_LIMIT 3
548#define RTS_DFAULT_RETRY_LIMIT 60
549
550static void iwl_tx_cmd_build_rate(struct iwl_priv *priv,
551 struct iwl_tx_cmd *tx_cmd,
e039fa4a 552 struct ieee80211_tx_info *info,
fd7c8a40 553 __le16 fc, int sta_id,
fd4abac5
TW
554 int is_hcca)
555{
76eff18b
TW
556 u32 rate_flags = 0;
557 int rate_idx;
fd4abac5
TW
558 u8 rts_retry_limit = 0;
559 u8 data_retry_limit = 0;
560 u8 rate_plcp;
2e92e6f2 561
e039fa4a 562 rate_idx = min(ieee80211_get_tx_rate(priv->hw, info)->hw_value & 0xffff,
2e92e6f2 563 IWL_RATE_COUNT - 1);
fd4abac5
TW
564
565 rate_plcp = iwl_rates[rate_idx].plcp;
566
567 rts_retry_limit = (is_hcca) ?
568 RTS_HCCA_RETRY_LIMIT : RTS_DFAULT_RETRY_LIMIT;
569
570 if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
571 rate_flags |= RATE_MCS_CCK_MSK;
572
573
fd7c8a40 574 if (ieee80211_is_probe_resp(fc)) {
fd4abac5
TW
575 data_retry_limit = 3;
576 if (data_retry_limit < rts_retry_limit)
577 rts_retry_limit = data_retry_limit;
578 } else
579 data_retry_limit = IWL_DEFAULT_TX_RETRY;
580
581 if (priv->data_retry_limit != -1)
582 data_retry_limit = priv->data_retry_limit;
583
584
585 if (ieee80211_is_data(fc)) {
586 tx_cmd->initial_rate_index = 0;
587 tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
588 } else {
fd7c8a40
HH
589 switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
590 case cpu_to_le16(IEEE80211_STYPE_AUTH):
591 case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
592 case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
593 case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
fd4abac5
TW
594 if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) {
595 tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
596 tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK;
597 }
598 break;
599 default:
600 break;
601 }
602
76eff18b
TW
603 priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
604 rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
fd4abac5
TW
605 }
606
607 tx_cmd->rts_retry_limit = rts_retry_limit;
608 tx_cmd->data_retry_limit = data_retry_limit;
e7d326ac 609 tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
fd4abac5
TW
610}
611
612static void iwl_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
e039fa4a 613 struct ieee80211_tx_info *info,
fd4abac5
TW
614 struct iwl_tx_cmd *tx_cmd,
615 struct sk_buff *skb_frag,
616 int sta_id)
617{
e039fa4a 618 struct ieee80211_key_conf *keyconf = info->control.hw_key;
fd4abac5 619
ccc038ab 620 switch (keyconf->alg) {
fd4abac5
TW
621 case ALG_CCMP:
622 tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
ccc038ab 623 memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
e039fa4a 624 if (info->flags & IEEE80211_TX_CTL_AMPDU)
fd4abac5 625 tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
e1623446 626 IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
fd4abac5
TW
627 break;
628
629 case ALG_TKIP:
630 tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
ccc038ab 631 ieee80211_get_tkip_key(keyconf, skb_frag,
fd4abac5 632 IEEE80211_TKIP_P2_KEY, tx_cmd->key);
e1623446 633 IWL_DEBUG_TX(priv, "tx_cmd with tkip hwcrypto\n");
fd4abac5
TW
634 break;
635
636 case ALG_WEP:
fd4abac5 637 tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
ccc038ab
EG
638 (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
639
640 if (keyconf->keylen == WEP_KEY_LEN_128)
641 tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
642
643 memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
fd4abac5 644
e1623446 645 IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
ccc038ab 646 "with key %d\n", keyconf->keyidx);
fd4abac5
TW
647 break;
648
649 default:
978785a3 650 IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg);
fd4abac5
TW
651 break;
652 }
653}
654
655static void iwl_update_tx_stats(struct iwl_priv *priv, u16 fc, u16 len)
656{
657 /* 0 - mgmt, 1 - cnt, 2 - data */
658 int idx = (fc & IEEE80211_FCTL_FTYPE) >> 2;
659 priv->tx_stats[idx].cnt++;
660 priv->tx_stats[idx].bytes += len;
661}
662
663/*
664 * start REPLY_TX command process
665 */
e039fa4a 666int iwl_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
fd4abac5
TW
667{
668 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
e039fa4a 669 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
f3674227
TW
670 struct iwl_tx_queue *txq;
671 struct iwl_queue *q;
672 struct iwl_cmd *out_cmd;
673 struct iwl_tx_cmd *tx_cmd;
674 int swq_id, txq_id;
fd4abac5
TW
675 dma_addr_t phys_addr;
676 dma_addr_t txcmd_phys;
677 dma_addr_t scratch_phys;
b88b15df 678 u16 len, len_org;
fd4abac5 679 u16 seq_number = 0;
fd7c8a40 680 __le16 fc;
0e7690f1 681 u8 hdr_len;
f3674227 682 u8 sta_id;
fd4abac5
TW
683 u8 wait_write_ptr = 0;
684 u8 tid = 0;
685 u8 *qc = NULL;
686 unsigned long flags;
687 int ret;
688
689 spin_lock_irqsave(&priv->lock, flags);
690 if (iwl_is_rfkill(priv)) {
e1623446 691 IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
fd4abac5
TW
692 goto drop_unlock;
693 }
694
e039fa4a 695 if ((ieee80211_get_tx_rate(priv->hw, info)->hw_value & 0xFF) ==
2e92e6f2 696 IWL_INVALID_RATE) {
15b1687c 697 IWL_ERR(priv, "ERROR: No TX rate available.\n");
fd4abac5
TW
698 goto drop_unlock;
699 }
700
fd7c8a40 701 fc = hdr->frame_control;
fd4abac5
TW
702
703#ifdef CONFIG_IWLWIFI_DEBUG
704 if (ieee80211_is_auth(fc))
e1623446 705 IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
fd7c8a40 706 else if (ieee80211_is_assoc_req(fc))
e1623446 707 IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
fd7c8a40 708 else if (ieee80211_is_reassoc_req(fc))
e1623446 709 IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
fd4abac5
TW
710#endif
711
712 /* drop all data frame if we are not associated */
fd7c8a40 713 if (ieee80211_is_data(fc) &&
279b05d4 714 (!iwl_is_monitor_mode(priv) ||
d10c4ec8
SG
715 !(info->flags & IEEE80211_TX_CTL_INJECTED)) && /* packet injection */
716 (!iwl_is_associated(priv) ||
05c914fe 717 ((priv->iw_mode == NL80211_IFTYPE_STATION) && !priv->assoc_id) ||
d10c4ec8 718 !priv->assoc_station_added)) {
e1623446 719 IWL_DEBUG_DROP(priv, "Dropping - !iwl_is_associated\n");
fd4abac5
TW
720 goto drop_unlock;
721 }
722
723 spin_unlock_irqrestore(&priv->lock, flags);
724
7294ec95 725 hdr_len = ieee80211_hdrlen(fc);
fd4abac5
TW
726
727 /* Find (or create) index into station table for destination station */
728 sta_id = iwl_get_sta_id(priv, hdr);
729 if (sta_id == IWL_INVALID_STATION) {
e1623446 730 IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
e174961c 731 hdr->addr1);
fd4abac5
TW
732 goto drop;
733 }
734
e1623446 735 IWL_DEBUG_TX(priv, "station Id %d\n", sta_id);
fd4abac5 736
f3674227
TW
737 swq_id = skb_get_queue_mapping(skb);
738 txq_id = swq_id;
fd7c8a40
HH
739 if (ieee80211_is_data_qos(fc)) {
740 qc = ieee80211_get_qos_ctl(hdr);
7294ec95 741 tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
f3674227
TW
742 seq_number = priv->stations[sta_id].tid[tid].seq_number;
743 seq_number &= IEEE80211_SCTL_SEQ;
744 hdr->seq_ctrl = hdr->seq_ctrl &
c1b4aa3f 745 cpu_to_le16(IEEE80211_SCTL_FRAG);
f3674227 746 hdr->seq_ctrl |= cpu_to_le16(seq_number);
fd4abac5 747 seq_number += 0x10;
fd4abac5 748 /* aggregation is on for this <sta,tid> */
e4e72fb4 749 if (info->flags & IEEE80211_TX_CTL_AMPDU) {
fd4abac5 750 txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
e4e72fb4
JB
751 swq_id = iwl_virtual_agg_queue_num(swq_id, txq_id);
752 }
fd4abac5 753 priv->stations[sta_id].tid[tid].tfds_in_queue++;
fd4abac5
TW
754 }
755
fd4abac5
TW
756 txq = &priv->txq[txq_id];
757 q = &txq->q;
3fd07a1e 758 txq->swq_id = swq_id;
fd4abac5
TW
759
760 spin_lock_irqsave(&priv->lock, flags);
761
fd4abac5
TW
762 /* Set up driver data for this TFD */
763 memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
764 txq->txb[q->write_ptr].skb[0] = skb;
fd4abac5
TW
765
766 /* Set up first empty entry in queue's array of Tx/cmd buffers */
b88b15df 767 out_cmd = txq->cmd[q->write_ptr];
fd4abac5
TW
768 tx_cmd = &out_cmd->cmd.tx;
769 memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
770 memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));
771
772 /*
773 * Set up the Tx-command (not MAC!) header.
774 * Store the chosen Tx queue and TFD index within the sequence field;
775 * after Tx, uCode's Tx response will return this value so driver can
776 * locate the frame within the tx queue and do post-tx processing.
777 */
778 out_cmd->hdr.cmd = REPLY_TX;
779 out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
780 INDEX_TO_SEQ(q->write_ptr)));
781
782 /* Copy MAC header from skb into command buffer */
783 memcpy(tx_cmd->hdr, hdr, hdr_len);
784
df833b1d
RC
785
786 /* Total # bytes to be transmitted */
787 len = (u16)skb->len;
788 tx_cmd->len = cpu_to_le16(len);
789
790 if (info->control.hw_key)
791 iwl_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);
792
793 /* TODO need this for burst mode later on */
794 iwl_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id);
795
796 /* set is_hcca to 0; it probably will never be implemented */
797 iwl_tx_cmd_build_rate(priv, tx_cmd, info, fc, sta_id, 0);
798
799 iwl_update_tx_stats(priv, le16_to_cpu(fc), len);
800
fd4abac5
TW
801 /*
802 * Use the first empty entry in this queue's command buffer array
803 * to contain the Tx command and MAC header concatenated together
804 * (payload data will be in another buffer).
805 * Size of this varies, due to varying MAC header length.
806 * If end is not dword aligned, we'll have 2 extra bytes at the end
807 * of the MAC header (device reads on dword boundaries).
808 * We'll tell device about this padding later.
809 */
810 len = sizeof(struct iwl_tx_cmd) +
811 sizeof(struct iwl_cmd_header) + hdr_len;
812
813 len_org = len;
814 len = (len + 3) & ~3;
815
816 if (len_org != len)
817 len_org = 1;
818 else
819 len_org = 0;
820
df833b1d
RC
821 /* Tell NIC about any 2-byte padding after MAC header */
822 if (len_org)
823 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
824
fd4abac5
TW
825 /* Physical address of this Tx command's header (not MAC header!),
826 * within command buffer array. */
499b1883 827 txcmd_phys = pci_map_single(priv->pci_dev,
df833b1d 828 &out_cmd->hdr, len,
96891cee 829 PCI_DMA_BIDIRECTIONAL);
499b1883 830 pci_unmap_addr_set(&out_cmd->meta, mapping, txcmd_phys);
df833b1d 831 pci_unmap_len_set(&out_cmd->meta, len, len);
fd4abac5
TW
832 /* Add buffer containing Tx command and MAC(!) header to TFD's
833 * first entry */
7aaa1d79
SO
834 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
835 txcmd_phys, len, 1, 0);
fd4abac5 836
df833b1d
RC
837 if (!ieee80211_has_morefrags(hdr->frame_control)) {
838 txq->need_update = 1;
839 if (qc)
840 priv->stations[sta_id].tid[tid].seq_number = seq_number;
841 } else {
842 wait_write_ptr = 1;
843 txq->need_update = 0;
844 }
fd4abac5
TW
845
846 /* Set up TFD's 2nd entry to point directly to remainder of skb,
847 * if any (802.11 null frames have no payload). */
848 len = skb->len - hdr_len;
849 if (len) {
850 phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
851 len, PCI_DMA_TODEVICE);
7aaa1d79
SO
852 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
853 phys_addr, len,
854 0, 0);
fd4abac5
TW
855 }
856
fd4abac5 857 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
df833b1d
RC
858 offsetof(struct iwl_tx_cmd, scratch);
859
860 len = sizeof(struct iwl_tx_cmd) +
861 sizeof(struct iwl_cmd_header) + hdr_len;
862 /* take back ownership of DMA buffer to enable update */
863 pci_dma_sync_single_for_cpu(priv->pci_dev, txcmd_phys,
864 len, PCI_DMA_BIDIRECTIONAL);
fd4abac5 865 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
499b1883 866 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
fd4abac5 867
d2ee9cd2
RC
868 IWL_DEBUG_TX(priv, "sequence nr = 0X%x \n",
869 le16_to_cpu(out_cmd->hdr.sequence));
870 IWL_DEBUG_TX(priv, "tx_flags = 0X%x \n", le32_to_cpu(tx_cmd->tx_flags));
fd4abac5 871 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
fd4abac5
TW
872 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
873
874 /* Set up entry for this TFD in Tx byte-count array */
7b80ece4
RC
875 if (info->flags & IEEE80211_TX_CTL_AMPDU)
876 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq,
df833b1d
RC
877 le16_to_cpu(tx_cmd->len));
878
879 pci_dma_sync_single_for_device(priv->pci_dev, txcmd_phys,
880 len, PCI_DMA_BIDIRECTIONAL);
fd4abac5
TW
881
882 /* Tell device the write index *just past* this latest filled TFD */
883 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
884 ret = iwl_txq_update_write_ptr(priv, txq);
885 spin_unlock_irqrestore(&priv->lock, flags);
886
887 if (ret)
888 return ret;
889
143b09ef 890 if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
fd4abac5
TW
891 if (wait_write_ptr) {
892 spin_lock_irqsave(&priv->lock, flags);
893 txq->need_update = 1;
894 iwl_txq_update_write_ptr(priv, txq);
895 spin_unlock_irqrestore(&priv->lock, flags);
143b09ef 896 } else {
e4e72fb4 897 iwl_stop_queue(priv, txq->swq_id);
fd4abac5 898 }
fd4abac5
TW
899 }
900
901 return 0;
902
903drop_unlock:
904 spin_unlock_irqrestore(&priv->lock, flags);
905drop:
906 return -1;
907}
908EXPORT_SYMBOL(iwl_tx_skb);
909
910/*************** HOST COMMAND QUEUE FUNCTIONS *****/
911
912/**
913 * iwl_enqueue_hcmd - enqueue a uCode command
914 * @priv: device private data point
915 * @cmd: a point to the ucode command structure
916 *
917 * The function returns < 0 values to indicate the operation is
918 * failed. On success, it turns the index (> 0) of command in the
919 * command queue.
920 */
921int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
922{
923 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
924 struct iwl_queue *q = &txq->q;
fd4abac5 925 struct iwl_cmd *out_cmd;
fd4abac5 926 dma_addr_t phys_addr;
fd4abac5 927 unsigned long flags;
f3674227
TW
928 int len, ret;
929 u32 idx;
930 u16 fix_size;
fd4abac5
TW
931
932 cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len);
933 fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
934
935 /* If any of the command structures end up being larger than
936 * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
937 * we will need to increase the size of the TFD entries */
938 BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
939 !(cmd->meta.flags & CMD_SIZE_HUGE));
940
941 if (iwl_is_rfkill(priv)) {
e1623446 942 IWL_DEBUG_INFO(priv, "Not sending command - RF KILL");
fd4abac5
TW
943 return -EIO;
944 }
945
946 if (iwl_queue_space(q) < ((cmd->meta.flags & CMD_ASYNC) ? 2 : 1)) {
15b1687c 947 IWL_ERR(priv, "No space for Tx\n");
fd4abac5
TW
948 return -ENOSPC;
949 }
950
951 spin_lock_irqsave(&priv->hcmd_lock, flags);
952
fd4abac5 953 idx = get_cmd_index(q, q->write_ptr, cmd->meta.flags & CMD_SIZE_HUGE);
da99c4b6 954 out_cmd = txq->cmd[idx];
fd4abac5
TW
955
956 out_cmd->hdr.cmd = cmd->id;
957 memcpy(&out_cmd->meta, &cmd->meta, sizeof(cmd->meta));
958 memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
959
960 /* At this point, the out_cmd now has all of the incoming cmd
961 * information */
962
963 out_cmd->hdr.flags = 0;
964 out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
965 INDEX_TO_SEQ(q->write_ptr));
966 if (out_cmd->meta.flags & CMD_SIZE_HUGE)
9734cb23 967 out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
df833b1d
RC
968 len = sizeof(struct iwl_cmd) - sizeof(struct iwl_cmd_meta);
969 len += (idx == TFD_CMD_SLOTS) ? IWL_MAX_SCAN_SIZE : 0;
499b1883 970
fd4abac5 971
ded2ae7c
EK
972#ifdef CONFIG_IWLWIFI_DEBUG
973 switch (out_cmd->hdr.cmd) {
974 case REPLY_TX_LINK_QUALITY_CMD:
975 case SENSITIVITY_CMD:
e1623446 976 IWL_DEBUG_HC_DUMP(priv, "Sending command %s (#%x), seq: 0x%04X, "
ded2ae7c
EK
977 "%d bytes at %d[%d]:%d\n",
978 get_cmd_string(out_cmd->hdr.cmd),
979 out_cmd->hdr.cmd,
980 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
981 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
982 break;
983 default:
e1623446 984 IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
ded2ae7c
EK
985 "%d bytes at %d[%d]:%d\n",
986 get_cmd_string(out_cmd->hdr.cmd),
987 out_cmd->hdr.cmd,
988 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
989 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
990 }
991#endif
fd4abac5
TW
992 txq->need_update = 1;
993
518099a8
SO
994 if (priv->cfg->ops->lib->txq_update_byte_cnt_tbl)
995 /* Set up entry in queue's byte count circular buffer */
996 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0);
fd4abac5 997
df833b1d
RC
998 phys_addr = pci_map_single(priv->pci_dev, &out_cmd->hdr,
999 fix_size, PCI_DMA_BIDIRECTIONAL);
1000 pci_unmap_addr_set(&out_cmd->meta, mapping, phys_addr);
1001 pci_unmap_len_set(&out_cmd->meta, len, fix_size);
1002
1003 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
1004 phys_addr, fix_size, 1,
1005 U32_PAD(cmd->len));
1006
fd4abac5
TW
1007 /* Increment and update queue's write index */
1008 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1009 ret = iwl_txq_update_write_ptr(priv, txq);
1010
1011 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
1012 return ret ? ret : idx;
1013}
1014
17b88929
TW
1015int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
1016{
1017 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1018 struct iwl_queue *q = &txq->q;
1019 struct iwl_tx_info *tx_info;
1020 int nfreed = 0;
1021
1022 if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
15b1687c 1023 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
17b88929
TW
1024 "is out of range [0-%d] %d %d.\n", txq_id,
1025 index, q->n_bd, q->write_ptr, q->read_ptr);
1026 return 0;
1027 }
1028
499b1883
TW
1029 for (index = iwl_queue_inc_wrap(index, q->n_bd);
1030 q->read_ptr != index;
1031 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
17b88929
TW
1032
1033 tx_info = &txq->txb[txq->q.read_ptr];
1034 ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
1035 tx_info->skb[0] = NULL;
17b88929 1036
972cf447
TW
1037 if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
1038 priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);
1039
7aaa1d79 1040 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
17b88929
TW
1041 nfreed++;
1042 }
1043 return nfreed;
1044}
1045EXPORT_SYMBOL(iwl_tx_queue_reclaim);
1046
1047
1048/**
1049 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
1050 *
1051 * When FW advances 'R' index, all entries between old and new 'R' index
1052 * need to be reclaimed. As result, some free space forms. If there is
1053 * enough free space (> low mark), wake the stack that feeds us.
1054 */
499b1883
TW
1055static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
1056 int idx, int cmd_idx)
17b88929
TW
1057{
1058 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1059 struct iwl_queue *q = &txq->q;
1060 int nfreed = 0;
1061
499b1883 1062 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
15b1687c 1063 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
17b88929 1064 "is out of range [0-%d] %d %d.\n", txq_id,
499b1883 1065 idx, q->n_bd, q->write_ptr, q->read_ptr);
17b88929
TW
1066 return;
1067 }
1068
499b1883
TW
1069 pci_unmap_single(priv->pci_dev,
1070 pci_unmap_addr(&txq->cmd[cmd_idx]->meta, mapping),
1071 pci_unmap_len(&txq->cmd[cmd_idx]->meta, len),
96891cee 1072 PCI_DMA_BIDIRECTIONAL);
499b1883
TW
1073
1074 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
1075 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
17b88929 1076
499b1883 1077 if (nfreed++ > 0) {
15b1687c 1078 IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
17b88929
TW
1079 q->write_ptr, q->read_ptr);
1080 queue_work(priv->workqueue, &priv->restart);
1081 }
da99c4b6 1082
17b88929
TW
1083 }
1084}
1085
1086/**
1087 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
1088 * @rxb: Rx buffer to reclaim
1089 *
1090 * If an Rx buffer has an async callback associated with it the callback
1091 * will be executed. The attached skb (if present) will only be freed
1092 * if the callback returns 1
1093 */
1094void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
1095{
1096 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1097 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1098 int txq_id = SEQ_TO_QUEUE(sequence);
1099 int index = SEQ_TO_INDEX(sequence);
17b88929 1100 int cmd_index;
9734cb23 1101 bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
17b88929
TW
1102 struct iwl_cmd *cmd;
1103
1104 /* If a Tx command is being handled and it isn't in the actual
1105 * command queue then there a command routing bug has been introduced
1106 * in the queue management code. */
55d6a3cd 1107 if (WARN(txq_id != IWL_CMD_QUEUE_NUM,
01ef9323
WT
1108 "wrong command queue %d, sequence 0x%X readp=%d writep=%d\n",
1109 txq_id, sequence,
1110 priv->txq[IWL_CMD_QUEUE_NUM].q.read_ptr,
1111 priv->txq[IWL_CMD_QUEUE_NUM].q.write_ptr)) {
1112 iwl_print_hex_dump(priv, IWL_DL_INFO , rxb, 32);
55d6a3cd 1113 return;
01ef9323 1114 }
17b88929
TW
1115
1116 cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
da99c4b6 1117 cmd = priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
17b88929
TW
1118
1119 /* Input error checking is done when commands are added to queue. */
1120 if (cmd->meta.flags & CMD_WANT_SKB) {
1121 cmd->meta.source->u.skb = rxb->skb;
1122 rxb->skb = NULL;
1123 } else if (cmd->meta.u.callback &&
1124 !cmd->meta.u.callback(priv, cmd, rxb->skb))
1125 rxb->skb = NULL;
1126
499b1883 1127 iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
17b88929
TW
1128
1129 if (!(cmd->meta.flags & CMD_ASYNC)) {
1130 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
1131 wake_up_interruptible(&priv->wait_command_queue);
1132 }
1133}
1134EXPORT_SYMBOL(iwl_tx_cmd_complete);
1135
30e553e3
TW
1136/*
1137 * Find first available (lowest unused) Tx Queue, mark it "active".
1138 * Called only when finding queue for aggregation.
1139 * Should never return anything < 7, because they should already
1140 * be in use as EDCA AC (0-3), Command (4), HCCA (5, 6).
1141 */
1142static int iwl_txq_ctx_activate_free(struct iwl_priv *priv)
1143{
1144 int txq_id;
1145
1146 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
1147 if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
1148 return txq_id;
1149 return -1;
1150}
1151
1152int iwl_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn)
1153{
1154 int sta_id;
1155 int tx_fifo;
1156 int txq_id;
1157 int ret;
1158 unsigned long flags;
1159 struct iwl_tid_data *tid_data;
30e553e3
TW
1160
1161 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1162 tx_fifo = default_tid_to_tx_fifo[tid];
1163 else
1164 return -EINVAL;
1165
39aadf8c 1166 IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
e174961c 1167 __func__, ra, tid);
30e553e3
TW
1168
1169 sta_id = iwl_find_station(priv, ra);
3eb92969
WYG
1170 if (sta_id == IWL_INVALID_STATION) {
1171 IWL_ERR(priv, "Start AGG on invalid station\n");
30e553e3 1172 return -ENXIO;
3eb92969 1173 }
30e553e3
TW
1174
1175 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
15b1687c 1176 IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
30e553e3
TW
1177 return -ENXIO;
1178 }
1179
1180 txq_id = iwl_txq_ctx_activate_free(priv);
3eb92969
WYG
1181 if (txq_id == -1) {
1182 IWL_ERR(priv, "No free aggregation queue available\n");
30e553e3 1183 return -ENXIO;
3eb92969 1184 }
30e553e3
TW
1185
1186 spin_lock_irqsave(&priv->sta_lock, flags);
1187 tid_data = &priv->stations[sta_id].tid[tid];
1188 *ssn = SEQ_TO_SN(tid_data->seq_number);
1189 tid_data->agg.txq_id = txq_id;
1190 spin_unlock_irqrestore(&priv->sta_lock, flags);
1191
1192 ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
1193 sta_id, tid, *ssn);
1194 if (ret)
1195 return ret;
1196
1197 if (tid_data->tfds_in_queue == 0) {
3eb92969 1198 IWL_DEBUG_HT(priv, "HW queue is empty\n");
30e553e3
TW
1199 tid_data->agg.state = IWL_AGG_ON;
1200 ieee80211_start_tx_ba_cb_irqsafe(priv->hw, ra, tid);
1201 } else {
e1623446 1202 IWL_DEBUG_HT(priv, "HW queue is NOT empty: %d packets in HW queue\n",
30e553e3
TW
1203 tid_data->tfds_in_queue);
1204 tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
1205 }
1206 return ret;
1207}
1208EXPORT_SYMBOL(iwl_tx_agg_start);
1209
1210int iwl_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid)
1211{
1212 int tx_fifo_id, txq_id, sta_id, ssn = -1;
1213 struct iwl_tid_data *tid_data;
1214 int ret, write_ptr, read_ptr;
1215 unsigned long flags;
30e553e3
TW
1216
1217 if (!ra) {
15b1687c 1218 IWL_ERR(priv, "ra = NULL\n");
30e553e3
TW
1219 return -EINVAL;
1220 }
1221
1222 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1223 tx_fifo_id = default_tid_to_tx_fifo[tid];
1224 else
1225 return -EINVAL;
1226
1227 sta_id = iwl_find_station(priv, ra);
1228
a2f1cbeb
WYG
1229 if (sta_id == IWL_INVALID_STATION) {
1230 IWL_ERR(priv, "Invalid station for AGG tid %d\n", tid);
30e553e3 1231 return -ENXIO;
a2f1cbeb 1232 }
30e553e3
TW
1233
1234 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
39aadf8c 1235 IWL_WARN(priv, "Stopping AGG while state not IWL_AGG_ON\n");
30e553e3
TW
1236
1237 tid_data = &priv->stations[sta_id].tid[tid];
1238 ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
1239 txq_id = tid_data->agg.txq_id;
1240 write_ptr = priv->txq[txq_id].q.write_ptr;
1241 read_ptr = priv->txq[txq_id].q.read_ptr;
1242
1243 /* The queue is not empty */
1244 if (write_ptr != read_ptr) {
e1623446 1245 IWL_DEBUG_HT(priv, "Stopping a non empty AGG HW QUEUE\n");
30e553e3
TW
1246 priv->stations[sta_id].tid[tid].agg.state =
1247 IWL_EMPTYING_HW_QUEUE_DELBA;
1248 return 0;
1249 }
1250
e1623446 1251 IWL_DEBUG_HT(priv, "HW queue is empty\n");
30e553e3
TW
1252 priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
1253
1254 spin_lock_irqsave(&priv->lock, flags);
1255 ret = priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
1256 tx_fifo_id);
1257 spin_unlock_irqrestore(&priv->lock, flags);
1258
1259 if (ret)
1260 return ret;
1261
1262 ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, ra, tid);
1263
1264 return 0;
1265}
1266EXPORT_SYMBOL(iwl_tx_agg_stop);
1267
1268int iwl_txq_check_empty(struct iwl_priv *priv, int sta_id, u8 tid, int txq_id)
1269{
1270 struct iwl_queue *q = &priv->txq[txq_id].q;
1271 u8 *addr = priv->stations[sta_id].sta.sta.addr;
1272 struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
1273
1274 switch (priv->stations[sta_id].tid[tid].agg.state) {
1275 case IWL_EMPTYING_HW_QUEUE_DELBA:
1276 /* We are reclaiming the last packet of the */
1277 /* aggregated HW queue */
3fd07a1e
TW
1278 if ((txq_id == tid_data->agg.txq_id) &&
1279 (q->read_ptr == q->write_ptr)) {
30e553e3
TW
1280 u16 ssn = SEQ_TO_SN(tid_data->seq_number);
1281 int tx_fifo = default_tid_to_tx_fifo[tid];
e1623446 1282 IWL_DEBUG_HT(priv, "HW queue empty: continue DELBA flow\n");
30e553e3
TW
1283 priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
1284 ssn, tx_fifo);
1285 tid_data->agg.state = IWL_AGG_OFF;
1286 ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, addr, tid);
1287 }
1288 break;
1289 case IWL_EMPTYING_HW_QUEUE_ADDBA:
1290 /* We are reclaiming the last packet of the queue */
1291 if (tid_data->tfds_in_queue == 0) {
e1623446 1292 IWL_DEBUG_HT(priv, "HW queue empty: continue ADDBA flow\n");
30e553e3
TW
1293 tid_data->agg.state = IWL_AGG_ON;
1294 ieee80211_start_tx_ba_cb_irqsafe(priv->hw, addr, tid);
1295 }
1296 break;
1297 }
1298 return 0;
1299}
1300EXPORT_SYMBOL(iwl_txq_check_empty);
30e553e3 1301
653fa4a0
EG
1302/**
1303 * iwl_tx_status_reply_compressed_ba - Update tx status from block-ack
1304 *
1305 * Go through block-ack's bitmap of ACK'd frames, update driver's record of
1306 * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
1307 */
1308static int iwl_tx_status_reply_compressed_ba(struct iwl_priv *priv,
1309 struct iwl_ht_agg *agg,
1310 struct iwl_compressed_ba_resp *ba_resp)
1311
1312{
1313 int i, sh, ack;
1314 u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
1315 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1316 u64 bitmap;
1317 int successes = 0;
1318 struct ieee80211_tx_info *info;
1319
1320 if (unlikely(!agg->wait_for_ba)) {
15b1687c 1321 IWL_ERR(priv, "Received BA when not expected\n");
653fa4a0
EG
1322 return -EINVAL;
1323 }
1324
1325 /* Mark that the expected block-ack response arrived */
1326 agg->wait_for_ba = 0;
e1623446 1327 IWL_DEBUG_TX_REPLY(priv, "BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
653fa4a0
EG
1328
1329 /* Calculate shift to align block-ack bits with our Tx window bits */
3fd07a1e 1330 sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
653fa4a0
EG
1331 if (sh < 0) /* tbw something is wrong with indices */
1332 sh += 0x100;
1333
1334 /* don't use 64-bit values for now */
1335 bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
1336
1337 if (agg->frame_count > (64 - sh)) {
e1623446 1338 IWL_DEBUG_TX_REPLY(priv, "more frames than bitmap size");
653fa4a0
EG
1339 return -1;
1340 }
1341
1342 /* check for success or failure according to the
1343 * transmitted bitmap and block-ack bitmap */
1344 bitmap &= agg->bitmap;
1345
1346 /* For each frame attempted in aggregation,
1347 * update driver's record of tx frame's status. */
1348 for (i = 0; i < agg->frame_count ; i++) {
4aa41f12 1349 ack = bitmap & (1ULL << i);
653fa4a0 1350 successes += !!ack;
e1623446 1351 IWL_DEBUG_TX_REPLY(priv, "%s ON i=%d idx=%d raw=%d\n",
c3056065 1352 ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
653fa4a0
EG
1353 agg->start_idx + i);
1354 }
1355
1356 info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]);
1357 memset(&info->status, 0, sizeof(info->status));
1358 info->flags = IEEE80211_TX_STAT_ACK;
1359 info->flags |= IEEE80211_TX_STAT_AMPDU;
1360 info->status.ampdu_ack_map = successes;
1361 info->status.ampdu_ack_len = agg->frame_count;
1362 iwl_hwrate_to_tx_control(priv, agg->rate_n_flags, info);
1363
e1623446 1364 IWL_DEBUG_TX_REPLY(priv, "Bitmap %llx\n", (unsigned long long)bitmap);
653fa4a0
EG
1365
1366 return 0;
1367}
1368
1369/**
1370 * iwl_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
1371 *
1372 * Handles block-acknowledge notification from device, which reports success
1373 * of frames sent via aggregation.
1374 */
1375void iwl_rx_reply_compressed_ba(struct iwl_priv *priv,
1376 struct iwl_rx_mem_buffer *rxb)
1377{
1378 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1379 struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
653fa4a0
EG
1380 struct iwl_tx_queue *txq = NULL;
1381 struct iwl_ht_agg *agg;
3fd07a1e
TW
1382 int index;
1383 int sta_id;
1384 int tid;
653fa4a0
EG
1385
1386 /* "flow" corresponds to Tx queue */
1387 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1388
1389 /* "ssn" is start of block-ack Tx window, corresponds to index
1390 * (in Tx queue's circular buffer) of first TFD/frame in window */
1391 u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
1392
1393 if (scd_flow >= priv->hw_params.max_txq_num) {
15b1687c
WT
1394 IWL_ERR(priv,
1395 "BUG_ON scd_flow is bigger than number of queues\n");
653fa4a0
EG
1396 return;
1397 }
1398
1399 txq = &priv->txq[scd_flow];
3fd07a1e
TW
1400 sta_id = ba_resp->sta_id;
1401 tid = ba_resp->tid;
1402 agg = &priv->stations[sta_id].tid[tid].agg;
653fa4a0
EG
1403
1404 /* Find index just before block-ack window */
1405 index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
1406
1407 /* TODO: Need to get this copy more safely - now good for debug */
1408
e1623446 1409 IWL_DEBUG_TX_REPLY(priv, "REPLY_COMPRESSED_BA [%d] Received from %pM, "
653fa4a0
EG
1410 "sta_id = %d\n",
1411 agg->wait_for_ba,
e174961c 1412 (u8 *) &ba_resp->sta_addr_lo32,
653fa4a0 1413 ba_resp->sta_id);
e1623446 1414 IWL_DEBUG_TX_REPLY(priv, "TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
653fa4a0
EG
1415 "%d, scd_ssn = %d\n",
1416 ba_resp->tid,
1417 ba_resp->seq_ctl,
1418 (unsigned long long)le64_to_cpu(ba_resp->bitmap),
1419 ba_resp->scd_flow,
1420 ba_resp->scd_ssn);
e1623446 1421 IWL_DEBUG_TX_REPLY(priv, "DAT start_idx = %d, bitmap = 0x%llx \n",
653fa4a0
EG
1422 agg->start_idx,
1423 (unsigned long long)agg->bitmap);
1424
1425 /* Update driver's record of ACK vs. not for each frame in window */
1426 iwl_tx_status_reply_compressed_ba(priv, agg, ba_resp);
1427
1428 /* Release all TFDs before the SSN, i.e. all TFDs in front of
1429 * block-ack window (we assume that they've been successfully
1430 * transmitted ... if not, it's too late anyway). */
1431 if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
1432 /* calculate mac80211 ampdu sw queue to wake */
653fa4a0 1433 int freed = iwl_tx_queue_reclaim(priv, scd_flow, index);
3fd07a1e
TW
1434 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1435
1436 if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1437 priv->mac80211_registered &&
1438 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
e4e72fb4 1439 iwl_wake_queue(priv, txq->swq_id);
3fd07a1e
TW
1440
1441 iwl_txq_check_empty(priv, sta_id, tid, scd_flow);
653fa4a0
EG
1442 }
1443}
1444EXPORT_SYMBOL(iwl_rx_reply_compressed_ba);
1445
994d31f7 1446#ifdef CONFIG_IWLWIFI_DEBUG
a332f8d6
TW
1447#define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
1448
1449const char *iwl_get_tx_fail_reason(u32 status)
1450{
1451 switch (status & TX_STATUS_MSK) {
1452 case TX_STATUS_SUCCESS:
1453 return "SUCCESS";
1454 TX_STATUS_ENTRY(SHORT_LIMIT);
1455 TX_STATUS_ENTRY(LONG_LIMIT);
1456 TX_STATUS_ENTRY(FIFO_UNDERRUN);
1457 TX_STATUS_ENTRY(MGMNT_ABORT);
1458 TX_STATUS_ENTRY(NEXT_FRAG);
1459 TX_STATUS_ENTRY(LIFE_EXPIRE);
1460 TX_STATUS_ENTRY(DEST_PS);
1461 TX_STATUS_ENTRY(ABORTED);
1462 TX_STATUS_ENTRY(BT_RETRY);
1463 TX_STATUS_ENTRY(STA_INVALID);
1464 TX_STATUS_ENTRY(FRAG_DROPPED);
1465 TX_STATUS_ENTRY(TID_DISABLE);
1466 TX_STATUS_ENTRY(FRAME_FLUSHED);
1467 TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
1468 TX_STATUS_ENTRY(TX_LOCKED);
1469 TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
1470 }
1471
1472 return "UNKNOWN";
1473}
1474EXPORT_SYMBOL(iwl_get_tx_fail_reason);
1475#endif /* CONFIG_IWLWIFI_DEBUG */