drivers: power: report battery voltage in AOSP compatible format
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / wireless / iwlegacy / 4965-mac.c
CommitLineData
be663ab6
WYG
1/******************************************************************************
2 *
3 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
4 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
30#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
31
32#include <linux/kernel.h>
33#include <linux/module.h>
34#include <linux/init.h>
35#include <linux/pci.h>
36#include <linux/pci-aspm.h>
37#include <linux/slab.h>
38#include <linux/dma-mapping.h>
39#include <linux/delay.h>
40#include <linux/sched.h>
41#include <linux/skbuff.h>
42#include <linux/netdevice.h>
be663ab6
WYG
43#include <linux/firmware.h>
44#include <linux/etherdevice.h>
45#include <linux/if_arp.h>
46
47#include <net/mac80211.h>
48
49#include <asm/div64.h>
50
51#define DRV_NAME "iwl4965"
52
98613be0 53#include "common.h"
af038f40 54#include "4965.h"
be663ab6 55
be663ab6
WYG
56/******************************************************************************
57 *
58 * module boiler plate
59 *
60 ******************************************************************************/
61
62/*
63 * module name, copyright, version, etc.
64 */
65#define DRV_DESCRIPTION "Intel(R) Wireless WiFi 4965 driver for Linux"
66
d3175167 67#ifdef CONFIG_IWLEGACY_DEBUG
be663ab6
WYG
68#define VD "d"
69#else
70#define VD
71#endif
72
73#define DRV_VERSION IWLWIFI_VERSION VD
74
be663ab6
WYG
75MODULE_DESCRIPTION(DRV_DESCRIPTION);
76MODULE_VERSION(DRV_VERSION);
77MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
78MODULE_LICENSE("GPL");
79MODULE_ALIAS("iwl4965");
80
e7392364
SG
81void
82il4965_check_abort_status(struct il_priv *il, u8 frame_count, u32 status)
fcb74588
SG
83{
84 if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
85 IL_ERR("Tx flush command to flush out all frames\n");
a6766ccd 86 if (!test_bit(S_EXIT_PENDING, &il->status))
fcb74588
SG
87 queue_work(il->workqueue, &il->tx_flush);
88 }
89}
90
91/*
92 * EEPROM
93 */
94struct il_mod_params il4965_mod_params = {
95 .amsdu_size_8K = 1,
96 .restart_fw = 1,
97 /* the rest are 0 by default */
98};
99
e7392364
SG
100void
101il4965_rx_queue_reset(struct il_priv *il, struct il_rx_queue *rxq)
fcb74588
SG
102{
103 unsigned long flags;
104 int i;
105 spin_lock_irqsave(&rxq->lock, flags);
106 INIT_LIST_HEAD(&rxq->rx_free);
107 INIT_LIST_HEAD(&rxq->rx_used);
108 /* Fill the rx_used queue with _all_ of the Rx buffers */
109 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
110 /* In the reset function, these buffers may have been allocated
111 * to an SKB, so we need to unmap and free potential storage */
112 if (rxq->pool[i].page != NULL) {
113 pci_unmap_page(il->pci_dev, rxq->pool[i].page_dma,
e7392364
SG
114 PAGE_SIZE << il->hw_params.rx_page_order,
115 PCI_DMA_FROMDEVICE);
fcb74588
SG
116 __il_free_pages(il, rxq->pool[i].page);
117 rxq->pool[i].page = NULL;
118 }
119 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
120 }
121
122 for (i = 0; i < RX_QUEUE_SIZE; i++)
123 rxq->queue[i] = NULL;
124
125 /* Set us so that we have processed and used all buffers, but have
126 * not restocked the Rx queue with fresh buffers */
127 rxq->read = rxq->write = 0;
128 rxq->write_actual = 0;
129 rxq->free_count = 0;
130 spin_unlock_irqrestore(&rxq->lock, flags);
131}
132
e7392364
SG
133int
134il4965_rx_init(struct il_priv *il, struct il_rx_queue *rxq)
fcb74588
SG
135{
136 u32 rb_size;
e7392364 137 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
fcb74588
SG
138 u32 rb_timeout = 0;
139
140 if (il->cfg->mod_params->amsdu_size_8K)
9a95b370 141 rb_size = FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
fcb74588 142 else
9a95b370 143 rb_size = FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
fcb74588
SG
144
145 /* Stop Rx DMA */
9a95b370 146 il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG, 0);
fcb74588
SG
147
148 /* Reset driver's Rx queue write idx */
9a95b370 149 il_wr(il, FH49_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
fcb74588
SG
150
151 /* Tell device where to find RBD circular buffer in DRAM */
e7392364 152 il_wr(il, FH49_RSCSR_CHNL0_RBDCB_BASE_REG, (u32) (rxq->bd_dma >> 8));
fcb74588
SG
153
154 /* Tell device where in DRAM to update its Rx status */
e7392364 155 il_wr(il, FH49_RSCSR_CHNL0_STTS_WPTR_REG, rxq->rb_stts_dma >> 4);
fcb74588
SG
156
157 /* Enable Rx DMA
158 * Direct rx interrupts to hosts
159 * Rx buffer size 4 or 8k
160 * RB timeout 0x10
161 * 256 RBDs
162 */
9a95b370 163 il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG,
e7392364
SG
164 FH49_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
165 FH49_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
1722f8e1
SG
166 FH49_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
167 rb_size |
168 (rb_timeout << FH49_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS) |
169 (rfdnlog << FH49_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
fcb74588
SG
170
171 /* Set interrupt coalescing timer to default (2048 usecs) */
172 il_write8(il, CSR_INT_COALESCING, IL_HOST_INT_TIMEOUT_DEF);
173
174 return 0;
175}
176
e7392364
SG
177static void
178il4965_set_pwr_vmain(struct il_priv *il)
fcb74588
SG
179{
180/*
181 * (for documentation purposes)
182 * to set power to V_AUX, do:
183
184 if (pci_pme_capable(il->pci_dev, PCI_D3cold))
185 il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
186 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
187 ~APMG_PS_CTRL_MSK_PWR_SRC);
188 */
189
190 il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
e7392364
SG
191 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
192 ~APMG_PS_CTRL_MSK_PWR_SRC);
fcb74588
SG
193}
194
e7392364
SG
195int
196il4965_hw_nic_init(struct il_priv *il)
fcb74588
SG
197{
198 unsigned long flags;
199 struct il_rx_queue *rxq = &il->rxq;
200 int ret;
201
fcb74588 202 spin_lock_irqsave(&il->lock, flags);
f03ee2a8 203 il_apm_init(il);
fcb74588
SG
204 /* Set interrupt coalescing calibration timer to default (512 usecs) */
205 il_write8(il, CSR_INT_COALESCING, IL_HOST_INT_CALIB_TIMEOUT_DEF);
fcb74588
SG
206 spin_unlock_irqrestore(&il->lock, flags);
207
208 il4965_set_pwr_vmain(il);
f03ee2a8 209 il4965_nic_config(il);
fcb74588
SG
210
211 /* Allocate the RX queue, or reset if it is already allocated */
212 if (!rxq->bd) {
213 ret = il_rx_queue_alloc(il);
214 if (ret) {
215 IL_ERR("Unable to initialize Rx queue\n");
216 return -ENOMEM;
217 }
218 } else
219 il4965_rx_queue_reset(il, rxq);
220
221 il4965_rx_replenish(il);
222
223 il4965_rx_init(il, rxq);
224
225 spin_lock_irqsave(&il->lock, flags);
226
227 rxq->need_update = 1;
228 il_rx_queue_update_write_ptr(il, rxq);
229
230 spin_unlock_irqrestore(&il->lock, flags);
231
232 /* Allocate or reset and init all Tx and Command queues */
233 if (!il->txq) {
234 ret = il4965_txq_ctx_alloc(il);
235 if (ret)
236 return ret;
237 } else
238 il4965_txq_ctx_reset(il);
239
a6766ccd 240 set_bit(S_INIT, &il->status);
fcb74588
SG
241
242 return 0;
243}
244
245/**
246 * il4965_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
247 */
e7392364
SG
248static inline __le32
249il4965_dma_addr2rbd_ptr(struct il_priv *il, dma_addr_t dma_addr)
fcb74588 250{
e7392364 251 return cpu_to_le32((u32) (dma_addr >> 8));
fcb74588
SG
252}
253
254/**
255 * il4965_rx_queue_restock - refill RX queue from pre-allocated pool
256 *
257 * If there are slots in the RX queue that need to be restocked,
258 * and we have free pre-allocated buffers, fill the ranks as much
259 * as we can, pulling from rx_free.
260 *
261 * This moves the 'write' idx forward to catch up with 'processed', and
262 * also updates the memory address in the firmware to reference the new
263 * target buffer.
264 */
e7392364
SG
265void
266il4965_rx_queue_restock(struct il_priv *il)
fcb74588
SG
267{
268 struct il_rx_queue *rxq = &il->rxq;
269 struct list_head *element;
270 struct il_rx_buf *rxb;
271 unsigned long flags;
272
273 spin_lock_irqsave(&rxq->lock, flags);
274 while (il_rx_queue_space(rxq) > 0 && rxq->free_count) {
275 /* The overwritten rxb must be a used one */
276 rxb = rxq->queue[rxq->write];
277 BUG_ON(rxb && rxb->page);
278
279 /* Get next free Rx buffer, remove from free list */
280 element = rxq->rx_free.next;
281 rxb = list_entry(element, struct il_rx_buf, list);
282 list_del(element);
283
284 /* Point to Rx buffer via next RBD in circular buffer */
e7392364
SG
285 rxq->bd[rxq->write] =
286 il4965_dma_addr2rbd_ptr(il, rxb->page_dma);
fcb74588
SG
287 rxq->queue[rxq->write] = rxb;
288 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
289 rxq->free_count--;
290 }
291 spin_unlock_irqrestore(&rxq->lock, flags);
292 /* If the pre-allocated buffer pool is dropping low, schedule to
293 * refill it */
294 if (rxq->free_count <= RX_LOW_WATERMARK)
295 queue_work(il->workqueue, &il->rx_replenish);
296
fcb74588
SG
297 /* If we've added more space for the firmware to place data, tell it.
298 * Increment device's write pointer in multiples of 8. */
299 if (rxq->write_actual != (rxq->write & ~0x7)) {
300 spin_lock_irqsave(&rxq->lock, flags);
301 rxq->need_update = 1;
302 spin_unlock_irqrestore(&rxq->lock, flags);
303 il_rx_queue_update_write_ptr(il, rxq);
304 }
305}
306
307/**
308 * il4965_rx_replenish - Move all used packet from rx_used to rx_free
309 *
310 * When moving to rx_free an SKB is allocated for the slot.
311 *
312 * Also restock the Rx queue via il_rx_queue_restock.
313 * This is called as a scheduled work item (except for during initialization)
314 */
e7392364
SG
315static void
316il4965_rx_allocate(struct il_priv *il, gfp_t priority)
fcb74588
SG
317{
318 struct il_rx_queue *rxq = &il->rxq;
319 struct list_head *element;
320 struct il_rx_buf *rxb;
321 struct page *page;
96ebbe8d 322 dma_addr_t page_dma;
fcb74588
SG
323 unsigned long flags;
324 gfp_t gfp_mask = priority;
325
326 while (1) {
327 spin_lock_irqsave(&rxq->lock, flags);
328 if (list_empty(&rxq->rx_used)) {
329 spin_unlock_irqrestore(&rxq->lock, flags);
330 return;
331 }
332 spin_unlock_irqrestore(&rxq->lock, flags);
333
334 if (rxq->free_count > RX_LOW_WATERMARK)
335 gfp_mask |= __GFP_NOWARN;
336
337 if (il->hw_params.rx_page_order > 0)
338 gfp_mask |= __GFP_COMP;
339
340 /* Alloc a new receive buffer */
341 page = alloc_pages(gfp_mask, il->hw_params.rx_page_order);
342 if (!page) {
343 if (net_ratelimit())
e7392364
SG
344 D_INFO("alloc_pages failed, " "order: %d\n",
345 il->hw_params.rx_page_order);
fcb74588
SG
346
347 if (rxq->free_count <= RX_LOW_WATERMARK &&
348 net_ratelimit())
e7392364
SG
349 IL_ERR("Failed to alloc_pages with %s. "
350 "Only %u free buffers remaining.\n",
351 priority ==
352 GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
353 rxq->free_count);
fcb74588
SG
354 /* We don't reschedule replenish work here -- we will
355 * call the restock method and if it still needs
356 * more buffers it will schedule replenish */
357 return;
358 }
359
96ebbe8d
SG
360 /* Get physical address of the RB */
361 page_dma =
362 pci_map_page(il->pci_dev, page, 0,
363 PAGE_SIZE << il->hw_params.rx_page_order,
364 PCI_DMA_FROMDEVICE);
365 if (unlikely(pci_dma_mapping_error(il->pci_dev, page_dma))) {
366 __free_pages(page, il->hw_params.rx_page_order);
367 break;
368 }
369
fcb74588
SG
370 spin_lock_irqsave(&rxq->lock, flags);
371
372 if (list_empty(&rxq->rx_used)) {
373 spin_unlock_irqrestore(&rxq->lock, flags);
96ebbe8d
SG
374 pci_unmap_page(il->pci_dev, page_dma,
375 PAGE_SIZE << il->hw_params.rx_page_order,
376 PCI_DMA_FROMDEVICE);
fcb74588
SG
377 __free_pages(page, il->hw_params.rx_page_order);
378 return;
379 }
96ebbe8d 380
fcb74588
SG
381 element = rxq->rx_used.next;
382 rxb = list_entry(element, struct il_rx_buf, list);
383 list_del(element);
384
fcb74588 385 BUG_ON(rxb->page);
fcb74588 386
96ebbe8d
SG
387 rxb->page = page;
388 rxb->page_dma = page_dma;
fcb74588
SG
389 list_add_tail(&rxb->list, &rxq->rx_free);
390 rxq->free_count++;
391 il->alloc_rxb_page++;
392
393 spin_unlock_irqrestore(&rxq->lock, flags);
394 }
395}
396
e7392364
SG
397void
398il4965_rx_replenish(struct il_priv *il)
fcb74588
SG
399{
400 unsigned long flags;
401
402 il4965_rx_allocate(il, GFP_KERNEL);
403
404 spin_lock_irqsave(&il->lock, flags);
405 il4965_rx_queue_restock(il);
406 spin_unlock_irqrestore(&il->lock, flags);
407}
408
e7392364
SG
409void
410il4965_rx_replenish_now(struct il_priv *il)
fcb74588
SG
411{
412 il4965_rx_allocate(il, GFP_ATOMIC);
413
414 il4965_rx_queue_restock(il);
415}
416
417/* Assumes that the skb field of the buffers in 'pool' is kept accurate.
418 * If an SKB has been detached, the POOL needs to have its SKB set to NULL
419 * This free routine walks the list of POOL entries and if SKB is set to
420 * non NULL it is unmapped and freed
421 */
e7392364
SG
422void
423il4965_rx_queue_free(struct il_priv *il, struct il_rx_queue *rxq)
fcb74588
SG
424{
425 int i;
426 for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
427 if (rxq->pool[i].page != NULL) {
428 pci_unmap_page(il->pci_dev, rxq->pool[i].page_dma,
e7392364
SG
429 PAGE_SIZE << il->hw_params.rx_page_order,
430 PCI_DMA_FROMDEVICE);
fcb74588
SG
431 __il_free_pages(il, rxq->pool[i].page);
432 rxq->pool[i].page = NULL;
433 }
434 }
435
436 dma_free_coherent(&il->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
437 rxq->bd_dma);
438 dma_free_coherent(&il->pci_dev->dev, sizeof(struct il_rb_status),
439 rxq->rb_stts, rxq->rb_stts_dma);
440 rxq->bd = NULL;
e7392364 441 rxq->rb_stts = NULL;
fcb74588
SG
442}
443
e7392364
SG
444int
445il4965_rxq_stop(struct il_priv *il)
fcb74588 446{
775ed8ab 447 int ret;
fcb74588 448
775ed8ab
SG
449 _il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG, 0);
450 ret = _il_poll_bit(il, FH49_MEM_RSSR_RX_STATUS_REG,
451 FH49_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
452 FH49_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
453 1000);
454 if (ret < 0)
455 IL_ERR("Can't stop Rx DMA.\n");
fcb74588
SG
456
457 return 0;
458}
459
e7392364
SG
460int
461il4965_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
fcb74588
SG
462{
463 int idx = 0;
464 int band_offset = 0;
465
466 /* HT rate format: mac80211 wants an MCS number, which is just LSB */
467 if (rate_n_flags & RATE_MCS_HT_MSK) {
468 idx = (rate_n_flags & 0xff);
469 return idx;
e7392364 470 /* Legacy rate format, search for match in table */
fcb74588
SG
471 } else {
472 if (band == IEEE80211_BAND_5GHZ)
473 band_offset = IL_FIRST_OFDM_RATE;
474 for (idx = band_offset; idx < RATE_COUNT_LEGACY; idx++)
475 if (il_rates[idx].plcp == (rate_n_flags & 0xFF))
476 return idx - band_offset;
477 }
478
479 return -1;
480}
481
e7392364
SG
482static int
483il4965_calc_rssi(struct il_priv *il, struct il_rx_phy_res *rx_resp)
fcb74588
SG
484{
485 /* data from PHY/DSP regarding signal strength, etc.,
486 * contents are always there, not configurable by host. */
487 struct il4965_rx_non_cfg_phy *ncphy =
488 (struct il4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
e7392364
SG
489 u32 agc =
490 (le16_to_cpu(ncphy->agc_info) & IL49_AGC_DB_MASK) >>
491 IL49_AGC_DB_POS;
fcb74588
SG
492
493 u32 valid_antennae =
494 (le16_to_cpu(rx_resp->phy_flags) & IL49_RX_PHY_FLAGS_ANTENNAE_MASK)
e7392364 495 >> IL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
fcb74588
SG
496 u8 max_rssi = 0;
497 u32 i;
498
499 /* Find max rssi among 3 possible receivers.
500 * These values are measured by the digital signal processor (DSP).
501 * They should stay fairly constant even as the signal strength varies,
502 * if the radio's automatic gain control (AGC) is working right.
503 * AGC value (see below) will provide the "interesting" info. */
504 for (i = 0; i < 3; i++)
505 if (valid_antennae & (1 << i))
506 max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
507
508 D_STATS("Rssi In A %d B %d C %d Max %d AGC dB %d\n",
509 ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
510 max_rssi, agc);
511
512 /* dBm = max_rssi dB - agc dB - constant.
513 * Higher AGC (higher radio gain) means lower signal. */
514 return max_rssi - agc - IL4965_RSSI_OFFSET;
515}
516
e7392364
SG
517static u32
518il4965_translate_rx_status(struct il_priv *il, u32 decrypt_in)
fcb74588
SG
519{
520 u32 decrypt_out = 0;
521
522 if ((decrypt_in & RX_RES_STATUS_STATION_FOUND) ==
e7392364
SG
523 RX_RES_STATUS_STATION_FOUND)
524 decrypt_out |=
525 (RX_RES_STATUS_STATION_FOUND |
526 RX_RES_STATUS_NO_STATION_INFO_MISMATCH);
fcb74588
SG
527
528 decrypt_out |= (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK);
529
530 /* packet was not encrypted */
531 if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
e7392364 532 RX_RES_STATUS_SEC_TYPE_NONE)
fcb74588
SG
533 return decrypt_out;
534
535 /* packet was encrypted with unknown alg */
536 if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
e7392364 537 RX_RES_STATUS_SEC_TYPE_ERR)
fcb74588
SG
538 return decrypt_out;
539
540 /* decryption was not done in HW */
541 if ((decrypt_in & RX_MPDU_RES_STATUS_DEC_DONE_MSK) !=
e7392364 542 RX_MPDU_RES_STATUS_DEC_DONE_MSK)
fcb74588
SG
543 return decrypt_out;
544
545 switch (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) {
546
547 case RX_RES_STATUS_SEC_TYPE_CCMP:
548 /* alg is CCM: check MIC only */
549 if (!(decrypt_in & RX_MPDU_RES_STATUS_MIC_OK))
550 /* Bad MIC */
551 decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
552 else
553 decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
554
555 break;
556
557 case RX_RES_STATUS_SEC_TYPE_TKIP:
558 if (!(decrypt_in & RX_MPDU_RES_STATUS_TTAK_OK)) {
559 /* Bad TTAK */
560 decrypt_out |= RX_RES_STATUS_BAD_KEY_TTAK;
561 break;
562 }
563 /* fall through if TTAK OK */
564 default:
565 if (!(decrypt_in & RX_MPDU_RES_STATUS_ICV_OK))
566 decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
567 else
568 decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
569 break;
570 }
571
e7392364 572 D_RX("decrypt_in:0x%x decrypt_out = 0x%x\n", decrypt_in, decrypt_out);
fcb74588
SG
573
574 return decrypt_out;
575}
576
69848a72
SG
577#define SMALL_PACKET_SIZE 256
578
e7392364
SG
579static void
580il4965_pass_packet_to_mac80211(struct il_priv *il, struct ieee80211_hdr *hdr,
69848a72 581 u32 len, u32 ampdu_status, struct il_rx_buf *rxb,
e7392364 582 struct ieee80211_rx_status *stats)
fcb74588
SG
583{
584 struct sk_buff *skb;
585 __le16 fc = hdr->frame_control;
586
587 /* We only process data packets if the interface is open */
588 if (unlikely(!il->is_open)) {
e7392364 589 D_DROP("Dropping packet while interface is not open.\n");
fcb74588
SG
590 return;
591 }
592
593 /* In case of HW accelerated crypto and bad decryption, drop */
594 if (!il->cfg->mod_params->sw_crypto &&
595 il_set_decrypted_flag(il, hdr, ampdu_status, stats))
596 return;
597
69848a72 598 skb = dev_alloc_skb(SMALL_PACKET_SIZE);
fcb74588
SG
599 if (!skb) {
600 IL_ERR("dev_alloc_skb failed\n");
601 return;
602 }
603
69848a72
SG
604 if (len <= SMALL_PACKET_SIZE) {
605 memcpy(skb_put(skb, len), hdr, len);
606 } else {
607 skb_add_rx_frag(skb, 0, rxb->page, (void *)hdr - rxb_addr(rxb),
608 len, PAGE_SIZE << il->hw_params.rx_page_order);
609 il->alloc_rxb_page--;
610 rxb->page = NULL;
611 }
fcb74588
SG
612
613 il_update_stats(il, false, fc, len);
614 memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
615
616 ieee80211_rx(il->hw, skb);
fcb74588
SG
617}
618
4d69c752
SG
619/* Called for N_RX (legacy ABG frames), or
620 * N_RX_MPDU (HT high-throughput N frames). */
60c46bf8 621static void
e7392364 622il4965_hdl_rx(struct il_priv *il, struct il_rx_buf *rxb)
fcb74588
SG
623{
624 struct ieee80211_hdr *header;
d369167f 625 struct ieee80211_rx_status rx_status = {};
fcb74588
SG
626 struct il_rx_pkt *pkt = rxb_addr(rxb);
627 struct il_rx_phy_res *phy_res;
628 __le32 rx_pkt_status;
629 struct il_rx_mpdu_res_start *amsdu;
630 u32 len;
631 u32 ampdu_status;
632 u32 rate_n_flags;
633
634 /**
4d69c752
SG
635 * N_RX and N_RX_MPDU are handled differently.
636 * N_RX: physical layer info is in this buffer
637 * N_RX_MPDU: physical layer info was sent in separate
fcb74588
SG
638 * command and cached in il->last_phy_res
639 *
640 * Here we set up local variables depending on which command is
641 * received.
642 */
4d69c752 643 if (pkt->hdr.cmd == N_RX) {
fcb74588 644 phy_res = (struct il_rx_phy_res *)pkt->u.raw;
e7392364
SG
645 header =
646 (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*phy_res) +
647 phy_res->cfg_phy_cnt);
fcb74588
SG
648
649 len = le16_to_cpu(phy_res->byte_count);
e7392364
SG
650 rx_pkt_status =
651 *(__le32 *) (pkt->u.raw + sizeof(*phy_res) +
652 phy_res->cfg_phy_cnt + len);
fcb74588
SG
653 ampdu_status = le32_to_cpu(rx_pkt_status);
654 } else {
655 if (!il->_4965.last_phy_res_valid) {
656 IL_ERR("MPDU frame without cached PHY data\n");
657 return;
658 }
659 phy_res = &il->_4965.last_phy_res;
660 amsdu = (struct il_rx_mpdu_res_start *)pkt->u.raw;
661 header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*amsdu));
662 len = le16_to_cpu(amsdu->byte_count);
e7392364
SG
663 rx_pkt_status = *(__le32 *) (pkt->u.raw + sizeof(*amsdu) + len);
664 ampdu_status =
665 il4965_translate_rx_status(il, le32_to_cpu(rx_pkt_status));
fcb74588
SG
666 }
667
668 if ((unlikely(phy_res->cfg_phy_cnt > 20))) {
669 D_DROP("dsp size out of range [0,20]: %d/n",
e7392364 670 phy_res->cfg_phy_cnt);
fcb74588
SG
671 return;
672 }
673
674 if (!(rx_pkt_status & RX_RES_STATUS_NO_CRC32_ERROR) ||
675 !(rx_pkt_status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
e7392364 676 D_RX("Bad CRC or FIFO: 0x%08X.\n", le32_to_cpu(rx_pkt_status));
fcb74588
SG
677 return;
678 }
679
680 /* This will be used in several places later */
681 rate_n_flags = le32_to_cpu(phy_res->rate_n_flags);
682
683 /* rx_status carries information about the packet to mac80211 */
684 rx_status.mactime = le64_to_cpu(phy_res->timestamp);
e7392364
SG
685 rx_status.band =
686 (phy_res->
687 phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ? IEEE80211_BAND_2GHZ :
688 IEEE80211_BAND_5GHZ;
fcb74588 689 rx_status.freq =
e7392364
SG
690 ieee80211_channel_to_frequency(le16_to_cpu(phy_res->channel),
691 rx_status.band);
fcb74588 692 rx_status.rate_idx =
e7392364 693 il4965_hwrate_to_mac80211_idx(rate_n_flags, rx_status.band);
fcb74588
SG
694 rx_status.flag = 0;
695
696 /* TSF isn't reliable. In order to allow smooth user experience,
697 * this W/A doesn't propagate it to the mac80211 */
f4bda337 698 /*rx_status.flag |= RX_FLAG_MACTIME_START; */
fcb74588
SG
699
700 il->ucode_beacon_time = le32_to_cpu(phy_res->beacon_time_stamp);
701
702 /* Find max signal strength (dBm) among 3 antenna/receiver chains */
703 rx_status.signal = il4965_calc_rssi(il, phy_res);
704
e7392364
SG
705 D_STATS("Rssi %d, TSF %llu\n", rx_status.signal,
706 (unsigned long long)rx_status.mactime);
fcb74588
SG
707
708 /*
709 * "antenna number"
710 *
711 * It seems that the antenna field in the phy flags value
712 * is actually a bit field. This is undefined by radiotap,
713 * it wants an actual antenna number but I always get "7"
714 * for most legacy frames I receive indicating that the
715 * same frame was received on all three RX chains.
716 *
717 * I think this field should be removed in favor of a
718 * new 802.11n radiotap field "RX chains" that is defined
719 * as a bitmask.
720 */
721 rx_status.antenna =
e7392364
SG
722 (le16_to_cpu(phy_res->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK) >>
723 RX_RES_PHY_FLAGS_ANTENNA_POS;
fcb74588
SG
724
725 /* set the preamble flag if appropriate */
726 if (phy_res->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
727 rx_status.flag |= RX_FLAG_SHORTPRE;
728
729 /* Set up the HT phy flags */
730 if (rate_n_flags & RATE_MCS_HT_MSK)
731 rx_status.flag |= RX_FLAG_HT;
732 if (rate_n_flags & RATE_MCS_HT40_MSK)
733 rx_status.flag |= RX_FLAG_40MHZ;
734 if (rate_n_flags & RATE_MCS_SGI_MSK)
735 rx_status.flag |= RX_FLAG_SHORT_GI;
736
0255beda
CL
737 if (phy_res->phy_flags & RX_RES_PHY_FLAGS_AGG_MSK) {
738 /* We know which subframes of an A-MPDU belong
739 * together since we get a single PHY response
740 * from the firmware for all of them.
741 */
742
743 rx_status.flag |= RX_FLAG_AMPDU_DETAILS;
744 rx_status.ampdu_reference = il->_4965.ampdu_ref;
745 }
746
e7392364
SG
747 il4965_pass_packet_to_mac80211(il, header, len, ampdu_status, rxb,
748 &rx_status);
fcb74588
SG
749}
750
4d69c752 751/* Cache phy data (Rx signal strength, etc) for HT frame (N_RX_PHY).
6e9848b4 752 * This will be used later in il_hdl_rx() for N_RX_MPDU. */
60c46bf8 753static void
e7392364 754il4965_hdl_rx_phy(struct il_priv *il, struct il_rx_buf *rxb)
fcb74588
SG
755{
756 struct il_rx_pkt *pkt = rxb_addr(rxb);
757 il->_4965.last_phy_res_valid = true;
0255beda 758 il->_4965.ampdu_ref++;
fcb74588
SG
759 memcpy(&il->_4965.last_phy_res, pkt->u.raw,
760 sizeof(struct il_rx_phy_res));
761}
762
e7392364
SG
763static int
764il4965_get_channels_for_scan(struct il_priv *il, struct ieee80211_vif *vif,
765 enum ieee80211_band band, u8 is_active,
766 u8 n_probes, struct il_scan_channel *scan_ch)
fcb74588
SG
767{
768 struct ieee80211_channel *chan;
769 const struct ieee80211_supported_band *sband;
770 const struct il_channel_info *ch_info;
771 u16 passive_dwell = 0;
772 u16 active_dwell = 0;
773 int added, i;
774 u16 channel;
775
776 sband = il_get_hw_mode(il, band);
777 if (!sband)
778 return 0;
779
780 active_dwell = il_get_active_dwell_time(il, band, n_probes);
781 passive_dwell = il_get_passive_dwell_time(il, band, vif);
782
783 if (passive_dwell <= active_dwell)
784 passive_dwell = active_dwell + 1;
785
786 for (i = 0, added = 0; i < il->scan_request->n_channels; i++) {
787 chan = il->scan_request->channels[i];
788
789 if (chan->band != band)
790 continue;
791
792 channel = chan->hw_value;
793 scan_ch->channel = cpu_to_le16(channel);
794
795 ch_info = il_get_channel_info(il, band, channel);
796 if (!il_is_channel_valid(ch_info)) {
e7392364
SG
797 D_SCAN("Channel %d is INVALID for this band.\n",
798 channel);
fcb74588
SG
799 continue;
800 }
801
802 if (!is_active || il_is_channel_passive(ch_info) ||
803 (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
804 scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
805 else
806 scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
807
808 if (n_probes)
809 scan_ch->type |= IL_SCAN_PROBE_MASK(n_probes);
810
811 scan_ch->active_dwell = cpu_to_le16(active_dwell);
812 scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
813
814 /* Set txpower levels to defaults */
815 scan_ch->dsp_atten = 110;
816
817 /* NOTE: if we were doing 6Mb OFDM for scans we'd use
818 * power level:
819 * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
820 */
821 if (band == IEEE80211_BAND_5GHZ)
822 scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
823 else
824 scan_ch->tx_gain = ((1 << 5) | (5 << 3));
825
e7392364
SG
826 D_SCAN("Scanning ch=%d prob=0x%X [%s %d]\n", channel,
827 le32_to_cpu(scan_ch->type),
828 (scan_ch->
829 type & SCAN_CHANNEL_TYPE_ACTIVE) ? "ACTIVE" : "PASSIVE",
830 (scan_ch->
831 type & SCAN_CHANNEL_TYPE_ACTIVE) ? active_dwell :
832 passive_dwell);
fcb74588
SG
833
834 scan_ch++;
835 added++;
836 }
837
838 D_SCAN("total channels to scan %d\n", added);
839 return added;
840}
841
a0c1ef3b
SG
842static void
843il4965_toggle_tx_ant(struct il_priv *il, u8 *ant, u8 valid)
844{
845 int i;
846 u8 ind = *ant;
847
848 for (i = 0; i < RATE_ANT_NUM - 1; i++) {
849 ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
850 if (valid & BIT(ind)) {
851 *ant = ind;
852 return;
853 }
854 }
855}
856
e7392364
SG
857int
858il4965_request_scan(struct il_priv *il, struct ieee80211_vif *vif)
fcb74588
SG
859{
860 struct il_host_cmd cmd = {
4d69c752 861 .id = C_SCAN,
fcb74588
SG
862 .len = sizeof(struct il_scan_cmd),
863 .flags = CMD_SIZE_HUGE,
864 };
865 struct il_scan_cmd *scan;
fcb74588
SG
866 u32 rate_flags = 0;
867 u16 cmd_len;
868 u16 rx_chain = 0;
869 enum ieee80211_band band;
870 u8 n_probes = 0;
871 u8 rx_ant = il->hw_params.valid_rx_ant;
872 u8 rate;
873 bool is_active = false;
e7392364 874 int chan_mod;
fcb74588
SG
875 u8 active_chains;
876 u8 scan_tx_antennas = il->hw_params.valid_tx_ant;
877 int ret;
878
879 lockdep_assert_held(&il->mutex);
880
fcb74588 881 if (!il->scan_cmd) {
e7392364
SG
882 il->scan_cmd =
883 kmalloc(sizeof(struct il_scan_cmd) + IL_MAX_SCAN_SIZE,
884 GFP_KERNEL);
fcb74588 885 if (!il->scan_cmd) {
e7392364 886 D_SCAN("fail to allocate memory for scan\n");
fcb74588
SG
887 return -ENOMEM;
888 }
889 }
890 scan = il->scan_cmd;
891 memset(scan, 0, sizeof(struct il_scan_cmd) + IL_MAX_SCAN_SIZE);
892
893 scan->quiet_plcp_th = IL_PLCP_QUIET_THRESH;
894 scan->quiet_time = IL_ACTIVE_QUIET_TIME;
895
896 if (il_is_any_associated(il)) {
897 u16 interval;
898 u32 extra;
899 u32 suspend_time = 100;
900 u32 scan_suspend_time = 100;
901
902 D_INFO("Scanning while associated...\n");
903 interval = vif->bss_conf.beacon_int;
904
905 scan->suspend_time = 0;
906 scan->max_out_time = cpu_to_le32(200 * 1024);
907 if (!interval)
908 interval = suspend_time;
909
910 extra = (suspend_time / interval) << 22;
e7392364
SG
911 scan_suspend_time =
912 (extra | ((suspend_time % interval) * 1024));
fcb74588
SG
913 scan->suspend_time = cpu_to_le32(scan_suspend_time);
914 D_SCAN("suspend_time 0x%X beacon interval %d\n",
e7392364 915 scan_suspend_time, interval);
fcb74588
SG
916 }
917
918 if (il->scan_request->n_ssids) {
919 int i, p = 0;
920 D_SCAN("Kicking off active scan\n");
921 for (i = 0; i < il->scan_request->n_ssids; i++) {
922 /* always does wildcard anyway */
923 if (!il->scan_request->ssids[i].ssid_len)
924 continue;
925 scan->direct_scan[p].id = WLAN_EID_SSID;
926 scan->direct_scan[p].len =
e7392364 927 il->scan_request->ssids[i].ssid_len;
fcb74588
SG
928 memcpy(scan->direct_scan[p].ssid,
929 il->scan_request->ssids[i].ssid,
930 il->scan_request->ssids[i].ssid_len);
931 n_probes++;
932 p++;
933 }
934 is_active = true;
935 } else
936 D_SCAN("Start passive scan.\n");
937
938 scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
b16db50a 939 scan->tx_cmd.sta_id = il->hw_params.bcast_id;
fcb74588
SG
940 scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
941
942 switch (il->scan_band) {
943 case IEEE80211_BAND_2GHZ:
944 scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
e7392364 945 chan_mod =
c8b03958 946 le32_to_cpu(il->active.flags & RXON_FLG_CHANNEL_MODE_MSK) >>
e7392364 947 RXON_FLG_CHANNEL_MODE_POS;
fcb74588
SG
948 if (chan_mod == CHANNEL_MODE_PURE_40) {
949 rate = RATE_6M_PLCP;
950 } else {
951 rate = RATE_1M_PLCP;
952 rate_flags = RATE_MCS_CCK_MSK;
953 }
954 break;
955 case IEEE80211_BAND_5GHZ:
956 rate = RATE_6M_PLCP;
957 break;
958 default:
959 IL_WARN("Invalid scan band\n");
960 return -EIO;
961 }
962
963 /*
964 * If active scanning is requested but a certain channel is
965 * marked passive, we can do active scanning if we detect
966 * transmissions.
967 *
968 * There is an issue with some firmware versions that triggers
969 * a sysassert on a "good CRC threshold" of zero (== disabled),
970 * on a radar channel even though this means that we should NOT
971 * send probes.
972 *
973 * The "good CRC threshold" is the number of frames that we
974 * need to receive during our dwell time on a channel before
975 * sending out probes -- setting this to a huge value will
976 * mean we never reach it, but at the same time work around
977 * the aforementioned issue. Thus use IL_GOOD_CRC_TH_NEVER
978 * here instead of IL_GOOD_CRC_TH_DISABLED.
979 */
e7392364
SG
980 scan->good_CRC_th =
981 is_active ? IL_GOOD_CRC_TH_DEFAULT : IL_GOOD_CRC_TH_NEVER;
fcb74588
SG
982
983 band = il->scan_band;
984
985 if (il->cfg->scan_rx_antennas[band])
986 rx_ant = il->cfg->scan_rx_antennas[band];
987
a0c1ef3b 988 il4965_toggle_tx_ant(il, &il->scan_tx_ant[band], scan_tx_antennas);
616107ed
SG
989 rate_flags |= BIT(il->scan_tx_ant[band]) << RATE_MCS_ANT_POS;
990 scan->tx_cmd.rate_n_flags = cpu_to_le32(rate | rate_flags);
fcb74588
SG
991
992 /* In power save mode use one chain, otherwise use all chains */
a6766ccd 993 if (test_bit(S_POWER_PMI, &il->status)) {
fcb74588 994 /* rx_ant has been set to all valid chains previously */
e7392364
SG
995 active_chains =
996 rx_ant & ((u8) (il->chain_noise_data.active_chains));
fcb74588
SG
997 if (!active_chains)
998 active_chains = rx_ant;
999
1000 D_SCAN("chain_noise_data.active_chains: %u\n",
e7392364 1001 il->chain_noise_data.active_chains);
fcb74588
SG
1002
1003 rx_ant = il4965_first_antenna(active_chains);
1004 }
1005
1006 /* MIMO is not used here, but value is required */
1007 rx_chain |= il->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
1008 rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
1009 rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
1010 rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
1011 scan->rx_chain = cpu_to_le16(rx_chain);
1012
e7392364
SG
1013 cmd_len =
1014 il_fill_probe_req(il, (struct ieee80211_mgmt *)scan->data,
1015 vif->addr, il->scan_request->ie,
1016 il->scan_request->ie_len,
1017 IL_MAX_SCAN_SIZE - sizeof(*scan));
fcb74588
SG
1018 scan->tx_cmd.len = cpu_to_le16(cmd_len);
1019
e7392364
SG
1020 scan->filter_flags |=
1021 (RXON_FILTER_ACCEPT_GRP_MSK | RXON_FILTER_BCON_AWARE_MSK);
fcb74588 1022
e7392364
SG
1023 scan->channel_count =
1024 il4965_get_channels_for_scan(il, vif, band, is_active, n_probes,
1025 (void *)&scan->data[cmd_len]);
fcb74588
SG
1026 if (scan->channel_count == 0) {
1027 D_SCAN("channel count %d\n", scan->channel_count);
1028 return -EIO;
1029 }
1030
e7392364
SG
1031 cmd.len +=
1032 le16_to_cpu(scan->tx_cmd.len) +
fcb74588
SG
1033 scan->channel_count * sizeof(struct il_scan_channel);
1034 cmd.data = scan;
1035 scan->len = cpu_to_le16(cmd.len);
1036
a6766ccd 1037 set_bit(S_SCAN_HW, &il->status);
fcb74588
SG
1038
1039 ret = il_send_cmd_sync(il, &cmd);
1040 if (ret)
a6766ccd 1041 clear_bit(S_SCAN_HW, &il->status);
fcb74588
SG
1042
1043 return ret;
1044}
1045
e7392364
SG
1046int
1047il4965_manage_ibss_station(struct il_priv *il, struct ieee80211_vif *vif,
1048 bool add)
fcb74588
SG
1049{
1050 struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
1051
1052 if (add)
83007196 1053 return il4965_add_bssid_station(il, vif->bss_conf.bssid,
fcb74588
SG
1054 &vif_priv->ibss_bssid_sta_id);
1055 return il_remove_station(il, vif_priv->ibss_bssid_sta_id,
e7392364 1056 vif->bss_conf.bssid);
fcb74588
SG
1057}
1058
e7392364
SG
1059void
1060il4965_free_tfds_in_queue(struct il_priv *il, int sta_id, int tid, int freed)
fcb74588
SG
1061{
1062 lockdep_assert_held(&il->sta_lock);
1063
1064 if (il->stations[sta_id].tid[tid].tfds_in_queue >= freed)
1065 il->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1066 else {
1067 D_TX("free more than tfds_in_queue (%u:%d)\n",
e7392364 1068 il->stations[sta_id].tid[tid].tfds_in_queue, freed);
fcb74588
SG
1069 il->stations[sta_id].tid[tid].tfds_in_queue = 0;
1070 }
1071}
1072
1073#define IL_TX_QUEUE_MSK 0xfffff
1074
e7392364
SG
1075static bool
1076il4965_is_single_rx_stream(struct il_priv *il)
fcb74588
SG
1077{
1078 return il->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
e7392364 1079 il->current_ht_config.single_chain_sufficient;
fcb74588
SG
1080}
1081
1082#define IL_NUM_RX_CHAINS_MULTIPLE 3
1083#define IL_NUM_RX_CHAINS_SINGLE 2
1084#define IL_NUM_IDLE_CHAINS_DUAL 2
1085#define IL_NUM_IDLE_CHAINS_SINGLE 1
1086
1087/*
1088 * Determine how many receiver/antenna chains to use.
1089 *
1090 * More provides better reception via diversity. Fewer saves power
1091 * at the expense of throughput, but only when not in powersave to
1092 * start with.
1093 *
1094 * MIMO (dual stream) requires at least 2, but works better with 3.
1095 * This does not determine *which* chains to use, just how many.
1096 */
e7392364
SG
1097static int
1098il4965_get_active_rx_chain_count(struct il_priv *il)
fcb74588
SG
1099{
1100 /* # of Rx chains to use when expecting MIMO. */
1101 if (il4965_is_single_rx_stream(il))
1102 return IL_NUM_RX_CHAINS_SINGLE;
1103 else
1104 return IL_NUM_RX_CHAINS_MULTIPLE;
1105}
1106
1107/*
1108 * When we are in power saving mode, unless device support spatial
1109 * multiplexing power save, use the active count for rx chain count.
1110 */
1111static int
1112il4965_get_idle_rx_chain_count(struct il_priv *il, int active_cnt)
1113{
1114 /* # Rx chains when idling, depending on SMPS mode */
1115 switch (il->current_ht_config.smps) {
1116 case IEEE80211_SMPS_STATIC:
1117 case IEEE80211_SMPS_DYNAMIC:
1118 return IL_NUM_IDLE_CHAINS_SINGLE;
1119 case IEEE80211_SMPS_OFF:
1120 return active_cnt;
1121 default:
e7392364 1122 WARN(1, "invalid SMPS mode %d", il->current_ht_config.smps);
fcb74588
SG
1123 return active_cnt;
1124 }
1125}
1126
1127/* up to 4 chains */
e7392364
SG
1128static u8
1129il4965_count_chain_bitmap(u32 chain_bitmap)
fcb74588
SG
1130{
1131 u8 res;
1132 res = (chain_bitmap & BIT(0)) >> 0;
1133 res += (chain_bitmap & BIT(1)) >> 1;
1134 res += (chain_bitmap & BIT(2)) >> 2;
1135 res += (chain_bitmap & BIT(3)) >> 3;
1136 return res;
1137}
1138
1139/**
1140 * il4965_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
1141 *
1142 * Selects how many and which Rx receivers/antennas/chains to use.
1143 * This should not be used for scan command ... it puts data in wrong place.
1144 */
e7392364 1145void
83007196 1146il4965_set_rxon_chain(struct il_priv *il)
fcb74588
SG
1147{
1148 bool is_single = il4965_is_single_rx_stream(il);
a6766ccd 1149 bool is_cam = !test_bit(S_POWER_PMI, &il->status);
fcb74588
SG
1150 u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
1151 u32 active_chains;
1152 u16 rx_chain;
1153
1154 /* Tell uCode which antennas are actually connected.
1155 * Before first association, we assume all antennas are connected.
1156 * Just after first association, il4965_chain_noise_calibration()
1157 * checks which antennas actually *are* connected. */
1158 if (il->chain_noise_data.active_chains)
1159 active_chains = il->chain_noise_data.active_chains;
1160 else
1161 active_chains = il->hw_params.valid_rx_ant;
1162
1163 rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
1164
1165 /* How many receivers should we use? */
1166 active_rx_cnt = il4965_get_active_rx_chain_count(il);
1167 idle_rx_cnt = il4965_get_idle_rx_chain_count(il, active_rx_cnt);
1168
fcb74588
SG
1169 /* correct rx chain count according hw settings
1170 * and chain noise calibration
1171 */
1172 valid_rx_cnt = il4965_count_chain_bitmap(active_chains);
1173 if (valid_rx_cnt < active_rx_cnt)
1174 active_rx_cnt = valid_rx_cnt;
1175
1176 if (valid_rx_cnt < idle_rx_cnt)
1177 idle_rx_cnt = valid_rx_cnt;
1178
1179 rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
e7392364 1180 rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
fcb74588 1181
c8b03958 1182 il->staging.rx_chain = cpu_to_le16(rx_chain);
fcb74588
SG
1183
1184 if (!is_single && active_rx_cnt >= IL_NUM_RX_CHAINS_SINGLE && is_cam)
c8b03958 1185 il->staging.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
fcb74588 1186 else
c8b03958 1187 il->staging.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
fcb74588 1188
c8b03958 1189 D_ASSOC("rx_chain=0x%X active=%d idle=%d\n", il->staging.rx_chain,
e7392364 1190 active_rx_cnt, idle_rx_cnt);
fcb74588
SG
1191
1192 WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
1193 active_rx_cnt < idle_rx_cnt);
1194}
1195
e7392364
SG
1196static const char *
1197il4965_get_fh_string(int cmd)
fcb74588
SG
1198{
1199 switch (cmd) {
e7392364
SG
1200 IL_CMD(FH49_RSCSR_CHNL0_STTS_WPTR_REG);
1201 IL_CMD(FH49_RSCSR_CHNL0_RBDCB_BASE_REG);
1202 IL_CMD(FH49_RSCSR_CHNL0_WPTR);
1203 IL_CMD(FH49_MEM_RCSR_CHNL0_CONFIG_REG);
1204 IL_CMD(FH49_MEM_RSSR_SHARED_CTRL_REG);
1205 IL_CMD(FH49_MEM_RSSR_RX_STATUS_REG);
1206 IL_CMD(FH49_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1207 IL_CMD(FH49_TSSR_TX_STATUS_REG);
1208 IL_CMD(FH49_TSSR_TX_ERROR_REG);
fcb74588
SG
1209 default:
1210 return "UNKNOWN";
1211 }
1212}
1213
e7392364
SG
1214int
1215il4965_dump_fh(struct il_priv *il, char **buf, bool display)
fcb74588
SG
1216{
1217 int i;
1218#ifdef CONFIG_IWLEGACY_DEBUG
1219 int pos = 0;
1220 size_t bufsz = 0;
1221#endif
1222 static const u32 fh_tbl[] = {
9a95b370
SG
1223 FH49_RSCSR_CHNL0_STTS_WPTR_REG,
1224 FH49_RSCSR_CHNL0_RBDCB_BASE_REG,
1225 FH49_RSCSR_CHNL0_WPTR,
1226 FH49_MEM_RCSR_CHNL0_CONFIG_REG,
1227 FH49_MEM_RSSR_SHARED_CTRL_REG,
1228 FH49_MEM_RSSR_RX_STATUS_REG,
1229 FH49_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1230 FH49_TSSR_TX_STATUS_REG,
1231 FH49_TSSR_TX_ERROR_REG
fcb74588
SG
1232 };
1233#ifdef CONFIG_IWLEGACY_DEBUG
1234 if (display) {
1235 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1236 *buf = kmalloc(bufsz, GFP_KERNEL);
1237 if (!*buf)
1238 return -ENOMEM;
e7392364
SG
1239 pos +=
1240 scnprintf(*buf + pos, bufsz - pos, "FH register values:\n");
fcb74588 1241 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
e7392364
SG
1242 pos +=
1243 scnprintf(*buf + pos, bufsz - pos,
1244 " %34s: 0X%08x\n",
1722f8e1
SG
1245 il4965_get_fh_string(fh_tbl[i]),
1246 il_rd(il, fh_tbl[i]));
fcb74588
SG
1247 }
1248 return pos;
1249 }
1250#endif
1251 IL_ERR("FH register values:\n");
e7392364
SG
1252 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1253 IL_ERR(" %34s: 0X%08x\n", il4965_get_fh_string(fh_tbl[i]),
1254 il_rd(il, fh_tbl[i]));
fcb74588
SG
1255 }
1256 return 0;
1257}
a1751b22 1258
60c46bf8 1259static void
e7392364 1260il4965_hdl_missed_beacon(struct il_priv *il, struct il_rx_buf *rxb)
a1751b22
SG
1261{
1262 struct il_rx_pkt *pkt = rxb_addr(rxb);
1263 struct il_missed_beacon_notif *missed_beacon;
1264
1265 missed_beacon = &pkt->u.missed_beacon;
1266 if (le32_to_cpu(missed_beacon->consecutive_missed_beacons) >
1267 il->missed_beacon_threshold) {
e7392364
SG
1268 D_CALIB("missed bcn cnsq %d totl %d rcd %d expctd %d\n",
1269 le32_to_cpu(missed_beacon->consecutive_missed_beacons),
1270 le32_to_cpu(missed_beacon->total_missed_becons),
1271 le32_to_cpu(missed_beacon->num_recvd_beacons),
1272 le32_to_cpu(missed_beacon->num_expected_beacons));
a6766ccd 1273 if (!test_bit(S_SCANNING, &il->status))
a1751b22
SG
1274 il4965_init_sensitivity(il);
1275 }
1276}
1277
1278/* Calculate noise level, based on measurements during network silence just
1279 * before arriving beacon. This measurement can be done only if we know
1280 * exactly when to expect beacons, therefore only when we're associated. */
e7392364
SG
1281static void
1282il4965_rx_calc_noise(struct il_priv *il)
a1751b22
SG
1283{
1284 struct stats_rx_non_phy *rx_info;
1285 int num_active_rx = 0;
1286 int total_silence = 0;
1287 int bcn_silence_a, bcn_silence_b, bcn_silence_c;
1288 int last_rx_noise;
1289
1290 rx_info = &(il->_4965.stats.rx.general);
1291 bcn_silence_a =
e7392364 1292 le32_to_cpu(rx_info->beacon_silence_rssi_a) & IN_BAND_FILTER;
a1751b22 1293 bcn_silence_b =
e7392364 1294 le32_to_cpu(rx_info->beacon_silence_rssi_b) & IN_BAND_FILTER;
a1751b22 1295 bcn_silence_c =
e7392364 1296 le32_to_cpu(rx_info->beacon_silence_rssi_c) & IN_BAND_FILTER;
a1751b22
SG
1297
1298 if (bcn_silence_a) {
1299 total_silence += bcn_silence_a;
1300 num_active_rx++;
1301 }
1302 if (bcn_silence_b) {
1303 total_silence += bcn_silence_b;
1304 num_active_rx++;
1305 }
1306 if (bcn_silence_c) {
1307 total_silence += bcn_silence_c;
1308 num_active_rx++;
1309 }
1310
1311 /* Average among active antennas */
1312 if (num_active_rx)
1313 last_rx_noise = (total_silence / num_active_rx) - 107;
1314 else
1315 last_rx_noise = IL_NOISE_MEAS_NOT_AVAILABLE;
1316
e7392364
SG
1317 D_CALIB("inband silence a %u, b %u, c %u, dBm %d\n", bcn_silence_a,
1318 bcn_silence_b, bcn_silence_c, last_rx_noise);
a1751b22
SG
1319}
1320
1321#ifdef CONFIG_IWLEGACY_DEBUGFS
1322/*
1323 * based on the assumption of all stats counter are in DWORD
1324 * FIXME: This function is for debugging, do not deal with
1325 * the case of counters roll-over.
1326 */
e7392364
SG
1327static void
1328il4965_accumulative_stats(struct il_priv *il, __le32 * stats)
a1751b22
SG
1329{
1330 int i, size;
1331 __le32 *prev_stats;
1332 u32 *accum_stats;
1333 u32 *delta, *max_delta;
1334 struct stats_general_common *general, *accum_general;
1335 struct stats_tx *tx, *accum_tx;
1336
1722f8e1
SG
1337 prev_stats = (__le32 *) &il->_4965.stats;
1338 accum_stats = (u32 *) &il->_4965.accum_stats;
a1751b22
SG
1339 size = sizeof(struct il_notif_stats);
1340 general = &il->_4965.stats.general.common;
1341 accum_general = &il->_4965.accum_stats.general.common;
1342 tx = &il->_4965.stats.tx;
1343 accum_tx = &il->_4965.accum_stats.tx;
1722f8e1
SG
1344 delta = (u32 *) &il->_4965.delta_stats;
1345 max_delta = (u32 *) &il->_4965.max_delta;
a1751b22
SG
1346
1347 for (i = sizeof(__le32); i < size;
e7392364
SG
1348 i +=
1349 sizeof(__le32), stats++, prev_stats++, delta++, max_delta++,
1350 accum_stats++) {
a1751b22 1351 if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
e7392364
SG
1352 *delta =
1353 (le32_to_cpu(*stats) - le32_to_cpu(*prev_stats));
a1751b22
SG
1354 *accum_stats += *delta;
1355 if (*delta > *max_delta)
1356 *max_delta = *delta;
1357 }
1358 }
1359
1360 /* reset accumulative stats for "no-counter" type stats */
1361 accum_general->temperature = general->temperature;
1362 accum_general->ttl_timestamp = general->ttl_timestamp;
1363}
1364#endif
1365
60c46bf8 1366static void
e7392364 1367il4965_hdl_stats(struct il_priv *il, struct il_rx_buf *rxb)
a1751b22 1368{
527901d0
SG
1369 const int recalib_seconds = 60;
1370 bool change;
a1751b22
SG
1371 struct il_rx_pkt *pkt = rxb_addr(rxb);
1372
e7392364
SG
1373 D_RX("Statistics notification received (%d vs %d).\n",
1374 (int)sizeof(struct il_notif_stats),
1375 le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK);
1376
1377 change =
1378 ((il->_4965.stats.general.common.temperature !=
1379 pkt->u.stats.general.common.temperature) ||
1380 ((il->_4965.stats.flag & STATS_REPLY_FLG_HT40_MODE_MSK) !=
1381 (pkt->u.stats.flag & STATS_REPLY_FLG_HT40_MODE_MSK)));
a1751b22 1382#ifdef CONFIG_IWLEGACY_DEBUGFS
1722f8e1 1383 il4965_accumulative_stats(il, (__le32 *) &pkt->u.stats);
a1751b22
SG
1384#endif
1385
1386 /* TODO: reading some of stats is unneeded */
e7392364 1387 memcpy(&il->_4965.stats, &pkt->u.stats, sizeof(il->_4965.stats));
a1751b22 1388
db7746f7 1389 set_bit(S_STATS, &il->status);
a1751b22 1390
527901d0
SG
1391 /*
1392 * Reschedule the stats timer to occur in recalib_seconds to ensure
1393 * we get a thermal update even if the uCode doesn't give us one
1394 */
e7392364 1395 mod_timer(&il->stats_periodic,
527901d0 1396 jiffies + msecs_to_jiffies(recalib_seconds * 1000));
a1751b22 1397
a6766ccd 1398 if (unlikely(!test_bit(S_SCANNING, &il->status)) &&
4d69c752 1399 (pkt->hdr.cmd == N_STATS)) {
a1751b22
SG
1400 il4965_rx_calc_noise(il);
1401 queue_work(il->workqueue, &il->run_time_calib_work);
1402 }
527901d0
SG
1403
1404 if (change)
1405 il4965_temperature_calib(il);
a1751b22
SG
1406}
1407
60c46bf8 1408static void
e7392364 1409il4965_hdl_c_stats(struct il_priv *il, struct il_rx_buf *rxb)
a1751b22
SG
1410{
1411 struct il_rx_pkt *pkt = rxb_addr(rxb);
1412
db7746f7 1413 if (le32_to_cpu(pkt->u.stats.flag) & UCODE_STATS_CLEAR_MSK) {
a1751b22
SG
1414#ifdef CONFIG_IWLEGACY_DEBUGFS
1415 memset(&il->_4965.accum_stats, 0,
e7392364 1416 sizeof(struct il_notif_stats));
a1751b22 1417 memset(&il->_4965.delta_stats, 0,
e7392364
SG
1418 sizeof(struct il_notif_stats));
1419 memset(&il->_4965.max_delta, 0, sizeof(struct il_notif_stats));
a1751b22
SG
1420#endif
1421 D_RX("Statistics have been cleared\n");
1422 }
d2dfb33e 1423 il4965_hdl_stats(il, rxb);
a1751b22
SG
1424}
1425
8f29b456
SG
1426
1427/*
1428 * mac80211 queues, ACs, hardware queues, FIFOs.
1429 *
1430 * Cf. http://wireless.kernel.org/en/developers/Documentation/mac80211/queues
1431 *
1432 * Mac80211 uses the following numbers, which we get as from it
1433 * by way of skb_get_queue_mapping(skb):
1434 *
1435 * VO 0
1436 * VI 1
1437 * BE 2
1438 * BK 3
1439 *
1440 *
1441 * Regular (not A-MPDU) frames are put into hardware queues corresponding
1442 * to the FIFOs, see comments in iwl-prph.h. Aggregated frames get their
1443 * own queue per aggregation session (RA/TID combination), such queues are
1444 * set up to map into FIFOs too, for which we need an AC->FIFO mapping. In
1445 * order to map frames to the right queue, we also need an AC->hw queue
1446 * mapping. This is implemented here.
1447 *
1448 * Due to the way hw queues are set up (by the hw specific modules like
af038f40 1449 * 4965.c), the AC->hw queue mapping is the identity
8f29b456
SG
1450 * mapping.
1451 */
1452
a1751b22
SG
1453static const u8 tid_to_ac[] = {
1454 IEEE80211_AC_BE,
1455 IEEE80211_AC_BK,
1456 IEEE80211_AC_BK,
1457 IEEE80211_AC_BE,
1458 IEEE80211_AC_VI,
1459 IEEE80211_AC_VI,
1460 IEEE80211_AC_VO,
1461 IEEE80211_AC_VO
1462};
1463
e7392364
SG
1464static inline int
1465il4965_get_ac_from_tid(u16 tid)
a1751b22
SG
1466{
1467 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
1468 return tid_to_ac[tid];
1469
1470 /* no support for TIDs 8-15 yet */
1471 return -EINVAL;
1472}
1473
1474static inline int
83007196 1475il4965_get_fifo_from_tid(u16 tid)
a1751b22 1476{
b75b3a70
SG
1477 const u8 ac_to_fifo[] = {
1478 IL_TX_FIFO_VO,
1479 IL_TX_FIFO_VI,
1480 IL_TX_FIFO_BE,
1481 IL_TX_FIFO_BK,
1482 };
1483
a1751b22 1484 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
b75b3a70 1485 return ac_to_fifo[tid_to_ac[tid]];
a1751b22
SG
1486
1487 /* no support for TIDs 8-15 yet */
1488 return -EINVAL;
1489}
1490
1491/*
4d69c752 1492 * handle build C_TX command notification.
a1751b22 1493 */
e7392364
SG
1494static void
1495il4965_tx_cmd_build_basic(struct il_priv *il, struct sk_buff *skb,
1496 struct il_tx_cmd *tx_cmd,
1497 struct ieee80211_tx_info *info,
1498 struct ieee80211_hdr *hdr, u8 std_id)
a1751b22
SG
1499{
1500 __le16 fc = hdr->frame_control;
1501 __le32 tx_flags = tx_cmd->tx_flags;
1502
1503 tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
1504 if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
1505 tx_flags |= TX_CMD_FLG_ACK_MSK;
1506 if (ieee80211_is_mgmt(fc))
1507 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
1508 if (ieee80211_is_probe_resp(fc) &&
1509 !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
1510 tx_flags |= TX_CMD_FLG_TSF_MSK;
1511 } else {
1512 tx_flags &= (~TX_CMD_FLG_ACK_MSK);
1513 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
1514 }
1515
1516 if (ieee80211_is_back_req(fc))
1517 tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
1518
1519 tx_cmd->sta_id = std_id;
1520 if (ieee80211_has_morefrags(fc))
1521 tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
1522
1523 if (ieee80211_is_data_qos(fc)) {
1524 u8 *qc = ieee80211_get_qos_ctl(hdr);
1525 tx_cmd->tid_tspec = qc[0] & 0xf;
1526 tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
1527 } else {
1528 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
1529 }
1530
1531 il_tx_cmd_protection(il, info, fc, &tx_flags);
1532
1533 tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
1534 if (ieee80211_is_mgmt(fc)) {
1535 if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
1536 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
1537 else
1538 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
1539 } else {
1540 tx_cmd->timeout.pm_frame_timeout = 0;
1541 }
1542
1543 tx_cmd->driver_txop = 0;
1544 tx_cmd->tx_flags = tx_flags;
1545 tx_cmd->next_frame_len = 0;
1546}
1547
e7392364 1548static void
36323f81
TH
1549il4965_tx_cmd_build_rate(struct il_priv *il,
1550 struct il_tx_cmd *tx_cmd,
1551 struct ieee80211_tx_info *info,
1552 struct ieee80211_sta *sta,
1553 __le16 fc)
a1751b22 1554{
616107ed 1555 const u8 rts_retry_limit = 60;
a1751b22
SG
1556 u32 rate_flags;
1557 int rate_idx;
a1751b22
SG
1558 u8 data_retry_limit;
1559 u8 rate_plcp;
1560
e7392364 1561 /* Set retry limit on DATA packets and Probe Responses */
a1751b22
SG
1562 if (ieee80211_is_probe_resp(fc))
1563 data_retry_limit = 3;
1564 else
1565 data_retry_limit = IL4965_DEFAULT_TX_RETRY;
1566 tx_cmd->data_retry_limit = data_retry_limit;
a1751b22 1567 /* Set retry limit on RTS packets */
616107ed 1568 tx_cmd->rts_retry_limit = min(data_retry_limit, rts_retry_limit);
a1751b22
SG
1569
1570 /* DATA packets will use the uCode station table for rate/antenna
1571 * selection */
1572 if (ieee80211_is_data(fc)) {
1573 tx_cmd->initial_rate_idx = 0;
1574 tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
1575 return;
1576 }
1577
1578 /**
1579 * If the current TX rate stored in mac80211 has the MCS bit set, it's
1580 * not really a TX rate. Thus, we use the lowest supported rate for
1581 * this band. Also use the lowest supported rate if the stored rate
1582 * idx is invalid.
1583 */
1584 rate_idx = info->control.rates[0].idx;
e7392364
SG
1585 if ((info->control.rates[0].flags & IEEE80211_TX_RC_MCS) || rate_idx < 0
1586 || rate_idx > RATE_COUNT_LEGACY)
36323f81 1587 rate_idx = rate_lowest_index(&il->bands[info->band], sta);
a1751b22
SG
1588 /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
1589 if (info->band == IEEE80211_BAND_5GHZ)
1590 rate_idx += IL_FIRST_OFDM_RATE;
1591 /* Get PLCP rate for tx_cmd->rate_n_flags */
1592 rate_plcp = il_rates[rate_idx].plcp;
1593 /* Zero out flags for this packet */
1594 rate_flags = 0;
1595
1596 /* Set CCK flag as needed */
1597 if (rate_idx >= IL_FIRST_CCK_RATE && rate_idx <= IL_LAST_CCK_RATE)
1598 rate_flags |= RATE_MCS_CCK_MSK;
1599
1600 /* Set up antennas */
a0c1ef3b 1601 il4965_toggle_tx_ant(il, &il->mgmt_tx_ant, il->hw_params.valid_tx_ant);
616107ed 1602 rate_flags |= BIT(il->mgmt_tx_ant) << RATE_MCS_ANT_POS;
a1751b22
SG
1603
1604 /* Set the rate in the TX cmd */
616107ed 1605 tx_cmd->rate_n_flags = cpu_to_le32(rate_plcp | rate_flags);
a1751b22
SG
1606}
1607
e7392364
SG
1608static void
1609il4965_tx_cmd_build_hwcrypto(struct il_priv *il, struct ieee80211_tx_info *info,
1610 struct il_tx_cmd *tx_cmd, struct sk_buff *skb_frag,
1611 int sta_id)
a1751b22
SG
1612{
1613 struct ieee80211_key_conf *keyconf = info->control.hw_key;
1614
1615 switch (keyconf->cipher) {
1616 case WLAN_CIPHER_SUITE_CCMP:
1617 tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
1618 memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
1619 if (info->flags & IEEE80211_TX_CTL_AMPDU)
1620 tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
1621 D_TX("tx_cmd with AES hwcrypto\n");
1622 break;
1623
1624 case WLAN_CIPHER_SUITE_TKIP:
1625 tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
1626 ieee80211_get_tkip_p2k(keyconf, skb_frag, tx_cmd->key);
1627 D_TX("tx_cmd with tkip hwcrypto\n");
1628 break;
1629
1630 case WLAN_CIPHER_SUITE_WEP104:
1631 tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
1632 /* fall through */
1633 case WLAN_CIPHER_SUITE_WEP40:
e7392364
SG
1634 tx_cmd->sec_ctl |=
1635 (TX_CMD_SEC_WEP | (keyconf->keyidx & TX_CMD_SEC_MSK) <<
1636 TX_CMD_SEC_SHIFT);
a1751b22
SG
1637
1638 memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
1639
e7392364
SG
1640 D_TX("Configuring packet for WEP encryption " "with key %d\n",
1641 keyconf->keyidx);
a1751b22
SG
1642 break;
1643
1644 default:
1645 IL_ERR("Unknown encode cipher %x\n", keyconf->cipher);
1646 break;
1647 }
1648}
1649
1650/*
4d69c752 1651 * start C_TX command process
a1751b22 1652 */
e7392364 1653int
36323f81
TH
1654il4965_tx_skb(struct il_priv *il,
1655 struct ieee80211_sta *sta,
1656 struct sk_buff *skb)
a1751b22
SG
1657{
1658 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1659 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
a1751b22
SG
1660 struct il_station_priv *sta_priv = NULL;
1661 struct il_tx_queue *txq;
1662 struct il_queue *q;
1663 struct il_device_cmd *out_cmd;
1664 struct il_cmd_meta *out_meta;
1665 struct il_tx_cmd *tx_cmd;
a1751b22
SG
1666 int txq_id;
1667 dma_addr_t phys_addr;
1668 dma_addr_t txcmd_phys;
1669 dma_addr_t scratch_phys;
1670 u16 len, firstlen, secondlen;
1671 u16 seq_number = 0;
1672 __le16 fc;
1673 u8 hdr_len;
1674 u8 sta_id;
1675 u8 wait_write_ptr = 0;
1676 u8 tid = 0;
1677 u8 *qc = NULL;
1678 unsigned long flags;
1679 bool is_agg = false;
1680
a1751b22
SG
1681 spin_lock_irqsave(&il->lock, flags);
1682 if (il_is_rfkill(il)) {
1683 D_DROP("Dropping - RF KILL\n");
1684 goto drop_unlock;
1685 }
1686
1687 fc = hdr->frame_control;
1688
1689#ifdef CONFIG_IWLEGACY_DEBUG
1690 if (ieee80211_is_auth(fc))
1691 D_TX("Sending AUTH frame\n");
1692 else if (ieee80211_is_assoc_req(fc))
1693 D_TX("Sending ASSOC frame\n");
1694 else if (ieee80211_is_reassoc_req(fc))
1695 D_TX("Sending REASSOC frame\n");
1696#endif
1697
1698 hdr_len = ieee80211_hdrlen(fc);
1699
1700 /* For management frames use broadcast id to do not break aggregation */
1701 if (!ieee80211_is_data(fc))
b16db50a 1702 sta_id = il->hw_params.bcast_id;
a1751b22
SG
1703 else {
1704 /* Find idx into station table for destination station */
36323f81 1705 sta_id = il_sta_id_or_broadcast(il, sta);
a1751b22
SG
1706
1707 if (sta_id == IL_INVALID_STATION) {
e7392364 1708 D_DROP("Dropping - INVALID STATION: %pM\n", hdr->addr1);
a1751b22
SG
1709 goto drop_unlock;
1710 }
1711 }
1712
1713 D_TX("station Id %d\n", sta_id);
1714
1715 if (sta)
1716 sta_priv = (void *)sta->drv_priv;
1717
1718 if (sta_priv && sta_priv->asleep &&
02f2f1a9 1719 (info->flags & IEEE80211_TX_CTL_NO_PS_BUFFER)) {
a1751b22
SG
1720 /*
1721 * This sends an asynchronous command to the device,
1722 * but we can rely on it being processed before the
1723 * next frame is processed -- and the next frame to
1724 * this station is the one that will consume this
1725 * counter.
1726 * For now set the counter to just 1 since we do not
1727 * support uAPSD yet.
1728 */
1729 il4965_sta_modify_sleep_tx_count(il, sta_id, 1);
1730 }
1731
d1e14e94
SG
1732 /* FIXME: remove me ? */
1733 WARN_ON_ONCE(info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM);
1734
eb123af3
SG
1735 /* Access category (AC) is also the queue number */
1736 txq_id = skb_get_queue_mapping(skb);
a1751b22
SG
1737
1738 /* irqs already disabled/saved above when locking il->lock */
1739 spin_lock(&il->sta_lock);
1740
1741 if (ieee80211_is_data_qos(fc)) {
1742 qc = ieee80211_get_qos_ctl(hdr);
1743 tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
1744 if (WARN_ON_ONCE(tid >= MAX_TID_COUNT)) {
1745 spin_unlock(&il->sta_lock);
1746 goto drop_unlock;
1747 }
1748 seq_number = il->stations[sta_id].tid[tid].seq_number;
1749 seq_number &= IEEE80211_SCTL_SEQ;
e7392364
SG
1750 hdr->seq_ctrl =
1751 hdr->seq_ctrl & cpu_to_le16(IEEE80211_SCTL_FRAG);
a1751b22
SG
1752 hdr->seq_ctrl |= cpu_to_le16(seq_number);
1753 seq_number += 0x10;
1754 /* aggregation is on for this <sta,tid> */
1755 if (info->flags & IEEE80211_TX_CTL_AMPDU &&
1756 il->stations[sta_id].tid[tid].agg.state == IL_AGG_ON) {
1757 txq_id = il->stations[sta_id].tid[tid].agg.txq_id;
1758 is_agg = true;
1759 }
1760 }
1761
1762 txq = &il->txq[txq_id];
1763 q = &txq->q;
1764
1765 if (unlikely(il_queue_space(q) < q->high_mark)) {
1766 spin_unlock(&il->sta_lock);
1767 goto drop_unlock;
1768 }
1769
1770 if (ieee80211_is_data_qos(fc)) {
1771 il->stations[sta_id].tid[tid].tfds_in_queue++;
1772 if (!ieee80211_has_morefrags(fc))
1773 il->stations[sta_id].tid[tid].seq_number = seq_number;
1774 }
1775
1776 spin_unlock(&il->sta_lock);
1777
00ea99e1 1778 txq->skbs[q->write_ptr] = skb;
a1751b22
SG
1779
1780 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1781 out_cmd = txq->cmd[q->write_ptr];
1782 out_meta = &txq->meta[q->write_ptr];
1783 tx_cmd = &out_cmd->cmd.tx;
1784 memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
1785 memset(tx_cmd, 0, sizeof(struct il_tx_cmd));
1786
1787 /*
1788 * Set up the Tx-command (not MAC!) header.
1789 * Store the chosen Tx queue and TFD idx within the sequence field;
1790 * after Tx, uCode's Tx response will return this value so driver can
1791 * locate the frame within the tx queue and do post-tx processing.
1792 */
4d69c752 1793 out_cmd->hdr.cmd = C_TX;
e7392364
SG
1794 out_cmd->hdr.sequence =
1795 cpu_to_le16((u16)
1796 (QUEUE_TO_SEQ(txq_id) | IDX_TO_SEQ(q->write_ptr)));
a1751b22
SG
1797
1798 /* Copy MAC header from skb into command buffer */
1799 memcpy(tx_cmd->hdr, hdr, hdr_len);
1800
a1751b22 1801 /* Total # bytes to be transmitted */
bdb084b2 1802 tx_cmd->len = cpu_to_le16((u16) skb->len);
a1751b22
SG
1803
1804 if (info->control.hw_key)
1805 il4965_tx_cmd_build_hwcrypto(il, info, tx_cmd, skb, sta_id);
1806
1807 /* TODO need this for burst mode later on */
1808 il4965_tx_cmd_build_basic(il, skb, tx_cmd, info, hdr, sta_id);
a1751b22 1809
36323f81 1810 il4965_tx_cmd_build_rate(il, tx_cmd, info, sta, fc);
a1751b22 1811
a1751b22
SG
1812 /*
1813 * Use the first empty entry in this queue's command buffer array
1814 * to contain the Tx command and MAC header concatenated together
1815 * (payload data will be in another buffer).
1816 * Size of this varies, due to varying MAC header length.
1817 * If end is not dword aligned, we'll have 2 extra bytes at the end
1818 * of the MAC header (device reads on dword boundaries).
1819 * We'll tell device about this padding later.
1820 */
e7392364 1821 len = sizeof(struct il_tx_cmd) + sizeof(struct il_cmd_header) + hdr_len;
a1751b22
SG
1822 firstlen = (len + 3) & ~3;
1823
1824 /* Tell NIC about any 2-byte padding after MAC header */
1825 if (firstlen != len)
1826 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1827
1828 /* Physical address of this Tx command's header (not MAC header!),
1829 * within command buffer array. */
e7392364
SG
1830 txcmd_phys =
1831 pci_map_single(il->pci_dev, &out_cmd->hdr, firstlen,
1832 PCI_DMA_BIDIRECTIONAL);
bdb084b2
SG
1833 if (unlikely(pci_dma_mapping_error(il->pci_dev, txcmd_phys)))
1834 goto drop_unlock;
a1751b22
SG
1835
1836 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1837 * if any (802.11 null frames have no payload). */
1838 secondlen = skb->len - hdr_len;
1839 if (secondlen > 0) {
e7392364
SG
1840 phys_addr =
1841 pci_map_single(il->pci_dev, skb->data + hdr_len, secondlen,
1842 PCI_DMA_TODEVICE);
bdb084b2
SG
1843 if (unlikely(pci_dma_mapping_error(il->pci_dev, phys_addr)))
1844 goto drop_unlock;
1845 }
1846
1847 /* Add buffer containing Tx command and MAC(!) header to TFD's
1848 * first entry */
1849 il->ops->txq_attach_buf_to_tfd(il, txq, txcmd_phys, firstlen, 1, 0);
1850 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1851 dma_unmap_len_set(out_meta, len, firstlen);
1852 if (secondlen)
1600b875
SG
1853 il->ops->txq_attach_buf_to_tfd(il, txq, phys_addr, secondlen,
1854 0, 0);
bdb084b2
SG
1855
1856 if (!ieee80211_has_morefrags(hdr->frame_control)) {
1857 txq->need_update = 1;
1858 } else {
1859 wait_write_ptr = 1;
1860 txq->need_update = 0;
a1751b22
SG
1861 }
1862
e7392364
SG
1863 scratch_phys =
1864 txcmd_phys + sizeof(struct il_cmd_header) +
1865 offsetof(struct il_tx_cmd, scratch);
a1751b22
SG
1866
1867 /* take back ownership of DMA buffer to enable update */
e7392364
SG
1868 pci_dma_sync_single_for_cpu(il->pci_dev, txcmd_phys, firstlen,
1869 PCI_DMA_BIDIRECTIONAL);
a1751b22
SG
1870 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1871 tx_cmd->dram_msb_ptr = il_get_dma_hi_addr(scratch_phys);
1872
bdb084b2
SG
1873 il_update_stats(il, true, fc, skb->len);
1874
e7392364 1875 D_TX("sequence nr = 0X%x\n", le16_to_cpu(out_cmd->hdr.sequence));
a1751b22 1876 D_TX("tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
e7392364
SG
1877 il_print_hex_dump(il, IL_DL_TX, (u8 *) tx_cmd, sizeof(*tx_cmd));
1878 il_print_hex_dump(il, IL_DL_TX, (u8 *) tx_cmd->hdr, hdr_len);
a1751b22
SG
1879
1880 /* Set up entry for this TFD in Tx byte-count array */
1881 if (info->flags & IEEE80211_TX_CTL_AMPDU)
1600b875 1882 il->ops->txq_update_byte_cnt_tbl(il, txq, le16_to_cpu(tx_cmd->len));
a1751b22 1883
e7392364
SG
1884 pci_dma_sync_single_for_device(il->pci_dev, txcmd_phys, firstlen,
1885 PCI_DMA_BIDIRECTIONAL);
a1751b22
SG
1886
1887 /* Tell device the write idx *just past* this latest filled TFD */
1888 q->write_ptr = il_queue_inc_wrap(q->write_ptr, q->n_bd);
1889 il_txq_update_write_ptr(il, txq);
1890 spin_unlock_irqrestore(&il->lock, flags);
1891
1892 /*
1893 * At this point the frame is "transmitted" successfully
1894 * and we will get a TX status notification eventually,
1895 * regardless of the value of ret. "ret" only indicates
1896 * whether or not we should update the write pointer.
1897 */
1898
1899 /*
1900 * Avoid atomic ops if it isn't an associated client.
1901 * Also, if this is a packet for aggregation, don't
1902 * increase the counter because the ucode will stop
1903 * aggregation queues when their respective station
1904 * goes to sleep.
1905 */
1906 if (sta_priv && sta_priv->client && !is_agg)
1907 atomic_inc(&sta_priv->pending_frames);
1908
1909 if (il_queue_space(q) < q->high_mark && il->mac80211_registered) {
1910 if (wait_write_ptr) {
1911 spin_lock_irqsave(&il->lock, flags);
1912 txq->need_update = 1;
1913 il_txq_update_write_ptr(il, txq);
1914 spin_unlock_irqrestore(&il->lock, flags);
1915 } else {
1916 il_stop_queue(il, txq);
1917 }
1918 }
1919
1920 return 0;
1921
1922drop_unlock:
1923 spin_unlock_irqrestore(&il->lock, flags);
1924 return -1;
1925}
1926
e7392364
SG
1927static inline int
1928il4965_alloc_dma_ptr(struct il_priv *il, struct il_dma_ptr *ptr, size_t size)
a1751b22 1929{
1f9061d2
JP
1930 ptr->addr = dma_alloc_coherent(&il->pci_dev->dev, size, &ptr->dma,
1931 GFP_KERNEL);
a1751b22
SG
1932 if (!ptr->addr)
1933 return -ENOMEM;
1934 ptr->size = size;
1935 return 0;
1936}
1937
e7392364
SG
1938static inline void
1939il4965_free_dma_ptr(struct il_priv *il, struct il_dma_ptr *ptr)
a1751b22
SG
1940{
1941 if (unlikely(!ptr->addr))
1942 return;
1943
1944 dma_free_coherent(&il->pci_dev->dev, ptr->size, ptr->addr, ptr->dma);
1945 memset(ptr, 0, sizeof(*ptr));
1946}
1947
1948/**
1949 * il4965_hw_txq_ctx_free - Free TXQ Context
1950 *
1951 * Destroy all TX DMA queues and structures
1952 */
e7392364
SG
1953void
1954il4965_hw_txq_ctx_free(struct il_priv *il)
a1751b22
SG
1955{
1956 int txq_id;
1957
1958 /* Tx queues */
1959 if (il->txq) {
1960 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
1961 if (txq_id == il->cmd_queue)
1962 il_cmd_queue_free(il);
1963 else
1964 il_tx_queue_free(il, txq_id);
1965 }
1966 il4965_free_dma_ptr(il, &il->kw);
1967
1968 il4965_free_dma_ptr(il, &il->scd_bc_tbls);
1969
1970 /* free tx queue structure */
6668e4eb 1971 il_free_txq_mem(il);
a1751b22
SG
1972}
1973
1974/**
1975 * il4965_txq_ctx_alloc - allocate TX queue context
1976 * Allocate all Tx DMA structures and initialize them
1977 *
1978 * @param il
1979 * @return error code
1980 */
e7392364
SG
1981int
1982il4965_txq_ctx_alloc(struct il_priv *il)
a1751b22 1983{
d87c771f 1984 int ret, txq_id;
a1751b22
SG
1985 unsigned long flags;
1986
1987 /* Free all tx/cmd queues and keep-warm buffer */
1988 il4965_hw_txq_ctx_free(il);
1989
e7392364
SG
1990 ret =
1991 il4965_alloc_dma_ptr(il, &il->scd_bc_tbls,
1992 il->hw_params.scd_bc_tbls_size);
a1751b22
SG
1993 if (ret) {
1994 IL_ERR("Scheduler BC Table allocation failed\n");
1995 goto error_bc_tbls;
1996 }
1997 /* Alloc keep-warm buffer */
1998 ret = il4965_alloc_dma_ptr(il, &il->kw, IL_KW_SIZE);
1999 if (ret) {
2000 IL_ERR("Keep Warm allocation failed\n");
2001 goto error_kw;
2002 }
2003
2004 /* allocate tx queue structure */
2005 ret = il_alloc_txq_mem(il);
2006 if (ret)
2007 goto error;
2008
2009 spin_lock_irqsave(&il->lock, flags);
2010
2011 /* Turn off all Tx DMA fifos */
2012 il4965_txq_set_sched(il, 0);
2013
2014 /* Tell NIC where to find the "keep warm" buffer */
9a95b370 2015 il_wr(il, FH49_KW_MEM_ADDR_REG, il->kw.dma >> 4);
a1751b22
SG
2016
2017 spin_unlock_irqrestore(&il->lock, flags);
2018
2019 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
2020 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
d87c771f 2021 ret = il_tx_queue_init(il, txq_id);
a1751b22
SG
2022 if (ret) {
2023 IL_ERR("Tx %d queue init failed\n", txq_id);
2024 goto error;
2025 }
2026 }
2027
2028 return ret;
2029
e7392364 2030error:
a1751b22
SG
2031 il4965_hw_txq_ctx_free(il);
2032 il4965_free_dma_ptr(il, &il->kw);
e7392364 2033error_kw:
a1751b22 2034 il4965_free_dma_ptr(il, &il->scd_bc_tbls);
e7392364 2035error_bc_tbls:
a1751b22
SG
2036 return ret;
2037}
2038
e7392364
SG
2039void
2040il4965_txq_ctx_reset(struct il_priv *il)
a1751b22 2041{
d87c771f 2042 int txq_id;
a1751b22
SG
2043 unsigned long flags;
2044
2045 spin_lock_irqsave(&il->lock, flags);
2046
2047 /* Turn off all Tx DMA fifos */
2048 il4965_txq_set_sched(il, 0);
a1751b22 2049 /* Tell NIC where to find the "keep warm" buffer */
9a95b370 2050 il_wr(il, FH49_KW_MEM_ADDR_REG, il->kw.dma >> 4);
a1751b22
SG
2051
2052 spin_unlock_irqrestore(&il->lock, flags);
2053
2054 /* Alloc and init all Tx queues, including the command queue (#4) */
d87c771f
SG
2055 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
2056 il_tx_queue_reset(il, txq_id);
a1751b22
SG
2057}
2058
60c46bf8 2059static void
775ed8ab 2060il4965_txq_ctx_unmap(struct il_priv *il)
a1751b22 2061{
775ed8ab 2062 int txq_id;
a1751b22
SG
2063
2064 if (!il->txq)
2065 return;
2066
2067 /* Unmap DMA from host system and free skb's */
2068 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
2069 if (txq_id == il->cmd_queue)
2070 il_cmd_queue_unmap(il);
2071 else
2072 il_tx_queue_unmap(il, txq_id);
2073}
2074
775ed8ab
SG
2075/**
2076 * il4965_txq_ctx_stop - Stop all Tx DMA channels
2077 */
2078void
2079il4965_txq_ctx_stop(struct il_priv *il)
2080{
2081 int ch, ret;
2082
2083 _il_wr_prph(il, IL49_SCD_TXFACT, 0);
2084
2085 /* Stop each Tx DMA channel, and wait for it to be idle */
2086 for (ch = 0; ch < il->hw_params.dma_chnl_num; ch++) {
2087 _il_wr(il, FH49_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
2088 ret =
2089 _il_poll_bit(il, FH49_TSSR_TX_STATUS_REG,
2090 FH49_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
2091 FH49_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
2092 1000);
2093 if (ret < 0)
2094 IL_ERR("Timeout stopping DMA channel %d [0x%08x]",
2095 ch, _il_rd(il, FH49_TSSR_TX_STATUS_REG));
2096 }
2097}
2098
a1751b22
SG
2099/*
2100 * Find first available (lowest unused) Tx Queue, mark it "active".
2101 * Called only when finding queue for aggregation.
2102 * Should never return anything < 7, because they should already
2103 * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
2104 */
e7392364
SG
2105static int
2106il4965_txq_ctx_activate_free(struct il_priv *il)
a1751b22
SG
2107{
2108 int txq_id;
2109
2110 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
2111 if (!test_and_set_bit(txq_id, &il->txq_ctx_active_msk))
2112 return txq_id;
2113 return -1;
2114}
2115
2116/**
2117 * il4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
2118 */
e7392364
SG
2119static void
2120il4965_tx_queue_stop_scheduler(struct il_priv *il, u16 txq_id)
a1751b22
SG
2121{
2122 /* Simply stop the queue, but don't change any configuration;
2123 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
e7392364 2124 il_wr_prph(il, IL49_SCD_QUEUE_STATUS_BITS(txq_id),
1722f8e1
SG
2125 (0 << IL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
2126 (1 << IL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
a1751b22
SG
2127}
2128
2129/**
2130 * il4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
2131 */
e7392364
SG
2132static int
2133il4965_tx_queue_set_q2ratid(struct il_priv *il, u16 ra_tid, u16 txq_id)
a1751b22
SG
2134{
2135 u32 tbl_dw_addr;
2136 u32 tbl_dw;
2137 u16 scd_q2ratid;
2138
2139 scd_q2ratid = ra_tid & IL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
2140
e7392364
SG
2141 tbl_dw_addr =
2142 il->scd_base_addr + IL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
a1751b22
SG
2143
2144 tbl_dw = il_read_targ_mem(il, tbl_dw_addr);
2145
2146 if (txq_id & 0x1)
2147 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
2148 else
2149 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
2150
2151 il_write_targ_mem(il, tbl_dw_addr, tbl_dw);
2152
2153 return 0;
2154}
2155
2156/**
2157 * il4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
2158 *
2159 * NOTE: txq_id must be greater than IL49_FIRST_AMPDU_QUEUE,
2160 * i.e. it must be one of the higher queues used for aggregation
2161 */
e7392364
SG
2162static int
2163il4965_txq_agg_enable(struct il_priv *il, int txq_id, int tx_fifo, int sta_id,
2164 int tid, u16 ssn_idx)
a1751b22
SG
2165{
2166 unsigned long flags;
2167 u16 ra_tid;
2168 int ret;
2169
2170 if ((IL49_FIRST_AMPDU_QUEUE > txq_id) ||
2171 (IL49_FIRST_AMPDU_QUEUE +
89ef1ed2 2172 il->cfg->num_of_ampdu_queues <= txq_id)) {
e7392364 2173 IL_WARN("queue number out of range: %d, must be %d to %d\n",
a1751b22
SG
2174 txq_id, IL49_FIRST_AMPDU_QUEUE,
2175 IL49_FIRST_AMPDU_QUEUE +
89ef1ed2 2176 il->cfg->num_of_ampdu_queues - 1);
a1751b22
SG
2177 return -EINVAL;
2178 }
2179
2180 ra_tid = BUILD_RAxTID(sta_id, tid);
2181
2182 /* Modify device's station table to Tx this TID */
2183 ret = il4965_sta_tx_modify_enable_tid(il, sta_id, tid);
2184 if (ret)
2185 return ret;
2186
2187 spin_lock_irqsave(&il->lock, flags);
2188
2189 /* Stop this Tx queue before configuring it */
2190 il4965_tx_queue_stop_scheduler(il, txq_id);
2191
2192 /* Map receiver-address / traffic-ID to this queue */
2193 il4965_tx_queue_set_q2ratid(il, ra_tid, txq_id);
2194
2195 /* Set this queue as a chain-building queue */
2196 il_set_bits_prph(il, IL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
2197
2198 /* Place first TFD at idx corresponding to start sequence number.
2199 * Assumes that ssn_idx is valid (!= 0xFFF) */
2200 il->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
2201 il->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
2202 il4965_set_wr_ptrs(il, txq_id, ssn_idx);
2203
2204 /* Set up Tx win size and frame limit for this queue */
2205 il_write_targ_mem(il,
e7392364
SG
2206 il->scd_base_addr +
2207 IL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
2208 (SCD_WIN_SIZE << IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS)
2209 & IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
a1751b22 2210
e7392364
SG
2211 il_write_targ_mem(il,
2212 il->scd_base_addr +
2213 IL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
2214 (SCD_FRAME_LIMIT <<
2215 IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
2216 IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
a1751b22
SG
2217
2218 il_set_bits_prph(il, IL49_SCD_INTERRUPT_MASK, (1 << txq_id));
2219
2220 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
2221 il4965_tx_queue_set_status(il, &il->txq[txq_id], tx_fifo, 1);
2222
2223 spin_unlock_irqrestore(&il->lock, flags);
2224
2225 return 0;
2226}
2227
e7392364
SG
2228int
2229il4965_tx_agg_start(struct il_priv *il, struct ieee80211_vif *vif,
2230 struct ieee80211_sta *sta, u16 tid, u16 * ssn)
a1751b22
SG
2231{
2232 int sta_id;
2233 int tx_fifo;
2234 int txq_id;
2235 int ret;
2236 unsigned long flags;
2237 struct il_tid_data *tid_data;
2238
83007196
SG
2239 /* FIXME: warning if tx fifo not found ? */
2240 tx_fifo = il4965_get_fifo_from_tid(tid);
a1751b22
SG
2241 if (unlikely(tx_fifo < 0))
2242 return tx_fifo;
2243
53611e05 2244 D_HT("%s on ra = %pM tid = %d\n", __func__, sta->addr, tid);
a1751b22
SG
2245
2246 sta_id = il_sta_id(sta);
2247 if (sta_id == IL_INVALID_STATION) {
2248 IL_ERR("Start AGG on invalid station\n");
2249 return -ENXIO;
2250 }
2251 if (unlikely(tid >= MAX_TID_COUNT))
2252 return -EINVAL;
2253
2254 if (il->stations[sta_id].tid[tid].agg.state != IL_AGG_OFF) {
2255 IL_ERR("Start AGG when state is not IL_AGG_OFF !\n");
2256 return -ENXIO;
2257 }
2258
2259 txq_id = il4965_txq_ctx_activate_free(il);
2260 if (txq_id == -1) {
2261 IL_ERR("No free aggregation queue available\n");
2262 return -ENXIO;
2263 }
2264
2265 spin_lock_irqsave(&il->sta_lock, flags);
2266 tid_data = &il->stations[sta_id].tid[tid];
9a886586 2267 *ssn = IEEE80211_SEQ_TO_SN(tid_data->seq_number);
a1751b22 2268 tid_data->agg.txq_id = txq_id;
e7392364 2269 il_set_swq_id(&il->txq[txq_id], il4965_get_ac_from_tid(tid), txq_id);
a1751b22
SG
2270 spin_unlock_irqrestore(&il->sta_lock, flags);
2271
e7392364 2272 ret = il4965_txq_agg_enable(il, txq_id, tx_fifo, sta_id, tid, *ssn);
a1751b22
SG
2273 if (ret)
2274 return ret;
2275
2276 spin_lock_irqsave(&il->sta_lock, flags);
2277 tid_data = &il->stations[sta_id].tid[tid];
2278 if (tid_data->tfds_in_queue == 0) {
2279 D_HT("HW queue is empty\n");
2280 tid_data->agg.state = IL_AGG_ON;
2281 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
2282 } else {
e7392364
SG
2283 D_HT("HW queue is NOT empty: %d packets in HW queue\n",
2284 tid_data->tfds_in_queue);
a1751b22
SG
2285 tid_data->agg.state = IL_EMPTYING_HW_QUEUE_ADDBA;
2286 }
2287 spin_unlock_irqrestore(&il->sta_lock, flags);
2288 return ret;
2289}
2290
2291/**
2292 * txq_id must be greater than IL49_FIRST_AMPDU_QUEUE
2293 * il->lock must be held by the caller
2294 */
e7392364
SG
2295static int
2296il4965_txq_agg_disable(struct il_priv *il, u16 txq_id, u16 ssn_idx, u8 tx_fifo)
a1751b22
SG
2297{
2298 if ((IL49_FIRST_AMPDU_QUEUE > txq_id) ||
2299 (IL49_FIRST_AMPDU_QUEUE +
89ef1ed2 2300 il->cfg->num_of_ampdu_queues <= txq_id)) {
e7392364 2301 IL_WARN("queue number out of range: %d, must be %d to %d\n",
a1751b22
SG
2302 txq_id, IL49_FIRST_AMPDU_QUEUE,
2303 IL49_FIRST_AMPDU_QUEUE +
89ef1ed2 2304 il->cfg->num_of_ampdu_queues - 1);
a1751b22
SG
2305 return -EINVAL;
2306 }
2307
2308 il4965_tx_queue_stop_scheduler(il, txq_id);
2309
e7392364 2310 il_clear_bits_prph(il, IL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
a1751b22
SG
2311
2312 il->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
2313 il->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
2314 /* supposes that ssn_idx is valid (!= 0xFFF) */
2315 il4965_set_wr_ptrs(il, txq_id, ssn_idx);
2316
e7392364 2317 il_clear_bits_prph(il, IL49_SCD_INTERRUPT_MASK, (1 << txq_id));
a1751b22
SG
2318 il_txq_ctx_deactivate(il, txq_id);
2319 il4965_tx_queue_set_status(il, &il->txq[txq_id], tx_fifo, 0);
2320
2321 return 0;
2322}
2323
e7392364
SG
2324int
2325il4965_tx_agg_stop(struct il_priv *il, struct ieee80211_vif *vif,
2326 struct ieee80211_sta *sta, u16 tid)
a1751b22
SG
2327{
2328 int tx_fifo_id, txq_id, sta_id, ssn;
2329 struct il_tid_data *tid_data;
2330 int write_ptr, read_ptr;
2331 unsigned long flags;
2332
83007196
SG
2333 /* FIXME: warning if tx_fifo_id not found ? */
2334 tx_fifo_id = il4965_get_fifo_from_tid(tid);
a1751b22
SG
2335 if (unlikely(tx_fifo_id < 0))
2336 return tx_fifo_id;
2337
2338 sta_id = il_sta_id(sta);
2339
2340 if (sta_id == IL_INVALID_STATION) {
2341 IL_ERR("Invalid station for AGG tid %d\n", tid);
2342 return -ENXIO;
2343 }
2344
2345 spin_lock_irqsave(&il->sta_lock, flags);
2346
2347 tid_data = &il->stations[sta_id].tid[tid];
2348 ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
2349 txq_id = tid_data->agg.txq_id;
2350
2351 switch (il->stations[sta_id].tid[tid].agg.state) {
2352 case IL_EMPTYING_HW_QUEUE_ADDBA:
2353 /*
2354 * This can happen if the peer stops aggregation
2355 * again before we've had a chance to drain the
2356 * queue we selected previously, i.e. before the
2357 * session was really started completely.
2358 */
2359 D_HT("AGG stop before setup done\n");
2360 goto turn_off;
2361 case IL_AGG_ON:
2362 break;
2363 default:
2364 IL_WARN("Stopping AGG while state not ON or starting\n");
2365 }
2366
2367 write_ptr = il->txq[txq_id].q.write_ptr;
2368 read_ptr = il->txq[txq_id].q.read_ptr;
2369
2370 /* The queue is not empty */
2371 if (write_ptr != read_ptr) {
2372 D_HT("Stopping a non empty AGG HW QUEUE\n");
2373 il->stations[sta_id].tid[tid].agg.state =
e7392364 2374 IL_EMPTYING_HW_QUEUE_DELBA;
a1751b22
SG
2375 spin_unlock_irqrestore(&il->sta_lock, flags);
2376 return 0;
2377 }
2378
2379 D_HT("HW queue is empty\n");
e7392364 2380turn_off:
a1751b22
SG
2381 il->stations[sta_id].tid[tid].agg.state = IL_AGG_OFF;
2382
2383 /* do not restore/save irqs */
2384 spin_unlock(&il->sta_lock);
2385 spin_lock(&il->lock);
2386
2387 /*
2388 * the only reason this call can fail is queue number out of range,
2389 * which can happen if uCode is reloaded and all the station
2390 * information are lost. if it is outside the range, there is no need
2391 * to deactivate the uCode queue, just return "success" to allow
2392 * mac80211 to clean up it own data.
2393 */
2394 il4965_txq_agg_disable(il, txq_id, ssn, tx_fifo_id);
2395 spin_unlock_irqrestore(&il->lock, flags);
2396
2397 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
2398
2399 return 0;
2400}
2401
e7392364
SG
2402int
2403il4965_txq_check_empty(struct il_priv *il, int sta_id, u8 tid, int txq_id)
a1751b22
SG
2404{
2405 struct il_queue *q = &il->txq[txq_id].q;
2406 u8 *addr = il->stations[sta_id].sta.sta.addr;
2407 struct il_tid_data *tid_data = &il->stations[sta_id].tid[tid];
a1751b22
SG
2408
2409 lockdep_assert_held(&il->sta_lock);
2410
2411 switch (il->stations[sta_id].tid[tid].agg.state) {
2412 case IL_EMPTYING_HW_QUEUE_DELBA:
2413 /* We are reclaiming the last packet of the */
2414 /* aggregated HW queue */
e7392364 2415 if (txq_id == tid_data->agg.txq_id &&
a1751b22 2416 q->read_ptr == q->write_ptr) {
9a886586 2417 u16 ssn = IEEE80211_SEQ_TO_SN(tid_data->seq_number);
83007196 2418 int tx_fifo = il4965_get_fifo_from_tid(tid);
e7392364 2419 D_HT("HW queue empty: continue DELBA flow\n");
a1751b22
SG
2420 il4965_txq_agg_disable(il, txq_id, ssn, tx_fifo);
2421 tid_data->agg.state = IL_AGG_OFF;
83007196 2422 ieee80211_stop_tx_ba_cb_irqsafe(il->vif, addr, tid);
a1751b22
SG
2423 }
2424 break;
2425 case IL_EMPTYING_HW_QUEUE_ADDBA:
2426 /* We are reclaiming the last packet of the queue */
2427 if (tid_data->tfds_in_queue == 0) {
e7392364 2428 D_HT("HW queue empty: continue ADDBA flow\n");
a1751b22 2429 tid_data->agg.state = IL_AGG_ON;
83007196 2430 ieee80211_start_tx_ba_cb_irqsafe(il->vif, addr, tid);
a1751b22
SG
2431 }
2432 break;
2433 }
2434
2435 return 0;
2436}
2437
e7392364 2438static void
83007196 2439il4965_non_agg_tx_status(struct il_priv *il, const u8 *addr1)
a1751b22
SG
2440{
2441 struct ieee80211_sta *sta;
2442 struct il_station_priv *sta_priv;
2443
2444 rcu_read_lock();
83007196 2445 sta = ieee80211_find_sta(il->vif, addr1);
a1751b22
SG
2446 if (sta) {
2447 sta_priv = (void *)sta->drv_priv;
2448 /* avoid atomic ops if this isn't a client */
2449 if (sta_priv->client &&
2450 atomic_dec_return(&sta_priv->pending_frames) == 0)
2451 ieee80211_sta_block_awake(il->hw, sta, false);
2452 }
2453 rcu_read_unlock();
2454}
2455
2456static void
00ea99e1 2457il4965_tx_status(struct il_priv *il, struct sk_buff *skb, bool is_agg)
a1751b22 2458{
00ea99e1 2459 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
a1751b22
SG
2460
2461 if (!is_agg)
83007196 2462 il4965_non_agg_tx_status(il, hdr->addr1);
a1751b22 2463
00ea99e1 2464 ieee80211_tx_status_irqsafe(il->hw, skb);
a1751b22
SG
2465}
2466
e7392364
SG
2467int
2468il4965_tx_queue_reclaim(struct il_priv *il, int txq_id, int idx)
a1751b22
SG
2469{
2470 struct il_tx_queue *txq = &il->txq[txq_id];
2471 struct il_queue *q = &txq->q;
a1751b22
SG
2472 int nfreed = 0;
2473 struct ieee80211_hdr *hdr;
00ea99e1 2474 struct sk_buff *skb;
a1751b22
SG
2475
2476 if (idx >= q->n_bd || il_queue_used(q, idx) == 0) {
2477 IL_ERR("Read idx for DMA queue txq id (%d), idx %d, "
e7392364
SG
2478 "is out of range [0-%d] %d %d.\n", txq_id, idx, q->n_bd,
2479 q->write_ptr, q->read_ptr);
a1751b22
SG
2480 return 0;
2481 }
2482
e7392364 2483 for (idx = il_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
a1751b22
SG
2484 q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd)) {
2485
00ea99e1 2486 skb = txq->skbs[txq->q.read_ptr];
a1751b22 2487
00ea99e1 2488 if (WARN_ON_ONCE(skb == NULL))
a1751b22
SG
2489 continue;
2490
00ea99e1 2491 hdr = (struct ieee80211_hdr *) skb->data;
a1751b22
SG
2492 if (ieee80211_is_data_qos(hdr->frame_control))
2493 nfreed++;
2494
00ea99e1 2495 il4965_tx_status(il, skb, txq_id >= IL4965_FIRST_AMPDU_QUEUE);
a1751b22 2496
00ea99e1 2497 txq->skbs[txq->q.read_ptr] = NULL;
1600b875 2498 il->ops->txq_free_tfd(il, txq);
a1751b22
SG
2499 }
2500 return nfreed;
2501}
2502
2503/**
2504 * il4965_tx_status_reply_compressed_ba - Update tx status from block-ack
2505 *
2506 * Go through block-ack's bitmap of ACK'd frames, update driver's record of
2507 * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
2508 */
e7392364
SG
2509static int
2510il4965_tx_status_reply_compressed_ba(struct il_priv *il, struct il_ht_agg *agg,
2511 struct il_compressed_ba_resp *ba_resp)
a1751b22
SG
2512{
2513 int i, sh, ack;
2514 u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
2515 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
2516 int successes = 0;
2517 struct ieee80211_tx_info *info;
2518 u64 bitmap, sent_bitmap;
2519
e7392364 2520 if (unlikely(!agg->wait_for_ba)) {
a1751b22
SG
2521 if (unlikely(ba_resp->bitmap))
2522 IL_ERR("Received BA when not expected\n");
2523 return -EINVAL;
2524 }
2525
2526 /* Mark that the expected block-ack response arrived */
2527 agg->wait_for_ba = 0;
e7392364 2528 D_TX_REPLY("BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
a1751b22
SG
2529
2530 /* Calculate shift to align block-ack bits with our Tx win bits */
2531 sh = agg->start_idx - SEQ_TO_IDX(seq_ctl >> 4);
e7392364 2532 if (sh < 0) /* tbw something is wrong with indices */
a1751b22
SG
2533 sh += 0x100;
2534
2535 if (agg->frame_count > (64 - sh)) {
2536 D_TX_REPLY("more frames than bitmap size");
2537 return -1;
2538 }
2539
2540 /* don't use 64-bit values for now */
2541 bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
2542
2543 /* check for success or failure according to the
2544 * transmitted bitmap and block-ack bitmap */
2545 sent_bitmap = bitmap & agg->bitmap;
2546
2547 /* For each frame attempted in aggregation,
2548 * update driver's record of tx frame's status. */
2549 i = 0;
2550 while (sent_bitmap) {
2551 ack = sent_bitmap & 1ULL;
2552 successes += ack;
e7392364
SG
2553 D_TX_REPLY("%s ON i=%d idx=%d raw=%d\n", ack ? "ACK" : "NACK",
2554 i, (agg->start_idx + i) & 0xff, agg->start_idx + i);
a1751b22
SG
2555 sent_bitmap >>= 1;
2556 ++i;
2557 }
2558
e7392364 2559 D_TX_REPLY("Bitmap %llx\n", (unsigned long long)bitmap);
a1751b22 2560
00ea99e1 2561 info = IEEE80211_SKB_CB(il->txq[scd_flow].skbs[agg->start_idx]);
a1751b22
SG
2562 memset(&info->status, 0, sizeof(info->status));
2563 info->flags |= IEEE80211_TX_STAT_ACK;
2564 info->flags |= IEEE80211_TX_STAT_AMPDU;
2565 info->status.ampdu_ack_len = successes;
2566 info->status.ampdu_len = agg->frame_count;
2567 il4965_hwrate_to_tx_control(il, agg->rate_n_flags, info);
2568
2569 return 0;
2570}
2571
3dfea27d
SG
2572static inline bool
2573il4965_is_tx_success(u32 status)
2574{
2575 status &= TX_STATUS_MSK;
2576 return (status == TX_STATUS_SUCCESS || status == TX_STATUS_DIRECT_DONE);
2577}
2578
2579static u8
2580il4965_find_station(struct il_priv *il, const u8 *addr)
2581{
2582 int i;
2583 int start = 0;
2584 int ret = IL_INVALID_STATION;
2585 unsigned long flags;
2586
2587 if (il->iw_mode == NL80211_IFTYPE_ADHOC)
2588 start = IL_STA_ID;
2589
2590 if (is_broadcast_ether_addr(addr))
2591 return il->hw_params.bcast_id;
2592
2593 spin_lock_irqsave(&il->sta_lock, flags);
2594 for (i = start; i < il->hw_params.max_stations; i++)
2595 if (il->stations[i].used &&
2e42e474 2596 ether_addr_equal(il->stations[i].sta.sta.addr, addr)) {
3dfea27d
SG
2597 ret = i;
2598 goto out;
2599 }
2600
2601 D_ASSOC("can not find STA %pM total %d\n", addr, il->num_stations);
2602
2603out:
2604 /*
2605 * It may be possible that more commands interacting with stations
2606 * arrive before we completed processing the adding of
2607 * station
2608 */
2609 if (ret != IL_INVALID_STATION &&
2610 (!(il->stations[ret].used & IL_STA_UCODE_ACTIVE) ||
2611 ((il->stations[ret].used & IL_STA_UCODE_ACTIVE) &&
2612 (il->stations[ret].used & IL_STA_UCODE_INPROGRESS)))) {
2613 IL_ERR("Requested station info for sta %d before ready.\n",
2614 ret);
2615 ret = IL_INVALID_STATION;
2616 }
2617 spin_unlock_irqrestore(&il->sta_lock, flags);
2618 return ret;
2619}
2620
2621static int
2622il4965_get_ra_sta_id(struct il_priv *il, struct ieee80211_hdr *hdr)
2623{
2624 if (il->iw_mode == NL80211_IFTYPE_STATION)
2625 return IL_AP_ID;
2626 else {
2627 u8 *da = ieee80211_get_DA(hdr);
2628
2629 return il4965_find_station(il, da);
2630 }
2631}
2632
2633static inline u32
2634il4965_get_scd_ssn(struct il4965_tx_resp *tx_resp)
2635{
9a886586
JB
2636 return le32_to_cpup(&tx_resp->u.status +
2637 tx_resp->frame_count) & IEEE80211_MAX_SN;
3dfea27d
SG
2638}
2639
2640static inline u32
2641il4965_tx_status_to_mac80211(u32 status)
2642{
2643 status &= TX_STATUS_MSK;
2644
2645 switch (status) {
2646 case TX_STATUS_SUCCESS:
2647 case TX_STATUS_DIRECT_DONE:
2648 return IEEE80211_TX_STAT_ACK;
2649 case TX_STATUS_FAIL_DEST_PS:
2650 return IEEE80211_TX_STAT_TX_FILTERED;
2651 default:
2652 return 0;
2653 }
2654}
2655
2656/**
2657 * il4965_tx_status_reply_tx - Handle Tx response for frames in aggregation queue
2658 */
2659static int
2660il4965_tx_status_reply_tx(struct il_priv *il, struct il_ht_agg *agg,
2661 struct il4965_tx_resp *tx_resp, int txq_id,
2662 u16 start_idx)
2663{
2664 u16 status;
2665 struct agg_tx_status *frame_status = tx_resp->u.agg_status;
2666 struct ieee80211_tx_info *info = NULL;
2667 struct ieee80211_hdr *hdr = NULL;
2668 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
2669 int i, sh, idx;
2670 u16 seq;
2671 if (agg->wait_for_ba)
2672 D_TX_REPLY("got tx response w/o block-ack\n");
2673
2674 agg->frame_count = tx_resp->frame_count;
2675 agg->start_idx = start_idx;
2676 agg->rate_n_flags = rate_n_flags;
2677 agg->bitmap = 0;
2678
2679 /* num frames attempted by Tx command */
2680 if (agg->frame_count == 1) {
2681 /* Only one frame was attempted; no block-ack will arrive */
2682 status = le16_to_cpu(frame_status[0].status);
2683 idx = start_idx;
2684
2685 D_TX_REPLY("FrameCnt = %d, StartIdx=%d idx=%d\n",
2686 agg->frame_count, agg->start_idx, idx);
2687
2688 info = IEEE80211_SKB_CB(il->txq[txq_id].skbs[idx]);
2689 info->status.rates[0].count = tx_resp->failure_frame + 1;
2690 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
2691 info->flags |= il4965_tx_status_to_mac80211(status);
2692 il4965_hwrate_to_tx_control(il, rate_n_flags, info);
2693
2694 D_TX_REPLY("1 Frame 0x%x failure :%d\n", status & 0xff,
2695 tx_resp->failure_frame);
2696 D_TX_REPLY("Rate Info rate_n_flags=%x\n", rate_n_flags);
2697
2698 agg->wait_for_ba = 0;
2699 } else {
2700 /* Two or more frames were attempted; expect block-ack */
2701 u64 bitmap = 0;
2702 int start = agg->start_idx;
2703 struct sk_buff *skb;
2704
2705 /* Construct bit-map of pending frames within Tx win */
2706 for (i = 0; i < agg->frame_count; i++) {
2707 u16 sc;
2708 status = le16_to_cpu(frame_status[i].status);
2709 seq = le16_to_cpu(frame_status[i].sequence);
2710 idx = SEQ_TO_IDX(seq);
2711 txq_id = SEQ_TO_QUEUE(seq);
2712
2713 if (status &
2714 (AGG_TX_STATE_FEW_BYTES_MSK |
2715 AGG_TX_STATE_ABORT_MSK))
2716 continue;
2717
2718 D_TX_REPLY("FrameCnt = %d, txq_id=%d idx=%d\n",
2719 agg->frame_count, txq_id, idx);
2720
2721 skb = il->txq[txq_id].skbs[idx];
2722 if (WARN_ON_ONCE(skb == NULL))
2723 return -1;
2724 hdr = (struct ieee80211_hdr *) skb->data;
2725
2726 sc = le16_to_cpu(hdr->seq_ctrl);
9a886586 2727 if (idx != (IEEE80211_SEQ_TO_SN(sc) & 0xff)) {
3dfea27d
SG
2728 IL_ERR("BUG_ON idx doesn't match seq control"
2729 " idx=%d, seq_idx=%d, seq=%d\n", idx,
9a886586 2730 IEEE80211_SEQ_TO_SN(sc), hdr->seq_ctrl);
3dfea27d
SG
2731 return -1;
2732 }
2733
2734 D_TX_REPLY("AGG Frame i=%d idx %d seq=%d\n", i, idx,
9a886586 2735 IEEE80211_SEQ_TO_SN(sc));
3dfea27d
SG
2736
2737 sh = idx - start;
2738 if (sh > 64) {
2739 sh = (start - idx) + 0xff;
2740 bitmap = bitmap << sh;
2741 sh = 0;
2742 start = idx;
2743 } else if (sh < -64)
2744 sh = 0xff - (start - idx);
2745 else if (sh < 0) {
2746 sh = start - idx;
2747 start = idx;
2748 bitmap = bitmap << sh;
2749 sh = 0;
2750 }
2751 bitmap |= 1ULL << sh;
2752 D_TX_REPLY("start=%d bitmap=0x%llx\n", start,
2753 (unsigned long long)bitmap);
2754 }
2755
2756 agg->bitmap = bitmap;
2757 agg->start_idx = start;
2758 D_TX_REPLY("Frames %d start_idx=%d bitmap=0x%llx\n",
2759 agg->frame_count, agg->start_idx,
2760 (unsigned long long)agg->bitmap);
2761
2762 if (bitmap)
2763 agg->wait_for_ba = 1;
2764 }
2765 return 0;
2766}
2767
2768/**
2769 * il4965_hdl_tx - Handle standard (non-aggregation) Tx response
2770 */
2771static void
2772il4965_hdl_tx(struct il_priv *il, struct il_rx_buf *rxb)
2773{
2774 struct il_rx_pkt *pkt = rxb_addr(rxb);
2775 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
2776 int txq_id = SEQ_TO_QUEUE(sequence);
2777 int idx = SEQ_TO_IDX(sequence);
2778 struct il_tx_queue *txq = &il->txq[txq_id];
2779 struct sk_buff *skb;
2780 struct ieee80211_hdr *hdr;
2781 struct ieee80211_tx_info *info;
2782 struct il4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
2783 u32 status = le32_to_cpu(tx_resp->u.status);
2784 int uninitialized_var(tid);
2785 int sta_id;
2786 int freed;
2787 u8 *qc = NULL;
2788 unsigned long flags;
2789
2790 if (idx >= txq->q.n_bd || il_queue_used(&txq->q, idx) == 0) {
2791 IL_ERR("Read idx for DMA queue txq_id (%d) idx %d "
2792 "is out of range [0-%d] %d %d\n", txq_id, idx,
2793 txq->q.n_bd, txq->q.write_ptr, txq->q.read_ptr);
2794 return;
2795 }
2796
2797 txq->time_stamp = jiffies;
2798
2799 skb = txq->skbs[txq->q.read_ptr];
2800 info = IEEE80211_SKB_CB(skb);
2801 memset(&info->status, 0, sizeof(info->status));
2802
2803 hdr = (struct ieee80211_hdr *) skb->data;
2804 if (ieee80211_is_data_qos(hdr->frame_control)) {
2805 qc = ieee80211_get_qos_ctl(hdr);
2806 tid = qc[0] & 0xf;
2807 }
2808
2809 sta_id = il4965_get_ra_sta_id(il, hdr);
2810 if (txq->sched_retry && unlikely(sta_id == IL_INVALID_STATION)) {
2811 IL_ERR("Station not known\n");
2812 return;
2813 }
2814
2815 spin_lock_irqsave(&il->sta_lock, flags);
2816 if (txq->sched_retry) {
2817 const u32 scd_ssn = il4965_get_scd_ssn(tx_resp);
2818 struct il_ht_agg *agg = NULL;
2819 WARN_ON(!qc);
2820
2821 agg = &il->stations[sta_id].tid[tid].agg;
2822
2823 il4965_tx_status_reply_tx(il, agg, tx_resp, txq_id, idx);
2824
2825 /* check if BAR is needed */
2826 if (tx_resp->frame_count == 1 &&
2827 !il4965_is_tx_success(status))
2828 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
2829
2830 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
2831 idx = il_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
2832 D_TX_REPLY("Retry scheduler reclaim scd_ssn "
2833 "%d idx %d\n", scd_ssn, idx);
2834 freed = il4965_tx_queue_reclaim(il, txq_id, idx);
2835 if (qc)
2836 il4965_free_tfds_in_queue(il, sta_id, tid,
2837 freed);
2838
2839 if (il->mac80211_registered &&
2840 il_queue_space(&txq->q) > txq->q.low_mark &&
2841 agg->state != IL_EMPTYING_HW_QUEUE_DELBA)
2842 il_wake_queue(il, txq);
2843 }
2844 } else {
2845 info->status.rates[0].count = tx_resp->failure_frame + 1;
2846 info->flags |= il4965_tx_status_to_mac80211(status);
2847 il4965_hwrate_to_tx_control(il,
2848 le32_to_cpu(tx_resp->rate_n_flags),
2849 info);
2850
2851 D_TX_REPLY("TXQ %d status %s (0x%08x) "
2852 "rate_n_flags 0x%x retries %d\n", txq_id,
2853 il4965_get_tx_fail_reason(status), status,
2854 le32_to_cpu(tx_resp->rate_n_flags),
2855 tx_resp->failure_frame);
2856
2857 freed = il4965_tx_queue_reclaim(il, txq_id, idx);
2858 if (qc && likely(sta_id != IL_INVALID_STATION))
2859 il4965_free_tfds_in_queue(il, sta_id, tid, freed);
2860 else if (sta_id == IL_INVALID_STATION)
2861 D_TX_REPLY("Station not known\n");
2862
2863 if (il->mac80211_registered &&
2864 il_queue_space(&txq->q) > txq->q.low_mark)
2865 il_wake_queue(il, txq);
2866 }
2867 if (qc && likely(sta_id != IL_INVALID_STATION))
2868 il4965_txq_check_empty(il, sta_id, tid, txq_id);
2869
2870 il4965_check_abort_status(il, tx_resp->frame_count, status);
2871
2872 spin_unlock_irqrestore(&il->sta_lock, flags);
2873}
2874
a1751b22
SG
2875/**
2876 * translate ucode response to mac80211 tx status control values
2877 */
e7392364
SG
2878void
2879il4965_hwrate_to_tx_control(struct il_priv *il, u32 rate_n_flags,
2880 struct ieee80211_tx_info *info)
a1751b22 2881{
d748b464 2882 struct ieee80211_tx_rate *r = &info->status.rates[0];
a1751b22 2883
d748b464 2884 info->status.antenna =
e7392364 2885 ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
a1751b22
SG
2886 if (rate_n_flags & RATE_MCS_HT_MSK)
2887 r->flags |= IEEE80211_TX_RC_MCS;
2888 if (rate_n_flags & RATE_MCS_GF_MSK)
2889 r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
2890 if (rate_n_flags & RATE_MCS_HT40_MSK)
2891 r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
2892 if (rate_n_flags & RATE_MCS_DUP_MSK)
2893 r->flags |= IEEE80211_TX_RC_DUP_DATA;
2894 if (rate_n_flags & RATE_MCS_SGI_MSK)
2895 r->flags |= IEEE80211_TX_RC_SHORT_GI;
2896 r->idx = il4965_hwrate_to_mac80211_idx(rate_n_flags, info->band);
2897}
2898
2899/**
6e9848b4 2900 * il4965_hdl_compressed_ba - Handler for N_COMPRESSED_BA
a1751b22
SG
2901 *
2902 * Handles block-acknowledge notification from device, which reports success
2903 * of frames sent via aggregation.
2904 */
60c46bf8 2905static void
e7392364 2906il4965_hdl_compressed_ba(struct il_priv *il, struct il_rx_buf *rxb)
a1751b22
SG
2907{
2908 struct il_rx_pkt *pkt = rxb_addr(rxb);
2909 struct il_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
2910 struct il_tx_queue *txq = NULL;
2911 struct il_ht_agg *agg;
2912 int idx;
2913 int sta_id;
2914 int tid;
2915 unsigned long flags;
2916
2917 /* "flow" corresponds to Tx queue */
2918 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
2919
2920 /* "ssn" is start of block-ack Tx win, corresponds to idx
2921 * (in Tx queue's circular buffer) of first TFD/frame in win */
2922 u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
2923
2924 if (scd_flow >= il->hw_params.max_txq_num) {
e7392364 2925 IL_ERR("BUG_ON scd_flow is bigger than number of queues\n");
a1751b22
SG
2926 return;
2927 }
2928
2929 txq = &il->txq[scd_flow];
2930 sta_id = ba_resp->sta_id;
2931 tid = ba_resp->tid;
2932 agg = &il->stations[sta_id].tid[tid].agg;
2933 if (unlikely(agg->txq_id != scd_flow)) {
2934 /*
2935 * FIXME: this is a uCode bug which need to be addressed,
2936 * log the information and return for now!
2937 * since it is possible happen very often and in order
2938 * not to fill the syslog, don't enable the logging by default
2939 */
e7392364
SG
2940 D_TX_REPLY("BA scd_flow %d does not match txq_id %d\n",
2941 scd_flow, agg->txq_id);
a1751b22
SG
2942 return;
2943 }
2944
2945 /* Find idx just before block-ack win */
2946 idx = il_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
2947
2948 spin_lock_irqsave(&il->sta_lock, flags);
2949
e7392364 2950 D_TX_REPLY("N_COMPRESSED_BA [%d] Received from %pM, " "sta_id = %d\n",
1722f8e1 2951 agg->wait_for_ba, (u8 *) &ba_resp->sta_addr_lo32,
e7392364
SG
2952 ba_resp->sta_id);
2953 D_TX_REPLY("TID = %d, SeqCtl = %d, bitmap = 0x%llx," "scd_flow = "
2954 "%d, scd_ssn = %d\n", ba_resp->tid, ba_resp->seq_ctl,
2955 (unsigned long long)le64_to_cpu(ba_resp->bitmap),
2956 ba_resp->scd_flow, ba_resp->scd_ssn);
2957 D_TX_REPLY("DAT start_idx = %d, bitmap = 0x%llx\n", agg->start_idx,
2958 (unsigned long long)agg->bitmap);
a1751b22
SG
2959
2960 /* Update driver's record of ACK vs. not for each frame in win */
2961 il4965_tx_status_reply_compressed_ba(il, agg, ba_resp);
2962
2963 /* Release all TFDs before the SSN, i.e. all TFDs in front of
2964 * block-ack win (we assume that they've been successfully
2965 * transmitted ... if not, it's too late anyway). */
2966 if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
2967 /* calculate mac80211 ampdu sw queue to wake */
2968 int freed = il4965_tx_queue_reclaim(il, scd_flow, idx);
2969 il4965_free_tfds_in_queue(il, sta_id, tid, freed);
2970
2971 if (il_queue_space(&txq->q) > txq->q.low_mark &&
2972 il->mac80211_registered &&
2973 agg->state != IL_EMPTYING_HW_QUEUE_DELBA)
2974 il_wake_queue(il, txq);
2975
2976 il4965_txq_check_empty(il, sta_id, tid, scd_flow);
2977 }
2978
2979 spin_unlock_irqrestore(&il->sta_lock, flags);
2980}
2981
2982#ifdef CONFIG_IWLEGACY_DEBUG
e7392364
SG
2983const char *
2984il4965_get_tx_fail_reason(u32 status)
a1751b22
SG
2985{
2986#define TX_STATUS_FAIL(x) case TX_STATUS_FAIL_ ## x: return #x
2987#define TX_STATUS_POSTPONE(x) case TX_STATUS_POSTPONE_ ## x: return #x
2988
2989 switch (status & TX_STATUS_MSK) {
2990 case TX_STATUS_SUCCESS:
2991 return "SUCCESS";
e7392364
SG
2992 TX_STATUS_POSTPONE(DELAY);
2993 TX_STATUS_POSTPONE(FEW_BYTES);
2994 TX_STATUS_POSTPONE(QUIET_PERIOD);
2995 TX_STATUS_POSTPONE(CALC_TTAK);
2996 TX_STATUS_FAIL(INTERNAL_CROSSED_RETRY);
2997 TX_STATUS_FAIL(SHORT_LIMIT);
2998 TX_STATUS_FAIL(LONG_LIMIT);
2999 TX_STATUS_FAIL(FIFO_UNDERRUN);
3000 TX_STATUS_FAIL(DRAIN_FLOW);
3001 TX_STATUS_FAIL(RFKILL_FLUSH);
3002 TX_STATUS_FAIL(LIFE_EXPIRE);
3003 TX_STATUS_FAIL(DEST_PS);
3004 TX_STATUS_FAIL(HOST_ABORTED);
3005 TX_STATUS_FAIL(BT_RETRY);
3006 TX_STATUS_FAIL(STA_INVALID);
3007 TX_STATUS_FAIL(FRAG_DROPPED);
3008 TX_STATUS_FAIL(TID_DISABLE);
3009 TX_STATUS_FAIL(FIFO_FLUSHED);
3010 TX_STATUS_FAIL(INSUFFICIENT_CF_POLL);
3011 TX_STATUS_FAIL(PASSIVE_NO_RX);
3012 TX_STATUS_FAIL(NO_BEACON_ON_RADAR);
a1751b22
SG
3013 }
3014
3015 return "UNKNOWN";
3016
3017#undef TX_STATUS_FAIL
3018#undef TX_STATUS_POSTPONE
3019}
3020#endif /* CONFIG_IWLEGACY_DEBUG */
3021
eb3cdfb7
SG
3022static struct il_link_quality_cmd *
3023il4965_sta_alloc_lq(struct il_priv *il, u8 sta_id)
3024{
3025 int i, r;
3026 struct il_link_quality_cmd *link_cmd;
3027 u32 rate_flags = 0;
3028 __le32 rate_n_flags;
3029
3030 link_cmd = kzalloc(sizeof(struct il_link_quality_cmd), GFP_KERNEL);
3031 if (!link_cmd) {
3032 IL_ERR("Unable to allocate memory for LQ cmd.\n");
3033 return NULL;
3034 }
3035 /* Set up the rate scaling to start at selected rate, fall back
3036 * all the way down to 1M in IEEE order, and then spin on 1M */
3037 if (il->band == IEEE80211_BAND_5GHZ)
3038 r = RATE_6M_IDX;
3039 else
3040 r = RATE_1M_IDX;
3041
3042 if (r >= IL_FIRST_CCK_RATE && r <= IL_LAST_CCK_RATE)
3043 rate_flags |= RATE_MCS_CCK_MSK;
3044
e7392364
SG
3045 rate_flags |=
3046 il4965_first_antenna(il->hw_params.
3047 valid_tx_ant) << RATE_MCS_ANT_POS;
616107ed 3048 rate_n_flags = cpu_to_le32(il_rates[r].plcp | rate_flags);
eb3cdfb7
SG
3049 for (i = 0; i < LINK_QUAL_MAX_RETRY_NUM; i++)
3050 link_cmd->rs_table[i].rate_n_flags = rate_n_flags;
3051
3052 link_cmd->general_params.single_stream_ant_msk =
e7392364 3053 il4965_first_antenna(il->hw_params.valid_tx_ant);
eb3cdfb7
SG
3054
3055 link_cmd->general_params.dual_stream_ant_msk =
e7392364
SG
3056 il->hw_params.valid_tx_ant & ~il4965_first_antenna(il->hw_params.
3057 valid_tx_ant);
eb3cdfb7
SG
3058 if (!link_cmd->general_params.dual_stream_ant_msk) {
3059 link_cmd->general_params.dual_stream_ant_msk = ANT_AB;
3060 } else if (il4965_num_of_ant(il->hw_params.valid_tx_ant) == 2) {
3061 link_cmd->general_params.dual_stream_ant_msk =
e7392364 3062 il->hw_params.valid_tx_ant;
eb3cdfb7
SG
3063 }
3064
3065 link_cmd->agg_params.agg_dis_start_th = LINK_QUAL_AGG_DISABLE_START_DEF;
3066 link_cmd->agg_params.agg_time_limit =
e7392364 3067 cpu_to_le16(LINK_QUAL_AGG_TIME_LIMIT_DEF);
eb3cdfb7
SG
3068
3069 link_cmd->sta_id = sta_id;
3070
3071 return link_cmd;
3072}
3073
3074/*
3075 * il4965_add_bssid_station - Add the special IBSS BSSID station
3076 *
3077 * Function sleeps.
3078 */
3079int
83007196 3080il4965_add_bssid_station(struct il_priv *il, const u8 *addr, u8 *sta_id_r)
eb3cdfb7
SG
3081{
3082 int ret;
3083 u8 sta_id;
3084 struct il_link_quality_cmd *link_cmd;
3085 unsigned long flags;
3086
3087 if (sta_id_r)
3088 *sta_id_r = IL_INVALID_STATION;
3089
83007196 3090 ret = il_add_station_common(il, addr, 0, NULL, &sta_id);
eb3cdfb7
SG
3091 if (ret) {
3092 IL_ERR("Unable to add station %pM\n", addr);
3093 return ret;
3094 }
3095
3096 if (sta_id_r)
3097 *sta_id_r = sta_id;
3098
3099 spin_lock_irqsave(&il->sta_lock, flags);
3100 il->stations[sta_id].used |= IL_STA_LOCAL;
3101 spin_unlock_irqrestore(&il->sta_lock, flags);
3102
3103 /* Set up default rate scaling table in device's station table */
3104 link_cmd = il4965_sta_alloc_lq(il, sta_id);
3105 if (!link_cmd) {
e7392364
SG
3106 IL_ERR("Unable to initialize rate scaling for station %pM.\n",
3107 addr);
eb3cdfb7
SG
3108 return -ENOMEM;
3109 }
3110
83007196 3111 ret = il_send_lq_cmd(il, link_cmd, CMD_SYNC, true);
eb3cdfb7
SG
3112 if (ret)
3113 IL_ERR("Link quality command failed (%d)\n", ret);
3114
3115 spin_lock_irqsave(&il->sta_lock, flags);
3116 il->stations[sta_id].lq = link_cmd;
3117 spin_unlock_irqrestore(&il->sta_lock, flags);
3118
3119 return 0;
3120}
3121
e7392364 3122static int
83007196 3123il4965_static_wepkey_cmd(struct il_priv *il, bool send_if_empty)
eb3cdfb7 3124{
d735f921 3125 int i;
eb3cdfb7
SG
3126 u8 buff[sizeof(struct il_wep_cmd) +
3127 sizeof(struct il_wep_key) * WEP_KEYS_MAX];
3128 struct il_wep_cmd *wep_cmd = (struct il_wep_cmd *)buff;
e7392364 3129 size_t cmd_size = sizeof(struct il_wep_cmd);
eb3cdfb7 3130 struct il_host_cmd cmd = {
d98e2942 3131 .id = C_WEPKEY,
eb3cdfb7
SG
3132 .data = wep_cmd,
3133 .flags = CMD_SYNC,
3134 };
d735f921 3135 bool not_empty = false;
eb3cdfb7
SG
3136
3137 might_sleep();
3138
e7392364
SG
3139 memset(wep_cmd, 0,
3140 cmd_size + (sizeof(struct il_wep_key) * WEP_KEYS_MAX));
eb3cdfb7 3141
e7392364 3142 for (i = 0; i < WEP_KEYS_MAX; i++) {
d735f921
SG
3143 u8 key_size = il->_4965.wep_keys[i].key_size;
3144
eb3cdfb7 3145 wep_cmd->key[i].key_idx = i;
d735f921 3146 if (key_size) {
eb3cdfb7 3147 wep_cmd->key[i].key_offset = i;
d735f921
SG
3148 not_empty = true;
3149 } else
eb3cdfb7 3150 wep_cmd->key[i].key_offset = WEP_INVALID_OFFSET;
eb3cdfb7 3151
d735f921
SG
3152 wep_cmd->key[i].key_size = key_size;
3153 memcpy(&wep_cmd->key[i].key[3], il->_4965.wep_keys[i].key, key_size);
eb3cdfb7
SG
3154 }
3155
3156 wep_cmd->global_key_type = WEP_KEY_WEP_TYPE;
3157 wep_cmd->num_keys = WEP_KEYS_MAX;
3158
3159 cmd_size += sizeof(struct il_wep_key) * WEP_KEYS_MAX;
eb3cdfb7
SG
3160 cmd.len = cmd_size;
3161
3162 if (not_empty || send_if_empty)
3163 return il_send_cmd(il, &cmd);
3164 else
3165 return 0;
3166}
3167
e7392364 3168int
83007196 3169il4965_restore_default_wep_keys(struct il_priv *il)
eb3cdfb7
SG
3170{
3171 lockdep_assert_held(&il->mutex);
3172
83007196 3173 return il4965_static_wepkey_cmd(il, false);
eb3cdfb7
SG
3174}
3175
e7392364 3176int
83007196 3177il4965_remove_default_wep_key(struct il_priv *il,
e7392364 3178 struct ieee80211_key_conf *keyconf)
eb3cdfb7
SG
3179{
3180 int ret;
d735f921 3181 int idx = keyconf->keyidx;
eb3cdfb7
SG
3182
3183 lockdep_assert_held(&il->mutex);
3184
d735f921 3185 D_WEP("Removing default WEP key: idx=%d\n", idx);
eb3cdfb7 3186
d735f921 3187 memset(&il->_4965.wep_keys[idx], 0, sizeof(struct il_wep_key));
eb3cdfb7 3188 if (il_is_rfkill(il)) {
e7392364 3189 D_WEP("Not sending C_WEPKEY command due to RFKILL.\n");
eb3cdfb7
SG
3190 /* but keys in device are clear anyway so return success */
3191 return 0;
3192 }
83007196 3193 ret = il4965_static_wepkey_cmd(il, 1);
d735f921 3194 D_WEP("Remove default WEP key: idx=%d ret=%d\n", idx, ret);
eb3cdfb7
SG
3195
3196 return ret;
3197}
3198
e7392364 3199int
83007196 3200il4965_set_default_wep_key(struct il_priv *il,
e7392364 3201 struct ieee80211_key_conf *keyconf)
eb3cdfb7
SG
3202{
3203 int ret;
d735f921
SG
3204 int len = keyconf->keylen;
3205 int idx = keyconf->keyidx;
eb3cdfb7
SG
3206
3207 lockdep_assert_held(&il->mutex);
3208
d735f921 3209 if (len != WEP_KEY_LEN_128 && len != WEP_KEY_LEN_64) {
eb3cdfb7
SG
3210 D_WEP("Bad WEP key length %d\n", keyconf->keylen);
3211 return -EINVAL;
3212 }
3213
3214 keyconf->flags &= ~IEEE80211_KEY_FLAG_GENERATE_IV;
3215 keyconf->hw_key_idx = HW_KEY_DEFAULT;
8f9e5645 3216 il->stations[IL_AP_ID].keyinfo.cipher = keyconf->cipher;
eb3cdfb7 3217
d735f921
SG
3218 il->_4965.wep_keys[idx].key_size = len;
3219 memcpy(&il->_4965.wep_keys[idx].key, &keyconf->key, len);
eb3cdfb7 3220
83007196 3221 ret = il4965_static_wepkey_cmd(il, false);
eb3cdfb7 3222
d735f921 3223 D_WEP("Set default WEP key: len=%d idx=%d ret=%d\n", len, idx, ret);
eb3cdfb7
SG
3224 return ret;
3225}
3226
e7392364 3227static int
83007196 3228il4965_set_wep_dynamic_key_info(struct il_priv *il,
e7392364 3229 struct ieee80211_key_conf *keyconf, u8 sta_id)
eb3cdfb7
SG
3230{
3231 unsigned long flags;
3232 __le16 key_flags = 0;
3233 struct il_addsta_cmd sta_cmd;
3234
3235 lockdep_assert_held(&il->mutex);
3236
3237 keyconf->flags &= ~IEEE80211_KEY_FLAG_GENERATE_IV;
3238
3239 key_flags |= (STA_KEY_FLG_WEP | STA_KEY_FLG_MAP_KEY_MSK);
3240 key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
3241 key_flags &= ~STA_KEY_FLG_INVALID;
3242
3243 if (keyconf->keylen == WEP_KEY_LEN_128)
3244 key_flags |= STA_KEY_FLG_KEY_SIZE_MSK;
3245
b16db50a 3246 if (sta_id == il->hw_params.bcast_id)
eb3cdfb7
SG
3247 key_flags |= STA_KEY_MULTICAST_MSK;
3248
3249 spin_lock_irqsave(&il->sta_lock, flags);
3250
3251 il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
3252 il->stations[sta_id].keyinfo.keylen = keyconf->keylen;
3253 il->stations[sta_id].keyinfo.keyidx = keyconf->keyidx;
3254
e7392364 3255 memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, keyconf->keylen);
eb3cdfb7 3256
e7392364
SG
3257 memcpy(&il->stations[sta_id].sta.key.key[3], keyconf->key,
3258 keyconf->keylen);
eb3cdfb7 3259
e7392364
SG
3260 if ((il->stations[sta_id].sta.key.
3261 key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
eb3cdfb7 3262 il->stations[sta_id].sta.key.key_offset =
e7392364 3263 il_get_free_ucode_key_idx(il);
eb3cdfb7
SG
3264 /* else, we are overriding an existing key => no need to allocated room
3265 * in uCode. */
3266
3267 WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
e7392364 3268 "no space for a new key");
eb3cdfb7
SG
3269
3270 il->stations[sta_id].sta.key.key_flags = key_flags;
3271 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
3272 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3273
3274 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 3275 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
3276 spin_unlock_irqrestore(&il->sta_lock, flags);
3277
3278 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
3279}
3280
e7392364
SG
3281static int
3282il4965_set_ccmp_dynamic_key_info(struct il_priv *il,
e7392364 3283 struct ieee80211_key_conf *keyconf, u8 sta_id)
eb3cdfb7
SG
3284{
3285 unsigned long flags;
3286 __le16 key_flags = 0;
3287 struct il_addsta_cmd sta_cmd;
3288
3289 lockdep_assert_held(&il->mutex);
3290
3291 key_flags |= (STA_KEY_FLG_CCMP | STA_KEY_FLG_MAP_KEY_MSK);
3292 key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
3293 key_flags &= ~STA_KEY_FLG_INVALID;
3294
b16db50a 3295 if (sta_id == il->hw_params.bcast_id)
eb3cdfb7
SG
3296 key_flags |= STA_KEY_MULTICAST_MSK;
3297
3298 keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
3299
3300 spin_lock_irqsave(&il->sta_lock, flags);
3301 il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
3302 il->stations[sta_id].keyinfo.keylen = keyconf->keylen;
3303
e7392364 3304 memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, keyconf->keylen);
eb3cdfb7 3305
e7392364 3306 memcpy(il->stations[sta_id].sta.key.key, keyconf->key, keyconf->keylen);
eb3cdfb7 3307
e7392364
SG
3308 if ((il->stations[sta_id].sta.key.
3309 key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
eb3cdfb7 3310 il->stations[sta_id].sta.key.key_offset =
e7392364 3311 il_get_free_ucode_key_idx(il);
eb3cdfb7
SG
3312 /* else, we are overriding an existing key => no need to allocated room
3313 * in uCode. */
3314
3315 WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
e7392364 3316 "no space for a new key");
eb3cdfb7
SG
3317
3318 il->stations[sta_id].sta.key.key_flags = key_flags;
3319 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
3320 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3321
3322 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 3323 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
3324 spin_unlock_irqrestore(&il->sta_lock, flags);
3325
3326 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
3327}
3328
e7392364
SG
3329static int
3330il4965_set_tkip_dynamic_key_info(struct il_priv *il,
e7392364 3331 struct ieee80211_key_conf *keyconf, u8 sta_id)
eb3cdfb7
SG
3332{
3333 unsigned long flags;
3334 int ret = 0;
3335 __le16 key_flags = 0;
3336
3337 key_flags |= (STA_KEY_FLG_TKIP | STA_KEY_FLG_MAP_KEY_MSK);
3338 key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
3339 key_flags &= ~STA_KEY_FLG_INVALID;
3340
b16db50a 3341 if (sta_id == il->hw_params.bcast_id)
eb3cdfb7
SG
3342 key_flags |= STA_KEY_MULTICAST_MSK;
3343
3344 keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
3345 keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
3346
3347 spin_lock_irqsave(&il->sta_lock, flags);
3348
3349 il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
3350 il->stations[sta_id].keyinfo.keylen = 16;
3351
e7392364
SG
3352 if ((il->stations[sta_id].sta.key.
3353 key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
eb3cdfb7 3354 il->stations[sta_id].sta.key.key_offset =
e7392364 3355 il_get_free_ucode_key_idx(il);
eb3cdfb7
SG
3356 /* else, we are overriding an existing key => no need to allocated room
3357 * in uCode. */
3358
3359 WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
e7392364 3360 "no space for a new key");
eb3cdfb7
SG
3361
3362 il->stations[sta_id].sta.key.key_flags = key_flags;
3363
eb3cdfb7
SG
3364 /* This copy is acutally not needed: we get the key with each TX */
3365 memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, 16);
3366
3367 memcpy(il->stations[sta_id].sta.key.key, keyconf->key, 16);
3368
3369 spin_unlock_irqrestore(&il->sta_lock, flags);
3370
3371 return ret;
3372}
3373
e7392364 3374void
83007196
SG
3375il4965_update_tkip_key(struct il_priv *il, struct ieee80211_key_conf *keyconf,
3376 struct ieee80211_sta *sta, u32 iv32, u16 *phase1key)
eb3cdfb7
SG
3377{
3378 u8 sta_id;
3379 unsigned long flags;
3380 int i;
3381
3382 if (il_scan_cancel(il)) {
3383 /* cancel scan failed, just live w/ bad key and rely
3384 briefly on SW decryption */
3385 return;
3386 }
3387
83007196 3388 sta_id = il_sta_id_or_broadcast(il, sta);
eb3cdfb7
SG
3389 if (sta_id == IL_INVALID_STATION)
3390 return;
3391
3392 spin_lock_irqsave(&il->sta_lock, flags);
3393
3394 il->stations[sta_id].sta.key.tkip_rx_tsc_byte2 = (u8) iv32;
3395
3396 for (i = 0; i < 5; i++)
3397 il->stations[sta_id].sta.key.tkip_rx_ttak[i] =
e7392364 3398 cpu_to_le16(phase1key[i]);
eb3cdfb7
SG
3399
3400 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
3401 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3402
3403 il_send_add_sta(il, &il->stations[sta_id].sta, CMD_ASYNC);
3404
3405 spin_unlock_irqrestore(&il->sta_lock, flags);
eb3cdfb7
SG
3406}
3407
e7392364 3408int
83007196 3409il4965_remove_dynamic_key(struct il_priv *il,
e7392364 3410 struct ieee80211_key_conf *keyconf, u8 sta_id)
eb3cdfb7
SG
3411{
3412 unsigned long flags;
3413 u16 key_flags;
3414 u8 keyidx;
3415 struct il_addsta_cmd sta_cmd;
3416
3417 lockdep_assert_held(&il->mutex);
3418
d735f921 3419 il->_4965.key_mapping_keys--;
eb3cdfb7
SG
3420
3421 spin_lock_irqsave(&il->sta_lock, flags);
3422 key_flags = le16_to_cpu(il->stations[sta_id].sta.key.key_flags);
3423 keyidx = (key_flags >> STA_KEY_FLG_KEYID_POS) & 0x3;
3424
e7392364 3425 D_WEP("Remove dynamic key: idx=%d sta=%d\n", keyconf->keyidx, sta_id);
eb3cdfb7
SG
3426
3427 if (keyconf->keyidx != keyidx) {
3428 /* We need to remove a key with idx different that the one
3429 * in the uCode. This means that the key we need to remove has
3430 * been replaced by another one with different idx.
3431 * Don't do anything and return ok
3432 */
3433 spin_unlock_irqrestore(&il->sta_lock, flags);
3434 return 0;
3435 }
3436
b48d9665 3437 if (il->stations[sta_id].sta.key.key_flags & STA_KEY_FLG_INVALID) {
e7392364
SG
3438 IL_WARN("Removing wrong key %d 0x%x\n", keyconf->keyidx,
3439 key_flags);
eb3cdfb7
SG
3440 spin_unlock_irqrestore(&il->sta_lock, flags);
3441 return 0;
3442 }
3443
e7392364
SG
3444 if (!test_and_clear_bit
3445 (il->stations[sta_id].sta.key.key_offset, &il->ucode_key_table))
eb3cdfb7 3446 IL_ERR("idx %d not used in uCode key table.\n",
e7392364
SG
3447 il->stations[sta_id].sta.key.key_offset);
3448 memset(&il->stations[sta_id].keyinfo, 0, sizeof(struct il_hw_key));
3449 memset(&il->stations[sta_id].sta.key, 0, sizeof(struct il4965_keyinfo));
eb3cdfb7 3450 il->stations[sta_id].sta.key.key_flags =
e7392364 3451 STA_KEY_FLG_NO_ENC | STA_KEY_FLG_INVALID;
b48d9665 3452 il->stations[sta_id].sta.key.key_offset = keyconf->hw_key_idx;
eb3cdfb7
SG
3453 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
3454 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3455
3456 if (il_is_rfkill(il)) {
e7392364
SG
3457 D_WEP
3458 ("Not sending C_ADD_STA command because RFKILL enabled.\n");
eb3cdfb7
SG
3459 spin_unlock_irqrestore(&il->sta_lock, flags);
3460 return 0;
3461 }
3462 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 3463 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
3464 spin_unlock_irqrestore(&il->sta_lock, flags);
3465
3466 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
3467}
3468
e7392364 3469int
83007196
SG
3470il4965_set_dynamic_key(struct il_priv *il, struct ieee80211_key_conf *keyconf,
3471 u8 sta_id)
eb3cdfb7
SG
3472{
3473 int ret;
3474
3475 lockdep_assert_held(&il->mutex);
3476
d735f921 3477 il->_4965.key_mapping_keys++;
eb3cdfb7
SG
3478 keyconf->hw_key_idx = HW_KEY_DYNAMIC;
3479
3480 switch (keyconf->cipher) {
3481 case WLAN_CIPHER_SUITE_CCMP:
e7392364 3482 ret =
83007196 3483 il4965_set_ccmp_dynamic_key_info(il, keyconf, sta_id);
eb3cdfb7
SG
3484 break;
3485 case WLAN_CIPHER_SUITE_TKIP:
e7392364 3486 ret =
83007196 3487 il4965_set_tkip_dynamic_key_info(il, keyconf, sta_id);
eb3cdfb7
SG
3488 break;
3489 case WLAN_CIPHER_SUITE_WEP40:
3490 case WLAN_CIPHER_SUITE_WEP104:
83007196 3491 ret = il4965_set_wep_dynamic_key_info(il, keyconf, sta_id);
eb3cdfb7
SG
3492 break;
3493 default:
e7392364
SG
3494 IL_ERR("Unknown alg: %s cipher = %x\n", __func__,
3495 keyconf->cipher);
eb3cdfb7
SG
3496 ret = -EINVAL;
3497 }
3498
e7392364
SG
3499 D_WEP("Set dynamic key: cipher=%x len=%d idx=%d sta=%d ret=%d\n",
3500 keyconf->cipher, keyconf->keylen, keyconf->keyidx, sta_id, ret);
eb3cdfb7
SG
3501
3502 return ret;
3503}
3504
3505/**
3506 * il4965_alloc_bcast_station - add broadcast station into driver's station table.
3507 *
3508 * This adds the broadcast station into the driver's station table
3509 * and marks it driver active, so that it will be restored to the
3510 * device at the next best time.
3511 */
e7392364 3512int
83007196 3513il4965_alloc_bcast_station(struct il_priv *il)
eb3cdfb7
SG
3514{
3515 struct il_link_quality_cmd *link_cmd;
3516 unsigned long flags;
3517 u8 sta_id;
3518
3519 spin_lock_irqsave(&il->sta_lock, flags);
83007196 3520 sta_id = il_prep_station(il, il_bcast_addr, false, NULL);
eb3cdfb7
SG
3521 if (sta_id == IL_INVALID_STATION) {
3522 IL_ERR("Unable to prepare broadcast station\n");
3523 spin_unlock_irqrestore(&il->sta_lock, flags);
3524
3525 return -EINVAL;
3526 }
3527
3528 il->stations[sta_id].used |= IL_STA_DRIVER_ACTIVE;
3529 il->stations[sta_id].used |= IL_STA_BCAST;
3530 spin_unlock_irqrestore(&il->sta_lock, flags);
3531
3532 link_cmd = il4965_sta_alloc_lq(il, sta_id);
3533 if (!link_cmd) {
e7392364
SG
3534 IL_ERR
3535 ("Unable to initialize rate scaling for bcast station.\n");
eb3cdfb7
SG
3536 return -ENOMEM;
3537 }
3538
3539 spin_lock_irqsave(&il->sta_lock, flags);
3540 il->stations[sta_id].lq = link_cmd;
3541 spin_unlock_irqrestore(&il->sta_lock, flags);
3542
3543 return 0;
3544}
3545
3546/**
3547 * il4965_update_bcast_station - update broadcast station's LQ command
3548 *
3549 * Only used by iwl4965. Placed here to have all bcast station management
3550 * code together.
3551 */
e7392364 3552static int
83007196 3553il4965_update_bcast_station(struct il_priv *il)
eb3cdfb7
SG
3554{
3555 unsigned long flags;
3556 struct il_link_quality_cmd *link_cmd;
b16db50a 3557 u8 sta_id = il->hw_params.bcast_id;
eb3cdfb7
SG
3558
3559 link_cmd = il4965_sta_alloc_lq(il, sta_id);
3560 if (!link_cmd) {
1722f8e1 3561 IL_ERR("Unable to initialize rate scaling for bcast sta.\n");
eb3cdfb7
SG
3562 return -ENOMEM;
3563 }
3564
3565 spin_lock_irqsave(&il->sta_lock, flags);
3566 if (il->stations[sta_id].lq)
3567 kfree(il->stations[sta_id].lq);
3568 else
1722f8e1 3569 D_INFO("Bcast sta rate scaling has not been initialized.\n");
eb3cdfb7
SG
3570 il->stations[sta_id].lq = link_cmd;
3571 spin_unlock_irqrestore(&il->sta_lock, flags);
3572
3573 return 0;
3574}
3575
e7392364
SG
3576int
3577il4965_update_bcast_stations(struct il_priv *il)
eb3cdfb7 3578{
83007196 3579 return il4965_update_bcast_station(il);
eb3cdfb7
SG
3580}
3581
3582/**
3583 * il4965_sta_tx_modify_enable_tid - Enable Tx for this TID in station table
3584 */
e7392364
SG
3585int
3586il4965_sta_tx_modify_enable_tid(struct il_priv *il, int sta_id, int tid)
eb3cdfb7
SG
3587{
3588 unsigned long flags;
3589 struct il_addsta_cmd sta_cmd;
3590
3591 lockdep_assert_held(&il->mutex);
3592
3593 /* Remove "disable" flag, to enable Tx for this TID */
3594 spin_lock_irqsave(&il->sta_lock, flags);
3595 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_TID_DISABLE_TX;
3596 il->stations[sta_id].sta.tid_disable_tx &= cpu_to_le16(~(1 << tid));
3597 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3598 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 3599 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
3600 spin_unlock_irqrestore(&il->sta_lock, flags);
3601
3602 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
3603}
3604
e7392364
SG
3605int
3606il4965_sta_rx_agg_start(struct il_priv *il, struct ieee80211_sta *sta, int tid,
3607 u16 ssn)
eb3cdfb7
SG
3608{
3609 unsigned long flags;
3610 int sta_id;
3611 struct il_addsta_cmd sta_cmd;
3612
3613 lockdep_assert_held(&il->mutex);
3614
3615 sta_id = il_sta_id(sta);
3616 if (sta_id == IL_INVALID_STATION)
3617 return -ENXIO;
3618
3619 spin_lock_irqsave(&il->sta_lock, flags);
3620 il->stations[sta_id].sta.station_flags_msk = 0;
3621 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_ADDBA_TID_MSK;
e7392364 3622 il->stations[sta_id].sta.add_immediate_ba_tid = (u8) tid;
eb3cdfb7
SG
3623 il->stations[sta_id].sta.add_immediate_ba_ssn = cpu_to_le16(ssn);
3624 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3625 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 3626 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
3627 spin_unlock_irqrestore(&il->sta_lock, flags);
3628
3629 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
3630}
3631
e7392364
SG
3632int
3633il4965_sta_rx_agg_stop(struct il_priv *il, struct ieee80211_sta *sta, int tid)
eb3cdfb7
SG
3634{
3635 unsigned long flags;
3636 int sta_id;
3637 struct il_addsta_cmd sta_cmd;
3638
3639 lockdep_assert_held(&il->mutex);
3640
3641 sta_id = il_sta_id(sta);
3642 if (sta_id == IL_INVALID_STATION) {
3643 IL_ERR("Invalid station for AGG tid %d\n", tid);
3644 return -ENXIO;
3645 }
3646
3647 spin_lock_irqsave(&il->sta_lock, flags);
3648 il->stations[sta_id].sta.station_flags_msk = 0;
3649 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_DELBA_TID_MSK;
e7392364 3650 il->stations[sta_id].sta.remove_immediate_ba_tid = (u8) tid;
eb3cdfb7
SG
3651 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3652 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 3653 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
3654 spin_unlock_irqrestore(&il->sta_lock, flags);
3655
3656 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
3657}
3658
3659void
3660il4965_sta_modify_sleep_tx_count(struct il_priv *il, int sta_id, int cnt)
3661{
3662 unsigned long flags;
3663
3664 spin_lock_irqsave(&il->sta_lock, flags);
3665 il->stations[sta_id].sta.station_flags |= STA_FLG_PWR_SAVE_MSK;
3666 il->stations[sta_id].sta.station_flags_msk = STA_FLG_PWR_SAVE_MSK;
3667 il->stations[sta_id].sta.sta.modify_mask =
e7392364 3668 STA_MODIFY_SLEEP_TX_COUNT_MSK;
eb3cdfb7
SG
3669 il->stations[sta_id].sta.sleep_tx_count = cpu_to_le16(cnt);
3670 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
e7392364 3671 il_send_add_sta(il, &il->stations[sta_id].sta, CMD_ASYNC);
eb3cdfb7
SG
3672 spin_unlock_irqrestore(&il->sta_lock, flags);
3673
3674}
3675
e7392364
SG
3676void
3677il4965_update_chain_flags(struct il_priv *il)
be663ab6 3678{
c9363551
SG
3679 if (il->ops->set_rxon_chain) {
3680 il->ops->set_rxon_chain(il);
c8b03958 3681 if (il->active.rx_chain != il->staging.rx_chain)
83007196 3682 il_commit_rxon(il);
be663ab6
WYG
3683 }
3684}
3685
e7392364
SG
3686static void
3687il4965_clear_free_frames(struct il_priv *il)
be663ab6
WYG
3688{
3689 struct list_head *element;
3690
e7392364 3691 D_INFO("%d frames on pre-allocated heap on clear.\n", il->frames_count);
be663ab6 3692
46bc8d4b
SG
3693 while (!list_empty(&il->free_frames)) {
3694 element = il->free_frames.next;
be663ab6 3695 list_del(element);
e2ebc833 3696 kfree(list_entry(element, struct il_frame, list));
46bc8d4b 3697 il->frames_count--;
be663ab6
WYG
3698 }
3699
46bc8d4b 3700 if (il->frames_count) {
9406f797 3701 IL_WARN("%d frames still in use. Did we lose one?\n",
e7392364 3702 il->frames_count);
46bc8d4b 3703 il->frames_count = 0;
be663ab6
WYG
3704 }
3705}
3706
e7392364
SG
3707static struct il_frame *
3708il4965_get_free_frame(struct il_priv *il)
be663ab6 3709{
e2ebc833 3710 struct il_frame *frame;
be663ab6 3711 struct list_head *element;
46bc8d4b 3712 if (list_empty(&il->free_frames)) {
be663ab6
WYG
3713 frame = kzalloc(sizeof(*frame), GFP_KERNEL);
3714 if (!frame) {
9406f797 3715 IL_ERR("Could not allocate frame!\n");
be663ab6
WYG
3716 return NULL;
3717 }
3718
46bc8d4b 3719 il->frames_count++;
be663ab6
WYG
3720 return frame;
3721 }
3722
46bc8d4b 3723 element = il->free_frames.next;
be663ab6 3724 list_del(element);
e2ebc833 3725 return list_entry(element, struct il_frame, list);
be663ab6
WYG
3726}
3727
e7392364
SG
3728static void
3729il4965_free_frame(struct il_priv *il, struct il_frame *frame)
be663ab6
WYG
3730{
3731 memset(frame, 0, sizeof(*frame));
46bc8d4b 3732 list_add(&frame->list, &il->free_frames);
be663ab6
WYG
3733}
3734
e7392364
SG
3735static u32
3736il4965_fill_beacon_frame(struct il_priv *il, struct ieee80211_hdr *hdr,
3737 int left)
be663ab6 3738{
46bc8d4b 3739 lockdep_assert_held(&il->mutex);
be663ab6 3740
46bc8d4b 3741 if (!il->beacon_skb)
be663ab6
WYG
3742 return 0;
3743
46bc8d4b 3744 if (il->beacon_skb->len > left)
be663ab6
WYG
3745 return 0;
3746
46bc8d4b 3747 memcpy(hdr, il->beacon_skb->data, il->beacon_skb->len);
be663ab6 3748
46bc8d4b 3749 return il->beacon_skb->len;
be663ab6
WYG
3750}
3751
3752/* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
e7392364
SG
3753static void
3754il4965_set_beacon_tim(struct il_priv *il,
3755 struct il_tx_beacon_cmd *tx_beacon_cmd, u8 * beacon,
3756 u32 frame_size)
be663ab6
WYG
3757{
3758 u16 tim_idx;
3759 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
3760
3761 /*
0c2c8852 3762 * The idx is relative to frame start but we start looking at the
be663ab6
WYG
3763 * variable-length part of the beacon.
3764 */
3765 tim_idx = mgmt->u.beacon.variable - beacon;
3766
3767 /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
3768 while ((tim_idx < (frame_size - 2)) &&
e7392364
SG
3769 (beacon[tim_idx] != WLAN_EID_TIM))
3770 tim_idx += beacon[tim_idx + 1] + 2;
be663ab6
WYG
3771
3772 /* If TIM field was found, set variables */
3773 if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
3774 tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
e7392364 3775 tx_beacon_cmd->tim_size = beacon[tim_idx + 1];
be663ab6 3776 } else
9406f797 3777 IL_WARN("Unable to find TIM Element in beacon\n");
be663ab6
WYG
3778}
3779
e7392364
SG
3780static unsigned int
3781il4965_hw_get_beacon_cmd(struct il_priv *il, struct il_frame *frame)
be663ab6 3782{
e2ebc833 3783 struct il_tx_beacon_cmd *tx_beacon_cmd;
be663ab6
WYG
3784 u32 frame_size;
3785 u32 rate_flags;
3786 u32 rate;
3787 /*
3788 * We have to set up the TX command, the TX Beacon command, and the
3789 * beacon contents.
3790 */
3791
46bc8d4b 3792 lockdep_assert_held(&il->mutex);
be663ab6 3793
83007196
SG
3794 if (!il->beacon_enabled) {
3795 IL_ERR("Trying to build beacon without beaconing enabled\n");
be663ab6
WYG
3796 return 0;
3797 }
3798
3799 /* Initialize memory */
3800 tx_beacon_cmd = &frame->u.beacon;
3801 memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
3802
3803 /* Set up TX beacon contents */
e7392364
SG
3804 frame_size =
3805 il4965_fill_beacon_frame(il, tx_beacon_cmd->frame,
3806 sizeof(frame->u) - sizeof(*tx_beacon_cmd));
be663ab6
WYG
3807 if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
3808 return 0;
3809 if (!frame_size)
3810 return 0;
3811
3812 /* Set up TX command fields */
e7392364 3813 tx_beacon_cmd->tx.len = cpu_to_le16((u16) frame_size);
b16db50a 3814 tx_beacon_cmd->tx.sta_id = il->hw_params.bcast_id;
be663ab6 3815 tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
e7392364
SG
3816 tx_beacon_cmd->tx.tx_flags =
3817 TX_CMD_FLG_SEQ_CTL_MSK | TX_CMD_FLG_TSF_MSK |
3818 TX_CMD_FLG_STA_RATE_MSK;
be663ab6
WYG
3819
3820 /* Set up TX beacon command fields */
e7392364
SG
3821 il4965_set_beacon_tim(il, tx_beacon_cmd, (u8 *) tx_beacon_cmd->frame,
3822 frame_size);
be663ab6
WYG
3823
3824 /* Set up packet rate and flags */
83007196 3825 rate = il_get_lowest_plcp(il);
a0c1ef3b 3826 il4965_toggle_tx_ant(il, &il->mgmt_tx_ant, il->hw_params.valid_tx_ant);
616107ed 3827 rate_flags = BIT(il->mgmt_tx_ant) << RATE_MCS_ANT_POS;
e2ebc833 3828 if ((rate >= IL_FIRST_CCK_RATE) && (rate <= IL_LAST_CCK_RATE))
be663ab6 3829 rate_flags |= RATE_MCS_CCK_MSK;
616107ed 3830 tx_beacon_cmd->tx.rate_n_flags = cpu_to_le32(rate | rate_flags);
be663ab6
WYG
3831
3832 return sizeof(*tx_beacon_cmd) + frame_size;
3833}
3834
e7392364
SG
3835int
3836il4965_send_beacon_cmd(struct il_priv *il)
be663ab6 3837{
e2ebc833 3838 struct il_frame *frame;
be663ab6
WYG
3839 unsigned int frame_size;
3840 int rc;
3841
46bc8d4b 3842 frame = il4965_get_free_frame(il);
be663ab6 3843 if (!frame) {
9406f797 3844 IL_ERR("Could not obtain free frame buffer for beacon "
e7392364 3845 "command.\n");
be663ab6
WYG
3846 return -ENOMEM;
3847 }
3848
46bc8d4b 3849 frame_size = il4965_hw_get_beacon_cmd(il, frame);
be663ab6 3850 if (!frame_size) {
9406f797 3851 IL_ERR("Error configuring the beacon command\n");
46bc8d4b 3852 il4965_free_frame(il, frame);
be663ab6
WYG
3853 return -EINVAL;
3854 }
3855
e7392364 3856 rc = il_send_cmd_pdu(il, C_TX_BEACON, frame_size, &frame->u.cmd[0]);
be663ab6 3857
46bc8d4b 3858 il4965_free_frame(il, frame);
be663ab6
WYG
3859
3860 return rc;
3861}
3862
e7392364
SG
3863static inline dma_addr_t
3864il4965_tfd_tb_get_addr(struct il_tfd *tfd, u8 idx)
be663ab6 3865{
e2ebc833 3866 struct il_tfd_tb *tb = &tfd->tbs[idx];
be663ab6
WYG
3867
3868 dma_addr_t addr = get_unaligned_le32(&tb->lo);
3869 if (sizeof(dma_addr_t) > sizeof(u32))
3870 addr |=
e7392364
SG
3871 ((dma_addr_t) (le16_to_cpu(tb->hi_n_len) & 0xF) << 16) <<
3872 16;
be663ab6
WYG
3873
3874 return addr;
3875}
3876
e7392364
SG
3877static inline u16
3878il4965_tfd_tb_get_len(struct il_tfd *tfd, u8 idx)
be663ab6 3879{
e2ebc833 3880 struct il_tfd_tb *tb = &tfd->tbs[idx];
be663ab6
WYG
3881
3882 return le16_to_cpu(tb->hi_n_len) >> 4;
3883}
3884
e7392364
SG
3885static inline void
3886il4965_tfd_set_tb(struct il_tfd *tfd, u8 idx, dma_addr_t addr, u16 len)
be663ab6 3887{
e2ebc833 3888 struct il_tfd_tb *tb = &tfd->tbs[idx];
be663ab6
WYG
3889 u16 hi_n_len = len << 4;
3890
3891 put_unaligned_le32(addr, &tb->lo);
3892 if (sizeof(dma_addr_t) > sizeof(u32))
3893 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
3894
3895 tb->hi_n_len = cpu_to_le16(hi_n_len);
3896
3897 tfd->num_tbs = idx + 1;
3898}
3899
e7392364
SG
3900static inline u8
3901il4965_tfd_get_num_tbs(struct il_tfd *tfd)
be663ab6
WYG
3902{
3903 return tfd->num_tbs & 0x1f;
3904}
3905
3906/**
e2ebc833 3907 * il4965_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
46bc8d4b 3908 * @il - driver ilate data
be663ab6
WYG
3909 * @txq - tx queue
3910 *
0c2c8852 3911 * Does NOT advance any TFD circular buffer read/write idxes
be663ab6
WYG
3912 * Does NOT free the TFD itself (which is within circular buffer)
3913 */
e7392364
SG
3914void
3915il4965_hw_txq_free_tfd(struct il_priv *il, struct il_tx_queue *txq)
be663ab6 3916{
e2ebc833
SG
3917 struct il_tfd *tfd_tmp = (struct il_tfd *)txq->tfds;
3918 struct il_tfd *tfd;
46bc8d4b 3919 struct pci_dev *dev = il->pci_dev;
0c2c8852 3920 int idx = txq->q.read_ptr;
be663ab6
WYG
3921 int i;
3922 int num_tbs;
3923
0c2c8852 3924 tfd = &tfd_tmp[idx];
be663ab6
WYG
3925
3926 /* Sanity check on number of chunks */
e2ebc833 3927 num_tbs = il4965_tfd_get_num_tbs(tfd);
be663ab6 3928
e2ebc833 3929 if (num_tbs >= IL_NUM_OF_TBS) {
9406f797 3930 IL_ERR("Too many chunks: %i\n", num_tbs);
be663ab6
WYG
3931 /* @todo issue fatal error, it is quite serious situation */
3932 return;
3933 }
3934
3935 /* Unmap tx_cmd */
3936 if (num_tbs)
e7392364
SG
3937 pci_unmap_single(dev, dma_unmap_addr(&txq->meta[idx], mapping),
3938 dma_unmap_len(&txq->meta[idx], len),
3939 PCI_DMA_BIDIRECTIONAL);
be663ab6
WYG
3940
3941 /* Unmap chunks, if any. */
3942 for (i = 1; i < num_tbs; i++)
e2ebc833 3943 pci_unmap_single(dev, il4965_tfd_tb_get_addr(tfd, i),
e7392364
SG
3944 il4965_tfd_tb_get_len(tfd, i),
3945 PCI_DMA_TODEVICE);
be663ab6
WYG
3946
3947 /* free SKB */
00ea99e1
SG
3948 if (txq->skbs) {
3949 struct sk_buff *skb = txq->skbs[txq->q.read_ptr];
be663ab6
WYG
3950
3951 /* can be called from irqs-disabled context */
3952 if (skb) {
3953 dev_kfree_skb_any(skb);
00ea99e1 3954 txq->skbs[txq->q.read_ptr] = NULL;
be663ab6
WYG
3955 }
3956 }
3957}
3958
e7392364
SG
3959int
3960il4965_hw_txq_attach_buf_to_tfd(struct il_priv *il, struct il_tx_queue *txq,
3961 dma_addr_t addr, u16 len, u8 reset, u8 pad)
be663ab6 3962{
e2ebc833
SG
3963 struct il_queue *q;
3964 struct il_tfd *tfd, *tfd_tmp;
be663ab6
WYG
3965 u32 num_tbs;
3966
3967 q = &txq->q;
e2ebc833 3968 tfd_tmp = (struct il_tfd *)txq->tfds;
be663ab6
WYG
3969 tfd = &tfd_tmp[q->write_ptr];
3970
3971 if (reset)
3972 memset(tfd, 0, sizeof(*tfd));
3973
e2ebc833 3974 num_tbs = il4965_tfd_get_num_tbs(tfd);
be663ab6
WYG
3975
3976 /* Each TFD can point to a maximum 20 Tx buffers */
e2ebc833 3977 if (num_tbs >= IL_NUM_OF_TBS) {
9406f797 3978 IL_ERR("Error can not send more than %d chunks\n",
e7392364 3979 IL_NUM_OF_TBS);
be663ab6
WYG
3980 return -EINVAL;
3981 }
3982
3983 BUG_ON(addr & ~DMA_BIT_MASK(36));
e2ebc833 3984 if (unlikely(addr & ~IL_TX_DMA_MASK))
e7392364 3985 IL_ERR("Unaligned address = %llx\n", (unsigned long long)addr);
be663ab6 3986
e2ebc833 3987 il4965_tfd_set_tb(tfd, num_tbs, addr, len);
be663ab6
WYG
3988
3989 return 0;
3990}
3991
3992/*
3993 * Tell nic where to find circular buffer of Tx Frame Descriptors for
3994 * given Tx queue, and enable the DMA channel used for that queue.
3995 *
3996 * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
3997 * channels supported in hardware.
3998 */
e7392364
SG
3999int
4000il4965_hw_tx_queue_init(struct il_priv *il, struct il_tx_queue *txq)
be663ab6
WYG
4001{
4002 int txq_id = txq->q.id;
4003
4004 /* Circular buffer (TFD queue in DRAM) physical base address */
e7392364 4005 il_wr(il, FH49_MEM_CBBC_QUEUE(txq_id), txq->q.dma_addr >> 8);
be663ab6
WYG
4006
4007 return 0;
4008}
4009
4010/******************************************************************************
4011 *
4012 * Generic RX handler implementations
4013 *
4014 ******************************************************************************/
e7392364
SG
4015static void
4016il4965_hdl_alive(struct il_priv *il, struct il_rx_buf *rxb)
be663ab6 4017{
dcae1c64 4018 struct il_rx_pkt *pkt = rxb_addr(rxb);
e2ebc833 4019 struct il_alive_resp *palive;
be663ab6
WYG
4020 struct delayed_work *pwork;
4021
4022 palive = &pkt->u.alive_frame;
4023
e7392364
SG
4024 D_INFO("Alive ucode status 0x%08X revision " "0x%01X 0x%01X\n",
4025 palive->is_valid, palive->ver_type, palive->ver_subtype);
be663ab6
WYG
4026
4027 if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
58de00a4 4028 D_INFO("Initialization Alive received.\n");
e7392364 4029 memcpy(&il->card_alive_init, &pkt->u.alive_frame,
e2ebc833 4030 sizeof(struct il_init_alive_resp));
46bc8d4b 4031 pwork = &il->init_alive_start;
be663ab6 4032 } else {
58de00a4 4033 D_INFO("Runtime Alive received.\n");
46bc8d4b 4034 memcpy(&il->card_alive, &pkt->u.alive_frame,
e2ebc833 4035 sizeof(struct il_alive_resp));
46bc8d4b 4036 pwork = &il->alive_start;
be663ab6
WYG
4037 }
4038
4039 /* We delay the ALIVE response by 5ms to
4040 * give the HW RF Kill time to activate... */
4041 if (palive->is_valid == UCODE_VALID_OK)
e7392364 4042 queue_delayed_work(il->workqueue, pwork, msecs_to_jiffies(5));
be663ab6 4043 else
9406f797 4044 IL_WARN("uCode did not respond OK.\n");
be663ab6
WYG
4045}
4046
4047/**
ebf0d90d 4048 * il4965_bg_stats_periodic - Timer callback to queue stats
be663ab6 4049 *
ebf0d90d 4050 * This callback is provided in order to send a stats request.
be663ab6
WYG
4051 *
4052 * This timer function is continually reset to execute within
527901d0
SG
4053 * 60 seconds since the last N_STATS was received. We need to
4054 * ensure we receive the stats in order to update the temperature
4055 * used for calibrating the TXPOWER.
be663ab6 4056 */
e7392364
SG
4057static void
4058il4965_bg_stats_periodic(unsigned long data)
be663ab6 4059{
46bc8d4b 4060 struct il_priv *il = (struct il_priv *)data;
be663ab6 4061
a6766ccd 4062 if (test_bit(S_EXIT_PENDING, &il->status))
be663ab6
WYG
4063 return;
4064
4065 /* dont send host command if rf-kill is on */
46bc8d4b 4066 if (!il_is_ready_rf(il))
be663ab6
WYG
4067 return;
4068
ebf0d90d 4069 il_send_stats_request(il, CMD_ASYNC, false);
be663ab6
WYG
4070}
4071
e7392364
SG
4072static void
4073il4965_hdl_beacon(struct il_priv *il, struct il_rx_buf *rxb)
be663ab6 4074{
dcae1c64 4075 struct il_rx_pkt *pkt = rxb_addr(rxb);
e2ebc833 4076 struct il4965_beacon_notif *beacon =
e7392364 4077 (struct il4965_beacon_notif *)pkt->u.raw;
d3175167 4078#ifdef CONFIG_IWLEGACY_DEBUG
e2ebc833 4079 u8 rate = il4965_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
be663ab6 4080
5bf0dac4 4081 D_RX("beacon status %x retries %d iss %d tsf:0x%.8x%.8x rate %d\n",
e7392364
SG
4082 le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
4083 beacon->beacon_notify_hdr.failure_frame,
4084 le32_to_cpu(beacon->ibss_mgr_status),
4085 le32_to_cpu(beacon->high_tsf), le32_to_cpu(beacon->low_tsf), rate);
be663ab6 4086#endif
46bc8d4b 4087 il->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
be663ab6
WYG
4088}
4089
e7392364
SG
4090static void
4091il4965_perform_ct_kill_task(struct il_priv *il)
be663ab6
WYG
4092{
4093 unsigned long flags;
4094
58de00a4 4095 D_POWER("Stop all queues\n");
be663ab6 4096
46bc8d4b
SG
4097 if (il->mac80211_registered)
4098 ieee80211_stop_queues(il->hw);
be663ab6 4099
841b2cca 4100 _il_wr(il, CSR_UCODE_DRV_GP1_SET,
e7392364 4101 CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
841b2cca 4102 _il_rd(il, CSR_UCODE_DRV_GP1);
be663ab6 4103
46bc8d4b 4104 spin_lock_irqsave(&il->reg_lock, flags);
1e0f32a4 4105 if (likely(_il_grab_nic_access(il)))
13882269 4106 _il_release_nic_access(il);
46bc8d4b 4107 spin_unlock_irqrestore(&il->reg_lock, flags);
be663ab6
WYG
4108}
4109
4110/* Handle notification from uCode that card's power state is changing
4111 * due to software, hardware, or critical temperature RFKILL */
e7392364
SG
4112static void
4113il4965_hdl_card_state(struct il_priv *il, struct il_rx_buf *rxb)
be663ab6 4114{
dcae1c64 4115 struct il_rx_pkt *pkt = rxb_addr(rxb);
be663ab6 4116 u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
46bc8d4b 4117 unsigned long status = il->status;
be663ab6 4118
58de00a4 4119 D_RF_KILL("Card state received: HW:%s SW:%s CT:%s\n",
e7392364
SG
4120 (flags & HW_CARD_DISABLED) ? "Kill" : "On",
4121 (flags & SW_CARD_DISABLED) ? "Kill" : "On",
4122 (flags & CT_CARD_DISABLED) ? "Reached" : "Not reached");
be663ab6 4123
e7392364 4124 if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED | CT_CARD_DISABLED)) {
be663ab6 4125
841b2cca 4126 _il_wr(il, CSR_UCODE_DRV_GP1_SET,
e7392364 4127 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
be663ab6 4128
e7392364 4129 il_wr(il, HBUS_TARG_MBX_C, HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
be663ab6
WYG
4130
4131 if (!(flags & RXON_CARD_DISABLED)) {
841b2cca 4132 _il_wr(il, CSR_UCODE_DRV_GP1_CLR,
e7392364 4133 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
0c1a94e2 4134 il_wr(il, HBUS_TARG_MBX_C,
e7392364 4135 HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
be663ab6
WYG
4136 }
4137 }
4138
4139 if (flags & CT_CARD_DISABLED)
46bc8d4b 4140 il4965_perform_ct_kill_task(il);
be663ab6
WYG
4141
4142 if (flags & HW_CARD_DISABLED)
bc269a8e 4143 set_bit(S_RFKILL, &il->status);
be663ab6 4144 else
bc269a8e 4145 clear_bit(S_RFKILL, &il->status);
be663ab6
WYG
4146
4147 if (!(flags & RXON_CARD_DISABLED))
46bc8d4b 4148 il_scan_cancel(il);
be663ab6 4149
bc269a8e
SG
4150 if ((test_bit(S_RFKILL, &status) !=
4151 test_bit(S_RFKILL, &il->status)))
46bc8d4b 4152 wiphy_rfkill_set_hw_state(il->hw->wiphy,
bc269a8e 4153 test_bit(S_RFKILL, &il->status));
be663ab6 4154 else
46bc8d4b 4155 wake_up(&il->wait_command_queue);
be663ab6
WYG
4156}
4157
4158/**
d0c72347 4159 * il4965_setup_handlers - Initialize Rx handler callbacks
be663ab6
WYG
4160 *
4161 * Setup the RX handlers for each of the reply types sent from the uCode
4162 * to the host.
4163 *
4164 * This function chains into the hardware specific files for them to setup
4165 * any hardware specific handlers as well.
4166 */
e7392364
SG
4167static void
4168il4965_setup_handlers(struct il_priv *il)
be663ab6 4169{
6e9848b4
SG
4170 il->handlers[N_ALIVE] = il4965_hdl_alive;
4171 il->handlers[N_ERROR] = il_hdl_error;
d2dfb33e 4172 il->handlers[N_CHANNEL_SWITCH] = il_hdl_csa;
e7392364 4173 il->handlers[N_SPECTRUM_MEASUREMENT] = il_hdl_spectrum_measurement;
d2dfb33e 4174 il->handlers[N_PM_SLEEP] = il_hdl_pm_sleep;
e7392364 4175 il->handlers[N_PM_DEBUG_STATS] = il_hdl_pm_debug_stats;
d2dfb33e 4176 il->handlers[N_BEACON] = il4965_hdl_beacon;
be663ab6
WYG
4177
4178 /*
4179 * The same handler is used for both the REPLY to a discrete
ebf0d90d
SG
4180 * stats request from the host as well as for the periodic
4181 * stats notifications (after received beacons) from the uCode.
be663ab6 4182 */
d2dfb33e
SG
4183 il->handlers[C_STATS] = il4965_hdl_c_stats;
4184 il->handlers[N_STATS] = il4965_hdl_stats;
be663ab6 4185
46bc8d4b 4186 il_setup_rx_scan_handlers(il);
be663ab6
WYG
4187
4188 /* status change handler */
e7392364 4189 il->handlers[N_CARD_STATE] = il4965_hdl_card_state;
be663ab6 4190
e7392364 4191 il->handlers[N_MISSED_BEACONS] = il4965_hdl_missed_beacon;
be663ab6 4192 /* Rx handlers */
6e9848b4
SG
4193 il->handlers[N_RX_PHY] = il4965_hdl_rx_phy;
4194 il->handlers[N_RX_MPDU] = il4965_hdl_rx;
3dfea27d 4195 il->handlers[N_RX] = il4965_hdl_rx;
be663ab6 4196 /* block ack */
6e9848b4 4197 il->handlers[N_COMPRESSED_BA] = il4965_hdl_compressed_ba;
3dfea27d
SG
4198 /* Tx response */
4199 il->handlers[C_TX] = il4965_hdl_tx;
be663ab6
WYG
4200}
4201
4202/**
e2ebc833 4203 * il4965_rx_handle - Main entry function for receiving responses from uCode
be663ab6 4204 *
d0c72347 4205 * Uses the il->handlers callback function array to invoke
be663ab6
WYG
4206 * the appropriate handlers, including command responses,
4207 * frame-received notifications, and other notifications.
4208 */
e7392364
SG
4209void
4210il4965_rx_handle(struct il_priv *il)
be663ab6 4211{
b73bb5f1 4212 struct il_rx_buf *rxb;
dcae1c64 4213 struct il_rx_pkt *pkt;
46bc8d4b 4214 struct il_rx_queue *rxq = &il->rxq;
be663ab6
WYG
4215 u32 r, i;
4216 int reclaim;
4217 unsigned long flags;
4218 u8 fill_rx = 0;
4219 u32 count = 8;
4220 int total_empty;
4221
0c2c8852 4222 /* uCode's read idx (stored in shared DRAM) indicates the last Rx
be663ab6 4223 * buffer that the driver may process (last buffer filled by ucode). */
e7392364 4224 r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
be663ab6
WYG
4225 i = rxq->read;
4226
4227 /* Rx interrupt, but nothing sent from uCode */
4228 if (i == r)
58de00a4 4229 D_RX("r = %d, i = %d\n", r, i);
be663ab6
WYG
4230
4231 /* calculate total frames need to be restock after handling RX */
4232 total_empty = r - rxq->write_actual;
4233 if (total_empty < 0)
4234 total_empty += RX_QUEUE_SIZE;
4235
4236 if (total_empty > (RX_QUEUE_SIZE / 2))
4237 fill_rx = 1;
4238
4239 while (i != r) {
4240 int len;
4241
4242 rxb = rxq->queue[i];
4243
4244 /* If an RXB doesn't have a Rx queue slot associated with it,
4245 * then a bug has been introduced in the queue refilling
4246 * routines -- catch it here */
4247 BUG_ON(rxb == NULL);
4248
4249 rxq->queue[i] = NULL;
4250
46bc8d4b
SG
4251 pci_unmap_page(il->pci_dev, rxb->page_dma,
4252 PAGE_SIZE << il->hw_params.rx_page_order,
be663ab6
WYG
4253 PCI_DMA_FROMDEVICE);
4254 pkt = rxb_addr(rxb);
4255
e94a4099 4256 len = le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK;
e7392364 4257 len += sizeof(u32); /* account for status word */
be663ab6
WYG
4258
4259 /* Reclaim a command buffer only if this packet is a response
4260 * to a (driver-originated) command.
4261 * If the packet (e.g. Rx frame) originated from uCode,
4262 * there is no command buffer to reclaim.
4263 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
4264 * but apparently a few don't get set; catch them here. */
4265 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
e7392364
SG
4266 (pkt->hdr.cmd != N_RX_PHY) && (pkt->hdr.cmd != N_RX) &&
4267 (pkt->hdr.cmd != N_RX_MPDU) &&
4268 (pkt->hdr.cmd != N_COMPRESSED_BA) &&
4269 (pkt->hdr.cmd != N_STATS) && (pkt->hdr.cmd != C_TX);
be663ab6
WYG
4270
4271 /* Based on type of command response or notification,
4272 * handle those that need handling via function in
d0c72347
SG
4273 * handlers table. See il4965_setup_handlers() */
4274 if (il->handlers[pkt->hdr.cmd]) {
e7392364
SG
4275 D_RX("r = %d, i = %d, %s, 0x%02x\n", r, i,
4276 il_get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
d0c72347
SG
4277 il->isr_stats.handlers[pkt->hdr.cmd]++;
4278 il->handlers[pkt->hdr.cmd] (il, rxb);
be663ab6
WYG
4279 } else {
4280 /* No handling needed */
e7392364
SG
4281 D_RX("r %d i %d No handler needed for %s, 0x%02x\n", r,
4282 i, il_get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
be663ab6
WYG
4283 }
4284
4285 /*
4286 * XXX: After here, we should always check rxb->page
4287 * against NULL before touching it or its virtual
d0c72347 4288 * memory (pkt). Because some handler might have
be663ab6
WYG
4289 * already taken or freed the pages.
4290 */
4291
4292 if (reclaim) {
4293 /* Invoke any callbacks, transfer the buffer to caller,
e2ebc833 4294 * and fire off the (possibly) blocking il_send_cmd()
be663ab6
WYG
4295 * as we reclaim the driver command queue */
4296 if (rxb->page)
46bc8d4b 4297 il_tx_cmd_complete(il, rxb);
be663ab6 4298 else
9406f797 4299 IL_WARN("Claim null rxb?\n");
be663ab6
WYG
4300 }
4301
4302 /* Reuse the page if possible. For notification packets and
4303 * SKBs that fail to Rx correctly, add them back into the
4304 * rx_free list for reuse later. */
4305 spin_lock_irqsave(&rxq->lock, flags);
4306 if (rxb->page != NULL) {
e7392364
SG
4307 rxb->page_dma =
4308 pci_map_page(il->pci_dev, rxb->page, 0,
4309 PAGE_SIZE << il->hw_params.
4310 rx_page_order, PCI_DMA_FROMDEVICE);
96ebbe8d
SG
4311
4312 if (unlikely(pci_dma_mapping_error(il->pci_dev,
4313 rxb->page_dma))) {
4314 __il_free_pages(il, rxb->page);
4315 rxb->page = NULL;
4316 list_add_tail(&rxb->list, &rxq->rx_used);
4317 } else {
4318 list_add_tail(&rxb->list, &rxq->rx_free);
4319 rxq->free_count++;
4320 }
be663ab6
WYG
4321 } else
4322 list_add_tail(&rxb->list, &rxq->rx_used);
4323
4324 spin_unlock_irqrestore(&rxq->lock, flags);
4325
4326 i = (i + 1) & RX_QUEUE_MASK;
4327 /* If there are a lot of unused frames,
4328 * restock the Rx queue so ucode wont assert. */
4329 if (fill_rx) {
4330 count++;
4331 if (count >= 8) {
4332 rxq->read = i;
46bc8d4b 4333 il4965_rx_replenish_now(il);
be663ab6
WYG
4334 count = 0;
4335 }
4336 }
4337 }
4338
4339 /* Backtrack one entry */
4340 rxq->read = i;
4341 if (fill_rx)
46bc8d4b 4342 il4965_rx_replenish_now(il);
be663ab6 4343 else
46bc8d4b 4344 il4965_rx_queue_restock(il);
be663ab6
WYG
4345}
4346
4347/* call this function to flush any scheduled tasklet */
e7392364
SG
4348static inline void
4349il4965_synchronize_irq(struct il_priv *il)
be663ab6 4350{
e7392364 4351 /* wait to make sure we flush pending tasklet */
46bc8d4b
SG
4352 synchronize_irq(il->pci_dev->irq);
4353 tasklet_kill(&il->irq_tasklet);
be663ab6
WYG
4354}
4355
e7392364
SG
4356static void
4357il4965_irq_tasklet(struct il_priv *il)
be663ab6
WYG
4358{
4359 u32 inta, handled = 0;
4360 u32 inta_fh;
4361 unsigned long flags;
4362 u32 i;
d3175167 4363#ifdef CONFIG_IWLEGACY_DEBUG
be663ab6
WYG
4364 u32 inta_mask;
4365#endif
4366
46bc8d4b 4367 spin_lock_irqsave(&il->lock, flags);
be663ab6
WYG
4368
4369 /* Ack/clear/reset pending uCode interrupts.
4370 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
4371 * and will clear only when CSR_FH_INT_STATUS gets cleared. */
841b2cca
SG
4372 inta = _il_rd(il, CSR_INT);
4373 _il_wr(il, CSR_INT, inta);
be663ab6
WYG
4374
4375 /* Ack/clear/reset pending flow-handler (DMA) interrupts.
4376 * Any new interrupts that happen after this, either while we're
4377 * in this tasklet, or later, will show up in next ISR/tasklet. */
841b2cca
SG
4378 inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
4379 _il_wr(il, CSR_FH_INT_STATUS, inta_fh);
be663ab6 4380
d3175167 4381#ifdef CONFIG_IWLEGACY_DEBUG
46bc8d4b 4382 if (il_get_debug_level(il) & IL_DL_ISR) {
be663ab6 4383 /* just for debug */
841b2cca 4384 inta_mask = _il_rd(il, CSR_INT_MASK);
e7392364
SG
4385 D_ISR("inta 0x%08x, enabled 0x%08x, fh 0x%08x\n", inta,
4386 inta_mask, inta_fh);
be663ab6
WYG
4387 }
4388#endif
4389
46bc8d4b 4390 spin_unlock_irqrestore(&il->lock, flags);
be663ab6
WYG
4391
4392 /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
4393 * atomic, make sure that inta covers all the interrupts that
4394 * we've discovered, even if FH interrupt came in just after
4395 * reading CSR_INT. */
4396 if (inta_fh & CSR49_FH_INT_RX_MASK)
4397 inta |= CSR_INT_BIT_FH_RX;
4398 if (inta_fh & CSR49_FH_INT_TX_MASK)
4399 inta |= CSR_INT_BIT_FH_TX;
4400
4401 /* Now service all interrupt bits discovered above. */
4402 if (inta & CSR_INT_BIT_HW_ERR) {
9406f797 4403 IL_ERR("Hardware error detected. Restarting.\n");
be663ab6
WYG
4404
4405 /* Tell the device to stop sending interrupts */
46bc8d4b 4406 il_disable_interrupts(il);
be663ab6 4407
46bc8d4b
SG
4408 il->isr_stats.hw++;
4409 il_irq_handle_error(il);
be663ab6
WYG
4410
4411 handled |= CSR_INT_BIT_HW_ERR;
4412
4413 return;
4414 }
d3175167 4415#ifdef CONFIG_IWLEGACY_DEBUG
46bc8d4b 4416 if (il_get_debug_level(il) & (IL_DL_ISR)) {
be663ab6
WYG
4417 /* NIC fires this, but we don't use it, redundant with WAKEUP */
4418 if (inta & CSR_INT_BIT_SCD) {
58de00a4 4419 D_ISR("Scheduler finished to transmit "
e7392364 4420 "the frame/frames.\n");
46bc8d4b 4421 il->isr_stats.sch++;
be663ab6
WYG
4422 }
4423
4424 /* Alive notification via Rx interrupt will do the real work */
4425 if (inta & CSR_INT_BIT_ALIVE) {
58de00a4 4426 D_ISR("Alive interrupt\n");
46bc8d4b 4427 il->isr_stats.alive++;
be663ab6
WYG
4428 }
4429 }
4430#endif
4431 /* Safely ignore these bits for debug checks below */
4432 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
4433
4434 /* HW RF KILL switch toggled */
4435 if (inta & CSR_INT_BIT_RF_KILL) {
4436 int hw_rf_kill = 0;
c9363551
SG
4437
4438 if (!(_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
be663ab6
WYG
4439 hw_rf_kill = 1;
4440
9406f797 4441 IL_WARN("RF_KILL bit toggled to %s.\n",
e7392364 4442 hw_rf_kill ? "disable radio" : "enable radio");
be663ab6 4443
46bc8d4b 4444 il->isr_stats.rfkill++;
be663ab6
WYG
4445
4446 /* driver only loads ucode once setting the interface up.
4447 * the driver allows loading the ucode even if the radio
4448 * is killed. Hence update the killswitch state here. The
4449 * rfkill handler will care about restarting if needed.
4450 */
5ae473da
SG
4451 if (hw_rf_kill) {
4452 set_bit(S_RFKILL, &il->status);
4453 } else {
4454 clear_bit(S_RFKILL, &il->status);
5ae473da 4455 il_force_reset(il, true);
be663ab6 4456 }
fde233a5 4457 wiphy_rfkill_set_hw_state(il->hw->wiphy, hw_rf_kill);
be663ab6
WYG
4458
4459 handled |= CSR_INT_BIT_RF_KILL;
4460 }
4461
4462 /* Chip got too hot and stopped itself */
4463 if (inta & CSR_INT_BIT_CT_KILL) {
9406f797 4464 IL_ERR("Microcode CT kill error detected.\n");
46bc8d4b 4465 il->isr_stats.ctkill++;
be663ab6
WYG
4466 handled |= CSR_INT_BIT_CT_KILL;
4467 }
4468
4469 /* Error detected by uCode */
4470 if (inta & CSR_INT_BIT_SW_ERR) {
e7392364
SG
4471 IL_ERR("Microcode SW error detected. " " Restarting 0x%X.\n",
4472 inta);
46bc8d4b
SG
4473 il->isr_stats.sw++;
4474 il_irq_handle_error(il);
be663ab6
WYG
4475 handled |= CSR_INT_BIT_SW_ERR;
4476 }
4477
4478 /*
4479 * uCode wakes up after power-down sleep.
4480 * Tell device about any new tx or host commands enqueued,
4481 * and about any Rx buffers made available while asleep.
4482 */
4483 if (inta & CSR_INT_BIT_WAKEUP) {
58de00a4 4484 D_ISR("Wakeup interrupt\n");
46bc8d4b
SG
4485 il_rx_queue_update_write_ptr(il, &il->rxq);
4486 for (i = 0; i < il->hw_params.max_txq_num; i++)
4487 il_txq_update_write_ptr(il, &il->txq[i]);
4488 il->isr_stats.wakeup++;
be663ab6
WYG
4489 handled |= CSR_INT_BIT_WAKEUP;
4490 }
4491
4492 /* All uCode command responses, including Tx command responses,
4493 * Rx "responses" (frame-received notification), and other
4494 * notifications from uCode come through here*/
4495 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
46bc8d4b
SG
4496 il4965_rx_handle(il);
4497 il->isr_stats.rx++;
be663ab6
WYG
4498 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
4499 }
4500
4501 /* This "Tx" DMA channel is used only for loading uCode */
4502 if (inta & CSR_INT_BIT_FH_TX) {
58de00a4 4503 D_ISR("uCode load interrupt\n");
46bc8d4b 4504 il->isr_stats.tx++;
be663ab6
WYG
4505 handled |= CSR_INT_BIT_FH_TX;
4506 /* Wake up uCode load routine, now that load is complete */
46bc8d4b
SG
4507 il->ucode_write_complete = 1;
4508 wake_up(&il->wait_command_queue);
be663ab6
WYG
4509 }
4510
4511 if (inta & ~handled) {
9406f797 4512 IL_ERR("Unhandled INTA bits 0x%08x\n", inta & ~handled);
46bc8d4b 4513 il->isr_stats.unhandled++;
be663ab6
WYG
4514 }
4515
46bc8d4b 4516 if (inta & ~(il->inta_mask)) {
9406f797 4517 IL_WARN("Disabled INTA bits 0x%08x were pending\n",
e7392364 4518 inta & ~il->inta_mask);
9a95b370 4519 IL_WARN(" with FH49_INT = 0x%08x\n", inta_fh);
be663ab6
WYG
4520 }
4521
4522 /* Re-enable all interrupts */
93fd74e3 4523 /* only Re-enable if disabled by irq */
a6766ccd 4524 if (test_bit(S_INT_ENABLED, &il->status))
46bc8d4b 4525 il_enable_interrupts(il);
a078a1fd
SG
4526 /* Re-enable RF_KILL if it occurred */
4527 else if (handled & CSR_INT_BIT_RF_KILL)
46bc8d4b 4528 il_enable_rfkill_int(il);
be663ab6 4529
d3175167 4530#ifdef CONFIG_IWLEGACY_DEBUG
46bc8d4b 4531 if (il_get_debug_level(il) & (IL_DL_ISR)) {
841b2cca
SG
4532 inta = _il_rd(il, CSR_INT);
4533 inta_mask = _il_rd(il, CSR_INT_MASK);
4534 inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
e7392364
SG
4535 D_ISR("End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
4536 "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
be663ab6
WYG
4537 }
4538#endif
4539}
4540
4541/*****************************************************************************
4542 *
4543 * sysfs attributes
4544 *
4545 *****************************************************************************/
4546
d3175167 4547#ifdef CONFIG_IWLEGACY_DEBUG
be663ab6
WYG
4548
4549/*
4550 * The following adds a new attribute to the sysfs representation
4551 * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
4552 * used for controlling the debug level.
4553 *
4554 * See the level definitions in iwl for details.
4555 *
4556 * The debug_level being managed using sysfs below is a per device debug
4557 * level that is used instead of the global debug level if it (the per
4558 * device debug level) is set.
4559 */
e7392364
SG
4560static ssize_t
4561il4965_show_debug_level(struct device *d, struct device_attribute *attr,
4562 char *buf)
be663ab6 4563{
46bc8d4b
SG
4564 struct il_priv *il = dev_get_drvdata(d);
4565 return sprintf(buf, "0x%08X\n", il_get_debug_level(il));
be663ab6 4566}
e7392364
SG
4567
4568static ssize_t
4569il4965_store_debug_level(struct device *d, struct device_attribute *attr,
4570 const char *buf, size_t count)
be663ab6 4571{
46bc8d4b 4572 struct il_priv *il = dev_get_drvdata(d);
be663ab6
WYG
4573 unsigned long val;
4574 int ret;
4575
4576 ret = strict_strtoul(buf, 0, &val);
4577 if (ret)
9406f797 4578 IL_ERR("%s is not in hex or decimal form.\n", buf);
288f9954 4579 else
46bc8d4b 4580 il->debug_level = val;
288f9954 4581
be663ab6
WYG
4582 return strnlen(buf, count);
4583}
4584
e7392364
SG
4585static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO, il4965_show_debug_level,
4586 il4965_store_debug_level);
be663ab6 4587
d3175167 4588#endif /* CONFIG_IWLEGACY_DEBUG */
be663ab6 4589
e7392364
SG
4590static ssize_t
4591il4965_show_temperature(struct device *d, struct device_attribute *attr,
4592 char *buf)
be663ab6 4593{
46bc8d4b 4594 struct il_priv *il = dev_get_drvdata(d);
be663ab6 4595
46bc8d4b 4596 if (!il_is_alive(il))
be663ab6
WYG
4597 return -EAGAIN;
4598
46bc8d4b 4599 return sprintf(buf, "%d\n", il->temperature);
be663ab6
WYG
4600}
4601
e2ebc833 4602static DEVICE_ATTR(temperature, S_IRUGO, il4965_show_temperature, NULL);
be663ab6 4603
e7392364
SG
4604static ssize_t
4605il4965_show_tx_power(struct device *d, struct device_attribute *attr, char *buf)
be663ab6 4606{
46bc8d4b 4607 struct il_priv *il = dev_get_drvdata(d);
be663ab6 4608
46bc8d4b 4609 if (!il_is_ready_rf(il))
be663ab6
WYG
4610 return sprintf(buf, "off\n");
4611 else
46bc8d4b 4612 return sprintf(buf, "%d\n", il->tx_power_user_lmt);
be663ab6
WYG
4613}
4614
e7392364
SG
4615static ssize_t
4616il4965_store_tx_power(struct device *d, struct device_attribute *attr,
4617 const char *buf, size_t count)
be663ab6 4618{
46bc8d4b 4619 struct il_priv *il = dev_get_drvdata(d);
be663ab6
WYG
4620 unsigned long val;
4621 int ret;
4622
4623 ret = strict_strtoul(buf, 10, &val);
4624 if (ret)
9406f797 4625 IL_INFO("%s is not in decimal form.\n", buf);
be663ab6 4626 else {
46bc8d4b 4627 ret = il_set_tx_power(il, val, false);
be663ab6 4628 if (ret)
e7392364 4629 IL_ERR("failed setting tx power (0x%d).\n", ret);
be663ab6
WYG
4630 else
4631 ret = count;
4632 }
4633 return ret;
4634}
4635
e7392364
SG
4636static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, il4965_show_tx_power,
4637 il4965_store_tx_power);
be663ab6 4638
e2ebc833 4639static struct attribute *il_sysfs_entries[] = {
be663ab6
WYG
4640 &dev_attr_temperature.attr,
4641 &dev_attr_tx_power.attr,
d3175167 4642#ifdef CONFIG_IWLEGACY_DEBUG
be663ab6
WYG
4643 &dev_attr_debug_level.attr,
4644#endif
4645 NULL
4646};
4647
e2ebc833 4648static struct attribute_group il_attribute_group = {
be663ab6 4649 .name = NULL, /* put in device directory */
e2ebc833 4650 .attrs = il_sysfs_entries,
be663ab6
WYG
4651};
4652
4653/******************************************************************************
4654 *
4655 * uCode download functions
4656 *
4657 ******************************************************************************/
4658
e7392364
SG
4659static void
4660il4965_dealloc_ucode_pci(struct il_priv *il)
be663ab6 4661{
46bc8d4b
SG
4662 il_free_fw_desc(il->pci_dev, &il->ucode_code);
4663 il_free_fw_desc(il->pci_dev, &il->ucode_data);
4664 il_free_fw_desc(il->pci_dev, &il->ucode_data_backup);
4665 il_free_fw_desc(il->pci_dev, &il->ucode_init);
4666 il_free_fw_desc(il->pci_dev, &il->ucode_init_data);
4667 il_free_fw_desc(il->pci_dev, &il->ucode_boot);
be663ab6
WYG
4668}
4669
e7392364
SG
4670static void
4671il4965_nic_start(struct il_priv *il)
be663ab6
WYG
4672{
4673 /* Remove all resets to allow NIC to operate */
841b2cca 4674 _il_wr(il, CSR_RESET, 0);
be663ab6
WYG
4675}
4676
e2ebc833 4677static void il4965_ucode_callback(const struct firmware *ucode_raw,
e7392364
SG
4678 void *context);
4679static int il4965_mac_setup_register(struct il_priv *il, u32 max_probe_length);
be663ab6 4680
e7392364
SG
4681static int __must_check
4682il4965_request_firmware(struct il_priv *il, bool first)
be663ab6 4683{
46bc8d4b 4684 const char *name_pre = il->cfg->fw_name_pre;
be663ab6
WYG
4685 char tag[8];
4686
4687 if (first) {
0c2c8852
SG
4688 il->fw_idx = il->cfg->ucode_api_max;
4689 sprintf(tag, "%d", il->fw_idx);
be663ab6 4690 } else {
0c2c8852
SG
4691 il->fw_idx--;
4692 sprintf(tag, "%d", il->fw_idx);
be663ab6
WYG
4693 }
4694
0c2c8852 4695 if (il->fw_idx < il->cfg->ucode_api_min) {
9406f797 4696 IL_ERR("no suitable firmware found!\n");
be663ab6
WYG
4697 return -ENOENT;
4698 }
4699
46bc8d4b 4700 sprintf(il->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
be663ab6 4701
e7392364 4702 D_INFO("attempting to load firmware '%s'\n", il->firmware_name);
be663ab6 4703
46bc8d4b
SG
4704 return request_firmware_nowait(THIS_MODULE, 1, il->firmware_name,
4705 &il->pci_dev->dev, GFP_KERNEL, il,
e2ebc833 4706 il4965_ucode_callback);
be663ab6
WYG
4707}
4708
e2ebc833 4709struct il4965_firmware_pieces {
be663ab6
WYG
4710 const void *inst, *data, *init, *init_data, *boot;
4711 size_t inst_size, data_size, init_size, init_data_size, boot_size;
4712};
4713
e7392364
SG
4714static int
4715il4965_load_firmware(struct il_priv *il, const struct firmware *ucode_raw,
4716 struct il4965_firmware_pieces *pieces)
be663ab6 4717{
e2ebc833 4718 struct il_ucode_header *ucode = (void *)ucode_raw->data;
be663ab6
WYG
4719 u32 api_ver, hdr_size;
4720 const u8 *src;
4721
46bc8d4b
SG
4722 il->ucode_ver = le32_to_cpu(ucode->ver);
4723 api_ver = IL_UCODE_API(il->ucode_ver);
be663ab6
WYG
4724
4725 switch (api_ver) {
4726 default:
4727 case 0:
4728 case 1:
4729 case 2:
4730 hdr_size = 24;
4731 if (ucode_raw->size < hdr_size) {
9406f797 4732 IL_ERR("File size too small!\n");
be663ab6
WYG
4733 return -EINVAL;
4734 }
4735 pieces->inst_size = le32_to_cpu(ucode->v1.inst_size);
4736 pieces->data_size = le32_to_cpu(ucode->v1.data_size);
4737 pieces->init_size = le32_to_cpu(ucode->v1.init_size);
e7392364 4738 pieces->init_data_size = le32_to_cpu(ucode->v1.init_data_size);
be663ab6
WYG
4739 pieces->boot_size = le32_to_cpu(ucode->v1.boot_size);
4740 src = ucode->v1.data;
4741 break;
4742 }
4743
4744 /* Verify size of file vs. image size info in file's header */
e7392364
SG
4745 if (ucode_raw->size !=
4746 hdr_size + pieces->inst_size + pieces->data_size +
4747 pieces->init_size + pieces->init_data_size + pieces->boot_size) {
be663ab6 4748
e7392364
SG
4749 IL_ERR("uCode file size %d does not match expected size\n",
4750 (int)ucode_raw->size);
be663ab6
WYG
4751 return -EINVAL;
4752 }
4753
4754 pieces->inst = src;
4755 src += pieces->inst_size;
4756 pieces->data = src;
4757 src += pieces->data_size;
4758 pieces->init = src;
4759 src += pieces->init_size;
4760 pieces->init_data = src;
4761 src += pieces->init_data_size;
4762 pieces->boot = src;
4763 src += pieces->boot_size;
4764
4765 return 0;
4766}
4767
4768/**
e2ebc833 4769 * il4965_ucode_callback - callback when firmware was loaded
be663ab6
WYG
4770 *
4771 * If loaded successfully, copies the firmware into buffers
4772 * for the card to fetch (via DMA).
4773 */
4774static void
e2ebc833 4775il4965_ucode_callback(const struct firmware *ucode_raw, void *context)
be663ab6 4776{
46bc8d4b 4777 struct il_priv *il = context;
e2ebc833 4778 struct il_ucode_header *ucode;
be663ab6 4779 int err;
e2ebc833 4780 struct il4965_firmware_pieces pieces;
46bc8d4b
SG
4781 const unsigned int api_max = il->cfg->ucode_api_max;
4782 const unsigned int api_min = il->cfg->ucode_api_min;
be663ab6
WYG
4783 u32 api_ver;
4784
4785 u32 max_probe_length = 200;
4786 u32 standard_phy_calibration_size =
e7392364 4787 IL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE;
be663ab6
WYG
4788
4789 memset(&pieces, 0, sizeof(pieces));
4790
4791 if (!ucode_raw) {
0c2c8852 4792 if (il->fw_idx <= il->cfg->ucode_api_max)
e7392364
SG
4793 IL_ERR("request for firmware file '%s' failed.\n",
4794 il->firmware_name);
be663ab6
WYG
4795 goto try_again;
4796 }
4797
e7392364
SG
4798 D_INFO("Loaded firmware file '%s' (%zd bytes).\n", il->firmware_name,
4799 ucode_raw->size);
be663ab6
WYG
4800
4801 /* Make sure that we got at least the API version number */
4802 if (ucode_raw->size < 4) {
9406f797 4803 IL_ERR("File size way too small!\n");
be663ab6
WYG
4804 goto try_again;
4805 }
4806
4807 /* Data from ucode file: header followed by uCode images */
e2ebc833 4808 ucode = (struct il_ucode_header *)ucode_raw->data;
be663ab6 4809
46bc8d4b 4810 err = il4965_load_firmware(il, ucode_raw, &pieces);
be663ab6
WYG
4811
4812 if (err)
4813 goto try_again;
4814
46bc8d4b 4815 api_ver = IL_UCODE_API(il->ucode_ver);
be663ab6
WYG
4816
4817 /*
4818 * api_ver should match the api version forming part of the
4819 * firmware filename ... but we don't check for that and only rely
4820 * on the API version read from firmware header from here on forward
4821 */
4822 if (api_ver < api_min || api_ver > api_max) {
e7392364
SG
4823 IL_ERR("Driver unable to support your firmware API. "
4824 "Driver supports v%u, firmware is v%u.\n", api_max,
4825 api_ver);
be663ab6
WYG
4826 goto try_again;
4827 }
4828
4829 if (api_ver != api_max)
e7392364
SG
4830 IL_ERR("Firmware has old API version. Expected v%u, "
4831 "got v%u. New firmware can be obtained "
4832 "from http://www.intellinuxwireless.org.\n", api_max,
4833 api_ver);
be663ab6 4834
9406f797 4835 IL_INFO("loaded firmware version %u.%u.%u.%u\n",
e7392364
SG
4836 IL_UCODE_MAJOR(il->ucode_ver), IL_UCODE_MINOR(il->ucode_ver),
4837 IL_UCODE_API(il->ucode_ver), IL_UCODE_SERIAL(il->ucode_ver));
be663ab6 4838
e7392364
SG
4839 snprintf(il->hw->wiphy->fw_version, sizeof(il->hw->wiphy->fw_version),
4840 "%u.%u.%u.%u", IL_UCODE_MAJOR(il->ucode_ver),
4841 IL_UCODE_MINOR(il->ucode_ver), IL_UCODE_API(il->ucode_ver),
46bc8d4b 4842 IL_UCODE_SERIAL(il->ucode_ver));
be663ab6
WYG
4843
4844 /*
4845 * For any of the failures below (before allocating pci memory)
4846 * we will try to load a version with a smaller API -- maybe the
4847 * user just got a corrupted version of the latest API.
4848 */
4849
e7392364
SG
4850 D_INFO("f/w package hdr ucode version raw = 0x%x\n", il->ucode_ver);
4851 D_INFO("f/w package hdr runtime inst size = %Zd\n", pieces.inst_size);
4852 D_INFO("f/w package hdr runtime data size = %Zd\n", pieces.data_size);
4853 D_INFO("f/w package hdr init inst size = %Zd\n", pieces.init_size);
4854 D_INFO("f/w package hdr init data size = %Zd\n", pieces.init_data_size);
4855 D_INFO("f/w package hdr boot inst size = %Zd\n", pieces.boot_size);
be663ab6
WYG
4856
4857 /* Verify that uCode images will fit in card's SRAM */
46bc8d4b 4858 if (pieces.inst_size > il->hw_params.max_inst_size) {
9406f797 4859 IL_ERR("uCode instr len %Zd too large to fit in\n",
e7392364 4860 pieces.inst_size);
be663ab6
WYG
4861 goto try_again;
4862 }
4863
46bc8d4b 4864 if (pieces.data_size > il->hw_params.max_data_size) {
9406f797 4865 IL_ERR("uCode data len %Zd too large to fit in\n",
e7392364 4866 pieces.data_size);
be663ab6
WYG
4867 goto try_again;
4868 }
4869
46bc8d4b 4870 if (pieces.init_size > il->hw_params.max_inst_size) {
9406f797 4871 IL_ERR("uCode init instr len %Zd too large to fit in\n",
e7392364 4872 pieces.init_size);
be663ab6
WYG
4873 goto try_again;
4874 }
4875
46bc8d4b 4876 if (pieces.init_data_size > il->hw_params.max_data_size) {
9406f797 4877 IL_ERR("uCode init data len %Zd too large to fit in\n",
e7392364 4878 pieces.init_data_size);
be663ab6
WYG
4879 goto try_again;
4880 }
4881
46bc8d4b 4882 if (pieces.boot_size > il->hw_params.max_bsm_size) {
9406f797 4883 IL_ERR("uCode boot instr len %Zd too large to fit in\n",
e7392364 4884 pieces.boot_size);
be663ab6
WYG
4885 goto try_again;
4886 }
4887
4888 /* Allocate ucode buffers for card's bus-master loading ... */
4889
4890 /* Runtime instructions and 2 copies of data:
4891 * 1) unmodified from disk
4892 * 2) backup cache for save/restore during power-downs */
46bc8d4b
SG
4893 il->ucode_code.len = pieces.inst_size;
4894 il_alloc_fw_desc(il->pci_dev, &il->ucode_code);
be663ab6 4895
46bc8d4b
SG
4896 il->ucode_data.len = pieces.data_size;
4897 il_alloc_fw_desc(il->pci_dev, &il->ucode_data);
be663ab6 4898
46bc8d4b
SG
4899 il->ucode_data_backup.len = pieces.data_size;
4900 il_alloc_fw_desc(il->pci_dev, &il->ucode_data_backup);
be663ab6 4901
46bc8d4b
SG
4902 if (!il->ucode_code.v_addr || !il->ucode_data.v_addr ||
4903 !il->ucode_data_backup.v_addr)
be663ab6
WYG
4904 goto err_pci_alloc;
4905
4906 /* Initialization instructions and data */
4907 if (pieces.init_size && pieces.init_data_size) {
46bc8d4b
SG
4908 il->ucode_init.len = pieces.init_size;
4909 il_alloc_fw_desc(il->pci_dev, &il->ucode_init);
be663ab6 4910
46bc8d4b
SG
4911 il->ucode_init_data.len = pieces.init_data_size;
4912 il_alloc_fw_desc(il->pci_dev, &il->ucode_init_data);
be663ab6 4913
46bc8d4b 4914 if (!il->ucode_init.v_addr || !il->ucode_init_data.v_addr)
be663ab6
WYG
4915 goto err_pci_alloc;
4916 }
4917
4918 /* Bootstrap (instructions only, no data) */
4919 if (pieces.boot_size) {
46bc8d4b
SG
4920 il->ucode_boot.len = pieces.boot_size;
4921 il_alloc_fw_desc(il->pci_dev, &il->ucode_boot);
be663ab6 4922
46bc8d4b 4923 if (!il->ucode_boot.v_addr)
be663ab6
WYG
4924 goto err_pci_alloc;
4925 }
4926
4927 /* Now that we can no longer fail, copy information */
4928
46bc8d4b 4929 il->sta_key_max_num = STA_KEY_MAX_NUM;
be663ab6
WYG
4930
4931 /* Copy images into buffers for card's bus-master reads ... */
4932
4933 /* Runtime instructions (first block of data in file) */
58de00a4 4934 D_INFO("Copying (but not loading) uCode instr len %Zd\n",
e7392364 4935 pieces.inst_size);
46bc8d4b 4936 memcpy(il->ucode_code.v_addr, pieces.inst, pieces.inst_size);
be663ab6 4937
58de00a4 4938 D_INFO("uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
e7392364 4939 il->ucode_code.v_addr, (u32) il->ucode_code.p_addr);
be663ab6
WYG
4940
4941 /*
4942 * Runtime data
e2ebc833 4943 * NOTE: Copy into backup buffer will be done in il_up()
be663ab6 4944 */
58de00a4 4945 D_INFO("Copying (but not loading) uCode data len %Zd\n",
e7392364 4946 pieces.data_size);
46bc8d4b
SG
4947 memcpy(il->ucode_data.v_addr, pieces.data, pieces.data_size);
4948 memcpy(il->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
be663ab6
WYG
4949
4950 /* Initialization instructions */
4951 if (pieces.init_size) {
e7392364
SG
4952 D_INFO("Copying (but not loading) init instr len %Zd\n",
4953 pieces.init_size);
46bc8d4b 4954 memcpy(il->ucode_init.v_addr, pieces.init, pieces.init_size);
be663ab6
WYG
4955 }
4956
4957 /* Initialization data */
4958 if (pieces.init_data_size) {
e7392364
SG
4959 D_INFO("Copying (but not loading) init data len %Zd\n",
4960 pieces.init_data_size);
46bc8d4b 4961 memcpy(il->ucode_init_data.v_addr, pieces.init_data,
be663ab6
WYG
4962 pieces.init_data_size);
4963 }
4964
4965 /* Bootstrap instructions */
58de00a4 4966 D_INFO("Copying (but not loading) boot instr len %Zd\n",
e7392364 4967 pieces.boot_size);
46bc8d4b 4968 memcpy(il->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
be663ab6
WYG
4969
4970 /*
4971 * figure out the offset of chain noise reset and gain commands
4972 * base on the size of standard phy calibration commands table size
4973 */
46bc8d4b 4974 il->_4965.phy_calib_chain_noise_reset_cmd =
e7392364 4975 standard_phy_calibration_size;
46bc8d4b 4976 il->_4965.phy_calib_chain_noise_gain_cmd =
e7392364 4977 standard_phy_calibration_size + 1;
be663ab6
WYG
4978
4979 /**************************************************
4980 * This is still part of probe() in a sense...
4981 *
4982 * 9. Setup and register with mac80211 and debugfs
4983 **************************************************/
46bc8d4b 4984 err = il4965_mac_setup_register(il, max_probe_length);
be663ab6
WYG
4985 if (err)
4986 goto out_unbind;
4987
46bc8d4b 4988 err = il_dbgfs_register(il, DRV_NAME);
be663ab6 4989 if (err)
e7392364
SG
4990 IL_ERR("failed to create debugfs files. Ignoring error: %d\n",
4991 err);
be663ab6 4992
e7392364 4993 err = sysfs_create_group(&il->pci_dev->dev.kobj, &il_attribute_group);
be663ab6 4994 if (err) {
9406f797 4995 IL_ERR("failed to create sysfs device attributes\n");
be663ab6
WYG
4996 goto out_unbind;
4997 }
4998
4999 /* We have our copies now, allow OS release its copies */
5000 release_firmware(ucode_raw);
46bc8d4b 5001 complete(&il->_4965.firmware_loading_complete);
be663ab6
WYG
5002 return;
5003
e7392364 5004try_again:
be663ab6 5005 /* try next, if any */
46bc8d4b 5006 if (il4965_request_firmware(il, false))
be663ab6
WYG
5007 goto out_unbind;
5008 release_firmware(ucode_raw);
5009 return;
5010
e7392364 5011err_pci_alloc:
9406f797 5012 IL_ERR("failed to allocate pci memory\n");
46bc8d4b 5013 il4965_dealloc_ucode_pci(il);
e7392364 5014out_unbind:
46bc8d4b
SG
5015 complete(&il->_4965.firmware_loading_complete);
5016 device_release_driver(&il->pci_dev->dev);
be663ab6
WYG
5017 release_firmware(ucode_raw);
5018}
5019
e7392364 5020static const char *const desc_lookup_text[] = {
be663ab6
WYG
5021 "OK",
5022 "FAIL",
5023 "BAD_PARAM",
5024 "BAD_CHECKSUM",
5025 "NMI_INTERRUPT_WDG",
5026 "SYSASSERT",
5027 "FATAL_ERROR",
5028 "BAD_COMMAND",
5029 "HW_ERROR_TUNE_LOCK",
5030 "HW_ERROR_TEMPERATURE",
5031 "ILLEGAL_CHAN_FREQ",
3b98c7f4 5032 "VCC_NOT_STBL",
9a95b370 5033 "FH49_ERROR",
be663ab6
WYG
5034 "NMI_INTERRUPT_HOST",
5035 "NMI_INTERRUPT_ACTION_PT",
5036 "NMI_INTERRUPT_UNKNOWN",
5037 "UCODE_VERSION_MISMATCH",
5038 "HW_ERROR_ABS_LOCK",
5039 "HW_ERROR_CAL_LOCK_FAIL",
5040 "NMI_INTERRUPT_INST_ACTION_PT",
5041 "NMI_INTERRUPT_DATA_ACTION_PT",
5042 "NMI_TRM_HW_ER",
5043 "NMI_INTERRUPT_TRM",
861d9c3f 5044 "NMI_INTERRUPT_BREAK_POINT",
be663ab6
WYG
5045 "DEBUG_0",
5046 "DEBUG_1",
5047 "DEBUG_2",
5048 "DEBUG_3",
5049};
5050
e7392364
SG
5051static struct {
5052 char *name;
5053 u8 num;
5054} advanced_lookup[] = {
5055 {
5056 "NMI_INTERRUPT_WDG", 0x34}, {
5057 "SYSASSERT", 0x35}, {
5058 "UCODE_VERSION_MISMATCH", 0x37}, {
5059 "BAD_COMMAND", 0x38}, {
5060 "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C}, {
5061 "FATAL_ERROR", 0x3D}, {
5062 "NMI_TRM_HW_ERR", 0x46}, {
5063 "NMI_INTERRUPT_TRM", 0x4C}, {
5064 "NMI_INTERRUPT_BREAK_POINT", 0x54}, {
5065 "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C}, {
5066 "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64}, {
5067 "NMI_INTERRUPT_HOST", 0x66}, {
5068 "NMI_INTERRUPT_ACTION_PT", 0x7C}, {
5069 "NMI_INTERRUPT_UNKNOWN", 0x84}, {
5070 "NMI_INTERRUPT_INST_ACTION_PT", 0x86}, {
5071"ADVANCED_SYSASSERT", 0},};
5072
5073static const char *
5074il4965_desc_lookup(u32 num)
be663ab6
WYG
5075{
5076 int i;
5077 int max = ARRAY_SIZE(desc_lookup_text);
5078
5079 if (num < max)
5080 return desc_lookup_text[num];
5081
5082 max = ARRAY_SIZE(advanced_lookup) - 1;
5083 for (i = 0; i < max; i++) {
5084 if (advanced_lookup[i].num == num)
5085 break;
5086 }
5087 return advanced_lookup[i].name;
5088}
5089
5090#define ERROR_START_OFFSET (1 * sizeof(u32))
5091#define ERROR_ELEM_SIZE (7 * sizeof(u32))
5092
e7392364
SG
5093void
5094il4965_dump_nic_error_log(struct il_priv *il)
be663ab6
WYG
5095{
5096 u32 data2, line;
5097 u32 desc, time, count, base, data1;
5098 u32 blink1, blink2, ilink1, ilink2;
5099 u32 pc, hcmd;
5100
1722f8e1 5101 if (il->ucode_type == UCODE_INIT)
46bc8d4b 5102 base = le32_to_cpu(il->card_alive_init.error_event_table_ptr);
1722f8e1 5103 else
46bc8d4b 5104 base = le32_to_cpu(il->card_alive.error_event_table_ptr);
be663ab6 5105
1600b875 5106 if (!il->ops->is_valid_rtc_data_addr(base)) {
e7392364
SG
5107 IL_ERR("Not valid error log pointer 0x%08X for %s uCode\n",
5108 base, (il->ucode_type == UCODE_INIT) ? "Init" : "RT");
be663ab6
WYG
5109 return;
5110 }
5111
46bc8d4b 5112 count = il_read_targ_mem(il, base);
be663ab6
WYG
5113
5114 if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
9406f797 5115 IL_ERR("Start IWL Error Log Dump:\n");
e7392364 5116 IL_ERR("Status: 0x%08lX, count: %d\n", il->status, count);
46bc8d4b
SG
5117 }
5118
5119 desc = il_read_targ_mem(il, base + 1 * sizeof(u32));
5120 il->isr_stats.err_code = desc;
5121 pc = il_read_targ_mem(il, base + 2 * sizeof(u32));
5122 blink1 = il_read_targ_mem(il, base + 3 * sizeof(u32));
5123 blink2 = il_read_targ_mem(il, base + 4 * sizeof(u32));
5124 ilink1 = il_read_targ_mem(il, base + 5 * sizeof(u32));
5125 ilink2 = il_read_targ_mem(il, base + 6 * sizeof(u32));
5126 data1 = il_read_targ_mem(il, base + 7 * sizeof(u32));
5127 data2 = il_read_targ_mem(il, base + 8 * sizeof(u32));
5128 line = il_read_targ_mem(il, base + 9 * sizeof(u32));
5129 time = il_read_targ_mem(il, base + 11 * sizeof(u32));
5130 hcmd = il_read_targ_mem(il, base + 22 * sizeof(u32));
5131
9406f797 5132 IL_ERR("Desc Time "
e7392364 5133 "data1 data2 line\n");
9406f797 5134 IL_ERR("%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
e7392364 5135 il4965_desc_lookup(desc), desc, time, data1, data2, line);
9406f797 5136 IL_ERR("pc blink1 blink2 ilink1 ilink2 hcmd\n");
e7392364
SG
5137 IL_ERR("0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n", pc, blink1,
5138 blink2, ilink1, ilink2, hcmd);
be663ab6
WYG
5139}
5140
e7392364
SG
5141static void
5142il4965_rf_kill_ct_config(struct il_priv *il)
be663ab6 5143{
e2ebc833 5144 struct il_ct_kill_config cmd;
be663ab6
WYG
5145 unsigned long flags;
5146 int ret = 0;
5147
46bc8d4b 5148 spin_lock_irqsave(&il->lock, flags);
841b2cca 5149 _il_wr(il, CSR_UCODE_DRV_GP1_CLR,
e7392364 5150 CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
46bc8d4b 5151 spin_unlock_irqrestore(&il->lock, flags);
be663ab6
WYG
5152
5153 cmd.critical_temperature_R =
e7392364 5154 cpu_to_le32(il->hw_params.ct_kill_threshold);
be663ab6 5155
e7392364 5156 ret = il_send_cmd_pdu(il, C_CT_KILL_CONFIG, sizeof(cmd), &cmd);
be663ab6 5157 if (ret)
4d69c752 5158 IL_ERR("C_CT_KILL_CONFIG failed\n");
be663ab6 5159 else
e7392364
SG
5160 D_INFO("C_CT_KILL_CONFIG " "succeeded, "
5161 "critical temperature is %d\n",
5162 il->hw_params.ct_kill_threshold);
be663ab6
WYG
5163}
5164
5165static const s8 default_queue_to_tx_fifo[] = {
e2ebc833
SG
5166 IL_TX_FIFO_VO,
5167 IL_TX_FIFO_VI,
5168 IL_TX_FIFO_BE,
5169 IL_TX_FIFO_BK,
d3175167 5170 IL49_CMD_FIFO_NUM,
e2ebc833
SG
5171 IL_TX_FIFO_UNUSED,
5172 IL_TX_FIFO_UNUSED,
be663ab6
WYG
5173};
5174
e53aac42
SG
5175#define IL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
5176
e7392364
SG
5177static int
5178il4965_alive_notify(struct il_priv *il)
be663ab6
WYG
5179{
5180 u32 a;
5181 unsigned long flags;
5182 int i, chan;
5183 u32 reg_val;
5184
46bc8d4b 5185 spin_lock_irqsave(&il->lock, flags);
be663ab6
WYG
5186
5187 /* Clear 4965's internal Tx Scheduler data base */
e7392364 5188 il->scd_base_addr = il_rd_prph(il, IL49_SCD_SRAM_BASE_ADDR);
d3175167
SG
5189 a = il->scd_base_addr + IL49_SCD_CONTEXT_DATA_OFFSET;
5190 for (; a < il->scd_base_addr + IL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
46bc8d4b 5191 il_write_targ_mem(il, a, 0);
d3175167 5192 for (; a < il->scd_base_addr + IL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
46bc8d4b 5193 il_write_targ_mem(il, a, 0);
e7392364
SG
5194 for (;
5195 a <
5196 il->scd_base_addr +
5197 IL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(il->hw_params.max_txq_num);
5198 a += 4)
46bc8d4b 5199 il_write_targ_mem(il, a, 0);
be663ab6
WYG
5200
5201 /* Tel 4965 where to find Tx byte count tables */
e7392364 5202 il_wr_prph(il, IL49_SCD_DRAM_BASE_ADDR, il->scd_bc_tbls.dma >> 10);
be663ab6
WYG
5203
5204 /* Enable DMA channel */
e7392364
SG
5205 for (chan = 0; chan < FH49_TCSR_CHNL_NUM; chan++)
5206 il_wr(il, FH49_TCSR_CHNL_TX_CONFIG_REG(chan),
5207 FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
5208 FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
be663ab6
WYG
5209
5210 /* Update FH chicken bits */
9a95b370
SG
5211 reg_val = il_rd(il, FH49_TX_CHICKEN_BITS_REG);
5212 il_wr(il, FH49_TX_CHICKEN_BITS_REG,
e7392364 5213 reg_val | FH49_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
be663ab6
WYG
5214
5215 /* Disable chain mode for all queues */
d3175167 5216 il_wr_prph(il, IL49_SCD_QUEUECHAIN_SEL, 0);
be663ab6
WYG
5217
5218 /* Initialize each Tx queue (including the command queue) */
46bc8d4b 5219 for (i = 0; i < il->hw_params.max_txq_num; i++) {
be663ab6 5220
0c2c8852 5221 /* TFD circular buffer read/write idxes */
d3175167 5222 il_wr_prph(il, IL49_SCD_QUEUE_RDPTR(i), 0);
0c1a94e2 5223 il_wr(il, HBUS_TARG_WRPTR, 0 | (i << 8));
be663ab6
WYG
5224
5225 /* Max Tx Window size for Scheduler-ACK mode */
e7392364
SG
5226 il_write_targ_mem(il,
5227 il->scd_base_addr +
5228 IL49_SCD_CONTEXT_QUEUE_OFFSET(i),
5229 (SCD_WIN_SIZE <<
5230 IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
5231 IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
be663ab6
WYG
5232
5233 /* Frame limit */
e7392364
SG
5234 il_write_targ_mem(il,
5235 il->scd_base_addr +
5236 IL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
5237 sizeof(u32),
5238 (SCD_FRAME_LIMIT <<
5239 IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
5240 IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
be663ab6
WYG
5241
5242 }
d3175167 5243 il_wr_prph(il, IL49_SCD_INTERRUPT_MASK,
e7392364 5244 (1 << il->hw_params.max_txq_num) - 1);
be663ab6
WYG
5245
5246 /* Activate all Tx DMA/FIFO channels */
46bc8d4b 5247 il4965_txq_set_sched(il, IL_MASK(0, 6));
be663ab6 5248
46bc8d4b 5249 il4965_set_wr_ptrs(il, IL_DEFAULT_CMD_QUEUE_NUM, 0);
be663ab6
WYG
5250
5251 /* make sure all queue are not stopped */
46bc8d4b 5252 memset(&il->queue_stopped[0], 0, sizeof(il->queue_stopped));
be663ab6 5253 for (i = 0; i < 4; i++)
46bc8d4b 5254 atomic_set(&il->queue_stop_count[i], 0);
be663ab6
WYG
5255
5256 /* reset to 0 to enable all the queue first */
46bc8d4b 5257 il->txq_ctx_active_msk = 0;
be663ab6
WYG
5258 /* Map each Tx/cmd queue to its corresponding fifo */
5259 BUILD_BUG_ON(ARRAY_SIZE(default_queue_to_tx_fifo) != 7);
5260
5261 for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
5262 int ac = default_queue_to_tx_fifo[i];
5263
46bc8d4b 5264 il_txq_ctx_activate(il, i);
be663ab6 5265
e2ebc833 5266 if (ac == IL_TX_FIFO_UNUSED)
be663ab6
WYG
5267 continue;
5268
46bc8d4b 5269 il4965_tx_queue_set_status(il, &il->txq[i], ac, 0);
be663ab6
WYG
5270 }
5271
46bc8d4b 5272 spin_unlock_irqrestore(&il->lock, flags);
be663ab6
WYG
5273
5274 return 0;
5275}
5276
5277/**
4d69c752 5278 * il4965_alive_start - called after N_ALIVE notification received
be663ab6 5279 * from protocol/runtime uCode (initialization uCode's
e2ebc833 5280 * Alive gets handled by il_init_alive_start()).
be663ab6 5281 */
e7392364
SG
5282static void
5283il4965_alive_start(struct il_priv *il)
be663ab6
WYG
5284{
5285 int ret = 0;
be663ab6 5286
58de00a4 5287 D_INFO("Runtime Alive received.\n");
be663ab6 5288
46bc8d4b 5289 if (il->card_alive.is_valid != UCODE_VALID_OK) {
be663ab6
WYG
5290 /* We had an error bringing up the hardware, so take it
5291 * all the way back down so we can try again */
58de00a4 5292 D_INFO("Alive failed.\n");
be663ab6
WYG
5293 goto restart;
5294 }
5295
5296 /* Initialize uCode has loaded Runtime uCode ... verify inst image.
5297 * This is a paranoid check, because we would not have gotten the
5298 * "runtime" alive if code weren't properly loaded. */
46bc8d4b 5299 if (il4965_verify_ucode(il)) {
be663ab6
WYG
5300 /* Runtime instruction load was bad;
5301 * take it all the way back down so we can try again */
58de00a4 5302 D_INFO("Bad runtime uCode load.\n");
be663ab6
WYG
5303 goto restart;
5304 }
5305
46bc8d4b 5306 ret = il4965_alive_notify(il);
be663ab6 5307 if (ret) {
e7392364 5308 IL_WARN("Could not complete ALIVE transition [ntf]: %d\n", ret);
be663ab6
WYG
5309 goto restart;
5310 }
5311
be663ab6 5312 /* After the ALIVE response, we can send host commands to the uCode */
a6766ccd 5313 set_bit(S_ALIVE, &il->status);
be663ab6
WYG
5314
5315 /* Enable watchdog to monitor the driver tx queues */
46bc8d4b 5316 il_setup_watchdog(il);
be663ab6 5317
46bc8d4b 5318 if (il_is_rfkill(il))
be663ab6
WYG
5319 return;
5320
46bc8d4b 5321 ieee80211_wake_queues(il->hw);
be663ab6 5322
2eb05816 5323 il->active_rate = RATES_MASK;
be663ab6 5324
c2c67924
SG
5325 il_power_update_mode(il, true);
5326 D_INFO("Updated power mode\n");
5327
c8b03958 5328 if (il_is_associated(il)) {
e2ebc833 5329 struct il_rxon_cmd *active_rxon =
c8b03958 5330 (struct il_rxon_cmd *)&il->active;
be663ab6 5331 /* apply any changes in staging */
c8b03958 5332 il->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
be663ab6
WYG
5333 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
5334 } else {
be663ab6 5335 /* Initialize our rx_config data */
83007196 5336 il_connection_init_rx_config(il);
be663ab6 5337
c9363551
SG
5338 if (il->ops->set_rxon_chain)
5339 il->ops->set_rxon_chain(il);
be663ab6
WYG
5340 }
5341
5342 /* Configure bluetooth coexistence if enabled */
46bc8d4b 5343 il_send_bt_config(il);
be663ab6 5344
46bc8d4b 5345 il4965_reset_run_time_calib(il);
be663ab6 5346
a6766ccd 5347 set_bit(S_READY, &il->status);
be663ab6
WYG
5348
5349 /* Configure the adapter for unassociated operation */
83007196 5350 il_commit_rxon(il);
be663ab6
WYG
5351
5352 /* At this point, the NIC is initialized and operational */
46bc8d4b 5353 il4965_rf_kill_ct_config(il);
be663ab6 5354
58de00a4 5355 D_INFO("ALIVE processing complete.\n");
46bc8d4b 5356 wake_up(&il->wait_command_queue);
be663ab6 5357
be663ab6
WYG
5358 return;
5359
e7392364 5360restart:
46bc8d4b 5361 queue_work(il->workqueue, &il->restart);
be663ab6
WYG
5362}
5363
46bc8d4b 5364static void il4965_cancel_deferred_work(struct il_priv *il);
be663ab6 5365
e7392364
SG
5366static void
5367__il4965_down(struct il_priv *il)
be663ab6
WYG
5368{
5369 unsigned long flags;
ab42b404 5370 int exit_pending;
be663ab6 5371
58de00a4 5372 D_INFO(DRV_NAME " is going down\n");
be663ab6 5373
46bc8d4b 5374 il_scan_cancel_timeout(il, 200);
be663ab6 5375
a6766ccd 5376 exit_pending = test_and_set_bit(S_EXIT_PENDING, &il->status);
be663ab6 5377
a6766ccd 5378 /* Stop TX queues watchdog. We need to have S_EXIT_PENDING bit set
be663ab6 5379 * to prevent rearm timer */
46bc8d4b 5380 del_timer_sync(&il->watchdog);
be663ab6 5381
83007196 5382 il_clear_ucode_stations(il);
d735f921
SG
5383
5384 /* FIXME: race conditions ? */
5385 spin_lock_irq(&il->sta_lock);
5386 /*
5387 * Remove all key information that is not stored as part
5388 * of station information since mac80211 may not have had
5389 * a chance to remove all the keys. When device is
5390 * reconfigured by mac80211 after an error all keys will
5391 * be reconfigured.
5392 */
5393 memset(il->_4965.wep_keys, 0, sizeof(il->_4965.wep_keys));
5394 il->_4965.key_mapping_keys = 0;
5395 spin_unlock_irq(&il->sta_lock);
5396
46bc8d4b
SG
5397 il_dealloc_bcast_stations(il);
5398 il_clear_driver_stations(il);
be663ab6
WYG
5399
5400 /* Unblock any waiting calls */
46bc8d4b 5401 wake_up_all(&il->wait_command_queue);
be663ab6
WYG
5402
5403 /* Wipe out the EXIT_PENDING status bit if we are not actually
5404 * exiting the module */
5405 if (!exit_pending)
a6766ccd 5406 clear_bit(S_EXIT_PENDING, &il->status);
be663ab6
WYG
5407
5408 /* stop and reset the on-board processor */
841b2cca 5409 _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
be663ab6
WYG
5410
5411 /* tell the device to stop sending interrupts */
46bc8d4b
SG
5412 spin_lock_irqsave(&il->lock, flags);
5413 il_disable_interrupts(il);
5414 spin_unlock_irqrestore(&il->lock, flags);
5415 il4965_synchronize_irq(il);
be663ab6 5416
46bc8d4b
SG
5417 if (il->mac80211_registered)
5418 ieee80211_stop_queues(il->hw);
be663ab6 5419
e2ebc833 5420 /* If we have not previously called il_init() then
be663ab6 5421 * clear all bits but the RF Kill bit and return */
46bc8d4b 5422 if (!il_is_init(il)) {
e7392364 5423 il->status =
bc269a8e 5424 test_bit(S_RFKILL, &il->status) << S_RFKILL |
c37281a0 5425 test_bit(S_GEO_CONFIGURED, &il->status) << S_GEO_CONFIGURED |
e7392364 5426 test_bit(S_EXIT_PENDING, &il->status) << S_EXIT_PENDING;
be663ab6
WYG
5427 goto exit;
5428 }
5429
5430 /* ...otherwise clear out all the status bits but the RF Kill
5431 * bit and continue taking the NIC down. */
e7392364 5432 il->status &=
bc269a8e 5433 test_bit(S_RFKILL, &il->status) << S_RFKILL |
c37281a0
SG
5434 test_bit(S_GEO_CONFIGURED, &il->status) << S_GEO_CONFIGURED |
5435 test_bit(S_FW_ERROR, &il->status) << S_FW_ERROR |
e7392364 5436 test_bit(S_EXIT_PENDING, &il->status) << S_EXIT_PENDING;
be663ab6 5437
775ed8ab
SG
5438 /*
5439 * We disabled and synchronized interrupt, and priv->mutex is taken, so
5440 * here is the only thread which will program device registers, but
5441 * still have lockdep assertions, so we are taking reg_lock.
5442 */
5443 spin_lock_irq(&il->reg_lock);
5444 /* FIXME: il_grab_nic_access if rfkill is off ? */
5445
46bc8d4b
SG
5446 il4965_txq_ctx_stop(il);
5447 il4965_rxq_stop(il);
be663ab6 5448 /* Power-down device's busmaster DMA clocks */
775ed8ab 5449 _il_wr_prph(il, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
be663ab6 5450 udelay(5);
be663ab6 5451 /* Make sure (redundant) we've released our request to stay awake */
775ed8ab 5452 _il_clear_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
be663ab6 5453 /* Stop the device, and put it in low power state */
775ed8ab
SG
5454 _il_apm_stop(il);
5455
5456 spin_unlock_irq(&il->reg_lock);
be663ab6 5457
775ed8ab 5458 il4965_txq_ctx_unmap(il);
e7392364 5459exit:
46bc8d4b 5460 memset(&il->card_alive, 0, sizeof(struct il_alive_resp));
be663ab6 5461
46bc8d4b
SG
5462 dev_kfree_skb(il->beacon_skb);
5463 il->beacon_skb = NULL;
be663ab6
WYG
5464
5465 /* clear out any free frames */
46bc8d4b 5466 il4965_clear_free_frames(il);
be663ab6
WYG
5467}
5468
e7392364
SG
5469static void
5470il4965_down(struct il_priv *il)
be663ab6 5471{
46bc8d4b
SG
5472 mutex_lock(&il->mutex);
5473 __il4965_down(il);
5474 mutex_unlock(&il->mutex);
be663ab6 5475
46bc8d4b 5476 il4965_cancel_deferred_work(il);
be663ab6
WYG
5477}
5478
be663ab6 5479
71e0c6c2 5480static void
e7392364 5481il4965_set_hw_ready(struct il_priv *il)
be663ab6 5482{
71e0c6c2 5483 int ret;
be663ab6 5484
46bc8d4b 5485 il_set_bit(il, CSR_HW_IF_CONFIG_REG,
e7392364 5486 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
be663ab6
WYG
5487
5488 /* See if we got it */
71e0c6c2
SG
5489 ret = _il_poll_bit(il, CSR_HW_IF_CONFIG_REG,
5490 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
5491 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
5492 100);
5493 if (ret >= 0)
46bc8d4b 5494 il->hw_ready = true;
be663ab6 5495
71e0c6c2 5496 D_INFO("hardware %s ready\n", (il->hw_ready) ? "" : "not");
be663ab6
WYG
5497}
5498
71e0c6c2 5499static void
e7392364 5500il4965_prepare_card_hw(struct il_priv *il)
be663ab6 5501{
71e0c6c2 5502 int ret;
be663ab6 5503
71e0c6c2 5504 il->hw_ready = false;
be663ab6 5505
71e0c6c2 5506 il4965_set_hw_ready(il);
46bc8d4b 5507 if (il->hw_ready)
71e0c6c2 5508 return;
be663ab6
WYG
5509
5510 /* If HW is not ready, prepare the conditions to check again */
e7392364 5511 il_set_bit(il, CSR_HW_IF_CONFIG_REG, CSR_HW_IF_CONFIG_REG_PREPARE);
be663ab6 5512
e7392364
SG
5513 ret =
5514 _il_poll_bit(il, CSR_HW_IF_CONFIG_REG,
5515 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
5516 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
be663ab6
WYG
5517
5518 /* HW should be ready by now, check again. */
5519 if (ret != -ETIMEDOUT)
46bc8d4b 5520 il4965_set_hw_ready(il);
be663ab6
WYG
5521}
5522
5523#define MAX_HW_RESTARTS 5
5524
e7392364
SG
5525static int
5526__il4965_up(struct il_priv *il)
be663ab6 5527{
be663ab6
WYG
5528 int i;
5529 int ret;
5530
a6766ccd 5531 if (test_bit(S_EXIT_PENDING, &il->status)) {
9406f797 5532 IL_WARN("Exit pending; will not bring the NIC up\n");
be663ab6
WYG
5533 return -EIO;
5534 }
5535
46bc8d4b 5536 if (!il->ucode_data_backup.v_addr || !il->ucode_data.v_addr) {
9406f797 5537 IL_ERR("ucode not available for device bringup\n");
be663ab6
WYG
5538 return -EIO;
5539 }
5540
83007196 5541 ret = il4965_alloc_bcast_station(il);
17d6e557
SG
5542 if (ret) {
5543 il_dealloc_bcast_stations(il);
5544 return ret;
be663ab6
WYG
5545 }
5546
46bc8d4b 5547 il4965_prepare_card_hw(il);
46bc8d4b 5548 if (!il->hw_ready) {
71e0c6c2 5549 IL_ERR("HW not ready\n");
be663ab6
WYG
5550 return -EIO;
5551 }
5552
5553 /* If platform's RF_KILL switch is NOT set to KILL */
e7392364 5554 if (_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
bc269a8e 5555 clear_bit(S_RFKILL, &il->status);
3976b451 5556 else {
bc269a8e 5557 set_bit(S_RFKILL, &il->status);
46bc8d4b 5558 wiphy_rfkill_set_hw_state(il->hw->wiphy, true);
be663ab6 5559
3976b451 5560 il_enable_rfkill_int(il);
9406f797 5561 IL_WARN("Radio disabled by HW RF Kill switch\n");
be663ab6
WYG
5562 return 0;
5563 }
5564
841b2cca 5565 _il_wr(il, CSR_INT, 0xFFFFFFFF);
be663ab6 5566
e2ebc833 5567 /* must be initialised before il_hw_nic_init */
46bc8d4b 5568 il->cmd_queue = IL_DEFAULT_CMD_QUEUE_NUM;
be663ab6 5569
46bc8d4b 5570 ret = il4965_hw_nic_init(il);
be663ab6 5571 if (ret) {
9406f797 5572 IL_ERR("Unable to init nic\n");
be663ab6
WYG
5573 return ret;
5574 }
5575
5576 /* make sure rfkill handshake bits are cleared */
841b2cca 5577 _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
e7392364 5578 _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
be663ab6
WYG
5579
5580 /* clear (again), then enable host interrupts */
841b2cca 5581 _il_wr(il, CSR_INT, 0xFFFFFFFF);
46bc8d4b 5582 il_enable_interrupts(il);
be663ab6
WYG
5583
5584 /* really make sure rfkill handshake bits are cleared */
841b2cca
SG
5585 _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
5586 _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
be663ab6
WYG
5587
5588 /* Copy original ucode data image from disk into backup cache.
5589 * This will be used to initialize the on-board processor's
5590 * data SRAM for a clean start when the runtime program first loads. */
46bc8d4b
SG
5591 memcpy(il->ucode_data_backup.v_addr, il->ucode_data.v_addr,
5592 il->ucode_data.len);
be663ab6
WYG
5593
5594 for (i = 0; i < MAX_HW_RESTARTS; i++) {
5595
5596 /* load bootstrap state machine,
5597 * load bootstrap program into processor's memory,
5598 * prepare to load the "initialize" uCode */
1600b875 5599 ret = il->ops->load_ucode(il);
be663ab6
WYG
5600
5601 if (ret) {
e7392364 5602 IL_ERR("Unable to set up bootstrap uCode: %d\n", ret);
be663ab6
WYG
5603 continue;
5604 }
5605
5606 /* start card; "initialize" will load runtime ucode */
46bc8d4b 5607 il4965_nic_start(il);
be663ab6 5608
58de00a4 5609 D_INFO(DRV_NAME " is coming up\n");
be663ab6
WYG
5610
5611 return 0;
5612 }
5613
a6766ccd 5614 set_bit(S_EXIT_PENDING, &il->status);
46bc8d4b 5615 __il4965_down(il);
a6766ccd 5616 clear_bit(S_EXIT_PENDING, &il->status);
be663ab6
WYG
5617
5618 /* tried to restart and config the device for as long as our
5619 * patience could withstand */
9406f797 5620 IL_ERR("Unable to initialize device after %d attempts.\n", i);
be663ab6
WYG
5621 return -EIO;
5622}
5623
be663ab6
WYG
5624/*****************************************************************************
5625 *
5626 * Workqueue callbacks
5627 *
5628 *****************************************************************************/
5629
e7392364
SG
5630static void
5631il4965_bg_init_alive_start(struct work_struct *data)
be663ab6 5632{
46bc8d4b 5633 struct il_priv *il =
e2ebc833 5634 container_of(data, struct il_priv, init_alive_start.work);
be663ab6 5635
46bc8d4b 5636 mutex_lock(&il->mutex);
a6766ccd 5637 if (test_bit(S_EXIT_PENDING, &il->status))
28a6e577 5638 goto out;
be663ab6 5639
1600b875 5640 il->ops->init_alive_start(il);
28a6e577 5641out:
46bc8d4b 5642 mutex_unlock(&il->mutex);
be663ab6
WYG
5643}
5644
e7392364
SG
5645static void
5646il4965_bg_alive_start(struct work_struct *data)
be663ab6 5647{
46bc8d4b 5648 struct il_priv *il =
e2ebc833 5649 container_of(data, struct il_priv, alive_start.work);
be663ab6 5650
46bc8d4b 5651 mutex_lock(&il->mutex);
a6766ccd 5652 if (test_bit(S_EXIT_PENDING, &il->status))
28a6e577 5653 goto out;
be663ab6 5654
46bc8d4b 5655 il4965_alive_start(il);
28a6e577 5656out:
46bc8d4b 5657 mutex_unlock(&il->mutex);
be663ab6
WYG
5658}
5659
e7392364
SG
5660static void
5661il4965_bg_run_time_calib_work(struct work_struct *work)
be663ab6 5662{
46bc8d4b 5663 struct il_priv *il = container_of(work, struct il_priv,
e7392364 5664 run_time_calib_work);
be663ab6 5665
46bc8d4b 5666 mutex_lock(&il->mutex);
be663ab6 5667
a6766ccd
SG
5668 if (test_bit(S_EXIT_PENDING, &il->status) ||
5669 test_bit(S_SCANNING, &il->status)) {
46bc8d4b 5670 mutex_unlock(&il->mutex);
be663ab6
WYG
5671 return;
5672 }
5673
46bc8d4b 5674 if (il->start_calib) {
e7392364
SG
5675 il4965_chain_noise_calibration(il, (void *)&il->_4965.stats);
5676 il4965_sensitivity_calibration(il, (void *)&il->_4965.stats);
be663ab6
WYG
5677 }
5678
46bc8d4b 5679 mutex_unlock(&il->mutex);
be663ab6
WYG
5680}
5681
e7392364
SG
5682static void
5683il4965_bg_restart(struct work_struct *data)
be663ab6 5684{
46bc8d4b 5685 struct il_priv *il = container_of(data, struct il_priv, restart);
be663ab6 5686
a6766ccd 5687 if (test_bit(S_EXIT_PENDING, &il->status))
be663ab6
WYG
5688 return;
5689
a6766ccd 5690 if (test_and_clear_bit(S_FW_ERROR, &il->status)) {
46bc8d4b 5691 mutex_lock(&il->mutex);
46bc8d4b 5692 il->is_open = 0;
be663ab6 5693
46bc8d4b 5694 __il4965_down(il);
be663ab6 5695
46bc8d4b
SG
5696 mutex_unlock(&il->mutex);
5697 il4965_cancel_deferred_work(il);
5698 ieee80211_restart_hw(il->hw);
be663ab6 5699 } else {
46bc8d4b 5700 il4965_down(il);
be663ab6 5701
46bc8d4b 5702 mutex_lock(&il->mutex);
a6766ccd 5703 if (test_bit(S_EXIT_PENDING, &il->status)) {
46bc8d4b 5704 mutex_unlock(&il->mutex);
be663ab6 5705 return;
28a6e577 5706 }
be663ab6 5707
46bc8d4b
SG
5708 __il4965_up(il);
5709 mutex_unlock(&il->mutex);
be663ab6
WYG
5710 }
5711}
5712
e7392364
SG
5713static void
5714il4965_bg_rx_replenish(struct work_struct *data)
be663ab6 5715{
e7392364 5716 struct il_priv *il = container_of(data, struct il_priv, rx_replenish);
be663ab6 5717
a6766ccd 5718 if (test_bit(S_EXIT_PENDING, &il->status))
be663ab6
WYG
5719 return;
5720
46bc8d4b
SG
5721 mutex_lock(&il->mutex);
5722 il4965_rx_replenish(il);
5723 mutex_unlock(&il->mutex);
be663ab6
WYG
5724}
5725
5726/*****************************************************************************
5727 *
5728 * mac80211 entry point functions
5729 *
5730 *****************************************************************************/
5731
5732#define UCODE_READY_TIMEOUT (4 * HZ)
5733
5734/*
5735 * Not a mac80211 entry point function, but it fits in with all the
5736 * other mac80211 functions grouped here.
5737 */
e7392364
SG
5738static int
5739il4965_mac_setup_register(struct il_priv *il, u32 max_probe_length)
be663ab6
WYG
5740{
5741 int ret;
46bc8d4b 5742 struct ieee80211_hw *hw = il->hw;
be663ab6
WYG
5743
5744 hw->rate_control_algorithm = "iwl-4965-rs";
5745
5746 /* Tell mac80211 our characteristics */
e7392364
SG
5747 hw->flags =
5748 IEEE80211_HW_SIGNAL_DBM | IEEE80211_HW_AMPDU_AGGREGATION |
c65dd147 5749 IEEE80211_HW_NEED_DTIM_BEFORE_ASSOC | IEEE80211_HW_SPECTRUM_MGMT |
dd9c4640 5750 IEEE80211_HW_SUPPORTS_PS | IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
46bc8d4b 5751 if (il->cfg->sku & IL_SKU_N)
e7392364
SG
5752 hw->flags |=
5753 IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
5754 IEEE80211_HW_SUPPORTS_STATIC_SMPS;
be663ab6 5755
e2ebc833
SG
5756 hw->sta_data_size = sizeof(struct il_station_priv);
5757 hw->vif_data_size = sizeof(struct il_vif_priv);
be663ab6 5758
8c9c48d5
SG
5759 hw->wiphy->interface_modes =
5760 BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_ADHOC);
be663ab6 5761
e7392364 5762 hw->wiphy->flags |=
d7fbcada
SG
5763 WIPHY_FLAG_CUSTOM_REGULATORY | WIPHY_FLAG_DISABLE_BEACON_HINTS |
5764 WIPHY_FLAG_IBSS_RSN;
be663ab6
WYG
5765
5766 /*
5767 * For now, disable PS by default because it affects
5768 * RX performance significantly.
5769 */
5770 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
5771
5772 hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
5773 /* we create the 802.11 header and a zero-length SSID element */
5774 hw->wiphy->max_scan_ie_len = max_probe_length - 24 - 2;
5775
5776 /* Default value; 4 EDCA QOS priorities */
5777 hw->queues = 4;
5778
e2ebc833 5779 hw->max_listen_interval = IL_CONN_MAX_LISTEN_INTERVAL;
be663ab6 5780
46bc8d4b
SG
5781 if (il->bands[IEEE80211_BAND_2GHZ].n_channels)
5782 il->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
e7392364 5783 &il->bands[IEEE80211_BAND_2GHZ];
46bc8d4b
SG
5784 if (il->bands[IEEE80211_BAND_5GHZ].n_channels)
5785 il->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
e7392364 5786 &il->bands[IEEE80211_BAND_5GHZ];
be663ab6 5787
46bc8d4b 5788 il_leds_init(il);
be663ab6 5789
46bc8d4b 5790 ret = ieee80211_register_hw(il->hw);
be663ab6 5791 if (ret) {
9406f797 5792 IL_ERR("Failed to register hw (error %d)\n", ret);
be663ab6
WYG
5793 return ret;
5794 }
46bc8d4b 5795 il->mac80211_registered = 1;
be663ab6
WYG
5796
5797 return 0;
5798}
5799
e7392364
SG
5800int
5801il4965_mac_start(struct ieee80211_hw *hw)
be663ab6 5802{
46bc8d4b 5803 struct il_priv *il = hw->priv;
be663ab6
WYG
5804 int ret;
5805
58de00a4 5806 D_MAC80211("enter\n");
be663ab6
WYG
5807
5808 /* we should be verifying the device is ready to be opened */
46bc8d4b
SG
5809 mutex_lock(&il->mutex);
5810 ret = __il4965_up(il);
5811 mutex_unlock(&il->mutex);
be663ab6
WYG
5812
5813 if (ret)
5814 return ret;
5815
46bc8d4b 5816 if (il_is_rfkill(il))
be663ab6
WYG
5817 goto out;
5818
58de00a4 5819 D_INFO("Start UP work done.\n");
be663ab6
WYG
5820
5821 /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
5822 * mac80211 will not be run successfully. */
46bc8d4b 5823 ret = wait_event_timeout(il->wait_command_queue,
e7392364
SG
5824 test_bit(S_READY, &il->status),
5825 UCODE_READY_TIMEOUT);
be663ab6 5826 if (!ret) {
a6766ccd 5827 if (!test_bit(S_READY, &il->status)) {
9406f797 5828 IL_ERR("START_ALIVE timeout after %dms.\n",
be663ab6
WYG
5829 jiffies_to_msecs(UCODE_READY_TIMEOUT));
5830 return -ETIMEDOUT;
5831 }
5832 }
5833
46bc8d4b 5834 il4965_led_enable(il);
be663ab6
WYG
5835
5836out:
46bc8d4b 5837 il->is_open = 1;
58de00a4 5838 D_MAC80211("leave\n");
be663ab6
WYG
5839 return 0;
5840}
5841
e7392364
SG
5842void
5843il4965_mac_stop(struct ieee80211_hw *hw)
be663ab6 5844{
46bc8d4b 5845 struct il_priv *il = hw->priv;
be663ab6 5846
58de00a4 5847 D_MAC80211("enter\n");
be663ab6 5848
46bc8d4b 5849 if (!il->is_open)
be663ab6
WYG
5850 return;
5851
46bc8d4b 5852 il->is_open = 0;
be663ab6 5853
46bc8d4b 5854 il4965_down(il);
be663ab6 5855
46bc8d4b 5856 flush_workqueue(il->workqueue);
be663ab6 5857
a078a1fd
SG
5858 /* User space software may expect getting rfkill changes
5859 * even if interface is down */
841b2cca 5860 _il_wr(il, CSR_INT, 0xFFFFFFFF);
46bc8d4b 5861 il_enable_rfkill_int(il);
be663ab6 5862
58de00a4 5863 D_MAC80211("leave\n");
be663ab6
WYG
5864}
5865
e7392364 5866void
36323f81
TH
5867il4965_mac_tx(struct ieee80211_hw *hw,
5868 struct ieee80211_tx_control *control,
5869 struct sk_buff *skb)
be663ab6 5870{
46bc8d4b 5871 struct il_priv *il = hw->priv;
be663ab6 5872
58de00a4 5873 D_MACDUMP("enter\n");
be663ab6 5874
58de00a4 5875 D_TX("dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
e7392364 5876 ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
be663ab6 5877
36323f81 5878 if (il4965_tx_skb(il, control->sta, skb))
be663ab6
WYG
5879 dev_kfree_skb_any(skb);
5880
58de00a4 5881 D_MACDUMP("leave\n");
be663ab6
WYG
5882}
5883
e7392364
SG
5884void
5885il4965_mac_update_tkip_key(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
5886 struct ieee80211_key_conf *keyconf,
5887 struct ieee80211_sta *sta, u32 iv32, u16 * phase1key)
be663ab6 5888{
46bc8d4b 5889 struct il_priv *il = hw->priv;
be663ab6 5890
58de00a4 5891 D_MAC80211("enter\n");
be663ab6 5892
83007196 5893 il4965_update_tkip_key(il, keyconf, sta, iv32, phase1key);
be663ab6 5894
58de00a4 5895 D_MAC80211("leave\n");
be663ab6
WYG
5896}
5897
e7392364
SG
5898int
5899il4965_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
5900 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
5901 struct ieee80211_key_conf *key)
be663ab6 5902{
46bc8d4b 5903 struct il_priv *il = hw->priv;
be663ab6
WYG
5904 int ret;
5905 u8 sta_id;
5906 bool is_default_wep_key = false;
5907
58de00a4 5908 D_MAC80211("enter\n");
be663ab6 5909
46bc8d4b 5910 if (il->cfg->mod_params->sw_crypto) {
58de00a4 5911 D_MAC80211("leave - hwcrypto disabled\n");
be663ab6
WYG
5912 return -EOPNOTSUPP;
5913 }
5914
d7fbcada
SG
5915 /*
5916 * To support IBSS RSN, don't program group keys in IBSS, the
5917 * hardware will then not attempt to decrypt the frames.
5918 */
5919 if (vif->type == NL80211_IFTYPE_ADHOC &&
5920 !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
5921 D_MAC80211("leave - ad-hoc group key\n");
5922 return -EOPNOTSUPP;
5923 }
5924
83007196 5925 sta_id = il_sta_id_or_broadcast(il, sta);
e2ebc833 5926 if (sta_id == IL_INVALID_STATION)
be663ab6
WYG
5927 return -EINVAL;
5928
46bc8d4b
SG
5929 mutex_lock(&il->mutex);
5930 il_scan_cancel_timeout(il, 100);
be663ab6
WYG
5931
5932 /*
5933 * If we are getting WEP group key and we didn't receive any key mapping
5934 * so far, we are in legacy wep mode (group key only), otherwise we are
5935 * in 1X mode.
5936 * In legacy wep mode, we use another host command to the uCode.
5937 */
5938 if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
e7392364 5939 key->cipher == WLAN_CIPHER_SUITE_WEP104) && !sta) {
be663ab6 5940 if (cmd == SET_KEY)
d735f921 5941 is_default_wep_key = !il->_4965.key_mapping_keys;
be663ab6
WYG
5942 else
5943 is_default_wep_key =
e7392364 5944 (key->hw_key_idx == HW_KEY_DEFAULT);
be663ab6
WYG
5945 }
5946
5947 switch (cmd) {
5948 case SET_KEY:
5949 if (is_default_wep_key)
83007196 5950 ret = il4965_set_default_wep_key(il, key);
be663ab6 5951 else
83007196 5952 ret = il4965_set_dynamic_key(il, key, sta_id);
be663ab6 5953
58de00a4 5954 D_MAC80211("enable hwcrypto key\n");
be663ab6
WYG
5955 break;
5956 case DISABLE_KEY:
5957 if (is_default_wep_key)
83007196 5958 ret = il4965_remove_default_wep_key(il, key);
be663ab6 5959 else
83007196 5960 ret = il4965_remove_dynamic_key(il, key, sta_id);
be663ab6 5961
58de00a4 5962 D_MAC80211("disable hwcrypto key\n");
be663ab6
WYG
5963 break;
5964 default:
5965 ret = -EINVAL;
5966 }
5967
46bc8d4b 5968 mutex_unlock(&il->mutex);
58de00a4 5969 D_MAC80211("leave\n");
be663ab6
WYG
5970
5971 return ret;
5972}
5973
e7392364
SG
5974int
5975il4965_mac_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
5976 enum ieee80211_ampdu_mlme_action action,
5977 struct ieee80211_sta *sta, u16 tid, u16 * ssn,
5978 u8 buf_size)
be663ab6 5979{
46bc8d4b 5980 struct il_priv *il = hw->priv;
be663ab6
WYG
5981 int ret = -EINVAL;
5982
e7392364 5983 D_HT("A-MPDU action on addr %pM tid %d\n", sta->addr, tid);
be663ab6 5984
46bc8d4b 5985 if (!(il->cfg->sku & IL_SKU_N))
be663ab6
WYG
5986 return -EACCES;
5987
46bc8d4b 5988 mutex_lock(&il->mutex);
be663ab6
WYG
5989
5990 switch (action) {
5991 case IEEE80211_AMPDU_RX_START:
58de00a4 5992 D_HT("start Rx\n");
46bc8d4b 5993 ret = il4965_sta_rx_agg_start(il, sta, tid, *ssn);
be663ab6
WYG
5994 break;
5995 case IEEE80211_AMPDU_RX_STOP:
58de00a4 5996 D_HT("stop Rx\n");
46bc8d4b 5997 ret = il4965_sta_rx_agg_stop(il, sta, tid);
a6766ccd 5998 if (test_bit(S_EXIT_PENDING, &il->status))
be663ab6
WYG
5999 ret = 0;
6000 break;
6001 case IEEE80211_AMPDU_TX_START:
58de00a4 6002 D_HT("start Tx\n");
46bc8d4b 6003 ret = il4965_tx_agg_start(il, vif, sta, tid, ssn);
be663ab6 6004 break;
18b559d5
JB
6005 case IEEE80211_AMPDU_TX_STOP_CONT:
6006 case IEEE80211_AMPDU_TX_STOP_FLUSH:
6007 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
58de00a4 6008 D_HT("stop Tx\n");
46bc8d4b 6009 ret = il4965_tx_agg_stop(il, vif, sta, tid);
a6766ccd 6010 if (test_bit(S_EXIT_PENDING, &il->status))
be663ab6
WYG
6011 ret = 0;
6012 break;
6013 case IEEE80211_AMPDU_TX_OPERATIONAL:
6014 ret = 0;
6015 break;
6016 }
46bc8d4b 6017 mutex_unlock(&il->mutex);
be663ab6
WYG
6018
6019 return ret;
6020}
6021
e7392364
SG
6022int
6023il4965_mac_sta_add(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
6024 struct ieee80211_sta *sta)
be663ab6 6025{
46bc8d4b 6026 struct il_priv *il = hw->priv;
e2ebc833 6027 struct il_station_priv *sta_priv = (void *)sta->drv_priv;
be663ab6
WYG
6028 bool is_ap = vif->type == NL80211_IFTYPE_STATION;
6029 int ret;
6030 u8 sta_id;
6031
e7392364 6032 D_INFO("received request to add station %pM\n", sta->addr);
46bc8d4b 6033 mutex_lock(&il->mutex);
e7392364 6034 D_INFO("proceeding to add station %pM\n", sta->addr);
e2ebc833 6035 sta_priv->common.sta_id = IL_INVALID_STATION;
be663ab6
WYG
6036
6037 atomic_set(&sta_priv->pending_frames, 0);
6038
e7392364 6039 ret =
83007196 6040 il_add_station_common(il, sta->addr, is_ap, sta, &sta_id);
be663ab6 6041 if (ret) {
e7392364 6042 IL_ERR("Unable to add station %pM (%d)\n", sta->addr, ret);
be663ab6 6043 /* Should we return success if return code is EEXIST ? */
46bc8d4b 6044 mutex_unlock(&il->mutex);
be663ab6
WYG
6045 return ret;
6046 }
6047
6048 sta_priv->common.sta_id = sta_id;
6049
6050 /* Initialize rate scaling */
e7392364 6051 D_INFO("Initializing rate scaling for station %pM\n", sta->addr);
46bc8d4b
SG
6052 il4965_rs_rate_init(il, sta, sta_id);
6053 mutex_unlock(&il->mutex);
be663ab6
WYG
6054
6055 return 0;
6056}
6057
e7392364
SG
6058void
6059il4965_mac_channel_switch(struct ieee80211_hw *hw,
6060 struct ieee80211_channel_switch *ch_switch)
be663ab6 6061{
46bc8d4b 6062 struct il_priv *il = hw->priv;
e2ebc833 6063 const struct il_channel_info *ch_info;
be663ab6 6064 struct ieee80211_conf *conf = &hw->conf;
85220d71 6065 struct ieee80211_channel *channel = ch_switch->chandef.chan;
46bc8d4b 6066 struct il_ht_config *ht_conf = &il->current_ht_config;
be663ab6 6067 u16 ch;
be663ab6 6068
58de00a4 6069 D_MAC80211("enter\n");
be663ab6 6070
46bc8d4b 6071 mutex_lock(&il->mutex);
28a6e577 6072
46bc8d4b 6073 if (il_is_rfkill(il))
28a6e577 6074 goto out;
be663ab6 6075
a6766ccd
SG
6076 if (test_bit(S_EXIT_PENDING, &il->status) ||
6077 test_bit(S_SCANNING, &il->status) ||
6078 test_bit(S_CHANNEL_SWITCH_PENDING, &il->status))
28a6e577 6079 goto out;
be663ab6 6080
c8b03958 6081 if (!il_is_associated(il))
28a6e577 6082 goto out;
be663ab6 6083
1600b875 6084 if (!il->ops->set_channel_switch)
7f1f9742 6085 goto out;
be663ab6 6086
7f1f9742 6087 ch = channel->hw_value;
c8b03958 6088 if (le16_to_cpu(il->active.channel) == ch)
7f1f9742
SG
6089 goto out;
6090
46bc8d4b 6091 ch_info = il_get_channel_info(il, channel->band, ch);
e2ebc833 6092 if (!il_is_channel_valid(ch_info)) {
58de00a4 6093 D_MAC80211("invalid channel\n");
7f1f9742
SG
6094 goto out;
6095 }
6096
46bc8d4b 6097 spin_lock_irq(&il->lock);
7f1f9742 6098
46bc8d4b 6099 il->current_ht_config.smps = conf->smps_mode;
7f1f9742
SG
6100
6101 /* Configure HT40 channels */
85220d71
JB
6102 switch (cfg80211_get_chandef_type(&ch_switch->chandef)) {
6103 case NL80211_CHAN_NO_HT:
6104 case NL80211_CHAN_HT20:
1c03c462 6105 il->ht.is_40mhz = false;
85220d71
JB
6106 il->ht.extension_chan_offset = IEEE80211_HT_PARAM_CHA_SEC_NONE;
6107 break;
6108 case NL80211_CHAN_HT40MINUS:
6109 il->ht.extension_chan_offset = IEEE80211_HT_PARAM_CHA_SEC_BELOW;
6110 il->ht.is_40mhz = true;
6111 break;
6112 case NL80211_CHAN_HT40PLUS:
6113 il->ht.extension_chan_offset = IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
6114 il->ht.is_40mhz = true;
6115 break;
6116 }
7f1f9742 6117
c8b03958
SG
6118 if ((le16_to_cpu(il->staging.channel) != ch))
6119 il->staging.flags = 0;
7f1f9742 6120
83007196 6121 il_set_rxon_channel(il, channel);
46bc8d4b 6122 il_set_rxon_ht(il, ht_conf);
83007196 6123 il_set_flags_for_band(il, channel->band, il->vif);
7f1f9742 6124
46bc8d4b 6125 spin_unlock_irq(&il->lock);
7f1f9742 6126
46bc8d4b 6127 il_set_rate(il);
7f1f9742
SG
6128 /*
6129 * at this point, staging_rxon has the
6130 * configuration for channel switch
6131 */
a6766ccd 6132 set_bit(S_CHANNEL_SWITCH_PENDING, &il->status);
46bc8d4b 6133 il->switch_channel = cpu_to_le16(ch);
1600b875 6134 if (il->ops->set_channel_switch(il, ch_switch)) {
a6766ccd 6135 clear_bit(S_CHANNEL_SWITCH_PENDING, &il->status);
46bc8d4b 6136 il->switch_channel = 0;
83007196 6137 ieee80211_chswitch_done(il->vif, false);
be663ab6 6138 }
7f1f9742 6139
be663ab6 6140out:
46bc8d4b 6141 mutex_unlock(&il->mutex);
58de00a4 6142 D_MAC80211("leave\n");
be663ab6
WYG
6143}
6144
e7392364
SG
6145void
6146il4965_configure_filter(struct ieee80211_hw *hw, unsigned int changed_flags,
6147 unsigned int *total_flags, u64 multicast)
be663ab6 6148{
46bc8d4b 6149 struct il_priv *il = hw->priv;
be663ab6 6150 __le32 filter_or = 0, filter_nand = 0;
be663ab6
WYG
6151
6152#define CHK(test, flag) do { \
6153 if (*total_flags & (test)) \
6154 filter_or |= (flag); \
6155 else \
6156 filter_nand |= (flag); \
6157 } while (0)
6158
e7392364
SG
6159 D_MAC80211("Enter: changed: 0x%x, total: 0x%x\n", changed_flags,
6160 *total_flags);
be663ab6
WYG
6161
6162 CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
6163 /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */
6164 CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK);
6165 CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
6166
6167#undef CHK
6168
46bc8d4b 6169 mutex_lock(&il->mutex);
be663ab6 6170
c8b03958
SG
6171 il->staging.filter_flags &= ~filter_nand;
6172 il->staging.filter_flags |= filter_or;
be663ab6 6173
17d6e557
SG
6174 /*
6175 * Not committing directly because hardware can perform a scan,
6176 * but we'll eventually commit the filter flags change anyway.
6177 */
be663ab6 6178
46bc8d4b 6179 mutex_unlock(&il->mutex);
be663ab6
WYG
6180
6181 /*
6182 * Receiving all multicast frames is always enabled by the
e2ebc833 6183 * default flags setup in il_connection_init_rx_config()
be663ab6
WYG
6184 * since we currently do not support programming multicast
6185 * filters into the device.
6186 */
e7392364
SG
6187 *total_flags &=
6188 FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
6189 FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
be663ab6
WYG
6190}
6191
6192/*****************************************************************************
6193 *
6194 * driver setup and teardown
6195 *
6196 *****************************************************************************/
6197
e7392364
SG
6198static void
6199il4965_bg_txpower_work(struct work_struct *work)
be663ab6 6200{
46bc8d4b 6201 struct il_priv *il = container_of(work, struct il_priv,
e7392364 6202 txpower_work);
be663ab6 6203
46bc8d4b 6204 mutex_lock(&il->mutex);
f325757a 6205
be663ab6 6206 /* If a scan happened to start before we got here
ebf0d90d 6207 * then just return; the stats notification will
be663ab6
WYG
6208 * kick off another scheduled work to compensate for
6209 * any temperature delta we missed here. */
a6766ccd
SG
6210 if (test_bit(S_EXIT_PENDING, &il->status) ||
6211 test_bit(S_SCANNING, &il->status))
f325757a 6212 goto out;
be663ab6
WYG
6213
6214 /* Regardless of if we are associated, we must reconfigure the
6215 * TX power since frames can be sent on non-radar channels while
6216 * not associated */
1600b875 6217 il->ops->send_tx_power(il);
be663ab6
WYG
6218
6219 /* Update last_temperature to keep is_calib_needed from running
6220 * when it isn't needed... */
46bc8d4b 6221 il->last_temperature = il->temperature;
f325757a 6222out:
46bc8d4b 6223 mutex_unlock(&il->mutex);
be663ab6
WYG
6224}
6225
e7392364
SG
6226static void
6227il4965_setup_deferred_work(struct il_priv *il)
be663ab6 6228{
46bc8d4b 6229 il->workqueue = create_singlethread_workqueue(DRV_NAME);
be663ab6 6230
46bc8d4b 6231 init_waitqueue_head(&il->wait_command_queue);
be663ab6 6232
46bc8d4b
SG
6233 INIT_WORK(&il->restart, il4965_bg_restart);
6234 INIT_WORK(&il->rx_replenish, il4965_bg_rx_replenish);
6235 INIT_WORK(&il->run_time_calib_work, il4965_bg_run_time_calib_work);
6236 INIT_DELAYED_WORK(&il->init_alive_start, il4965_bg_init_alive_start);
6237 INIT_DELAYED_WORK(&il->alive_start, il4965_bg_alive_start);
be663ab6 6238
46bc8d4b 6239 il_setup_scan_deferred_work(il);
be663ab6 6240
46bc8d4b 6241 INIT_WORK(&il->txpower_work, il4965_bg_txpower_work);
be663ab6 6242
ebf0d90d
SG
6243 init_timer(&il->stats_periodic);
6244 il->stats_periodic.data = (unsigned long)il;
6245 il->stats_periodic.function = il4965_bg_stats_periodic;
be663ab6 6246
46bc8d4b
SG
6247 init_timer(&il->watchdog);
6248 il->watchdog.data = (unsigned long)il;
6249 il->watchdog.function = il_bg_watchdog;
be663ab6 6250
e7392364
SG
6251 tasklet_init(&il->irq_tasklet,
6252 (void (*)(unsigned long))il4965_irq_tasklet,
6253 (unsigned long)il);
be663ab6
WYG
6254}
6255
e7392364
SG
6256static void
6257il4965_cancel_deferred_work(struct il_priv *il)
be663ab6 6258{
46bc8d4b
SG
6259 cancel_work_sync(&il->txpower_work);
6260 cancel_delayed_work_sync(&il->init_alive_start);
6261 cancel_delayed_work(&il->alive_start);
6262 cancel_work_sync(&il->run_time_calib_work);
be663ab6 6263
46bc8d4b 6264 il_cancel_scan_deferred_work(il);
be663ab6 6265
ebf0d90d 6266 del_timer_sync(&il->stats_periodic);
be663ab6
WYG
6267}
6268
e7392364
SG
6269static void
6270il4965_init_hw_rates(struct il_priv *il, struct ieee80211_rate *rates)
be663ab6
WYG
6271{
6272 int i;
6273
2eb05816 6274 for (i = 0; i < RATE_COUNT_LEGACY; i++) {
d2ddf621 6275 rates[i].bitrate = il_rates[i].ieee * 5;
e7392364 6276 rates[i].hw_value = i; /* Rate scaling will work on idxes */
be663ab6
WYG
6277 rates[i].hw_value_short = i;
6278 rates[i].flags = 0;
e2ebc833 6279 if ((i >= IL_FIRST_CCK_RATE) && (i <= IL_LAST_CCK_RATE)) {
be663ab6
WYG
6280 /*
6281 * If CCK != 1M then set short preamble rate flag.
6282 */
6283 rates[i].flags |=
e7392364
SG
6284 (il_rates[i].plcp ==
6285 RATE_1M_PLCP) ? 0 : IEEE80211_RATE_SHORT_PREAMBLE;
be663ab6
WYG
6286 }
6287 }
6288}
e7392364 6289
be663ab6 6290/*
46bc8d4b 6291 * Acquire il->lock before calling this function !
be663ab6 6292 */
e7392364
SG
6293void
6294il4965_set_wr_ptrs(struct il_priv *il, int txq_id, u32 idx)
be663ab6 6295{
e7392364 6296 il_wr(il, HBUS_TARG_WRPTR, (idx & 0xff) | (txq_id << 8));
0c2c8852 6297 il_wr_prph(il, IL49_SCD_QUEUE_RDPTR(txq_id), idx);
be663ab6
WYG
6298}
6299
e7392364
SG
6300void
6301il4965_tx_queue_set_status(struct il_priv *il, struct il_tx_queue *txq,
6302 int tx_fifo_id, int scd_retry)
be663ab6
WYG
6303{
6304 int txq_id = txq->q.id;
6305
6306 /* Find out whether to activate Tx queue */
46bc8d4b 6307 int active = test_bit(txq_id, &il->txq_ctx_active_msk) ? 1 : 0;
be663ab6
WYG
6308
6309 /* Set up and activate */
d3175167 6310 il_wr_prph(il, IL49_SCD_QUEUE_STATUS_BITS(txq_id),
1722f8e1
SG
6311 (active << IL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
6312 (tx_fifo_id << IL49_SCD_QUEUE_STTS_REG_POS_TXF) |
6313 (scd_retry << IL49_SCD_QUEUE_STTS_REG_POS_WSL) |
6314 (scd_retry << IL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
6315 IL49_SCD_QUEUE_STTS_REG_MSK);
be663ab6
WYG
6316
6317 txq->sched_retry = scd_retry;
6318
e7392364
SG
6319 D_INFO("%s %s Queue %d on AC %d\n", active ? "Activate" : "Deactivate",
6320 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
be663ab6
WYG
6321}
6322
60c46bf8 6323static const struct ieee80211_ops il4965_mac_ops = {
c39ae9fd
SG
6324 .tx = il4965_mac_tx,
6325 .start = il4965_mac_start,
6326 .stop = il4965_mac_stop,
6327 .add_interface = il_mac_add_interface,
6328 .remove_interface = il_mac_remove_interface,
6329 .change_interface = il_mac_change_interface,
6330 .config = il_mac_config,
6331 .configure_filter = il4965_configure_filter,
6332 .set_key = il4965_mac_set_key,
6333 .update_tkip_key = il4965_mac_update_tkip_key,
6334 .conf_tx = il_mac_conf_tx,
6335 .reset_tsf = il_mac_reset_tsf,
6336 .bss_info_changed = il_mac_bss_info_changed,
6337 .ampdu_action = il4965_mac_ampdu_action,
6338 .hw_scan = il_mac_hw_scan,
6339 .sta_add = il4965_mac_sta_add,
6340 .sta_remove = il_mac_sta_remove,
6341 .channel_switch = il4965_mac_channel_switch,
6342 .tx_last_beacon = il_mac_tx_last_beacon,
70277f47 6343 .flush = il_mac_flush,
c39ae9fd
SG
6344};
6345
e7392364
SG
6346static int
6347il4965_init_drv(struct il_priv *il)
be663ab6
WYG
6348{
6349 int ret;
6350
46bc8d4b
SG
6351 spin_lock_init(&il->sta_lock);
6352 spin_lock_init(&il->hcmd_lock);
be663ab6 6353
46bc8d4b 6354 INIT_LIST_HEAD(&il->free_frames);
be663ab6 6355
46bc8d4b 6356 mutex_init(&il->mutex);
be663ab6 6357
46bc8d4b
SG
6358 il->ieee_channels = NULL;
6359 il->ieee_rates = NULL;
6360 il->band = IEEE80211_BAND_2GHZ;
be663ab6 6361
46bc8d4b
SG
6362 il->iw_mode = NL80211_IFTYPE_STATION;
6363 il->current_ht_config.smps = IEEE80211_SMPS_STATIC;
6364 il->missed_beacon_threshold = IL_MISSED_BEACON_THRESHOLD_DEF;
be663ab6
WYG
6365
6366 /* initialize force reset */
46bc8d4b 6367 il->force_reset.reset_duration = IL_DELAY_NEXT_FORCE_FW_RELOAD;
be663ab6
WYG
6368
6369 /* Choose which receivers/antennas to use */
c9363551
SG
6370 if (il->ops->set_rxon_chain)
6371 il->ops->set_rxon_chain(il);
be663ab6 6372
46bc8d4b 6373 il_init_scan_params(il);
be663ab6 6374
46bc8d4b 6375 ret = il_init_channel_map(il);
be663ab6 6376 if (ret) {
9406f797 6377 IL_ERR("initializing regulatory failed: %d\n", ret);
be663ab6
WYG
6378 goto err;
6379 }
6380
46bc8d4b 6381 ret = il_init_geos(il);
be663ab6 6382 if (ret) {
9406f797 6383 IL_ERR("initializing geos failed: %d\n", ret);
be663ab6
WYG
6384 goto err_free_channel_map;
6385 }
46bc8d4b 6386 il4965_init_hw_rates(il, il->ieee_rates);
be663ab6
WYG
6387
6388 return 0;
6389
6390err_free_channel_map:
46bc8d4b 6391 il_free_channel_map(il);
be663ab6
WYG
6392err:
6393 return ret;
6394}
6395
e7392364
SG
6396static void
6397il4965_uninit_drv(struct il_priv *il)
be663ab6 6398{
46bc8d4b
SG
6399 il_free_geos(il);
6400 il_free_channel_map(il);
6401 kfree(il->scan_cmd);
be663ab6
WYG
6402}
6403
e7392364
SG
6404static void
6405il4965_hw_detect(struct il_priv *il)
be663ab6 6406{
841b2cca
SG
6407 il->hw_rev = _il_rd(il, CSR_HW_REV);
6408 il->hw_wa_rev = _il_rd(il, CSR_HW_REV_WA_REG);
46bc8d4b 6409 il->rev_id = il->pci_dev->revision;
58de00a4 6410 D_INFO("HW Revision ID = 0x%X\n", il->rev_id);
be663ab6
WYG
6411}
6412
1023f3bc
SG
6413static struct il_sensitivity_ranges il4965_sensitivity = {
6414 .min_nrg_cck = 97,
6415 .max_nrg_cck = 0, /* not used, set to 0 */
6416
6417 .auto_corr_min_ofdm = 85,
6418 .auto_corr_min_ofdm_mrc = 170,
6419 .auto_corr_min_ofdm_x1 = 105,
6420 .auto_corr_min_ofdm_mrc_x1 = 220,
6421
6422 .auto_corr_max_ofdm = 120,
6423 .auto_corr_max_ofdm_mrc = 210,
6424 .auto_corr_max_ofdm_x1 = 140,
6425 .auto_corr_max_ofdm_mrc_x1 = 270,
6426
6427 .auto_corr_min_cck = 125,
6428 .auto_corr_max_cck = 200,
6429 .auto_corr_min_cck_mrc = 200,
6430 .auto_corr_max_cck_mrc = 400,
6431
6432 .nrg_th_cck = 100,
6433 .nrg_th_ofdm = 100,
6434
6435 .barker_corr_th_min = 190,
6436 .barker_corr_th_min_mrc = 390,
6437 .nrg_th_cca = 62,
6438};
6439
6440static void
e7392364 6441il4965_set_hw_params(struct il_priv *il)
be663ab6 6442{
b16db50a 6443 il->hw_params.bcast_id = IL4965_BROADCAST_ID;
46bc8d4b
SG
6444 il->hw_params.max_rxq_size = RX_QUEUE_SIZE;
6445 il->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
6446 if (il->cfg->mod_params->amsdu_size_8K)
6447 il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_8K);
be663ab6 6448 else
46bc8d4b 6449 il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_4K);
be663ab6 6450
46bc8d4b 6451 il->hw_params.max_beacon_itrvl = IL_MAX_UCODE_BEACON_INTERVAL;
be663ab6 6452
46bc8d4b
SG
6453 if (il->cfg->mod_params->disable_11n)
6454 il->cfg->sku &= ~IL_SKU_N;
be663ab6 6455
1023f3bc
SG
6456 if (il->cfg->mod_params->num_of_queues >= IL_MIN_NUM_QUEUES &&
6457 il->cfg->mod_params->num_of_queues <= IL49_NUM_QUEUES)
6458 il->cfg->num_of_queues =
6459 il->cfg->mod_params->num_of_queues;
6460
6461 il->hw_params.max_txq_num = il->cfg->num_of_queues;
6462 il->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM;
6463 il->hw_params.scd_bc_tbls_size =
6464 il->cfg->num_of_queues *
6465 sizeof(struct il4965_scd_bc_tbl);
6466
6467 il->hw_params.tfd_size = sizeof(struct il_tfd);
6468 il->hw_params.max_stations = IL4965_STATION_COUNT;
6469 il->hw_params.max_data_size = IL49_RTC_DATA_SIZE;
6470 il->hw_params.max_inst_size = IL49_RTC_INST_SIZE;
6471 il->hw_params.max_bsm_size = BSM_SRAM_SIZE;
6472 il->hw_params.ht40_channel = BIT(IEEE80211_BAND_5GHZ);
6473
6474 il->hw_params.rx_wrt_ptr_reg = FH49_RSCSR_CHNL0_WPTR;
6475
6476 il->hw_params.tx_chains_num = il4965_num_of_ant(il->cfg->valid_tx_ant);
6477 il->hw_params.rx_chains_num = il4965_num_of_ant(il->cfg->valid_rx_ant);
6478 il->hw_params.valid_tx_ant = il->cfg->valid_tx_ant;
6479 il->hw_params.valid_rx_ant = il->cfg->valid_rx_ant;
6480
6481 il->hw_params.ct_kill_threshold =
6482 CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY);
6483
6484 il->hw_params.sens = &il4965_sensitivity;
6485 il->hw_params.beacon_time_tsf_bits = IL4965_EXT_BEACON_TIME_POS;
be663ab6
WYG
6486}
6487
be663ab6 6488static int
e2ebc833 6489il4965_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
be663ab6 6490{
7c2cde2e 6491 int err = 0;
46bc8d4b 6492 struct il_priv *il;
be663ab6 6493 struct ieee80211_hw *hw;
e2ebc833 6494 struct il_cfg *cfg = (struct il_cfg *)(ent->driver_data);
be663ab6
WYG
6495 unsigned long flags;
6496 u16 pci_cmd;
6497
6498 /************************
6499 * 1. Allocating HW data
6500 ************************/
6501
c39ae9fd 6502 hw = ieee80211_alloc_hw(sizeof(struct il_priv), &il4965_mac_ops);
be663ab6
WYG
6503 if (!hw) {
6504 err = -ENOMEM;
6505 goto out;
6506 }
46bc8d4b 6507 il = hw->priv;
c39ae9fd 6508 il->hw = hw;
be663ab6
WYG
6509 SET_IEEE80211_DEV(hw, &pdev->dev);
6510
58de00a4 6511 D_INFO("*** LOAD DRIVER ***\n");
46bc8d4b 6512 il->cfg = cfg;
c39ae9fd 6513 il->ops = &il4965_ops;
93b7654e
SG
6514#ifdef CONFIG_IWLEGACY_DEBUGFS
6515 il->debugfs_ops = &il4965_debugfs_ops;
6516#endif
46bc8d4b
SG
6517 il->pci_dev = pdev;
6518 il->inta_mask = CSR_INI_SET_MASK;
be663ab6 6519
be663ab6
WYG
6520 /**************************
6521 * 2. Initializing PCI bus
6522 **************************/
e7392364
SG
6523 pci_disable_link_state(pdev,
6524 PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
6525 PCIE_LINK_STATE_CLKPM);
be663ab6
WYG
6526
6527 if (pci_enable_device(pdev)) {
6528 err = -ENODEV;
6529 goto out_ieee80211_free_hw;
6530 }
6531
6532 pci_set_master(pdev);
6533
6534 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
6535 if (!err)
6536 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
6537 if (err) {
6538 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
6539 if (!err)
e7392364
SG
6540 err =
6541 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
be663ab6
WYG
6542 /* both attempts failed: */
6543 if (err) {
9406f797 6544 IL_WARN("No suitable DMA available.\n");
be663ab6
WYG
6545 goto out_pci_disable_device;
6546 }
6547 }
6548
6549 err = pci_request_regions(pdev, DRV_NAME);
6550 if (err)
6551 goto out_pci_disable_device;
6552
46bc8d4b 6553 pci_set_drvdata(pdev, il);
be663ab6 6554
be663ab6
WYG
6555 /***********************
6556 * 3. Read REV register
6557 ***********************/
a5f16137 6558 il->hw_base = pci_ioremap_bar(pdev, 0);
46bc8d4b 6559 if (!il->hw_base) {
be663ab6
WYG
6560 err = -ENODEV;
6561 goto out_pci_release_regions;
6562 }
6563
58de00a4 6564 D_INFO("pci_resource_len = 0x%08llx\n",
e7392364 6565 (unsigned long long)pci_resource_len(pdev, 0));
58de00a4 6566 D_INFO("pci_resource_base = %p\n", il->hw_base);
be663ab6
WYG
6567
6568 /* these spin locks will be used in apm_ops.init and EEPROM access
6569 * we should init now
6570 */
46bc8d4b
SG
6571 spin_lock_init(&il->reg_lock);
6572 spin_lock_init(&il->lock);
be663ab6
WYG
6573
6574 /*
6575 * stop and reset the on-board processor just in case it is in a
6576 * strange state ... like being left stranded by a primary kernel
6577 * and this is now the kdump kernel trying to start up
6578 */
841b2cca 6579 _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
be663ab6 6580
46bc8d4b 6581 il4965_hw_detect(il);
e7392364 6582 IL_INFO("Detected %s, REV=0x%X\n", il->cfg->name, il->hw_rev);
be663ab6
WYG
6583
6584 /* We disable the RETRY_TIMEOUT register (0x41) to keep
6585 * PCI Tx retries from interfering with C3 CPU state */
6586 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
6587
46bc8d4b
SG
6588 il4965_prepare_card_hw(il);
6589 if (!il->hw_ready) {
9406f797 6590 IL_WARN("Failed, HW not ready\n");
66284505 6591 err = -EIO;
be663ab6
WYG
6592 goto out_iounmap;
6593 }
6594
6595 /*****************
6596 * 4. Read EEPROM
6597 *****************/
6598 /* Read the EEPROM */
46bc8d4b 6599 err = il_eeprom_init(il);
be663ab6 6600 if (err) {
9406f797 6601 IL_ERR("Unable to init EEPROM\n");
be663ab6
WYG
6602 goto out_iounmap;
6603 }
46bc8d4b 6604 err = il4965_eeprom_check_version(il);
be663ab6
WYG
6605 if (err)
6606 goto out_free_eeprom;
6607
be663ab6 6608 /* extract MAC Address */
46bc8d4b 6609 il4965_eeprom_get_mac(il, il->addresses[0].addr);
58de00a4 6610 D_INFO("MAC address: %pM\n", il->addresses[0].addr);
46bc8d4b
SG
6611 il->hw->wiphy->addresses = il->addresses;
6612 il->hw->wiphy->n_addresses = 1;
be663ab6
WYG
6613
6614 /************************
6615 * 5. Setup HW constants
6616 ************************/
1023f3bc 6617 il4965_set_hw_params(il);
be663ab6
WYG
6618
6619 /*******************
46bc8d4b 6620 * 6. Setup il
be663ab6
WYG
6621 *******************/
6622
46bc8d4b 6623 err = il4965_init_drv(il);
be663ab6
WYG
6624 if (err)
6625 goto out_free_eeprom;
46bc8d4b 6626 /* At this point both hw and il are initialized. */
be663ab6
WYG
6627
6628 /********************
6629 * 7. Setup services
6630 ********************/
46bc8d4b
SG
6631 spin_lock_irqsave(&il->lock, flags);
6632 il_disable_interrupts(il);
6633 spin_unlock_irqrestore(&il->lock, flags);
be663ab6 6634
46bc8d4b 6635 pci_enable_msi(il->pci_dev);
be663ab6 6636
e7392364 6637 err = request_irq(il->pci_dev->irq, il_isr, IRQF_SHARED, DRV_NAME, il);
be663ab6 6638 if (err) {
9406f797 6639 IL_ERR("Error allocating IRQ %d\n", il->pci_dev->irq);
be663ab6
WYG
6640 goto out_disable_msi;
6641 }
6642
46bc8d4b 6643 il4965_setup_deferred_work(il);
d0c72347 6644 il4965_setup_handlers(il);
be663ab6
WYG
6645
6646 /*********************************************
6647 * 8. Enable interrupts and read RFKILL state
6648 *********************************************/
6649
a078a1fd 6650 /* enable rfkill interrupt: hw bug w/a */
46bc8d4b 6651 pci_read_config_word(il->pci_dev, PCI_COMMAND, &pci_cmd);
be663ab6
WYG
6652 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
6653 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
46bc8d4b 6654 pci_write_config_word(il->pci_dev, PCI_COMMAND, pci_cmd);
be663ab6
WYG
6655 }
6656
46bc8d4b 6657 il_enable_rfkill_int(il);
be663ab6
WYG
6658
6659 /* If platform's RF_KILL switch is NOT set to KILL */
e7392364 6660 if (_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
bc269a8e 6661 clear_bit(S_RFKILL, &il->status);
be663ab6 6662 else
bc269a8e 6663 set_bit(S_RFKILL, &il->status);
be663ab6 6664
46bc8d4b 6665 wiphy_rfkill_set_hw_state(il->hw->wiphy,
bc269a8e 6666 test_bit(S_RFKILL, &il->status));
be663ab6 6667
46bc8d4b 6668 il_power_initialize(il);
be663ab6 6669
46bc8d4b 6670 init_completion(&il->_4965.firmware_loading_complete);
be663ab6 6671
46bc8d4b 6672 err = il4965_request_firmware(il, true);
be663ab6
WYG
6673 if (err)
6674 goto out_destroy_workqueue;
6675
6676 return 0;
6677
e7392364 6678out_destroy_workqueue:
46bc8d4b
SG
6679 destroy_workqueue(il->workqueue);
6680 il->workqueue = NULL;
6681 free_irq(il->pci_dev->irq, il);
e7392364 6682out_disable_msi:
46bc8d4b
SG
6683 pci_disable_msi(il->pci_dev);
6684 il4965_uninit_drv(il);
e7392364 6685out_free_eeprom:
46bc8d4b 6686 il_eeprom_free(il);
e7392364 6687out_iounmap:
a5f16137 6688 iounmap(il->hw_base);
e7392364 6689out_pci_release_regions:
be663ab6
WYG
6690 pci_set_drvdata(pdev, NULL);
6691 pci_release_regions(pdev);
e7392364 6692out_pci_disable_device:
be663ab6 6693 pci_disable_device(pdev);
e7392364 6694out_ieee80211_free_hw:
46bc8d4b 6695 ieee80211_free_hw(il->hw);
e7392364 6696out:
be663ab6
WYG
6697 return err;
6698}
6699
a027cb88 6700static void
e7392364 6701il4965_pci_remove(struct pci_dev *pdev)
be663ab6 6702{
46bc8d4b 6703 struct il_priv *il = pci_get_drvdata(pdev);
be663ab6
WYG
6704 unsigned long flags;
6705
46bc8d4b 6706 if (!il)
be663ab6
WYG
6707 return;
6708
46bc8d4b 6709 wait_for_completion(&il->_4965.firmware_loading_complete);
be663ab6 6710
58de00a4 6711 D_INFO("*** UNLOAD DRIVER ***\n");
be663ab6 6712
46bc8d4b 6713 il_dbgfs_unregister(il);
e2ebc833 6714 sysfs_remove_group(&pdev->dev.kobj, &il_attribute_group);
be663ab6 6715
e2ebc833
SG
6716 /* ieee80211_unregister_hw call wil cause il_mac_stop to
6717 * to be called and il4965_down since we are removing the device
a6766ccd 6718 * we need to set S_EXIT_PENDING bit.
be663ab6 6719 */
a6766ccd 6720 set_bit(S_EXIT_PENDING, &il->status);
be663ab6 6721
46bc8d4b 6722 il_leds_exit(il);
be663ab6 6723
46bc8d4b
SG
6724 if (il->mac80211_registered) {
6725 ieee80211_unregister_hw(il->hw);
6726 il->mac80211_registered = 0;
be663ab6 6727 } else {
46bc8d4b 6728 il4965_down(il);
be663ab6
WYG
6729 }
6730
6731 /*
6732 * Make sure device is reset to low power before unloading driver.
e2ebc833
SG
6733 * This may be redundant with il4965_down(), but there are paths to
6734 * run il4965_down() without calling apm_ops.stop(), and there are
6735 * paths to avoid running il4965_down() at all before leaving driver.
be663ab6
WYG
6736 * This (inexpensive) call *makes sure* device is reset.
6737 */
46bc8d4b 6738 il_apm_stop(il);
be663ab6
WYG
6739
6740 /* make sure we flush any pending irq or
6741 * tasklet for the driver
6742 */
46bc8d4b
SG
6743 spin_lock_irqsave(&il->lock, flags);
6744 il_disable_interrupts(il);
6745 spin_unlock_irqrestore(&il->lock, flags);
be663ab6 6746
46bc8d4b 6747 il4965_synchronize_irq(il);
be663ab6 6748
46bc8d4b 6749 il4965_dealloc_ucode_pci(il);
be663ab6 6750
46bc8d4b
SG
6751 if (il->rxq.bd)
6752 il4965_rx_queue_free(il, &il->rxq);
6753 il4965_hw_txq_ctx_free(il);
be663ab6 6754
46bc8d4b 6755 il_eeprom_free(il);
be663ab6 6756
be663ab6 6757 /*netif_stop_queue(dev); */
46bc8d4b 6758 flush_workqueue(il->workqueue);
be663ab6 6759
e2ebc833 6760 /* ieee80211_unregister_hw calls il_mac_stop, which flushes
46bc8d4b 6761 * il->workqueue... so we can't take down the workqueue
be663ab6 6762 * until now... */
46bc8d4b
SG
6763 destroy_workqueue(il->workqueue);
6764 il->workqueue = NULL;
be663ab6 6765
46bc8d4b
SG
6766 free_irq(il->pci_dev->irq, il);
6767 pci_disable_msi(il->pci_dev);
a5f16137 6768 iounmap(il->hw_base);
be663ab6
WYG
6769 pci_release_regions(pdev);
6770 pci_disable_device(pdev);
6771 pci_set_drvdata(pdev, NULL);
6772
46bc8d4b 6773 il4965_uninit_drv(il);
be663ab6 6774
46bc8d4b 6775 dev_kfree_skb(il->beacon_skb);
be663ab6 6776
46bc8d4b 6777 ieee80211_free_hw(il->hw);
be663ab6
WYG
6778}
6779
6780/*
6781 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
46bc8d4b 6782 * must be called under il->lock and mac access
be663ab6 6783 */
e7392364
SG
6784void
6785il4965_txq_set_sched(struct il_priv *il, u32 mask)
be663ab6 6786{
d3175167 6787 il_wr_prph(il, IL49_SCD_TXFACT, mask);
be663ab6
WYG
6788}
6789
6790/*****************************************************************************
6791 *
6792 * driver and module entry point
6793 *
6794 *****************************************************************************/
6795
6796/* Hardware specific file defines the PCI IDs table for that hardware module */
e2ebc833 6797static DEFINE_PCI_DEVICE_TABLE(il4965_hw_card_ids) = {
e2ebc833
SG
6798 {IL_PCI_DEVICE(0x4229, PCI_ANY_ID, il4965_cfg)},
6799 {IL_PCI_DEVICE(0x4230, PCI_ANY_ID, il4965_cfg)},
be663ab6
WYG
6800 {0}
6801};
e2ebc833 6802MODULE_DEVICE_TABLE(pci, il4965_hw_card_ids);
be663ab6 6803
e2ebc833 6804static struct pci_driver il4965_driver = {
be663ab6 6805 .name = DRV_NAME,
e2ebc833
SG
6806 .id_table = il4965_hw_card_ids,
6807 .probe = il4965_pci_probe,
a027cb88 6808 .remove = il4965_pci_remove,
e2ebc833 6809 .driver.pm = IL_LEGACY_PM_OPS,
be663ab6
WYG
6810};
6811
e7392364
SG
6812static int __init
6813il4965_init(void)
be663ab6
WYG
6814{
6815
6816 int ret;
6817 pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
6818 pr_info(DRV_COPYRIGHT "\n");
6819
e2ebc833 6820 ret = il4965_rate_control_register();
be663ab6
WYG
6821 if (ret) {
6822 pr_err("Unable to register rate control algorithm: %d\n", ret);
6823 return ret;
6824 }
6825
e2ebc833 6826 ret = pci_register_driver(&il4965_driver);
be663ab6
WYG
6827 if (ret) {
6828 pr_err("Unable to initialize PCI module\n");
6829 goto error_register;
6830 }
6831
6832 return ret;
6833
6834error_register:
e2ebc833 6835 il4965_rate_control_unregister();
be663ab6
WYG
6836 return ret;
6837}
6838
e7392364
SG
6839static void __exit
6840il4965_exit(void)
be663ab6 6841{
e2ebc833
SG
6842 pci_unregister_driver(&il4965_driver);
6843 il4965_rate_control_unregister();
be663ab6
WYG
6844}
6845
e2ebc833
SG
6846module_exit(il4965_exit);
6847module_init(il4965_init);
be663ab6 6848
d3175167 6849#ifdef CONFIG_IWLEGACY_DEBUG
d2ddf621 6850module_param_named(debug, il_debug_level, uint, S_IRUGO | S_IWUSR);
be663ab6
WYG
6851MODULE_PARM_DESC(debug, "debug output mask");
6852#endif
6853
e2ebc833 6854module_param_named(swcrypto, il4965_mod_params.sw_crypto, int, S_IRUGO);
be663ab6 6855MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
e2ebc833 6856module_param_named(queues_num, il4965_mod_params.num_of_queues, int, S_IRUGO);
be663ab6 6857MODULE_PARM_DESC(queues_num, "number of hw queues.");
e2ebc833 6858module_param_named(11n_disable, il4965_mod_params.disable_11n, int, S_IRUGO);
be663ab6 6859MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
e7392364
SG
6860module_param_named(amsdu_size_8K, il4965_mod_params.amsdu_size_8K, int,
6861 S_IRUGO);
be663ab6 6862MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
e2ebc833 6863module_param_named(fw_restart, il4965_mod_params.restart_fw, int, S_IRUGO);
be663ab6 6864MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");