net: allow user to change NETIF_F_HIGHDMA
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4
LT
28#include <linux/init.h>
29#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
3110f5f5 35#include <linux/mdio.h>
1da177e4 36#include <linux/mii.h>
158d7abd 37#include <linux/phy.h>
a9daf367 38#include <linux/brcmphy.h>
1da177e4
LT
39#include <linux/if_vlan.h>
40#include <linux/ip.h>
41#include <linux/tcp.h>
42#include <linux/workqueue.h>
61487480 43#include <linux/prefetch.h>
f9a5f7d3 44#include <linux/dma-mapping.h>
077f849d 45#include <linux/firmware.h>
1da177e4
LT
46
47#include <net/checksum.h>
c9bdd4b5 48#include <net/ip.h>
1da177e4
LT
49
50#include <asm/system.h>
27fd9de8 51#include <linux/io.h>
1da177e4 52#include <asm/byteorder.h>
27fd9de8 53#include <linux/uaccess.h>
1da177e4 54
49b6e95f 55#ifdef CONFIG_SPARC
1da177e4 56#include <asm/idprom.h>
49b6e95f 57#include <asm/prom.h>
1da177e4
LT
58#endif
59
63532394
MC
60#define BAR_0 0
61#define BAR_2 2
62
1da177e4
LT
63#include "tg3.h"
64
65#define DRV_MODULE_NAME "tg3"
6867c843 66#define TG3_MAJ_NUM 3
64cad2ad 67#define TG3_MIN_NUM 118
6867c843
MC
68#define DRV_MODULE_VERSION \
69 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
64cad2ad 70#define DRV_MODULE_RELDATE "April 22, 2011"
1da177e4
LT
71
72#define TG3_DEF_MAC_MODE 0
73#define TG3_DEF_RX_MODE 0
74#define TG3_DEF_TX_MODE 0
75#define TG3_DEF_MSG_ENABLE \
76 (NETIF_MSG_DRV | \
77 NETIF_MSG_PROBE | \
78 NETIF_MSG_LINK | \
79 NETIF_MSG_TIMER | \
80 NETIF_MSG_IFDOWN | \
81 NETIF_MSG_IFUP | \
82 NETIF_MSG_RX_ERR | \
83 NETIF_MSG_TX_ERR)
84
85/* length of time before we decide the hardware is borked,
86 * and dev->tx_timeout() should be called to fix the problem
87 */
88#define TG3_TX_TIMEOUT (5 * HZ)
89
90/* hardware minimum and maximum for a single frame's data payload */
91#define TG3_MIN_MTU 60
92#define TG3_MAX_MTU(tp) \
8f666b07 93 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
94
95/* These numbers seem to be hard coded in the NIC firmware somehow.
96 * You can't change the ring sizes, but you can change where you place
97 * them in the NIC onboard memory.
98 */
7cb32cf2 99#define TG3_RX_STD_RING_SIZE(tp) \
de9f5230
MC
100 ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
101 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 102#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 103#define TG3_RX_JMB_RING_SIZE(tp) \
de9f5230
MC
104 ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
105 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 106#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 107#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
108
109/* Do not place this n-ring entries value into the tp struct itself,
110 * we really want to expose these constants to GCC so that modulo et
111 * al. operations are done with shifts and masks instead of with
112 * hw multiply/modulo instructions. Another solution would be to
113 * replace things like '% foo' with '& (foo - 1)'.
114 */
1da177e4
LT
115
116#define TG3_TX_RING_SIZE 512
117#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
118
2c49a44d
MC
119#define TG3_RX_STD_RING_BYTES(tp) \
120 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
121#define TG3_RX_JMB_RING_BYTES(tp) \
122 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
123#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 124 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
125#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
126 TG3_TX_RING_SIZE)
1da177e4
LT
127#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
128
287be12e
MC
129#define TG3_DMA_BYTE_ENAB 64
130
131#define TG3_RX_STD_DMA_SZ 1536
132#define TG3_RX_JMB_DMA_SZ 9046
133
134#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
135
136#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
137#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 138
2c49a44d
MC
139#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
140 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 141
2c49a44d
MC
142#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
143 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 144
d2757fc4
MC
145/* Due to a hardware bug, the 5701 can only DMA to memory addresses
146 * that are at least dword aligned when used in PCIX mode. The driver
147 * works around this bug by double copying the packet. This workaround
148 * is built into the normal double copy length check for efficiency.
149 *
150 * However, the double copy is only necessary on those architectures
151 * where unaligned memory accesses are inefficient. For those architectures
152 * where unaligned memory accesses incur little penalty, we can reintegrate
153 * the 5701 in the normal rx path. Doing so saves a device structure
154 * dereference by hardcoding the double copy threshold in place.
155 */
156#define TG3_RX_COPY_THRESHOLD 256
157#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
158 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
159#else
160 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
161#endif
162
1da177e4 163/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 164#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 165
ad829268
MC
166#define TG3_RAW_IP_ALIGN 2
167
c6cdf436
MC
168#define TG3_FW_UPDATE_TIMEOUT_SEC 5
169
077f849d
JSR
170#define FIRMWARE_TG3 "tigon/tg3.bin"
171#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
172#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
173
1da177e4 174static char version[] __devinitdata =
05dbe005 175 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
176
177MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
178MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
179MODULE_LICENSE("GPL");
180MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
181MODULE_FIRMWARE(FIRMWARE_TG3);
182MODULE_FIRMWARE(FIRMWARE_TG3TSO);
183MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
184
1da177e4
LT
185static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
186module_param(tg3_debug, int, 0);
187MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
188
a3aa1884 189static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
190 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
191 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
192 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
193 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
194 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
195 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
196 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
197 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
198 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
199 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
200 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
201 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
263 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
264 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
265 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
266 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
267 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
268 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
269 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
270 {}
1da177e4
LT
271};
272
273MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
274
50da859d 275static const struct {
1da177e4 276 const char string[ETH_GSTRING_LEN];
48fa55a0 277} ethtool_stats_keys[] = {
1da177e4
LT
278 { "rx_octets" },
279 { "rx_fragments" },
280 { "rx_ucast_packets" },
281 { "rx_mcast_packets" },
282 { "rx_bcast_packets" },
283 { "rx_fcs_errors" },
284 { "rx_align_errors" },
285 { "rx_xon_pause_rcvd" },
286 { "rx_xoff_pause_rcvd" },
287 { "rx_mac_ctrl_rcvd" },
288 { "rx_xoff_entered" },
289 { "rx_frame_too_long_errors" },
290 { "rx_jabbers" },
291 { "rx_undersize_packets" },
292 { "rx_in_length_errors" },
293 { "rx_out_length_errors" },
294 { "rx_64_or_less_octet_packets" },
295 { "rx_65_to_127_octet_packets" },
296 { "rx_128_to_255_octet_packets" },
297 { "rx_256_to_511_octet_packets" },
298 { "rx_512_to_1023_octet_packets" },
299 { "rx_1024_to_1522_octet_packets" },
300 { "rx_1523_to_2047_octet_packets" },
301 { "rx_2048_to_4095_octet_packets" },
302 { "rx_4096_to_8191_octet_packets" },
303 { "rx_8192_to_9022_octet_packets" },
304
305 { "tx_octets" },
306 { "tx_collisions" },
307
308 { "tx_xon_sent" },
309 { "tx_xoff_sent" },
310 { "tx_flow_control" },
311 { "tx_mac_errors" },
312 { "tx_single_collisions" },
313 { "tx_mult_collisions" },
314 { "tx_deferred" },
315 { "tx_excessive_collisions" },
316 { "tx_late_collisions" },
317 { "tx_collide_2times" },
318 { "tx_collide_3times" },
319 { "tx_collide_4times" },
320 { "tx_collide_5times" },
321 { "tx_collide_6times" },
322 { "tx_collide_7times" },
323 { "tx_collide_8times" },
324 { "tx_collide_9times" },
325 { "tx_collide_10times" },
326 { "tx_collide_11times" },
327 { "tx_collide_12times" },
328 { "tx_collide_13times" },
329 { "tx_collide_14times" },
330 { "tx_collide_15times" },
331 { "tx_ucast_packets" },
332 { "tx_mcast_packets" },
333 { "tx_bcast_packets" },
334 { "tx_carrier_sense_errors" },
335 { "tx_discards" },
336 { "tx_errors" },
337
338 { "dma_writeq_full" },
339 { "dma_write_prioq_full" },
340 { "rxbds_empty" },
341 { "rx_discards" },
4d958473 342 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
343 { "rx_errors" },
344 { "rx_threshold_hit" },
345
346 { "dma_readq_full" },
347 { "dma_read_prioq_full" },
348 { "tx_comp_queue_full" },
349
350 { "ring_set_send_prod_index" },
351 { "ring_status_update" },
352 { "nic_irqs" },
353 { "nic_avoided_irqs" },
354 { "nic_tx_threshold_hit" }
355};
356
48fa55a0
MC
357#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
358
359
50da859d 360static const struct {
4cafd3f5 361 const char string[ETH_GSTRING_LEN];
48fa55a0 362} ethtool_test_keys[] = {
4cafd3f5
MC
363 { "nvram test (online) " },
364 { "link test (online) " },
365 { "register test (offline)" },
366 { "memory test (offline)" },
367 { "loopback test (offline)" },
368 { "interrupt test (offline)" },
369};
370
48fa55a0
MC
371#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
372
373
b401e9e2
MC
374static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
375{
376 writel(val, tp->regs + off);
377}
378
379static u32 tg3_read32(struct tg3 *tp, u32 off)
380{
de6f31eb 381 return readl(tp->regs + off);
b401e9e2
MC
382}
383
0d3031d9
MC
384static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
385{
386 writel(val, tp->aperegs + off);
387}
388
389static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
390{
de6f31eb 391 return readl(tp->aperegs + off);
0d3031d9
MC
392}
393
1da177e4
LT
394static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
395{
6892914f
MC
396 unsigned long flags;
397
398 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
399 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
400 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 401 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
402}
403
404static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
405{
406 writel(val, tp->regs + off);
407 readl(tp->regs + off);
1da177e4
LT
408}
409
6892914f 410static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 411{
6892914f
MC
412 unsigned long flags;
413 u32 val;
414
415 spin_lock_irqsave(&tp->indirect_lock, flags);
416 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
417 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
418 spin_unlock_irqrestore(&tp->indirect_lock, flags);
419 return val;
420}
421
422static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
423{
424 unsigned long flags;
425
426 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
427 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
428 TG3_64BIT_REG_LOW, val);
429 return;
430 }
66711e66 431 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
432 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
433 TG3_64BIT_REG_LOW, val);
434 return;
1da177e4 435 }
6892914f
MC
436
437 spin_lock_irqsave(&tp->indirect_lock, flags);
438 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
439 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
440 spin_unlock_irqrestore(&tp->indirect_lock, flags);
441
442 /* In indirect mode when disabling interrupts, we also need
443 * to clear the interrupt bit in the GRC local ctrl register.
444 */
445 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
446 (val == 0x1)) {
447 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
448 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
449 }
450}
451
452static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
453{
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
b401e9e2
MC
464/* usec_wait specifies the wait time in usec when writing to certain registers
465 * where it is unsafe to read back the register without some delay.
466 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
467 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
468 */
469static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 470{
b401e9e2
MC
471 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
472 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
473 /* Non-posted methods */
474 tp->write32(tp, off, val);
475 else {
476 /* Posted method */
477 tg3_write32(tp, off, val);
478 if (usec_wait)
479 udelay(usec_wait);
480 tp->read32(tp, off);
481 }
482 /* Wait again after the read for the posted method to guarantee that
483 * the wait time is met.
484 */
485 if (usec_wait)
486 udelay(usec_wait);
1da177e4
LT
487}
488
09ee929c
MC
489static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
490{
491 tp->write32_mbox(tp, off, val);
6892914f
MC
492 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
493 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
494 tp->read32_mbox(tp, off);
09ee929c
MC
495}
496
20094930 497static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
498{
499 void __iomem *mbox = tp->regs + off;
500 writel(val, mbox);
501 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
502 writel(val, mbox);
503 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
504 readl(mbox);
505}
506
b5d3772c
MC
507static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
508{
de6f31eb 509 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
510}
511
512static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
513{
514 writel(val, tp->regs + off + GRCMBOX_BASE);
515}
516
c6cdf436 517#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 518#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
519#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
520#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
521#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 522
c6cdf436
MC
523#define tw32(reg, val) tp->write32(tp, reg, val)
524#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
525#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
526#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
527
528static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
529{
6892914f
MC
530 unsigned long flags;
531
b5d3772c
MC
532 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
533 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
534 return;
535
6892914f 536 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
537 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
538 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
539 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 540
bbadf503
MC
541 /* Always leave this as zero. */
542 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
543 } else {
544 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
545 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 546
bbadf503
MC
547 /* Always leave this as zero. */
548 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
549 }
550 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
551}
552
1da177e4
LT
553static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
554{
6892914f
MC
555 unsigned long flags;
556
b5d3772c
MC
557 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
558 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
559 *val = 0;
560 return;
561 }
562
6892914f 563 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
564 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
565 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
566 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 567
bbadf503
MC
568 /* Always leave this as zero. */
569 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
570 } else {
571 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
572 *val = tr32(TG3PCI_MEM_WIN_DATA);
573
574 /* Always leave this as zero. */
575 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
576 }
6892914f 577 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
578}
579
0d3031d9
MC
580static void tg3_ape_lock_init(struct tg3 *tp)
581{
582 int i;
f92d9dc1
MC
583 u32 regbase;
584
585 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
586 regbase = TG3_APE_LOCK_GRANT;
587 else
588 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
589
590 /* Make sure the driver hasn't any stale locks. */
591 for (i = 0; i < 8; i++)
f92d9dc1 592 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
593}
594
595static int tg3_ape_lock(struct tg3 *tp, int locknum)
596{
597 int i, off;
598 int ret = 0;
f92d9dc1 599 u32 status, req, gnt;
0d3031d9
MC
600
601 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
602 return 0;
603
604 switch (locknum) {
33f401ae
MC
605 case TG3_APE_LOCK_GRC:
606 case TG3_APE_LOCK_MEM:
607 break;
608 default:
609 return -EINVAL;
0d3031d9
MC
610 }
611
f92d9dc1
MC
612 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
613 req = TG3_APE_LOCK_REQ;
614 gnt = TG3_APE_LOCK_GRANT;
615 } else {
616 req = TG3_APE_PER_LOCK_REQ;
617 gnt = TG3_APE_PER_LOCK_GRANT;
618 }
619
0d3031d9
MC
620 off = 4 * locknum;
621
f92d9dc1 622 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
0d3031d9
MC
623
624 /* Wait for up to 1 millisecond to acquire lock. */
625 for (i = 0; i < 100; i++) {
f92d9dc1 626 status = tg3_ape_read32(tp, gnt + off);
0d3031d9
MC
627 if (status == APE_LOCK_GRANT_DRIVER)
628 break;
629 udelay(10);
630 }
631
632 if (status != APE_LOCK_GRANT_DRIVER) {
633 /* Revoke the lock request. */
f92d9dc1 634 tg3_ape_write32(tp, gnt + off,
0d3031d9
MC
635 APE_LOCK_GRANT_DRIVER);
636
637 ret = -EBUSY;
638 }
639
640 return ret;
641}
642
643static void tg3_ape_unlock(struct tg3 *tp, int locknum)
644{
f92d9dc1 645 u32 gnt;
0d3031d9
MC
646
647 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
648 return;
649
650 switch (locknum) {
33f401ae
MC
651 case TG3_APE_LOCK_GRC:
652 case TG3_APE_LOCK_MEM:
653 break;
654 default:
655 return;
0d3031d9
MC
656 }
657
f92d9dc1
MC
658 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
659 gnt = TG3_APE_LOCK_GRANT;
660 else
661 gnt = TG3_APE_PER_LOCK_GRANT;
662
663 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
664}
665
1da177e4
LT
666static void tg3_disable_ints(struct tg3 *tp)
667{
89aeb3bc
MC
668 int i;
669
1da177e4
LT
670 tw32(TG3PCI_MISC_HOST_CTRL,
671 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
672 for (i = 0; i < tp->irq_max; i++)
673 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
674}
675
1da177e4
LT
676static void tg3_enable_ints(struct tg3 *tp)
677{
89aeb3bc 678 int i;
89aeb3bc 679
bbe832c0
MC
680 tp->irq_sync = 0;
681 wmb();
682
1da177e4
LT
683 tw32(TG3PCI_MISC_HOST_CTRL,
684 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 685
f89f38b8 686 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
687 for (i = 0; i < tp->irq_cnt; i++) {
688 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 689
898a56f8 690 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
89aeb3bc
MC
691 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
692 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 693
f89f38b8 694 tp->coal_now |= tnapi->coal_now;
89aeb3bc 695 }
f19af9c2
MC
696
697 /* Force an initial interrupt */
698 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
699 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
700 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
701 else
f89f38b8
MC
702 tw32(HOSTCC_MODE, tp->coal_now);
703
704 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
705}
706
17375d25 707static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 708{
17375d25 709 struct tg3 *tp = tnapi->tp;
898a56f8 710 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
711 unsigned int work_exists = 0;
712
713 /* check for phy events */
714 if (!(tp->tg3_flags &
715 (TG3_FLAG_USE_LINKCHG_REG |
716 TG3_FLAG_POLL_SERDES))) {
717 if (sblk->status & SD_STATUS_LINK_CHG)
718 work_exists = 1;
719 }
720 /* check for RX/TX work to do */
f3f3f27e 721 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 722 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
723 work_exists = 1;
724
725 return work_exists;
726}
727
17375d25 728/* tg3_int_reenable
04237ddd
MC
729 * similar to tg3_enable_ints, but it accurately determines whether there
730 * is new work pending and can return without flushing the PIO write
6aa20a22 731 * which reenables interrupts
1da177e4 732 */
17375d25 733static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 734{
17375d25
MC
735 struct tg3 *tp = tnapi->tp;
736
898a56f8 737 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
738 mmiowb();
739
fac9b83e
DM
740 /* When doing tagged status, this work check is unnecessary.
741 * The last_tag we write above tells the chip which piece of
742 * work we've completed.
743 */
744 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
17375d25 745 tg3_has_work(tnapi))
04237ddd 746 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 747 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
748}
749
1da177e4
LT
750static void tg3_switch_clocks(struct tg3 *tp)
751{
f6eb9b1f 752 u32 clock_ctrl;
1da177e4
LT
753 u32 orig_clock_ctrl;
754
795d01c5
MC
755 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
756 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
4cf78e4f
MC
757 return;
758
f6eb9b1f
MC
759 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
760
1da177e4
LT
761 orig_clock_ctrl = clock_ctrl;
762 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
763 CLOCK_CTRL_CLKRUN_OENABLE |
764 0x1f);
765 tp->pci_clock_ctrl = clock_ctrl;
766
767 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
768 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
769 tw32_wait_f(TG3PCI_CLOCK_CTRL,
770 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
771 }
772 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
773 tw32_wait_f(TG3PCI_CLOCK_CTRL,
774 clock_ctrl |
775 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
776 40);
777 tw32_wait_f(TG3PCI_CLOCK_CTRL,
778 clock_ctrl | (CLOCK_CTRL_ALTCLK),
779 40);
1da177e4 780 }
b401e9e2 781 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
782}
783
784#define PHY_BUSY_LOOPS 5000
785
786static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
787{
788 u32 frame_val;
789 unsigned int loops;
790 int ret;
791
792 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
793 tw32_f(MAC_MI_MODE,
794 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
795 udelay(80);
796 }
797
798 *val = 0x0;
799
882e9793 800 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
801 MI_COM_PHY_ADDR_MASK);
802 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
803 MI_COM_REG_ADDR_MASK);
804 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 805
1da177e4
LT
806 tw32_f(MAC_MI_COM, frame_val);
807
808 loops = PHY_BUSY_LOOPS;
809 while (loops != 0) {
810 udelay(10);
811 frame_val = tr32(MAC_MI_COM);
812
813 if ((frame_val & MI_COM_BUSY) == 0) {
814 udelay(5);
815 frame_val = tr32(MAC_MI_COM);
816 break;
817 }
818 loops -= 1;
819 }
820
821 ret = -EBUSY;
822 if (loops != 0) {
823 *val = frame_val & MI_COM_DATA_MASK;
824 ret = 0;
825 }
826
827 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
828 tw32_f(MAC_MI_MODE, tp->mi_mode);
829 udelay(80);
830 }
831
832 return ret;
833}
834
835static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
836{
837 u32 frame_val;
838 unsigned int loops;
839 int ret;
840
f07e9af3 841 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
b5d3772c
MC
842 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
843 return 0;
844
1da177e4
LT
845 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
846 tw32_f(MAC_MI_MODE,
847 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
848 udelay(80);
849 }
850
882e9793 851 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
852 MI_COM_PHY_ADDR_MASK);
853 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
854 MI_COM_REG_ADDR_MASK);
855 frame_val |= (val & MI_COM_DATA_MASK);
856 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 857
1da177e4
LT
858 tw32_f(MAC_MI_COM, frame_val);
859
860 loops = PHY_BUSY_LOOPS;
861 while (loops != 0) {
862 udelay(10);
863 frame_val = tr32(MAC_MI_COM);
864 if ((frame_val & MI_COM_BUSY) == 0) {
865 udelay(5);
866 frame_val = tr32(MAC_MI_COM);
867 break;
868 }
869 loops -= 1;
870 }
871
872 ret = -EBUSY;
873 if (loops != 0)
874 ret = 0;
875
876 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
877 tw32_f(MAC_MI_MODE, tp->mi_mode);
878 udelay(80);
879 }
880
881 return ret;
882}
883
b0988c15
MC
884static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
885{
886 int err;
887
888 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
889 if (err)
890 goto done;
891
892 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
893 if (err)
894 goto done;
895
896 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
897 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
898 if (err)
899 goto done;
900
901 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
902
903done:
904 return err;
905}
906
907static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
908{
909 int err;
910
911 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
912 if (err)
913 goto done;
914
915 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
916 if (err)
917 goto done;
918
919 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
920 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
921 if (err)
922 goto done;
923
924 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
925
926done:
927 return err;
928}
929
930static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
931{
932 int err;
933
934 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
935 if (!err)
936 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
937
938 return err;
939}
940
941static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
942{
943 int err;
944
945 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
946 if (!err)
947 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
948
949 return err;
950}
951
15ee95c3
MC
952static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
953{
954 int err;
955
956 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
957 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
958 MII_TG3_AUXCTL_SHDWSEL_MISC);
959 if (!err)
960 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
961
962 return err;
963}
964
b4bd2929
MC
965static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
966{
967 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
968 set |= MII_TG3_AUXCTL_MISC_WREN;
969
970 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
971}
972
1d36ba45
MC
973#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
974 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
975 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
976 MII_TG3_AUXCTL_ACTL_TX_6DB)
977
978#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
979 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
980 MII_TG3_AUXCTL_ACTL_TX_6DB);
981
95e2869a
MC
982static int tg3_bmcr_reset(struct tg3 *tp)
983{
984 u32 phy_control;
985 int limit, err;
986
987 /* OK, reset it, and poll the BMCR_RESET bit until it
988 * clears or we time out.
989 */
990 phy_control = BMCR_RESET;
991 err = tg3_writephy(tp, MII_BMCR, phy_control);
992 if (err != 0)
993 return -EBUSY;
994
995 limit = 5000;
996 while (limit--) {
997 err = tg3_readphy(tp, MII_BMCR, &phy_control);
998 if (err != 0)
999 return -EBUSY;
1000
1001 if ((phy_control & BMCR_RESET) == 0) {
1002 udelay(40);
1003 break;
1004 }
1005 udelay(10);
1006 }
d4675b52 1007 if (limit < 0)
95e2869a
MC
1008 return -EBUSY;
1009
1010 return 0;
1011}
1012
158d7abd
MC
1013static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1014{
3d16543d 1015 struct tg3 *tp = bp->priv;
158d7abd
MC
1016 u32 val;
1017
24bb4fb6 1018 spin_lock_bh(&tp->lock);
158d7abd
MC
1019
1020 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1021 val = -EIO;
1022
1023 spin_unlock_bh(&tp->lock);
158d7abd
MC
1024
1025 return val;
1026}
1027
1028static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1029{
3d16543d 1030 struct tg3 *tp = bp->priv;
24bb4fb6 1031 u32 ret = 0;
158d7abd 1032
24bb4fb6 1033 spin_lock_bh(&tp->lock);
158d7abd
MC
1034
1035 if (tg3_writephy(tp, reg, val))
24bb4fb6 1036 ret = -EIO;
158d7abd 1037
24bb4fb6
MC
1038 spin_unlock_bh(&tp->lock);
1039
1040 return ret;
158d7abd
MC
1041}
1042
1043static int tg3_mdio_reset(struct mii_bus *bp)
1044{
1045 return 0;
1046}
1047
9c61d6bc 1048static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1049{
1050 u32 val;
fcb389df 1051 struct phy_device *phydev;
a9daf367 1052
3f0e3ad7 1053 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1054 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1055 case PHY_ID_BCM50610:
1056 case PHY_ID_BCM50610M:
fcb389df
MC
1057 val = MAC_PHYCFG2_50610_LED_MODES;
1058 break;
6a443a0f 1059 case PHY_ID_BCMAC131:
fcb389df
MC
1060 val = MAC_PHYCFG2_AC131_LED_MODES;
1061 break;
6a443a0f 1062 case PHY_ID_RTL8211C:
fcb389df
MC
1063 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1064 break;
6a443a0f 1065 case PHY_ID_RTL8201E:
fcb389df
MC
1066 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1067 break;
1068 default:
a9daf367 1069 return;
fcb389df
MC
1070 }
1071
1072 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1073 tw32(MAC_PHYCFG2, val);
1074
1075 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1076 val &= ~(MAC_PHYCFG1_RGMII_INT |
1077 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1078 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1079 tw32(MAC_PHYCFG1, val);
1080
1081 return;
1082 }
1083
14417063 1084 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
fcb389df
MC
1085 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1086 MAC_PHYCFG2_FMODE_MASK_MASK |
1087 MAC_PHYCFG2_GMODE_MASK_MASK |
1088 MAC_PHYCFG2_ACT_MASK_MASK |
1089 MAC_PHYCFG2_QUAL_MASK_MASK |
1090 MAC_PHYCFG2_INBAND_ENABLE;
1091
1092 tw32(MAC_PHYCFG2, val);
a9daf367 1093
bb85fbb6
MC
1094 val = tr32(MAC_PHYCFG1);
1095 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1096 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
14417063 1097 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1098 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1099 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1100 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1101 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1102 }
bb85fbb6
MC
1103 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1104 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1105 tw32(MAC_PHYCFG1, val);
a9daf367 1106
a9daf367
MC
1107 val = tr32(MAC_EXT_RGMII_MODE);
1108 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1109 MAC_RGMII_MODE_RX_QUALITY |
1110 MAC_RGMII_MODE_RX_ACTIVITY |
1111 MAC_RGMII_MODE_RX_ENG_DET |
1112 MAC_RGMII_MODE_TX_ENABLE |
1113 MAC_RGMII_MODE_TX_LOWPWR |
1114 MAC_RGMII_MODE_TX_RESET);
14417063 1115 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1116 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1117 val |= MAC_RGMII_MODE_RX_INT_B |
1118 MAC_RGMII_MODE_RX_QUALITY |
1119 MAC_RGMII_MODE_RX_ACTIVITY |
1120 MAC_RGMII_MODE_RX_ENG_DET;
1121 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1122 val |= MAC_RGMII_MODE_TX_ENABLE |
1123 MAC_RGMII_MODE_TX_LOWPWR |
1124 MAC_RGMII_MODE_TX_RESET;
1125 }
1126 tw32(MAC_EXT_RGMII_MODE, val);
1127}
1128
158d7abd
MC
1129static void tg3_mdio_start(struct tg3 *tp)
1130{
158d7abd
MC
1131 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1132 tw32_f(MAC_MI_MODE, tp->mi_mode);
1133 udelay(80);
a9daf367 1134
9ea4818d
MC
1135 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1136 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1137 tg3_mdio_config_5785(tp);
1138}
1139
1140static int tg3_mdio_init(struct tg3 *tp)
1141{
1142 int i;
1143 u32 reg;
1144 struct phy_device *phydev;
1145
0a58d668 1146 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
9c7df915 1147 u32 is_serdes;
882e9793 1148
9c7df915 1149 tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
882e9793 1150
d1ec96af
MC
1151 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1152 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1153 else
1154 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1155 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1156 if (is_serdes)
1157 tp->phy_addr += 7;
1158 } else
3f0e3ad7 1159 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1160
158d7abd
MC
1161 tg3_mdio_start(tp);
1162
1163 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1164 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1165 return 0;
1166
298cf9be
LB
1167 tp->mdio_bus = mdiobus_alloc();
1168 if (tp->mdio_bus == NULL)
1169 return -ENOMEM;
158d7abd 1170
298cf9be
LB
1171 tp->mdio_bus->name = "tg3 mdio bus";
1172 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1173 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1174 tp->mdio_bus->priv = tp;
1175 tp->mdio_bus->parent = &tp->pdev->dev;
1176 tp->mdio_bus->read = &tg3_mdio_read;
1177 tp->mdio_bus->write = &tg3_mdio_write;
1178 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1179 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1180 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1181
1182 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1183 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1184
1185 /* The bus registration will look for all the PHYs on the mdio bus.
1186 * Unfortunately, it does not ensure the PHY is powered up before
1187 * accessing the PHY ID registers. A chip reset is the
1188 * quickest way to bring the device back to an operational state..
1189 */
1190 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1191 tg3_bmcr_reset(tp);
1192
298cf9be 1193 i = mdiobus_register(tp->mdio_bus);
a9daf367 1194 if (i) {
ab96b241 1195 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1196 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1197 return i;
1198 }
158d7abd 1199
3f0e3ad7 1200 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1201
9c61d6bc 1202 if (!phydev || !phydev->drv) {
ab96b241 1203 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1204 mdiobus_unregister(tp->mdio_bus);
1205 mdiobus_free(tp->mdio_bus);
1206 return -ENODEV;
1207 }
1208
1209 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1210 case PHY_ID_BCM57780:
321d32a0 1211 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1212 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1213 break;
6a443a0f
MC
1214 case PHY_ID_BCM50610:
1215 case PHY_ID_BCM50610M:
32e5a8d6 1216 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1217 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1218 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1219 PHY_BRCM_AUTO_PWRDWN_ENABLE;
14417063 1220 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
a9daf367
MC
1221 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1222 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1223 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1224 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1225 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1226 /* fallthru */
6a443a0f 1227 case PHY_ID_RTL8211C:
fcb389df 1228 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1229 break;
6a443a0f
MC
1230 case PHY_ID_RTL8201E:
1231 case PHY_ID_BCMAC131:
a9daf367 1232 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1233 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1234 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1235 break;
1236 }
1237
9c61d6bc
MC
1238 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1239
1240 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1241 tg3_mdio_config_5785(tp);
a9daf367
MC
1242
1243 return 0;
158d7abd
MC
1244}
1245
1246static void tg3_mdio_fini(struct tg3 *tp)
1247{
1248 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1249 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
298cf9be
LB
1250 mdiobus_unregister(tp->mdio_bus);
1251 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1252 }
1253}
1254
4ba526ce
MC
1255/* tp->lock is held. */
1256static inline void tg3_generate_fw_event(struct tg3 *tp)
1257{
1258 u32 val;
1259
1260 val = tr32(GRC_RX_CPU_EVENT);
1261 val |= GRC_RX_CPU_DRIVER_EVENT;
1262 tw32_f(GRC_RX_CPU_EVENT, val);
1263
1264 tp->last_event_jiffies = jiffies;
1265}
1266
1267#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1268
95e2869a
MC
1269/* tp->lock is held. */
1270static void tg3_wait_for_event_ack(struct tg3 *tp)
1271{
1272 int i;
4ba526ce
MC
1273 unsigned int delay_cnt;
1274 long time_remain;
1275
1276 /* If enough time has passed, no wait is necessary. */
1277 time_remain = (long)(tp->last_event_jiffies + 1 +
1278 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1279 (long)jiffies;
1280 if (time_remain < 0)
1281 return;
1282
1283 /* Check if we can shorten the wait time. */
1284 delay_cnt = jiffies_to_usecs(time_remain);
1285 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1286 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1287 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1288
4ba526ce 1289 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1290 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1291 break;
4ba526ce 1292 udelay(8);
95e2869a
MC
1293 }
1294}
1295
1296/* tp->lock is held. */
1297static void tg3_ump_link_report(struct tg3 *tp)
1298{
1299 u32 reg;
1300 u32 val;
1301
1302 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1303 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1304 return;
1305
1306 tg3_wait_for_event_ack(tp);
1307
1308 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1309
1310 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1311
1312 val = 0;
1313 if (!tg3_readphy(tp, MII_BMCR, &reg))
1314 val = reg << 16;
1315 if (!tg3_readphy(tp, MII_BMSR, &reg))
1316 val |= (reg & 0xffff);
1317 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1318
1319 val = 0;
1320 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1321 val = reg << 16;
1322 if (!tg3_readphy(tp, MII_LPA, &reg))
1323 val |= (reg & 0xffff);
1324 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1325
1326 val = 0;
f07e9af3 1327 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1328 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1329 val = reg << 16;
1330 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1331 val |= (reg & 0xffff);
1332 }
1333 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1334
1335 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1336 val = reg << 16;
1337 else
1338 val = 0;
1339 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1340
4ba526ce 1341 tg3_generate_fw_event(tp);
95e2869a
MC
1342}
1343
1344static void tg3_link_report(struct tg3 *tp)
1345{
1346 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1347 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1348 tg3_ump_link_report(tp);
1349 } else if (netif_msg_link(tp)) {
05dbe005
JP
1350 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1351 (tp->link_config.active_speed == SPEED_1000 ?
1352 1000 :
1353 (tp->link_config.active_speed == SPEED_100 ?
1354 100 : 10)),
1355 (tp->link_config.active_duplex == DUPLEX_FULL ?
1356 "full" : "half"));
1357
1358 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1359 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1360 "on" : "off",
1361 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1362 "on" : "off");
47007831
MC
1363
1364 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1365 netdev_info(tp->dev, "EEE is %s\n",
1366 tp->setlpicnt ? "enabled" : "disabled");
1367
95e2869a
MC
1368 tg3_ump_link_report(tp);
1369 }
1370}
1371
1372static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1373{
1374 u16 miireg;
1375
e18ce346 1376 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1377 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1378 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1379 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1380 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1381 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1382 else
1383 miireg = 0;
1384
1385 return miireg;
1386}
1387
1388static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1389{
1390 u16 miireg;
1391
e18ce346 1392 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1393 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1394 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1395 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1396 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1397 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1398 else
1399 miireg = 0;
1400
1401 return miireg;
1402}
1403
95e2869a
MC
1404static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1405{
1406 u8 cap = 0;
1407
1408 if (lcladv & ADVERTISE_1000XPAUSE) {
1409 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1410 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1411 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1412 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1413 cap = FLOW_CTRL_RX;
95e2869a
MC
1414 } else {
1415 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1416 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1417 }
1418 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1419 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1420 cap = FLOW_CTRL_TX;
95e2869a
MC
1421 }
1422
1423 return cap;
1424}
1425
f51f3562 1426static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1427{
b02fd9e3 1428 u8 autoneg;
f51f3562 1429 u8 flowctrl = 0;
95e2869a
MC
1430 u32 old_rx_mode = tp->rx_mode;
1431 u32 old_tx_mode = tp->tx_mode;
1432
b02fd9e3 1433 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
3f0e3ad7 1434 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1435 else
1436 autoneg = tp->link_config.autoneg;
1437
1438 if (autoneg == AUTONEG_ENABLE &&
95e2869a 1439 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
f07e9af3 1440 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1441 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1442 else
bc02ff95 1443 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1444 } else
1445 flowctrl = tp->link_config.flowctrl;
95e2869a 1446
f51f3562 1447 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1448
e18ce346 1449 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1450 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1451 else
1452 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1453
f51f3562 1454 if (old_rx_mode != tp->rx_mode)
95e2869a 1455 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1456
e18ce346 1457 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1458 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1459 else
1460 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1461
f51f3562 1462 if (old_tx_mode != tp->tx_mode)
95e2869a 1463 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1464}
1465
b02fd9e3
MC
1466static void tg3_adjust_link(struct net_device *dev)
1467{
1468 u8 oldflowctrl, linkmesg = 0;
1469 u32 mac_mode, lcl_adv, rmt_adv;
1470 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1471 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1472
24bb4fb6 1473 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1474
1475 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1476 MAC_MODE_HALF_DUPLEX);
1477
1478 oldflowctrl = tp->link_config.active_flowctrl;
1479
1480 if (phydev->link) {
1481 lcl_adv = 0;
1482 rmt_adv = 0;
1483
1484 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1485 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1486 else if (phydev->speed == SPEED_1000 ||
1487 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1488 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1489 else
1490 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1491
1492 if (phydev->duplex == DUPLEX_HALF)
1493 mac_mode |= MAC_MODE_HALF_DUPLEX;
1494 else {
1495 lcl_adv = tg3_advert_flowctrl_1000T(
1496 tp->link_config.flowctrl);
1497
1498 if (phydev->pause)
1499 rmt_adv = LPA_PAUSE_CAP;
1500 if (phydev->asym_pause)
1501 rmt_adv |= LPA_PAUSE_ASYM;
1502 }
1503
1504 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1505 } else
1506 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1507
1508 if (mac_mode != tp->mac_mode) {
1509 tp->mac_mode = mac_mode;
1510 tw32_f(MAC_MODE, tp->mac_mode);
1511 udelay(40);
1512 }
1513
fcb389df
MC
1514 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1515 if (phydev->speed == SPEED_10)
1516 tw32(MAC_MI_STAT,
1517 MAC_MI_STAT_10MBPS_MODE |
1518 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1519 else
1520 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1521 }
1522
b02fd9e3
MC
1523 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1524 tw32(MAC_TX_LENGTHS,
1525 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1526 (6 << TX_LENGTHS_IPG_SHIFT) |
1527 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1528 else
1529 tw32(MAC_TX_LENGTHS,
1530 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1531 (6 << TX_LENGTHS_IPG_SHIFT) |
1532 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1533
1534 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1535 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1536 phydev->speed != tp->link_config.active_speed ||
1537 phydev->duplex != tp->link_config.active_duplex ||
1538 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1539 linkmesg = 1;
b02fd9e3
MC
1540
1541 tp->link_config.active_speed = phydev->speed;
1542 tp->link_config.active_duplex = phydev->duplex;
1543
24bb4fb6 1544 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1545
1546 if (linkmesg)
1547 tg3_link_report(tp);
1548}
1549
1550static int tg3_phy_init(struct tg3 *tp)
1551{
1552 struct phy_device *phydev;
1553
f07e9af3 1554 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1555 return 0;
1556
1557 /* Bring the PHY back to a known state. */
1558 tg3_bmcr_reset(tp);
1559
3f0e3ad7 1560 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1561
1562 /* Attach the MAC to the PHY. */
fb28ad35 1563 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1564 phydev->dev_flags, phydev->interface);
b02fd9e3 1565 if (IS_ERR(phydev)) {
ab96b241 1566 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1567 return PTR_ERR(phydev);
1568 }
1569
b02fd9e3 1570 /* Mask with MAC supported features. */
9c61d6bc
MC
1571 switch (phydev->interface) {
1572 case PHY_INTERFACE_MODE_GMII:
1573 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1574 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1575 phydev->supported &= (PHY_GBIT_FEATURES |
1576 SUPPORTED_Pause |
1577 SUPPORTED_Asym_Pause);
1578 break;
1579 }
1580 /* fallthru */
9c61d6bc
MC
1581 case PHY_INTERFACE_MODE_MII:
1582 phydev->supported &= (PHY_BASIC_FEATURES |
1583 SUPPORTED_Pause |
1584 SUPPORTED_Asym_Pause);
1585 break;
1586 default:
3f0e3ad7 1587 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1588 return -EINVAL;
1589 }
1590
f07e9af3 1591 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1592
1593 phydev->advertising = phydev->supported;
1594
b02fd9e3
MC
1595 return 0;
1596}
1597
1598static void tg3_phy_start(struct tg3 *tp)
1599{
1600 struct phy_device *phydev;
1601
f07e9af3 1602 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1603 return;
1604
3f0e3ad7 1605 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1606
80096068
MC
1607 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1608 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1609 phydev->speed = tp->link_config.orig_speed;
1610 phydev->duplex = tp->link_config.orig_duplex;
1611 phydev->autoneg = tp->link_config.orig_autoneg;
1612 phydev->advertising = tp->link_config.orig_advertising;
1613 }
1614
1615 phy_start(phydev);
1616
1617 phy_start_aneg(phydev);
1618}
1619
1620static void tg3_phy_stop(struct tg3 *tp)
1621{
f07e9af3 1622 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1623 return;
1624
3f0e3ad7 1625 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1626}
1627
1628static void tg3_phy_fini(struct tg3 *tp)
1629{
f07e9af3 1630 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1631 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1632 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1633 }
1634}
1635
7f97a4bd
MC
1636static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1637{
1638 u32 phytest;
1639
1640 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1641 u32 phy;
1642
1643 tg3_writephy(tp, MII_TG3_FET_TEST,
1644 phytest | MII_TG3_FET_SHADOW_EN);
1645 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1646 if (enable)
1647 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1648 else
1649 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1650 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1651 }
1652 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1653 }
1654}
1655
6833c043
MC
1656static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1657{
1658 u32 reg;
1659
ecf1410b 1660 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
0a58d668 1661 ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f07e9af3 1662 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1663 return;
1664
f07e9af3 1665 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1666 tg3_phy_fet_toggle_apd(tp, enable);
1667 return;
1668 }
1669
6833c043
MC
1670 reg = MII_TG3_MISC_SHDW_WREN |
1671 MII_TG3_MISC_SHDW_SCR5_SEL |
1672 MII_TG3_MISC_SHDW_SCR5_LPED |
1673 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1674 MII_TG3_MISC_SHDW_SCR5_SDTL |
1675 MII_TG3_MISC_SHDW_SCR5_C125OE;
1676 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1677 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1678
1679 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1680
1681
1682 reg = MII_TG3_MISC_SHDW_WREN |
1683 MII_TG3_MISC_SHDW_APD_SEL |
1684 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1685 if (enable)
1686 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1687
1688 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1689}
1690
9ef8ca99
MC
1691static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1692{
1693 u32 phy;
1694
1695 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
f07e9af3 1696 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
1697 return;
1698
f07e9af3 1699 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
1700 u32 ephy;
1701
535ef6e1
MC
1702 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1703 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1704
1705 tg3_writephy(tp, MII_TG3_FET_TEST,
1706 ephy | MII_TG3_FET_SHADOW_EN);
1707 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1708 if (enable)
535ef6e1 1709 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1710 else
535ef6e1
MC
1711 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1712 tg3_writephy(tp, reg, phy);
9ef8ca99 1713 }
535ef6e1 1714 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1715 }
1716 } else {
15ee95c3
MC
1717 int ret;
1718
1719 ret = tg3_phy_auxctl_read(tp,
1720 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
1721 if (!ret) {
9ef8ca99
MC
1722 if (enable)
1723 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1724 else
1725 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
1726 tg3_phy_auxctl_write(tp,
1727 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
1728 }
1729 }
1730}
1731
1da177e4
LT
1732static void tg3_phy_set_wirespeed(struct tg3 *tp)
1733{
15ee95c3 1734 int ret;
1da177e4
LT
1735 u32 val;
1736
f07e9af3 1737 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
1738 return;
1739
15ee95c3
MC
1740 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
1741 if (!ret)
b4bd2929
MC
1742 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
1743 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
1744}
1745
b2a5c19c
MC
1746static void tg3_phy_apply_otp(struct tg3 *tp)
1747{
1748 u32 otp, phy;
1749
1750 if (!tp->phy_otp)
1751 return;
1752
1753 otp = tp->phy_otp;
1754
1d36ba45
MC
1755 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
1756 return;
b2a5c19c
MC
1757
1758 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1759 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1760 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1761
1762 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1763 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1764 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1765
1766 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1767 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1768 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1769
1770 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1771 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1772
1773 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1774 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1775
1776 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1777 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1778 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1779
1d36ba45 1780 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
1781}
1782
52b02d04
MC
1783static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1784{
1785 u32 val;
1786
1787 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1788 return;
1789
1790 tp->setlpicnt = 0;
1791
1792 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1793 current_link_up == 1 &&
a6b68dab
MC
1794 tp->link_config.active_duplex == DUPLEX_FULL &&
1795 (tp->link_config.active_speed == SPEED_100 ||
1796 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
1797 u32 eeectl;
1798
1799 if (tp->link_config.active_speed == SPEED_1000)
1800 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1801 else
1802 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1803
1804 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1805
3110f5f5
MC
1806 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1807 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 1808
21a00ab2
MC
1809 switch (val) {
1810 case TG3_CL45_D7_EEERES_STAT_LP_1000T:
1811 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
1812 case ASIC_REV_5717:
1813 case ASIC_REV_5719:
1814 case ASIC_REV_57765:
1d36ba45
MC
1815 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
1816 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26,
1817 0x0000);
1818 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1819 }
21a00ab2
MC
1820 }
1821 /* Fallthrough */
1822 case TG3_CL45_D7_EEERES_STAT_LP_100TX:
52b02d04 1823 tp->setlpicnt = 2;
21a00ab2 1824 }
52b02d04
MC
1825 }
1826
1827 if (!tp->setlpicnt) {
1828 val = tr32(TG3_CPMU_EEE_MODE);
1829 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1830 }
1831}
1832
1da177e4
LT
1833static int tg3_wait_macro_done(struct tg3 *tp)
1834{
1835 int limit = 100;
1836
1837 while (limit--) {
1838 u32 tmp32;
1839
f08aa1a8 1840 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
1841 if ((tmp32 & 0x1000) == 0)
1842 break;
1843 }
1844 }
d4675b52 1845 if (limit < 0)
1da177e4
LT
1846 return -EBUSY;
1847
1848 return 0;
1849}
1850
1851static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1852{
1853 static const u32 test_pat[4][6] = {
1854 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1855 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1856 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1857 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1858 };
1859 int chan;
1860
1861 for (chan = 0; chan < 4; chan++) {
1862 int i;
1863
1864 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1865 (chan * 0x2000) | 0x0200);
f08aa1a8 1866 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1867
1868 for (i = 0; i < 6; i++)
1869 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1870 test_pat[chan][i]);
1871
f08aa1a8 1872 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1873 if (tg3_wait_macro_done(tp)) {
1874 *resetp = 1;
1875 return -EBUSY;
1876 }
1877
1878 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1879 (chan * 0x2000) | 0x0200);
f08aa1a8 1880 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
1881 if (tg3_wait_macro_done(tp)) {
1882 *resetp = 1;
1883 return -EBUSY;
1884 }
1885
f08aa1a8 1886 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
1887 if (tg3_wait_macro_done(tp)) {
1888 *resetp = 1;
1889 return -EBUSY;
1890 }
1891
1892 for (i = 0; i < 6; i += 2) {
1893 u32 low, high;
1894
1895 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1896 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1897 tg3_wait_macro_done(tp)) {
1898 *resetp = 1;
1899 return -EBUSY;
1900 }
1901 low &= 0x7fff;
1902 high &= 0x000f;
1903 if (low != test_pat[chan][i] ||
1904 high != test_pat[chan][i+1]) {
1905 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1906 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1907 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1908
1909 return -EBUSY;
1910 }
1911 }
1912 }
1913
1914 return 0;
1915}
1916
1917static int tg3_phy_reset_chanpat(struct tg3 *tp)
1918{
1919 int chan;
1920
1921 for (chan = 0; chan < 4; chan++) {
1922 int i;
1923
1924 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1925 (chan * 0x2000) | 0x0200);
f08aa1a8 1926 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1927 for (i = 0; i < 6; i++)
1928 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 1929 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1930 if (tg3_wait_macro_done(tp))
1931 return -EBUSY;
1932 }
1933
1934 return 0;
1935}
1936
1937static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1938{
1939 u32 reg32, phy9_orig;
1940 int retries, do_phy_reset, err;
1941
1942 retries = 10;
1943 do_phy_reset = 1;
1944 do {
1945 if (do_phy_reset) {
1946 err = tg3_bmcr_reset(tp);
1947 if (err)
1948 return err;
1949 do_phy_reset = 0;
1950 }
1951
1952 /* Disable transmitter and interrupt. */
1953 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1954 continue;
1955
1956 reg32 |= 0x3000;
1957 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1958
1959 /* Set full-duplex, 1000 mbps. */
1960 tg3_writephy(tp, MII_BMCR,
1961 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1962
1963 /* Set to master mode. */
1964 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1965 continue;
1966
1967 tg3_writephy(tp, MII_TG3_CTRL,
1968 (MII_TG3_CTRL_AS_MASTER |
1969 MII_TG3_CTRL_ENABLE_AS_MASTER));
1970
1d36ba45
MC
1971 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
1972 if (err)
1973 return err;
1da177e4
LT
1974
1975 /* Block the PHY control access. */
6ee7c0a0 1976 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
1977
1978 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1979 if (!err)
1980 break;
1981 } while (--retries);
1982
1983 err = tg3_phy_reset_chanpat(tp);
1984 if (err)
1985 return err;
1986
6ee7c0a0 1987 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
1988
1989 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 1990 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 1991
1d36ba45 1992 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4
LT
1993
1994 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1995
1996 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1997 reg32 &= ~0x3000;
1998 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1999 } else if (!err)
2000 err = -EBUSY;
2001
2002 return err;
2003}
2004
2005/* This will reset the tigon3 PHY if there is no valid
2006 * link unless the FORCE argument is non-zero.
2007 */
2008static int tg3_phy_reset(struct tg3 *tp)
2009{
f833c4c1 2010 u32 val, cpmuctrl;
1da177e4
LT
2011 int err;
2012
60189ddf 2013 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2014 val = tr32(GRC_MISC_CFG);
2015 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2016 udelay(40);
2017 }
f833c4c1
MC
2018 err = tg3_readphy(tp, MII_BMSR, &val);
2019 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2020 if (err != 0)
2021 return -EBUSY;
2022
c8e1e82b
MC
2023 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2024 netif_carrier_off(tp->dev);
2025 tg3_link_report(tp);
2026 }
2027
1da177e4
LT
2028 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2029 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2030 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2031 err = tg3_phy_reset_5703_4_5(tp);
2032 if (err)
2033 return err;
2034 goto out;
2035 }
2036
b2a5c19c
MC
2037 cpmuctrl = 0;
2038 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2039 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2040 cpmuctrl = tr32(TG3_CPMU_CTRL);
2041 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2042 tw32(TG3_CPMU_CTRL,
2043 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2044 }
2045
1da177e4
LT
2046 err = tg3_bmcr_reset(tp);
2047 if (err)
2048 return err;
2049
b2a5c19c 2050 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2051 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2052 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2053
2054 tw32(TG3_CPMU_CTRL, cpmuctrl);
2055 }
2056
bcb37f6c
MC
2057 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2058 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2059 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2060 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2061 CPMU_LSPD_1000MB_MACCLK_12_5) {
2062 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2063 udelay(40);
2064 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2065 }
2066 }
2067
0a58d668 2068 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f07e9af3 2069 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2070 return 0;
2071
b2a5c19c
MC
2072 tg3_phy_apply_otp(tp);
2073
f07e9af3 2074 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2075 tg3_phy_toggle_apd(tp, true);
2076 else
2077 tg3_phy_toggle_apd(tp, false);
2078
1da177e4 2079out:
1d36ba45
MC
2080 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2081 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2082 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2083 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2084 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2085 }
1d36ba45 2086
f07e9af3 2087 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2088 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2089 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2090 }
1d36ba45 2091
f07e9af3 2092 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2093 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2094 tg3_phydsp_write(tp, 0x000a, 0x310b);
2095 tg3_phydsp_write(tp, 0x201f, 0x9506);
2096 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2097 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2098 }
f07e9af3 2099 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2100 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2101 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2102 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2103 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2104 tg3_writephy(tp, MII_TG3_TEST1,
2105 MII_TG3_TEST1_TRIM_EN | 0x4);
2106 } else
2107 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2108
2109 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2110 }
c424cb24 2111 }
1d36ba45 2112
1da177e4
LT
2113 /* Set Extended packet length bit (bit 14) on all chips that */
2114 /* support jumbo frames */
79eb6904 2115 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2116 /* Cannot do read-modify-write on 5401 */
b4bd2929 2117 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
8f666b07 2118 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4 2119 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2120 err = tg3_phy_auxctl_read(tp,
2121 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2122 if (!err)
b4bd2929
MC
2123 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2124 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2125 }
2126
2127 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2128 * jumbo frames transmission.
2129 */
8f666b07 2130 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
f833c4c1 2131 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2132 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2133 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2134 }
2135
715116a1 2136 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2137 /* adjust output voltage */
535ef6e1 2138 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2139 }
2140
9ef8ca99 2141 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2142 tg3_phy_set_wirespeed(tp);
2143 return 0;
2144}
2145
2146static void tg3_frob_aux_power(struct tg3 *tp)
2147{
683644b7 2148 bool need_vaux = false;
1da177e4 2149
334355aa
MC
2150 /* The GPIOs do something completely different on 57765. */
2151 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
a50d0796 2152 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
334355aa 2153 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2154 return;
2155
683644b7
MC
2156 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2157 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
d78b59f5
MC
2158 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2159 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) &&
683644b7 2160 tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2161 struct net_device *dev_peer;
2162
2163 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2164
bc1c7567 2165 /* remove_one() may have been run on the peer. */
683644b7
MC
2166 if (dev_peer) {
2167 struct tg3 *tp_peer = netdev_priv(dev_peer);
2168
2169 if (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE)
2170 return;
2171
2172 if ((tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
2173 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF))
2174 need_vaux = true;
2175 }
1da177e4
LT
2176 }
2177
683644b7
MC
2178 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
2179 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
2180 need_vaux = true;
2181
2182 if (need_vaux) {
1da177e4
LT
2183 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2184 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
2185 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2186 (GRC_LCLCTRL_GPIO_OE0 |
2187 GRC_LCLCTRL_GPIO_OE1 |
2188 GRC_LCLCTRL_GPIO_OE2 |
2189 GRC_LCLCTRL_GPIO_OUTPUT0 |
2190 GRC_LCLCTRL_GPIO_OUTPUT1),
2191 100);
8d519ab2
MC
2192 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2193 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
2194 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2195 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2196 GRC_LCLCTRL_GPIO_OE1 |
2197 GRC_LCLCTRL_GPIO_OE2 |
2198 GRC_LCLCTRL_GPIO_OUTPUT0 |
2199 GRC_LCLCTRL_GPIO_OUTPUT1 |
2200 tp->grc_local_ctrl;
2201 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2202
2203 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2204 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2205
2206 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2207 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2208 } else {
2209 u32 no_gpio2;
dc56b7d4 2210 u32 grc_local_ctrl = 0;
1da177e4 2211
dc56b7d4
MC
2212 /* Workaround to prevent overdrawing Amps. */
2213 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2214 ASIC_REV_5714) {
2215 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2216 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2217 grc_local_ctrl, 100);
dc56b7d4
MC
2218 }
2219
1da177e4
LT
2220 /* On 5753 and variants, GPIO2 cannot be used. */
2221 no_gpio2 = tp->nic_sram_data_cfg &
2222 NIC_SRAM_DATA_CFG_NO_GPIO2;
2223
dc56b7d4 2224 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2225 GRC_LCLCTRL_GPIO_OE1 |
2226 GRC_LCLCTRL_GPIO_OE2 |
2227 GRC_LCLCTRL_GPIO_OUTPUT1 |
2228 GRC_LCLCTRL_GPIO_OUTPUT2;
2229 if (no_gpio2) {
2230 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2231 GRC_LCLCTRL_GPIO_OUTPUT2);
2232 }
b401e9e2
MC
2233 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2234 grc_local_ctrl, 100);
1da177e4
LT
2235
2236 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2237
b401e9e2
MC
2238 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2239 grc_local_ctrl, 100);
1da177e4
LT
2240
2241 if (!no_gpio2) {
2242 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2243 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2244 grc_local_ctrl, 100);
1da177e4
LT
2245 }
2246 }
2247 } else {
2248 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2249 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
b401e9e2
MC
2250 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2251 (GRC_LCLCTRL_GPIO_OE1 |
2252 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2253
b401e9e2
MC
2254 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2255 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2256
b401e9e2
MC
2257 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2258 (GRC_LCLCTRL_GPIO_OE1 |
2259 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2260 }
2261 }
2262}
2263
e8f3f6ca
MC
2264static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2265{
2266 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2267 return 1;
79eb6904 2268 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2269 if (speed != SPEED_10)
2270 return 1;
2271 } else if (speed == SPEED_10)
2272 return 1;
2273
2274 return 0;
2275}
2276
1da177e4
LT
2277static int tg3_setup_phy(struct tg3 *, int);
2278
2279#define RESET_KIND_SHUTDOWN 0
2280#define RESET_KIND_INIT 1
2281#define RESET_KIND_SUSPEND 2
2282
2283static void tg3_write_sig_post_reset(struct tg3 *, int);
2284static int tg3_halt_cpu(struct tg3 *, u32);
2285
0a459aac 2286static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2287{
ce057f01
MC
2288 u32 val;
2289
f07e9af3 2290 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2291 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2292 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2293 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2294
2295 sg_dig_ctrl |=
2296 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2297 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2298 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2299 }
3f7045c1 2300 return;
5129724a 2301 }
3f7045c1 2302
60189ddf 2303 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2304 tg3_bmcr_reset(tp);
2305 val = tr32(GRC_MISC_CFG);
2306 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2307 udelay(40);
2308 return;
f07e9af3 2309 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2310 u32 phytest;
2311 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2312 u32 phy;
2313
2314 tg3_writephy(tp, MII_ADVERTISE, 0);
2315 tg3_writephy(tp, MII_BMCR,
2316 BMCR_ANENABLE | BMCR_ANRESTART);
2317
2318 tg3_writephy(tp, MII_TG3_FET_TEST,
2319 phytest | MII_TG3_FET_SHADOW_EN);
2320 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2321 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2322 tg3_writephy(tp,
2323 MII_TG3_FET_SHDW_AUXMODE4,
2324 phy);
2325 }
2326 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2327 }
2328 return;
0a459aac 2329 } else if (do_low_power) {
715116a1
MC
2330 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2331 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2332
b4bd2929
MC
2333 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2334 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2335 MII_TG3_AUXCTL_PCTL_VREG_11V;
2336 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2337 }
3f7045c1 2338
15c3b696
MC
2339 /* The PHY should not be powered down on some chips because
2340 * of bugs.
2341 */
2342 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2343 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2344 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2345 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2346 return;
ce057f01 2347
bcb37f6c
MC
2348 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2349 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2350 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2351 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2352 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2353 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2354 }
2355
15c3b696
MC
2356 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2357}
2358
ffbcfed4
MC
2359/* tp->lock is held. */
2360static int tg3_nvram_lock(struct tg3 *tp)
2361{
2362 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2363 int i;
2364
2365 if (tp->nvram_lock_cnt == 0) {
2366 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2367 for (i = 0; i < 8000; i++) {
2368 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2369 break;
2370 udelay(20);
2371 }
2372 if (i == 8000) {
2373 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2374 return -ENODEV;
2375 }
2376 }
2377 tp->nvram_lock_cnt++;
2378 }
2379 return 0;
2380}
2381
2382/* tp->lock is held. */
2383static void tg3_nvram_unlock(struct tg3 *tp)
2384{
2385 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2386 if (tp->nvram_lock_cnt > 0)
2387 tp->nvram_lock_cnt--;
2388 if (tp->nvram_lock_cnt == 0)
2389 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2390 }
2391}
2392
2393/* tp->lock is held. */
2394static void tg3_enable_nvram_access(struct tg3 *tp)
2395{
2396 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2397 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2398 u32 nvaccess = tr32(NVRAM_ACCESS);
2399
2400 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2401 }
2402}
2403
2404/* tp->lock is held. */
2405static void tg3_disable_nvram_access(struct tg3 *tp)
2406{
2407 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2408 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2409 u32 nvaccess = tr32(NVRAM_ACCESS);
2410
2411 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2412 }
2413}
2414
2415static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2416 u32 offset, u32 *val)
2417{
2418 u32 tmp;
2419 int i;
2420
2421 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2422 return -EINVAL;
2423
2424 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2425 EEPROM_ADDR_DEVID_MASK |
2426 EEPROM_ADDR_READ);
2427 tw32(GRC_EEPROM_ADDR,
2428 tmp |
2429 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2430 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2431 EEPROM_ADDR_ADDR_MASK) |
2432 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2433
2434 for (i = 0; i < 1000; i++) {
2435 tmp = tr32(GRC_EEPROM_ADDR);
2436
2437 if (tmp & EEPROM_ADDR_COMPLETE)
2438 break;
2439 msleep(1);
2440 }
2441 if (!(tmp & EEPROM_ADDR_COMPLETE))
2442 return -EBUSY;
2443
62cedd11
MC
2444 tmp = tr32(GRC_EEPROM_DATA);
2445
2446 /*
2447 * The data will always be opposite the native endian
2448 * format. Perform a blind byteswap to compensate.
2449 */
2450 *val = swab32(tmp);
2451
ffbcfed4
MC
2452 return 0;
2453}
2454
2455#define NVRAM_CMD_TIMEOUT 10000
2456
2457static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2458{
2459 int i;
2460
2461 tw32(NVRAM_CMD, nvram_cmd);
2462 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2463 udelay(10);
2464 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2465 udelay(10);
2466 break;
2467 }
2468 }
2469
2470 if (i == NVRAM_CMD_TIMEOUT)
2471 return -EBUSY;
2472
2473 return 0;
2474}
2475
2476static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2477{
2478 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2479 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2480 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2481 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2482 (tp->nvram_jedecnum == JEDEC_ATMEL))
2483
2484 addr = ((addr / tp->nvram_pagesize) <<
2485 ATMEL_AT45DB0X1B_PAGE_POS) +
2486 (addr % tp->nvram_pagesize);
2487
2488 return addr;
2489}
2490
2491static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2492{
2493 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2494 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2495 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2496 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2497 (tp->nvram_jedecnum == JEDEC_ATMEL))
2498
2499 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2500 tp->nvram_pagesize) +
2501 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2502
2503 return addr;
2504}
2505
e4f34110
MC
2506/* NOTE: Data read in from NVRAM is byteswapped according to
2507 * the byteswapping settings for all other register accesses.
2508 * tg3 devices are BE devices, so on a BE machine, the data
2509 * returned will be exactly as it is seen in NVRAM. On a LE
2510 * machine, the 32-bit value will be byteswapped.
2511 */
ffbcfed4
MC
2512static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2513{
2514 int ret;
2515
2516 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2517 return tg3_nvram_read_using_eeprom(tp, offset, val);
2518
2519 offset = tg3_nvram_phys_addr(tp, offset);
2520
2521 if (offset > NVRAM_ADDR_MSK)
2522 return -EINVAL;
2523
2524 ret = tg3_nvram_lock(tp);
2525 if (ret)
2526 return ret;
2527
2528 tg3_enable_nvram_access(tp);
2529
2530 tw32(NVRAM_ADDR, offset);
2531 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2532 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2533
2534 if (ret == 0)
e4f34110 2535 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2536
2537 tg3_disable_nvram_access(tp);
2538
2539 tg3_nvram_unlock(tp);
2540
2541 return ret;
2542}
2543
a9dc529d
MC
2544/* Ensures NVRAM data is in bytestream format. */
2545static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2546{
2547 u32 v;
a9dc529d 2548 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2549 if (!res)
a9dc529d 2550 *val = cpu_to_be32(v);
ffbcfed4
MC
2551 return res;
2552}
2553
3f007891
MC
2554/* tp->lock is held. */
2555static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2556{
2557 u32 addr_high, addr_low;
2558 int i;
2559
2560 addr_high = ((tp->dev->dev_addr[0] << 8) |
2561 tp->dev->dev_addr[1]);
2562 addr_low = ((tp->dev->dev_addr[2] << 24) |
2563 (tp->dev->dev_addr[3] << 16) |
2564 (tp->dev->dev_addr[4] << 8) |
2565 (tp->dev->dev_addr[5] << 0));
2566 for (i = 0; i < 4; i++) {
2567 if (i == 1 && skip_mac_1)
2568 continue;
2569 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2570 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2571 }
2572
2573 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2574 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2575 for (i = 0; i < 12; i++) {
2576 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2577 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2578 }
2579 }
2580
2581 addr_high = (tp->dev->dev_addr[0] +
2582 tp->dev->dev_addr[1] +
2583 tp->dev->dev_addr[2] +
2584 tp->dev->dev_addr[3] +
2585 tp->dev->dev_addr[4] +
2586 tp->dev->dev_addr[5]) &
2587 TX_BACKOFF_SEED_MASK;
2588 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2589}
2590
c866b7ea 2591static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 2592{
c866b7ea
RW
2593 /*
2594 * Make sure register accesses (indirect or otherwise) will function
2595 * correctly.
1da177e4
LT
2596 */
2597 pci_write_config_dword(tp->pdev,
c866b7ea
RW
2598 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2599}
1da177e4 2600
c866b7ea
RW
2601static int tg3_power_up(struct tg3 *tp)
2602{
2603 tg3_enable_register_access(tp);
8c6bda1a 2604
c866b7ea 2605 pci_set_power_state(tp->pdev, PCI_D0);
1da177e4 2606
c866b7ea
RW
2607 /* Switch out of Vaux if it is a NIC */
2608 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
2609 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4 2610
c866b7ea
RW
2611 return 0;
2612}
1da177e4 2613
c866b7ea
RW
2614static int tg3_power_down_prepare(struct tg3 *tp)
2615{
2616 u32 misc_host_ctrl;
2617 bool device_should_wake, do_low_power;
2618
2619 tg3_enable_register_access(tp);
5e7dfd0f
MC
2620
2621 /* Restore the CLKREQ setting. */
2622 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2623 u16 lnkctl;
2624
2625 pci_read_config_word(tp->pdev,
2626 tp->pcie_cap + PCI_EXP_LNKCTL,
2627 &lnkctl);
2628 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2629 pci_write_config_word(tp->pdev,
2630 tp->pcie_cap + PCI_EXP_LNKCTL,
2631 lnkctl);
2632 }
2633
1da177e4
LT
2634 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2635 tw32(TG3PCI_MISC_HOST_CTRL,
2636 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2637
c866b7ea 2638 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
05ac4cb7
MC
2639 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2640
dd477003 2641 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
0a459aac 2642 do_low_power = false;
f07e9af3 2643 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 2644 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 2645 struct phy_device *phydev;
0a459aac 2646 u32 phyid, advertising;
b02fd9e3 2647
3f0e3ad7 2648 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2649
80096068 2650 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
2651
2652 tp->link_config.orig_speed = phydev->speed;
2653 tp->link_config.orig_duplex = phydev->duplex;
2654 tp->link_config.orig_autoneg = phydev->autoneg;
2655 tp->link_config.orig_advertising = phydev->advertising;
2656
2657 advertising = ADVERTISED_TP |
2658 ADVERTISED_Pause |
2659 ADVERTISED_Autoneg |
2660 ADVERTISED_10baseT_Half;
2661
2662 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
05ac4cb7 2663 device_should_wake) {
b02fd9e3
MC
2664 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2665 advertising |=
2666 ADVERTISED_100baseT_Half |
2667 ADVERTISED_100baseT_Full |
2668 ADVERTISED_10baseT_Full;
2669 else
2670 advertising |= ADVERTISED_10baseT_Full;
2671 }
2672
2673 phydev->advertising = advertising;
2674
2675 phy_start_aneg(phydev);
0a459aac
MC
2676
2677 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2678 if (phyid != PHY_ID_BCMAC131) {
2679 phyid &= PHY_BCM_OUI_MASK;
2680 if (phyid == PHY_BCM_OUI_1 ||
2681 phyid == PHY_BCM_OUI_2 ||
2682 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2683 do_low_power = true;
2684 }
b02fd9e3 2685 }
dd477003 2686 } else {
2023276e 2687 do_low_power = true;
0a459aac 2688
80096068
MC
2689 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2690 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
2691 tp->link_config.orig_speed = tp->link_config.speed;
2692 tp->link_config.orig_duplex = tp->link_config.duplex;
2693 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2694 }
1da177e4 2695
f07e9af3 2696 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
2697 tp->link_config.speed = SPEED_10;
2698 tp->link_config.duplex = DUPLEX_HALF;
2699 tp->link_config.autoneg = AUTONEG_ENABLE;
2700 tg3_setup_phy(tp, 0);
2701 }
1da177e4
LT
2702 }
2703
b5d3772c
MC
2704 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2705 u32 val;
2706
2707 val = tr32(GRC_VCPU_EXT_CTRL);
2708 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2709 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
6921d201
MC
2710 int i;
2711 u32 val;
2712
2713 for (i = 0; i < 200; i++) {
2714 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2715 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2716 break;
2717 msleep(1);
2718 }
2719 }
a85feb8c
GZ
2720 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2721 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2722 WOL_DRV_STATE_SHUTDOWN |
2723 WOL_DRV_WOL |
2724 WOL_SET_MAGIC_PKT);
6921d201 2725
05ac4cb7 2726 if (device_should_wake) {
1da177e4
LT
2727 u32 mac_mode;
2728
f07e9af3 2729 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
2730 if (do_low_power &&
2731 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
2732 tg3_phy_auxctl_write(tp,
2733 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
2734 MII_TG3_AUXCTL_PCTL_WOL_EN |
2735 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2736 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
2737 udelay(40);
2738 }
1da177e4 2739
f07e9af3 2740 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
2741 mac_mode = MAC_MODE_PORT_MODE_GMII;
2742 else
2743 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2744
e8f3f6ca
MC
2745 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2746 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2747 ASIC_REV_5700) {
2748 u32 speed = (tp->tg3_flags &
2749 TG3_FLAG_WOL_SPEED_100MB) ?
2750 SPEED_100 : SPEED_10;
2751 if (tg3_5700_link_polarity(tp, speed))
2752 mac_mode |= MAC_MODE_LINK_POLARITY;
2753 else
2754 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2755 }
1da177e4
LT
2756 } else {
2757 mac_mode = MAC_MODE_PORT_MODE_TBI;
2758 }
2759
cbf46853 2760 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
1da177e4
LT
2761 tw32(MAC_LED_CTRL, tp->led_ctrl);
2762
05ac4cb7
MC
2763 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2764 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2765 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2766 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2767 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2768 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2769
d2394e6b
MC
2770 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
2771 mac_mode |= MAC_MODE_APE_TX_EN |
2772 MAC_MODE_APE_RX_EN |
2773 MAC_MODE_TDE_ENABLE;
3bda1258 2774
1da177e4
LT
2775 tw32_f(MAC_MODE, mac_mode);
2776 udelay(100);
2777
2778 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2779 udelay(10);
2780 }
2781
2782 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2783 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2784 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2785 u32 base_val;
2786
2787 base_val = tp->pci_clock_ctrl;
2788 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2789 CLOCK_CTRL_TXCLK_DISABLE);
2790
b401e9e2
MC
2791 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2792 CLOCK_CTRL_PWRDOWN_PLL133, 40);
d7b0a857 2793 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
795d01c5 2794 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
d7b0a857 2795 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
4cf78e4f 2796 /* do nothing */
85e94ced 2797 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
1da177e4
LT
2798 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2799 u32 newbits1, newbits2;
2800
2801 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2802 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2803 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2804 CLOCK_CTRL_TXCLK_DISABLE |
2805 CLOCK_CTRL_ALTCLK);
2806 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2807 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2808 newbits1 = CLOCK_CTRL_625_CORE;
2809 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2810 } else {
2811 newbits1 = CLOCK_CTRL_ALTCLK;
2812 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2813 }
2814
b401e9e2
MC
2815 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2816 40);
1da177e4 2817
b401e9e2
MC
2818 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2819 40);
1da177e4
LT
2820
2821 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2822 u32 newbits3;
2823
2824 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2825 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2826 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2827 CLOCK_CTRL_TXCLK_DISABLE |
2828 CLOCK_CTRL_44MHZ_CORE);
2829 } else {
2830 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2831 }
2832
b401e9e2
MC
2833 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2834 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2835 }
2836 }
2837
05ac4cb7 2838 if (!(device_should_wake) &&
22435849 2839 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
0a459aac 2840 tg3_power_down_phy(tp, do_low_power);
6921d201 2841
1da177e4
LT
2842 tg3_frob_aux_power(tp);
2843
2844 /* Workaround for unstable PLL clock */
2845 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2846 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2847 u32 val = tr32(0x7d00);
2848
2849 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2850 tw32(0x7d00, val);
6921d201 2851 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
ec41c7df
MC
2852 int err;
2853
2854 err = tg3_nvram_lock(tp);
1da177e4 2855 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2856 if (!err)
2857 tg3_nvram_unlock(tp);
6921d201 2858 }
1da177e4
LT
2859 }
2860
bbadf503
MC
2861 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2862
c866b7ea
RW
2863 return 0;
2864}
12dac075 2865
c866b7ea
RW
2866static void tg3_power_down(struct tg3 *tp)
2867{
2868 tg3_power_down_prepare(tp);
1da177e4 2869
c866b7ea
RW
2870 pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2871 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
2872}
2873
1da177e4
LT
2874static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2875{
2876 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2877 case MII_TG3_AUX_STAT_10HALF:
2878 *speed = SPEED_10;
2879 *duplex = DUPLEX_HALF;
2880 break;
2881
2882 case MII_TG3_AUX_STAT_10FULL:
2883 *speed = SPEED_10;
2884 *duplex = DUPLEX_FULL;
2885 break;
2886
2887 case MII_TG3_AUX_STAT_100HALF:
2888 *speed = SPEED_100;
2889 *duplex = DUPLEX_HALF;
2890 break;
2891
2892 case MII_TG3_AUX_STAT_100FULL:
2893 *speed = SPEED_100;
2894 *duplex = DUPLEX_FULL;
2895 break;
2896
2897 case MII_TG3_AUX_STAT_1000HALF:
2898 *speed = SPEED_1000;
2899 *duplex = DUPLEX_HALF;
2900 break;
2901
2902 case MII_TG3_AUX_STAT_1000FULL:
2903 *speed = SPEED_1000;
2904 *duplex = DUPLEX_FULL;
2905 break;
2906
2907 default:
f07e9af3 2908 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
2909 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2910 SPEED_10;
2911 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2912 DUPLEX_HALF;
2913 break;
2914 }
1da177e4
LT
2915 *speed = SPEED_INVALID;
2916 *duplex = DUPLEX_INVALID;
2917 break;
855e1111 2918 }
1da177e4
LT
2919}
2920
2921static void tg3_phy_copper_begin(struct tg3 *tp)
2922{
2923 u32 new_adv;
2924 int i;
2925
80096068 2926 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1da177e4
LT
2927 /* Entering low power mode. Disable gigabit and
2928 * 100baseT advertisements.
2929 */
2930 tg3_writephy(tp, MII_TG3_CTRL, 0);
2931
2932 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2933 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2934 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2935 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2936
2937 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2938 } else if (tp->link_config.speed == SPEED_INVALID) {
f07e9af3 2939 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
1da177e4
LT
2940 tp->link_config.advertising &=
2941 ~(ADVERTISED_1000baseT_Half |
2942 ADVERTISED_1000baseT_Full);
2943
ba4d07a8 2944 new_adv = ADVERTISE_CSMA;
1da177e4
LT
2945 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2946 new_adv |= ADVERTISE_10HALF;
2947 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2948 new_adv |= ADVERTISE_10FULL;
2949 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2950 new_adv |= ADVERTISE_100HALF;
2951 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2952 new_adv |= ADVERTISE_100FULL;
ba4d07a8
MC
2953
2954 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2955
1da177e4
LT
2956 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2957
2958 if (tp->link_config.advertising &
2959 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2960 new_adv = 0;
2961 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2962 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2963 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2964 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
f07e9af3 2965 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
1da177e4
LT
2966 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2967 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2968 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2969 MII_TG3_CTRL_ENABLE_AS_MASTER);
2970 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2971 } else {
2972 tg3_writephy(tp, MII_TG3_CTRL, 0);
2973 }
2974 } else {
ba4d07a8
MC
2975 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2976 new_adv |= ADVERTISE_CSMA;
2977
1da177e4
LT
2978 /* Asking for a specific link mode. */
2979 if (tp->link_config.speed == SPEED_1000) {
1da177e4
LT
2980 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2981
2982 if (tp->link_config.duplex == DUPLEX_FULL)
2983 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2984 else
2985 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2986 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2987 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2988 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2989 MII_TG3_CTRL_ENABLE_AS_MASTER);
1da177e4 2990 } else {
1da177e4
LT
2991 if (tp->link_config.speed == SPEED_100) {
2992 if (tp->link_config.duplex == DUPLEX_FULL)
2993 new_adv |= ADVERTISE_100FULL;
2994 else
2995 new_adv |= ADVERTISE_100HALF;
2996 } else {
2997 if (tp->link_config.duplex == DUPLEX_FULL)
2998 new_adv |= ADVERTISE_10FULL;
2999 else
3000 new_adv |= ADVERTISE_10HALF;
3001 }
3002 tg3_writephy(tp, MII_ADVERTISE, new_adv);
ba4d07a8
MC
3003
3004 new_adv = 0;
1da177e4 3005 }
ba4d07a8
MC
3006
3007 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
1da177e4
LT
3008 }
3009
52b02d04 3010 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
a6b68dab 3011 u32 val;
52b02d04
MC
3012
3013 tw32(TG3_CPMU_EEE_MODE,
3014 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
3015
1d36ba45 3016 TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
52b02d04 3017
21a00ab2
MC
3018 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3019 case ASIC_REV_5717:
3020 case ASIC_REV_57765:
3021 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3022 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3023 MII_TG3_DSP_CH34TP2_HIBW01);
3024 /* Fall through */
3025 case ASIC_REV_5719:
3026 val = MII_TG3_DSP_TAP26_ALNOKO |
3027 MII_TG3_DSP_TAP26_RMRXSTO |
3028 MII_TG3_DSP_TAP26_OPCSINPT;
3029 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
3030 }
52b02d04 3031
a6b68dab 3032 val = 0;
52b02d04
MC
3033 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3034 /* Advertise 100-BaseTX EEE ability */
3035 if (tp->link_config.advertising &
3110f5f5
MC
3036 ADVERTISED_100baseT_Full)
3037 val |= MDIO_AN_EEE_ADV_100TX;
52b02d04
MC
3038 /* Advertise 1000-BaseT EEE ability */
3039 if (tp->link_config.advertising &
3110f5f5
MC
3040 ADVERTISED_1000baseT_Full)
3041 val |= MDIO_AN_EEE_ADV_1000T;
52b02d04 3042 }
3110f5f5 3043 tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
52b02d04 3044
1d36ba45 3045 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
52b02d04
MC
3046 }
3047
1da177e4
LT
3048 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3049 tp->link_config.speed != SPEED_INVALID) {
3050 u32 bmcr, orig_bmcr;
3051
3052 tp->link_config.active_speed = tp->link_config.speed;
3053 tp->link_config.active_duplex = tp->link_config.duplex;
3054
3055 bmcr = 0;
3056 switch (tp->link_config.speed) {
3057 default:
3058 case SPEED_10:
3059 break;
3060
3061 case SPEED_100:
3062 bmcr |= BMCR_SPEED100;
3063 break;
3064
3065 case SPEED_1000:
3066 bmcr |= TG3_BMCR_SPEED1000;
3067 break;
855e1111 3068 }
1da177e4
LT
3069
3070 if (tp->link_config.duplex == DUPLEX_FULL)
3071 bmcr |= BMCR_FULLDPLX;
3072
3073 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3074 (bmcr != orig_bmcr)) {
3075 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3076 for (i = 0; i < 1500; i++) {
3077 u32 tmp;
3078
3079 udelay(10);
3080 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3081 tg3_readphy(tp, MII_BMSR, &tmp))
3082 continue;
3083 if (!(tmp & BMSR_LSTATUS)) {
3084 udelay(40);
3085 break;
3086 }
3087 }
3088 tg3_writephy(tp, MII_BMCR, bmcr);
3089 udelay(40);
3090 }
3091 } else {
3092 tg3_writephy(tp, MII_BMCR,
3093 BMCR_ANENABLE | BMCR_ANRESTART);
3094 }
3095}
3096
3097static int tg3_init_5401phy_dsp(struct tg3 *tp)
3098{
3099 int err;
3100
3101 /* Turn off tap power management. */
3102 /* Set Extended packet length bit */
b4bd2929 3103 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3104
6ee7c0a0
MC
3105 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3106 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3107 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3108 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3109 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3110
3111 udelay(40);
3112
3113 return err;
3114}
3115
3600d918 3116static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3117{
3600d918
MC
3118 u32 adv_reg, all_mask = 0;
3119
3120 if (mask & ADVERTISED_10baseT_Half)
3121 all_mask |= ADVERTISE_10HALF;
3122 if (mask & ADVERTISED_10baseT_Full)
3123 all_mask |= ADVERTISE_10FULL;
3124 if (mask & ADVERTISED_100baseT_Half)
3125 all_mask |= ADVERTISE_100HALF;
3126 if (mask & ADVERTISED_100baseT_Full)
3127 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3128
3129 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3130 return 0;
3131
1da177e4
LT
3132 if ((adv_reg & all_mask) != all_mask)
3133 return 0;
f07e9af3 3134 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3135 u32 tg3_ctrl;
3136
3600d918
MC
3137 all_mask = 0;
3138 if (mask & ADVERTISED_1000baseT_Half)
3139 all_mask |= ADVERTISE_1000HALF;
3140 if (mask & ADVERTISED_1000baseT_Full)
3141 all_mask |= ADVERTISE_1000FULL;
3142
1da177e4
LT
3143 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
3144 return 0;
3145
1da177e4
LT
3146 if ((tg3_ctrl & all_mask) != all_mask)
3147 return 0;
3148 }
3149 return 1;
3150}
3151
ef167e27
MC
3152static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3153{
3154 u32 curadv, reqadv;
3155
3156 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3157 return 1;
3158
3159 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3160 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3161
3162 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3163 if (curadv != reqadv)
3164 return 0;
3165
3166 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
3167 tg3_readphy(tp, MII_LPA, rmtadv);
3168 } else {
3169 /* Reprogram the advertisement register, even if it
3170 * does not affect the current link. If the link
3171 * gets renegotiated in the future, we can save an
3172 * additional renegotiation cycle by advertising
3173 * it correctly in the first place.
3174 */
3175 if (curadv != reqadv) {
3176 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3177 ADVERTISE_PAUSE_ASYM);
3178 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3179 }
3180 }
3181
3182 return 1;
3183}
3184
1da177e4
LT
3185static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3186{
3187 int current_link_up;
f833c4c1 3188 u32 bmsr, val;
ef167e27 3189 u32 lcl_adv, rmt_adv;
1da177e4
LT
3190 u16 current_speed;
3191 u8 current_duplex;
3192 int i, err;
3193
3194 tw32(MAC_EVENT, 0);
3195
3196 tw32_f(MAC_STATUS,
3197 (MAC_STATUS_SYNC_CHANGED |
3198 MAC_STATUS_CFG_CHANGED |
3199 MAC_STATUS_MI_COMPLETION |
3200 MAC_STATUS_LNKSTATE_CHANGED));
3201 udelay(40);
3202
8ef21428
MC
3203 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3204 tw32_f(MAC_MI_MODE,
3205 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3206 udelay(80);
3207 }
1da177e4 3208
b4bd2929 3209 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
3210
3211 /* Some third-party PHYs need to be reset on link going
3212 * down.
3213 */
3214 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3215 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3216 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3217 netif_carrier_ok(tp->dev)) {
3218 tg3_readphy(tp, MII_BMSR, &bmsr);
3219 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3220 !(bmsr & BMSR_LSTATUS))
3221 force_reset = 1;
3222 }
3223 if (force_reset)
3224 tg3_phy_reset(tp);
3225
79eb6904 3226 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3227 tg3_readphy(tp, MII_BMSR, &bmsr);
3228 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3229 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3230 bmsr = 0;
3231
3232 if (!(bmsr & BMSR_LSTATUS)) {
3233 err = tg3_init_5401phy_dsp(tp);
3234 if (err)
3235 return err;
3236
3237 tg3_readphy(tp, MII_BMSR, &bmsr);
3238 for (i = 0; i < 1000; i++) {
3239 udelay(10);
3240 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3241 (bmsr & BMSR_LSTATUS)) {
3242 udelay(40);
3243 break;
3244 }
3245 }
3246
79eb6904
MC
3247 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3248 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3249 !(bmsr & BMSR_LSTATUS) &&
3250 tp->link_config.active_speed == SPEED_1000) {
3251 err = tg3_phy_reset(tp);
3252 if (!err)
3253 err = tg3_init_5401phy_dsp(tp);
3254 if (err)
3255 return err;
3256 }
3257 }
3258 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3259 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3260 /* 5701 {A0,B0} CRC bug workaround */
3261 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3262 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3263 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3264 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3265 }
3266
3267 /* Clear pending interrupts... */
f833c4c1
MC
3268 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3269 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3270
f07e9af3 3271 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3272 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3273 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3274 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3275
3276 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3277 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3278 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3279 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3280 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3281 else
3282 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3283 }
3284
3285 current_link_up = 0;
3286 current_speed = SPEED_INVALID;
3287 current_duplex = DUPLEX_INVALID;
3288
f07e9af3 3289 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3290 err = tg3_phy_auxctl_read(tp,
3291 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3292 &val);
3293 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
3294 tg3_phy_auxctl_write(tp,
3295 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3296 val | (1 << 10));
1da177e4
LT
3297 goto relink;
3298 }
3299 }
3300
3301 bmsr = 0;
3302 for (i = 0; i < 100; i++) {
3303 tg3_readphy(tp, MII_BMSR, &bmsr);
3304 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3305 (bmsr & BMSR_LSTATUS))
3306 break;
3307 udelay(40);
3308 }
3309
3310 if (bmsr & BMSR_LSTATUS) {
3311 u32 aux_stat, bmcr;
3312
3313 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3314 for (i = 0; i < 2000; i++) {
3315 udelay(10);
3316 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3317 aux_stat)
3318 break;
3319 }
3320
3321 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3322 &current_speed,
3323 &current_duplex);
3324
3325 bmcr = 0;
3326 for (i = 0; i < 200; i++) {
3327 tg3_readphy(tp, MII_BMCR, &bmcr);
3328 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3329 continue;
3330 if (bmcr && bmcr != 0x7fff)
3331 break;
3332 udelay(10);
3333 }
3334
ef167e27
MC
3335 lcl_adv = 0;
3336 rmt_adv = 0;
1da177e4 3337
ef167e27
MC
3338 tp->link_config.active_speed = current_speed;
3339 tp->link_config.active_duplex = current_duplex;
3340
3341 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3342 if ((bmcr & BMCR_ANENABLE) &&
3343 tg3_copper_is_advertising_all(tp,
3344 tp->link_config.advertising)) {
3345 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3346 &rmt_adv))
3347 current_link_up = 1;
1da177e4
LT
3348 }
3349 } else {
3350 if (!(bmcr & BMCR_ANENABLE) &&
3351 tp->link_config.speed == current_speed &&
ef167e27
MC
3352 tp->link_config.duplex == current_duplex &&
3353 tp->link_config.flowctrl ==
3354 tp->link_config.active_flowctrl) {
1da177e4 3355 current_link_up = 1;
1da177e4
LT
3356 }
3357 }
3358
ef167e27
MC
3359 if (current_link_up == 1 &&
3360 tp->link_config.active_duplex == DUPLEX_FULL)
3361 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3362 }
3363
1da177e4 3364relink:
80096068 3365 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
3366 tg3_phy_copper_begin(tp);
3367
f833c4c1
MC
3368 tg3_readphy(tp, MII_BMSR, &bmsr);
3369 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3370 (bmsr & BMSR_LSTATUS))
1da177e4
LT
3371 current_link_up = 1;
3372 }
3373
3374 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3375 if (current_link_up == 1) {
3376 if (tp->link_config.active_speed == SPEED_100 ||
3377 tp->link_config.active_speed == SPEED_10)
3378 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3379 else
3380 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 3381 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
3382 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3383 else
1da177e4
LT
3384 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3385
3386 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3387 if (tp->link_config.active_duplex == DUPLEX_HALF)
3388 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3389
1da177e4 3390 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3391 if (current_link_up == 1 &&
3392 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3393 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3394 else
3395 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3396 }
3397
3398 /* ??? Without this setting Netgear GA302T PHY does not
3399 * ??? send/receive packets...
3400 */
79eb6904 3401 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3402 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3403 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3404 tw32_f(MAC_MI_MODE, tp->mi_mode);
3405 udelay(80);
3406 }
3407
3408 tw32_f(MAC_MODE, tp->mac_mode);
3409 udelay(40);
3410
52b02d04
MC
3411 tg3_phy_eee_adjust(tp, current_link_up);
3412
1da177e4
LT
3413 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3414 /* Polled via timer. */
3415 tw32_f(MAC_EVENT, 0);
3416 } else {
3417 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3418 }
3419 udelay(40);
3420
3421 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3422 current_link_up == 1 &&
3423 tp->link_config.active_speed == SPEED_1000 &&
3424 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3425 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3426 udelay(120);
3427 tw32_f(MAC_STATUS,
3428 (MAC_STATUS_SYNC_CHANGED |
3429 MAC_STATUS_CFG_CHANGED));
3430 udelay(40);
3431 tg3_write_mem(tp,
3432 NIC_SRAM_FIRMWARE_MBOX,
3433 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3434 }
3435
5e7dfd0f
MC
3436 /* Prevent send BD corruption. */
3437 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3438 u16 oldlnkctl, newlnkctl;
3439
3440 pci_read_config_word(tp->pdev,
3441 tp->pcie_cap + PCI_EXP_LNKCTL,
3442 &oldlnkctl);
3443 if (tp->link_config.active_speed == SPEED_100 ||
3444 tp->link_config.active_speed == SPEED_10)
3445 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3446 else
3447 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3448 if (newlnkctl != oldlnkctl)
3449 pci_write_config_word(tp->pdev,
3450 tp->pcie_cap + PCI_EXP_LNKCTL,
3451 newlnkctl);
3452 }
3453
1da177e4
LT
3454 if (current_link_up != netif_carrier_ok(tp->dev)) {
3455 if (current_link_up)
3456 netif_carrier_on(tp->dev);
3457 else
3458 netif_carrier_off(tp->dev);
3459 tg3_link_report(tp);
3460 }
3461
3462 return 0;
3463}
3464
3465struct tg3_fiber_aneginfo {
3466 int state;
3467#define ANEG_STATE_UNKNOWN 0
3468#define ANEG_STATE_AN_ENABLE 1
3469#define ANEG_STATE_RESTART_INIT 2
3470#define ANEG_STATE_RESTART 3
3471#define ANEG_STATE_DISABLE_LINK_OK 4
3472#define ANEG_STATE_ABILITY_DETECT_INIT 5
3473#define ANEG_STATE_ABILITY_DETECT 6
3474#define ANEG_STATE_ACK_DETECT_INIT 7
3475#define ANEG_STATE_ACK_DETECT 8
3476#define ANEG_STATE_COMPLETE_ACK_INIT 9
3477#define ANEG_STATE_COMPLETE_ACK 10
3478#define ANEG_STATE_IDLE_DETECT_INIT 11
3479#define ANEG_STATE_IDLE_DETECT 12
3480#define ANEG_STATE_LINK_OK 13
3481#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3482#define ANEG_STATE_NEXT_PAGE_WAIT 15
3483
3484 u32 flags;
3485#define MR_AN_ENABLE 0x00000001
3486#define MR_RESTART_AN 0x00000002
3487#define MR_AN_COMPLETE 0x00000004
3488#define MR_PAGE_RX 0x00000008
3489#define MR_NP_LOADED 0x00000010
3490#define MR_TOGGLE_TX 0x00000020
3491#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3492#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3493#define MR_LP_ADV_SYM_PAUSE 0x00000100
3494#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3495#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3496#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3497#define MR_LP_ADV_NEXT_PAGE 0x00001000
3498#define MR_TOGGLE_RX 0x00002000
3499#define MR_NP_RX 0x00004000
3500
3501#define MR_LINK_OK 0x80000000
3502
3503 unsigned long link_time, cur_time;
3504
3505 u32 ability_match_cfg;
3506 int ability_match_count;
3507
3508 char ability_match, idle_match, ack_match;
3509
3510 u32 txconfig, rxconfig;
3511#define ANEG_CFG_NP 0x00000080
3512#define ANEG_CFG_ACK 0x00000040
3513#define ANEG_CFG_RF2 0x00000020
3514#define ANEG_CFG_RF1 0x00000010
3515#define ANEG_CFG_PS2 0x00000001
3516#define ANEG_CFG_PS1 0x00008000
3517#define ANEG_CFG_HD 0x00004000
3518#define ANEG_CFG_FD 0x00002000
3519#define ANEG_CFG_INVAL 0x00001f06
3520
3521};
3522#define ANEG_OK 0
3523#define ANEG_DONE 1
3524#define ANEG_TIMER_ENAB 2
3525#define ANEG_FAILED -1
3526
3527#define ANEG_STATE_SETTLE_TIME 10000
3528
3529static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3530 struct tg3_fiber_aneginfo *ap)
3531{
5be73b47 3532 u16 flowctrl;
1da177e4
LT
3533 unsigned long delta;
3534 u32 rx_cfg_reg;
3535 int ret;
3536
3537 if (ap->state == ANEG_STATE_UNKNOWN) {
3538 ap->rxconfig = 0;
3539 ap->link_time = 0;
3540 ap->cur_time = 0;
3541 ap->ability_match_cfg = 0;
3542 ap->ability_match_count = 0;
3543 ap->ability_match = 0;
3544 ap->idle_match = 0;
3545 ap->ack_match = 0;
3546 }
3547 ap->cur_time++;
3548
3549 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3550 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3551
3552 if (rx_cfg_reg != ap->ability_match_cfg) {
3553 ap->ability_match_cfg = rx_cfg_reg;
3554 ap->ability_match = 0;
3555 ap->ability_match_count = 0;
3556 } else {
3557 if (++ap->ability_match_count > 1) {
3558 ap->ability_match = 1;
3559 ap->ability_match_cfg = rx_cfg_reg;
3560 }
3561 }
3562 if (rx_cfg_reg & ANEG_CFG_ACK)
3563 ap->ack_match = 1;
3564 else
3565 ap->ack_match = 0;
3566
3567 ap->idle_match = 0;
3568 } else {
3569 ap->idle_match = 1;
3570 ap->ability_match_cfg = 0;
3571 ap->ability_match_count = 0;
3572 ap->ability_match = 0;
3573 ap->ack_match = 0;
3574
3575 rx_cfg_reg = 0;
3576 }
3577
3578 ap->rxconfig = rx_cfg_reg;
3579 ret = ANEG_OK;
3580
33f401ae 3581 switch (ap->state) {
1da177e4
LT
3582 case ANEG_STATE_UNKNOWN:
3583 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3584 ap->state = ANEG_STATE_AN_ENABLE;
3585
3586 /* fallthru */
3587 case ANEG_STATE_AN_ENABLE:
3588 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3589 if (ap->flags & MR_AN_ENABLE) {
3590 ap->link_time = 0;
3591 ap->cur_time = 0;
3592 ap->ability_match_cfg = 0;
3593 ap->ability_match_count = 0;
3594 ap->ability_match = 0;
3595 ap->idle_match = 0;
3596 ap->ack_match = 0;
3597
3598 ap->state = ANEG_STATE_RESTART_INIT;
3599 } else {
3600 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3601 }
3602 break;
3603
3604 case ANEG_STATE_RESTART_INIT:
3605 ap->link_time = ap->cur_time;
3606 ap->flags &= ~(MR_NP_LOADED);
3607 ap->txconfig = 0;
3608 tw32(MAC_TX_AUTO_NEG, 0);
3609 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3610 tw32_f(MAC_MODE, tp->mac_mode);
3611 udelay(40);
3612
3613 ret = ANEG_TIMER_ENAB;
3614 ap->state = ANEG_STATE_RESTART;
3615
3616 /* fallthru */
3617 case ANEG_STATE_RESTART:
3618 delta = ap->cur_time - ap->link_time;
859a5887 3619 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3620 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3621 else
1da177e4 3622 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3623 break;
3624
3625 case ANEG_STATE_DISABLE_LINK_OK:
3626 ret = ANEG_DONE;
3627 break;
3628
3629 case ANEG_STATE_ABILITY_DETECT_INIT:
3630 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3631 ap->txconfig = ANEG_CFG_FD;
3632 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3633 if (flowctrl & ADVERTISE_1000XPAUSE)
3634 ap->txconfig |= ANEG_CFG_PS1;
3635 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3636 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3637 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3638 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3639 tw32_f(MAC_MODE, tp->mac_mode);
3640 udelay(40);
3641
3642 ap->state = ANEG_STATE_ABILITY_DETECT;
3643 break;
3644
3645 case ANEG_STATE_ABILITY_DETECT:
859a5887 3646 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3647 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3648 break;
3649
3650 case ANEG_STATE_ACK_DETECT_INIT:
3651 ap->txconfig |= ANEG_CFG_ACK;
3652 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3653 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3654 tw32_f(MAC_MODE, tp->mac_mode);
3655 udelay(40);
3656
3657 ap->state = ANEG_STATE_ACK_DETECT;
3658
3659 /* fallthru */
3660 case ANEG_STATE_ACK_DETECT:
3661 if (ap->ack_match != 0) {
3662 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3663 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3664 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3665 } else {
3666 ap->state = ANEG_STATE_AN_ENABLE;
3667 }
3668 } else if (ap->ability_match != 0 &&
3669 ap->rxconfig == 0) {
3670 ap->state = ANEG_STATE_AN_ENABLE;
3671 }
3672 break;
3673
3674 case ANEG_STATE_COMPLETE_ACK_INIT:
3675 if (ap->rxconfig & ANEG_CFG_INVAL) {
3676 ret = ANEG_FAILED;
3677 break;
3678 }
3679 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3680 MR_LP_ADV_HALF_DUPLEX |
3681 MR_LP_ADV_SYM_PAUSE |
3682 MR_LP_ADV_ASYM_PAUSE |
3683 MR_LP_ADV_REMOTE_FAULT1 |
3684 MR_LP_ADV_REMOTE_FAULT2 |
3685 MR_LP_ADV_NEXT_PAGE |
3686 MR_TOGGLE_RX |
3687 MR_NP_RX);
3688 if (ap->rxconfig & ANEG_CFG_FD)
3689 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3690 if (ap->rxconfig & ANEG_CFG_HD)
3691 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3692 if (ap->rxconfig & ANEG_CFG_PS1)
3693 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3694 if (ap->rxconfig & ANEG_CFG_PS2)
3695 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3696 if (ap->rxconfig & ANEG_CFG_RF1)
3697 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3698 if (ap->rxconfig & ANEG_CFG_RF2)
3699 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3700 if (ap->rxconfig & ANEG_CFG_NP)
3701 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3702
3703 ap->link_time = ap->cur_time;
3704
3705 ap->flags ^= (MR_TOGGLE_TX);
3706 if (ap->rxconfig & 0x0008)
3707 ap->flags |= MR_TOGGLE_RX;
3708 if (ap->rxconfig & ANEG_CFG_NP)
3709 ap->flags |= MR_NP_RX;
3710 ap->flags |= MR_PAGE_RX;
3711
3712 ap->state = ANEG_STATE_COMPLETE_ACK;
3713 ret = ANEG_TIMER_ENAB;
3714 break;
3715
3716 case ANEG_STATE_COMPLETE_ACK:
3717 if (ap->ability_match != 0 &&
3718 ap->rxconfig == 0) {
3719 ap->state = ANEG_STATE_AN_ENABLE;
3720 break;
3721 }
3722 delta = ap->cur_time - ap->link_time;
3723 if (delta > ANEG_STATE_SETTLE_TIME) {
3724 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3725 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3726 } else {
3727 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3728 !(ap->flags & MR_NP_RX)) {
3729 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3730 } else {
3731 ret = ANEG_FAILED;
3732 }
3733 }
3734 }
3735 break;
3736
3737 case ANEG_STATE_IDLE_DETECT_INIT:
3738 ap->link_time = ap->cur_time;
3739 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3740 tw32_f(MAC_MODE, tp->mac_mode);
3741 udelay(40);
3742
3743 ap->state = ANEG_STATE_IDLE_DETECT;
3744 ret = ANEG_TIMER_ENAB;
3745 break;
3746
3747 case ANEG_STATE_IDLE_DETECT:
3748 if (ap->ability_match != 0 &&
3749 ap->rxconfig == 0) {
3750 ap->state = ANEG_STATE_AN_ENABLE;
3751 break;
3752 }
3753 delta = ap->cur_time - ap->link_time;
3754 if (delta > ANEG_STATE_SETTLE_TIME) {
3755 /* XXX another gem from the Broadcom driver :( */
3756 ap->state = ANEG_STATE_LINK_OK;
3757 }
3758 break;
3759
3760 case ANEG_STATE_LINK_OK:
3761 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3762 ret = ANEG_DONE;
3763 break;
3764
3765 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3766 /* ??? unimplemented */
3767 break;
3768
3769 case ANEG_STATE_NEXT_PAGE_WAIT:
3770 /* ??? unimplemented */
3771 break;
3772
3773 default:
3774 ret = ANEG_FAILED;
3775 break;
855e1111 3776 }
1da177e4
LT
3777
3778 return ret;
3779}
3780
5be73b47 3781static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3782{
3783 int res = 0;
3784 struct tg3_fiber_aneginfo aninfo;
3785 int status = ANEG_FAILED;
3786 unsigned int tick;
3787 u32 tmp;
3788
3789 tw32_f(MAC_TX_AUTO_NEG, 0);
3790
3791 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3792 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3793 udelay(40);
3794
3795 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3796 udelay(40);
3797
3798 memset(&aninfo, 0, sizeof(aninfo));
3799 aninfo.flags |= MR_AN_ENABLE;
3800 aninfo.state = ANEG_STATE_UNKNOWN;
3801 aninfo.cur_time = 0;
3802 tick = 0;
3803 while (++tick < 195000) {
3804 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3805 if (status == ANEG_DONE || status == ANEG_FAILED)
3806 break;
3807
3808 udelay(1);
3809 }
3810
3811 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3812 tw32_f(MAC_MODE, tp->mac_mode);
3813 udelay(40);
3814
5be73b47
MC
3815 *txflags = aninfo.txconfig;
3816 *rxflags = aninfo.flags;
1da177e4
LT
3817
3818 if (status == ANEG_DONE &&
3819 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3820 MR_LP_ADV_FULL_DUPLEX)))
3821 res = 1;
3822
3823 return res;
3824}
3825
3826static void tg3_init_bcm8002(struct tg3 *tp)
3827{
3828 u32 mac_status = tr32(MAC_STATUS);
3829 int i;
3830
3831 /* Reset when initting first time or we have a link. */
3832 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3833 !(mac_status & MAC_STATUS_PCS_SYNCED))
3834 return;
3835
3836 /* Set PLL lock range. */
3837 tg3_writephy(tp, 0x16, 0x8007);
3838
3839 /* SW reset */
3840 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3841
3842 /* Wait for reset to complete. */
3843 /* XXX schedule_timeout() ... */
3844 for (i = 0; i < 500; i++)
3845 udelay(10);
3846
3847 /* Config mode; select PMA/Ch 1 regs. */
3848 tg3_writephy(tp, 0x10, 0x8411);
3849
3850 /* Enable auto-lock and comdet, select txclk for tx. */
3851 tg3_writephy(tp, 0x11, 0x0a10);
3852
3853 tg3_writephy(tp, 0x18, 0x00a0);
3854 tg3_writephy(tp, 0x16, 0x41ff);
3855
3856 /* Assert and deassert POR. */
3857 tg3_writephy(tp, 0x13, 0x0400);
3858 udelay(40);
3859 tg3_writephy(tp, 0x13, 0x0000);
3860
3861 tg3_writephy(tp, 0x11, 0x0a50);
3862 udelay(40);
3863 tg3_writephy(tp, 0x11, 0x0a10);
3864
3865 /* Wait for signal to stabilize */
3866 /* XXX schedule_timeout() ... */
3867 for (i = 0; i < 15000; i++)
3868 udelay(10);
3869
3870 /* Deselect the channel register so we can read the PHYID
3871 * later.
3872 */
3873 tg3_writephy(tp, 0x10, 0x8011);
3874}
3875
3876static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3877{
82cd3d11 3878 u16 flowctrl;
1da177e4
LT
3879 u32 sg_dig_ctrl, sg_dig_status;
3880 u32 serdes_cfg, expected_sg_dig_ctrl;
3881 int workaround, port_a;
3882 int current_link_up;
3883
3884 serdes_cfg = 0;
3885 expected_sg_dig_ctrl = 0;
3886 workaround = 0;
3887 port_a = 1;
3888 current_link_up = 0;
3889
3890 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3891 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3892 workaround = 1;
3893 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3894 port_a = 0;
3895
3896 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3897 /* preserve bits 20-23 for voltage regulator */
3898 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3899 }
3900
3901 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3902
3903 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3904 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3905 if (workaround) {
3906 u32 val = serdes_cfg;
3907
3908 if (port_a)
3909 val |= 0xc010000;
3910 else
3911 val |= 0x4010000;
3912 tw32_f(MAC_SERDES_CFG, val);
3913 }
c98f6e3b
MC
3914
3915 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3916 }
3917 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3918 tg3_setup_flow_control(tp, 0, 0);
3919 current_link_up = 1;
3920 }
3921 goto out;
3922 }
3923
3924 /* Want auto-negotiation. */
c98f6e3b 3925 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3926
82cd3d11
MC
3927 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3928 if (flowctrl & ADVERTISE_1000XPAUSE)
3929 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3930 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3931 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3932
3933 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 3934 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
3935 tp->serdes_counter &&
3936 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3937 MAC_STATUS_RCVD_CFG)) ==
3938 MAC_STATUS_PCS_SYNCED)) {
3939 tp->serdes_counter--;
3940 current_link_up = 1;
3941 goto out;
3942 }
3943restart_autoneg:
1da177e4
LT
3944 if (workaround)
3945 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3946 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3947 udelay(5);
3948 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3949
3d3ebe74 3950 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3951 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3952 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3953 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3954 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3955 mac_status = tr32(MAC_STATUS);
3956
c98f6e3b 3957 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3958 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3959 u32 local_adv = 0, remote_adv = 0;
3960
3961 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3962 local_adv |= ADVERTISE_1000XPAUSE;
3963 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3964 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3965
c98f6e3b 3966 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3967 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3968 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3969 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3970
3971 tg3_setup_flow_control(tp, local_adv, remote_adv);
3972 current_link_up = 1;
3d3ebe74 3973 tp->serdes_counter = 0;
f07e9af3 3974 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 3975 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3976 if (tp->serdes_counter)
3977 tp->serdes_counter--;
1da177e4
LT
3978 else {
3979 if (workaround) {
3980 u32 val = serdes_cfg;
3981
3982 if (port_a)
3983 val |= 0xc010000;
3984 else
3985 val |= 0x4010000;
3986
3987 tw32_f(MAC_SERDES_CFG, val);
3988 }
3989
c98f6e3b 3990 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3991 udelay(40);
3992
3993 /* Link parallel detection - link is up */
3994 /* only if we have PCS_SYNC and not */
3995 /* receiving config code words */
3996 mac_status = tr32(MAC_STATUS);
3997 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3998 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3999 tg3_setup_flow_control(tp, 0, 0);
4000 current_link_up = 1;
f07e9af3
MC
4001 tp->phy_flags |=
4002 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4003 tp->serdes_counter =
4004 SERDES_PARALLEL_DET_TIMEOUT;
4005 } else
4006 goto restart_autoneg;
1da177e4
LT
4007 }
4008 }
3d3ebe74
MC
4009 } else {
4010 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4011 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4012 }
4013
4014out:
4015 return current_link_up;
4016}
4017
4018static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4019{
4020 int current_link_up = 0;
4021
5cf64b8a 4022 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4023 goto out;
1da177e4
LT
4024
4025 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4026 u32 txflags, rxflags;
1da177e4 4027 int i;
6aa20a22 4028
5be73b47
MC
4029 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4030 u32 local_adv = 0, remote_adv = 0;
1da177e4 4031
5be73b47
MC
4032 if (txflags & ANEG_CFG_PS1)
4033 local_adv |= ADVERTISE_1000XPAUSE;
4034 if (txflags & ANEG_CFG_PS2)
4035 local_adv |= ADVERTISE_1000XPSE_ASYM;
4036
4037 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4038 remote_adv |= LPA_1000XPAUSE;
4039 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4040 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4041
4042 tg3_setup_flow_control(tp, local_adv, remote_adv);
4043
1da177e4
LT
4044 current_link_up = 1;
4045 }
4046 for (i = 0; i < 30; i++) {
4047 udelay(20);
4048 tw32_f(MAC_STATUS,
4049 (MAC_STATUS_SYNC_CHANGED |
4050 MAC_STATUS_CFG_CHANGED));
4051 udelay(40);
4052 if ((tr32(MAC_STATUS) &
4053 (MAC_STATUS_SYNC_CHANGED |
4054 MAC_STATUS_CFG_CHANGED)) == 0)
4055 break;
4056 }
4057
4058 mac_status = tr32(MAC_STATUS);
4059 if (current_link_up == 0 &&
4060 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4061 !(mac_status & MAC_STATUS_RCVD_CFG))
4062 current_link_up = 1;
4063 } else {
5be73b47
MC
4064 tg3_setup_flow_control(tp, 0, 0);
4065
1da177e4
LT
4066 /* Forcing 1000FD link up. */
4067 current_link_up = 1;
1da177e4
LT
4068
4069 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4070 udelay(40);
e8f3f6ca
MC
4071
4072 tw32_f(MAC_MODE, tp->mac_mode);
4073 udelay(40);
1da177e4
LT
4074 }
4075
4076out:
4077 return current_link_up;
4078}
4079
4080static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4081{
4082 u32 orig_pause_cfg;
4083 u16 orig_active_speed;
4084 u8 orig_active_duplex;
4085 u32 mac_status;
4086 int current_link_up;
4087 int i;
4088
8d018621 4089 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4090 orig_active_speed = tp->link_config.active_speed;
4091 orig_active_duplex = tp->link_config.active_duplex;
4092
4093 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
4094 netif_carrier_ok(tp->dev) &&
4095 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
4096 mac_status = tr32(MAC_STATUS);
4097 mac_status &= (MAC_STATUS_PCS_SYNCED |
4098 MAC_STATUS_SIGNAL_DET |
4099 MAC_STATUS_CFG_CHANGED |
4100 MAC_STATUS_RCVD_CFG);
4101 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4102 MAC_STATUS_SIGNAL_DET)) {
4103 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4104 MAC_STATUS_CFG_CHANGED));
4105 return 0;
4106 }
4107 }
4108
4109 tw32_f(MAC_TX_AUTO_NEG, 0);
4110
4111 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4112 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4113 tw32_f(MAC_MODE, tp->mac_mode);
4114 udelay(40);
4115
79eb6904 4116 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4117 tg3_init_bcm8002(tp);
4118
4119 /* Enable link change event even when serdes polling. */
4120 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4121 udelay(40);
4122
4123 current_link_up = 0;
4124 mac_status = tr32(MAC_STATUS);
4125
4126 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
4127 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4128 else
4129 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4130
898a56f8 4131 tp->napi[0].hw_status->status =
1da177e4 4132 (SD_STATUS_UPDATED |
898a56f8 4133 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4134
4135 for (i = 0; i < 100; i++) {
4136 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4137 MAC_STATUS_CFG_CHANGED));
4138 udelay(5);
4139 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4140 MAC_STATUS_CFG_CHANGED |
4141 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4142 break;
4143 }
4144
4145 mac_status = tr32(MAC_STATUS);
4146 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4147 current_link_up = 0;
3d3ebe74
MC
4148 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4149 tp->serdes_counter == 0) {
1da177e4
LT
4150 tw32_f(MAC_MODE, (tp->mac_mode |
4151 MAC_MODE_SEND_CONFIGS));
4152 udelay(1);
4153 tw32_f(MAC_MODE, tp->mac_mode);
4154 }
4155 }
4156
4157 if (current_link_up == 1) {
4158 tp->link_config.active_speed = SPEED_1000;
4159 tp->link_config.active_duplex = DUPLEX_FULL;
4160 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4161 LED_CTRL_LNKLED_OVERRIDE |
4162 LED_CTRL_1000MBPS_ON));
4163 } else {
4164 tp->link_config.active_speed = SPEED_INVALID;
4165 tp->link_config.active_duplex = DUPLEX_INVALID;
4166 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4167 LED_CTRL_LNKLED_OVERRIDE |
4168 LED_CTRL_TRAFFIC_OVERRIDE));
4169 }
4170
4171 if (current_link_up != netif_carrier_ok(tp->dev)) {
4172 if (current_link_up)
4173 netif_carrier_on(tp->dev);
4174 else
4175 netif_carrier_off(tp->dev);
4176 tg3_link_report(tp);
4177 } else {
8d018621 4178 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4179 if (orig_pause_cfg != now_pause_cfg ||
4180 orig_active_speed != tp->link_config.active_speed ||
4181 orig_active_duplex != tp->link_config.active_duplex)
4182 tg3_link_report(tp);
4183 }
4184
4185 return 0;
4186}
4187
747e8f8b
MC
4188static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4189{
4190 int current_link_up, err = 0;
4191 u32 bmsr, bmcr;
4192 u16 current_speed;
4193 u8 current_duplex;
ef167e27 4194 u32 local_adv, remote_adv;
747e8f8b
MC
4195
4196 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4197 tw32_f(MAC_MODE, tp->mac_mode);
4198 udelay(40);
4199
4200 tw32(MAC_EVENT, 0);
4201
4202 tw32_f(MAC_STATUS,
4203 (MAC_STATUS_SYNC_CHANGED |
4204 MAC_STATUS_CFG_CHANGED |
4205 MAC_STATUS_MI_COMPLETION |
4206 MAC_STATUS_LNKSTATE_CHANGED));
4207 udelay(40);
4208
4209 if (force_reset)
4210 tg3_phy_reset(tp);
4211
4212 current_link_up = 0;
4213 current_speed = SPEED_INVALID;
4214 current_duplex = DUPLEX_INVALID;
4215
4216 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4217 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4218 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4219 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4220 bmsr |= BMSR_LSTATUS;
4221 else
4222 bmsr &= ~BMSR_LSTATUS;
4223 }
747e8f8b
MC
4224
4225 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4226
4227 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4228 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4229 /* do nothing, just check for link up at the end */
4230 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4231 u32 adv, new_adv;
4232
4233 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4234 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4235 ADVERTISE_1000XPAUSE |
4236 ADVERTISE_1000XPSE_ASYM |
4237 ADVERTISE_SLCT);
4238
ba4d07a8 4239 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4240
4241 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4242 new_adv |= ADVERTISE_1000XHALF;
4243 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4244 new_adv |= ADVERTISE_1000XFULL;
4245
4246 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4247 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4248 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4249 tg3_writephy(tp, MII_BMCR, bmcr);
4250
4251 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4252 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4253 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4254
4255 return err;
4256 }
4257 } else {
4258 u32 new_bmcr;
4259
4260 bmcr &= ~BMCR_SPEED1000;
4261 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4262
4263 if (tp->link_config.duplex == DUPLEX_FULL)
4264 new_bmcr |= BMCR_FULLDPLX;
4265
4266 if (new_bmcr != bmcr) {
4267 /* BMCR_SPEED1000 is a reserved bit that needs
4268 * to be set on write.
4269 */
4270 new_bmcr |= BMCR_SPEED1000;
4271
4272 /* Force a linkdown */
4273 if (netif_carrier_ok(tp->dev)) {
4274 u32 adv;
4275
4276 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4277 adv &= ~(ADVERTISE_1000XFULL |
4278 ADVERTISE_1000XHALF |
4279 ADVERTISE_SLCT);
4280 tg3_writephy(tp, MII_ADVERTISE, adv);
4281 tg3_writephy(tp, MII_BMCR, bmcr |
4282 BMCR_ANRESTART |
4283 BMCR_ANENABLE);
4284 udelay(10);
4285 netif_carrier_off(tp->dev);
4286 }
4287 tg3_writephy(tp, MII_BMCR, new_bmcr);
4288 bmcr = new_bmcr;
4289 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4290 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4291 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4292 ASIC_REV_5714) {
4293 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4294 bmsr |= BMSR_LSTATUS;
4295 else
4296 bmsr &= ~BMSR_LSTATUS;
4297 }
f07e9af3 4298 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4299 }
4300 }
4301
4302 if (bmsr & BMSR_LSTATUS) {
4303 current_speed = SPEED_1000;
4304 current_link_up = 1;
4305 if (bmcr & BMCR_FULLDPLX)
4306 current_duplex = DUPLEX_FULL;
4307 else
4308 current_duplex = DUPLEX_HALF;
4309
ef167e27
MC
4310 local_adv = 0;
4311 remote_adv = 0;
4312
747e8f8b 4313 if (bmcr & BMCR_ANENABLE) {
ef167e27 4314 u32 common;
747e8f8b
MC
4315
4316 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4317 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4318 common = local_adv & remote_adv;
4319 if (common & (ADVERTISE_1000XHALF |
4320 ADVERTISE_1000XFULL)) {
4321 if (common & ADVERTISE_1000XFULL)
4322 current_duplex = DUPLEX_FULL;
4323 else
4324 current_duplex = DUPLEX_HALF;
57d8b880
MC
4325 } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
4326 /* Link is up via parallel detect */
859a5887 4327 } else {
747e8f8b 4328 current_link_up = 0;
859a5887 4329 }
747e8f8b
MC
4330 }
4331 }
4332
ef167e27
MC
4333 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4334 tg3_setup_flow_control(tp, local_adv, remote_adv);
4335
747e8f8b
MC
4336 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4337 if (tp->link_config.active_duplex == DUPLEX_HALF)
4338 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4339
4340 tw32_f(MAC_MODE, tp->mac_mode);
4341 udelay(40);
4342
4343 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4344
4345 tp->link_config.active_speed = current_speed;
4346 tp->link_config.active_duplex = current_duplex;
4347
4348 if (current_link_up != netif_carrier_ok(tp->dev)) {
4349 if (current_link_up)
4350 netif_carrier_on(tp->dev);
4351 else {
4352 netif_carrier_off(tp->dev);
f07e9af3 4353 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4354 }
4355 tg3_link_report(tp);
4356 }
4357 return err;
4358}
4359
4360static void tg3_serdes_parallel_detect(struct tg3 *tp)
4361{
3d3ebe74 4362 if (tp->serdes_counter) {
747e8f8b 4363 /* Give autoneg time to complete. */
3d3ebe74 4364 tp->serdes_counter--;
747e8f8b
MC
4365 return;
4366 }
c6cdf436 4367
747e8f8b
MC
4368 if (!netif_carrier_ok(tp->dev) &&
4369 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4370 u32 bmcr;
4371
4372 tg3_readphy(tp, MII_BMCR, &bmcr);
4373 if (bmcr & BMCR_ANENABLE) {
4374 u32 phy1, phy2;
4375
4376 /* Select shadow register 0x1f */
f08aa1a8
MC
4377 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4378 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
4379
4380 /* Select expansion interrupt status register */
f08aa1a8
MC
4381 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4382 MII_TG3_DSP_EXP1_INT_STAT);
4383 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4384 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4385
4386 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4387 /* We have signal detect and not receiving
4388 * config code words, link is up by parallel
4389 * detection.
4390 */
4391
4392 bmcr &= ~BMCR_ANENABLE;
4393 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4394 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 4395 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4396 }
4397 }
859a5887
MC
4398 } else if (netif_carrier_ok(tp->dev) &&
4399 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 4400 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4401 u32 phy2;
4402
4403 /* Select expansion interrupt status register */
f08aa1a8
MC
4404 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4405 MII_TG3_DSP_EXP1_INT_STAT);
4406 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4407 if (phy2 & 0x20) {
4408 u32 bmcr;
4409
4410 /* Config code words received, turn on autoneg. */
4411 tg3_readphy(tp, MII_BMCR, &bmcr);
4412 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4413
f07e9af3 4414 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4415
4416 }
4417 }
4418}
4419
1da177e4
LT
4420static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4421{
f2096f94 4422 u32 val;
1da177e4
LT
4423 int err;
4424
f07e9af3 4425 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 4426 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 4427 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 4428 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4429 else
1da177e4 4430 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4431
bcb37f6c 4432 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 4433 u32 scale;
aa6c91fe
MC
4434
4435 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4436 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4437 scale = 65;
4438 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4439 scale = 6;
4440 else
4441 scale = 12;
4442
4443 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4444 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4445 tw32(GRC_MISC_CFG, val);
4446 }
4447
f2096f94
MC
4448 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4449 (6 << TX_LENGTHS_IPG_SHIFT);
4450 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
4451 val |= tr32(MAC_TX_LENGTHS) &
4452 (TX_LENGTHS_JMB_FRM_LEN_MSK |
4453 TX_LENGTHS_CNT_DWN_VAL_MSK);
4454
1da177e4
LT
4455 if (tp->link_config.active_speed == SPEED_1000 &&
4456 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
4457 tw32(MAC_TX_LENGTHS, val |
4458 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 4459 else
f2096f94
MC
4460 tw32(MAC_TX_LENGTHS, val |
4461 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4
LT
4462
4463 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4464 if (netif_carrier_ok(tp->dev)) {
4465 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4466 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4467 } else {
4468 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4469 }
4470 }
4471
8ed5d97e 4472 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
f2096f94 4473 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
4474 if (!netif_carrier_ok(tp->dev))
4475 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4476 tp->pwrmgmt_thresh;
4477 else
4478 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4479 tw32(PCIE_PWR_MGMT_THRESH, val);
4480 }
4481
1da177e4
LT
4482 return err;
4483}
4484
66cfd1bd
MC
4485static inline int tg3_irq_sync(struct tg3 *tp)
4486{
4487 return tp->irq_sync;
4488}
4489
97bd8e49
MC
4490static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
4491{
4492 int i;
4493
4494 dst = (u32 *)((u8 *)dst + off);
4495 for (i = 0; i < len; i += sizeof(u32))
4496 *dst++ = tr32(off + i);
4497}
4498
4499static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
4500{
4501 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
4502 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
4503 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
4504 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
4505 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
4506 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
4507 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
4508 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
4509 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
4510 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
4511 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
4512 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
4513 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
4514 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
4515 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
4516 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
4517 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
4518 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
4519 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
4520
4521 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX)
4522 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
4523
4524 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
4525 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
4526 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
4527 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
4528 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
4529 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
4530 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
4531 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
4532
4533 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4534 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
4535 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
4536 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
4537 }
4538
4539 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
4540 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
4541 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
4542 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
4543 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
4544
4545 if (tp->tg3_flags & TG3_FLAG_NVRAM)
4546 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
4547}
4548
4549static void tg3_dump_state(struct tg3 *tp)
4550{
4551 int i;
4552 u32 *regs;
4553
4554 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
4555 if (!regs) {
4556 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
4557 return;
4558 }
4559
4560 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
4561 /* Read up to but not including private PCI registers */
4562 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
4563 regs[i / sizeof(u32)] = tr32(i);
4564 } else
4565 tg3_dump_legacy_regs(tp, regs);
4566
4567 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
4568 if (!regs[i + 0] && !regs[i + 1] &&
4569 !regs[i + 2] && !regs[i + 3])
4570 continue;
4571
4572 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
4573 i * 4,
4574 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
4575 }
4576
4577 kfree(regs);
4578
4579 for (i = 0; i < tp->irq_cnt; i++) {
4580 struct tg3_napi *tnapi = &tp->napi[i];
4581
4582 /* SW status block */
4583 netdev_err(tp->dev,
4584 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
4585 i,
4586 tnapi->hw_status->status,
4587 tnapi->hw_status->status_tag,
4588 tnapi->hw_status->rx_jumbo_consumer,
4589 tnapi->hw_status->rx_consumer,
4590 tnapi->hw_status->rx_mini_consumer,
4591 tnapi->hw_status->idx[0].rx_producer,
4592 tnapi->hw_status->idx[0].tx_consumer);
4593
4594 netdev_err(tp->dev,
4595 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
4596 i,
4597 tnapi->last_tag, tnapi->last_irq_tag,
4598 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
4599 tnapi->rx_rcb_ptr,
4600 tnapi->prodring.rx_std_prod_idx,
4601 tnapi->prodring.rx_std_cons_idx,
4602 tnapi->prodring.rx_jmb_prod_idx,
4603 tnapi->prodring.rx_jmb_cons_idx);
4604 }
4605}
4606
df3e6548
MC
4607/* This is called whenever we suspect that the system chipset is re-
4608 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4609 * is bogus tx completions. We try to recover by setting the
4610 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4611 * in the workqueue.
4612 */
4613static void tg3_tx_recover(struct tg3 *tp)
4614{
4615 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4616 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4617
5129c3a3
MC
4618 netdev_warn(tp->dev,
4619 "The system may be re-ordering memory-mapped I/O "
4620 "cycles to the network device, attempting to recover. "
4621 "Please report the problem to the driver maintainer "
4622 "and include system chipset information.\n");
df3e6548
MC
4623
4624 spin_lock(&tp->lock);
df3e6548 4625 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
df3e6548
MC
4626 spin_unlock(&tp->lock);
4627}
4628
f3f3f27e 4629static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 4630{
f65aac16
MC
4631 /* Tell compiler to fetch tx indices from memory. */
4632 barrier();
f3f3f27e
MC
4633 return tnapi->tx_pending -
4634 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4635}
4636
1da177e4
LT
4637/* Tigon3 never reports partial packet sends. So we do not
4638 * need special logic to handle SKBs that have not had all
4639 * of their frags sent yet, like SunGEM does.
4640 */
17375d25 4641static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4642{
17375d25 4643 struct tg3 *tp = tnapi->tp;
898a56f8 4644 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4645 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4646 struct netdev_queue *txq;
4647 int index = tnapi - tp->napi;
4648
19cfaecc 4649 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787
MC
4650 index--;
4651
4652 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4653
4654 while (sw_idx != hw_idx) {
f4188d8a 4655 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4656 struct sk_buff *skb = ri->skb;
df3e6548
MC
4657 int i, tx_bug = 0;
4658
4659 if (unlikely(skb == NULL)) {
4660 tg3_tx_recover(tp);
4661 return;
4662 }
1da177e4 4663
f4188d8a 4664 pci_unmap_single(tp->pdev,
4e5e4f0d 4665 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4666 skb_headlen(skb),
4667 PCI_DMA_TODEVICE);
1da177e4
LT
4668
4669 ri->skb = NULL;
4670
4671 sw_idx = NEXT_TX(sw_idx);
4672
4673 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4674 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4675 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4676 tx_bug = 1;
f4188d8a
AD
4677
4678 pci_unmap_page(tp->pdev,
4e5e4f0d 4679 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4680 skb_shinfo(skb)->frags[i].size,
4681 PCI_DMA_TODEVICE);
1da177e4
LT
4682 sw_idx = NEXT_TX(sw_idx);
4683 }
4684
f47c11ee 4685 dev_kfree_skb(skb);
df3e6548
MC
4686
4687 if (unlikely(tx_bug)) {
4688 tg3_tx_recover(tp);
4689 return;
4690 }
1da177e4
LT
4691 }
4692
f3f3f27e 4693 tnapi->tx_cons = sw_idx;
1da177e4 4694
1b2a7205
MC
4695 /* Need to make the tx_cons update visible to tg3_start_xmit()
4696 * before checking for netif_queue_stopped(). Without the
4697 * memory barrier, there is a small possibility that tg3_start_xmit()
4698 * will miss it and cause the queue to be stopped forever.
4699 */
4700 smp_mb();
4701
fe5f5787 4702 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4703 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4704 __netif_tx_lock(txq, smp_processor_id());
4705 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4706 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4707 netif_tx_wake_queue(txq);
4708 __netif_tx_unlock(txq);
51b91468 4709 }
1da177e4
LT
4710}
4711
2b2cdb65
MC
4712static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4713{
4714 if (!ri->skb)
4715 return;
4716
4e5e4f0d 4717 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4718 map_sz, PCI_DMA_FROMDEVICE);
4719 dev_kfree_skb_any(ri->skb);
4720 ri->skb = NULL;
4721}
4722
1da177e4
LT
4723/* Returns size of skb allocated or < 0 on error.
4724 *
4725 * We only need to fill in the address because the other members
4726 * of the RX descriptor are invariant, see tg3_init_rings.
4727 *
4728 * Note the purposeful assymetry of cpu vs. chip accesses. For
4729 * posting buffers we only dirty the first cache line of the RX
4730 * descriptor (containing the address). Whereas for the RX status
4731 * buffers the cpu only reads the last cacheline of the RX descriptor
4732 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4733 */
86b21e59 4734static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4735 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4736{
4737 struct tg3_rx_buffer_desc *desc;
f94e290e 4738 struct ring_info *map;
1da177e4
LT
4739 struct sk_buff *skb;
4740 dma_addr_t mapping;
4741 int skb_size, dest_idx;
4742
1da177e4
LT
4743 switch (opaque_key) {
4744 case RXD_OPAQUE_RING_STD:
2c49a44d 4745 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
4746 desc = &tpr->rx_std[dest_idx];
4747 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4748 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4749 break;
4750
4751 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4752 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 4753 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4754 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4755 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4756 break;
4757
4758 default:
4759 return -EINVAL;
855e1111 4760 }
1da177e4
LT
4761
4762 /* Do not overwrite any of the map or rp information
4763 * until we are sure we can commit to a new buffer.
4764 *
4765 * Callers depend upon this behavior and assume that
4766 * we leave everything unchanged if we fail.
4767 */
287be12e 4768 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4769 if (skb == NULL)
4770 return -ENOMEM;
4771
1da177e4
LT
4772 skb_reserve(skb, tp->rx_offset);
4773
287be12e 4774 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4775 PCI_DMA_FROMDEVICE);
a21771dd
MC
4776 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4777 dev_kfree_skb(skb);
4778 return -EIO;
4779 }
1da177e4
LT
4780
4781 map->skb = skb;
4e5e4f0d 4782 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4783
1da177e4
LT
4784 desc->addr_hi = ((u64)mapping >> 32);
4785 desc->addr_lo = ((u64)mapping & 0xffffffff);
4786
4787 return skb_size;
4788}
4789
4790/* We only need to move over in the address because the other
4791 * members of the RX descriptor are invariant. See notes above
4792 * tg3_alloc_rx_skb for full details.
4793 */
a3896167
MC
4794static void tg3_recycle_rx(struct tg3_napi *tnapi,
4795 struct tg3_rx_prodring_set *dpr,
4796 u32 opaque_key, int src_idx,
4797 u32 dest_idx_unmasked)
1da177e4 4798{
17375d25 4799 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4800 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4801 struct ring_info *src_map, *dest_map;
8fea32b9 4802 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 4803 int dest_idx;
1da177e4
LT
4804
4805 switch (opaque_key) {
4806 case RXD_OPAQUE_RING_STD:
2c49a44d 4807 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
4808 dest_desc = &dpr->rx_std[dest_idx];
4809 dest_map = &dpr->rx_std_buffers[dest_idx];
4810 src_desc = &spr->rx_std[src_idx];
4811 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4812 break;
4813
4814 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4815 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
4816 dest_desc = &dpr->rx_jmb[dest_idx].std;
4817 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4818 src_desc = &spr->rx_jmb[src_idx].std;
4819 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4820 break;
4821
4822 default:
4823 return;
855e1111 4824 }
1da177e4
LT
4825
4826 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4827 dma_unmap_addr_set(dest_map, mapping,
4828 dma_unmap_addr(src_map, mapping));
1da177e4
LT
4829 dest_desc->addr_hi = src_desc->addr_hi;
4830 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4831
4832 /* Ensure that the update to the skb happens after the physical
4833 * addresses have been transferred to the new BD location.
4834 */
4835 smp_wmb();
4836
1da177e4
LT
4837 src_map->skb = NULL;
4838}
4839
1da177e4
LT
4840/* The RX ring scheme is composed of multiple rings which post fresh
4841 * buffers to the chip, and one special ring the chip uses to report
4842 * status back to the host.
4843 *
4844 * The special ring reports the status of received packets to the
4845 * host. The chip does not write into the original descriptor the
4846 * RX buffer was obtained from. The chip simply takes the original
4847 * descriptor as provided by the host, updates the status and length
4848 * field, then writes this into the next status ring entry.
4849 *
4850 * Each ring the host uses to post buffers to the chip is described
4851 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4852 * it is first placed into the on-chip ram. When the packet's length
4853 * is known, it walks down the TG3_BDINFO entries to select the ring.
4854 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4855 * which is within the range of the new packet's length is chosen.
4856 *
4857 * The "separate ring for rx status" scheme may sound queer, but it makes
4858 * sense from a cache coherency perspective. If only the host writes
4859 * to the buffer post rings, and only the chip writes to the rx status
4860 * rings, then cache lines never move beyond shared-modified state.
4861 * If both the host and chip were to write into the same ring, cache line
4862 * eviction could occur since both entities want it in an exclusive state.
4863 */
17375d25 4864static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 4865{
17375d25 4866 struct tg3 *tp = tnapi->tp;
f92905de 4867 u32 work_mask, rx_std_posted = 0;
4361935a 4868 u32 std_prod_idx, jmb_prod_idx;
72334482 4869 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 4870 u16 hw_idx;
1da177e4 4871 int received;
8fea32b9 4872 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 4873
8d9d7cfc 4874 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
4875 /*
4876 * We need to order the read of hw_idx and the read of
4877 * the opaque cookie.
4878 */
4879 rmb();
1da177e4
LT
4880 work_mask = 0;
4881 received = 0;
4361935a
MC
4882 std_prod_idx = tpr->rx_std_prod_idx;
4883 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 4884 while (sw_idx != hw_idx && budget > 0) {
afc081f8 4885 struct ring_info *ri;
72334482 4886 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
4887 unsigned int len;
4888 struct sk_buff *skb;
4889 dma_addr_t dma_addr;
4890 u32 opaque_key, desc_idx, *post_ptr;
4891
4892 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4893 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4894 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 4895 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 4896 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4897 skb = ri->skb;
4361935a 4898 post_ptr = &std_prod_idx;
f92905de 4899 rx_std_posted++;
1da177e4 4900 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 4901 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 4902 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4903 skb = ri->skb;
4361935a 4904 post_ptr = &jmb_prod_idx;
21f581a5 4905 } else
1da177e4 4906 goto next_pkt_nopost;
1da177e4
LT
4907
4908 work_mask |= opaque_key;
4909
4910 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4911 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4912 drop_it:
a3896167 4913 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4914 desc_idx, *post_ptr);
4915 drop_it_no_recycle:
4916 /* Other statistics kept track of by card. */
b0057c51 4917 tp->rx_dropped++;
1da177e4
LT
4918 goto next_pkt;
4919 }
4920
ad829268
MC
4921 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4922 ETH_FCS_LEN;
1da177e4 4923
d2757fc4 4924 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
4925 int skb_size;
4926
86b21e59 4927 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 4928 *post_ptr);
1da177e4
LT
4929 if (skb_size < 0)
4930 goto drop_it;
4931
287be12e 4932 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
4933 PCI_DMA_FROMDEVICE);
4934
61e800cf
MC
4935 /* Ensure that the update to the skb happens
4936 * after the usage of the old DMA mapping.
4937 */
4938 smp_wmb();
4939
4940 ri->skb = NULL;
4941
1da177e4
LT
4942 skb_put(skb, len);
4943 } else {
4944 struct sk_buff *copy_skb;
4945
a3896167 4946 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4947 desc_idx, *post_ptr);
4948
bf933c80 4949 copy_skb = netdev_alloc_skb(tp->dev, len +
9dc7a113 4950 TG3_RAW_IP_ALIGN);
1da177e4
LT
4951 if (copy_skb == NULL)
4952 goto drop_it_no_recycle;
4953
bf933c80 4954 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
1da177e4
LT
4955 skb_put(copy_skb, len);
4956 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4957 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4958 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4959
4960 /* We'll reuse the original ring buffer. */
4961 skb = copy_skb;
4962 }
4963
dc668910 4964 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
4965 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4966 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4967 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4968 skb->ip_summed = CHECKSUM_UNNECESSARY;
4969 else
bc8acf2c 4970 skb_checksum_none_assert(skb);
1da177e4
LT
4971
4972 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4973
4974 if (len > (tp->dev->mtu + ETH_HLEN) &&
4975 skb->protocol != htons(ETH_P_8021Q)) {
4976 dev_kfree_skb(skb);
b0057c51 4977 goto drop_it_no_recycle;
f7b493e0
MC
4978 }
4979
9dc7a113 4980 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
4981 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
4982 __vlan_hwaccel_put_tag(skb,
4983 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 4984
bf933c80 4985 napi_gro_receive(&tnapi->napi, skb);
1da177e4 4986
1da177e4
LT
4987 received++;
4988 budget--;
4989
4990next_pkt:
4991 (*post_ptr)++;
f92905de
MC
4992
4993 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
4994 tpr->rx_std_prod_idx = std_prod_idx &
4995 tp->rx_std_ring_mask;
86cfe4ff
MC
4996 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4997 tpr->rx_std_prod_idx);
f92905de
MC
4998 work_mask &= ~RXD_OPAQUE_RING_STD;
4999 rx_std_posted = 0;
5000 }
1da177e4 5001next_pkt_nopost:
483ba50b 5002 sw_idx++;
7cb32cf2 5003 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5004
5005 /* Refresh hw_idx to see if there is new work */
5006 if (sw_idx == hw_idx) {
8d9d7cfc 5007 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5008 rmb();
5009 }
1da177e4
LT
5010 }
5011
5012 /* ACK the status ring. */
72334482
MC
5013 tnapi->rx_rcb_ptr = sw_idx;
5014 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5015
5016 /* Refill RX ring(s). */
e4af1af9 5017 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
b196c7e4 5018 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5019 tpr->rx_std_prod_idx = std_prod_idx &
5020 tp->rx_std_ring_mask;
b196c7e4
MC
5021 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5022 tpr->rx_std_prod_idx);
5023 }
5024 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5025 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5026 tp->rx_jmb_ring_mask;
b196c7e4
MC
5027 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5028 tpr->rx_jmb_prod_idx);
5029 }
5030 mmiowb();
5031 } else if (work_mask) {
5032 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5033 * updated before the producer indices can be updated.
5034 */
5035 smp_wmb();
5036
2c49a44d
MC
5037 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5038 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5039
e4af1af9
MC
5040 if (tnapi != &tp->napi[1])
5041 napi_schedule(&tp->napi[1].napi);
1da177e4 5042 }
1da177e4
LT
5043
5044 return received;
5045}
5046
35f2d7d0 5047static void tg3_poll_link(struct tg3 *tp)
1da177e4 5048{
1da177e4
LT
5049 /* handle link change and other phy events */
5050 if (!(tp->tg3_flags &
5051 (TG3_FLAG_USE_LINKCHG_REG |
5052 TG3_FLAG_POLL_SERDES))) {
35f2d7d0
MC
5053 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5054
1da177e4
LT
5055 if (sblk->status & SD_STATUS_LINK_CHG) {
5056 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5057 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5058 spin_lock(&tp->lock);
dd477003
MC
5059 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
5060 tw32_f(MAC_STATUS,
5061 (MAC_STATUS_SYNC_CHANGED |
5062 MAC_STATUS_CFG_CHANGED |
5063 MAC_STATUS_MI_COMPLETION |
5064 MAC_STATUS_LNKSTATE_CHANGED));
5065 udelay(40);
5066 } else
5067 tg3_setup_phy(tp, 0);
f47c11ee 5068 spin_unlock(&tp->lock);
1da177e4
LT
5069 }
5070 }
35f2d7d0
MC
5071}
5072
f89f38b8
MC
5073static int tg3_rx_prodring_xfer(struct tg3 *tp,
5074 struct tg3_rx_prodring_set *dpr,
5075 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5076{
5077 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5078 int i, err = 0;
b196c7e4
MC
5079
5080 while (1) {
5081 src_prod_idx = spr->rx_std_prod_idx;
5082
5083 /* Make sure updates to the rx_std_buffers[] entries and the
5084 * standard producer index are seen in the correct order.
5085 */
5086 smp_rmb();
5087
5088 if (spr->rx_std_cons_idx == src_prod_idx)
5089 break;
5090
5091 if (spr->rx_std_cons_idx < src_prod_idx)
5092 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5093 else
2c49a44d
MC
5094 cpycnt = tp->rx_std_ring_mask + 1 -
5095 spr->rx_std_cons_idx;
b196c7e4 5096
2c49a44d
MC
5097 cpycnt = min(cpycnt,
5098 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5099
5100 si = spr->rx_std_cons_idx;
5101 di = dpr->rx_std_prod_idx;
5102
e92967bf
MC
5103 for (i = di; i < di + cpycnt; i++) {
5104 if (dpr->rx_std_buffers[i].skb) {
5105 cpycnt = i - di;
f89f38b8 5106 err = -ENOSPC;
e92967bf
MC
5107 break;
5108 }
5109 }
5110
5111 if (!cpycnt)
5112 break;
5113
5114 /* Ensure that updates to the rx_std_buffers ring and the
5115 * shadowed hardware producer ring from tg3_recycle_skb() are
5116 * ordered correctly WRT the skb check above.
5117 */
5118 smp_rmb();
5119
b196c7e4
MC
5120 memcpy(&dpr->rx_std_buffers[di],
5121 &spr->rx_std_buffers[si],
5122 cpycnt * sizeof(struct ring_info));
5123
5124 for (i = 0; i < cpycnt; i++, di++, si++) {
5125 struct tg3_rx_buffer_desc *sbd, *dbd;
5126 sbd = &spr->rx_std[si];
5127 dbd = &dpr->rx_std[di];
5128 dbd->addr_hi = sbd->addr_hi;
5129 dbd->addr_lo = sbd->addr_lo;
5130 }
5131
2c49a44d
MC
5132 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5133 tp->rx_std_ring_mask;
5134 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5135 tp->rx_std_ring_mask;
b196c7e4
MC
5136 }
5137
5138 while (1) {
5139 src_prod_idx = spr->rx_jmb_prod_idx;
5140
5141 /* Make sure updates to the rx_jmb_buffers[] entries and
5142 * the jumbo producer index are seen in the correct order.
5143 */
5144 smp_rmb();
5145
5146 if (spr->rx_jmb_cons_idx == src_prod_idx)
5147 break;
5148
5149 if (spr->rx_jmb_cons_idx < src_prod_idx)
5150 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5151 else
2c49a44d
MC
5152 cpycnt = tp->rx_jmb_ring_mask + 1 -
5153 spr->rx_jmb_cons_idx;
b196c7e4
MC
5154
5155 cpycnt = min(cpycnt,
2c49a44d 5156 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5157
5158 si = spr->rx_jmb_cons_idx;
5159 di = dpr->rx_jmb_prod_idx;
5160
e92967bf
MC
5161 for (i = di; i < di + cpycnt; i++) {
5162 if (dpr->rx_jmb_buffers[i].skb) {
5163 cpycnt = i - di;
f89f38b8 5164 err = -ENOSPC;
e92967bf
MC
5165 break;
5166 }
5167 }
5168
5169 if (!cpycnt)
5170 break;
5171
5172 /* Ensure that updates to the rx_jmb_buffers ring and the
5173 * shadowed hardware producer ring from tg3_recycle_skb() are
5174 * ordered correctly WRT the skb check above.
5175 */
5176 smp_rmb();
5177
b196c7e4
MC
5178 memcpy(&dpr->rx_jmb_buffers[di],
5179 &spr->rx_jmb_buffers[si],
5180 cpycnt * sizeof(struct ring_info));
5181
5182 for (i = 0; i < cpycnt; i++, di++, si++) {
5183 struct tg3_rx_buffer_desc *sbd, *dbd;
5184 sbd = &spr->rx_jmb[si].std;
5185 dbd = &dpr->rx_jmb[di].std;
5186 dbd->addr_hi = sbd->addr_hi;
5187 dbd->addr_lo = sbd->addr_lo;
5188 }
5189
2c49a44d
MC
5190 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5191 tp->rx_jmb_ring_mask;
5192 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5193 tp->rx_jmb_ring_mask;
b196c7e4 5194 }
f89f38b8
MC
5195
5196 return err;
b196c7e4
MC
5197}
5198
35f2d7d0
MC
5199static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5200{
5201 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5202
5203 /* run TX completion thread */
f3f3f27e 5204 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5205 tg3_tx(tnapi);
6f535763 5206 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4fd7ab59 5207 return work_done;
1da177e4
LT
5208 }
5209
1da177e4
LT
5210 /* run RX thread, within the bounds set by NAPI.
5211 * All RX "locking" is done by ensuring outside
bea3348e 5212 * code synchronizes with tg3->napi.poll()
1da177e4 5213 */
8d9d7cfc 5214 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5215 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5216
b196c7e4 5217 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5218 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5219 int i, err = 0;
e4af1af9
MC
5220 u32 std_prod_idx = dpr->rx_std_prod_idx;
5221 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5222
e4af1af9 5223 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5224 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5225 &tp->napi[i].prodring);
b196c7e4
MC
5226
5227 wmb();
5228
e4af1af9
MC
5229 if (std_prod_idx != dpr->rx_std_prod_idx)
5230 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5231 dpr->rx_std_prod_idx);
b196c7e4 5232
e4af1af9
MC
5233 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5234 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5235 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5236
5237 mmiowb();
f89f38b8
MC
5238
5239 if (err)
5240 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5241 }
5242
6f535763
DM
5243 return work_done;
5244}
5245
35f2d7d0
MC
5246static int tg3_poll_msix(struct napi_struct *napi, int budget)
5247{
5248 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5249 struct tg3 *tp = tnapi->tp;
5250 int work_done = 0;
5251 struct tg3_hw_status *sblk = tnapi->hw_status;
5252
5253 while (1) {
5254 work_done = tg3_poll_work(tnapi, work_done, budget);
5255
5256 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5257 goto tx_recovery;
5258
5259 if (unlikely(work_done >= budget))
5260 break;
5261
c6cdf436 5262 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5263 * to tell the hw how much work has been processed,
5264 * so we must read it before checking for more work.
5265 */
5266 tnapi->last_tag = sblk->status_tag;
5267 tnapi->last_irq_tag = tnapi->last_tag;
5268 rmb();
5269
5270 /* check for RX/TX work to do */
6d40db7b
MC
5271 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5272 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5273 napi_complete(napi);
5274 /* Reenable interrupts. */
5275 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5276 mmiowb();
5277 break;
5278 }
5279 }
5280
5281 return work_done;
5282
5283tx_recovery:
5284 /* work_done is guaranteed to be less than budget. */
5285 napi_complete(napi);
5286 schedule_work(&tp->reset_task);
5287 return work_done;
5288}
5289
e64de4e6
MC
5290static void tg3_process_error(struct tg3 *tp)
5291{
5292 u32 val;
5293 bool real_error = false;
5294
5295 if (tp->tg3_flags & TG3_FLAG_ERROR_PROCESSED)
5296 return;
5297
5298 /* Check Flow Attention register */
5299 val = tr32(HOSTCC_FLOW_ATTN);
5300 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5301 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5302 real_error = true;
5303 }
5304
5305 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5306 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5307 real_error = true;
5308 }
5309
5310 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5311 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5312 real_error = true;
5313 }
5314
5315 if (!real_error)
5316 return;
5317
5318 tg3_dump_state(tp);
5319
5320 tp->tg3_flags |= TG3_FLAG_ERROR_PROCESSED;
5321 schedule_work(&tp->reset_task);
5322}
5323
6f535763
DM
5324static int tg3_poll(struct napi_struct *napi, int budget)
5325{
8ef0442f
MC
5326 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5327 struct tg3 *tp = tnapi->tp;
6f535763 5328 int work_done = 0;
898a56f8 5329 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5330
5331 while (1) {
e64de4e6
MC
5332 if (sblk->status & SD_STATUS_ERROR)
5333 tg3_process_error(tp);
5334
35f2d7d0
MC
5335 tg3_poll_link(tp);
5336
17375d25 5337 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763
DM
5338
5339 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5340 goto tx_recovery;
5341
5342 if (unlikely(work_done >= budget))
5343 break;
5344
4fd7ab59 5345 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
17375d25 5346 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5347 * to tell the hw how much work has been processed,
5348 * so we must read it before checking for more work.
5349 */
898a56f8
MC
5350 tnapi->last_tag = sblk->status_tag;
5351 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5352 rmb();
5353 } else
5354 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5355
17375d25 5356 if (likely(!tg3_has_work(tnapi))) {
288379f0 5357 napi_complete(napi);
17375d25 5358 tg3_int_reenable(tnapi);
6f535763
DM
5359 break;
5360 }
1da177e4
LT
5361 }
5362
bea3348e 5363 return work_done;
6f535763
DM
5364
5365tx_recovery:
4fd7ab59 5366 /* work_done is guaranteed to be less than budget. */
288379f0 5367 napi_complete(napi);
6f535763 5368 schedule_work(&tp->reset_task);
4fd7ab59 5369 return work_done;
1da177e4
LT
5370}
5371
66cfd1bd
MC
5372static void tg3_napi_disable(struct tg3 *tp)
5373{
5374 int i;
5375
5376 for (i = tp->irq_cnt - 1; i >= 0; i--)
5377 napi_disable(&tp->napi[i].napi);
5378}
5379
5380static void tg3_napi_enable(struct tg3 *tp)
5381{
5382 int i;
5383
5384 for (i = 0; i < tp->irq_cnt; i++)
5385 napi_enable(&tp->napi[i].napi);
5386}
5387
5388static void tg3_napi_init(struct tg3 *tp)
5389{
5390 int i;
5391
5392 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5393 for (i = 1; i < tp->irq_cnt; i++)
5394 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5395}
5396
5397static void tg3_napi_fini(struct tg3 *tp)
5398{
5399 int i;
5400
5401 for (i = 0; i < tp->irq_cnt; i++)
5402 netif_napi_del(&tp->napi[i].napi);
5403}
5404
5405static inline void tg3_netif_stop(struct tg3 *tp)
5406{
5407 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5408 tg3_napi_disable(tp);
5409 netif_tx_disable(tp->dev);
5410}
5411
5412static inline void tg3_netif_start(struct tg3 *tp)
5413{
5414 /* NOTE: unconditional netif_tx_wake_all_queues is only
5415 * appropriate so long as all callers are assured to
5416 * have free tx slots (such as after tg3_init_hw)
5417 */
5418 netif_tx_wake_all_queues(tp->dev);
5419
5420 tg3_napi_enable(tp);
5421 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5422 tg3_enable_ints(tp);
5423}
5424
f47c11ee
DM
5425static void tg3_irq_quiesce(struct tg3 *tp)
5426{
4f125f42
MC
5427 int i;
5428
f47c11ee
DM
5429 BUG_ON(tp->irq_sync);
5430
5431 tp->irq_sync = 1;
5432 smp_mb();
5433
4f125f42
MC
5434 for (i = 0; i < tp->irq_cnt; i++)
5435 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5436}
5437
f47c11ee
DM
5438/* Fully shutdown all tg3 driver activity elsewhere in the system.
5439 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5440 * with as well. Most of the time, this is not necessary except when
5441 * shutting down the device.
5442 */
5443static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5444{
46966545 5445 spin_lock_bh(&tp->lock);
f47c11ee
DM
5446 if (irq_sync)
5447 tg3_irq_quiesce(tp);
f47c11ee
DM
5448}
5449
5450static inline void tg3_full_unlock(struct tg3 *tp)
5451{
f47c11ee
DM
5452 spin_unlock_bh(&tp->lock);
5453}
5454
fcfa0a32
MC
5455/* One-shot MSI handler - Chip automatically disables interrupt
5456 * after sending MSI so driver doesn't have to do it.
5457 */
7d12e780 5458static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5459{
09943a18
MC
5460 struct tg3_napi *tnapi = dev_id;
5461 struct tg3 *tp = tnapi->tp;
fcfa0a32 5462
898a56f8 5463 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5464 if (tnapi->rx_rcb)
5465 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5466
5467 if (likely(!tg3_irq_sync(tp)))
09943a18 5468 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5469
5470 return IRQ_HANDLED;
5471}
5472
88b06bc2
MC
5473/* MSI ISR - No need to check for interrupt sharing and no need to
5474 * flush status block and interrupt mailbox. PCI ordering rules
5475 * guarantee that MSI will arrive after the status block.
5476 */
7d12e780 5477static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5478{
09943a18
MC
5479 struct tg3_napi *tnapi = dev_id;
5480 struct tg3 *tp = tnapi->tp;
88b06bc2 5481
898a56f8 5482 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5483 if (tnapi->rx_rcb)
5484 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5485 /*
fac9b83e 5486 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5487 * chip-internal interrupt pending events.
fac9b83e 5488 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5489 * NIC to stop sending us irqs, engaging "in-intr-handler"
5490 * event coalescing.
5491 */
5492 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5493 if (likely(!tg3_irq_sync(tp)))
09943a18 5494 napi_schedule(&tnapi->napi);
61487480 5495
88b06bc2
MC
5496 return IRQ_RETVAL(1);
5497}
5498
7d12e780 5499static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5500{
09943a18
MC
5501 struct tg3_napi *tnapi = dev_id;
5502 struct tg3 *tp = tnapi->tp;
898a56f8 5503 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5504 unsigned int handled = 1;
5505
1da177e4
LT
5506 /* In INTx mode, it is possible for the interrupt to arrive at
5507 * the CPU before the status block posted prior to the interrupt.
5508 * Reading the PCI State register will confirm whether the
5509 * interrupt is ours and will flush the status block.
5510 */
d18edcb2
MC
5511 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5512 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5513 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5514 handled = 0;
f47c11ee 5515 goto out;
fac9b83e 5516 }
d18edcb2
MC
5517 }
5518
5519 /*
5520 * Writing any value to intr-mbox-0 clears PCI INTA# and
5521 * chip-internal interrupt pending events.
5522 * Writing non-zero to intr-mbox-0 additional tells the
5523 * NIC to stop sending us irqs, engaging "in-intr-handler"
5524 * event coalescing.
c04cb347
MC
5525 *
5526 * Flush the mailbox to de-assert the IRQ immediately to prevent
5527 * spurious interrupts. The flush impacts performance but
5528 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5529 */
c04cb347 5530 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5531 if (tg3_irq_sync(tp))
5532 goto out;
5533 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5534 if (likely(tg3_has_work(tnapi))) {
72334482 5535 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5536 napi_schedule(&tnapi->napi);
d18edcb2
MC
5537 } else {
5538 /* No work, shared interrupt perhaps? re-enable
5539 * interrupts, and flush that PCI write
5540 */
5541 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5542 0x00000000);
fac9b83e 5543 }
f47c11ee 5544out:
fac9b83e
DM
5545 return IRQ_RETVAL(handled);
5546}
5547
7d12e780 5548static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5549{
09943a18
MC
5550 struct tg3_napi *tnapi = dev_id;
5551 struct tg3 *tp = tnapi->tp;
898a56f8 5552 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5553 unsigned int handled = 1;
5554
fac9b83e
DM
5555 /* In INTx mode, it is possible for the interrupt to arrive at
5556 * the CPU before the status block posted prior to the interrupt.
5557 * Reading the PCI State register will confirm whether the
5558 * interrupt is ours and will flush the status block.
5559 */
898a56f8 5560 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
d18edcb2
MC
5561 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5562 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5563 handled = 0;
f47c11ee 5564 goto out;
1da177e4 5565 }
d18edcb2
MC
5566 }
5567
5568 /*
5569 * writing any value to intr-mbox-0 clears PCI INTA# and
5570 * chip-internal interrupt pending events.
5571 * writing non-zero to intr-mbox-0 additional tells the
5572 * NIC to stop sending us irqs, engaging "in-intr-handler"
5573 * event coalescing.
c04cb347
MC
5574 *
5575 * Flush the mailbox to de-assert the IRQ immediately to prevent
5576 * spurious interrupts. The flush impacts performance but
5577 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5578 */
c04cb347 5579 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5580
5581 /*
5582 * In a shared interrupt configuration, sometimes other devices'
5583 * interrupts will scream. We record the current status tag here
5584 * so that the above check can report that the screaming interrupts
5585 * are unhandled. Eventually they will be silenced.
5586 */
898a56f8 5587 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5588
d18edcb2
MC
5589 if (tg3_irq_sync(tp))
5590 goto out;
624f8e50 5591
72334482 5592 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5593
09943a18 5594 napi_schedule(&tnapi->napi);
624f8e50 5595
f47c11ee 5596out:
1da177e4
LT
5597 return IRQ_RETVAL(handled);
5598}
5599
7938109f 5600/* ISR for interrupt test */
7d12e780 5601static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5602{
09943a18
MC
5603 struct tg3_napi *tnapi = dev_id;
5604 struct tg3 *tp = tnapi->tp;
898a56f8 5605 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5606
f9804ddb
MC
5607 if ((sblk->status & SD_STATUS_UPDATED) ||
5608 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5609 tg3_disable_ints(tp);
7938109f
MC
5610 return IRQ_RETVAL(1);
5611 }
5612 return IRQ_RETVAL(0);
5613}
5614
8e7a22e3 5615static int tg3_init_hw(struct tg3 *, int);
944d980e 5616static int tg3_halt(struct tg3 *, int, int);
1da177e4 5617
b9ec6c1b
MC
5618/* Restart hardware after configuration changes, self-test, etc.
5619 * Invoked with tp->lock held.
5620 */
5621static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5622 __releases(tp->lock)
5623 __acquires(tp->lock)
b9ec6c1b
MC
5624{
5625 int err;
5626
5627 err = tg3_init_hw(tp, reset_phy);
5628 if (err) {
5129c3a3
MC
5629 netdev_err(tp->dev,
5630 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5631 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5632 tg3_full_unlock(tp);
5633 del_timer_sync(&tp->timer);
5634 tp->irq_sync = 0;
fed97810 5635 tg3_napi_enable(tp);
b9ec6c1b
MC
5636 dev_close(tp->dev);
5637 tg3_full_lock(tp, 0);
5638 }
5639 return err;
5640}
5641
1da177e4
LT
5642#ifdef CONFIG_NET_POLL_CONTROLLER
5643static void tg3_poll_controller(struct net_device *dev)
5644{
4f125f42 5645 int i;
88b06bc2
MC
5646 struct tg3 *tp = netdev_priv(dev);
5647
4f125f42 5648 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5649 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5650}
5651#endif
5652
c4028958 5653static void tg3_reset_task(struct work_struct *work)
1da177e4 5654{
c4028958 5655 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5656 int err;
1da177e4
LT
5657 unsigned int restart_timer;
5658
7faa006f 5659 tg3_full_lock(tp, 0);
7faa006f
MC
5660
5661 if (!netif_running(tp->dev)) {
7faa006f
MC
5662 tg3_full_unlock(tp);
5663 return;
5664 }
5665
5666 tg3_full_unlock(tp);
5667
b02fd9e3
MC
5668 tg3_phy_stop(tp);
5669
1da177e4
LT
5670 tg3_netif_stop(tp);
5671
f47c11ee 5672 tg3_full_lock(tp, 1);
1da177e4
LT
5673
5674 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5675 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5676
df3e6548
MC
5677 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5678 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5679 tp->write32_rx_mbox = tg3_write_flush_reg32;
5680 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5681 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5682 }
5683
944d980e 5684 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5685 err = tg3_init_hw(tp, 1);
5686 if (err)
b9ec6c1b 5687 goto out;
1da177e4
LT
5688
5689 tg3_netif_start(tp);
5690
1da177e4
LT
5691 if (restart_timer)
5692 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5693
b9ec6c1b 5694out:
7faa006f 5695 tg3_full_unlock(tp);
b02fd9e3
MC
5696
5697 if (!err)
5698 tg3_phy_start(tp);
1da177e4
LT
5699}
5700
5701static void tg3_tx_timeout(struct net_device *dev)
5702{
5703 struct tg3 *tp = netdev_priv(dev);
5704
b0408751 5705 if (netif_msg_tx_err(tp)) {
05dbe005 5706 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 5707 tg3_dump_state(tp);
b0408751 5708 }
1da177e4
LT
5709
5710 schedule_work(&tp->reset_task);
5711}
5712
c58ec932
MC
5713/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5714static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5715{
5716 u32 base = (u32) mapping & 0xffffffff;
5717
807540ba 5718 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
5719}
5720
72f2afb8
MC
5721/* Test for DMA addresses > 40-bit */
5722static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5723 int len)
5724{
5725#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
6728a8e2 5726 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
807540ba 5727 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
5728 return 0;
5729#else
5730 return 0;
5731#endif
5732}
5733
f3f3f27e 5734static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
1da177e4 5735
72f2afb8 5736/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4
MC
5737static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5738 struct sk_buff *skb, u32 last_plus_one,
5739 u32 *start, u32 base_flags, u32 mss)
1da177e4 5740{
24f4efd4 5741 struct tg3 *tp = tnapi->tp;
41588ba1 5742 struct sk_buff *new_skb;
c58ec932 5743 dma_addr_t new_addr = 0;
1da177e4 5744 u32 entry = *start;
c58ec932 5745 int i, ret = 0;
1da177e4 5746
41588ba1
MC
5747 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5748 new_skb = skb_copy(skb, GFP_ATOMIC);
5749 else {
5750 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5751
5752 new_skb = skb_copy_expand(skb,
5753 skb_headroom(skb) + more_headroom,
5754 skb_tailroom(skb), GFP_ATOMIC);
5755 }
5756
1da177e4 5757 if (!new_skb) {
c58ec932
MC
5758 ret = -1;
5759 } else {
5760 /* New SKB is guaranteed to be linear. */
5761 entry = *start;
f4188d8a
AD
5762 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5763 PCI_DMA_TODEVICE);
5764 /* Make sure the mapping succeeded */
5765 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5766 ret = -1;
5767 dev_kfree_skb(new_skb);
5768 new_skb = NULL;
90079ce8 5769
c58ec932
MC
5770 /* Make sure new skb does not cross any 4G boundaries.
5771 * Drop the packet if it does.
5772 */
f4188d8a
AD
5773 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5774 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5775 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5776 PCI_DMA_TODEVICE);
c58ec932
MC
5777 ret = -1;
5778 dev_kfree_skb(new_skb);
5779 new_skb = NULL;
5780 } else {
f3f3f27e 5781 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932
MC
5782 base_flags, 1 | (mss << 1));
5783 *start = NEXT_TX(entry);
5784 }
1da177e4
LT
5785 }
5786
1da177e4
LT
5787 /* Now clean up the sw ring entries. */
5788 i = 0;
5789 while (entry != last_plus_one) {
f4188d8a
AD
5790 int len;
5791
f3f3f27e 5792 if (i == 0)
f4188d8a 5793 len = skb_headlen(skb);
f3f3f27e 5794 else
f4188d8a
AD
5795 len = skb_shinfo(skb)->frags[i-1].size;
5796
5797 pci_unmap_single(tp->pdev,
4e5e4f0d 5798 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5799 mapping),
5800 len, PCI_DMA_TODEVICE);
5801 if (i == 0) {
5802 tnapi->tx_buffers[entry].skb = new_skb;
4e5e4f0d 5803 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5804 new_addr);
5805 } else {
f3f3f27e 5806 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a 5807 }
1da177e4
LT
5808 entry = NEXT_TX(entry);
5809 i++;
5810 }
5811
5812 dev_kfree_skb(skb);
5813
c58ec932 5814 return ret;
1da177e4
LT
5815}
5816
f3f3f27e 5817static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
1da177e4
LT
5818 dma_addr_t mapping, int len, u32 flags,
5819 u32 mss_and_is_end)
5820{
f3f3f27e 5821 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
1da177e4
LT
5822 int is_end = (mss_and_is_end & 0x1);
5823 u32 mss = (mss_and_is_end >> 1);
5824 u32 vlan_tag = 0;
5825
5826 if (is_end)
5827 flags |= TXD_FLAG_END;
5828 if (flags & TXD_FLAG_VLAN) {
5829 vlan_tag = flags >> 16;
5830 flags &= 0xffff;
5831 }
5832 vlan_tag |= (mss << TXD_MSS_SHIFT);
5833
5834 txd->addr_hi = ((u64) mapping >> 32);
5835 txd->addr_lo = ((u64) mapping & 0xffffffff);
5836 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5837 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5838}
5839
5a6f3074 5840/* hard_start_xmit for devices that don't have any bugs and
e849cdc3 5841 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
5a6f3074 5842 */
61357325
SH
5843static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5844 struct net_device *dev)
5a6f3074
MC
5845{
5846 struct tg3 *tp = netdev_priv(dev);
5a6f3074 5847 u32 len, entry, base_flags, mss;
90079ce8 5848 dma_addr_t mapping;
fe5f5787
MC
5849 struct tg3_napi *tnapi;
5850 struct netdev_queue *txq;
f4188d8a
AD
5851 unsigned int i, last;
5852
fe5f5787
MC
5853 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5854 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5855 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787 5856 tnapi++;
5a6f3074 5857
00b70504 5858 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5859 * and TX reclaim runs via tp->napi.poll inside of a software
5a6f3074
MC
5860 * interrupt. Furthermore, IRQ processing runs lockless so we have
5861 * no IRQ context deadlocks to worry about either. Rejoice!
5862 */
f3f3f27e 5863 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
fe5f5787
MC
5864 if (!netif_tx_queue_stopped(txq)) {
5865 netif_tx_stop_queue(txq);
5a6f3074
MC
5866
5867 /* This is a hard error, log it. */
5129c3a3
MC
5868 netdev_err(dev,
5869 "BUG! Tx Ring full when queue awake!\n");
5a6f3074 5870 }
5a6f3074
MC
5871 return NETDEV_TX_BUSY;
5872 }
5873
f3f3f27e 5874 entry = tnapi->tx_prod;
5a6f3074 5875 base_flags = 0;
be98da6a
MC
5876 mss = skb_shinfo(skb)->gso_size;
5877 if (mss) {
5a6f3074 5878 int tcp_opt_len, ip_tcp_len;
f6eb9b1f 5879 u32 hdrlen;
5a6f3074
MC
5880
5881 if (skb_header_cloned(skb) &&
5882 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5883 dev_kfree_skb(skb);
5884 goto out_unlock;
5885 }
5886
02e96080 5887 if (skb_is_gso_v6(skb)) {
f6eb9b1f 5888 hdrlen = skb_headlen(skb) - ETH_HLEN;
02e96080 5889 } else {
eddc9ec5
ACM
5890 struct iphdr *iph = ip_hdr(skb);
5891
ab6a5bb6 5892 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5893 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
b0026624 5894
eddc9ec5
ACM
5895 iph->check = 0;
5896 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
f6eb9b1f 5897 hdrlen = ip_tcp_len + tcp_opt_len;
b0026624 5898 }
5a6f3074 5899
e849cdc3 5900 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
f6eb9b1f
MC
5901 mss |= (hdrlen & 0xc) << 12;
5902 if (hdrlen & 0x10)
5903 base_flags |= 0x00000010;
5904 base_flags |= (hdrlen & 0x3e0) << 5;
5905 } else
5906 mss |= hdrlen << 9;
5907
5a6f3074
MC
5908 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5909 TXD_FLAG_CPU_POST_DMA);
5910
aa8223c7 5911 tcp_hdr(skb)->check = 0;
5a6f3074 5912
859a5887 5913 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5a6f3074 5914 base_flags |= TXD_FLAG_TCPUDP_CSUM;
859a5887
MC
5915 }
5916
eab6d18d 5917 if (vlan_tx_tag_present(skb))
5a6f3074
MC
5918 base_flags |= (TXD_FLAG_VLAN |
5919 (vlan_tx_tag_get(skb) << 16));
5a6f3074 5920
f4188d8a
AD
5921 len = skb_headlen(skb);
5922
5923 /* Queue skb data, a.k.a. the main skb fragment. */
5924 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5925 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5926 dev_kfree_skb(skb);
5927 goto out_unlock;
5928 }
5929
f3f3f27e 5930 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5931 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
fe5f5787 5932
b703df6f 5933 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
8fc2f995 5934 !mss && skb->len > VLAN_ETH_FRAME_LEN)
f6eb9b1f
MC
5935 base_flags |= TXD_FLAG_JMB_PKT;
5936
f3f3f27e 5937 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
5a6f3074
MC
5938 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5939
5940 entry = NEXT_TX(entry);
5941
5942 /* Now loop through additional data fragments, and queue them. */
5943 if (skb_shinfo(skb)->nr_frags > 0) {
5a6f3074
MC
5944 last = skb_shinfo(skb)->nr_frags - 1;
5945 for (i = 0; i <= last; i++) {
5946 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5947
5948 len = frag->size;
f4188d8a
AD
5949 mapping = pci_map_page(tp->pdev,
5950 frag->page,
5951 frag->page_offset,
5952 len, PCI_DMA_TODEVICE);
5953 if (pci_dma_mapping_error(tp->pdev, mapping))
5954 goto dma_error;
5955
f3f3f27e 5956 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5957 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 5958 mapping);
5a6f3074 5959
f3f3f27e 5960 tg3_set_txd(tnapi, entry, mapping, len,
5a6f3074
MC
5961 base_flags, (i == last) | (mss << 1));
5962
5963 entry = NEXT_TX(entry);
5964 }
5965 }
5966
5967 /* Packets are ready, update Tx producer idx local and on card. */
f3f3f27e 5968 tw32_tx_mbox(tnapi->prodmbox, entry);
5a6f3074 5969
f3f3f27e
MC
5970 tnapi->tx_prod = entry;
5971 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
fe5f5787 5972 netif_tx_stop_queue(txq);
f65aac16
MC
5973
5974 /* netif_tx_stop_queue() must be done before checking
5975 * checking tx index in tg3_tx_avail() below, because in
5976 * tg3_tx(), we update tx index before checking for
5977 * netif_tx_queue_stopped().
5978 */
5979 smp_mb();
f3f3f27e 5980 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
fe5f5787 5981 netif_tx_wake_queue(txq);
5a6f3074
MC
5982 }
5983
5984out_unlock:
cdd0db05 5985 mmiowb();
5a6f3074
MC
5986
5987 return NETDEV_TX_OK;
f4188d8a
AD
5988
5989dma_error:
5990 last = i;
5991 entry = tnapi->tx_prod;
5992 tnapi->tx_buffers[entry].skb = NULL;
5993 pci_unmap_single(tp->pdev,
4e5e4f0d 5994 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5995 skb_headlen(skb),
5996 PCI_DMA_TODEVICE);
5997 for (i = 0; i <= last; i++) {
5998 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5999 entry = NEXT_TX(entry);
6000
6001 pci_unmap_page(tp->pdev,
4e5e4f0d 6002 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
6003 mapping),
6004 frag->size, PCI_DMA_TODEVICE);
6005 }
6006
6007 dev_kfree_skb(skb);
6008 return NETDEV_TX_OK;
5a6f3074
MC
6009}
6010
61357325
SH
6011static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
6012 struct net_device *);
52c0fd83
MC
6013
6014/* Use GSO to workaround a rare TSO bug that may be triggered when the
6015 * TSO header is greater than 80 bytes.
6016 */
6017static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6018{
6019 struct sk_buff *segs, *nskb;
f3f3f27e 6020 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6021
6022 /* Estimate the number of fragments in the worst case */
f3f3f27e 6023 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6024 netif_stop_queue(tp->dev);
f65aac16
MC
6025
6026 /* netif_tx_stop_queue() must be done before checking
6027 * checking tx index in tg3_tx_avail() below, because in
6028 * tg3_tx(), we update tx index before checking for
6029 * netif_tx_queue_stopped().
6030 */
6031 smp_mb();
f3f3f27e 6032 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6033 return NETDEV_TX_BUSY;
6034
6035 netif_wake_queue(tp->dev);
52c0fd83
MC
6036 }
6037
6038 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6039 if (IS_ERR(segs))
52c0fd83
MC
6040 goto tg3_tso_bug_end;
6041
6042 do {
6043 nskb = segs;
6044 segs = segs->next;
6045 nskb->next = NULL;
6046 tg3_start_xmit_dma_bug(nskb, tp->dev);
6047 } while (segs);
6048
6049tg3_tso_bug_end:
6050 dev_kfree_skb(skb);
6051
6052 return NETDEV_TX_OK;
6053}
52c0fd83 6054
5a6f3074
MC
6055/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
6056 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
6057 */
61357325
SH
6058static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
6059 struct net_device *dev)
1da177e4
LT
6060{
6061 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
6062 u32 len, entry, base_flags, mss;
6063 int would_hit_hwbug;
90079ce8 6064 dma_addr_t mapping;
24f4efd4
MC
6065 struct tg3_napi *tnapi;
6066 struct netdev_queue *txq;
f4188d8a
AD
6067 unsigned int i, last;
6068
24f4efd4
MC
6069 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6070 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 6071 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
24f4efd4 6072 tnapi++;
1da177e4 6073
00b70504 6074 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6075 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6076 * interrupt. Furthermore, IRQ processing runs lockless so we have
6077 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6078 */
f3f3f27e 6079 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6080 if (!netif_tx_queue_stopped(txq)) {
6081 netif_tx_stop_queue(txq);
1f064a87
SH
6082
6083 /* This is a hard error, log it. */
5129c3a3
MC
6084 netdev_err(dev,
6085 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6086 }
1da177e4
LT
6087 return NETDEV_TX_BUSY;
6088 }
6089
f3f3f27e 6090 entry = tnapi->tx_prod;
1da177e4 6091 base_flags = 0;
84fa7933 6092 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6093 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6094
be98da6a
MC
6095 mss = skb_shinfo(skb)->gso_size;
6096 if (mss) {
eddc9ec5 6097 struct iphdr *iph;
34195c3d 6098 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6099
6100 if (skb_header_cloned(skb) &&
6101 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
6102 dev_kfree_skb(skb);
6103 goto out_unlock;
6104 }
6105
34195c3d 6106 iph = ip_hdr(skb);
ab6a5bb6 6107 tcp_opt_len = tcp_optlen(skb);
1da177e4 6108
02e96080 6109 if (skb_is_gso_v6(skb)) {
34195c3d
MC
6110 hdr_len = skb_headlen(skb) - ETH_HLEN;
6111 } else {
6112 u32 ip_tcp_len;
6113
6114 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6115 hdr_len = ip_tcp_len + tcp_opt_len;
6116
6117 iph->check = 0;
6118 iph->tot_len = htons(mss + hdr_len);
6119 }
6120
52c0fd83 6121 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7f62ad5d 6122 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
de6f31eb 6123 return tg3_tso_bug(tp, skb);
52c0fd83 6124
1da177e4
LT
6125 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6126 TXD_FLAG_CPU_POST_DMA);
6127
1da177e4 6128 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
aa8223c7 6129 tcp_hdr(skb)->check = 0;
1da177e4 6130 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6131 } else
6132 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6133 iph->daddr, 0,
6134 IPPROTO_TCP,
6135 0);
1da177e4 6136
615774fe
MC
6137 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
6138 mss |= (hdr_len & 0xc) << 12;
6139 if (hdr_len & 0x10)
6140 base_flags |= 0x00000010;
6141 base_flags |= (hdr_len & 0x3e0) << 5;
6142 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
92c6b8d1
MC
6143 mss |= hdr_len << 9;
6144 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
6145 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6146 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6147 int tsflags;
6148
eddc9ec5 6149 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6150 mss |= (tsflags << 11);
6151 }
6152 } else {
eddc9ec5 6153 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6154 int tsflags;
6155
eddc9ec5 6156 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6157 base_flags |= tsflags << 12;
6158 }
6159 }
6160 }
bf933c80 6161
eab6d18d 6162 if (vlan_tx_tag_present(skb))
1da177e4
LT
6163 base_flags |= (TXD_FLAG_VLAN |
6164 (vlan_tx_tag_get(skb) << 16));
1da177e4 6165
b703df6f 6166 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
8fc2f995 6167 !mss && skb->len > VLAN_ETH_FRAME_LEN)
615774fe
MC
6168 base_flags |= TXD_FLAG_JMB_PKT;
6169
f4188d8a
AD
6170 len = skb_headlen(skb);
6171
6172 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6173 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
6174 dev_kfree_skb(skb);
6175 goto out_unlock;
6176 }
6177
f3f3f27e 6178 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6179 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6180
6181 would_hit_hwbug = 0;
6182
92c6b8d1
MC
6183 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
6184 would_hit_hwbug = 1;
6185
0e1406dd
MC
6186 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6187 tg3_4g_overflow_test(mapping, len))
6188 would_hit_hwbug = 1;
6189
6190 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6191 tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 6192 would_hit_hwbug = 1;
0e1406dd
MC
6193
6194 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
c58ec932 6195 would_hit_hwbug = 1;
1da177e4 6196
f3f3f27e 6197 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
6198 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
6199
6200 entry = NEXT_TX(entry);
6201
6202 /* Now loop through additional data fragments, and queue them. */
6203 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
6204 last = skb_shinfo(skb)->nr_frags - 1;
6205 for (i = 0; i <= last; i++) {
6206 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6207
6208 len = frag->size;
f4188d8a
AD
6209 mapping = pci_map_page(tp->pdev,
6210 frag->page,
6211 frag->page_offset,
6212 len, PCI_DMA_TODEVICE);
1da177e4 6213
f3f3f27e 6214 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6215 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
6216 mapping);
6217 if (pci_dma_mapping_error(tp->pdev, mapping))
6218 goto dma_error;
1da177e4 6219
92c6b8d1
MC
6220 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
6221 len <= 8)
6222 would_hit_hwbug = 1;
6223
0e1406dd
MC
6224 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6225 tg3_4g_overflow_test(mapping, len))
c58ec932 6226 would_hit_hwbug = 1;
1da177e4 6227
0e1406dd
MC
6228 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6229 tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
6230 would_hit_hwbug = 1;
6231
1da177e4 6232 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
f3f3f27e 6233 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6234 base_flags, (i == last)|(mss << 1));
6235 else
f3f3f27e 6236 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6237 base_flags, (i == last));
6238
6239 entry = NEXT_TX(entry);
6240 }
6241 }
6242
6243 if (would_hit_hwbug) {
6244 u32 last_plus_one = entry;
6245 u32 start;
1da177e4 6246
c58ec932
MC
6247 start = entry - 1 - skb_shinfo(skb)->nr_frags;
6248 start &= (TG3_TX_RING_SIZE - 1);
1da177e4
LT
6249
6250 /* If the workaround fails due to memory/mapping
6251 * failure, silently drop this packet.
6252 */
24f4efd4 6253 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
c58ec932 6254 &start, base_flags, mss))
1da177e4
LT
6255 goto out_unlock;
6256
6257 entry = start;
6258 }
6259
6260 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6261 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6262
f3f3f27e
MC
6263 tnapi->tx_prod = entry;
6264 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6265 netif_tx_stop_queue(txq);
f65aac16
MC
6266
6267 /* netif_tx_stop_queue() must be done before checking
6268 * checking tx index in tg3_tx_avail() below, because in
6269 * tg3_tx(), we update tx index before checking for
6270 * netif_tx_queue_stopped().
6271 */
6272 smp_mb();
f3f3f27e 6273 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6274 netif_tx_wake_queue(txq);
51b91468 6275 }
1da177e4
LT
6276
6277out_unlock:
cdd0db05 6278 mmiowb();
1da177e4
LT
6279
6280 return NETDEV_TX_OK;
f4188d8a
AD
6281
6282dma_error:
6283 last = i;
6284 entry = tnapi->tx_prod;
6285 tnapi->tx_buffers[entry].skb = NULL;
6286 pci_unmap_single(tp->pdev,
4e5e4f0d 6287 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
6288 skb_headlen(skb),
6289 PCI_DMA_TODEVICE);
6290 for (i = 0; i <= last; i++) {
6291 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6292 entry = NEXT_TX(entry);
6293
6294 pci_unmap_page(tp->pdev,
4e5e4f0d 6295 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
6296 mapping),
6297 frag->size, PCI_DMA_TODEVICE);
6298 }
6299
6300 dev_kfree_skb(skb);
6301 return NETDEV_TX_OK;
1da177e4
LT
6302}
6303
dc668910
MM
6304static u32 tg3_fix_features(struct net_device *dev, u32 features)
6305{
6306 struct tg3 *tp = netdev_priv(dev);
6307
6308 if (dev->mtu > ETH_DATA_LEN && (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6309 features &= ~NETIF_F_ALL_TSO;
6310
6311 return features;
6312}
6313
1da177e4
LT
6314static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6315 int new_mtu)
6316{
6317 dev->mtu = new_mtu;
6318
ef7f5ec0 6319 if (new_mtu > ETH_DATA_LEN) {
a4e2b347 6320 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
dc668910 6321 netdev_update_features(dev);
ef7f5ec0 6322 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
859a5887 6323 } else {
ef7f5ec0 6324 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
859a5887 6325 }
ef7f5ec0 6326 } else {
dc668910 6327 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ef7f5ec0 6328 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
dc668910
MM
6329 netdev_update_features(dev);
6330 }
0f893dc6 6331 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
ef7f5ec0 6332 }
1da177e4
LT
6333}
6334
6335static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6336{
6337 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6338 int err;
1da177e4
LT
6339
6340 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6341 return -EINVAL;
6342
6343 if (!netif_running(dev)) {
6344 /* We'll just catch it later when the
6345 * device is up'd.
6346 */
6347 tg3_set_mtu(dev, tp, new_mtu);
6348 return 0;
6349 }
6350
b02fd9e3
MC
6351 tg3_phy_stop(tp);
6352
1da177e4 6353 tg3_netif_stop(tp);
f47c11ee
DM
6354
6355 tg3_full_lock(tp, 1);
1da177e4 6356
944d980e 6357 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6358
6359 tg3_set_mtu(dev, tp, new_mtu);
6360
b9ec6c1b 6361 err = tg3_restart_hw(tp, 0);
1da177e4 6362
b9ec6c1b
MC
6363 if (!err)
6364 tg3_netif_start(tp);
1da177e4 6365
f47c11ee 6366 tg3_full_unlock(tp);
1da177e4 6367
b02fd9e3
MC
6368 if (!err)
6369 tg3_phy_start(tp);
6370
b9ec6c1b 6371 return err;
1da177e4
LT
6372}
6373
21f581a5
MC
6374static void tg3_rx_prodring_free(struct tg3 *tp,
6375 struct tg3_rx_prodring_set *tpr)
1da177e4 6376{
1da177e4
LT
6377 int i;
6378
8fea32b9 6379 if (tpr != &tp->napi[0].prodring) {
b196c7e4 6380 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 6381 i = (i + 1) & tp->rx_std_ring_mask)
b196c7e4
MC
6382 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6383 tp->rx_pkt_map_sz);
6384
6385 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
6386 for (i = tpr->rx_jmb_cons_idx;
6387 i != tpr->rx_jmb_prod_idx;
2c49a44d 6388 i = (i + 1) & tp->rx_jmb_ring_mask) {
b196c7e4
MC
6389 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6390 TG3_RX_JMB_MAP_SZ);
6391 }
6392 }
6393
2b2cdb65 6394 return;
b196c7e4 6395 }
1da177e4 6396
2c49a44d 6397 for (i = 0; i <= tp->rx_std_ring_mask; i++)
2b2cdb65
MC
6398 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6399 tp->rx_pkt_map_sz);
1da177e4 6400
48035728
MC
6401 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6402 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
2c49a44d 6403 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
2b2cdb65
MC
6404 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6405 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6406 }
6407}
6408
c6cdf436 6409/* Initialize rx rings for packet processing.
1da177e4
LT
6410 *
6411 * The chip has been shut down and the driver detached from
6412 * the networking, so no interrupts or new tx packets will
6413 * end up in the driver. tp->{tx,}lock are held and thus
6414 * we may not sleep.
6415 */
21f581a5
MC
6416static int tg3_rx_prodring_alloc(struct tg3 *tp,
6417 struct tg3_rx_prodring_set *tpr)
1da177e4 6418{
287be12e 6419 u32 i, rx_pkt_dma_sz;
1da177e4 6420
b196c7e4
MC
6421 tpr->rx_std_cons_idx = 0;
6422 tpr->rx_std_prod_idx = 0;
6423 tpr->rx_jmb_cons_idx = 0;
6424 tpr->rx_jmb_prod_idx = 0;
6425
8fea32b9 6426 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
6427 memset(&tpr->rx_std_buffers[0], 0,
6428 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 6429 if (tpr->rx_jmb_buffers)
2b2cdb65 6430 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 6431 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
6432 goto done;
6433 }
6434
1da177e4 6435 /* Zero out all descriptors. */
2c49a44d 6436 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 6437
287be12e 6438 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
a4e2b347 6439 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
287be12e
MC
6440 tp->dev->mtu > ETH_DATA_LEN)
6441 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6442 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6443
1da177e4
LT
6444 /* Initialize invariants of the rings, we only set this
6445 * stuff once. This works because the card does not
6446 * write into the rx buffer posting rings.
6447 */
2c49a44d 6448 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
6449 struct tg3_rx_buffer_desc *rxd;
6450
21f581a5 6451 rxd = &tpr->rx_std[i];
287be12e 6452 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6453 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6454 rxd->opaque = (RXD_OPAQUE_RING_STD |
6455 (i << RXD_OPAQUE_INDEX_SHIFT));
6456 }
6457
1da177e4
LT
6458 /* Now allocate fresh SKBs for each rx ring. */
6459 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6460 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6461 netdev_warn(tp->dev,
6462 "Using a smaller RX standard ring. Only "
6463 "%d out of %d buffers were allocated "
6464 "successfully\n", i, tp->rx_pending);
32d8c572 6465 if (i == 0)
cf7a7298 6466 goto initfail;
32d8c572 6467 tp->rx_pending = i;
1da177e4 6468 break;
32d8c572 6469 }
1da177e4
LT
6470 }
6471
48035728
MC
6472 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
6473 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
cf7a7298
MC
6474 goto done;
6475
2c49a44d 6476 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 6477
0d86df80
MC
6478 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6479 goto done;
cf7a7298 6480
2c49a44d 6481 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
6482 struct tg3_rx_buffer_desc *rxd;
6483
6484 rxd = &tpr->rx_jmb[i].std;
6485 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6486 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6487 RXD_FLAG_JUMBO;
6488 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6489 (i << RXD_OPAQUE_INDEX_SHIFT));
6490 }
6491
6492 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6493 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6494 netdev_warn(tp->dev,
6495 "Using a smaller RX jumbo ring. Only %d "
6496 "out of %d buffers were allocated "
6497 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6498 if (i == 0)
6499 goto initfail;
6500 tp->rx_jumbo_pending = i;
6501 break;
1da177e4
LT
6502 }
6503 }
cf7a7298
MC
6504
6505done:
32d8c572 6506 return 0;
cf7a7298
MC
6507
6508initfail:
21f581a5 6509 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6510 return -ENOMEM;
1da177e4
LT
6511}
6512
21f581a5
MC
6513static void tg3_rx_prodring_fini(struct tg3 *tp,
6514 struct tg3_rx_prodring_set *tpr)
1da177e4 6515{
21f581a5
MC
6516 kfree(tpr->rx_std_buffers);
6517 tpr->rx_std_buffers = NULL;
6518 kfree(tpr->rx_jmb_buffers);
6519 tpr->rx_jmb_buffers = NULL;
6520 if (tpr->rx_std) {
4bae65c8
MC
6521 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6522 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 6523 tpr->rx_std = NULL;
1da177e4 6524 }
21f581a5 6525 if (tpr->rx_jmb) {
4bae65c8
MC
6526 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6527 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 6528 tpr->rx_jmb = NULL;
1da177e4 6529 }
cf7a7298
MC
6530}
6531
21f581a5
MC
6532static int tg3_rx_prodring_init(struct tg3 *tp,
6533 struct tg3_rx_prodring_set *tpr)
cf7a7298 6534{
2c49a44d
MC
6535 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6536 GFP_KERNEL);
21f581a5 6537 if (!tpr->rx_std_buffers)
cf7a7298
MC
6538 return -ENOMEM;
6539
4bae65c8
MC
6540 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6541 TG3_RX_STD_RING_BYTES(tp),
6542 &tpr->rx_std_mapping,
6543 GFP_KERNEL);
21f581a5 6544 if (!tpr->rx_std)
cf7a7298
MC
6545 goto err_out;
6546
48035728
MC
6547 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6548 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
2c49a44d 6549 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
6550 GFP_KERNEL);
6551 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6552 goto err_out;
6553
4bae65c8
MC
6554 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6555 TG3_RX_JMB_RING_BYTES(tp),
6556 &tpr->rx_jmb_mapping,
6557 GFP_KERNEL);
21f581a5 6558 if (!tpr->rx_jmb)
cf7a7298
MC
6559 goto err_out;
6560 }
6561
6562 return 0;
6563
6564err_out:
21f581a5 6565 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6566 return -ENOMEM;
6567}
6568
6569/* Free up pending packets in all rx/tx rings.
6570 *
6571 * The chip has been shut down and the driver detached from
6572 * the networking, so no interrupts or new tx packets will
6573 * end up in the driver. tp->{tx,}lock is not held and we are not
6574 * in an interrupt context and thus may sleep.
6575 */
6576static void tg3_free_rings(struct tg3 *tp)
6577{
f77a6a8e 6578 int i, j;
cf7a7298 6579
f77a6a8e
MC
6580 for (j = 0; j < tp->irq_cnt; j++) {
6581 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6582
8fea32b9 6583 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 6584
0c1d0e2b
MC
6585 if (!tnapi->tx_buffers)
6586 continue;
6587
f77a6a8e 6588 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6589 struct ring_info *txp;
f77a6a8e 6590 struct sk_buff *skb;
f4188d8a 6591 unsigned int k;
cf7a7298 6592
f77a6a8e
MC
6593 txp = &tnapi->tx_buffers[i];
6594 skb = txp->skb;
cf7a7298 6595
f77a6a8e
MC
6596 if (skb == NULL) {
6597 i++;
6598 continue;
6599 }
cf7a7298 6600
f4188d8a 6601 pci_unmap_single(tp->pdev,
4e5e4f0d 6602 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6603 skb_headlen(skb),
6604 PCI_DMA_TODEVICE);
f77a6a8e 6605 txp->skb = NULL;
cf7a7298 6606
f4188d8a
AD
6607 i++;
6608
6609 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6610 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6611 pci_unmap_page(tp->pdev,
4e5e4f0d 6612 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6613 skb_shinfo(skb)->frags[k].size,
6614 PCI_DMA_TODEVICE);
6615 i++;
6616 }
f77a6a8e
MC
6617
6618 dev_kfree_skb_any(skb);
6619 }
2b2cdb65 6620 }
cf7a7298
MC
6621}
6622
6623/* Initialize tx/rx rings for packet processing.
6624 *
6625 * The chip has been shut down and the driver detached from
6626 * the networking, so no interrupts or new tx packets will
6627 * end up in the driver. tp->{tx,}lock are held and thus
6628 * we may not sleep.
6629 */
6630static int tg3_init_rings(struct tg3 *tp)
6631{
f77a6a8e 6632 int i;
72334482 6633
cf7a7298
MC
6634 /* Free up all the SKBs. */
6635 tg3_free_rings(tp);
6636
f77a6a8e
MC
6637 for (i = 0; i < tp->irq_cnt; i++) {
6638 struct tg3_napi *tnapi = &tp->napi[i];
6639
6640 tnapi->last_tag = 0;
6641 tnapi->last_irq_tag = 0;
6642 tnapi->hw_status->status = 0;
6643 tnapi->hw_status->status_tag = 0;
6644 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6645
f77a6a8e
MC
6646 tnapi->tx_prod = 0;
6647 tnapi->tx_cons = 0;
0c1d0e2b
MC
6648 if (tnapi->tx_ring)
6649 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6650
6651 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6652 if (tnapi->rx_rcb)
6653 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6654
8fea32b9 6655 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 6656 tg3_free_rings(tp);
2b2cdb65 6657 return -ENOMEM;
e4af1af9 6658 }
f77a6a8e 6659 }
72334482 6660
2b2cdb65 6661 return 0;
cf7a7298
MC
6662}
6663
6664/*
6665 * Must not be invoked with interrupt sources disabled and
6666 * the hardware shutdown down.
6667 */
6668static void tg3_free_consistent(struct tg3 *tp)
6669{
f77a6a8e 6670 int i;
898a56f8 6671
f77a6a8e
MC
6672 for (i = 0; i < tp->irq_cnt; i++) {
6673 struct tg3_napi *tnapi = &tp->napi[i];
6674
6675 if (tnapi->tx_ring) {
4bae65c8 6676 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
6677 tnapi->tx_ring, tnapi->tx_desc_mapping);
6678 tnapi->tx_ring = NULL;
6679 }
6680
6681 kfree(tnapi->tx_buffers);
6682 tnapi->tx_buffers = NULL;
6683
6684 if (tnapi->rx_rcb) {
4bae65c8
MC
6685 dma_free_coherent(&tp->pdev->dev,
6686 TG3_RX_RCB_RING_BYTES(tp),
6687 tnapi->rx_rcb,
6688 tnapi->rx_rcb_mapping);
f77a6a8e
MC
6689 tnapi->rx_rcb = NULL;
6690 }
6691
8fea32b9
MC
6692 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6693
f77a6a8e 6694 if (tnapi->hw_status) {
4bae65c8
MC
6695 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6696 tnapi->hw_status,
6697 tnapi->status_mapping);
f77a6a8e
MC
6698 tnapi->hw_status = NULL;
6699 }
1da177e4 6700 }
f77a6a8e 6701
1da177e4 6702 if (tp->hw_stats) {
4bae65c8
MC
6703 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6704 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
6705 tp->hw_stats = NULL;
6706 }
6707}
6708
6709/*
6710 * Must not be invoked with interrupt sources disabled and
6711 * the hardware shutdown down. Can sleep.
6712 */
6713static int tg3_alloc_consistent(struct tg3 *tp)
6714{
f77a6a8e 6715 int i;
898a56f8 6716
4bae65c8
MC
6717 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6718 sizeof(struct tg3_hw_stats),
6719 &tp->stats_mapping,
6720 GFP_KERNEL);
f77a6a8e 6721 if (!tp->hw_stats)
1da177e4
LT
6722 goto err_out;
6723
f77a6a8e 6724 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6725
f77a6a8e
MC
6726 for (i = 0; i < tp->irq_cnt; i++) {
6727 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6728 struct tg3_hw_status *sblk;
1da177e4 6729
4bae65c8
MC
6730 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6731 TG3_HW_STATUS_SIZE,
6732 &tnapi->status_mapping,
6733 GFP_KERNEL);
f77a6a8e
MC
6734 if (!tnapi->hw_status)
6735 goto err_out;
898a56f8 6736
f77a6a8e 6737 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6738 sblk = tnapi->hw_status;
6739
8fea32b9
MC
6740 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6741 goto err_out;
6742
19cfaecc
MC
6743 /* If multivector TSS is enabled, vector 0 does not handle
6744 * tx interrupts. Don't allocate any resources for it.
6745 */
6746 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6747 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6748 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6749 TG3_TX_RING_SIZE,
6750 GFP_KERNEL);
6751 if (!tnapi->tx_buffers)
6752 goto err_out;
6753
4bae65c8
MC
6754 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6755 TG3_TX_RING_BYTES,
6756 &tnapi->tx_desc_mapping,
6757 GFP_KERNEL);
19cfaecc
MC
6758 if (!tnapi->tx_ring)
6759 goto err_out;
6760 }
6761
8d9d7cfc
MC
6762 /*
6763 * When RSS is enabled, the status block format changes
6764 * slightly. The "rx_jumbo_consumer", "reserved",
6765 * and "rx_mini_consumer" members get mapped to the
6766 * other three rx return ring producer indexes.
6767 */
6768 switch (i) {
6769 default:
6770 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6771 break;
6772 case 2:
6773 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6774 break;
6775 case 3:
6776 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6777 break;
6778 case 4:
6779 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6780 break;
6781 }
72334482 6782
0c1d0e2b
MC
6783 /*
6784 * If multivector RSS is enabled, vector 0 does not handle
6785 * rx or tx interrupts. Don't allocate any resources for it.
6786 */
6787 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6788 continue;
6789
4bae65c8
MC
6790 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6791 TG3_RX_RCB_RING_BYTES(tp),
6792 &tnapi->rx_rcb_mapping,
6793 GFP_KERNEL);
f77a6a8e
MC
6794 if (!tnapi->rx_rcb)
6795 goto err_out;
72334482 6796
f77a6a8e 6797 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6798 }
1da177e4
LT
6799
6800 return 0;
6801
6802err_out:
6803 tg3_free_consistent(tp);
6804 return -ENOMEM;
6805}
6806
6807#define MAX_WAIT_CNT 1000
6808
6809/* To stop a block, clear the enable bit and poll till it
6810 * clears. tp->lock is held.
6811 */
b3b7d6be 6812static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6813{
6814 unsigned int i;
6815 u32 val;
6816
6817 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6818 switch (ofs) {
6819 case RCVLSC_MODE:
6820 case DMAC_MODE:
6821 case MBFREE_MODE:
6822 case BUFMGR_MODE:
6823 case MEMARB_MODE:
6824 /* We can't enable/disable these bits of the
6825 * 5705/5750, just say success.
6826 */
6827 return 0;
6828
6829 default:
6830 break;
855e1111 6831 }
1da177e4
LT
6832 }
6833
6834 val = tr32(ofs);
6835 val &= ~enable_bit;
6836 tw32_f(ofs, val);
6837
6838 for (i = 0; i < MAX_WAIT_CNT; i++) {
6839 udelay(100);
6840 val = tr32(ofs);
6841 if ((val & enable_bit) == 0)
6842 break;
6843 }
6844
b3b7d6be 6845 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6846 dev_err(&tp->pdev->dev,
6847 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6848 ofs, enable_bit);
1da177e4
LT
6849 return -ENODEV;
6850 }
6851
6852 return 0;
6853}
6854
6855/* tp->lock is held. */
b3b7d6be 6856static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6857{
6858 int i, err;
6859
6860 tg3_disable_ints(tp);
6861
6862 tp->rx_mode &= ~RX_MODE_ENABLE;
6863 tw32_f(MAC_RX_MODE, tp->rx_mode);
6864 udelay(10);
6865
b3b7d6be
DM
6866 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6867 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6868 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6869 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6870 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6871 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6872
6873 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6874 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6875 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6876 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6877 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6878 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6879 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6880
6881 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6882 tw32_f(MAC_MODE, tp->mac_mode);
6883 udelay(40);
6884
6885 tp->tx_mode &= ~TX_MODE_ENABLE;
6886 tw32_f(MAC_TX_MODE, tp->tx_mode);
6887
6888 for (i = 0; i < MAX_WAIT_CNT; i++) {
6889 udelay(100);
6890 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6891 break;
6892 }
6893 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6894 dev_err(&tp->pdev->dev,
6895 "%s timed out, TX_MODE_ENABLE will not clear "
6896 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6897 err |= -ENODEV;
1da177e4
LT
6898 }
6899
e6de8ad1 6900 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6901 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6902 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6903
6904 tw32(FTQ_RESET, 0xffffffff);
6905 tw32(FTQ_RESET, 0x00000000);
6906
b3b7d6be
DM
6907 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6908 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6909
f77a6a8e
MC
6910 for (i = 0; i < tp->irq_cnt; i++) {
6911 struct tg3_napi *tnapi = &tp->napi[i];
6912 if (tnapi->hw_status)
6913 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6914 }
1da177e4
LT
6915 if (tp->hw_stats)
6916 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6917
1da177e4
LT
6918 return err;
6919}
6920
0d3031d9
MC
6921static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6922{
6923 int i;
6924 u32 apedata;
6925
dc6d0744
MC
6926 /* NCSI does not support APE events */
6927 if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
6928 return;
6929
0d3031d9
MC
6930 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6931 if (apedata != APE_SEG_SIG_MAGIC)
6932 return;
6933
6934 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6935 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6936 return;
6937
6938 /* Wait for up to 1 millisecond for APE to service previous event. */
6939 for (i = 0; i < 10; i++) {
6940 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6941 return;
6942
6943 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6944
6945 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6946 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6947 event | APE_EVENT_STATUS_EVENT_PENDING);
6948
6949 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6950
6951 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6952 break;
6953
6954 udelay(100);
6955 }
6956
6957 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6958 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6959}
6960
6961static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6962{
6963 u32 event;
6964 u32 apedata;
6965
6966 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6967 return;
6968
6969 switch (kind) {
33f401ae
MC
6970 case RESET_KIND_INIT:
6971 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6972 APE_HOST_SEG_SIG_MAGIC);
6973 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6974 APE_HOST_SEG_LEN_MAGIC);
6975 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6976 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6977 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6867c843 6978 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
33f401ae
MC
6979 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6980 APE_HOST_BEHAV_NO_PHYLOCK);
dc6d0744
MC
6981 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6982 TG3_APE_HOST_DRVR_STATE_START);
33f401ae
MC
6983
6984 event = APE_EVENT_STATUS_STATE_START;
6985 break;
6986 case RESET_KIND_SHUTDOWN:
6987 /* With the interface we are currently using,
6988 * APE does not track driver state. Wiping
6989 * out the HOST SEGMENT SIGNATURE forces
6990 * the APE to assume OS absent status.
6991 */
6992 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 6993
dc6d0744
MC
6994 if (device_may_wakeup(&tp->pdev->dev) &&
6995 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
6996 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
6997 TG3_APE_HOST_WOL_SPEED_AUTO);
6998 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
6999 } else
7000 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
7001
7002 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
7003
33f401ae
MC
7004 event = APE_EVENT_STATUS_STATE_UNLOAD;
7005 break;
7006 case RESET_KIND_SUSPEND:
7007 event = APE_EVENT_STATUS_STATE_SUSPEND;
7008 break;
7009 default:
7010 return;
0d3031d9
MC
7011 }
7012
7013 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
7014
7015 tg3_ape_send_event(tp, event);
7016}
7017
1da177e4
LT
7018/* tp->lock is held. */
7019static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
7020{
f49639e6
DM
7021 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
7022 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4
LT
7023
7024 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
7025 switch (kind) {
7026 case RESET_KIND_INIT:
7027 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7028 DRV_STATE_START);
7029 break;
7030
7031 case RESET_KIND_SHUTDOWN:
7032 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7033 DRV_STATE_UNLOAD);
7034 break;
7035
7036 case RESET_KIND_SUSPEND:
7037 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7038 DRV_STATE_SUSPEND);
7039 break;
7040
7041 default:
7042 break;
855e1111 7043 }
1da177e4 7044 }
0d3031d9
MC
7045
7046 if (kind == RESET_KIND_INIT ||
7047 kind == RESET_KIND_SUSPEND)
7048 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
7049}
7050
7051/* tp->lock is held. */
7052static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
7053{
7054 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
7055 switch (kind) {
7056 case RESET_KIND_INIT:
7057 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7058 DRV_STATE_START_DONE);
7059 break;
7060
7061 case RESET_KIND_SHUTDOWN:
7062 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7063 DRV_STATE_UNLOAD_DONE);
7064 break;
7065
7066 default:
7067 break;
855e1111 7068 }
1da177e4 7069 }
0d3031d9
MC
7070
7071 if (kind == RESET_KIND_SHUTDOWN)
7072 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
7073}
7074
7075/* tp->lock is held. */
7076static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
7077{
7078 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
7079 switch (kind) {
7080 case RESET_KIND_INIT:
7081 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7082 DRV_STATE_START);
7083 break;
7084
7085 case RESET_KIND_SHUTDOWN:
7086 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7087 DRV_STATE_UNLOAD);
7088 break;
7089
7090 case RESET_KIND_SUSPEND:
7091 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7092 DRV_STATE_SUSPEND);
7093 break;
7094
7095 default:
7096 break;
855e1111 7097 }
1da177e4
LT
7098 }
7099}
7100
7a6f4369
MC
7101static int tg3_poll_fw(struct tg3 *tp)
7102{
7103 int i;
7104 u32 val;
7105
b5d3772c 7106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
7107 /* Wait up to 20ms for init done. */
7108 for (i = 0; i < 200; i++) {
b5d3772c
MC
7109 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
7110 return 0;
0ccead18 7111 udelay(100);
b5d3772c
MC
7112 }
7113 return -ENODEV;
7114 }
7115
7a6f4369
MC
7116 /* Wait for firmware initialization to complete. */
7117 for (i = 0; i < 100000; i++) {
7118 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
7119 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
7120 break;
7121 udelay(10);
7122 }
7123
7124 /* Chip might not be fitted with firmware. Some Sun onboard
7125 * parts are configured like that. So don't signal the timeout
7126 * of the above loop as an error, but do report the lack of
7127 * running firmware once.
7128 */
7129 if (i >= 100000 &&
7130 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
7131 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
7132
05dbe005 7133 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
7134 }
7135
6b10c165
MC
7136 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7137 /* The 57765 A0 needs a little more
7138 * time to do some important work.
7139 */
7140 mdelay(10);
7141 }
7142
7a6f4369
MC
7143 return 0;
7144}
7145
ee6a99b5
MC
7146/* Save PCI command register before chip reset */
7147static void tg3_save_pci_state(struct tg3 *tp)
7148{
8a6eac90 7149 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7150}
7151
7152/* Restore PCI state after chip reset */
7153static void tg3_restore_pci_state(struct tg3 *tp)
7154{
7155 u32 val;
7156
7157 /* Re-enable indirect register accesses. */
7158 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7159 tp->misc_host_ctrl);
7160
7161 /* Set MAX PCI retry to zero. */
7162 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7163 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7164 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
7165 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9
MC
7166 /* Allow reads and writes to the APE register and memory space. */
7167 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7168 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7169 PCISTATE_ALLOW_APE_SHMEM_WR |
7170 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7171 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7172
8a6eac90 7173 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7174
fcb389df
MC
7175 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
7176 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
cf79003d 7177 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
7178 else {
7179 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7180 tp->pci_cacheline_sz);
7181 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7182 tp->pci_lat_timer);
7183 }
114342f2 7184 }
5f5c51e3 7185
ee6a99b5 7186 /* Make sure PCI-X relaxed ordering bit is clear. */
52f4490c 7187 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
9974a356
MC
7188 u16 pcix_cmd;
7189
7190 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7191 &pcix_cmd);
7192 pcix_cmd &= ~PCI_X_CMD_ERO;
7193 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7194 pcix_cmd);
7195 }
ee6a99b5
MC
7196
7197 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ee6a99b5
MC
7198
7199 /* Chip reset on 5780 will reset MSI enable bit,
7200 * so need to restore it.
7201 */
7202 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7203 u16 ctrl;
7204
7205 pci_read_config_word(tp->pdev,
7206 tp->msi_cap + PCI_MSI_FLAGS,
7207 &ctrl);
7208 pci_write_config_word(tp->pdev,
7209 tp->msi_cap + PCI_MSI_FLAGS,
7210 ctrl | PCI_MSI_FLAGS_ENABLE);
7211 val = tr32(MSGINT_MODE);
7212 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7213 }
7214 }
7215}
7216
1da177e4
LT
7217static void tg3_stop_fw(struct tg3 *);
7218
7219/* tp->lock is held. */
7220static int tg3_chip_reset(struct tg3 *tp)
7221{
7222 u32 val;
1ee582d8 7223 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7224 int i, err;
1da177e4 7225
f49639e6
DM
7226 tg3_nvram_lock(tp);
7227
77b483f1
MC
7228 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7229
f49639e6
DM
7230 /* No matching tg3_nvram_unlock() after this because
7231 * chip reset below will undo the nvram lock.
7232 */
7233 tp->nvram_lock_cnt = 0;
1da177e4 7234
ee6a99b5
MC
7235 /* GRC_MISC_CFG core clock reset will clear the memory
7236 * enable bit in PCI register 4 and the MSI enable bit
7237 * on some chips, so we save relevant registers here.
7238 */
7239 tg3_save_pci_state(tp);
7240
d9ab5ad1 7241 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
321d32a0 7242 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
d9ab5ad1
MC
7243 tw32(GRC_FASTBOOT_PC, 0);
7244
1da177e4
LT
7245 /*
7246 * We must avoid the readl() that normally takes place.
7247 * It locks machines, causes machine checks, and other
7248 * fun things. So, temporarily disable the 5701
7249 * hardware workaround, while we do the reset.
7250 */
1ee582d8
MC
7251 write_op = tp->write32;
7252 if (write_op == tg3_write_flush_reg32)
7253 tp->write32 = tg3_write32;
1da177e4 7254
d18edcb2
MC
7255 /* Prevent the irq handler from reading or writing PCI registers
7256 * during chip reset when the memory enable bit in the PCI command
7257 * register may be cleared. The chip does not generate interrupt
7258 * at this time, but the irq handler may still be called due to irq
7259 * sharing or irqpoll.
7260 */
7261 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
f77a6a8e
MC
7262 for (i = 0; i < tp->irq_cnt; i++) {
7263 struct tg3_napi *tnapi = &tp->napi[i];
7264 if (tnapi->hw_status) {
7265 tnapi->hw_status->status = 0;
7266 tnapi->hw_status->status_tag = 0;
7267 }
7268 tnapi->last_tag = 0;
7269 tnapi->last_irq_tag = 0;
b8fa2f3a 7270 }
d18edcb2 7271 smp_mb();
4f125f42
MC
7272
7273 for (i = 0; i < tp->irq_cnt; i++)
7274 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7275
255ca311
MC
7276 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7277 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7278 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7279 }
7280
1da177e4
LT
7281 /* do the reset */
7282 val = GRC_MISC_CFG_CORECLK_RESET;
7283
7284 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
88075d91
MC
7285 /* Force PCIe 1.0a mode */
7286 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
1407deb1 7287 !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
88075d91
MC
7288 tr32(TG3_PCIE_PHY_TSTCTL) ==
7289 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7290 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7291
1da177e4
LT
7292 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7293 tw32(GRC_MISC_CFG, (1 << 29));
7294 val |= (1 << 29);
7295 }
7296 }
7297
b5d3772c
MC
7298 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7299 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7300 tw32(GRC_VCPU_EXT_CTRL,
7301 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7302 }
7303
f37500d3
MC
7304 /* Manage gphy power for all CPMU absent PCIe devices. */
7305 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7306 !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
1da177e4 7307 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7308
1da177e4
LT
7309 tw32(GRC_MISC_CFG, val);
7310
1ee582d8
MC
7311 /* restore 5701 hardware bug workaround write method */
7312 tp->write32 = write_op;
1da177e4
LT
7313
7314 /* Unfortunately, we have to delay before the PCI read back.
7315 * Some 575X chips even will not respond to a PCI cfg access
7316 * when the reset command is given to the chip.
7317 *
7318 * How do these hardware designers expect things to work
7319 * properly if the PCI write is posted for a long period
7320 * of time? It is always necessary to have some method by
7321 * which a register read back can occur to push the write
7322 * out which does the reset.
7323 *
7324 * For most tg3 variants the trick below was working.
7325 * Ho hum...
7326 */
7327 udelay(120);
7328
7329 /* Flush PCI posted writes. The normal MMIO registers
7330 * are inaccessible at this time so this is the only
7331 * way to make this reliably (actually, this is no longer
7332 * the case, see above). I tried to use indirect
7333 * register read/write but this upset some 5701 variants.
7334 */
7335 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7336
7337 udelay(120);
7338
5e7dfd0f 7339 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
7340 u16 val16;
7341
1da177e4
LT
7342 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7343 int i;
7344 u32 cfg_val;
7345
7346 /* Wait for link training to complete. */
7347 for (i = 0; i < 5000; i++)
7348 udelay(100);
7349
7350 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7351 pci_write_config_dword(tp->pdev, 0xc4,
7352 cfg_val | (1 << 15));
7353 }
5e7dfd0f 7354
e7126997
MC
7355 /* Clear the "no snoop" and "relaxed ordering" bits. */
7356 pci_read_config_word(tp->pdev,
7357 tp->pcie_cap + PCI_EXP_DEVCTL,
7358 &val16);
7359 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7360 PCI_EXP_DEVCTL_NOSNOOP_EN);
7361 /*
7362 * Older PCIe devices only support the 128 byte
7363 * MPS setting. Enforce the restriction.
5e7dfd0f 7364 */
6de34cb9 7365 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
e7126997 7366 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
7367 pci_write_config_word(tp->pdev,
7368 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 7369 val16);
5e7dfd0f 7370
cf79003d 7371 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7372
7373 /* Clear error status */
7374 pci_write_config_word(tp->pdev,
7375 tp->pcie_cap + PCI_EXP_DEVSTA,
7376 PCI_EXP_DEVSTA_CED |
7377 PCI_EXP_DEVSTA_NFED |
7378 PCI_EXP_DEVSTA_FED |
7379 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7380 }
7381
ee6a99b5 7382 tg3_restore_pci_state(tp);
1da177e4 7383
e64de4e6
MC
7384 tp->tg3_flags &= ~(TG3_FLAG_CHIP_RESETTING |
7385 TG3_FLAG_ERROR_PROCESSED);
d18edcb2 7386
ee6a99b5
MC
7387 val = 0;
7388 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
4cf78e4f 7389 val = tr32(MEMARB_MODE);
ee6a99b5 7390 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7391
7392 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7393 tg3_stop_fw(tp);
7394 tw32(0x5000, 0x400);
7395 }
7396
7397 tw32(GRC_MODE, tp->grc_mode);
7398
7399 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7400 val = tr32(0xc4);
1da177e4
LT
7401
7402 tw32(0xc4, val | (1 << 15));
7403 }
7404
7405 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7406 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7407 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7408 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7409 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7410 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7411 }
7412
d2394e6b
MC
7413 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7414 tp->mac_mode = MAC_MODE_APE_TX_EN |
7415 MAC_MODE_APE_RX_EN |
7416 MAC_MODE_TDE_ENABLE;
7417
f07e9af3 7418 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
d2394e6b
MC
7419 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
7420 val = tp->mac_mode;
f07e9af3 7421 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
d2394e6b
MC
7422 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7423 val = tp->mac_mode;
1da177e4 7424 } else
d2394e6b
MC
7425 val = 0;
7426
7427 tw32_f(MAC_MODE, val);
1da177e4
LT
7428 udelay(40);
7429
77b483f1
MC
7430 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7431
7a6f4369
MC
7432 err = tg3_poll_fw(tp);
7433 if (err)
7434 return err;
1da177e4 7435
0a9140cf
MC
7436 tg3_mdio_start(tp);
7437
1da177e4 7438 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
f6eb9b1f
MC
7439 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7440 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
1407deb1 7441 !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
ab0049b4 7442 val = tr32(0x7c00);
1da177e4
LT
7443
7444 tw32(0x7c00, val | (1 << 25));
7445 }
7446
d78b59f5
MC
7447 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7448 val = tr32(TG3_CPMU_CLCK_ORIDE);
7449 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7450 }
7451
1da177e4
LT
7452 /* Reprobe ASF enable state. */
7453 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7454 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7455 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7456 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7457 u32 nic_cfg;
7458
7459 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7460 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7461 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
4ba526ce 7462 tp->last_event_jiffies = jiffies;
cbf46853 7463 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
7464 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7465 }
7466 }
7467
7468 return 0;
7469}
7470
7471/* tp->lock is held. */
7472static void tg3_stop_fw(struct tg3 *tp)
7473{
0d3031d9
MC
7474 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7475 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
7476 /* Wait for RX cpu to ACK the previous event. */
7477 tg3_wait_for_event_ack(tp);
1da177e4
LT
7478
7479 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7480
7481 tg3_generate_fw_event(tp);
1da177e4 7482
7c5026aa
MC
7483 /* Wait for RX cpu to ACK this event. */
7484 tg3_wait_for_event_ack(tp);
1da177e4
LT
7485 }
7486}
7487
7488/* tp->lock is held. */
944d980e 7489static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7490{
7491 int err;
7492
7493 tg3_stop_fw(tp);
7494
944d980e 7495 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7496
b3b7d6be 7497 tg3_abort_hw(tp, silent);
1da177e4
LT
7498 err = tg3_chip_reset(tp);
7499
daba2a63
MC
7500 __tg3_set_mac_addr(tp, 0);
7501
944d980e
MC
7502 tg3_write_sig_legacy(tp, kind);
7503 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7504
7505 if (err)
7506 return err;
7507
7508 return 0;
7509}
7510
1da177e4
LT
7511#define RX_CPU_SCRATCH_BASE 0x30000
7512#define RX_CPU_SCRATCH_SIZE 0x04000
7513#define TX_CPU_SCRATCH_BASE 0x34000
7514#define TX_CPU_SCRATCH_SIZE 0x04000
7515
7516/* tp->lock is held. */
7517static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7518{
7519 int i;
7520
5d9428de
ES
7521 BUG_ON(offset == TX_CPU_BASE &&
7522 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
1da177e4 7523
b5d3772c
MC
7524 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7525 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7526
7527 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7528 return 0;
7529 }
1da177e4
LT
7530 if (offset == RX_CPU_BASE) {
7531 for (i = 0; i < 10000; i++) {
7532 tw32(offset + CPU_STATE, 0xffffffff);
7533 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7534 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7535 break;
7536 }
7537
7538 tw32(offset + CPU_STATE, 0xffffffff);
7539 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7540 udelay(10);
7541 } else {
7542 for (i = 0; i < 10000; i++) {
7543 tw32(offset + CPU_STATE, 0xffffffff);
7544 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7545 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7546 break;
7547 }
7548 }
7549
7550 if (i >= 10000) {
05dbe005
JP
7551 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7552 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7553 return -ENODEV;
7554 }
ec41c7df
MC
7555
7556 /* Clear firmware's nvram arbitration. */
7557 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7558 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7559 return 0;
7560}
7561
7562struct fw_info {
077f849d
JSR
7563 unsigned int fw_base;
7564 unsigned int fw_len;
7565 const __be32 *fw_data;
1da177e4
LT
7566};
7567
7568/* tp->lock is held. */
7569static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7570 int cpu_scratch_size, struct fw_info *info)
7571{
ec41c7df 7572 int err, lock_err, i;
1da177e4
LT
7573 void (*write_op)(struct tg3 *, u32, u32);
7574
7575 if (cpu_base == TX_CPU_BASE &&
7576 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
5129c3a3
MC
7577 netdev_err(tp->dev,
7578 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7579 __func__);
1da177e4
LT
7580 return -EINVAL;
7581 }
7582
7583 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7584 write_op = tg3_write_mem;
7585 else
7586 write_op = tg3_write_indirect_reg32;
7587
1b628151
MC
7588 /* It is possible that bootcode is still loading at this point.
7589 * Get the nvram lock first before halting the cpu.
7590 */
ec41c7df 7591 lock_err = tg3_nvram_lock(tp);
1da177e4 7592 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7593 if (!lock_err)
7594 tg3_nvram_unlock(tp);
1da177e4
LT
7595 if (err)
7596 goto out;
7597
7598 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7599 write_op(tp, cpu_scratch_base + i, 0);
7600 tw32(cpu_base + CPU_STATE, 0xffffffff);
7601 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7602 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7603 write_op(tp, (cpu_scratch_base +
077f849d 7604 (info->fw_base & 0xffff) +
1da177e4 7605 (i * sizeof(u32))),
077f849d 7606 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7607
7608 err = 0;
7609
7610out:
1da177e4
LT
7611 return err;
7612}
7613
7614/* tp->lock is held. */
7615static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7616{
7617 struct fw_info info;
077f849d 7618 const __be32 *fw_data;
1da177e4
LT
7619 int err, i;
7620
077f849d
JSR
7621 fw_data = (void *)tp->fw->data;
7622
7623 /* Firmware blob starts with version numbers, followed by
7624 start address and length. We are setting complete length.
7625 length = end_address_of_bss - start_address_of_text.
7626 Remainder is the blob to be loaded contiguously
7627 from start address. */
7628
7629 info.fw_base = be32_to_cpu(fw_data[1]);
7630 info.fw_len = tp->fw->size - 12;
7631 info.fw_data = &fw_data[3];
1da177e4
LT
7632
7633 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7634 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7635 &info);
7636 if (err)
7637 return err;
7638
7639 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7640 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7641 &info);
7642 if (err)
7643 return err;
7644
7645 /* Now startup only the RX cpu. */
7646 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7647 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7648
7649 for (i = 0; i < 5; i++) {
077f849d 7650 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7651 break;
7652 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7653 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7654 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7655 udelay(1000);
7656 }
7657 if (i >= 5) {
5129c3a3
MC
7658 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7659 "should be %08x\n", __func__,
05dbe005 7660 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7661 return -ENODEV;
7662 }
7663 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7664 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7665
7666 return 0;
7667}
7668
1da177e4
LT
7669/* tp->lock is held. */
7670static int tg3_load_tso_firmware(struct tg3 *tp)
7671{
7672 struct fw_info info;
077f849d 7673 const __be32 *fw_data;
1da177e4
LT
7674 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7675 int err, i;
7676
7677 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7678 return 0;
7679
077f849d
JSR
7680 fw_data = (void *)tp->fw->data;
7681
7682 /* Firmware blob starts with version numbers, followed by
7683 start address and length. We are setting complete length.
7684 length = end_address_of_bss - start_address_of_text.
7685 Remainder is the blob to be loaded contiguously
7686 from start address. */
7687
7688 info.fw_base = be32_to_cpu(fw_data[1]);
7689 cpu_scratch_size = tp->fw_len;
7690 info.fw_len = tp->fw->size - 12;
7691 info.fw_data = &fw_data[3];
7692
1da177e4 7693 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7694 cpu_base = RX_CPU_BASE;
7695 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7696 } else {
1da177e4
LT
7697 cpu_base = TX_CPU_BASE;
7698 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7699 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7700 }
7701
7702 err = tg3_load_firmware_cpu(tp, cpu_base,
7703 cpu_scratch_base, cpu_scratch_size,
7704 &info);
7705 if (err)
7706 return err;
7707
7708 /* Now startup the cpu. */
7709 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7710 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7711
7712 for (i = 0; i < 5; i++) {
077f849d 7713 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7714 break;
7715 tw32(cpu_base + CPU_STATE, 0xffffffff);
7716 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7717 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7718 udelay(1000);
7719 }
7720 if (i >= 5) {
5129c3a3
MC
7721 netdev_err(tp->dev,
7722 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7723 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7724 return -ENODEV;
7725 }
7726 tw32(cpu_base + CPU_STATE, 0xffffffff);
7727 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7728 return 0;
7729}
7730
1da177e4 7731
1da177e4
LT
7732static int tg3_set_mac_addr(struct net_device *dev, void *p)
7733{
7734 struct tg3 *tp = netdev_priv(dev);
7735 struct sockaddr *addr = p;
986e0aeb 7736 int err = 0, skip_mac_1 = 0;
1da177e4 7737
f9804ddb
MC
7738 if (!is_valid_ether_addr(addr->sa_data))
7739 return -EINVAL;
7740
1da177e4
LT
7741 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7742
e75f7c90
MC
7743 if (!netif_running(dev))
7744 return 0;
7745
58712ef9 7746 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
986e0aeb 7747 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7748
986e0aeb
MC
7749 addr0_high = tr32(MAC_ADDR_0_HIGH);
7750 addr0_low = tr32(MAC_ADDR_0_LOW);
7751 addr1_high = tr32(MAC_ADDR_1_HIGH);
7752 addr1_low = tr32(MAC_ADDR_1_LOW);
7753
7754 /* Skip MAC addr 1 if ASF is using it. */
7755 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7756 !(addr1_high == 0 && addr1_low == 0))
7757 skip_mac_1 = 1;
58712ef9 7758 }
986e0aeb
MC
7759 spin_lock_bh(&tp->lock);
7760 __tg3_set_mac_addr(tp, skip_mac_1);
7761 spin_unlock_bh(&tp->lock);
1da177e4 7762
b9ec6c1b 7763 return err;
1da177e4
LT
7764}
7765
7766/* tp->lock is held. */
7767static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7768 dma_addr_t mapping, u32 maxlen_flags,
7769 u32 nic_addr)
7770{
7771 tg3_write_mem(tp,
7772 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7773 ((u64) mapping >> 32));
7774 tg3_write_mem(tp,
7775 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7776 ((u64) mapping & 0xffffffff));
7777 tg3_write_mem(tp,
7778 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7779 maxlen_flags);
7780
7781 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7782 tg3_write_mem(tp,
7783 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7784 nic_addr);
7785}
7786
7787static void __tg3_set_rx_mode(struct net_device *);
d244c892 7788static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7789{
b6080e12
MC
7790 int i;
7791
19cfaecc 7792 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
b6080e12
MC
7793 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7794 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7795 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7796 } else {
7797 tw32(HOSTCC_TXCOL_TICKS, 0);
7798 tw32(HOSTCC_TXMAX_FRAMES, 0);
7799 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7800 }
b6080e12 7801
20d7375c 7802 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
19cfaecc
MC
7803 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7804 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7805 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7806 } else {
b6080e12
MC
7807 tw32(HOSTCC_RXCOL_TICKS, 0);
7808 tw32(HOSTCC_RXMAX_FRAMES, 0);
7809 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7810 }
b6080e12 7811
15f9850d
DM
7812 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7813 u32 val = ec->stats_block_coalesce_usecs;
7814
b6080e12
MC
7815 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7816 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7817
15f9850d
DM
7818 if (!netif_carrier_ok(tp->dev))
7819 val = 0;
7820
7821 tw32(HOSTCC_STAT_COAL_TICKS, val);
7822 }
b6080e12
MC
7823
7824 for (i = 0; i < tp->irq_cnt - 1; i++) {
7825 u32 reg;
7826
7827 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7828 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7829 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7830 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7831 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7832 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc
MC
7833
7834 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7835 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7836 tw32(reg, ec->tx_coalesce_usecs);
7837 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7838 tw32(reg, ec->tx_max_coalesced_frames);
7839 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7840 tw32(reg, ec->tx_max_coalesced_frames_irq);
7841 }
b6080e12
MC
7842 }
7843
7844 for (; i < tp->irq_max - 1; i++) {
7845 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7846 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7847 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc
MC
7848
7849 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7850 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7851 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7852 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7853 }
b6080e12 7854 }
15f9850d 7855}
1da177e4 7856
2d31ecaf
MC
7857/* tp->lock is held. */
7858static void tg3_rings_reset(struct tg3 *tp)
7859{
7860 int i;
f77a6a8e 7861 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7862 struct tg3_napi *tnapi = &tp->napi[0];
7863
7864 /* Disable all transmit rings but the first. */
7865 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7866 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
0a58d668 7867 else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
3d37728b 7868 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
7869 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7870 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7871 else
7872 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7873
7874 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7875 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7876 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7877 BDINFO_FLAGS_DISABLED);
7878
7879
7880 /* Disable all receive return rings but the first. */
0a58d668 7881 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
f6eb9b1f
MC
7882 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7883 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
2d31ecaf 7884 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7885 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7886 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7887 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7888 else
7889 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7890
7891 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7892 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7893 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7894 BDINFO_FLAGS_DISABLED);
7895
7896 /* Disable interrupts */
7897 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7898
7899 /* Zero mailbox registers. */
f77a6a8e 7900 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
6fd45cb8 7901 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
7902 tp->napi[i].tx_prod = 0;
7903 tp->napi[i].tx_cons = 0;
c2353a32
MC
7904 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7905 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7906 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7907 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7908 }
c2353a32
MC
7909 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7910 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7911 } else {
7912 tp->napi[0].tx_prod = 0;
7913 tp->napi[0].tx_cons = 0;
7914 tw32_mailbox(tp->napi[0].prodmbox, 0);
7915 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7916 }
2d31ecaf
MC
7917
7918 /* Make sure the NIC-based send BD rings are disabled. */
7919 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7920 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7921 for (i = 0; i < 16; i++)
7922 tw32_tx_mbox(mbox + i * 8, 0);
7923 }
7924
7925 txrcb = NIC_SRAM_SEND_RCB;
7926 rxrcb = NIC_SRAM_RCV_RET_RCB;
7927
7928 /* Clear status block in ram. */
7929 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7930
7931 /* Set status block DMA address */
7932 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7933 ((u64) tnapi->status_mapping >> 32));
7934 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7935 ((u64) tnapi->status_mapping & 0xffffffff));
7936
f77a6a8e
MC
7937 if (tnapi->tx_ring) {
7938 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7939 (TG3_TX_RING_SIZE <<
7940 BDINFO_FLAGS_MAXLEN_SHIFT),
7941 NIC_SRAM_TX_BUFFER_DESC);
7942 txrcb += TG3_BDINFO_SIZE;
7943 }
7944
7945 if (tnapi->rx_rcb) {
7946 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
7947 (tp->rx_ret_ring_mask + 1) <<
7948 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
7949 rxrcb += TG3_BDINFO_SIZE;
7950 }
7951
7952 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7953
f77a6a8e
MC
7954 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7955 u64 mapping = (u64)tnapi->status_mapping;
7956 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7957 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7958
7959 /* Clear status block in ram. */
7960 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7961
19cfaecc
MC
7962 if (tnapi->tx_ring) {
7963 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7964 (TG3_TX_RING_SIZE <<
7965 BDINFO_FLAGS_MAXLEN_SHIFT),
7966 NIC_SRAM_TX_BUFFER_DESC);
7967 txrcb += TG3_BDINFO_SIZE;
7968 }
f77a6a8e
MC
7969
7970 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 7971 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
7972 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7973
7974 stblk += 8;
f77a6a8e
MC
7975 rxrcb += TG3_BDINFO_SIZE;
7976 }
2d31ecaf
MC
7977}
7978
eb07a940
MC
7979static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
7980{
7981 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
7982
7983 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS) ||
7984 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
7985 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
7986 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
7987 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
7988 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7989 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
7990 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
7991 else
7992 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
7993
7994 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
7995 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
7996
7997 val = min(nic_rep_thresh, host_rep_thresh);
7998 tw32(RCVBDI_STD_THRESH, val);
7999
8000 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
8001 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8002
8003 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
8004 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
8005 return;
8006
8007 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8008 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
8009 else
8010 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
8011
8012 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8013
8014 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8015 tw32(RCVBDI_JUMBO_THRESH, val);
8016
8017 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
8018 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8019}
8020
1da177e4 8021/* tp->lock is held. */
8e7a22e3 8022static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8023{
8024 u32 val, rdmac_mode;
8025 int i, err, limit;
8fea32b9 8026 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8027
8028 tg3_disable_ints(tp);
8029
8030 tg3_stop_fw(tp);
8031
8032 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8033
859a5887 8034 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
e6de8ad1 8035 tg3_abort_hw(tp, 1);
1da177e4 8036
699c0193
MC
8037 /* Enable MAC control of LPI */
8038 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8039 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8040 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8041 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8042
8043 tw32_f(TG3_CPMU_EEE_CTRL,
8044 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8045
a386b901
MC
8046 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8047 TG3_CPMU_EEEMD_LPI_IN_TX |
8048 TG3_CPMU_EEEMD_LPI_IN_RX |
8049 TG3_CPMU_EEEMD_EEE_ENABLE;
8050
8051 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8052 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8053
8054 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8055 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8056
8057 tw32_f(TG3_CPMU_EEE_MODE, val);
8058
8059 tw32_f(TG3_CPMU_EEE_DBTMR1,
8060 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8061 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8062
8063 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8064 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8065 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8066 }
8067
603f1173 8068 if (reset_phy)
d4d2c558
MC
8069 tg3_phy_reset(tp);
8070
1da177e4
LT
8071 err = tg3_chip_reset(tp);
8072 if (err)
8073 return err;
8074
8075 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8076
bcb37f6c 8077 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8078 val = tr32(TG3_CPMU_CTRL);
8079 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8080 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8081
8082 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8083 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8084 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8085 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8086
8087 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8088 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8089 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8090 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8091
8092 val = tr32(TG3_CPMU_HST_ACC);
8093 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8094 val |= CPMU_HST_ACC_MACCLK_6_25;
8095 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8096 }
8097
33466d93
MC
8098 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8099 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8100 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8101 PCIE_PWR_MGMT_L1_THRESH_4MS;
8102 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8103
8104 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8105 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8106
8107 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8108
f40386c8
MC
8109 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8110 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8111 }
8112
614b0590
MC
8113 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
8114 u32 grc_mode = tr32(GRC_MODE);
8115
8116 /* Access the lower 1K of PL PCIE block registers. */
8117 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8118 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8119
8120 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8121 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8122 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8123
8124 tw32(GRC_MODE, grc_mode);
8125 }
8126
5093eedc
MC
8127 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8128 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8129 u32 grc_mode = tr32(GRC_MODE);
cea46462 8130
5093eedc
MC
8131 /* Access the lower 1K of PL PCIE block registers. */
8132 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8133 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8134
5093eedc
MC
8135 val = tr32(TG3_PCIE_TLDLPL_PORT +
8136 TG3_PCIE_PL_LO_PHYCTL5);
8137 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8138 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8139
5093eedc
MC
8140 tw32(GRC_MODE, grc_mode);
8141 }
a977dbe8
MC
8142
8143 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8144 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8145 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8146 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8147 }
8148
1da177e4
LT
8149 /* This works around an issue with Athlon chipsets on
8150 * B3 tigon3 silicon. This bit has no effect on any
8151 * other revision. But do not set this on PCI Express
795d01c5 8152 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8153 */
795d01c5
MC
8154 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
8155 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
8156 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8157 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8158 }
1da177e4
LT
8159
8160 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
8161 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
8162 val = tr32(TG3PCI_PCISTATE);
8163 val |= PCISTATE_RETRY_SAME_DMA;
8164 tw32(TG3PCI_PCISTATE, val);
8165 }
8166
0d3031d9
MC
8167 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
8168 /* Allow reads and writes to the
8169 * APE register and memory space.
8170 */
8171 val = tr32(TG3PCI_PCISTATE);
8172 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8173 PCISTATE_ALLOW_APE_SHMEM_WR |
8174 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8175 tw32(TG3PCI_PCISTATE, val);
8176 }
8177
1da177e4
LT
8178 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8179 /* Enable some hw fixes. */
8180 val = tr32(TG3PCI_MSI_DATA);
8181 val |= (1 << 26) | (1 << 28) | (1 << 29);
8182 tw32(TG3PCI_MSI_DATA, val);
8183 }
8184
8185 /* Descriptor ring init may make accesses to the
8186 * NIC SRAM area to setup the TX descriptors, so we
8187 * can only do this after the hardware has been
8188 * successfully reset.
8189 */
32d8c572
MC
8190 err = tg3_init_rings(tp);
8191 if (err)
8192 return err;
1da177e4 8193
1407deb1 8194 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
cbf9ca6c
MC
8195 val = tr32(TG3PCI_DMA_RW_CTRL) &
8196 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8197 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8198 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
0aebff48
MC
8199 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8200 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8201 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8202 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8203 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8204 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8205 /* This value is determined during the probe time DMA
8206 * engine test, tg3_test_dma.
8207 */
8208 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8209 }
1da177e4
LT
8210
8211 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8212 GRC_MODE_4X_NIC_SEND_RINGS |
8213 GRC_MODE_NO_TX_PHDR_CSUM |
8214 GRC_MODE_NO_RX_PHDR_CSUM);
8215 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8216
8217 /* Pseudo-header checksum is done by hardware logic and not
8218 * the offload processers, so make the chip do the pseudo-
8219 * header checksums on receive. For transmit it is more
8220 * convenient to do the pseudo-header checksum in software
8221 * as Linux does that on transmit for us in all cases.
8222 */
8223 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8224
8225 tw32(GRC_MODE,
8226 tp->grc_mode |
8227 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8228
8229 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8230 val = tr32(GRC_MISC_CFG);
8231 val &= ~0xff;
8232 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8233 tw32(GRC_MISC_CFG, val);
8234
8235 /* Initialize MBUF/DESC pool. */
cbf46853 8236 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
1da177e4
LT
8237 /* Do nothing. */
8238 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8239 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8240 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8241 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8242 else
8243 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8244 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8245 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
859a5887 8246 } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
1da177e4
LT
8247 int fw_len;
8248
077f849d 8249 fw_len = tp->fw_len;
1da177e4
LT
8250 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8251 tw32(BUFMGR_MB_POOL_ADDR,
8252 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8253 tw32(BUFMGR_MB_POOL_SIZE,
8254 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8255 }
1da177e4 8256
0f893dc6 8257 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8258 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8259 tp->bufmgr_config.mbuf_read_dma_low_water);
8260 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8261 tp->bufmgr_config.mbuf_mac_rx_low_water);
8262 tw32(BUFMGR_MB_HIGH_WATER,
8263 tp->bufmgr_config.mbuf_high_water);
8264 } else {
8265 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8266 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8267 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8268 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8269 tw32(BUFMGR_MB_HIGH_WATER,
8270 tp->bufmgr_config.mbuf_high_water_jumbo);
8271 }
8272 tw32(BUFMGR_DMA_LOW_WATER,
8273 tp->bufmgr_config.dma_low_water);
8274 tw32(BUFMGR_DMA_HIGH_WATER,
8275 tp->bufmgr_config.dma_high_water);
8276
d309a46e
MC
8277 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8278 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8279 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8280 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8281 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8282 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8283 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8284 tw32(BUFMGR_MODE, val);
1da177e4
LT
8285 for (i = 0; i < 2000; i++) {
8286 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8287 break;
8288 udelay(10);
8289 }
8290 if (i >= 2000) {
05dbe005 8291 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8292 return -ENODEV;
8293 }
8294
eb07a940
MC
8295 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8296 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8297
eb07a940 8298 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8299
8300 /* Initialize TG3_BDINFO's at:
8301 * RCVDBDI_STD_BD: standard eth size rx ring
8302 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8303 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8304 *
8305 * like so:
8306 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8307 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8308 * ring attribute flags
8309 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8310 *
8311 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8312 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8313 *
8314 * The size of each ring is fixed in the firmware, but the location is
8315 * configurable.
8316 */
8317 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8318 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8319 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8320 ((u64) tpr->rx_std_mapping & 0xffffffff));
0a58d668 8321 if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
87668d35
MC
8322 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8323 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8324
fdb72b38
MC
8325 /* Disable the mini ring */
8326 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
1da177e4
LT
8327 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8328 BDINFO_FLAGS_DISABLED);
8329
fdb72b38
MC
8330 /* Program the jumbo buffer descriptor ring control
8331 * blocks on those devices that have them.
8332 */
bb18bb94 8333 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
4d163b75
MC
8334 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
8335 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))) {
1da177e4 8336
0f893dc6 8337 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4 8338 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8339 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8340 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8341 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8342 val = TG3_RX_JMB_RING_SIZE(tp) <<
8343 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8344 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8345 val | BDINFO_FLAGS_USE_EXT_RECV);
a50d0796
MC
8346 if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
8347 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8348 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8349 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8350 } else {
8351 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8352 BDINFO_FLAGS_DISABLED);
8353 }
8354
1407deb1 8355 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
7cb32cf2 8356 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
de9f5230 8357 val = TG3_RX_STD_MAX_SIZE_5700;
7cb32cf2 8358 else
de9f5230 8359 val = TG3_RX_STD_MAX_SIZE_5717;
7cb32cf2
MC
8360 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8361 val |= (TG3_RX_STD_DMA_SZ << 2);
8362 } else
04380d40 8363 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8364 } else
de9f5230 8365 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8366
8367 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8368
411da640 8369 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8370 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8371
411da640 8372 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
21f581a5 8373 tp->rx_jumbo_pending : 0;
66711e66 8374 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8375
2d31ecaf
MC
8376 tg3_rings_reset(tp);
8377
1da177e4 8378 /* Initialize MAC address and backoff seed. */
986e0aeb 8379 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8380
8381 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8382 tw32(MAC_RX_MTU_SIZE,
8383 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8384
8385 /* The slot time is changed by tg3_setup_phy if we
8386 * run at gigabit with half duplex.
8387 */
f2096f94
MC
8388 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8389 (6 << TX_LENGTHS_IPG_SHIFT) |
8390 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8391
8392 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8393 val |= tr32(MAC_TX_LENGTHS) &
8394 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8395 TX_LENGTHS_CNT_DWN_VAL_MSK);
8396
8397 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8398
8399 /* Receive rules. */
8400 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8401 tw32(RCVLPC_CONFIG, 0x0181);
8402
8403 /* Calculate RDMAC_MODE setting early, we need it to determine
8404 * the RCVLPC_STATE_ENABLE mask.
8405 */
8406 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8407 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8408 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8409 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8410 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8411
deabaac8 8412 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8413 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8414
57e6983c 8415 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8416 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8417 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8418 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8419 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8420 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8421
c5908939
MC
8422 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8423 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
1da177e4 8424 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
c13e3713 8425 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8426 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8427 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8428 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
8429 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8430 }
8431 }
8432
85e94ced
MC
8433 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
8434 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8435
1da177e4 8436 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
027455ad
MC
8437 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8438
e849cdc3
MC
8439 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
8440 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8441 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8442 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8443
f2096f94
MC
8444 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8445 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8446
41a8a7ee
MC
8447 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8448 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8449 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
1407deb1 8451 (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
41a8a7ee 8452 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8453 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8454 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8455 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8456 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8457 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8458 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8459 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8460 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8461 }
41a8a7ee
MC
8462 tw32(TG3_RDMA_RSRVCTRL_REG,
8463 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8464 }
8465
d78b59f5
MC
8466 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8467 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8468 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8469 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8470 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8471 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8472 }
8473
1da177e4 8474 /* Receive/send statistics. */
1661394e
MC
8475 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
8476 val = tr32(RCVLPC_STATS_ENABLE);
8477 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8478 tw32(RCVLPC_STATS_ENABLE, val);
8479 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
8480 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
1da177e4
LT
8481 val = tr32(RCVLPC_STATS_ENABLE);
8482 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8483 tw32(RCVLPC_STATS_ENABLE, val);
8484 } else {
8485 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8486 }
8487 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8488 tw32(SNDDATAI_STATSENAB, 0xffffff);
8489 tw32(SNDDATAI_STATSCTRL,
8490 (SNDDATAI_SCTRL_ENABLE |
8491 SNDDATAI_SCTRL_FASTUPD));
8492
8493 /* Setup host coalescing engine. */
8494 tw32(HOSTCC_MODE, 0);
8495 for (i = 0; i < 2000; i++) {
8496 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8497 break;
8498 udelay(10);
8499 }
8500
d244c892 8501 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8502
1da177e4
LT
8503 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8504 /* Status/statistics block address. See tg3_timer,
8505 * the tg3_periodic_fetch_stats call there, and
8506 * tg3_get_stats to see how this works for 5705/5750 chips.
8507 */
1da177e4
LT
8508 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8509 ((u64) tp->stats_mapping >> 32));
8510 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8511 ((u64) tp->stats_mapping & 0xffffffff));
8512 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8513
1da177e4 8514 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8515
8516 /* Clear statistics and status block memory areas */
8517 for (i = NIC_SRAM_STATS_BLK;
8518 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8519 i += sizeof(u32)) {
8520 tg3_write_mem(tp, i, 0);
8521 udelay(40);
8522 }
1da177e4
LT
8523 }
8524
8525 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8526
8527 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8528 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
8529 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8530 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8531
f07e9af3
MC
8532 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8533 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8534 /* reset to prevent losing 1st rx packet intermittently */
8535 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8536 udelay(10);
8537 }
8538
3bda1258 8539 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
d2394e6b 8540 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
8541 else
8542 tp->mac_mode = 0;
8543 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 8544 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
e8f3f6ca 8545 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 8546 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8547 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8548 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8549 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8550 udelay(40);
8551
314fba34 8552 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
9d26e213 8553 * If TG3_FLG2_IS_NIC is zero, we should read the
314fba34
MC
8554 * register to preserve the GPIO settings for LOMs. The GPIOs,
8555 * whether used as inputs or outputs, are set by boot code after
8556 * reset.
8557 */
9d26e213 8558 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
314fba34
MC
8559 u32 gpio_mask;
8560
9d26e213
MC
8561 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8562 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8563 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8564
8565 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8566 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8567 GRC_LCLCTRL_GPIO_OUTPUT3;
8568
af36e6b6
MC
8569 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8570 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8571
aaf84465 8572 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8573 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8574
8575 /* GPIO1 must be driven high for eeprom write protect */
9d26e213
MC
8576 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8577 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8578 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8579 }
1da177e4
LT
8580 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8581 udelay(100);
8582
0583d521
MC
8583 if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
8584 tp->irq_cnt > 1) {
baf8a94a
MC
8585 val = tr32(MSGINT_MODE);
8586 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8587 tw32(MSGINT_MODE, val);
8588 }
8589
1da177e4
LT
8590 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8591 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8592 udelay(40);
8593 }
8594
8595 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8596 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8597 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8598 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8599 WDMAC_MODE_LNGREAD_ENAB);
8600
c5908939
MC
8601 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8602 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
29ea095f 8603 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
1da177e4
LT
8604 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8605 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8606 /* nothing */
8607 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
c5908939 8608 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
1da177e4
LT
8609 val |= WDMAC_MODE_RX_ACCEL;
8610 }
8611 }
8612
d9ab5ad1 8613 /* Enable host coalescing bug fix */
321d32a0 8614 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
f51f3562 8615 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8616
788a035e
MC
8617 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8618 val |= WDMAC_MODE_BURST_ALL_DATA;
8619
1da177e4
LT
8620 tw32_f(WDMAC_MODE, val);
8621 udelay(40);
8622
9974a356
MC
8623 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8624 u16 pcix_cmd;
8625
8626 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8627 &pcix_cmd);
1da177e4 8628 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8629 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8630 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8631 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8632 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8633 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8634 }
9974a356
MC
8635 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8636 pcix_cmd);
1da177e4
LT
8637 }
8638
8639 tw32_f(RDMAC_MODE, rdmac_mode);
8640 udelay(40);
8641
8642 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8643 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8644 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8645
8646 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8647 tw32(SNDDATAC_MODE,
8648 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8649 else
8650 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8651
1da177e4
LT
8652 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8653 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8654 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
de9f5230 8655 if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
7cb32cf2
MC
8656 val |= RCVDBDI_MODE_LRG_RING_SZ;
8657 tw32(RCVDBDI_MODE, val);
1da177e4 8658 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
1da177e4
LT
8659 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8660 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8661 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
19cfaecc 8662 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
baf8a94a
MC
8663 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8664 tw32(SNDBDI_MODE, val);
1da177e4
LT
8665 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8666
8667 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8668 err = tg3_load_5701_a0_firmware_fix(tp);
8669 if (err)
8670 return err;
8671 }
8672
1da177e4
LT
8673 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8674 err = tg3_load_tso_firmware(tp);
8675 if (err)
8676 return err;
8677 }
1da177e4
LT
8678
8679 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8680
b1d05210
MC
8681 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
8682 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8683 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8684
8685 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8686 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8687 tp->tx_mode &= ~val;
8688 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8689 }
8690
1da177e4
LT
8691 tw32_f(MAC_TX_MODE, tp->tx_mode);
8692 udelay(100);
8693
baf8a94a
MC
8694 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8695 u32 reg = MAC_RSS_INDIR_TBL_0;
8696 u8 *ent = (u8 *)&val;
8697
8698 /* Setup the indirection table */
8699 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8700 int idx = i % sizeof(val);
8701
5efeeea1 8702 ent[idx] = i % (tp->irq_cnt - 1);
baf8a94a
MC
8703 if (idx == sizeof(val) - 1) {
8704 tw32(reg, val);
8705 reg += 4;
8706 }
8707 }
8708
8709 /* Setup the "secret" hash key. */
8710 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8711 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8712 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8713 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8714 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8715 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8716 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8717 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8718 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8719 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8720 }
8721
1da177e4 8722 tp->rx_mode = RX_MODE_ENABLE;
321d32a0 8723 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
af36e6b6
MC
8724 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8725
baf8a94a
MC
8726 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8727 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8728 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8729 RX_MODE_RSS_IPV6_HASH_EN |
8730 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8731 RX_MODE_RSS_IPV4_HASH_EN |
8732 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8733
1da177e4
LT
8734 tw32_f(MAC_RX_MODE, tp->rx_mode);
8735 udelay(10);
8736
1da177e4
LT
8737 tw32(MAC_LED_CTRL, tp->led_ctrl);
8738
8739 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8740 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8741 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8742 udelay(10);
8743 }
8744 tw32_f(MAC_RX_MODE, tp->rx_mode);
8745 udelay(10);
8746
f07e9af3 8747 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8748 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8749 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8750 /* Set drive transmission level to 1.2V */
8751 /* only if the signal pre-emphasis bit is not set */
8752 val = tr32(MAC_SERDES_CFG);
8753 val &= 0xfffff000;
8754 val |= 0x880;
8755 tw32(MAC_SERDES_CFG, val);
8756 }
8757 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8758 tw32(MAC_SERDES_CFG, 0x616000);
8759 }
8760
8761 /* Prevent chip from dropping frames when flow control
8762 * is enabled.
8763 */
666bc831
MC
8764 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8765 val = 1;
8766 else
8767 val = 2;
8768 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8769
8770 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8771 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4
LT
8772 /* Use hardware link auto-negotiation */
8773 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8774 }
8775
f07e9af3 8776 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
d4d2c558
MC
8777 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8778 u32 tmp;
8779
8780 tmp = tr32(SERDES_RX_CTRL);
8781 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8782 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8783 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8784 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8785 }
8786
dd477003 8787 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
80096068
MC
8788 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8789 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
8790 tp->link_config.speed = tp->link_config.orig_speed;
8791 tp->link_config.duplex = tp->link_config.orig_duplex;
8792 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8793 }
1da177e4 8794
dd477003
MC
8795 err = tg3_setup_phy(tp, 0);
8796 if (err)
8797 return err;
1da177e4 8798
f07e9af3
MC
8799 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8800 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
8801 u32 tmp;
8802
8803 /* Clear CRC stats. */
8804 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8805 tg3_writephy(tp, MII_TG3_TEST1,
8806 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 8807 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 8808 }
1da177e4
LT
8809 }
8810 }
8811
8812 __tg3_set_rx_mode(tp->dev);
8813
8814 /* Initialize receive rules. */
8815 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8816 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8817 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8818 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8819
4cf78e4f 8820 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
a4e2b347 8821 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
1da177e4
LT
8822 limit = 8;
8823 else
8824 limit = 16;
8825 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8826 limit -= 4;
8827 switch (limit) {
8828 case 16:
8829 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8830 case 15:
8831 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8832 case 14:
8833 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8834 case 13:
8835 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8836 case 12:
8837 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8838 case 11:
8839 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8840 case 10:
8841 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8842 case 9:
8843 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8844 case 8:
8845 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8846 case 7:
8847 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8848 case 6:
8849 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8850 case 5:
8851 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8852 case 4:
8853 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8854 case 3:
8855 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8856 case 2:
8857 case 1:
8858
8859 default:
8860 break;
855e1111 8861 }
1da177e4 8862
9ce768ea
MC
8863 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8864 /* Write our heartbeat update interval to APE. */
8865 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8866 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8867
1da177e4
LT
8868 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8869
1da177e4
LT
8870 return 0;
8871}
8872
8873/* Called at device open time to get the chip ready for
8874 * packet processing. Invoked with tp->lock held.
8875 */
8e7a22e3 8876static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8877{
1da177e4
LT
8878 tg3_switch_clocks(tp);
8879
8880 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8881
2f751b67 8882 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8883}
8884
8885#define TG3_STAT_ADD32(PSTAT, REG) \
8886do { u32 __val = tr32(REG); \
8887 (PSTAT)->low += __val; \
8888 if ((PSTAT)->low < __val) \
8889 (PSTAT)->high += 1; \
8890} while (0)
8891
8892static void tg3_periodic_fetch_stats(struct tg3 *tp)
8893{
8894 struct tg3_hw_stats *sp = tp->hw_stats;
8895
8896 if (!netif_carrier_ok(tp->dev))
8897 return;
8898
8899 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8900 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8901 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8902 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8903 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8904 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8905 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8906 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8907 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8908 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8909 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8910 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8911 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8912
8913 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8914 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8915 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8916 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8917 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8918 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8919 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8920 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8921 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8922 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8923 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8924 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8925 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8926 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8927
8928 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
4d958473
MC
8929 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
8930 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8931 } else {
8932 u32 val = tr32(HOSTCC_FLOW_ATTN);
8933 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
8934 if (val) {
8935 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
8936 sp->rx_discards.low += val;
8937 if (sp->rx_discards.low < val)
8938 sp->rx_discards.high += 1;
8939 }
8940 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
8941 }
463d305b 8942 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8943}
8944
8945static void tg3_timer(unsigned long __opaque)
8946{
8947 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8948
f475f163
MC
8949 if (tp->irq_sync)
8950 goto restart_timer;
8951
f47c11ee 8952 spin_lock(&tp->lock);
1da177e4 8953
fac9b83e
DM
8954 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8955 /* All of this garbage is because when using non-tagged
8956 * IRQ status the mailbox/status_block protocol the chip
8957 * uses with the cpu is race prone.
8958 */
898a56f8 8959 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
8960 tw32(GRC_LOCAL_CTRL,
8961 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8962 } else {
8963 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 8964 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 8965 }
1da177e4 8966
fac9b83e
DM
8967 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8968 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
f47c11ee 8969 spin_unlock(&tp->lock);
fac9b83e
DM
8970 schedule_work(&tp->reset_task);
8971 return;
8972 }
1da177e4
LT
8973 }
8974
1da177e4
LT
8975 /* This part only runs once per second. */
8976 if (!--tp->timer_counter) {
fac9b83e
DM
8977 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8978 tg3_periodic_fetch_stats(tp);
8979
52b02d04
MC
8980 if (tp->setlpicnt && !--tp->setlpicnt) {
8981 u32 val = tr32(TG3_CPMU_EEE_MODE);
8982 tw32(TG3_CPMU_EEE_MODE,
8983 val | TG3_CPMU_EEEMD_LPI_ENABLE);
8984 }
8985
1da177e4
LT
8986 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8987 u32 mac_stat;
8988 int phy_event;
8989
8990 mac_stat = tr32(MAC_STATUS);
8991
8992 phy_event = 0;
f07e9af3 8993 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
8994 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8995 phy_event = 1;
8996 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8997 phy_event = 1;
8998
8999 if (phy_event)
9000 tg3_setup_phy(tp, 0);
9001 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
9002 u32 mac_stat = tr32(MAC_STATUS);
9003 int need_setup = 0;
9004
9005 if (netif_carrier_ok(tp->dev) &&
9006 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9007 need_setup = 1;
9008 }
be98da6a 9009 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9010 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9011 MAC_STATUS_SIGNAL_DET))) {
9012 need_setup = 1;
9013 }
9014 if (need_setup) {
3d3ebe74
MC
9015 if (!tp->serdes_counter) {
9016 tw32_f(MAC_MODE,
9017 (tp->mac_mode &
9018 ~MAC_MODE_PORT_MODE_MASK));
9019 udelay(40);
9020 tw32_f(MAC_MODE, tp->mac_mode);
9021 udelay(40);
9022 }
1da177e4
LT
9023 tg3_setup_phy(tp, 0);
9024 }
f07e9af3 9025 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
2138c002 9026 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
747e8f8b 9027 tg3_serdes_parallel_detect(tp);
57d8b880 9028 }
1da177e4
LT
9029
9030 tp->timer_counter = tp->timer_multiplier;
9031 }
9032
130b8e4d
MC
9033 /* Heartbeat is only sent once every 2 seconds.
9034 *
9035 * The heartbeat is to tell the ASF firmware that the host
9036 * driver is still alive. In the event that the OS crashes,
9037 * ASF needs to reset the hardware to free up the FIFO space
9038 * that may be filled with rx packets destined for the host.
9039 * If the FIFO is full, ASF will no longer function properly.
9040 *
9041 * Unintended resets have been reported on real time kernels
9042 * where the timer doesn't run on time. Netpoll will also have
9043 * same problem.
9044 *
9045 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9046 * to check the ring condition when the heartbeat is expiring
9047 * before doing the reset. This will prevent most unintended
9048 * resets.
9049 */
1da177e4 9050 if (!--tp->asf_counter) {
bc7959b2
MC
9051 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
9052 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
9053 tg3_wait_for_event_ack(tp);
9054
bbadf503 9055 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9056 FWCMD_NICDRV_ALIVE3);
bbadf503 9057 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9058 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9059 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9060
9061 tg3_generate_fw_event(tp);
1da177e4
LT
9062 }
9063 tp->asf_counter = tp->asf_multiplier;
9064 }
9065
f47c11ee 9066 spin_unlock(&tp->lock);
1da177e4 9067
f475f163 9068restart_timer:
1da177e4
LT
9069 tp->timer.expires = jiffies + tp->timer_offset;
9070 add_timer(&tp->timer);
9071}
9072
4f125f42 9073static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9074{
7d12e780 9075 irq_handler_t fn;
fcfa0a32 9076 unsigned long flags;
4f125f42
MC
9077 char *name;
9078 struct tg3_napi *tnapi = &tp->napi[irq_num];
9079
9080 if (tp->irq_cnt == 1)
9081 name = tp->dev->name;
9082 else {
9083 name = &tnapi->irq_lbl[0];
9084 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9085 name[IFNAMSIZ-1] = 0;
9086 }
fcfa0a32 9087
679563f4 9088 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
fcfa0a32
MC
9089 fn = tg3_msi;
9090 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
9091 fn = tg3_msi_1shot;
ab392d2d 9092 flags = 0;
fcfa0a32
MC
9093 } else {
9094 fn = tg3_interrupt;
9095 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
9096 fn = tg3_interrupt_tagged;
ab392d2d 9097 flags = IRQF_SHARED;
fcfa0a32 9098 }
4f125f42
MC
9099
9100 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9101}
9102
7938109f
MC
9103static int tg3_test_interrupt(struct tg3 *tp)
9104{
09943a18 9105 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9106 struct net_device *dev = tp->dev;
b16250e3 9107 int err, i, intr_ok = 0;
f6eb9b1f 9108 u32 val;
7938109f 9109
d4bc3927
MC
9110 if (!netif_running(dev))
9111 return -ENODEV;
9112
7938109f
MC
9113 tg3_disable_ints(tp);
9114
4f125f42 9115 free_irq(tnapi->irq_vec, tnapi);
7938109f 9116
f6eb9b1f
MC
9117 /*
9118 * Turn off MSI one shot mode. Otherwise this test has no
9119 * observable way to know whether the interrupt was delivered.
9120 */
1407deb1 9121 if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
f6eb9b1f
MC
9122 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
9123 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9124 tw32(MSGINT_MODE, val);
9125 }
9126
4f125f42 9127 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9128 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9129 if (err)
9130 return err;
9131
898a56f8 9132 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9133 tg3_enable_ints(tp);
9134
9135 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9136 tnapi->coal_now);
7938109f
MC
9137
9138 for (i = 0; i < 5; i++) {
b16250e3
MC
9139 u32 int_mbox, misc_host_ctrl;
9140
898a56f8 9141 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9142 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9143
9144 if ((int_mbox != 0) ||
9145 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9146 intr_ok = 1;
7938109f 9147 break;
b16250e3
MC
9148 }
9149
7938109f
MC
9150 msleep(10);
9151 }
9152
9153 tg3_disable_ints(tp);
9154
4f125f42 9155 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9156
4f125f42 9157 err = tg3_request_irq(tp, 0);
7938109f
MC
9158
9159 if (err)
9160 return err;
9161
f6eb9b1f
MC
9162 if (intr_ok) {
9163 /* Reenable MSI one shot mode. */
1407deb1 9164 if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
f6eb9b1f
MC
9165 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
9166 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9167 tw32(MSGINT_MODE, val);
9168 }
7938109f 9169 return 0;
f6eb9b1f 9170 }
7938109f
MC
9171
9172 return -EIO;
9173}
9174
9175/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9176 * successfully restored
9177 */
9178static int tg3_test_msi(struct tg3 *tp)
9179{
7938109f
MC
9180 int err;
9181 u16 pci_cmd;
9182
9183 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
9184 return 0;
9185
9186 /* Turn off SERR reporting in case MSI terminates with Master
9187 * Abort.
9188 */
9189 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9190 pci_write_config_word(tp->pdev, PCI_COMMAND,
9191 pci_cmd & ~PCI_COMMAND_SERR);
9192
9193 err = tg3_test_interrupt(tp);
9194
9195 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9196
9197 if (!err)
9198 return 0;
9199
9200 /* other failures */
9201 if (err != -EIO)
9202 return err;
9203
9204 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9205 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9206 "to INTx mode. Please report this failure to the PCI "
9207 "maintainer and include system chipset information\n");
7938109f 9208
4f125f42 9209 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9210
7938109f
MC
9211 pci_disable_msi(tp->pdev);
9212
9213 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
dc8bf1b1 9214 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9215
4f125f42 9216 err = tg3_request_irq(tp, 0);
7938109f
MC
9217 if (err)
9218 return err;
9219
9220 /* Need to reset the chip because the MSI cycle may have terminated
9221 * with Master Abort.
9222 */
f47c11ee 9223 tg3_full_lock(tp, 1);
7938109f 9224
944d980e 9225 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9226 err = tg3_init_hw(tp, 1);
7938109f 9227
f47c11ee 9228 tg3_full_unlock(tp);
7938109f
MC
9229
9230 if (err)
4f125f42 9231 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9232
9233 return err;
9234}
9235
9e9fd12d
MC
9236static int tg3_request_firmware(struct tg3 *tp)
9237{
9238 const __be32 *fw_data;
9239
9240 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9241 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9242 tp->fw_needed);
9e9fd12d
MC
9243 return -ENOENT;
9244 }
9245
9246 fw_data = (void *)tp->fw->data;
9247
9248 /* Firmware blob starts with version numbers, followed by
9249 * start address and _full_ length including BSS sections
9250 * (which must be longer than the actual data, of course
9251 */
9252
9253 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9254 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9255 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9256 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9257 release_firmware(tp->fw);
9258 tp->fw = NULL;
9259 return -EINVAL;
9260 }
9261
9262 /* We no longer need firmware; we have it. */
9263 tp->fw_needed = NULL;
9264 return 0;
9265}
9266
679563f4
MC
9267static bool tg3_enable_msix(struct tg3 *tp)
9268{
9269 int i, rc, cpus = num_online_cpus();
9270 struct msix_entry msix_ent[tp->irq_max];
9271
9272 if (cpus == 1)
9273 /* Just fallback to the simpler MSI mode. */
9274 return false;
9275
9276 /*
9277 * We want as many rx rings enabled as there are cpus.
9278 * The first MSIX vector only deals with link interrupts, etc,
9279 * so we add one to the number of vectors we are requesting.
9280 */
9281 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9282
9283 for (i = 0; i < tp->irq_max; i++) {
9284 msix_ent[i].entry = i;
9285 msix_ent[i].vector = 0;
9286 }
9287
9288 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9289 if (rc < 0) {
9290 return false;
9291 } else if (rc != 0) {
679563f4
MC
9292 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9293 return false;
05dbe005
JP
9294 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9295 tp->irq_cnt, rc);
679563f4
MC
9296 tp->irq_cnt = rc;
9297 }
9298
9299 for (i = 0; i < tp->irq_max; i++)
9300 tp->napi[i].irq_vec = msix_ent[i].vector;
9301
2ddaad39
BH
9302 netif_set_real_num_tx_queues(tp->dev, 1);
9303 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9304 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9305 pci_disable_msix(tp->pdev);
9306 return false;
9307 }
b92b9040
MC
9308
9309 if (tp->irq_cnt > 1) {
2430b031 9310 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
d78b59f5
MC
9311
9312 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9313 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b92b9040
MC
9314 tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
9315 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9316 }
9317 }
2430b031 9318
679563f4
MC
9319 return true;
9320}
9321
07b0173c
MC
9322static void tg3_ints_init(struct tg3 *tp)
9323{
679563f4
MC
9324 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
9325 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
07b0173c
MC
9326 /* All MSI supporting chips should support tagged
9327 * status. Assert that this is the case.
9328 */
5129c3a3
MC
9329 netdev_warn(tp->dev,
9330 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9331 goto defcfg;
07b0173c 9332 }
4f125f42 9333
679563f4
MC
9334 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
9335 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
9336 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
9337 pci_enable_msi(tp->pdev) == 0)
9338 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
9339
9340 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
9341 u32 msi_mode = tr32(MSGINT_MODE);
0583d521
MC
9342 if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
9343 tp->irq_cnt > 1)
baf8a94a 9344 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
9345 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9346 }
9347defcfg:
9348 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
9349 tp->irq_cnt = 1;
9350 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9351 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9352 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9353 }
07b0173c
MC
9354}
9355
9356static void tg3_ints_fini(struct tg3 *tp)
9357{
679563f4
MC
9358 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
9359 pci_disable_msix(tp->pdev);
9360 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
9361 pci_disable_msi(tp->pdev);
9362 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
774ee752 9363 tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
07b0173c
MC
9364}
9365
1da177e4
LT
9366static int tg3_open(struct net_device *dev)
9367{
9368 struct tg3 *tp = netdev_priv(dev);
4f125f42 9369 int i, err;
1da177e4 9370
9e9fd12d
MC
9371 if (tp->fw_needed) {
9372 err = tg3_request_firmware(tp);
9373 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9374 if (err)
9375 return err;
9376 } else if (err) {
05dbe005 9377 netdev_warn(tp->dev, "TSO capability disabled\n");
9e9fd12d
MC
9378 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
9379 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
05dbe005 9380 netdev_notice(tp->dev, "TSO capability restored\n");
9e9fd12d
MC
9381 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
9382 }
9383 }
9384
c49a1561
MC
9385 netif_carrier_off(tp->dev);
9386
c866b7ea 9387 err = tg3_power_up(tp);
2f751b67 9388 if (err)
bc1c7567 9389 return err;
2f751b67
MC
9390
9391 tg3_full_lock(tp, 0);
bc1c7567 9392
1da177e4
LT
9393 tg3_disable_ints(tp);
9394 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
9395
f47c11ee 9396 tg3_full_unlock(tp);
1da177e4 9397
679563f4
MC
9398 /*
9399 * Setup interrupts first so we know how
9400 * many NAPI resources to allocate
9401 */
9402 tg3_ints_init(tp);
9403
1da177e4
LT
9404 /* The placement of this call is tied
9405 * to the setup and use of Host TX descriptors.
9406 */
9407 err = tg3_alloc_consistent(tp);
9408 if (err)
679563f4 9409 goto err_out1;
88b06bc2 9410
66cfd1bd
MC
9411 tg3_napi_init(tp);
9412
fed97810 9413 tg3_napi_enable(tp);
1da177e4 9414
4f125f42
MC
9415 for (i = 0; i < tp->irq_cnt; i++) {
9416 struct tg3_napi *tnapi = &tp->napi[i];
9417 err = tg3_request_irq(tp, i);
9418 if (err) {
9419 for (i--; i >= 0; i--)
9420 free_irq(tnapi->irq_vec, tnapi);
9421 break;
9422 }
9423 }
1da177e4 9424
07b0173c 9425 if (err)
679563f4 9426 goto err_out2;
bea3348e 9427
f47c11ee 9428 tg3_full_lock(tp, 0);
1da177e4 9429
8e7a22e3 9430 err = tg3_init_hw(tp, 1);
1da177e4 9431 if (err) {
944d980e 9432 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9433 tg3_free_rings(tp);
9434 } else {
fac9b83e
DM
9435 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
9436 tp->timer_offset = HZ;
9437 else
9438 tp->timer_offset = HZ / 10;
9439
9440 BUG_ON(tp->timer_offset > HZ);
9441 tp->timer_counter = tp->timer_multiplier =
9442 (HZ / tp->timer_offset);
9443 tp->asf_counter = tp->asf_multiplier =
28fbef78 9444 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9445
9446 init_timer(&tp->timer);
9447 tp->timer.expires = jiffies + tp->timer_offset;
9448 tp->timer.data = (unsigned long) tp;
9449 tp->timer.function = tg3_timer;
1da177e4
LT
9450 }
9451
f47c11ee 9452 tg3_full_unlock(tp);
1da177e4 9453
07b0173c 9454 if (err)
679563f4 9455 goto err_out3;
1da177e4 9456
7938109f
MC
9457 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
9458 err = tg3_test_msi(tp);
fac9b83e 9459
7938109f 9460 if (err) {
f47c11ee 9461 tg3_full_lock(tp, 0);
944d980e 9462 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9463 tg3_free_rings(tp);
f47c11ee 9464 tg3_full_unlock(tp);
7938109f 9465
679563f4 9466 goto err_out2;
7938109f 9467 }
fcfa0a32 9468
1407deb1 9469 if (!(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
c885e824 9470 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
f6eb9b1f 9471 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9472
f6eb9b1f
MC
9473 tw32(PCIE_TRANSACTION_CFG,
9474 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9475 }
7938109f
MC
9476 }
9477
b02fd9e3
MC
9478 tg3_phy_start(tp);
9479
f47c11ee 9480 tg3_full_lock(tp, 0);
1da177e4 9481
7938109f
MC
9482 add_timer(&tp->timer);
9483 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
1da177e4
LT
9484 tg3_enable_ints(tp);
9485
f47c11ee 9486 tg3_full_unlock(tp);
1da177e4 9487
fe5f5787 9488 netif_tx_start_all_queues(dev);
1da177e4
LT
9489
9490 return 0;
07b0173c 9491
679563f4 9492err_out3:
4f125f42
MC
9493 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9494 struct tg3_napi *tnapi = &tp->napi[i];
9495 free_irq(tnapi->irq_vec, tnapi);
9496 }
07b0173c 9497
679563f4 9498err_out2:
fed97810 9499 tg3_napi_disable(tp);
66cfd1bd 9500 tg3_napi_fini(tp);
07b0173c 9501 tg3_free_consistent(tp);
679563f4
MC
9502
9503err_out1:
9504 tg3_ints_fini(tp);
07b0173c 9505 return err;
1da177e4
LT
9506}
9507
511d2224
ED
9508static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9509 struct rtnl_link_stats64 *);
1da177e4
LT
9510static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9511
9512static int tg3_close(struct net_device *dev)
9513{
4f125f42 9514 int i;
1da177e4
LT
9515 struct tg3 *tp = netdev_priv(dev);
9516
fed97810 9517 tg3_napi_disable(tp);
28e53bdd 9518 cancel_work_sync(&tp->reset_task);
7faa006f 9519
fe5f5787 9520 netif_tx_stop_all_queues(dev);
1da177e4
LT
9521
9522 del_timer_sync(&tp->timer);
9523
24bb4fb6
MC
9524 tg3_phy_stop(tp);
9525
f47c11ee 9526 tg3_full_lock(tp, 1);
1da177e4
LT
9527
9528 tg3_disable_ints(tp);
9529
944d980e 9530 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9531 tg3_free_rings(tp);
5cf64b8a 9532 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
1da177e4 9533
f47c11ee 9534 tg3_full_unlock(tp);
1da177e4 9535
4f125f42
MC
9536 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9537 struct tg3_napi *tnapi = &tp->napi[i];
9538 free_irq(tnapi->irq_vec, tnapi);
9539 }
07b0173c
MC
9540
9541 tg3_ints_fini(tp);
1da177e4 9542
511d2224
ED
9543 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9544
1da177e4
LT
9545 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9546 sizeof(tp->estats_prev));
9547
66cfd1bd
MC
9548 tg3_napi_fini(tp);
9549
1da177e4
LT
9550 tg3_free_consistent(tp);
9551
c866b7ea 9552 tg3_power_down(tp);
bc1c7567
MC
9553
9554 netif_carrier_off(tp->dev);
9555
1da177e4
LT
9556 return 0;
9557}
9558
511d2224 9559static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9560{
9561 return ((u64)val->high << 32) | ((u64)val->low);
9562}
9563
511d2224 9564static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9565{
9566 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9567
f07e9af3 9568 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9569 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9570 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9571 u32 val;
9572
f47c11ee 9573 spin_lock_bh(&tp->lock);
569a5df8
MC
9574 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9575 tg3_writephy(tp, MII_TG3_TEST1,
9576 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9577 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9578 } else
9579 val = 0;
f47c11ee 9580 spin_unlock_bh(&tp->lock);
1da177e4
LT
9581
9582 tp->phy_crc_errors += val;
9583
9584 return tp->phy_crc_errors;
9585 }
9586
9587 return get_stat64(&hw_stats->rx_fcs_errors);
9588}
9589
9590#define ESTAT_ADD(member) \
9591 estats->member = old_estats->member + \
511d2224 9592 get_stat64(&hw_stats->member)
1da177e4
LT
9593
9594static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9595{
9596 struct tg3_ethtool_stats *estats = &tp->estats;
9597 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9598 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9599
9600 if (!hw_stats)
9601 return old_estats;
9602
9603 ESTAT_ADD(rx_octets);
9604 ESTAT_ADD(rx_fragments);
9605 ESTAT_ADD(rx_ucast_packets);
9606 ESTAT_ADD(rx_mcast_packets);
9607 ESTAT_ADD(rx_bcast_packets);
9608 ESTAT_ADD(rx_fcs_errors);
9609 ESTAT_ADD(rx_align_errors);
9610 ESTAT_ADD(rx_xon_pause_rcvd);
9611 ESTAT_ADD(rx_xoff_pause_rcvd);
9612 ESTAT_ADD(rx_mac_ctrl_rcvd);
9613 ESTAT_ADD(rx_xoff_entered);
9614 ESTAT_ADD(rx_frame_too_long_errors);
9615 ESTAT_ADD(rx_jabbers);
9616 ESTAT_ADD(rx_undersize_packets);
9617 ESTAT_ADD(rx_in_length_errors);
9618 ESTAT_ADD(rx_out_length_errors);
9619 ESTAT_ADD(rx_64_or_less_octet_packets);
9620 ESTAT_ADD(rx_65_to_127_octet_packets);
9621 ESTAT_ADD(rx_128_to_255_octet_packets);
9622 ESTAT_ADD(rx_256_to_511_octet_packets);
9623 ESTAT_ADD(rx_512_to_1023_octet_packets);
9624 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9625 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9626 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9627 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9628 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9629
9630 ESTAT_ADD(tx_octets);
9631 ESTAT_ADD(tx_collisions);
9632 ESTAT_ADD(tx_xon_sent);
9633 ESTAT_ADD(tx_xoff_sent);
9634 ESTAT_ADD(tx_flow_control);
9635 ESTAT_ADD(tx_mac_errors);
9636 ESTAT_ADD(tx_single_collisions);
9637 ESTAT_ADD(tx_mult_collisions);
9638 ESTAT_ADD(tx_deferred);
9639 ESTAT_ADD(tx_excessive_collisions);
9640 ESTAT_ADD(tx_late_collisions);
9641 ESTAT_ADD(tx_collide_2times);
9642 ESTAT_ADD(tx_collide_3times);
9643 ESTAT_ADD(tx_collide_4times);
9644 ESTAT_ADD(tx_collide_5times);
9645 ESTAT_ADD(tx_collide_6times);
9646 ESTAT_ADD(tx_collide_7times);
9647 ESTAT_ADD(tx_collide_8times);
9648 ESTAT_ADD(tx_collide_9times);
9649 ESTAT_ADD(tx_collide_10times);
9650 ESTAT_ADD(tx_collide_11times);
9651 ESTAT_ADD(tx_collide_12times);
9652 ESTAT_ADD(tx_collide_13times);
9653 ESTAT_ADD(tx_collide_14times);
9654 ESTAT_ADD(tx_collide_15times);
9655 ESTAT_ADD(tx_ucast_packets);
9656 ESTAT_ADD(tx_mcast_packets);
9657 ESTAT_ADD(tx_bcast_packets);
9658 ESTAT_ADD(tx_carrier_sense_errors);
9659 ESTAT_ADD(tx_discards);
9660 ESTAT_ADD(tx_errors);
9661
9662 ESTAT_ADD(dma_writeq_full);
9663 ESTAT_ADD(dma_write_prioq_full);
9664 ESTAT_ADD(rxbds_empty);
9665 ESTAT_ADD(rx_discards);
9666 ESTAT_ADD(rx_errors);
9667 ESTAT_ADD(rx_threshold_hit);
9668
9669 ESTAT_ADD(dma_readq_full);
9670 ESTAT_ADD(dma_read_prioq_full);
9671 ESTAT_ADD(tx_comp_queue_full);
9672
9673 ESTAT_ADD(ring_set_send_prod_index);
9674 ESTAT_ADD(ring_status_update);
9675 ESTAT_ADD(nic_irqs);
9676 ESTAT_ADD(nic_avoided_irqs);
9677 ESTAT_ADD(nic_tx_threshold_hit);
9678
9679 return estats;
9680}
9681
511d2224
ED
9682static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9683 struct rtnl_link_stats64 *stats)
1da177e4
LT
9684{
9685 struct tg3 *tp = netdev_priv(dev);
511d2224 9686 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9687 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9688
9689 if (!hw_stats)
9690 return old_stats;
9691
9692 stats->rx_packets = old_stats->rx_packets +
9693 get_stat64(&hw_stats->rx_ucast_packets) +
9694 get_stat64(&hw_stats->rx_mcast_packets) +
9695 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9696
1da177e4
LT
9697 stats->tx_packets = old_stats->tx_packets +
9698 get_stat64(&hw_stats->tx_ucast_packets) +
9699 get_stat64(&hw_stats->tx_mcast_packets) +
9700 get_stat64(&hw_stats->tx_bcast_packets);
9701
9702 stats->rx_bytes = old_stats->rx_bytes +
9703 get_stat64(&hw_stats->rx_octets);
9704 stats->tx_bytes = old_stats->tx_bytes +
9705 get_stat64(&hw_stats->tx_octets);
9706
9707 stats->rx_errors = old_stats->rx_errors +
4f63b877 9708 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9709 stats->tx_errors = old_stats->tx_errors +
9710 get_stat64(&hw_stats->tx_errors) +
9711 get_stat64(&hw_stats->tx_mac_errors) +
9712 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9713 get_stat64(&hw_stats->tx_discards);
9714
9715 stats->multicast = old_stats->multicast +
9716 get_stat64(&hw_stats->rx_mcast_packets);
9717 stats->collisions = old_stats->collisions +
9718 get_stat64(&hw_stats->tx_collisions);
9719
9720 stats->rx_length_errors = old_stats->rx_length_errors +
9721 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9722 get_stat64(&hw_stats->rx_undersize_packets);
9723
9724 stats->rx_over_errors = old_stats->rx_over_errors +
9725 get_stat64(&hw_stats->rxbds_empty);
9726 stats->rx_frame_errors = old_stats->rx_frame_errors +
9727 get_stat64(&hw_stats->rx_align_errors);
9728 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9729 get_stat64(&hw_stats->tx_discards);
9730 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9731 get_stat64(&hw_stats->tx_carrier_sense_errors);
9732
9733 stats->rx_crc_errors = old_stats->rx_crc_errors +
9734 calc_crc_errors(tp);
9735
4f63b877
JL
9736 stats->rx_missed_errors = old_stats->rx_missed_errors +
9737 get_stat64(&hw_stats->rx_discards);
9738
b0057c51
ED
9739 stats->rx_dropped = tp->rx_dropped;
9740
1da177e4
LT
9741 return stats;
9742}
9743
9744static inline u32 calc_crc(unsigned char *buf, int len)
9745{
9746 u32 reg;
9747 u32 tmp;
9748 int j, k;
9749
9750 reg = 0xffffffff;
9751
9752 for (j = 0; j < len; j++) {
9753 reg ^= buf[j];
9754
9755 for (k = 0; k < 8; k++) {
9756 tmp = reg & 0x01;
9757
9758 reg >>= 1;
9759
859a5887 9760 if (tmp)
1da177e4 9761 reg ^= 0xedb88320;
1da177e4
LT
9762 }
9763 }
9764
9765 return ~reg;
9766}
9767
9768static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9769{
9770 /* accept or reject all multicast frames */
9771 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9772 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9773 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9774 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9775}
9776
9777static void __tg3_set_rx_mode(struct net_device *dev)
9778{
9779 struct tg3 *tp = netdev_priv(dev);
9780 u32 rx_mode;
9781
9782 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9783 RX_MODE_KEEP_VLAN_TAG);
9784
bf933c80 9785#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
9786 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9787 * flag clear.
9788 */
1da177e4
LT
9789 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9790 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9791#endif
9792
9793 if (dev->flags & IFF_PROMISC) {
9794 /* Promiscuous mode. */
9795 rx_mode |= RX_MODE_PROMISC;
9796 } else if (dev->flags & IFF_ALLMULTI) {
9797 /* Accept all multicast. */
de6f31eb 9798 tg3_set_multi(tp, 1);
4cd24eaf 9799 } else if (netdev_mc_empty(dev)) {
1da177e4 9800 /* Reject all multicast. */
de6f31eb 9801 tg3_set_multi(tp, 0);
1da177e4
LT
9802 } else {
9803 /* Accept one or more multicast(s). */
22bedad3 9804 struct netdev_hw_addr *ha;
1da177e4
LT
9805 u32 mc_filter[4] = { 0, };
9806 u32 regidx;
9807 u32 bit;
9808 u32 crc;
9809
22bedad3
JP
9810 netdev_for_each_mc_addr(ha, dev) {
9811 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9812 bit = ~crc & 0x7f;
9813 regidx = (bit & 0x60) >> 5;
9814 bit &= 0x1f;
9815 mc_filter[regidx] |= (1 << bit);
9816 }
9817
9818 tw32(MAC_HASH_REG_0, mc_filter[0]);
9819 tw32(MAC_HASH_REG_1, mc_filter[1]);
9820 tw32(MAC_HASH_REG_2, mc_filter[2]);
9821 tw32(MAC_HASH_REG_3, mc_filter[3]);
9822 }
9823
9824 if (rx_mode != tp->rx_mode) {
9825 tp->rx_mode = rx_mode;
9826 tw32_f(MAC_RX_MODE, rx_mode);
9827 udelay(10);
9828 }
9829}
9830
9831static void tg3_set_rx_mode(struct net_device *dev)
9832{
9833 struct tg3 *tp = netdev_priv(dev);
9834
e75f7c90
MC
9835 if (!netif_running(dev))
9836 return;
9837
f47c11ee 9838 tg3_full_lock(tp, 0);
1da177e4 9839 __tg3_set_rx_mode(dev);
f47c11ee 9840 tg3_full_unlock(tp);
1da177e4
LT
9841}
9842
1da177e4
LT
9843static int tg3_get_regs_len(struct net_device *dev)
9844{
97bd8e49 9845 return TG3_REG_BLK_SIZE;
1da177e4
LT
9846}
9847
9848static void tg3_get_regs(struct net_device *dev,
9849 struct ethtool_regs *regs, void *_p)
9850{
1da177e4 9851 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
9852
9853 regs->version = 0;
9854
97bd8e49 9855 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 9856
80096068 9857 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9858 return;
9859
f47c11ee 9860 tg3_full_lock(tp, 0);
1da177e4 9861
97bd8e49 9862 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 9863
f47c11ee 9864 tg3_full_unlock(tp);
1da177e4
LT
9865}
9866
9867static int tg3_get_eeprom_len(struct net_device *dev)
9868{
9869 struct tg3 *tp = netdev_priv(dev);
9870
9871 return tp->nvram_size;
9872}
9873
1da177e4
LT
9874static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9875{
9876 struct tg3 *tp = netdev_priv(dev);
9877 int ret;
9878 u8 *pd;
b9fc7dc5 9879 u32 i, offset, len, b_offset, b_count;
a9dc529d 9880 __be32 val;
1da177e4 9881
df259d8c
MC
9882 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9883 return -EINVAL;
9884
80096068 9885 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9886 return -EAGAIN;
9887
1da177e4
LT
9888 offset = eeprom->offset;
9889 len = eeprom->len;
9890 eeprom->len = 0;
9891
9892 eeprom->magic = TG3_EEPROM_MAGIC;
9893
9894 if (offset & 3) {
9895 /* adjustments to start on required 4 byte boundary */
9896 b_offset = offset & 3;
9897 b_count = 4 - b_offset;
9898 if (b_count > len) {
9899 /* i.e. offset=1 len=2 */
9900 b_count = len;
9901 }
a9dc529d 9902 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9903 if (ret)
9904 return ret;
be98da6a 9905 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
9906 len -= b_count;
9907 offset += b_count;
c6cdf436 9908 eeprom->len += b_count;
1da177e4
LT
9909 }
9910
25985edc 9911 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
9912 pd = &data[eeprom->len];
9913 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9914 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9915 if (ret) {
9916 eeprom->len += i;
9917 return ret;
9918 }
1da177e4
LT
9919 memcpy(pd + i, &val, 4);
9920 }
9921 eeprom->len += i;
9922
9923 if (len & 3) {
9924 /* read last bytes not ending on 4 byte boundary */
9925 pd = &data[eeprom->len];
9926 b_count = len & 3;
9927 b_offset = offset + len - b_count;
a9dc529d 9928 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9929 if (ret)
9930 return ret;
b9fc7dc5 9931 memcpy(pd, &val, b_count);
1da177e4
LT
9932 eeprom->len += b_count;
9933 }
9934 return 0;
9935}
9936
6aa20a22 9937static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9938
9939static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9940{
9941 struct tg3 *tp = netdev_priv(dev);
9942 int ret;
b9fc7dc5 9943 u32 offset, len, b_offset, odd_len;
1da177e4 9944 u8 *buf;
a9dc529d 9945 __be32 start, end;
1da177e4 9946
80096068 9947 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9948 return -EAGAIN;
9949
df259d8c
MC
9950 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9951 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
9952 return -EINVAL;
9953
9954 offset = eeprom->offset;
9955 len = eeprom->len;
9956
9957 if ((b_offset = (offset & 3))) {
9958 /* adjustments to start on required 4 byte boundary */
a9dc529d 9959 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
9960 if (ret)
9961 return ret;
1da177e4
LT
9962 len += b_offset;
9963 offset &= ~3;
1c8594b4
MC
9964 if (len < 4)
9965 len = 4;
1da177e4
LT
9966 }
9967
9968 odd_len = 0;
1c8594b4 9969 if (len & 3) {
1da177e4
LT
9970 /* adjustments to end on required 4 byte boundary */
9971 odd_len = 1;
9972 len = (len + 3) & ~3;
a9dc529d 9973 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
9974 if (ret)
9975 return ret;
1da177e4
LT
9976 }
9977
9978 buf = data;
9979 if (b_offset || odd_len) {
9980 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 9981 if (!buf)
1da177e4
LT
9982 return -ENOMEM;
9983 if (b_offset)
9984 memcpy(buf, &start, 4);
9985 if (odd_len)
9986 memcpy(buf+len-4, &end, 4);
9987 memcpy(buf + b_offset, data, eeprom->len);
9988 }
9989
9990 ret = tg3_nvram_write_block(tp, offset, len, buf);
9991
9992 if (buf != data)
9993 kfree(buf);
9994
9995 return ret;
9996}
9997
9998static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9999{
b02fd9e3
MC
10000 struct tg3 *tp = netdev_priv(dev);
10001
10002 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 10003 struct phy_device *phydev;
f07e9af3 10004 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10005 return -EAGAIN;
3f0e3ad7
MC
10006 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10007 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10008 }
6aa20a22 10009
1da177e4
LT
10010 cmd->supported = (SUPPORTED_Autoneg);
10011
f07e9af3 10012 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10013 cmd->supported |= (SUPPORTED_1000baseT_Half |
10014 SUPPORTED_1000baseT_Full);
10015
f07e9af3 10016 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10017 cmd->supported |= (SUPPORTED_100baseT_Half |
10018 SUPPORTED_100baseT_Full |
10019 SUPPORTED_10baseT_Half |
10020 SUPPORTED_10baseT_Full |
3bebab59 10021 SUPPORTED_TP);
ef348144
KK
10022 cmd->port = PORT_TP;
10023 } else {
1da177e4 10024 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10025 cmd->port = PORT_FIBRE;
10026 }
6aa20a22 10027
1da177e4
LT
10028 cmd->advertising = tp->link_config.advertising;
10029 if (netif_running(dev)) {
10030 cmd->speed = tp->link_config.active_speed;
10031 cmd->duplex = tp->link_config.active_duplex;
64c22182
MC
10032 } else {
10033 cmd->speed = SPEED_INVALID;
10034 cmd->duplex = DUPLEX_INVALID;
1da177e4 10035 }
882e9793 10036 cmd->phy_address = tp->phy_addr;
7e5856bd 10037 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10038 cmd->autoneg = tp->link_config.autoneg;
10039 cmd->maxtxpkt = 0;
10040 cmd->maxrxpkt = 0;
10041 return 0;
10042}
6aa20a22 10043
1da177e4
LT
10044static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10045{
10046 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10047
b02fd9e3 10048 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 10049 struct phy_device *phydev;
f07e9af3 10050 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10051 return -EAGAIN;
3f0e3ad7
MC
10052 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10053 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10054 }
10055
7e5856bd
MC
10056 if (cmd->autoneg != AUTONEG_ENABLE &&
10057 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10058 return -EINVAL;
7e5856bd
MC
10059
10060 if (cmd->autoneg == AUTONEG_DISABLE &&
10061 cmd->duplex != DUPLEX_FULL &&
10062 cmd->duplex != DUPLEX_HALF)
37ff238d 10063 return -EINVAL;
1da177e4 10064
7e5856bd
MC
10065 if (cmd->autoneg == AUTONEG_ENABLE) {
10066 u32 mask = ADVERTISED_Autoneg |
10067 ADVERTISED_Pause |
10068 ADVERTISED_Asym_Pause;
10069
f07e9af3 10070 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10071 mask |= ADVERTISED_1000baseT_Half |
10072 ADVERTISED_1000baseT_Full;
10073
f07e9af3 10074 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10075 mask |= ADVERTISED_100baseT_Half |
10076 ADVERTISED_100baseT_Full |
10077 ADVERTISED_10baseT_Half |
10078 ADVERTISED_10baseT_Full |
10079 ADVERTISED_TP;
10080 else
10081 mask |= ADVERTISED_FIBRE;
10082
10083 if (cmd->advertising & ~mask)
10084 return -EINVAL;
10085
10086 mask &= (ADVERTISED_1000baseT_Half |
10087 ADVERTISED_1000baseT_Full |
10088 ADVERTISED_100baseT_Half |
10089 ADVERTISED_100baseT_Full |
10090 ADVERTISED_10baseT_Half |
10091 ADVERTISED_10baseT_Full);
10092
10093 cmd->advertising &= mask;
10094 } else {
f07e9af3 10095 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
7e5856bd
MC
10096 if (cmd->speed != SPEED_1000)
10097 return -EINVAL;
10098
10099 if (cmd->duplex != DUPLEX_FULL)
10100 return -EINVAL;
10101 } else {
10102 if (cmd->speed != SPEED_100 &&
10103 cmd->speed != SPEED_10)
10104 return -EINVAL;
10105 }
10106 }
10107
f47c11ee 10108 tg3_full_lock(tp, 0);
1da177e4
LT
10109
10110 tp->link_config.autoneg = cmd->autoneg;
10111 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10112 tp->link_config.advertising = (cmd->advertising |
10113 ADVERTISED_Autoneg);
1da177e4
LT
10114 tp->link_config.speed = SPEED_INVALID;
10115 tp->link_config.duplex = DUPLEX_INVALID;
10116 } else {
10117 tp->link_config.advertising = 0;
10118 tp->link_config.speed = cmd->speed;
10119 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10120 }
6aa20a22 10121
24fcad6b
MC
10122 tp->link_config.orig_speed = tp->link_config.speed;
10123 tp->link_config.orig_duplex = tp->link_config.duplex;
10124 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10125
1da177e4
LT
10126 if (netif_running(dev))
10127 tg3_setup_phy(tp, 1);
10128
f47c11ee 10129 tg3_full_unlock(tp);
6aa20a22 10130
1da177e4
LT
10131 return 0;
10132}
6aa20a22 10133
1da177e4
LT
10134static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10135{
10136 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10137
1da177e4
LT
10138 strcpy(info->driver, DRV_MODULE_NAME);
10139 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 10140 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
10141 strcpy(info->bus_info, pci_name(tp->pdev));
10142}
6aa20a22 10143
1da177e4
LT
10144static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10145{
10146 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10147
12dac075
RW
10148 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
10149 device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10150 wol->supported = WAKE_MAGIC;
10151 else
10152 wol->supported = 0;
1da177e4 10153 wol->wolopts = 0;
05ac4cb7
MC
10154 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
10155 device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10156 wol->wolopts = WAKE_MAGIC;
10157 memset(&wol->sopass, 0, sizeof(wol->sopass));
10158}
6aa20a22 10159
1da177e4
LT
10160static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10161{
10162 struct tg3 *tp = netdev_priv(dev);
12dac075 10163 struct device *dp = &tp->pdev->dev;
6aa20a22 10164
1da177e4
LT
10165 if (wol->wolopts & ~WAKE_MAGIC)
10166 return -EINVAL;
10167 if ((wol->wolopts & WAKE_MAGIC) &&
12dac075 10168 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10169 return -EINVAL;
6aa20a22 10170
f2dc0d18
RW
10171 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10172
f47c11ee 10173 spin_lock_bh(&tp->lock);
f2dc0d18 10174 if (device_may_wakeup(dp))
1da177e4 10175 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
f2dc0d18 10176 else
1da177e4 10177 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
f47c11ee 10178 spin_unlock_bh(&tp->lock);
6aa20a22 10179
1da177e4
LT
10180 return 0;
10181}
6aa20a22 10182
1da177e4
LT
10183static u32 tg3_get_msglevel(struct net_device *dev)
10184{
10185 struct tg3 *tp = netdev_priv(dev);
10186 return tp->msg_enable;
10187}
6aa20a22 10188
1da177e4
LT
10189static void tg3_set_msglevel(struct net_device *dev, u32 value)
10190{
10191 struct tg3 *tp = netdev_priv(dev);
10192 tp->msg_enable = value;
10193}
6aa20a22 10194
1da177e4
LT
10195static int tg3_nway_reset(struct net_device *dev)
10196{
10197 struct tg3 *tp = netdev_priv(dev);
1da177e4 10198 int r;
6aa20a22 10199
1da177e4
LT
10200 if (!netif_running(dev))
10201 return -EAGAIN;
10202
f07e9af3 10203 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10204 return -EINVAL;
10205
b02fd9e3 10206 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
f07e9af3 10207 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10208 return -EAGAIN;
3f0e3ad7 10209 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10210 } else {
10211 u32 bmcr;
10212
10213 spin_lock_bh(&tp->lock);
10214 r = -EINVAL;
10215 tg3_readphy(tp, MII_BMCR, &bmcr);
10216 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10217 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10218 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10219 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10220 BMCR_ANENABLE);
10221 r = 0;
10222 }
10223 spin_unlock_bh(&tp->lock);
1da177e4 10224 }
6aa20a22 10225
1da177e4
LT
10226 return r;
10227}
6aa20a22 10228
1da177e4
LT
10229static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10230{
10231 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10232
2c49a44d 10233 ering->rx_max_pending = tp->rx_std_ring_mask;
1da177e4 10234 ering->rx_mini_max_pending = 0;
4f81c32b 10235 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
2c49a44d 10236 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10237 else
10238 ering->rx_jumbo_max_pending = 0;
10239
10240 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10241
10242 ering->rx_pending = tp->rx_pending;
10243 ering->rx_mini_pending = 0;
4f81c32b
MC
10244 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
10245 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10246 else
10247 ering->rx_jumbo_pending = 0;
10248
f3f3f27e 10249 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10250}
6aa20a22 10251
1da177e4
LT
10252static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10253{
10254 struct tg3 *tp = netdev_priv(dev);
646c9edd 10255 int i, irq_sync = 0, err = 0;
6aa20a22 10256
2c49a44d
MC
10257 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10258 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10259 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10260 (ering->tx_pending <= MAX_SKB_FRAGS) ||
7f62ad5d 10261 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
bc3a9254 10262 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10263 return -EINVAL;
6aa20a22 10264
bbe832c0 10265 if (netif_running(dev)) {
b02fd9e3 10266 tg3_phy_stop(tp);
1da177e4 10267 tg3_netif_stop(tp);
bbe832c0
MC
10268 irq_sync = 1;
10269 }
1da177e4 10270
bbe832c0 10271 tg3_full_lock(tp, irq_sync);
6aa20a22 10272
1da177e4
LT
10273 tp->rx_pending = ering->rx_pending;
10274
10275 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
10276 tp->rx_pending > 63)
10277 tp->rx_pending = 63;
10278 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10279
6fd45cb8 10280 for (i = 0; i < tp->irq_max; i++)
646c9edd 10281 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10282
10283 if (netif_running(dev)) {
944d980e 10284 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10285 err = tg3_restart_hw(tp, 1);
10286 if (!err)
10287 tg3_netif_start(tp);
1da177e4
LT
10288 }
10289
f47c11ee 10290 tg3_full_unlock(tp);
6aa20a22 10291
b02fd9e3
MC
10292 if (irq_sync && !err)
10293 tg3_phy_start(tp);
10294
b9ec6c1b 10295 return err;
1da177e4 10296}
6aa20a22 10297
1da177e4
LT
10298static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10299{
10300 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10301
1da177e4 10302 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
8d018621 10303
e18ce346 10304 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10305 epause->rx_pause = 1;
10306 else
10307 epause->rx_pause = 0;
10308
e18ce346 10309 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10310 epause->tx_pause = 1;
10311 else
10312 epause->tx_pause = 0;
1da177e4 10313}
6aa20a22 10314
1da177e4
LT
10315static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10316{
10317 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10318 int err = 0;
6aa20a22 10319
b02fd9e3 10320 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
2712168f
MC
10321 u32 newadv;
10322 struct phy_device *phydev;
1da177e4 10323
2712168f 10324 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10325
2712168f
MC
10326 if (!(phydev->supported & SUPPORTED_Pause) ||
10327 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10328 (epause->rx_pause != epause->tx_pause)))
2712168f 10329 return -EINVAL;
1da177e4 10330
2712168f
MC
10331 tp->link_config.flowctrl = 0;
10332 if (epause->rx_pause) {
10333 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10334
10335 if (epause->tx_pause) {
10336 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10337 newadv = ADVERTISED_Pause;
b02fd9e3 10338 } else
2712168f
MC
10339 newadv = ADVERTISED_Pause |
10340 ADVERTISED_Asym_Pause;
10341 } else if (epause->tx_pause) {
10342 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10343 newadv = ADVERTISED_Asym_Pause;
10344 } else
10345 newadv = 0;
10346
10347 if (epause->autoneg)
10348 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10349 else
10350 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10351
f07e9af3 10352 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10353 u32 oldadv = phydev->advertising &
10354 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10355 if (oldadv != newadv) {
10356 phydev->advertising &=
10357 ~(ADVERTISED_Pause |
10358 ADVERTISED_Asym_Pause);
10359 phydev->advertising |= newadv;
10360 if (phydev->autoneg) {
10361 /*
10362 * Always renegotiate the link to
10363 * inform our link partner of our
10364 * flow control settings, even if the
10365 * flow control is forced. Let
10366 * tg3_adjust_link() do the final
10367 * flow control setup.
10368 */
10369 return phy_start_aneg(phydev);
b02fd9e3 10370 }
b02fd9e3 10371 }
b02fd9e3 10372
2712168f 10373 if (!epause->autoneg)
b02fd9e3 10374 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10375 } else {
10376 tp->link_config.orig_advertising &=
10377 ~(ADVERTISED_Pause |
10378 ADVERTISED_Asym_Pause);
10379 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10380 }
10381 } else {
10382 int irq_sync = 0;
10383
10384 if (netif_running(dev)) {
10385 tg3_netif_stop(tp);
10386 irq_sync = 1;
10387 }
10388
10389 tg3_full_lock(tp, irq_sync);
10390
10391 if (epause->autoneg)
10392 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10393 else
10394 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10395 if (epause->rx_pause)
e18ce346 10396 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10397 else
e18ce346 10398 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10399 if (epause->tx_pause)
e18ce346 10400 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10401 else
e18ce346 10402 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10403
10404 if (netif_running(dev)) {
10405 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10406 err = tg3_restart_hw(tp, 1);
10407 if (!err)
10408 tg3_netif_start(tp);
10409 }
10410
10411 tg3_full_unlock(tp);
10412 }
6aa20a22 10413
b9ec6c1b 10414 return err;
1da177e4 10415}
6aa20a22 10416
de6f31eb 10417static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10418{
b9f2c044
JG
10419 switch (sset) {
10420 case ETH_SS_TEST:
10421 return TG3_NUM_TEST;
10422 case ETH_SS_STATS:
10423 return TG3_NUM_STATS;
10424 default:
10425 return -EOPNOTSUPP;
10426 }
4cafd3f5
MC
10427}
10428
de6f31eb 10429static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10430{
10431 switch (stringset) {
10432 case ETH_SS_STATS:
10433 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10434 break;
4cafd3f5
MC
10435 case ETH_SS_TEST:
10436 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10437 break;
1da177e4
LT
10438 default:
10439 WARN_ON(1); /* we need a WARN() */
10440 break;
10441 }
10442}
10443
81b8709c 10444static int tg3_set_phys_id(struct net_device *dev,
10445 enum ethtool_phys_id_state state)
4009a93d
MC
10446{
10447 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10448
10449 if (!netif_running(tp->dev))
10450 return -EAGAIN;
10451
81b8709c 10452 switch (state) {
10453 case ETHTOOL_ID_ACTIVE:
fce55922 10454 return 1; /* cycle on/off once per second */
4009a93d 10455
81b8709c 10456 case ETHTOOL_ID_ON:
10457 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10458 LED_CTRL_1000MBPS_ON |
10459 LED_CTRL_100MBPS_ON |
10460 LED_CTRL_10MBPS_ON |
10461 LED_CTRL_TRAFFIC_OVERRIDE |
10462 LED_CTRL_TRAFFIC_BLINK |
10463 LED_CTRL_TRAFFIC_LED);
10464 break;
6aa20a22 10465
81b8709c 10466 case ETHTOOL_ID_OFF:
10467 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10468 LED_CTRL_TRAFFIC_OVERRIDE);
10469 break;
4009a93d 10470
81b8709c 10471 case ETHTOOL_ID_INACTIVE:
10472 tw32(MAC_LED_CTRL, tp->led_ctrl);
10473 break;
4009a93d 10474 }
81b8709c 10475
4009a93d
MC
10476 return 0;
10477}
10478
de6f31eb 10479static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10480 struct ethtool_stats *estats, u64 *tmp_stats)
10481{
10482 struct tg3 *tp = netdev_priv(dev);
10483 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10484}
10485
c3e94500
MC
10486static __be32 * tg3_vpd_readblock(struct tg3 *tp)
10487{
10488 int i;
10489 __be32 *buf;
10490 u32 offset = 0, len = 0;
10491 u32 magic, val;
10492
10493 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
10494 tg3_nvram_read(tp, 0, &magic))
10495 return NULL;
10496
10497 if (magic == TG3_EEPROM_MAGIC) {
10498 for (offset = TG3_NVM_DIR_START;
10499 offset < TG3_NVM_DIR_END;
10500 offset += TG3_NVM_DIRENT_SIZE) {
10501 if (tg3_nvram_read(tp, offset, &val))
10502 return NULL;
10503
10504 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10505 TG3_NVM_DIRTYPE_EXTVPD)
10506 break;
10507 }
10508
10509 if (offset != TG3_NVM_DIR_END) {
10510 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10511 if (tg3_nvram_read(tp, offset + 4, &offset))
10512 return NULL;
10513
10514 offset = tg3_nvram_logical_addr(tp, offset);
10515 }
10516 }
10517
10518 if (!offset || !len) {
10519 offset = TG3_NVM_VPD_OFF;
10520 len = TG3_NVM_VPD_LEN;
10521 }
10522
10523 buf = kmalloc(len, GFP_KERNEL);
10524 if (buf == NULL)
10525 return NULL;
10526
10527 if (magic == TG3_EEPROM_MAGIC) {
10528 for (i = 0; i < len; i += 4) {
10529 /* The data is in little-endian format in NVRAM.
10530 * Use the big-endian read routines to preserve
10531 * the byte order as it exists in NVRAM.
10532 */
10533 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10534 goto error;
10535 }
10536 } else {
10537 u8 *ptr;
10538 ssize_t cnt;
10539 unsigned int pos = 0;
10540
10541 ptr = (u8 *)&buf[0];
10542 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10543 cnt = pci_read_vpd(tp->pdev, pos,
10544 len - pos, ptr);
10545 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10546 cnt = 0;
10547 else if (cnt < 0)
10548 goto error;
10549 }
10550 if (pos != len)
10551 goto error;
10552 }
10553
10554 return buf;
10555
10556error:
10557 kfree(buf);
10558 return NULL;
10559}
10560
566f86ad 10561#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10562#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10563#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10564#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
b16250e3
MC
10565#define NVRAM_SELFBOOT_HW_SIZE 0x20
10566#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10567
10568static int tg3_test_nvram(struct tg3 *tp)
10569{
b9fc7dc5 10570 u32 csum, magic;
a9dc529d 10571 __be32 *buf;
ab0049b4 10572 int i, j, k, err = 0, size;
566f86ad 10573
df259d8c
MC
10574 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10575 return 0;
10576
e4f34110 10577 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10578 return -EIO;
10579
1b27777a
MC
10580 if (magic == TG3_EEPROM_MAGIC)
10581 size = NVRAM_TEST_SIZE;
b16250e3 10582 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10583 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10584 TG3_EEPROM_SB_FORMAT_1) {
10585 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10586 case TG3_EEPROM_SB_REVISION_0:
10587 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10588 break;
10589 case TG3_EEPROM_SB_REVISION_2:
10590 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10591 break;
10592 case TG3_EEPROM_SB_REVISION_3:
10593 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10594 break;
10595 default:
10596 return 0;
10597 }
10598 } else
1b27777a 10599 return 0;
b16250e3
MC
10600 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10601 size = NVRAM_SELFBOOT_HW_SIZE;
10602 else
1b27777a
MC
10603 return -EIO;
10604
10605 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10606 if (buf == NULL)
10607 return -ENOMEM;
10608
1b27777a
MC
10609 err = -EIO;
10610 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10611 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10612 if (err)
566f86ad 10613 break;
566f86ad 10614 }
1b27777a 10615 if (i < size)
566f86ad
MC
10616 goto out;
10617
1b27777a 10618 /* Selfboot format */
a9dc529d 10619 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10620 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10621 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10622 u8 *buf8 = (u8 *) buf, csum8 = 0;
10623
b9fc7dc5 10624 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10625 TG3_EEPROM_SB_REVISION_2) {
10626 /* For rev 2, the csum doesn't include the MBA. */
10627 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10628 csum8 += buf8[i];
10629 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10630 csum8 += buf8[i];
10631 } else {
10632 for (i = 0; i < size; i++)
10633 csum8 += buf8[i];
10634 }
1b27777a 10635
ad96b485
AB
10636 if (csum8 == 0) {
10637 err = 0;
10638 goto out;
10639 }
10640
10641 err = -EIO;
10642 goto out;
1b27777a 10643 }
566f86ad 10644
b9fc7dc5 10645 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10646 TG3_EEPROM_MAGIC_HW) {
10647 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10648 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10649 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10650
10651 /* Separate the parity bits and the data bytes. */
10652 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10653 if ((i == 0) || (i == 8)) {
10654 int l;
10655 u8 msk;
10656
10657 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10658 parity[k++] = buf8[i] & msk;
10659 i++;
859a5887 10660 } else if (i == 16) {
b16250e3
MC
10661 int l;
10662 u8 msk;
10663
10664 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10665 parity[k++] = buf8[i] & msk;
10666 i++;
10667
10668 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10669 parity[k++] = buf8[i] & msk;
10670 i++;
10671 }
10672 data[j++] = buf8[i];
10673 }
10674
10675 err = -EIO;
10676 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10677 u8 hw8 = hweight8(data[i]);
10678
10679 if ((hw8 & 0x1) && parity[i])
10680 goto out;
10681 else if (!(hw8 & 0x1) && !parity[i])
10682 goto out;
10683 }
10684 err = 0;
10685 goto out;
10686 }
10687
01c3a392
MC
10688 err = -EIO;
10689
566f86ad
MC
10690 /* Bootstrap checksum at offset 0x10 */
10691 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10692 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10693 goto out;
10694
10695 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10696 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10697 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10698 goto out;
566f86ad 10699
c3e94500
MC
10700 kfree(buf);
10701
10702 buf = tg3_vpd_readblock(tp);
10703 if (!buf)
10704 return -ENOMEM;
d4894f3e
MC
10705
10706 i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
10707 PCI_VPD_LRDT_RO_DATA);
10708 if (i > 0) {
10709 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10710 if (j < 0)
10711 goto out;
10712
10713 if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
10714 goto out;
10715
10716 i += PCI_VPD_LRDT_TAG_SIZE;
10717 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
10718 PCI_VPD_RO_KEYWORD_CHKSUM);
10719 if (j > 0) {
10720 u8 csum8 = 0;
10721
10722 j += PCI_VPD_INFO_FLD_HDR_SIZE;
10723
10724 for (i = 0; i <= j; i++)
10725 csum8 += ((u8 *)buf)[i];
10726
10727 if (csum8)
10728 goto out;
10729 }
10730 }
10731
566f86ad
MC
10732 err = 0;
10733
10734out:
10735 kfree(buf);
10736 return err;
10737}
10738
ca43007a
MC
10739#define TG3_SERDES_TIMEOUT_SEC 2
10740#define TG3_COPPER_TIMEOUT_SEC 6
10741
10742static int tg3_test_link(struct tg3 *tp)
10743{
10744 int i, max;
10745
10746 if (!netif_running(tp->dev))
10747 return -ENODEV;
10748
f07e9af3 10749 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
10750 max = TG3_SERDES_TIMEOUT_SEC;
10751 else
10752 max = TG3_COPPER_TIMEOUT_SEC;
10753
10754 for (i = 0; i < max; i++) {
10755 if (netif_carrier_ok(tp->dev))
10756 return 0;
10757
10758 if (msleep_interruptible(1000))
10759 break;
10760 }
10761
10762 return -EIO;
10763}
10764
a71116d1 10765/* Only test the commonly used registers */
30ca3e37 10766static int tg3_test_registers(struct tg3 *tp)
a71116d1 10767{
b16250e3 10768 int i, is_5705, is_5750;
a71116d1
MC
10769 u32 offset, read_mask, write_mask, val, save_val, read_val;
10770 static struct {
10771 u16 offset;
10772 u16 flags;
10773#define TG3_FL_5705 0x1
10774#define TG3_FL_NOT_5705 0x2
10775#define TG3_FL_NOT_5788 0x4
b16250e3 10776#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10777 u32 read_mask;
10778 u32 write_mask;
10779 } reg_tbl[] = {
10780 /* MAC Control Registers */
10781 { MAC_MODE, TG3_FL_NOT_5705,
10782 0x00000000, 0x00ef6f8c },
10783 { MAC_MODE, TG3_FL_5705,
10784 0x00000000, 0x01ef6b8c },
10785 { MAC_STATUS, TG3_FL_NOT_5705,
10786 0x03800107, 0x00000000 },
10787 { MAC_STATUS, TG3_FL_5705,
10788 0x03800100, 0x00000000 },
10789 { MAC_ADDR_0_HIGH, 0x0000,
10790 0x00000000, 0x0000ffff },
10791 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10792 0x00000000, 0xffffffff },
a71116d1
MC
10793 { MAC_RX_MTU_SIZE, 0x0000,
10794 0x00000000, 0x0000ffff },
10795 { MAC_TX_MODE, 0x0000,
10796 0x00000000, 0x00000070 },
10797 { MAC_TX_LENGTHS, 0x0000,
10798 0x00000000, 0x00003fff },
10799 { MAC_RX_MODE, TG3_FL_NOT_5705,
10800 0x00000000, 0x000007fc },
10801 { MAC_RX_MODE, TG3_FL_5705,
10802 0x00000000, 0x000007dc },
10803 { MAC_HASH_REG_0, 0x0000,
10804 0x00000000, 0xffffffff },
10805 { MAC_HASH_REG_1, 0x0000,
10806 0x00000000, 0xffffffff },
10807 { MAC_HASH_REG_2, 0x0000,
10808 0x00000000, 0xffffffff },
10809 { MAC_HASH_REG_3, 0x0000,
10810 0x00000000, 0xffffffff },
10811
10812 /* Receive Data and Receive BD Initiator Control Registers. */
10813 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10814 0x00000000, 0xffffffff },
10815 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10816 0x00000000, 0xffffffff },
10817 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10818 0x00000000, 0x00000003 },
10819 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10820 0x00000000, 0xffffffff },
10821 { RCVDBDI_STD_BD+0, 0x0000,
10822 0x00000000, 0xffffffff },
10823 { RCVDBDI_STD_BD+4, 0x0000,
10824 0x00000000, 0xffffffff },
10825 { RCVDBDI_STD_BD+8, 0x0000,
10826 0x00000000, 0xffff0002 },
10827 { RCVDBDI_STD_BD+0xc, 0x0000,
10828 0x00000000, 0xffffffff },
6aa20a22 10829
a71116d1
MC
10830 /* Receive BD Initiator Control Registers. */
10831 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10832 0x00000000, 0xffffffff },
10833 { RCVBDI_STD_THRESH, TG3_FL_5705,
10834 0x00000000, 0x000003ff },
10835 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10836 0x00000000, 0xffffffff },
6aa20a22 10837
a71116d1
MC
10838 /* Host Coalescing Control Registers. */
10839 { HOSTCC_MODE, TG3_FL_NOT_5705,
10840 0x00000000, 0x00000004 },
10841 { HOSTCC_MODE, TG3_FL_5705,
10842 0x00000000, 0x000000f6 },
10843 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10844 0x00000000, 0xffffffff },
10845 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10846 0x00000000, 0x000003ff },
10847 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10848 0x00000000, 0xffffffff },
10849 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10850 0x00000000, 0x000003ff },
10851 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10852 0x00000000, 0xffffffff },
10853 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10854 0x00000000, 0x000000ff },
10855 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10856 0x00000000, 0xffffffff },
10857 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10858 0x00000000, 0x000000ff },
10859 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10860 0x00000000, 0xffffffff },
10861 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10862 0x00000000, 0xffffffff },
10863 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10864 0x00000000, 0xffffffff },
10865 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10866 0x00000000, 0x000000ff },
10867 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10868 0x00000000, 0xffffffff },
10869 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10870 0x00000000, 0x000000ff },
10871 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10872 0x00000000, 0xffffffff },
10873 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10874 0x00000000, 0xffffffff },
10875 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10876 0x00000000, 0xffffffff },
10877 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10878 0x00000000, 0xffffffff },
10879 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10880 0x00000000, 0xffffffff },
10881 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10882 0xffffffff, 0x00000000 },
10883 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10884 0xffffffff, 0x00000000 },
10885
10886 /* Buffer Manager Control Registers. */
b16250e3 10887 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10888 0x00000000, 0x007fff80 },
b16250e3 10889 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10890 0x00000000, 0x007fffff },
10891 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10892 0x00000000, 0x0000003f },
10893 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10894 0x00000000, 0x000001ff },
10895 { BUFMGR_MB_HIGH_WATER, 0x0000,
10896 0x00000000, 0x000001ff },
10897 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10898 0xffffffff, 0x00000000 },
10899 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10900 0xffffffff, 0x00000000 },
6aa20a22 10901
a71116d1
MC
10902 /* Mailbox Registers */
10903 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10904 0x00000000, 0x000001ff },
10905 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10906 0x00000000, 0x000001ff },
10907 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10908 0x00000000, 0x000007ff },
10909 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10910 0x00000000, 0x000001ff },
10911
10912 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10913 };
10914
b16250e3
MC
10915 is_5705 = is_5750 = 0;
10916 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
a71116d1 10917 is_5705 = 1;
b16250e3
MC
10918 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10919 is_5750 = 1;
10920 }
a71116d1
MC
10921
10922 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10923 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10924 continue;
10925
10926 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10927 continue;
10928
10929 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10930 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10931 continue;
10932
b16250e3
MC
10933 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10934 continue;
10935
a71116d1
MC
10936 offset = (u32) reg_tbl[i].offset;
10937 read_mask = reg_tbl[i].read_mask;
10938 write_mask = reg_tbl[i].write_mask;
10939
10940 /* Save the original register content */
10941 save_val = tr32(offset);
10942
10943 /* Determine the read-only value. */
10944 read_val = save_val & read_mask;
10945
10946 /* Write zero to the register, then make sure the read-only bits
10947 * are not changed and the read/write bits are all zeros.
10948 */
10949 tw32(offset, 0);
10950
10951 val = tr32(offset);
10952
10953 /* Test the read-only and read/write bits. */
10954 if (((val & read_mask) != read_val) || (val & write_mask))
10955 goto out;
10956
10957 /* Write ones to all the bits defined by RdMask and WrMask, then
10958 * make sure the read-only bits are not changed and the
10959 * read/write bits are all ones.
10960 */
10961 tw32(offset, read_mask | write_mask);
10962
10963 val = tr32(offset);
10964
10965 /* Test the read-only bits. */
10966 if ((val & read_mask) != read_val)
10967 goto out;
10968
10969 /* Test the read/write bits. */
10970 if ((val & write_mask) != write_mask)
10971 goto out;
10972
10973 tw32(offset, save_val);
10974 }
10975
10976 return 0;
10977
10978out:
9f88f29f 10979 if (netif_msg_hw(tp))
2445e461
MC
10980 netdev_err(tp->dev,
10981 "Register test failed at offset %x\n", offset);
a71116d1
MC
10982 tw32(offset, save_val);
10983 return -EIO;
10984}
10985
7942e1db
MC
10986static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10987{
f71e1309 10988 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
10989 int i;
10990 u32 j;
10991
e9edda69 10992 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
10993 for (j = 0; j < len; j += 4) {
10994 u32 val;
10995
10996 tg3_write_mem(tp, offset + j, test_pattern[i]);
10997 tg3_read_mem(tp, offset + j, &val);
10998 if (val != test_pattern[i])
10999 return -EIO;
11000 }
11001 }
11002 return 0;
11003}
11004
11005static int tg3_test_memory(struct tg3 *tp)
11006{
11007 static struct mem_entry {
11008 u32 offset;
11009 u32 len;
11010 } mem_tbl_570x[] = {
38690194 11011 { 0x00000000, 0x00b50},
7942e1db
MC
11012 { 0x00002000, 0x1c000},
11013 { 0xffffffff, 0x00000}
11014 }, mem_tbl_5705[] = {
11015 { 0x00000100, 0x0000c},
11016 { 0x00000200, 0x00008},
7942e1db
MC
11017 { 0x00004000, 0x00800},
11018 { 0x00006000, 0x01000},
11019 { 0x00008000, 0x02000},
11020 { 0x00010000, 0x0e000},
11021 { 0xffffffff, 0x00000}
79f4d13a
MC
11022 }, mem_tbl_5755[] = {
11023 { 0x00000200, 0x00008},
11024 { 0x00004000, 0x00800},
11025 { 0x00006000, 0x00800},
11026 { 0x00008000, 0x02000},
11027 { 0x00010000, 0x0c000},
11028 { 0xffffffff, 0x00000}
b16250e3
MC
11029 }, mem_tbl_5906[] = {
11030 { 0x00000200, 0x00008},
11031 { 0x00004000, 0x00400},
11032 { 0x00006000, 0x00400},
11033 { 0x00008000, 0x01000},
11034 { 0x00010000, 0x01000},
11035 { 0xffffffff, 0x00000}
8b5a6c42
MC
11036 }, mem_tbl_5717[] = {
11037 { 0x00000200, 0x00008},
11038 { 0x00010000, 0x0a000},
11039 { 0x00020000, 0x13c00},
11040 { 0xffffffff, 0x00000}
11041 }, mem_tbl_57765[] = {
11042 { 0x00000200, 0x00008},
11043 { 0x00004000, 0x00800},
11044 { 0x00006000, 0x09800},
11045 { 0x00010000, 0x0a000},
11046 { 0xffffffff, 0x00000}
7942e1db
MC
11047 };
11048 struct mem_entry *mem_tbl;
11049 int err = 0;
11050 int i;
11051
0a58d668 11052 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
8b5a6c42
MC
11053 mem_tbl = mem_tbl_5717;
11054 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11055 mem_tbl = mem_tbl_57765;
11056 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
321d32a0
MC
11057 mem_tbl = mem_tbl_5755;
11058 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11059 mem_tbl = mem_tbl_5906;
11060 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
11061 mem_tbl = mem_tbl_5705;
11062 else
7942e1db
MC
11063 mem_tbl = mem_tbl_570x;
11064
11065 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11066 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11067 if (err)
7942e1db
MC
11068 break;
11069 }
6aa20a22 11070
7942e1db
MC
11071 return err;
11072}
11073
9f40dead
MC
11074#define TG3_MAC_LOOPBACK 0
11075#define TG3_PHY_LOOPBACK 1
bb158d69
MC
11076#define TG3_TSO_LOOPBACK 2
11077
11078#define TG3_TSO_MSS 500
11079
11080#define TG3_TSO_IP_HDR_LEN 20
11081#define TG3_TSO_TCP_HDR_LEN 20
11082#define TG3_TSO_TCP_OPT_LEN 12
11083
11084static const u8 tg3_tso_header[] = {
110850x08, 0x00,
110860x45, 0x00, 0x00, 0x00,
110870x00, 0x00, 0x40, 0x00,
110880x40, 0x06, 0x00, 0x00,
110890x0a, 0x00, 0x00, 0x01,
110900x0a, 0x00, 0x00, 0x02,
110910x0d, 0x00, 0xe0, 0x00,
110920x00, 0x00, 0x01, 0x00,
110930x00, 0x00, 0x02, 0x00,
110940x80, 0x10, 0x10, 0x00,
110950x14, 0x09, 0x00, 0x00,
110960x01, 0x01, 0x08, 0x0a,
110970x11, 0x11, 0x11, 0x11,
110980x11, 0x11, 0x11, 0x11,
11099};
9f40dead 11100
4852a861 11101static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
c76949a6 11102{
9f40dead 11103 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11104 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
c76949a6
MC
11105 struct sk_buff *skb, *rx_skb;
11106 u8 *tx_data;
11107 dma_addr_t map;
11108 int num_pkts, tx_len, rx_len, i, err;
11109 struct tg3_rx_buffer_desc *desc;
898a56f8 11110 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11111 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11112
c8873405
MC
11113 tnapi = &tp->napi[0];
11114 rnapi = &tp->napi[0];
0c1d0e2b 11115 if (tp->irq_cnt > 1) {
1da85aa3
MC
11116 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
11117 rnapi = &tp->napi[1];
c8873405
MC
11118 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
11119 tnapi = &tp->napi[1];
0c1d0e2b 11120 }
fd2ce37f 11121 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11122
9f40dead 11123 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
11124 /* HW errata - mac loopback fails in some cases on 5780.
11125 * Normal traffic and PHY loopback are not affected by
aba49f24
MC
11126 * errata. Also, the MAC loopback test is deprecated for
11127 * all newer ASIC revisions.
c94e3941 11128 */
aba49f24
MC
11129 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
11130 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
c94e3941
MC
11131 return 0;
11132
49692ca1
MC
11133 mac_mode = tp->mac_mode &
11134 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
11135 mac_mode |= MAC_MODE_PORT_INT_LPBACK;
e8f3f6ca
MC
11136 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
11137 mac_mode |= MAC_MODE_LINK_POLARITY;
f07e9af3 11138 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3f7045c1
MC
11139 mac_mode |= MAC_MODE_PORT_MODE_MII;
11140 else
11141 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead 11142 tw32(MAC_MODE, mac_mode);
bb158d69 11143 } else {
f07e9af3 11144 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd 11145 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
11146 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
11147 } else
11148 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 11149
9ef8ca99
MC
11150 tg3_phy_toggle_automdix(tp, 0);
11151
3f7045c1 11152 tg3_writephy(tp, MII_BMCR, val);
c94e3941 11153 udelay(40);
5d64ad34 11154
49692ca1
MC
11155 mac_mode = tp->mac_mode &
11156 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
f07e9af3 11157 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
1061b7c5
MC
11158 tg3_writephy(tp, MII_TG3_FET_PTEST,
11159 MII_TG3_FET_PTEST_FRC_TX_LINK |
11160 MII_TG3_FET_PTEST_FRC_TX_LOCK);
11161 /* The write needs to be flushed for the AC131 */
11162 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
11163 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
11164 mac_mode |= MAC_MODE_PORT_MODE_MII;
11165 } else
11166 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 11167
c94e3941 11168 /* reset to prevent losing 1st rx packet intermittently */
f07e9af3 11169 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
c94e3941
MC
11170 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
11171 udelay(10);
11172 tw32_f(MAC_RX_MODE, tp->rx_mode);
11173 }
e8f3f6ca 11174 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
11175 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
11176 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 11177 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 11178 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 11179 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
11180 tg3_writephy(tp, MII_TG3_EXT_CTRL,
11181 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
11182 }
9f40dead 11183 tw32(MAC_MODE, mac_mode);
49692ca1
MC
11184
11185 /* Wait for link */
11186 for (i = 0; i < 100; i++) {
11187 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11188 break;
11189 mdelay(1);
11190 }
859a5887 11191 }
c76949a6
MC
11192
11193 err = -EIO;
11194
4852a861 11195 tx_len = pktsz;
a20e9c62 11196 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11197 if (!skb)
11198 return -ENOMEM;
11199
c76949a6
MC
11200 tx_data = skb_put(skb, tx_len);
11201 memcpy(tx_data, tp->dev->dev_addr, 6);
11202 memset(tx_data + 6, 0x0, 8);
11203
4852a861 11204 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11205
bb158d69
MC
11206 if (loopback_mode == TG3_TSO_LOOPBACK) {
11207 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11208
11209 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11210 TG3_TSO_TCP_OPT_LEN;
11211
11212 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11213 sizeof(tg3_tso_header));
11214 mss = TG3_TSO_MSS;
11215
11216 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11217 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11218
11219 /* Set the total length field in the IP header */
11220 iph->tot_len = htons((u16)(mss + hdr_len));
11221
11222 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11223 TXD_FLAG_CPU_POST_DMA);
11224
11225 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
11226 struct tcphdr *th;
11227 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11228 th = (struct tcphdr *)&tx_data[val];
11229 th->check = 0;
11230 } else
11231 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11232
11233 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
11234 mss |= (hdr_len & 0xc) << 12;
11235 if (hdr_len & 0x10)
11236 base_flags |= 0x00000010;
11237 base_flags |= (hdr_len & 0x3e0) << 5;
11238 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
11239 mss |= hdr_len << 9;
11240 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
11241 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11242 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11243 } else {
11244 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11245 }
11246
11247 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11248 } else {
11249 num_pkts = 1;
11250 data_off = ETH_HLEN;
11251 }
11252
11253 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11254 tx_data[i] = (u8) (i & 0xff);
11255
f4188d8a
AD
11256 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11257 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11258 dev_kfree_skb(skb);
11259 return -EIO;
11260 }
c76949a6
MC
11261
11262 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11263 rnapi->coal_now);
c76949a6
MC
11264
11265 udelay(10);
11266
898a56f8 11267 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11268
bb158d69
MC
11269 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len,
11270 base_flags, (mss << 1) | 1);
c76949a6 11271
f3f3f27e 11272 tnapi->tx_prod++;
c76949a6 11273
f3f3f27e
MC
11274 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11275 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11276
11277 udelay(10);
11278
303fc921
MC
11279 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11280 for (i = 0; i < 35; i++) {
c76949a6 11281 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11282 coal_now);
c76949a6
MC
11283
11284 udelay(10);
11285
898a56f8
MC
11286 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11287 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11288 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11289 (rx_idx == (rx_start_idx + num_pkts)))
11290 break;
11291 }
11292
f4188d8a 11293 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
11294 dev_kfree_skb(skb);
11295
f3f3f27e 11296 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11297 goto out;
11298
11299 if (rx_idx != rx_start_idx + num_pkts)
11300 goto out;
11301
bb158d69
MC
11302 val = data_off;
11303 while (rx_idx != rx_start_idx) {
11304 desc = &rnapi->rx_rcb[rx_start_idx++];
11305 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11306 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11307
bb158d69
MC
11308 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11309 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11310 goto out;
c76949a6 11311
bb158d69
MC
11312 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11313 - ETH_FCS_LEN;
c76949a6 11314
bb158d69
MC
11315 if (loopback_mode != TG3_TSO_LOOPBACK) {
11316 if (rx_len != tx_len)
11317 goto out;
4852a861 11318
bb158d69
MC
11319 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11320 if (opaque_key != RXD_OPAQUE_RING_STD)
11321 goto out;
11322 } else {
11323 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11324 goto out;
11325 }
11326 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11327 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
11328 >> RXD_TCPCSUM_SHIFT == 0xffff) {
4852a861 11329 goto out;
bb158d69 11330 }
4852a861 11331
bb158d69
MC
11332 if (opaque_key == RXD_OPAQUE_RING_STD) {
11333 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
11334 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11335 mapping);
11336 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
11337 rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
11338 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11339 mapping);
11340 } else
11341 goto out;
c76949a6 11342
bb158d69
MC
11343 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11344 PCI_DMA_FROMDEVICE);
c76949a6 11345
bb158d69
MC
11346 for (i = data_off; i < rx_len; i++, val++) {
11347 if (*(rx_skb->data + i) != (u8) (val & 0xff))
11348 goto out;
11349 }
c76949a6 11350 }
bb158d69 11351
c76949a6 11352 err = 0;
6aa20a22 11353
c76949a6
MC
11354 /* tg3_free_rings will unmap and free the rx_skb */
11355out:
11356 return err;
11357}
11358
00c266b7
MC
11359#define TG3_STD_LOOPBACK_FAILED 1
11360#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11361#define TG3_TSO_LOOPBACK_FAILED 4
00c266b7
MC
11362
11363#define TG3_MAC_LOOPBACK_SHIFT 0
11364#define TG3_PHY_LOOPBACK_SHIFT 4
bb158d69 11365#define TG3_LOOPBACK_FAILED 0x00000077
9f40dead
MC
11366
11367static int tg3_test_loopback(struct tg3 *tp)
11368{
11369 int err = 0;
ab789046 11370 u32 eee_cap, cpmuctrl = 0;
9f40dead
MC
11371
11372 if (!netif_running(tp->dev))
11373 return TG3_LOOPBACK_FAILED;
11374
ab789046
MC
11375 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11376 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11377
b9ec6c1b 11378 err = tg3_reset_hw(tp, 1);
ab789046
MC
11379 if (err) {
11380 err = TG3_LOOPBACK_FAILED;
11381 goto done;
11382 }
9f40dead 11383
4a85f098
MC
11384 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
11385 int i;
11386
11387 /* Reroute all rx packets to the 1st queue */
11388 for (i = MAC_RSS_INDIR_TBL_0;
11389 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11390 tw32(i, 0x0);
11391 }
11392
6833c043 11393 /* Turn off gphy autopowerdown. */
f07e9af3 11394 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11395 tg3_phy_toggle_apd(tp, false);
11396
321d32a0 11397 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
11398 int i;
11399 u32 status;
11400
11401 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11402
11403 /* Wait for up to 40 microseconds to acquire lock. */
11404 for (i = 0; i < 4; i++) {
11405 status = tr32(TG3_CPMU_MUTEX_GNT);
11406 if (status == CPMU_MUTEX_GNT_DRIVER)
11407 break;
11408 udelay(10);
11409 }
11410
ab789046
MC
11411 if (status != CPMU_MUTEX_GNT_DRIVER) {
11412 err = TG3_LOOPBACK_FAILED;
11413 goto done;
11414 }
9936bcf6 11415
b2a5c19c 11416 /* Turn off link-based power management. */
e875093c 11417 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
11418 tw32(TG3_CPMU_CTRL,
11419 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11420 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
11421 }
11422
4852a861 11423 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
00c266b7 11424 err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
9936bcf6 11425
4852a861
MC
11426 if ((tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) &&
11427 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
00c266b7 11428 err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
4852a861 11429
321d32a0 11430 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
11431 tw32(TG3_CPMU_CTRL, cpmuctrl);
11432
11433 /* Release the mutex */
11434 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11435 }
11436
f07e9af3 11437 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
dd477003 11438 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
4852a861 11439 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
00c266b7
MC
11440 err |= TG3_STD_LOOPBACK_FAILED <<
11441 TG3_PHY_LOOPBACK_SHIFT;
bb158d69
MC
11442 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
11443 tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
11444 err |= TG3_TSO_LOOPBACK_FAILED <<
11445 TG3_PHY_LOOPBACK_SHIFT;
4852a861
MC
11446 if ((tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) &&
11447 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
00c266b7
MC
11448 err |= TG3_JMB_LOOPBACK_FAILED <<
11449 TG3_PHY_LOOPBACK_SHIFT;
9f40dead
MC
11450 }
11451
6833c043 11452 /* Re-enable gphy autopowerdown. */
f07e9af3 11453 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11454 tg3_phy_toggle_apd(tp, true);
11455
ab789046
MC
11456done:
11457 tp->phy_flags |= eee_cap;
11458
9f40dead
MC
11459 return err;
11460}
11461
4cafd3f5
MC
11462static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11463 u64 *data)
11464{
566f86ad
MC
11465 struct tg3 *tp = netdev_priv(dev);
11466
80096068 11467 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11468 tg3_power_up(tp);
bc1c7567 11469
566f86ad
MC
11470 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11471
11472 if (tg3_test_nvram(tp) != 0) {
11473 etest->flags |= ETH_TEST_FL_FAILED;
11474 data[0] = 1;
11475 }
ca43007a
MC
11476 if (tg3_test_link(tp) != 0) {
11477 etest->flags |= ETH_TEST_FL_FAILED;
11478 data[1] = 1;
11479 }
a71116d1 11480 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11481 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11482
11483 if (netif_running(dev)) {
b02fd9e3 11484 tg3_phy_stop(tp);
a71116d1 11485 tg3_netif_stop(tp);
bbe832c0
MC
11486 irq_sync = 1;
11487 }
a71116d1 11488
bbe832c0 11489 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11490
11491 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11492 err = tg3_nvram_lock(tp);
a71116d1
MC
11493 tg3_halt_cpu(tp, RX_CPU_BASE);
11494 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
11495 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11496 if (!err)
11497 tg3_nvram_unlock(tp);
a71116d1 11498
f07e9af3 11499 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11500 tg3_phy_reset(tp);
11501
a71116d1
MC
11502 if (tg3_test_registers(tp) != 0) {
11503 etest->flags |= ETH_TEST_FL_FAILED;
11504 data[2] = 1;
11505 }
7942e1db
MC
11506 if (tg3_test_memory(tp) != 0) {
11507 etest->flags |= ETH_TEST_FL_FAILED;
11508 data[3] = 1;
11509 }
9f40dead 11510 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 11511 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11512
f47c11ee
DM
11513 tg3_full_unlock(tp);
11514
d4bc3927
MC
11515 if (tg3_test_interrupt(tp) != 0) {
11516 etest->flags |= ETH_TEST_FL_FAILED;
11517 data[5] = 1;
11518 }
f47c11ee
DM
11519
11520 tg3_full_lock(tp, 0);
d4bc3927 11521
a71116d1
MC
11522 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11523 if (netif_running(dev)) {
11524 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
11525 err2 = tg3_restart_hw(tp, 1);
11526 if (!err2)
b9ec6c1b 11527 tg3_netif_start(tp);
a71116d1 11528 }
f47c11ee
DM
11529
11530 tg3_full_unlock(tp);
b02fd9e3
MC
11531
11532 if (irq_sync && !err2)
11533 tg3_phy_start(tp);
a71116d1 11534 }
80096068 11535 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11536 tg3_power_down(tp);
bc1c7567 11537
4cafd3f5
MC
11538}
11539
1da177e4
LT
11540static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11541{
11542 struct mii_ioctl_data *data = if_mii(ifr);
11543 struct tg3 *tp = netdev_priv(dev);
11544 int err;
11545
b02fd9e3 11546 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 11547 struct phy_device *phydev;
f07e9af3 11548 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11549 return -EAGAIN;
3f0e3ad7 11550 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11551 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11552 }
11553
33f401ae 11554 switch (cmd) {
1da177e4 11555 case SIOCGMIIPHY:
882e9793 11556 data->phy_id = tp->phy_addr;
1da177e4
LT
11557
11558 /* fallthru */
11559 case SIOCGMIIREG: {
11560 u32 mii_regval;
11561
f07e9af3 11562 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11563 break; /* We have no PHY */
11564
34eea5ac 11565 if (!netif_running(dev))
bc1c7567
MC
11566 return -EAGAIN;
11567
f47c11ee 11568 spin_lock_bh(&tp->lock);
1da177e4 11569 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11570 spin_unlock_bh(&tp->lock);
1da177e4
LT
11571
11572 data->val_out = mii_regval;
11573
11574 return err;
11575 }
11576
11577 case SIOCSMIIREG:
f07e9af3 11578 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11579 break; /* We have no PHY */
11580
34eea5ac 11581 if (!netif_running(dev))
bc1c7567
MC
11582 return -EAGAIN;
11583
f47c11ee 11584 spin_lock_bh(&tp->lock);
1da177e4 11585 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11586 spin_unlock_bh(&tp->lock);
1da177e4
LT
11587
11588 return err;
11589
11590 default:
11591 /* do nothing */
11592 break;
11593 }
11594 return -EOPNOTSUPP;
11595}
11596
15f9850d
DM
11597static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11598{
11599 struct tg3 *tp = netdev_priv(dev);
11600
11601 memcpy(ec, &tp->coal, sizeof(*ec));
11602 return 0;
11603}
11604
d244c892
MC
11605static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11606{
11607 struct tg3 *tp = netdev_priv(dev);
11608 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11609 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11610
11611 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
11612 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11613 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11614 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11615 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11616 }
11617
11618 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11619 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11620 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11621 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11622 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11623 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11624 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11625 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11626 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11627 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11628 return -EINVAL;
11629
11630 /* No rx interrupts will be generated if both are zero */
11631 if ((ec->rx_coalesce_usecs == 0) &&
11632 (ec->rx_max_coalesced_frames == 0))
11633 return -EINVAL;
11634
11635 /* No tx interrupts will be generated if both are zero */
11636 if ((ec->tx_coalesce_usecs == 0) &&
11637 (ec->tx_max_coalesced_frames == 0))
11638 return -EINVAL;
11639
11640 /* Only copy relevant parameters, ignore all others. */
11641 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11642 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11643 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11644 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11645 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11646 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11647 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11648 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11649 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11650
11651 if (netif_running(dev)) {
11652 tg3_full_lock(tp, 0);
11653 __tg3_set_coalesce(tp, &tp->coal);
11654 tg3_full_unlock(tp);
11655 }
11656 return 0;
11657}
11658
7282d491 11659static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11660 .get_settings = tg3_get_settings,
11661 .set_settings = tg3_set_settings,
11662 .get_drvinfo = tg3_get_drvinfo,
11663 .get_regs_len = tg3_get_regs_len,
11664 .get_regs = tg3_get_regs,
11665 .get_wol = tg3_get_wol,
11666 .set_wol = tg3_set_wol,
11667 .get_msglevel = tg3_get_msglevel,
11668 .set_msglevel = tg3_set_msglevel,
11669 .nway_reset = tg3_nway_reset,
11670 .get_link = ethtool_op_get_link,
11671 .get_eeprom_len = tg3_get_eeprom_len,
11672 .get_eeprom = tg3_get_eeprom,
11673 .set_eeprom = tg3_set_eeprom,
11674 .get_ringparam = tg3_get_ringparam,
11675 .set_ringparam = tg3_set_ringparam,
11676 .get_pauseparam = tg3_get_pauseparam,
11677 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11678 .self_test = tg3_self_test,
1da177e4 11679 .get_strings = tg3_get_strings,
81b8709c 11680 .set_phys_id = tg3_set_phys_id,
1da177e4 11681 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11682 .get_coalesce = tg3_get_coalesce,
d244c892 11683 .set_coalesce = tg3_set_coalesce,
b9f2c044 11684 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11685};
11686
11687static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11688{
1b27777a 11689 u32 cursize, val, magic;
1da177e4
LT
11690
11691 tp->nvram_size = EEPROM_CHIP_SIZE;
11692
e4f34110 11693 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11694 return;
11695
b16250e3
MC
11696 if ((magic != TG3_EEPROM_MAGIC) &&
11697 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11698 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11699 return;
11700
11701 /*
11702 * Size the chip by reading offsets at increasing powers of two.
11703 * When we encounter our validation signature, we know the addressing
11704 * has wrapped around, and thus have our chip size.
11705 */
1b27777a 11706 cursize = 0x10;
1da177e4
LT
11707
11708 while (cursize < tp->nvram_size) {
e4f34110 11709 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11710 return;
11711
1820180b 11712 if (val == magic)
1da177e4
LT
11713 break;
11714
11715 cursize <<= 1;
11716 }
11717
11718 tp->nvram_size = cursize;
11719}
6aa20a22 11720
1da177e4
LT
11721static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11722{
11723 u32 val;
11724
df259d8c
MC
11725 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11726 tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11727 return;
11728
11729 /* Selfboot format */
1820180b 11730 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11731 tg3_get_eeprom_size(tp);
11732 return;
11733 }
11734
6d348f2c 11735 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11736 if (val != 0) {
6d348f2c
MC
11737 /* This is confusing. We want to operate on the
11738 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11739 * call will read from NVRAM and byteswap the data
11740 * according to the byteswapping settings for all
11741 * other register accesses. This ensures the data we
11742 * want will always reside in the lower 16-bits.
11743 * However, the data in NVRAM is in LE format, which
11744 * means the data from the NVRAM read will always be
11745 * opposite the endianness of the CPU. The 16-bit
11746 * byteswap then brings the data to CPU endianness.
11747 */
11748 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11749 return;
11750 }
11751 }
fd1122a2 11752 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11753}
11754
11755static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11756{
11757 u32 nvcfg1;
11758
11759 nvcfg1 = tr32(NVRAM_CFG1);
11760 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11761 tp->tg3_flags2 |= TG3_FLG2_FLASH;
8590a603 11762 } else {
1da177e4
LT
11763 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11764 tw32(NVRAM_CFG1, nvcfg1);
11765 }
11766
4c987487 11767 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
a4e2b347 11768 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4 11769 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11770 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11771 tp->nvram_jedecnum = JEDEC_ATMEL;
11772 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11773 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11774 break;
11775 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11776 tp->nvram_jedecnum = JEDEC_ATMEL;
11777 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11778 break;
11779 case FLASH_VENDOR_ATMEL_EEPROM:
11780 tp->nvram_jedecnum = JEDEC_ATMEL;
11781 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11782 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11783 break;
11784 case FLASH_VENDOR_ST:
11785 tp->nvram_jedecnum = JEDEC_ST;
11786 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11787 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11788 break;
11789 case FLASH_VENDOR_SAIFUN:
11790 tp->nvram_jedecnum = JEDEC_SAIFUN;
11791 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11792 break;
11793 case FLASH_VENDOR_SST_SMALL:
11794 case FLASH_VENDOR_SST_LARGE:
11795 tp->nvram_jedecnum = JEDEC_SST;
11796 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11797 break;
1da177e4 11798 }
8590a603 11799 } else {
1da177e4
LT
11800 tp->nvram_jedecnum = JEDEC_ATMEL;
11801 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11802 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11803 }
11804}
11805
a1b950d5
MC
11806static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11807{
11808 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11809 case FLASH_5752PAGE_SIZE_256:
11810 tp->nvram_pagesize = 256;
11811 break;
11812 case FLASH_5752PAGE_SIZE_512:
11813 tp->nvram_pagesize = 512;
11814 break;
11815 case FLASH_5752PAGE_SIZE_1K:
11816 tp->nvram_pagesize = 1024;
11817 break;
11818 case FLASH_5752PAGE_SIZE_2K:
11819 tp->nvram_pagesize = 2048;
11820 break;
11821 case FLASH_5752PAGE_SIZE_4K:
11822 tp->nvram_pagesize = 4096;
11823 break;
11824 case FLASH_5752PAGE_SIZE_264:
11825 tp->nvram_pagesize = 264;
11826 break;
11827 case FLASH_5752PAGE_SIZE_528:
11828 tp->nvram_pagesize = 528;
11829 break;
11830 }
11831}
11832
361b4ac2
MC
11833static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11834{
11835 u32 nvcfg1;
11836
11837 nvcfg1 = tr32(NVRAM_CFG1);
11838
e6af301b
MC
11839 /* NVRAM protection for TPM */
11840 if (nvcfg1 & (1 << 27))
f66a29b0 11841 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
e6af301b 11842
361b4ac2 11843 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11844 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11845 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11846 tp->nvram_jedecnum = JEDEC_ATMEL;
11847 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11848 break;
11849 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11850 tp->nvram_jedecnum = JEDEC_ATMEL;
11851 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11852 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11853 break;
11854 case FLASH_5752VENDOR_ST_M45PE10:
11855 case FLASH_5752VENDOR_ST_M45PE20:
11856 case FLASH_5752VENDOR_ST_M45PE40:
11857 tp->nvram_jedecnum = JEDEC_ST;
11858 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11859 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11860 break;
361b4ac2
MC
11861 }
11862
11863 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
a1b950d5 11864 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11865 } else {
361b4ac2
MC
11866 /* For eeprom, set pagesize to maximum eeprom size */
11867 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11868
11869 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11870 tw32(NVRAM_CFG1, nvcfg1);
11871 }
11872}
11873
d3c7b886
MC
11874static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11875{
989a9d23 11876 u32 nvcfg1, protect = 0;
d3c7b886
MC
11877
11878 nvcfg1 = tr32(NVRAM_CFG1);
11879
11880 /* NVRAM protection for TPM */
989a9d23 11881 if (nvcfg1 & (1 << 27)) {
f66a29b0 11882 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
989a9d23
MC
11883 protect = 1;
11884 }
d3c7b886 11885
989a9d23
MC
11886 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11887 switch (nvcfg1) {
8590a603
MC
11888 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11889 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11890 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11891 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11892 tp->nvram_jedecnum = JEDEC_ATMEL;
11893 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11894 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11895 tp->nvram_pagesize = 264;
11896 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11897 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11898 tp->nvram_size = (protect ? 0x3e200 :
11899 TG3_NVRAM_SIZE_512KB);
11900 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11901 tp->nvram_size = (protect ? 0x1f200 :
11902 TG3_NVRAM_SIZE_256KB);
11903 else
11904 tp->nvram_size = (protect ? 0x1f200 :
11905 TG3_NVRAM_SIZE_128KB);
11906 break;
11907 case FLASH_5752VENDOR_ST_M45PE10:
11908 case FLASH_5752VENDOR_ST_M45PE20:
11909 case FLASH_5752VENDOR_ST_M45PE40:
11910 tp->nvram_jedecnum = JEDEC_ST;
11911 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11912 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11913 tp->nvram_pagesize = 256;
11914 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11915 tp->nvram_size = (protect ?
11916 TG3_NVRAM_SIZE_64KB :
11917 TG3_NVRAM_SIZE_128KB);
11918 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11919 tp->nvram_size = (protect ?
11920 TG3_NVRAM_SIZE_64KB :
11921 TG3_NVRAM_SIZE_256KB);
11922 else
11923 tp->nvram_size = (protect ?
11924 TG3_NVRAM_SIZE_128KB :
11925 TG3_NVRAM_SIZE_512KB);
11926 break;
d3c7b886
MC
11927 }
11928}
11929
1b27777a
MC
11930static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11931{
11932 u32 nvcfg1;
11933
11934 nvcfg1 = tr32(NVRAM_CFG1);
11935
11936 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11937 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11938 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11939 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11940 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11941 tp->nvram_jedecnum = JEDEC_ATMEL;
11942 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11943 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 11944
8590a603
MC
11945 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11946 tw32(NVRAM_CFG1, nvcfg1);
11947 break;
11948 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11949 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11950 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11951 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11952 tp->nvram_jedecnum = JEDEC_ATMEL;
11953 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11954 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11955 tp->nvram_pagesize = 264;
11956 break;
11957 case FLASH_5752VENDOR_ST_M45PE10:
11958 case FLASH_5752VENDOR_ST_M45PE20:
11959 case FLASH_5752VENDOR_ST_M45PE40:
11960 tp->nvram_jedecnum = JEDEC_ST;
11961 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11962 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11963 tp->nvram_pagesize = 256;
11964 break;
1b27777a
MC
11965 }
11966}
11967
6b91fa02
MC
11968static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11969{
11970 u32 nvcfg1, protect = 0;
11971
11972 nvcfg1 = tr32(NVRAM_CFG1);
11973
11974 /* NVRAM protection for TPM */
11975 if (nvcfg1 & (1 << 27)) {
f66a29b0 11976 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
6b91fa02
MC
11977 protect = 1;
11978 }
11979
11980 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11981 switch (nvcfg1) {
8590a603
MC
11982 case FLASH_5761VENDOR_ATMEL_ADB021D:
11983 case FLASH_5761VENDOR_ATMEL_ADB041D:
11984 case FLASH_5761VENDOR_ATMEL_ADB081D:
11985 case FLASH_5761VENDOR_ATMEL_ADB161D:
11986 case FLASH_5761VENDOR_ATMEL_MDB021D:
11987 case FLASH_5761VENDOR_ATMEL_MDB041D:
11988 case FLASH_5761VENDOR_ATMEL_MDB081D:
11989 case FLASH_5761VENDOR_ATMEL_MDB161D:
11990 tp->nvram_jedecnum = JEDEC_ATMEL;
11991 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11992 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11993 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11994 tp->nvram_pagesize = 256;
11995 break;
11996 case FLASH_5761VENDOR_ST_A_M45PE20:
11997 case FLASH_5761VENDOR_ST_A_M45PE40:
11998 case FLASH_5761VENDOR_ST_A_M45PE80:
11999 case FLASH_5761VENDOR_ST_A_M45PE16:
12000 case FLASH_5761VENDOR_ST_M_M45PE20:
12001 case FLASH_5761VENDOR_ST_M_M45PE40:
12002 case FLASH_5761VENDOR_ST_M_M45PE80:
12003 case FLASH_5761VENDOR_ST_M_M45PE16:
12004 tp->nvram_jedecnum = JEDEC_ST;
12005 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12006 tp->tg3_flags2 |= TG3_FLG2_FLASH;
12007 tp->nvram_pagesize = 256;
12008 break;
6b91fa02
MC
12009 }
12010
12011 if (protect) {
12012 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12013 } else {
12014 switch (nvcfg1) {
8590a603
MC
12015 case FLASH_5761VENDOR_ATMEL_ADB161D:
12016 case FLASH_5761VENDOR_ATMEL_MDB161D:
12017 case FLASH_5761VENDOR_ST_A_M45PE16:
12018 case FLASH_5761VENDOR_ST_M_M45PE16:
12019 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12020 break;
12021 case FLASH_5761VENDOR_ATMEL_ADB081D:
12022 case FLASH_5761VENDOR_ATMEL_MDB081D:
12023 case FLASH_5761VENDOR_ST_A_M45PE80:
12024 case FLASH_5761VENDOR_ST_M_M45PE80:
12025 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12026 break;
12027 case FLASH_5761VENDOR_ATMEL_ADB041D:
12028 case FLASH_5761VENDOR_ATMEL_MDB041D:
12029 case FLASH_5761VENDOR_ST_A_M45PE40:
12030 case FLASH_5761VENDOR_ST_M_M45PE40:
12031 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12032 break;
12033 case FLASH_5761VENDOR_ATMEL_ADB021D:
12034 case FLASH_5761VENDOR_ATMEL_MDB021D:
12035 case FLASH_5761VENDOR_ST_A_M45PE20:
12036 case FLASH_5761VENDOR_ST_M_M45PE20:
12037 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12038 break;
6b91fa02
MC
12039 }
12040 }
12041}
12042
b5d3772c
MC
12043static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12044{
12045 tp->nvram_jedecnum = JEDEC_ATMEL;
12046 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12047 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12048}
12049
321d32a0
MC
12050static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12051{
12052 u32 nvcfg1;
12053
12054 nvcfg1 = tr32(NVRAM_CFG1);
12055
12056 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12057 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12058 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12059 tp->nvram_jedecnum = JEDEC_ATMEL;
12060 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12061 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12062
12063 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12064 tw32(NVRAM_CFG1, nvcfg1);
12065 return;
12066 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12067 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12068 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12069 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12070 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12071 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12072 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12073 tp->nvram_jedecnum = JEDEC_ATMEL;
12074 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12075 tp->tg3_flags2 |= TG3_FLG2_FLASH;
12076
12077 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12078 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12079 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12080 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12081 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12082 break;
12083 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12084 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12085 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12086 break;
12087 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12088 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12089 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12090 break;
12091 }
12092 break;
12093 case FLASH_5752VENDOR_ST_M45PE10:
12094 case FLASH_5752VENDOR_ST_M45PE20:
12095 case FLASH_5752VENDOR_ST_M45PE40:
12096 tp->nvram_jedecnum = JEDEC_ST;
12097 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12098 tp->tg3_flags2 |= TG3_FLG2_FLASH;
12099
12100 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12101 case FLASH_5752VENDOR_ST_M45PE10:
12102 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12103 break;
12104 case FLASH_5752VENDOR_ST_M45PE20:
12105 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12106 break;
12107 case FLASH_5752VENDOR_ST_M45PE40:
12108 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12109 break;
12110 }
12111 break;
12112 default:
df259d8c 12113 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
321d32a0
MC
12114 return;
12115 }
12116
a1b950d5
MC
12117 tg3_nvram_get_pagesize(tp, nvcfg1);
12118 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
321d32a0 12119 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
a1b950d5
MC
12120}
12121
12122
12123static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12124{
12125 u32 nvcfg1;
12126
12127 nvcfg1 = tr32(NVRAM_CFG1);
12128
12129 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12130 case FLASH_5717VENDOR_ATMEL_EEPROM:
12131 case FLASH_5717VENDOR_MICRO_EEPROM:
12132 tp->nvram_jedecnum = JEDEC_ATMEL;
12133 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12134 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12135
12136 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12137 tw32(NVRAM_CFG1, nvcfg1);
12138 return;
12139 case FLASH_5717VENDOR_ATMEL_MDB011D:
12140 case FLASH_5717VENDOR_ATMEL_ADB011B:
12141 case FLASH_5717VENDOR_ATMEL_ADB011D:
12142 case FLASH_5717VENDOR_ATMEL_MDB021D:
12143 case FLASH_5717VENDOR_ATMEL_ADB021B:
12144 case FLASH_5717VENDOR_ATMEL_ADB021D:
12145 case FLASH_5717VENDOR_ATMEL_45USPT:
12146 tp->nvram_jedecnum = JEDEC_ATMEL;
12147 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12148 tp->tg3_flags2 |= TG3_FLG2_FLASH;
12149
12150 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12151 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12152 /* Detect size with tg3_nvram_get_size() */
12153 break;
a1b950d5
MC
12154 case FLASH_5717VENDOR_ATMEL_ADB021B:
12155 case FLASH_5717VENDOR_ATMEL_ADB021D:
12156 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12157 break;
12158 default:
12159 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12160 break;
12161 }
321d32a0 12162 break;
a1b950d5
MC
12163 case FLASH_5717VENDOR_ST_M_M25PE10:
12164 case FLASH_5717VENDOR_ST_A_M25PE10:
12165 case FLASH_5717VENDOR_ST_M_M45PE10:
12166 case FLASH_5717VENDOR_ST_A_M45PE10:
12167 case FLASH_5717VENDOR_ST_M_M25PE20:
12168 case FLASH_5717VENDOR_ST_A_M25PE20:
12169 case FLASH_5717VENDOR_ST_M_M45PE20:
12170 case FLASH_5717VENDOR_ST_A_M45PE20:
12171 case FLASH_5717VENDOR_ST_25USPT:
12172 case FLASH_5717VENDOR_ST_45USPT:
12173 tp->nvram_jedecnum = JEDEC_ST;
12174 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12175 tp->tg3_flags2 |= TG3_FLG2_FLASH;
12176
12177 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12178 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12179 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12180 /* Detect size with tg3_nvram_get_size() */
12181 break;
12182 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12183 case FLASH_5717VENDOR_ST_A_M45PE20:
12184 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12185 break;
12186 default:
12187 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12188 break;
12189 }
321d32a0 12190 break;
a1b950d5
MC
12191 default:
12192 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
12193 return;
321d32a0 12194 }
a1b950d5
MC
12195
12196 tg3_nvram_get_pagesize(tp, nvcfg1);
12197 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
12198 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
321d32a0
MC
12199}
12200
9b91b5f1
MC
12201static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12202{
12203 u32 nvcfg1, nvmpinstrp;
12204
12205 nvcfg1 = tr32(NVRAM_CFG1);
12206 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12207
12208 switch (nvmpinstrp) {
12209 case FLASH_5720_EEPROM_HD:
12210 case FLASH_5720_EEPROM_LD:
12211 tp->nvram_jedecnum = JEDEC_ATMEL;
12212 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12213
12214 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12215 tw32(NVRAM_CFG1, nvcfg1);
12216 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12217 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12218 else
12219 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12220 return;
12221 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12222 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12223 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12224 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12225 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12226 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12227 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12228 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12229 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12230 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12231 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12232 case FLASH_5720VENDOR_ATMEL_45USPT:
12233 tp->nvram_jedecnum = JEDEC_ATMEL;
12234 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12235 tp->tg3_flags2 |= TG3_FLG2_FLASH;
12236
12237 switch (nvmpinstrp) {
12238 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12239 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12240 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12241 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12242 break;
12243 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12244 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12245 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12246 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12247 break;
12248 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12249 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12250 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12251 break;
12252 default:
12253 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12254 break;
12255 }
12256 break;
12257 case FLASH_5720VENDOR_M_ST_M25PE10:
12258 case FLASH_5720VENDOR_M_ST_M45PE10:
12259 case FLASH_5720VENDOR_A_ST_M25PE10:
12260 case FLASH_5720VENDOR_A_ST_M45PE10:
12261 case FLASH_5720VENDOR_M_ST_M25PE20:
12262 case FLASH_5720VENDOR_M_ST_M45PE20:
12263 case FLASH_5720VENDOR_A_ST_M25PE20:
12264 case FLASH_5720VENDOR_A_ST_M45PE20:
12265 case FLASH_5720VENDOR_M_ST_M25PE40:
12266 case FLASH_5720VENDOR_M_ST_M45PE40:
12267 case FLASH_5720VENDOR_A_ST_M25PE40:
12268 case FLASH_5720VENDOR_A_ST_M45PE40:
12269 case FLASH_5720VENDOR_M_ST_M25PE80:
12270 case FLASH_5720VENDOR_M_ST_M45PE80:
12271 case FLASH_5720VENDOR_A_ST_M25PE80:
12272 case FLASH_5720VENDOR_A_ST_M45PE80:
12273 case FLASH_5720VENDOR_ST_25USPT:
12274 case FLASH_5720VENDOR_ST_45USPT:
12275 tp->nvram_jedecnum = JEDEC_ST;
12276 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
12277 tp->tg3_flags2 |= TG3_FLG2_FLASH;
12278
12279 switch (nvmpinstrp) {
12280 case FLASH_5720VENDOR_M_ST_M25PE20:
12281 case FLASH_5720VENDOR_M_ST_M45PE20:
12282 case FLASH_5720VENDOR_A_ST_M25PE20:
12283 case FLASH_5720VENDOR_A_ST_M45PE20:
12284 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12285 break;
12286 case FLASH_5720VENDOR_M_ST_M25PE40:
12287 case FLASH_5720VENDOR_M_ST_M45PE40:
12288 case FLASH_5720VENDOR_A_ST_M25PE40:
12289 case FLASH_5720VENDOR_A_ST_M45PE40:
12290 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12291 break;
12292 case FLASH_5720VENDOR_M_ST_M25PE80:
12293 case FLASH_5720VENDOR_M_ST_M45PE80:
12294 case FLASH_5720VENDOR_A_ST_M25PE80:
12295 case FLASH_5720VENDOR_A_ST_M45PE80:
12296 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12297 break;
12298 default:
12299 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12300 break;
12301 }
12302 break;
12303 default:
12304 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
12305 return;
12306 }
12307
12308 tg3_nvram_get_pagesize(tp, nvcfg1);
12309 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
12310 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
12311}
12312
1da177e4
LT
12313/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12314static void __devinit tg3_nvram_init(struct tg3 *tp)
12315{
1da177e4
LT
12316 tw32_f(GRC_EEPROM_ADDR,
12317 (EEPROM_ADDR_FSM_RESET |
12318 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12319 EEPROM_ADDR_CLKPERD_SHIFT)));
12320
9d57f01c 12321 msleep(1);
1da177e4
LT
12322
12323 /* Enable seeprom accesses. */
12324 tw32_f(GRC_LOCAL_CTRL,
12325 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12326 udelay(100);
12327
12328 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12329 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
12330 tp->tg3_flags |= TG3_FLAG_NVRAM;
12331
ec41c7df 12332 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12333 netdev_warn(tp->dev,
12334 "Cannot get nvram lock, %s failed\n",
05dbe005 12335 __func__);
ec41c7df
MC
12336 return;
12337 }
e6af301b 12338 tg3_enable_nvram_access(tp);
1da177e4 12339
989a9d23
MC
12340 tp->nvram_size = 0;
12341
361b4ac2
MC
12342 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12343 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12344 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12345 tg3_get_5755_nvram_info(tp);
d30cdd28 12346 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12347 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12348 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12349 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12350 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12351 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12352 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12353 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12354 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12355 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12356 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12357 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12358 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12359 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12360 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12361 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12362 else
12363 tg3_get_nvram_info(tp);
12364
989a9d23
MC
12365 if (tp->nvram_size == 0)
12366 tg3_get_nvram_size(tp);
1da177e4 12367
e6af301b 12368 tg3_disable_nvram_access(tp);
381291b7 12369 tg3_nvram_unlock(tp);
1da177e4
LT
12370
12371 } else {
12372 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
12373
12374 tg3_get_eeprom_size(tp);
12375 }
12376}
12377
1da177e4
LT
12378static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12379 u32 offset, u32 len, u8 *buf)
12380{
12381 int i, j, rc = 0;
12382 u32 val;
12383
12384 for (i = 0; i < len; i += 4) {
b9fc7dc5 12385 u32 addr;
a9dc529d 12386 __be32 data;
1da177e4
LT
12387
12388 addr = offset + i;
12389
12390 memcpy(&data, buf + i, 4);
12391
62cedd11
MC
12392 /*
12393 * The SEEPROM interface expects the data to always be opposite
12394 * the native endian format. We accomplish this by reversing
12395 * all the operations that would have been performed on the
12396 * data from a call to tg3_nvram_read_be32().
12397 */
12398 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12399
12400 val = tr32(GRC_EEPROM_ADDR);
12401 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12402
12403 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12404 EEPROM_ADDR_READ);
12405 tw32(GRC_EEPROM_ADDR, val |
12406 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12407 (addr & EEPROM_ADDR_ADDR_MASK) |
12408 EEPROM_ADDR_START |
12409 EEPROM_ADDR_WRITE);
6aa20a22 12410
9d57f01c 12411 for (j = 0; j < 1000; j++) {
1da177e4
LT
12412 val = tr32(GRC_EEPROM_ADDR);
12413
12414 if (val & EEPROM_ADDR_COMPLETE)
12415 break;
9d57f01c 12416 msleep(1);
1da177e4
LT
12417 }
12418 if (!(val & EEPROM_ADDR_COMPLETE)) {
12419 rc = -EBUSY;
12420 break;
12421 }
12422 }
12423
12424 return rc;
12425}
12426
12427/* offset and length are dword aligned */
12428static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12429 u8 *buf)
12430{
12431 int ret = 0;
12432 u32 pagesize = tp->nvram_pagesize;
12433 u32 pagemask = pagesize - 1;
12434 u32 nvram_cmd;
12435 u8 *tmp;
12436
12437 tmp = kmalloc(pagesize, GFP_KERNEL);
12438 if (tmp == NULL)
12439 return -ENOMEM;
12440
12441 while (len) {
12442 int j;
e6af301b 12443 u32 phy_addr, page_off, size;
1da177e4
LT
12444
12445 phy_addr = offset & ~pagemask;
6aa20a22 12446
1da177e4 12447 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12448 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12449 (__be32 *) (tmp + j));
12450 if (ret)
1da177e4
LT
12451 break;
12452 }
12453 if (ret)
12454 break;
12455
c6cdf436 12456 page_off = offset & pagemask;
1da177e4
LT
12457 size = pagesize;
12458 if (len < size)
12459 size = len;
12460
12461 len -= size;
12462
12463 memcpy(tmp + page_off, buf, size);
12464
12465 offset = offset + (pagesize - page_off);
12466
e6af301b 12467 tg3_enable_nvram_access(tp);
1da177e4
LT
12468
12469 /*
12470 * Before we can erase the flash page, we need
12471 * to issue a special "write enable" command.
12472 */
12473 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12474
12475 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12476 break;
12477
12478 /* Erase the target page */
12479 tw32(NVRAM_ADDR, phy_addr);
12480
12481 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12482 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12483
c6cdf436 12484 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12485 break;
12486
12487 /* Issue another write enable to start the write. */
12488 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12489
12490 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12491 break;
12492
12493 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12494 __be32 data;
1da177e4 12495
b9fc7dc5 12496 data = *((__be32 *) (tmp + j));
a9dc529d 12497
b9fc7dc5 12498 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12499
12500 tw32(NVRAM_ADDR, phy_addr + j);
12501
12502 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12503 NVRAM_CMD_WR;
12504
12505 if (j == 0)
12506 nvram_cmd |= NVRAM_CMD_FIRST;
12507 else if (j == (pagesize - 4))
12508 nvram_cmd |= NVRAM_CMD_LAST;
12509
12510 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12511 break;
12512 }
12513 if (ret)
12514 break;
12515 }
12516
12517 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12518 tg3_nvram_exec_cmd(tp, nvram_cmd);
12519
12520 kfree(tmp);
12521
12522 return ret;
12523}
12524
12525/* offset and length are dword aligned */
12526static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12527 u8 *buf)
12528{
12529 int i, ret = 0;
12530
12531 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12532 u32 page_off, phy_addr, nvram_cmd;
12533 __be32 data;
1da177e4
LT
12534
12535 memcpy(&data, buf + i, 4);
b9fc7dc5 12536 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12537
c6cdf436 12538 page_off = offset % tp->nvram_pagesize;
1da177e4 12539
1820180b 12540 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12541
12542 tw32(NVRAM_ADDR, phy_addr);
12543
12544 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12545
c6cdf436 12546 if (page_off == 0 || i == 0)
1da177e4 12547 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12548 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12549 nvram_cmd |= NVRAM_CMD_LAST;
12550
12551 if (i == (len - 4))
12552 nvram_cmd |= NVRAM_CMD_LAST;
12553
321d32a0
MC
12554 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
12555 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
4c987487
MC
12556 (tp->nvram_jedecnum == JEDEC_ST) &&
12557 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12558
12559 if ((ret = tg3_nvram_exec_cmd(tp,
12560 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12561 NVRAM_CMD_DONE)))
12562
12563 break;
12564 }
12565 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12566 /* We always do complete word writes to eeprom. */
12567 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12568 }
12569
12570 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12571 break;
12572 }
12573 return ret;
12574}
12575
12576/* offset and length are dword aligned */
12577static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12578{
12579 int ret;
12580
1da177e4 12581 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34
MC
12582 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12583 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12584 udelay(40);
12585 }
12586
12587 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
12588 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12589 } else {
1da177e4
LT
12590 u32 grc_mode;
12591
ec41c7df
MC
12592 ret = tg3_nvram_lock(tp);
12593 if (ret)
12594 return ret;
1da177e4 12595
e6af301b
MC
12596 tg3_enable_nvram_access(tp);
12597 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 12598 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
1da177e4 12599 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12600
12601 grc_mode = tr32(GRC_MODE);
12602 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12603
12604 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
12605 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12606
12607 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12608 buf);
859a5887 12609 } else {
1da177e4
LT
12610 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12611 buf);
12612 }
12613
12614 grc_mode = tr32(GRC_MODE);
12615 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12616
e6af301b 12617 tg3_disable_nvram_access(tp);
1da177e4
LT
12618 tg3_nvram_unlock(tp);
12619 }
12620
12621 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34 12622 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12623 udelay(40);
12624 }
12625
12626 return ret;
12627}
12628
12629struct subsys_tbl_ent {
12630 u16 subsys_vendor, subsys_devid;
12631 u32 phy_id;
12632};
12633
24daf2b0 12634static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12635 /* Broadcom boards. */
24daf2b0 12636 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12637 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12638 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12639 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12640 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12641 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12642 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12643 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12644 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12645 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12646 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12647 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12648 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12649 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12650 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12651 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12652 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12653 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12654 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12655 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12656 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12657 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12658
12659 /* 3com boards. */
24daf2b0 12660 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12661 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12662 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12663 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12664 { TG3PCI_SUBVENDOR_ID_3COM,
12665 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12666 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12667 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12668 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12669 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12670
12671 /* DELL boards. */
24daf2b0 12672 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12673 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12674 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12675 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12676 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12677 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12678 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12679 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12680
12681 /* Compaq boards. */
24daf2b0 12682 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12683 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12684 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12685 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12686 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12687 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12688 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12689 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12690 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12691 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12692
12693 /* IBM boards. */
24daf2b0
MC
12694 { TG3PCI_SUBVENDOR_ID_IBM,
12695 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12696};
12697
24daf2b0 12698static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12699{
12700 int i;
12701
12702 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12703 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12704 tp->pdev->subsystem_vendor) &&
12705 (subsys_id_to_phy_id[i].subsys_devid ==
12706 tp->pdev->subsystem_device))
12707 return &subsys_id_to_phy_id[i];
12708 }
12709 return NULL;
12710}
12711
7d0c41ef 12712static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12713{
1da177e4 12714 u32 val;
caf636c7
MC
12715 u16 pmcsr;
12716
12717 /* On some early chips the SRAM cannot be accessed in D3hot state,
12718 * so need make sure we're in D0.
12719 */
12720 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12721 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12722 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12723 msleep(1);
7d0c41ef
MC
12724
12725 /* Make sure register accesses (indirect or otherwise)
12726 * will function correctly.
12727 */
12728 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12729 tp->misc_host_ctrl);
1da177e4 12730
f49639e6
DM
12731 /* The memory arbiter has to be enabled in order for SRAM accesses
12732 * to succeed. Normally on powerup the tg3 chip firmware will make
12733 * sure it is enabled, but other entities such as system netboot
12734 * code might disable it.
12735 */
12736 val = tr32(MEMARB_MODE);
12737 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12738
79eb6904 12739 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12740 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12741
a85feb8c
GZ
12742 /* Assume an onboard device and WOL capable by default. */
12743 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
72b845e0 12744
b5d3772c 12745 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12746 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
b5d3772c 12747 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12748 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12749 }
0527ba35
MC
12750 val = tr32(VCPU_CFGSHDW);
12751 if (val & VCPU_CFGSHDW_ASPM_DBNC)
8ed5d97e 12752 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
0527ba35 12753 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
2023276e 12754 (val & VCPU_CFGSHDW_WOL_MAGPKT))
0527ba35 12755 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
05ac4cb7 12756 goto done;
b5d3772c
MC
12757 }
12758
1da177e4
LT
12759 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12760 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12761 u32 nic_cfg, led_cfg;
a9daf367 12762 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12763 int eeprom_phy_serdes = 0;
1da177e4
LT
12764
12765 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12766 tp->nic_sram_data_cfg = nic_cfg;
12767
12768 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12769 ver >>= NIC_SRAM_DATA_VER_SHIFT;
12770 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
12771 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
12772 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
12773 (ver > 0) && (ver < 0x100))
12774 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12775
a9daf367
MC
12776 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12777 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12778
1da177e4
LT
12779 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12780 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12781 eeprom_phy_serdes = 1;
12782
12783 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12784 if (nic_phy_id != 0) {
12785 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12786 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12787
12788 eeprom_phy_id = (id1 >> 16) << 10;
12789 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12790 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12791 } else
12792 eeprom_phy_id = 0;
12793
7d0c41ef 12794 tp->phy_id = eeprom_phy_id;
747e8f8b 12795 if (eeprom_phy_serdes) {
a50d0796 12796 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
f07e9af3 12797 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 12798 else
f07e9af3 12799 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 12800 }
7d0c41ef 12801
cbf46853 12802 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12803 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12804 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12805 else
1da177e4
LT
12806 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12807
12808 switch (led_cfg) {
12809 default:
12810 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12811 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12812 break;
12813
12814 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12815 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12816 break;
12817
12818 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12819 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12820
12821 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12822 * read on some older 5700/5701 bootcode.
12823 */
12824 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12825 ASIC_REV_5700 ||
12826 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12827 ASIC_REV_5701)
12828 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12829
1da177e4
LT
12830 break;
12831
12832 case SHASTA_EXT_LED_SHARED:
12833 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12834 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12835 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12836 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12837 LED_CTRL_MODE_PHY_2);
12838 break;
12839
12840 case SHASTA_EXT_LED_MAC:
12841 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12842 break;
12843
12844 case SHASTA_EXT_LED_COMBO:
12845 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12846 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12847 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12848 LED_CTRL_MODE_PHY_2);
12849 break;
12850
855e1111 12851 }
1da177e4
LT
12852
12853 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12854 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12855 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12856 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12857
b2a5c19c
MC
12858 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12859 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12860
9d26e213 12861 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
1da177e4 12862 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12863 if ((tp->pdev->subsystem_vendor ==
12864 PCI_VENDOR_ID_ARIMA) &&
12865 (tp->pdev->subsystem_device == 0x205a ||
12866 tp->pdev->subsystem_device == 0x2063))
12867 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12868 } else {
f49639e6 12869 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12870 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12871 }
1da177e4
LT
12872
12873 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12874 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
cbf46853 12875 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12876 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12877 }
b2b98d4a
MC
12878
12879 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12880 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
0d3031d9 12881 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
b2b98d4a 12882
f07e9af3 12883 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c
GZ
12884 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12885 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
1da177e4 12886
12dac075 12887 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
05ac4cb7 12888 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
0527ba35
MC
12889 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12890
1da177e4 12891 if (cfg2 & (1 << 17))
f07e9af3 12892 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
12893
12894 /* serdes signal pre-emphasis in register 0x590 set by */
12895 /* bootcode if bit 18 is set */
12896 if (cfg2 & (1 << 18))
f07e9af3 12897 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 12898
1407deb1 12899 if (((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) ||
2e1e3291
MC
12900 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12901 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
6833c043 12902 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 12903 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 12904
8c69b1e7
MC
12905 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
12906 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
1407deb1 12907 !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
8ed5d97e
MC
12908 u32 cfg3;
12909
12910 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12911 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12912 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12913 }
a9daf367 12914
14417063
MC
12915 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12916 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
a9daf367
MC
12917 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12918 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12919 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12920 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
1da177e4 12921 }
05ac4cb7 12922done:
43067ed8
RW
12923 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
12924 device_set_wakeup_enable(&tp->pdev->dev,
bea8a63b 12925 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
43067ed8
RW
12926 else
12927 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
12928}
12929
b2a5c19c
MC
12930static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12931{
12932 int i;
12933 u32 val;
12934
12935 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12936 tw32(OTP_CTRL, cmd);
12937
12938 /* Wait for up to 1 ms for command to execute. */
12939 for (i = 0; i < 100; i++) {
12940 val = tr32(OTP_STATUS);
12941 if (val & OTP_STATUS_CMD_DONE)
12942 break;
12943 udelay(10);
12944 }
12945
12946 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12947}
12948
12949/* Read the gphy configuration from the OTP region of the chip. The gphy
12950 * configuration is a 32-bit value that straddles the alignment boundary.
12951 * We do two 32-bit reads and then shift and merge the results.
12952 */
12953static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12954{
12955 u32 bhalf_otp, thalf_otp;
12956
12957 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12958
12959 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12960 return 0;
12961
12962 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12963
12964 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12965 return 0;
12966
12967 thalf_otp = tr32(OTP_READ_DATA);
12968
12969 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12970
12971 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12972 return 0;
12973
12974 bhalf_otp = tr32(OTP_READ_DATA);
12975
12976 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12977}
12978
e256f8a3
MC
12979static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
12980{
12981 u32 adv = ADVERTISED_Autoneg |
12982 ADVERTISED_Pause;
12983
12984 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
12985 adv |= ADVERTISED_1000baseT_Half |
12986 ADVERTISED_1000baseT_Full;
12987
12988 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
12989 adv |= ADVERTISED_100baseT_Half |
12990 ADVERTISED_100baseT_Full |
12991 ADVERTISED_10baseT_Half |
12992 ADVERTISED_10baseT_Full |
12993 ADVERTISED_TP;
12994 else
12995 adv |= ADVERTISED_FIBRE;
12996
12997 tp->link_config.advertising = adv;
12998 tp->link_config.speed = SPEED_INVALID;
12999 tp->link_config.duplex = DUPLEX_INVALID;
13000 tp->link_config.autoneg = AUTONEG_ENABLE;
13001 tp->link_config.active_speed = SPEED_INVALID;
13002 tp->link_config.active_duplex = DUPLEX_INVALID;
13003 tp->link_config.orig_speed = SPEED_INVALID;
13004 tp->link_config.orig_duplex = DUPLEX_INVALID;
13005 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13006}
13007
7d0c41ef
MC
13008static int __devinit tg3_phy_probe(struct tg3 *tp)
13009{
13010 u32 hw_phy_id_1, hw_phy_id_2;
13011 u32 hw_phy_id, hw_phy_id_masked;
13012 int err;
1da177e4 13013
e256f8a3
MC
13014 /* flow control autonegotiation is default behavior */
13015 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
13016 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13017
b02fd9e3
MC
13018 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
13019 return tg3_phy_init(tp);
13020
1da177e4 13021 /* Reading the PHY ID register can conflict with ASF
877d0310 13022 * firmware access to the PHY hardware.
1da177e4
LT
13023 */
13024 err = 0;
0d3031d9
MC
13025 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
13026 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
79eb6904 13027 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13028 } else {
13029 /* Now read the physical PHY_ID from the chip and verify
13030 * that it is sane. If it doesn't look good, we fall back
13031 * to either the hard-coded table based PHY_ID and failing
13032 * that the value found in the eeprom area.
13033 */
13034 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13035 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13036
13037 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13038 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13039 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13040
79eb6904 13041 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13042 }
13043
79eb6904 13044 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13045 tp->phy_id = hw_phy_id;
79eb6904 13046 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13047 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13048 else
f07e9af3 13049 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13050 } else {
79eb6904 13051 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13052 /* Do nothing, phy ID already set up in
13053 * tg3_get_eeprom_hw_cfg().
13054 */
1da177e4
LT
13055 } else {
13056 struct subsys_tbl_ent *p;
13057
13058 /* No eeprom signature? Try the hardcoded
13059 * subsys device table.
13060 */
24daf2b0 13061 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13062 if (!p)
13063 return -ENODEV;
13064
13065 tp->phy_id = p->phy_id;
13066 if (!tp->phy_id ||
79eb6904 13067 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13068 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13069 }
13070 }
13071
a6b68dab
MC
13072 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
13073 ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
13074 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13075 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13076 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13077 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13078
e256f8a3
MC
13079 tg3_phy_init_link_config(tp);
13080
f07e9af3 13081 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
0d3031d9 13082 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
1da177e4 13083 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
3600d918 13084 u32 bmsr, adv_reg, tg3_ctrl, mask;
1da177e4
LT
13085
13086 tg3_readphy(tp, MII_BMSR, &bmsr);
13087 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13088 (bmsr & BMSR_LSTATUS))
13089 goto skip_phy_reset;
6aa20a22 13090
1da177e4
LT
13091 err = tg3_phy_reset(tp);
13092 if (err)
13093 return err;
13094
13095 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
13096 ADVERTISE_100HALF | ADVERTISE_100FULL |
13097 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
13098 tg3_ctrl = 0;
f07e9af3 13099 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
13100 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
13101 MII_TG3_CTRL_ADV_1000_FULL);
13102 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13103 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
13104 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
13105 MII_TG3_CTRL_ENABLE_AS_MASTER);
13106 }
13107
3600d918
MC
13108 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13109 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13110 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13111 if (!tg3_copper_is_advertising_all(tp, mask)) {
1da177e4
LT
13112 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
13113
f07e9af3 13114 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
13115 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
13116
13117 tg3_writephy(tp, MII_BMCR,
13118 BMCR_ANENABLE | BMCR_ANRESTART);
13119 }
13120 tg3_phy_set_wirespeed(tp);
13121
13122 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
f07e9af3 13123 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
13124 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
13125 }
13126
13127skip_phy_reset:
79eb6904 13128 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13129 err = tg3_init_5401phy_dsp(tp);
13130 if (err)
13131 return err;
1da177e4 13132
1da177e4
LT
13133 err = tg3_init_5401phy_dsp(tp);
13134 }
13135
1da177e4
LT
13136 return err;
13137}
13138
184b8904 13139static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13140{
a4a8bb15 13141 u8 *vpd_data;
4181b2c8 13142 unsigned int block_end, rosize, len;
184b8904 13143 int j, i = 0;
a4a8bb15 13144
c3e94500 13145 vpd_data = (u8 *)tg3_vpd_readblock(tp);
a4a8bb15
MC
13146 if (!vpd_data)
13147 goto out_no_vpd;
1da177e4 13148
4181b2c8
MC
13149 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
13150 PCI_VPD_LRDT_RO_DATA);
13151 if (i < 0)
13152 goto out_not_found;
1da177e4 13153
4181b2c8
MC
13154 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13155 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13156 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13157
4181b2c8
MC
13158 if (block_end > TG3_NVM_VPD_LEN)
13159 goto out_not_found;
af2c6a4a 13160
184b8904
MC
13161 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13162 PCI_VPD_RO_KEYWORD_MFR_ID);
13163 if (j > 0) {
13164 len = pci_vpd_info_field_size(&vpd_data[j]);
13165
13166 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13167 if (j + len > block_end || len != 4 ||
13168 memcmp(&vpd_data[j], "1028", 4))
13169 goto partno;
13170
13171 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13172 PCI_VPD_RO_KEYWORD_VENDOR0);
13173 if (j < 0)
13174 goto partno;
13175
13176 len = pci_vpd_info_field_size(&vpd_data[j]);
13177
13178 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13179 if (j + len > block_end)
13180 goto partno;
13181
13182 memcpy(tp->fw_ver, &vpd_data[j], len);
13183 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
13184 }
13185
13186partno:
4181b2c8
MC
13187 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13188 PCI_VPD_RO_KEYWORD_PARTNO);
13189 if (i < 0)
13190 goto out_not_found;
af2c6a4a 13191
4181b2c8 13192 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13193
4181b2c8
MC
13194 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13195 if (len > TG3_BPN_SIZE ||
13196 (len + i) > TG3_NVM_VPD_LEN)
13197 goto out_not_found;
1da177e4 13198
4181b2c8 13199 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13200
1da177e4 13201out_not_found:
a4a8bb15 13202 kfree(vpd_data);
37a949c5 13203 if (tp->board_part_number[0])
a4a8bb15
MC
13204 return;
13205
13206out_no_vpd:
37a949c5
MC
13207 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13208 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13209 strcpy(tp->board_part_number, "BCM5717");
13210 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13211 strcpy(tp->board_part_number, "BCM5718");
13212 else
13213 goto nomatch;
13214 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13215 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13216 strcpy(tp->board_part_number, "BCM57780");
13217 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13218 strcpy(tp->board_part_number, "BCM57760");
13219 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13220 strcpy(tp->board_part_number, "BCM57790");
13221 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13222 strcpy(tp->board_part_number, "BCM57788");
13223 else
13224 goto nomatch;
13225 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13226 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13227 strcpy(tp->board_part_number, "BCM57761");
13228 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13229 strcpy(tp->board_part_number, "BCM57765");
13230 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13231 strcpy(tp->board_part_number, "BCM57781");
13232 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13233 strcpy(tp->board_part_number, "BCM57785");
13234 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13235 strcpy(tp->board_part_number, "BCM57791");
13236 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13237 strcpy(tp->board_part_number, "BCM57795");
13238 else
13239 goto nomatch;
13240 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13241 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13242 } else {
13243nomatch:
b5d3772c 13244 strcpy(tp->board_part_number, "none");
37a949c5 13245 }
1da177e4
LT
13246}
13247
9c8a620e
MC
13248static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13249{
13250 u32 val;
13251
e4f34110 13252 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13253 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13254 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13255 val != 0)
13256 return 0;
13257
13258 return 1;
13259}
13260
acd9c119
MC
13261static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13262{
ff3a7cb2 13263 u32 val, offset, start, ver_offset;
75f9936e 13264 int i, dst_off;
ff3a7cb2 13265 bool newver = false;
acd9c119
MC
13266
13267 if (tg3_nvram_read(tp, 0xc, &offset) ||
13268 tg3_nvram_read(tp, 0x4, &start))
13269 return;
13270
13271 offset = tg3_nvram_logical_addr(tp, offset);
13272
ff3a7cb2 13273 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13274 return;
13275
ff3a7cb2
MC
13276 if ((val & 0xfc000000) == 0x0c000000) {
13277 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13278 return;
13279
ff3a7cb2
MC
13280 if (val == 0)
13281 newver = true;
13282 }
13283
75f9936e
MC
13284 dst_off = strlen(tp->fw_ver);
13285
ff3a7cb2 13286 if (newver) {
75f9936e
MC
13287 if (TG3_VER_SIZE - dst_off < 16 ||
13288 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13289 return;
13290
13291 offset = offset + ver_offset - start;
13292 for (i = 0; i < 16; i += 4) {
13293 __be32 v;
13294 if (tg3_nvram_read_be32(tp, offset + i, &v))
13295 return;
13296
75f9936e 13297 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13298 }
13299 } else {
13300 u32 major, minor;
13301
13302 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13303 return;
13304
13305 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13306 TG3_NVM_BCVER_MAJSFT;
13307 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13308 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13309 "v%d.%02d", major, minor);
acd9c119
MC
13310 }
13311}
13312
a6f6cb1c
MC
13313static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13314{
13315 u32 val, major, minor;
13316
13317 /* Use native endian representation */
13318 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13319 return;
13320
13321 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13322 TG3_NVM_HWSB_CFG1_MAJSFT;
13323 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13324 TG3_NVM_HWSB_CFG1_MINSFT;
13325
13326 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13327}
13328
dfe00d7d
MC
13329static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13330{
13331 u32 offset, major, minor, build;
13332
75f9936e 13333 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13334
13335 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13336 return;
13337
13338 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13339 case TG3_EEPROM_SB_REVISION_0:
13340 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13341 break;
13342 case TG3_EEPROM_SB_REVISION_2:
13343 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13344 break;
13345 case TG3_EEPROM_SB_REVISION_3:
13346 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13347 break;
a4153d40
MC
13348 case TG3_EEPROM_SB_REVISION_4:
13349 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13350 break;
13351 case TG3_EEPROM_SB_REVISION_5:
13352 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13353 break;
bba226ac
MC
13354 case TG3_EEPROM_SB_REVISION_6:
13355 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13356 break;
dfe00d7d
MC
13357 default:
13358 return;
13359 }
13360
e4f34110 13361 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13362 return;
13363
13364 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13365 TG3_EEPROM_SB_EDH_BLD_SHFT;
13366 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13367 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13368 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13369
13370 if (minor > 99 || build > 26)
13371 return;
13372
75f9936e
MC
13373 offset = strlen(tp->fw_ver);
13374 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13375 " v%d.%02d", major, minor);
dfe00d7d
MC
13376
13377 if (build > 0) {
75f9936e
MC
13378 offset = strlen(tp->fw_ver);
13379 if (offset < TG3_VER_SIZE - 1)
13380 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13381 }
13382}
13383
acd9c119 13384static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13385{
13386 u32 val, offset, start;
acd9c119 13387 int i, vlen;
9c8a620e
MC
13388
13389 for (offset = TG3_NVM_DIR_START;
13390 offset < TG3_NVM_DIR_END;
13391 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13392 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13393 return;
13394
9c8a620e
MC
13395 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13396 break;
13397 }
13398
13399 if (offset == TG3_NVM_DIR_END)
13400 return;
13401
13402 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
13403 start = 0x08000000;
e4f34110 13404 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13405 return;
13406
e4f34110 13407 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13408 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13409 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13410 return;
13411
13412 offset += val - start;
13413
acd9c119 13414 vlen = strlen(tp->fw_ver);
9c8a620e 13415
acd9c119
MC
13416 tp->fw_ver[vlen++] = ',';
13417 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13418
13419 for (i = 0; i < 4; i++) {
a9dc529d
MC
13420 __be32 v;
13421 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13422 return;
13423
b9fc7dc5 13424 offset += sizeof(v);
c4e6575c 13425
acd9c119
MC
13426 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13427 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13428 break;
c4e6575c 13429 }
9c8a620e 13430
acd9c119
MC
13431 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13432 vlen += sizeof(v);
c4e6575c 13433 }
acd9c119
MC
13434}
13435
7fd76445
MC
13436static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13437{
13438 int vlen;
13439 u32 apedata;
ecc79648 13440 char *fwtype;
7fd76445
MC
13441
13442 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
13443 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
13444 return;
13445
13446 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13447 if (apedata != APE_SEG_SIG_MAGIC)
13448 return;
13449
13450 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13451 if (!(apedata & APE_FW_STATUS_READY))
13452 return;
13453
13454 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13455
dc6d0744
MC
13456 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
13457 tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
ecc79648 13458 fwtype = "NCSI";
dc6d0744 13459 } else {
ecc79648 13460 fwtype = "DASH";
dc6d0744 13461 }
ecc79648 13462
7fd76445
MC
13463 vlen = strlen(tp->fw_ver);
13464
ecc79648
MC
13465 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13466 fwtype,
7fd76445
MC
13467 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13468 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13469 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13470 (apedata & APE_FW_VERSION_BLDMSK));
13471}
13472
acd9c119
MC
13473static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13474{
13475 u32 val;
75f9936e 13476 bool vpd_vers = false;
acd9c119 13477
75f9936e
MC
13478 if (tp->fw_ver[0] != 0)
13479 vpd_vers = true;
df259d8c 13480
75f9936e
MC
13481 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
13482 strcat(tp->fw_ver, "sb");
df259d8c
MC
13483 return;
13484 }
13485
acd9c119
MC
13486 if (tg3_nvram_read(tp, 0, &val))
13487 return;
13488
13489 if (val == TG3_EEPROM_MAGIC)
13490 tg3_read_bc_ver(tp);
13491 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13492 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13493 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13494 tg3_read_hwsb_ver(tp);
acd9c119
MC
13495 else
13496 return;
13497
13498 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
75f9936e
MC
13499 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
13500 goto done;
acd9c119
MC
13501
13502 tg3_read_mgmtfw_ver(tp);
9c8a620e 13503
75f9936e 13504done:
9c8a620e 13505 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13506}
13507
7544b097
MC
13508static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13509
7cb32cf2
MC
13510static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13511{
de9f5230
MC
13512 if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
13513 return TG3_RX_RET_MAX_SIZE_5717;
7cb32cf2
MC
13514 else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
13515 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
de9f5230 13516 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13517 else
de9f5230 13518 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13519}
13520
4143470c 13521static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13522 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13523 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13524 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13525 { },
13526};
13527
1da177e4
LT
13528static int __devinit tg3_get_invariants(struct tg3 *tp)
13529{
1da177e4 13530 u32 misc_ctrl_reg;
1da177e4
LT
13531 u32 pci_state_reg, grc_misc_cfg;
13532 u32 val;
13533 u16 pci_cmd;
5e7dfd0f 13534 int err;
1da177e4 13535
1da177e4
LT
13536 /* Force memory write invalidate off. If we leave it on,
13537 * then on 5700_BX chips we have to enable a workaround.
13538 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13539 * to match the cacheline size. The Broadcom driver have this
13540 * workaround but turns MWI off all the times so never uses
13541 * it. This seems to suggest that the workaround is insufficient.
13542 */
13543 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13544 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13545 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13546
13547 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
13548 * has the register indirect write enable bit set before
13549 * we try to access any of the MMIO registers. It is also
13550 * critical that the PCI-X hw workaround situation is decided
13551 * before that as well.
13552 */
13553 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13554 &misc_ctrl_reg);
13555
13556 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13557 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13558 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13559 u32 prod_id_asic_rev;
13560
5001e2f6
MC
13561 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13562 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13563 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13564 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13565 pci_read_config_dword(tp->pdev,
13566 TG3PCI_GEN2_PRODID_ASICREV,
13567 &prod_id_asic_rev);
b703df6f
MC
13568 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13569 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13570 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13571 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13572 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13573 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13574 pci_read_config_dword(tp->pdev,
13575 TG3PCI_GEN15_PRODID_ASICREV,
13576 &prod_id_asic_rev);
f6eb9b1f
MC
13577 else
13578 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13579 &prod_id_asic_rev);
13580
321d32a0 13581 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13582 }
1da177e4 13583
ff645bec
MC
13584 /* Wrong chip ID in 5752 A0. This code can be removed later
13585 * as A0 is not in production.
13586 */
13587 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13588 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13589
6892914f
MC
13590 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13591 * we need to disable memory and use config. cycles
13592 * only to access all registers. The 5702/03 chips
13593 * can mistakenly decode the special cycles from the
13594 * ICH chipsets as memory write cycles, causing corruption
13595 * of register and memory space. Only certain ICH bridges
13596 * will drive special cycles with non-zero data during the
13597 * address phase which can fall within the 5703's address
13598 * range. This is not an ICH bug as the PCI spec allows
13599 * non-zero address during special cycles. However, only
13600 * these ICH bridges are known to drive non-zero addresses
13601 * during special cycles.
13602 *
13603 * Since special cycles do not cross PCI bridges, we only
13604 * enable this workaround if the 5703 is on the secondary
13605 * bus of these ICH bridges.
13606 */
13607 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13608 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13609 static struct tg3_dev_id {
13610 u32 vendor;
13611 u32 device;
13612 u32 rev;
13613 } ich_chipsets[] = {
13614 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13615 PCI_ANY_ID },
13616 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13617 PCI_ANY_ID },
13618 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13619 0xa },
13620 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13621 PCI_ANY_ID },
13622 { },
13623 };
13624 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13625 struct pci_dev *bridge = NULL;
13626
13627 while (pci_id->vendor != 0) {
13628 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13629 bridge);
13630 if (!bridge) {
13631 pci_id++;
13632 continue;
13633 }
13634 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13635 if (bridge->revision > pci_id->rev)
6892914f
MC
13636 continue;
13637 }
13638 if (bridge->subordinate &&
13639 (bridge->subordinate->number ==
13640 tp->pdev->bus->number)) {
13641
13642 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
13643 pci_dev_put(bridge);
13644 break;
13645 }
13646 }
13647 }
13648
41588ba1
MC
13649 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
13650 static struct tg3_dev_id {
13651 u32 vendor;
13652 u32 device;
13653 } bridge_chipsets[] = {
13654 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13655 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13656 { },
13657 };
13658 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13659 struct pci_dev *bridge = NULL;
13660
13661 while (pci_id->vendor != 0) {
13662 bridge = pci_get_device(pci_id->vendor,
13663 pci_id->device,
13664 bridge);
13665 if (!bridge) {
13666 pci_id++;
13667 continue;
13668 }
13669 if (bridge->subordinate &&
13670 (bridge->subordinate->number <=
13671 tp->pdev->bus->number) &&
13672 (bridge->subordinate->subordinate >=
13673 tp->pdev->bus->number)) {
13674 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
13675 pci_dev_put(bridge);
13676 break;
13677 }
13678 }
13679 }
13680
4a29cc2e
MC
13681 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13682 * DMA addresses > 40-bit. This bridge may have other additional
13683 * 57xx devices behind it in some 4-port NIC designs for example.
13684 * Any tg3 device found behind the bridge will also need the 40-bit
13685 * DMA workaround.
13686 */
a4e2b347
MC
13687 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13688 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13689 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
4a29cc2e 13690 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
4cf78e4f 13691 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13692 } else {
4a29cc2e
MC
13693 struct pci_dev *bridge = NULL;
13694
13695 do {
13696 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13697 PCI_DEVICE_ID_SERVERWORKS_EPB,
13698 bridge);
13699 if (bridge && bridge->subordinate &&
13700 (bridge->subordinate->number <=
13701 tp->pdev->bus->number) &&
13702 (bridge->subordinate->subordinate >=
13703 tp->pdev->bus->number)) {
13704 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
13705 pci_dev_put(bridge);
13706 break;
13707 }
13708 } while (bridge);
13709 }
4cf78e4f 13710
1da177e4
LT
13711 /* Initialize misc host control in PCI block. */
13712 tp->misc_host_ctrl |= (misc_ctrl_reg &
13713 MISC_HOST_CTRL_CHIPREV);
13714 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13715 tp->misc_host_ctrl);
13716
f6eb9b1f
MC
13717 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
13718 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
d78b59f5
MC
13719 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13720 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
7544b097
MC
13721 tp->pdev_peer = tg3_find_peer(tp);
13722
c885e824 13723 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13724 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13725 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
0a58d668
MC
13726 tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
13727
13728 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
13729 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
1407deb1 13730 tp->tg3_flags3 |= TG3_FLG3_57765_PLUS;
c885e824 13731
321d32a0
MC
13732 /* Intentionally exclude ASIC_REV_5906 */
13733 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13734 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13735 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13736 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13737 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13738 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
1407deb1 13739 (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
321d32a0
MC
13740 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
13741
13742 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13743 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13744 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
321d32a0 13745 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
a4e2b347 13746 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6708e5cc
JL
13747 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
13748
1b440c56
JL
13749 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
13750 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
13751 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
13752
027455ad
MC
13753 /* 5700 B0 chips do not support checksumming correctly due
13754 * to hardware bugs.
13755 */
dc668910
MM
13756 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
13757 u32 features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
7fe876af 13758
027455ad 13759 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
7fe876af
ED
13760 features |= NETIF_F_IPV6_CSUM;
13761 tp->dev->features |= features;
dc668910
MM
13762 tp->dev->hw_features |= features;
13763 tp->dev->vlan_features |= features;
027455ad
MC
13764 }
13765
507399f1 13766 /* Determine TSO capabilities */
2866d956 13767 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
4d163b75 13768 ; /* Do nothing. HW bug. */
1407deb1 13769 else if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
e849cdc3
MC
13770 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
13771 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
13772 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
507399f1
MC
13773 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
13774 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
13775 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
13776 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13777 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
13778 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
13779 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13780 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13781 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
13782 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
13783 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13784 tp->fw_needed = FIRMWARE_TG3TSO5;
13785 else
13786 tp->fw_needed = FIRMWARE_TG3TSO;
13787 }
13788
13789 tp->irq_max = 1;
13790
5a6f3074 13791 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7544b097
MC
13792 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
13793 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13794 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13795 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13796 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13797 tp->pdev_peer == tp->pdev))
13798 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
13799
321d32a0 13800 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
b5d3772c 13801 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
fcfa0a32 13802 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
52c0fd83 13803 }
4f125f42 13804
1407deb1 13805 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
507399f1
MC
13806 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
13807 tp->irq_max = TG3_IRQ_MAX_VECS;
13808 }
f6eb9b1f 13809 }
0e1406dd 13810
615774fe 13811 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13812 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
615774fe
MC
13813 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13814 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
13815 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
13816 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
13817 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
0e1406dd 13818 }
f6eb9b1f 13819
0a58d668 13820 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
de9f5230
MC
13821 tp->tg3_flags3 |= TG3_FLG3_LRG_PROD_RING_CAP;
13822
1407deb1 13823 if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
2866d956 13824 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
b703df6f
MC
13825 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
13826
f51f3562 13827 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
c6cdf436
MC
13828 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
13829 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
8f666b07 13830 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
0f893dc6 13831
52f4490c
MC
13832 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13833 &pci_state_reg);
13834
5e7dfd0f
MC
13835 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13836 if (tp->pcie_cap != 0) {
13837 u16 lnkctl;
13838
1da177e4 13839 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
5f5c51e3 13840
cf79003d 13841 tp->pcie_readrq = 4096;
d78b59f5
MC
13842 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13843 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
b4495ed8 13844 tp->pcie_readrq = 2048;
cf79003d
MC
13845
13846 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 13847
5e7dfd0f
MC
13848 pci_read_config_word(tp->pdev,
13849 tp->pcie_cap + PCI_EXP_LNKCTL,
13850 &lnkctl);
13851 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13852 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
c7835a77 13853 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
5e7dfd0f 13854 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13855 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13856 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13857 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
5e7dfd0f 13858 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
614b0590
MC
13859 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13860 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
c7835a77 13861 }
52f4490c 13862 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
fcb389df 13863 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
52f4490c
MC
13864 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13865 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13866 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13867 if (!tp->pcix_cap) {
2445e461
MC
13868 dev_err(&tp->pdev->dev,
13869 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13870 return -EIO;
13871 }
13872
13873 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13874 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13875 }
1da177e4 13876
399de50b
MC
13877 /* If we have an AMD 762 or VIA K8T800 chipset, write
13878 * reordering to the mailbox registers done by the host
13879 * controller can cause major troubles. We read back from
13880 * every mailbox register write to force the writes to be
13881 * posted to the chip in order.
13882 */
4143470c 13883 if (pci_dev_present(tg3_write_reorder_chipsets) &&
399de50b
MC
13884 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13885 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13886
69fc4053
MC
13887 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13888 &tp->pci_cacheline_sz);
13889 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13890 &tp->pci_lat_timer);
1da177e4
LT
13891 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13892 tp->pci_lat_timer < 64) {
13893 tp->pci_lat_timer = 64;
69fc4053
MC
13894 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13895 tp->pci_lat_timer);
1da177e4
LT
13896 }
13897
52f4490c
MC
13898 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13899 /* 5700 BX chips need to have their TX producer index
13900 * mailboxes written twice to workaround a bug.
13901 */
13902 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
1da177e4 13903
52f4490c 13904 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13905 *
13906 * The workaround is to use indirect register accesses
13907 * for all chip writes not to mailbox registers.
13908 */
52f4490c 13909 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
1da177e4 13910 u32 pm_reg;
1da177e4
LT
13911
13912 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13913
13914 /* The chip can have it's power management PCI config
13915 * space registers clobbered due to this bug.
13916 * So explicitly force the chip into D0 here.
13917 */
9974a356
MC
13918 pci_read_config_dword(tp->pdev,
13919 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13920 &pm_reg);
13921 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13922 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13923 pci_write_config_dword(tp->pdev,
13924 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13925 pm_reg);
13926
13927 /* Also, force SERR#/PERR# in PCI command. */
13928 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13929 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13930 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13931 }
13932 }
13933
1da177e4
LT
13934 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13935 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13936 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13937 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13938
13939 /* Chip-specific fixup from Broadcom driver */
13940 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13941 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13942 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13943 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13944 }
13945
1ee582d8 13946 /* Default fast path register access methods */
20094930 13947 tp->read32 = tg3_read32;
1ee582d8 13948 tp->write32 = tg3_write32;
09ee929c 13949 tp->read32_mbox = tg3_read32;
20094930 13950 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13951 tp->write32_tx_mbox = tg3_write32;
13952 tp->write32_rx_mbox = tg3_write32;
13953
13954 /* Various workaround register access methods */
13955 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13956 tp->write32 = tg3_write_indirect_reg32;
98efd8a6
MC
13957 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13958 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13959 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13960 /*
13961 * Back to back register writes can cause problems on these
13962 * chips, the workaround is to read back all reg writes
13963 * except those to mailbox regs.
13964 *
13965 * See tg3_write_indirect_reg32().
13966 */
1ee582d8 13967 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
13968 }
13969
1ee582d8
MC
13970 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13971 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13972 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13973 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13974 tp->write32_rx_mbox = tg3_write_flush_reg32;
13975 }
20094930 13976
6892914f
MC
13977 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13978 tp->read32 = tg3_read_indirect_reg32;
13979 tp->write32 = tg3_write_indirect_reg32;
13980 tp->read32_mbox = tg3_read_indirect_mbox;
13981 tp->write32_mbox = tg3_write_indirect_mbox;
13982 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13983 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13984
13985 iounmap(tp->regs);
22abe310 13986 tp->regs = NULL;
6892914f
MC
13987
13988 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13989 pci_cmd &= ~PCI_COMMAND_MEMORY;
13990 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13991 }
b5d3772c
MC
13992 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13993 tp->read32_mbox = tg3_read32_mbox_5906;
13994 tp->write32_mbox = tg3_write32_mbox_5906;
13995 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13996 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13997 }
6892914f 13998
bbadf503
MC
13999 if (tp->write32 == tg3_write_indirect_reg32 ||
14000 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
14001 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14002 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
bbadf503
MC
14003 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
14004
7d0c41ef 14005 /* Get eeprom hw config before calling tg3_set_power_state().
9d26e213 14006 * In particular, the TG3_FLG2_IS_NIC flag must be
7d0c41ef
MC
14007 * determined before calling tg3_set_power_state() so that
14008 * we know whether or not to switch out of Vaux power.
14009 * When the flag is set, it means that GPIO1 is used for eeprom
14010 * write protect and also implies that it is a LOM where GPIOs
14011 * are not used to switch power.
6aa20a22 14012 */
7d0c41ef
MC
14013 tg3_get_eeprom_hw_cfg(tp);
14014
0d3031d9
MC
14015 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
14016 /* Allow reads and writes to the
14017 * APE register and memory space.
14018 */
14019 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14020 PCISTATE_ALLOW_APE_SHMEM_WR |
14021 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14022 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14023 pci_state_reg);
14024 }
14025
9936bcf6 14026 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 14027 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 14028 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14029 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
1407deb1 14030 (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
d30cdd28
MC
14031 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
14032
bea8a63b 14033 /* Set up tp->grc_local_ctrl before calling tg3_power_up().
314fba34
MC
14034 * GPIO1 driven high will bring 5700's external PHY out of reset.
14035 * It is also used as eeprom write protect on LOMs.
14036 */
14037 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
14038 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
14039 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
14040 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14041 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14042 /* Unused GPIO3 must be driven as output on 5752 because there
14043 * are no pull-up resistors on unused GPIO pins.
14044 */
14045 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14046 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14047
321d32a0 14048 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
14049 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14050 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
14051 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14052
8d519ab2
MC
14053 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14054 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14055 /* Turn off the debug UART. */
14056 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14057 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
14058 /* Keep VMain power. */
14059 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14060 GRC_LCLCTRL_GPIO_OUTPUT0;
14061 }
14062
1da177e4 14063 /* Force the chip into D0. */
c866b7ea 14064 err = tg3_power_up(tp);
1da177e4 14065 if (err) {
2445e461 14066 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
1da177e4
LT
14067 return err;
14068 }
14069
1da177e4
LT
14070 /* Derive initial jumbo mode from MTU assigned in
14071 * ether_setup() via the alloc_etherdev() call
14072 */
0f893dc6 14073 if (tp->dev->mtu > ETH_DATA_LEN &&
a4e2b347 14074 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
0f893dc6 14075 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
1da177e4
LT
14076
14077 /* Determine WakeOnLan speed to use. */
14078 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14079 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14080 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14081 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
14082 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
14083 } else {
14084 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
14085 }
14086
7f97a4bd 14087 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14088 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14089
1da177e4
LT
14090 /* A few boards don't want Ethernet@WireSpeed phy feature */
14091 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
14092 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
14093 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14094 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14095 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14096 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14097 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14098
14099 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14100 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14101 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14102 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14103 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14104
321d32a0 14105 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 14106 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14107 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14108 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
1407deb1 14109 !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
c424cb24 14110 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14111 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14112 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14113 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14114 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14115 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14116 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14117 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14118 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14119 } else
f07e9af3 14120 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14121 }
1da177e4 14122
b2a5c19c
MC
14123 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14124 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14125 tp->phy_otp = tg3_read_otp_phycfg(tp);
14126 if (tp->phy_otp == 0)
14127 tp->phy_otp = TG3_OTP_DEFAULT;
14128 }
14129
f51f3562 14130 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
8ef21428
MC
14131 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14132 else
14133 tp->mi_mode = MAC_MI_MODE_BASE;
14134
1da177e4 14135 tp->coalesce_mode = 0;
1da177e4
LT
14136 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14137 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14138 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14139
4d958473
MC
14140 /* Set these bits to enable statistics workaround. */
14141 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14142 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14143 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14144 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14145 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14146 }
14147
321d32a0
MC
14148 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14149 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
57e6983c
MC
14150 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
14151
158d7abd
MC
14152 err = tg3_mdio_init(tp);
14153 if (err)
14154 return err;
1da177e4
LT
14155
14156 /* Initialize data/descriptor byte/word swapping. */
14157 val = tr32(GRC_MODE);
f2096f94
MC
14158 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14159 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14160 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14161 GRC_MODE_B2HRX_ENABLE |
14162 GRC_MODE_HTX2B_ENABLE |
14163 GRC_MODE_HOST_STACKUP);
14164 else
14165 val &= GRC_MODE_HOST_STACKUP;
14166
1da177e4
LT
14167 tw32(GRC_MODE, val | tp->grc_mode);
14168
14169 tg3_switch_clocks(tp);
14170
14171 /* Clear this out for sanity. */
14172 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14173
14174 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14175 &pci_state_reg);
14176 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
14177 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
14178 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14179
14180 if (chiprevid == CHIPREV_ID_5701_A0 ||
14181 chiprevid == CHIPREV_ID_5701_B0 ||
14182 chiprevid == CHIPREV_ID_5701_B2 ||
14183 chiprevid == CHIPREV_ID_5701_B5) {
14184 void __iomem *sram_base;
14185
14186 /* Write some dummy words into the SRAM status block
14187 * area, see if it reads back correctly. If the return
14188 * value is bad, force enable the PCIX workaround.
14189 */
14190 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14191
14192 writel(0x00000000, sram_base);
14193 writel(0x00000000, sram_base + 4);
14194 writel(0xffffffff, sram_base + 4);
14195 if (readl(sram_base) != 0x00000000)
14196 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
14197 }
14198 }
14199
14200 udelay(50);
14201 tg3_nvram_init(tp);
14202
14203 grc_misc_cfg = tr32(GRC_MISC_CFG);
14204 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14205
1da177e4
LT
14206 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14207 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14208 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
14209 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
14210
fac9b83e
DM
14211 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
14212 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
14213 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
14214 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
14215 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14216 HOSTCC_MODE_CLRTICK_TXBD);
14217
14218 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14219 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14220 tp->misc_host_ctrl);
14221 }
14222
3bda1258
MC
14223 /* Preserve the APE MAC_MODE bits */
14224 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
d2394e6b 14225 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
14226 else
14227 tp->mac_mode = TG3_DEF_MAC_MODE;
14228
1da177e4
LT
14229 /* these are limited to 10/100 only */
14230 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14231 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14232 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14233 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14234 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14235 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14236 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14237 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14238 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14239 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14240 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14241 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14242 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14243 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14244 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14245 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14246
14247 err = tg3_phy_probe(tp);
14248 if (err) {
2445e461 14249 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14250 /* ... but do not return immediately ... */
b02fd9e3 14251 tg3_mdio_fini(tp);
1da177e4
LT
14252 }
14253
184b8904 14254 tg3_read_vpd(tp);
c4e6575c 14255 tg3_read_fw_ver(tp);
1da177e4 14256
f07e9af3
MC
14257 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14258 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14259 } else {
14260 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14261 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14262 else
f07e9af3 14263 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14264 }
14265
14266 /* 5700 {AX,BX} chips have a broken status block link
14267 * change bit implementation, so we must use the
14268 * status register in those cases.
14269 */
14270 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
14271 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
14272 else
14273 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
14274
14275 /* The led_ctrl is set during tg3_phy_probe, here we might
14276 * have to force the link status polling mechanism based
14277 * upon subsystem IDs.
14278 */
14279 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14280 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14281 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14282 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
14283 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
1da177e4
LT
14284 }
14285
14286 /* For all SERDES we poll the MAC status register. */
f07e9af3 14287 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
14288 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
14289 else
14290 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
14291
bf933c80 14292 tp->rx_offset = NET_IP_ALIGN;
d2757fc4 14293 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14294 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
d2757fc4 14295 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
bf933c80 14296 tp->rx_offset = 0;
d2757fc4 14297#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14298 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14299#endif
14300 }
1da177e4 14301
2c49a44d
MC
14302 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14303 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14304 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14305
2c49a44d 14306 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14307
14308 /* Increment the rx prod index on the rx std ring by at most
14309 * 8 for these chips to workaround hw errata.
14310 */
14311 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14312 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14313 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14314 tp->rx_std_max_post = 8;
14315
8ed5d97e
MC
14316 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
14317 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14318 PCIE_PWR_MGMT_L1_THRESH_MSK;
14319
1da177e4
LT
14320 return err;
14321}
14322
49b6e95f 14323#ifdef CONFIG_SPARC
1da177e4
LT
14324static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14325{
14326 struct net_device *dev = tp->dev;
14327 struct pci_dev *pdev = tp->pdev;
49b6e95f 14328 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14329 const unsigned char *addr;
49b6e95f
DM
14330 int len;
14331
14332 addr = of_get_property(dp, "local-mac-address", &len);
14333 if (addr && len == 6) {
14334 memcpy(dev->dev_addr, addr, 6);
14335 memcpy(dev->perm_addr, dev->dev_addr, 6);
14336 return 0;
1da177e4
LT
14337 }
14338 return -ENODEV;
14339}
14340
14341static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14342{
14343 struct net_device *dev = tp->dev;
14344
14345 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14346 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14347 return 0;
14348}
14349#endif
14350
14351static int __devinit tg3_get_device_address(struct tg3 *tp)
14352{
14353 struct net_device *dev = tp->dev;
14354 u32 hi, lo, mac_offset;
008652b3 14355 int addr_ok = 0;
1da177e4 14356
49b6e95f 14357#ifdef CONFIG_SPARC
1da177e4
LT
14358 if (!tg3_get_macaddr_sparc(tp))
14359 return 0;
14360#endif
14361
14362 mac_offset = 0x7c;
f49639e6 14363 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
a4e2b347 14364 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
14365 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14366 mac_offset = 0xcc;
14367 if (tg3_nvram_lock(tp))
14368 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14369 else
14370 tg3_nvram_unlock(tp);
0a58d668 14371 } else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
a50d0796 14372 if (PCI_FUNC(tp->pdev->devfn) & 1)
a1b950d5 14373 mac_offset = 0xcc;
a50d0796
MC
14374 if (PCI_FUNC(tp->pdev->devfn) > 1)
14375 mac_offset += 0x18c;
a1b950d5 14376 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14377 mac_offset = 0x10;
1da177e4
LT
14378
14379 /* First try to get it from MAC address mailbox. */
14380 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14381 if ((hi >> 16) == 0x484b) {
14382 dev->dev_addr[0] = (hi >> 8) & 0xff;
14383 dev->dev_addr[1] = (hi >> 0) & 0xff;
14384
14385 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14386 dev->dev_addr[2] = (lo >> 24) & 0xff;
14387 dev->dev_addr[3] = (lo >> 16) & 0xff;
14388 dev->dev_addr[4] = (lo >> 8) & 0xff;
14389 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14390
008652b3
MC
14391 /* Some old bootcode may report a 0 MAC address in SRAM */
14392 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14393 }
14394 if (!addr_ok) {
14395 /* Next, try NVRAM. */
df259d8c
MC
14396 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
14397 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14398 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14399 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14400 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14401 }
14402 /* Finally just fetch it out of the MAC control regs. */
14403 else {
14404 hi = tr32(MAC_ADDR_0_HIGH);
14405 lo = tr32(MAC_ADDR_0_LOW);
14406
14407 dev->dev_addr[5] = lo & 0xff;
14408 dev->dev_addr[4] = (lo >> 8) & 0xff;
14409 dev->dev_addr[3] = (lo >> 16) & 0xff;
14410 dev->dev_addr[2] = (lo >> 24) & 0xff;
14411 dev->dev_addr[1] = hi & 0xff;
14412 dev->dev_addr[0] = (hi >> 8) & 0xff;
14413 }
1da177e4
LT
14414 }
14415
14416 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14417#ifdef CONFIG_SPARC
1da177e4
LT
14418 if (!tg3_get_default_macaddr_sparc(tp))
14419 return 0;
14420#endif
14421 return -EINVAL;
14422 }
2ff43697 14423 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14424 return 0;
14425}
14426
59e6b434
DM
14427#define BOUNDARY_SINGLE_CACHELINE 1
14428#define BOUNDARY_MULTI_CACHELINE 2
14429
14430static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14431{
14432 int cacheline_size;
14433 u8 byte;
14434 int goal;
14435
14436 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14437 if (byte == 0)
14438 cacheline_size = 1024;
14439 else
14440 cacheline_size = (int) byte * 4;
14441
14442 /* On 5703 and later chips, the boundary bits have no
14443 * effect.
14444 */
14445 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14446 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14447 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
14448 goto out;
14449
14450#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14451 goal = BOUNDARY_MULTI_CACHELINE;
14452#else
14453#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14454 goal = BOUNDARY_SINGLE_CACHELINE;
14455#else
14456 goal = 0;
14457#endif
14458#endif
14459
1407deb1 14460 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
cbf9ca6c
MC
14461 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14462 goto out;
14463 }
14464
59e6b434
DM
14465 if (!goal)
14466 goto out;
14467
14468 /* PCI controllers on most RISC systems tend to disconnect
14469 * when a device tries to burst across a cache-line boundary.
14470 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14471 *
14472 * Unfortunately, for PCI-E there are only limited
14473 * write-side controls for this, and thus for reads
14474 * we will still get the disconnects. We'll also waste
14475 * these PCI cycles for both read and write for chips
14476 * other than 5700 and 5701 which do not implement the
14477 * boundary bits.
14478 */
14479 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
14480 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
14481 switch (cacheline_size) {
14482 case 16:
14483 case 32:
14484 case 64:
14485 case 128:
14486 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14487 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14488 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14489 } else {
14490 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14491 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14492 }
14493 break;
14494
14495 case 256:
14496 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14497 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14498 break;
14499
14500 default:
14501 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14502 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14503 break;
855e1111 14504 }
59e6b434
DM
14505 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14506 switch (cacheline_size) {
14507 case 16:
14508 case 32:
14509 case 64:
14510 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14511 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14512 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14513 break;
14514 }
14515 /* fallthrough */
14516 case 128:
14517 default:
14518 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14519 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14520 break;
855e1111 14521 }
59e6b434
DM
14522 } else {
14523 switch (cacheline_size) {
14524 case 16:
14525 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14526 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14527 DMA_RWCTRL_WRITE_BNDRY_16);
14528 break;
14529 }
14530 /* fallthrough */
14531 case 32:
14532 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14533 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14534 DMA_RWCTRL_WRITE_BNDRY_32);
14535 break;
14536 }
14537 /* fallthrough */
14538 case 64:
14539 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14540 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14541 DMA_RWCTRL_WRITE_BNDRY_64);
14542 break;
14543 }
14544 /* fallthrough */
14545 case 128:
14546 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14547 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14548 DMA_RWCTRL_WRITE_BNDRY_128);
14549 break;
14550 }
14551 /* fallthrough */
14552 case 256:
14553 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14554 DMA_RWCTRL_WRITE_BNDRY_256);
14555 break;
14556 case 512:
14557 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14558 DMA_RWCTRL_WRITE_BNDRY_512);
14559 break;
14560 case 1024:
14561 default:
14562 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14563 DMA_RWCTRL_WRITE_BNDRY_1024);
14564 break;
855e1111 14565 }
59e6b434
DM
14566 }
14567
14568out:
14569 return val;
14570}
14571
1da177e4
LT
14572static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14573{
14574 struct tg3_internal_buffer_desc test_desc;
14575 u32 sram_dma_descs;
14576 int i, ret;
14577
14578 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14579
14580 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14581 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14582 tw32(RDMAC_STATUS, 0);
14583 tw32(WDMAC_STATUS, 0);
14584
14585 tw32(BUFMGR_MODE, 0);
14586 tw32(FTQ_RESET, 0);
14587
14588 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14589 test_desc.addr_lo = buf_dma & 0xffffffff;
14590 test_desc.nic_mbuf = 0x00002100;
14591 test_desc.len = size;
14592
14593 /*
14594 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14595 * the *second* time the tg3 driver was getting loaded after an
14596 * initial scan.
14597 *
14598 * Broadcom tells me:
14599 * ...the DMA engine is connected to the GRC block and a DMA
14600 * reset may affect the GRC block in some unpredictable way...
14601 * The behavior of resets to individual blocks has not been tested.
14602 *
14603 * Broadcom noted the GRC reset will also reset all sub-components.
14604 */
14605 if (to_device) {
14606 test_desc.cqid_sqid = (13 << 8) | 2;
14607
14608 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14609 udelay(40);
14610 } else {
14611 test_desc.cqid_sqid = (16 << 8) | 7;
14612
14613 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14614 udelay(40);
14615 }
14616 test_desc.flags = 0x00000005;
14617
14618 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14619 u32 val;
14620
14621 val = *(((u32 *)&test_desc) + i);
14622 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14623 sram_dma_descs + (i * sizeof(u32)));
14624 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14625 }
14626 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14627
859a5887 14628 if (to_device)
1da177e4 14629 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14630 else
1da177e4 14631 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14632
14633 ret = -ENODEV;
14634 for (i = 0; i < 40; i++) {
14635 u32 val;
14636
14637 if (to_device)
14638 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14639 else
14640 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14641 if ((val & 0xffff) == sram_dma_descs) {
14642 ret = 0;
14643 break;
14644 }
14645
14646 udelay(100);
14647 }
14648
14649 return ret;
14650}
14651
ded7340d 14652#define TEST_BUFFER_SIZE 0x2000
1da177e4 14653
4143470c 14654static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14655 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14656 { },
14657};
14658
1da177e4
LT
14659static int __devinit tg3_test_dma(struct tg3 *tp)
14660{
14661 dma_addr_t buf_dma;
59e6b434 14662 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14663 int ret = 0;
1da177e4 14664
4bae65c8
MC
14665 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14666 &buf_dma, GFP_KERNEL);
1da177e4
LT
14667 if (!buf) {
14668 ret = -ENOMEM;
14669 goto out_nofree;
14670 }
14671
14672 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14673 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14674
59e6b434 14675 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14676
1407deb1 14677 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
cbf9ca6c
MC
14678 goto out;
14679
1da177e4
LT
14680 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14681 /* DMA read watermark not used on PCIE */
14682 tp->dma_rwctrl |= 0x00180000;
14683 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
85e94ced
MC
14684 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14685 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14686 tp->dma_rwctrl |= 0x003f0000;
14687 else
14688 tp->dma_rwctrl |= 0x003f000f;
14689 } else {
14690 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14691 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14692 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14693 u32 read_water = 0x7;
1da177e4 14694
4a29cc2e
MC
14695 /* If the 5704 is behind the EPB bridge, we can
14696 * do the less restrictive ONE_DMA workaround for
14697 * better performance.
14698 */
14699 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
14700 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14701 tp->dma_rwctrl |= 0x8000;
14702 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14703 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14704
49afdeb6
MC
14705 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14706 read_water = 4;
59e6b434 14707 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14708 tp->dma_rwctrl |=
14709 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14710 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14711 (1 << 23);
4cf78e4f
MC
14712 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14713 /* 5780 always in PCIX mode */
14714 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14715 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14716 /* 5714 always in PCIX mode */
14717 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14718 } else {
14719 tp->dma_rwctrl |= 0x001b000f;
14720 }
14721 }
14722
14723 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14724 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14725 tp->dma_rwctrl &= 0xfffffff0;
14726
14727 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14728 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14729 /* Remove this if it causes problems for some boards. */
14730 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14731
14732 /* On 5700/5701 chips, we need to set this bit.
14733 * Otherwise the chip will issue cacheline transactions
14734 * to streamable DMA memory with not all the byte
14735 * enables turned on. This is an error on several
14736 * RISC PCI controllers, in particular sparc64.
14737 *
14738 * On 5703/5704 chips, this bit has been reassigned
14739 * a different meaning. In particular, it is used
14740 * on those chips to enable a PCI-X workaround.
14741 */
14742 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14743 }
14744
14745 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14746
14747#if 0
14748 /* Unneeded, already done by tg3_get_invariants. */
14749 tg3_switch_clocks(tp);
14750#endif
14751
1da177e4
LT
14752 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14753 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14754 goto out;
14755
59e6b434
DM
14756 /* It is best to perform DMA test with maximum write burst size
14757 * to expose the 5700/5701 write DMA bug.
14758 */
14759 saved_dma_rwctrl = tp->dma_rwctrl;
14760 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14761 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14762
1da177e4
LT
14763 while (1) {
14764 u32 *p = buf, i;
14765
14766 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14767 p[i] = i;
14768
14769 /* Send the buffer to the chip. */
14770 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14771 if (ret) {
2445e461
MC
14772 dev_err(&tp->pdev->dev,
14773 "%s: Buffer write failed. err = %d\n",
14774 __func__, ret);
1da177e4
LT
14775 break;
14776 }
14777
14778#if 0
14779 /* validate data reached card RAM correctly. */
14780 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14781 u32 val;
14782 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14783 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14784 dev_err(&tp->pdev->dev,
14785 "%s: Buffer corrupted on device! "
14786 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14787 /* ret = -ENODEV here? */
14788 }
14789 p[i] = 0;
14790 }
14791#endif
14792 /* Now read it back. */
14793 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14794 if (ret) {
5129c3a3
MC
14795 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14796 "err = %d\n", __func__, ret);
1da177e4
LT
14797 break;
14798 }
14799
14800 /* Verify it. */
14801 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14802 if (p[i] == i)
14803 continue;
14804
59e6b434
DM
14805 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14806 DMA_RWCTRL_WRITE_BNDRY_16) {
14807 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14808 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14809 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14810 break;
14811 } else {
2445e461
MC
14812 dev_err(&tp->pdev->dev,
14813 "%s: Buffer corrupted on read back! "
14814 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14815 ret = -ENODEV;
14816 goto out;
14817 }
14818 }
14819
14820 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14821 /* Success. */
14822 ret = 0;
14823 break;
14824 }
14825 }
59e6b434
DM
14826 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14827 DMA_RWCTRL_WRITE_BNDRY_16) {
14828 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14829 * now look for chipsets that are known to expose the
14830 * DMA bug without failing the test.
59e6b434 14831 */
4143470c 14832 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
14833 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14834 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14835 } else {
6d1cfbab
MC
14836 /* Safe to use the calculated DMA boundary. */
14837 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14838 }
6d1cfbab 14839
59e6b434
DM
14840 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14841 }
1da177e4
LT
14842
14843out:
4bae65c8 14844 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
14845out_nofree:
14846 return ret;
14847}
14848
1da177e4
LT
14849static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14850{
1407deb1 14851 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
666bc831
MC
14852 tp->bufmgr_config.mbuf_read_dma_low_water =
14853 DEFAULT_MB_RDMA_LOW_WATER_5705;
14854 tp->bufmgr_config.mbuf_mac_rx_low_water =
14855 DEFAULT_MB_MACRX_LOW_WATER_57765;
14856 tp->bufmgr_config.mbuf_high_water =
14857 DEFAULT_MB_HIGH_WATER_57765;
14858
14859 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14860 DEFAULT_MB_RDMA_LOW_WATER_5705;
14861 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14862 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14863 tp->bufmgr_config.mbuf_high_water_jumbo =
14864 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14865 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
fdfec172
MC
14866 tp->bufmgr_config.mbuf_read_dma_low_water =
14867 DEFAULT_MB_RDMA_LOW_WATER_5705;
14868 tp->bufmgr_config.mbuf_mac_rx_low_water =
14869 DEFAULT_MB_MACRX_LOW_WATER_5705;
14870 tp->bufmgr_config.mbuf_high_water =
14871 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14872 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14873 tp->bufmgr_config.mbuf_mac_rx_low_water =
14874 DEFAULT_MB_MACRX_LOW_WATER_5906;
14875 tp->bufmgr_config.mbuf_high_water =
14876 DEFAULT_MB_HIGH_WATER_5906;
14877 }
fdfec172
MC
14878
14879 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14880 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14881 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14882 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14883 tp->bufmgr_config.mbuf_high_water_jumbo =
14884 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14885 } else {
14886 tp->bufmgr_config.mbuf_read_dma_low_water =
14887 DEFAULT_MB_RDMA_LOW_WATER;
14888 tp->bufmgr_config.mbuf_mac_rx_low_water =
14889 DEFAULT_MB_MACRX_LOW_WATER;
14890 tp->bufmgr_config.mbuf_high_water =
14891 DEFAULT_MB_HIGH_WATER;
14892
14893 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14894 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14895 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14896 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14897 tp->bufmgr_config.mbuf_high_water_jumbo =
14898 DEFAULT_MB_HIGH_WATER_JUMBO;
14899 }
1da177e4
LT
14900
14901 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14902 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14903}
14904
14905static char * __devinit tg3_phy_string(struct tg3 *tp)
14906{
79eb6904
MC
14907 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14908 case TG3_PHY_ID_BCM5400: return "5400";
14909 case TG3_PHY_ID_BCM5401: return "5401";
14910 case TG3_PHY_ID_BCM5411: return "5411";
14911 case TG3_PHY_ID_BCM5701: return "5701";
14912 case TG3_PHY_ID_BCM5703: return "5703";
14913 case TG3_PHY_ID_BCM5704: return "5704";
14914 case TG3_PHY_ID_BCM5705: return "5705";
14915 case TG3_PHY_ID_BCM5750: return "5750";
14916 case TG3_PHY_ID_BCM5752: return "5752";
14917 case TG3_PHY_ID_BCM5714: return "5714";
14918 case TG3_PHY_ID_BCM5780: return "5780";
14919 case TG3_PHY_ID_BCM5755: return "5755";
14920 case TG3_PHY_ID_BCM5787: return "5787";
14921 case TG3_PHY_ID_BCM5784: return "5784";
14922 case TG3_PHY_ID_BCM5756: return "5722/5756";
14923 case TG3_PHY_ID_BCM5906: return "5906";
14924 case TG3_PHY_ID_BCM5761: return "5761";
14925 case TG3_PHY_ID_BCM5718C: return "5718C";
14926 case TG3_PHY_ID_BCM5718S: return "5718S";
14927 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 14928 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 14929 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 14930 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14931 case 0: return "serdes";
14932 default: return "unknown";
855e1111 14933 }
1da177e4
LT
14934}
14935
f9804ddb
MC
14936static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14937{
14938 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14939 strcpy(str, "PCI Express");
14940 return str;
14941 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14942 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14943
14944 strcpy(str, "PCIX:");
14945
14946 if ((clock_ctrl == 7) ||
14947 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14948 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14949 strcat(str, "133MHz");
14950 else if (clock_ctrl == 0)
14951 strcat(str, "33MHz");
14952 else if (clock_ctrl == 2)
14953 strcat(str, "50MHz");
14954 else if (clock_ctrl == 4)
14955 strcat(str, "66MHz");
14956 else if (clock_ctrl == 6)
14957 strcat(str, "100MHz");
f9804ddb
MC
14958 } else {
14959 strcpy(str, "PCI:");
14960 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14961 strcat(str, "66MHz");
14962 else
14963 strcat(str, "33MHz");
14964 }
14965 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14966 strcat(str, ":32-bit");
14967 else
14968 strcat(str, ":64-bit");
14969 return str;
14970}
14971
8c2dc7e1 14972static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
14973{
14974 struct pci_dev *peer;
14975 unsigned int func, devnr = tp->pdev->devfn & ~7;
14976
14977 for (func = 0; func < 8; func++) {
14978 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14979 if (peer && peer != tp->pdev)
14980 break;
14981 pci_dev_put(peer);
14982 }
16fe9d74
MC
14983 /* 5704 can be configured in single-port mode, set peer to
14984 * tp->pdev in that case.
14985 */
14986 if (!peer) {
14987 peer = tp->pdev;
14988 return peer;
14989 }
1da177e4
LT
14990
14991 /*
14992 * We don't need to keep the refcount elevated; there's no way
14993 * to remove one half of this device without removing the other
14994 */
14995 pci_dev_put(peer);
14996
14997 return peer;
14998}
14999
15f9850d
DM
15000static void __devinit tg3_init_coal(struct tg3 *tp)
15001{
15002 struct ethtool_coalesce *ec = &tp->coal;
15003
15004 memset(ec, 0, sizeof(*ec));
15005 ec->cmd = ETHTOOL_GCOALESCE;
15006 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15007 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15008 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15009 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15010 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15011 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15012 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15013 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15014 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15015
15016 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15017 HOSTCC_MODE_CLRTICK_TXBD)) {
15018 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15019 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15020 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15021 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15022 }
d244c892
MC
15023
15024 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
15025 ec->rx_coalesce_usecs_irq = 0;
15026 ec->tx_coalesce_usecs_irq = 0;
15027 ec->stats_block_coalesce_usecs = 0;
15028 }
15f9850d
DM
15029}
15030
7c7d64b8
SH
15031static const struct net_device_ops tg3_netdev_ops = {
15032 .ndo_open = tg3_open,
15033 .ndo_stop = tg3_close,
00829823 15034 .ndo_start_xmit = tg3_start_xmit,
511d2224 15035 .ndo_get_stats64 = tg3_get_stats64,
00829823
SH
15036 .ndo_validate_addr = eth_validate_addr,
15037 .ndo_set_multicast_list = tg3_set_rx_mode,
15038 .ndo_set_mac_address = tg3_set_mac_addr,
15039 .ndo_do_ioctl = tg3_ioctl,
15040 .ndo_tx_timeout = tg3_tx_timeout,
15041 .ndo_change_mtu = tg3_change_mtu,
dc668910 15042 .ndo_fix_features = tg3_fix_features,
00829823
SH
15043#ifdef CONFIG_NET_POLL_CONTROLLER
15044 .ndo_poll_controller = tg3_poll_controller,
15045#endif
15046};
15047
15048static const struct net_device_ops tg3_netdev_ops_dma_bug = {
15049 .ndo_open = tg3_open,
15050 .ndo_stop = tg3_close,
15051 .ndo_start_xmit = tg3_start_xmit_dma_bug,
511d2224 15052 .ndo_get_stats64 = tg3_get_stats64,
7c7d64b8
SH
15053 .ndo_validate_addr = eth_validate_addr,
15054 .ndo_set_multicast_list = tg3_set_rx_mode,
15055 .ndo_set_mac_address = tg3_set_mac_addr,
15056 .ndo_do_ioctl = tg3_ioctl,
15057 .ndo_tx_timeout = tg3_tx_timeout,
15058 .ndo_change_mtu = tg3_change_mtu,
7c7d64b8
SH
15059#ifdef CONFIG_NET_POLL_CONTROLLER
15060 .ndo_poll_controller = tg3_poll_controller,
15061#endif
15062};
15063
1da177e4
LT
15064static int __devinit tg3_init_one(struct pci_dev *pdev,
15065 const struct pci_device_id *ent)
15066{
1da177e4
LT
15067 struct net_device *dev;
15068 struct tg3 *tp;
646c9edd
MC
15069 int i, err, pm_cap;
15070 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15071 char str[40];
72f2afb8 15072 u64 dma_mask, persist_dma_mask;
dc668910 15073 u32 hw_features = 0;
1da177e4 15074
05dbe005 15075 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15076
15077 err = pci_enable_device(pdev);
15078 if (err) {
2445e461 15079 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15080 return err;
15081 }
15082
1da177e4
LT
15083 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15084 if (err) {
2445e461 15085 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15086 goto err_out_disable_pdev;
15087 }
15088
15089 pci_set_master(pdev);
15090
15091 /* Find power-management capability. */
15092 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15093 if (pm_cap == 0) {
2445e461
MC
15094 dev_err(&pdev->dev,
15095 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15096 err = -EIO;
15097 goto err_out_free_res;
15098 }
15099
fe5f5787 15100 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15101 if (!dev) {
2445e461 15102 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4
LT
15103 err = -ENOMEM;
15104 goto err_out_free_res;
15105 }
15106
1da177e4
LT
15107 SET_NETDEV_DEV(dev, &pdev->dev);
15108
1da177e4 15109 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1da177e4
LT
15110
15111 tp = netdev_priv(dev);
15112 tp->pdev = pdev;
15113 tp->dev = dev;
15114 tp->pm_cap = pm_cap;
1da177e4
LT
15115 tp->rx_mode = TG3_DEF_RX_MODE;
15116 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15117
1da177e4
LT
15118 if (tg3_debug > 0)
15119 tp->msg_enable = tg3_debug;
15120 else
15121 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15122
15123 /* The word/byte swap controls here control register access byte
15124 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15125 * setting below.
15126 */
15127 tp->misc_host_ctrl =
15128 MISC_HOST_CTRL_MASK_PCI_INT |
15129 MISC_HOST_CTRL_WORD_SWAP |
15130 MISC_HOST_CTRL_INDIR_ACCESS |
15131 MISC_HOST_CTRL_PCISTATE_RW;
15132
15133 /* The NONFRM (non-frame) byte/word swap controls take effect
15134 * on descriptor entries, anything which isn't packet data.
15135 *
15136 * The StrongARM chips on the board (one for tx, one for rx)
15137 * are running in big-endian mode.
15138 */
15139 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15140 GRC_MODE_WSWAP_NONFRM_DATA);
15141#ifdef __BIG_ENDIAN
15142 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15143#endif
15144 spin_lock_init(&tp->lock);
1da177e4 15145 spin_lock_init(&tp->indirect_lock);
c4028958 15146 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15147
d5fe488a 15148 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15149 if (!tp->regs) {
ab96b241 15150 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15151 err = -ENOMEM;
15152 goto err_out_free_dev;
15153 }
15154
1da177e4
LT
15155 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15156 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15157
1da177e4 15158 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15159 dev->watchdog_timeo = TG3_TX_TIMEOUT;
1da177e4 15160 dev->irq = pdev->irq;
1da177e4
LT
15161
15162 err = tg3_get_invariants(tp);
15163 if (err) {
ab96b241
MC
15164 dev_err(&pdev->dev,
15165 "Problem fetching invariants of chip, aborting\n");
1da177e4
LT
15166 goto err_out_iounmap;
15167 }
15168
615774fe 15169 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
0a58d668 15170 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
00829823
SH
15171 dev->netdev_ops = &tg3_netdev_ops;
15172 else
15173 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
15174
15175
4a29cc2e
MC
15176 /* The EPB bridge inside 5714, 5715, and 5780 and any
15177 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15178 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15179 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15180 * do DMA address check in tg3_start_xmit().
15181 */
4a29cc2e 15182 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
284901a9 15183 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
4a29cc2e 15184 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
50cf156a 15185 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15186#ifdef CONFIG_HIGHMEM
6a35528a 15187 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15188#endif
4a29cc2e 15189 } else
6a35528a 15190 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15191
15192 /* Configure DMA attributes. */
284901a9 15193 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15194 err = pci_set_dma_mask(pdev, dma_mask);
15195 if (!err) {
15196 dev->features |= NETIF_F_HIGHDMA;
15197 err = pci_set_consistent_dma_mask(pdev,
15198 persist_dma_mask);
15199 if (err < 0) {
ab96b241
MC
15200 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15201 "DMA for consistent allocations\n");
72f2afb8
MC
15202 goto err_out_iounmap;
15203 }
15204 }
15205 }
284901a9
YH
15206 if (err || dma_mask == DMA_BIT_MASK(32)) {
15207 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15208 if (err) {
ab96b241
MC
15209 dev_err(&pdev->dev,
15210 "No usable DMA configuration, aborting\n");
72f2afb8
MC
15211 goto err_out_iounmap;
15212 }
15213 }
15214
fdfec172 15215 tg3_init_bufmgr_config(tp);
1da177e4 15216
507399f1
MC
15217 /* Selectively allow TSO based on operating conditions */
15218 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
15219 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
1da177e4 15220 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
507399f1
MC
15221 else {
15222 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
15223 tp->fw_needed = NULL;
1da177e4 15224 }
507399f1
MC
15225
15226 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
15227 tp->fw_needed = FIRMWARE_TG3;
1da177e4 15228
4e3a7aaa
MC
15229 /* TSO is on by default on chips that support hardware TSO.
15230 * Firmware TSO on older chips gives lower performance, so it
15231 * is off by default, but can be enabled using ethtool.
15232 */
e849cdc3 15233 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
dc668910
MM
15234 (dev->features & NETIF_F_IP_CSUM))
15235 hw_features |= NETIF_F_TSO;
e849cdc3
MC
15236 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
15237 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
dc668910
MM
15238 if (dev->features & NETIF_F_IPV6_CSUM)
15239 hw_features |= NETIF_F_TSO6;
e849cdc3
MC
15240 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
15241 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15242 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15243 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 15244 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910
MM
15245 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
15246 hw_features |= NETIF_F_TSO_ECN;
b0026624 15247 }
1da177e4 15248
dc668910
MM
15249 dev->hw_features |= hw_features;
15250 dev->features |= hw_features;
15251 dev->vlan_features |= hw_features;
15252
1da177e4
LT
15253 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
15254 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
15255 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
15256 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
15257 tp->rx_pending = 63;
15258 }
15259
1da177e4
LT
15260 err = tg3_get_device_address(tp);
15261 if (err) {
ab96b241
MC
15262 dev_err(&pdev->dev,
15263 "Could not obtain valid ethernet address, aborting\n");
026a6c21 15264 goto err_out_iounmap;
1da177e4
LT
15265 }
15266
c88864df 15267 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
63532394 15268 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 15269 if (!tp->aperegs) {
ab96b241
MC
15270 dev_err(&pdev->dev,
15271 "Cannot map APE registers, aborting\n");
c88864df 15272 err = -ENOMEM;
026a6c21 15273 goto err_out_iounmap;
c88864df
MC
15274 }
15275
15276 tg3_ape_lock_init(tp);
7fd76445
MC
15277
15278 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
15279 tg3_read_dash_ver(tp);
c88864df
MC
15280 }
15281
1da177e4
LT
15282 /*
15283 * Reset chip in case UNDI or EFI driver did not shutdown
15284 * DMA self test will enable WDMAC and we'll see (spurious)
15285 * pending DMA on the PCI bus at that point.
15286 */
15287 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15288 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15289 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15290 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15291 }
15292
15293 err = tg3_test_dma(tp);
15294 if (err) {
ab96b241 15295 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15296 goto err_out_apeunmap;
1da177e4
LT
15297 }
15298
78f90dcf
MC
15299 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15300 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15301 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15302 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15303 struct tg3_napi *tnapi = &tp->napi[i];
15304
15305 tnapi->tp = tp;
15306 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15307
15308 tnapi->int_mbox = intmbx;
15309 if (i < 4)
15310 intmbx += 0x8;
15311 else
15312 intmbx += 0x4;
15313
15314 tnapi->consmbox = rcvmbx;
15315 tnapi->prodmbox = sndmbx;
15316
66cfd1bd 15317 if (i)
78f90dcf 15318 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15319 else
78f90dcf 15320 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf
MC
15321
15322 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
15323 break;
15324
15325 /*
15326 * If we support MSIX, we'll be using RSS. If we're using
15327 * RSS, the first vector only handles link interrupts and the
15328 * remaining vectors handle rx and tx interrupts. Reuse the
15329 * mailbox values for the next iteration. The values we setup
15330 * above are still useful for the single vectored mode.
15331 */
15332 if (!i)
15333 continue;
15334
15335 rcvmbx += 0x8;
15336
15337 if (sndmbx & 0x4)
15338 sndmbx -= 0x4;
15339 else
15340 sndmbx += 0xc;
15341 }
15342
15f9850d
DM
15343 tg3_init_coal(tp);
15344
c49a1561
MC
15345 pci_set_drvdata(pdev, dev);
15346
1da177e4
LT
15347 err = register_netdev(dev);
15348 if (err) {
ab96b241 15349 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15350 goto err_out_apeunmap;
1da177e4
LT
15351 }
15352
05dbe005
JP
15353 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15354 tp->board_part_number,
15355 tp->pci_chip_rev_id,
15356 tg3_bus_string(tp, str),
15357 dev->dev_addr);
1da177e4 15358
f07e9af3 15359 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15360 struct phy_device *phydev;
15361 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15362 netdev_info(dev,
15363 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15364 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15365 } else {
15366 char *ethtype;
15367
15368 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15369 ethtype = "10/100Base-TX";
15370 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15371 ethtype = "1000Base-SX";
15372 else
15373 ethtype = "10/100/1000Base-T";
15374
5129c3a3 15375 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15376 "(WireSpeed[%d], EEE[%d])\n",
15377 tg3_phy_string(tp), ethtype,
15378 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15379 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15380 }
05dbe005
JP
15381
15382 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15383 (dev->features & NETIF_F_RXCSUM) != 0,
05dbe005 15384 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
f07e9af3 15385 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
05dbe005
JP
15386 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
15387 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
15388 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15389 tp->dma_rwctrl,
15390 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15391 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15392
b45aa2f6
MC
15393 pci_save_state(pdev);
15394
1da177e4
LT
15395 return 0;
15396
0d3031d9
MC
15397err_out_apeunmap:
15398 if (tp->aperegs) {
15399 iounmap(tp->aperegs);
15400 tp->aperegs = NULL;
15401 }
15402
1da177e4 15403err_out_iounmap:
6892914f
MC
15404 if (tp->regs) {
15405 iounmap(tp->regs);
22abe310 15406 tp->regs = NULL;
6892914f 15407 }
1da177e4
LT
15408
15409err_out_free_dev:
15410 free_netdev(dev);
15411
15412err_out_free_res:
15413 pci_release_regions(pdev);
15414
15415err_out_disable_pdev:
15416 pci_disable_device(pdev);
15417 pci_set_drvdata(pdev, NULL);
15418 return err;
15419}
15420
15421static void __devexit tg3_remove_one(struct pci_dev *pdev)
15422{
15423 struct net_device *dev = pci_get_drvdata(pdev);
15424
15425 if (dev) {
15426 struct tg3 *tp = netdev_priv(dev);
15427
077f849d
JSR
15428 if (tp->fw)
15429 release_firmware(tp->fw);
15430
23f333a2 15431 cancel_work_sync(&tp->reset_task);
158d7abd 15432
b02fd9e3
MC
15433 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
15434 tg3_phy_fini(tp);
158d7abd 15435 tg3_mdio_fini(tp);
b02fd9e3 15436 }
158d7abd 15437
1da177e4 15438 unregister_netdev(dev);
0d3031d9
MC
15439 if (tp->aperegs) {
15440 iounmap(tp->aperegs);
15441 tp->aperegs = NULL;
15442 }
6892914f
MC
15443 if (tp->regs) {
15444 iounmap(tp->regs);
22abe310 15445 tp->regs = NULL;
6892914f 15446 }
1da177e4
LT
15447 free_netdev(dev);
15448 pci_release_regions(pdev);
15449 pci_disable_device(pdev);
15450 pci_set_drvdata(pdev, NULL);
15451 }
15452}
15453
aa6027ca 15454#ifdef CONFIG_PM_SLEEP
c866b7ea 15455static int tg3_suspend(struct device *device)
1da177e4 15456{
c866b7ea 15457 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15458 struct net_device *dev = pci_get_drvdata(pdev);
15459 struct tg3 *tp = netdev_priv(dev);
15460 int err;
15461
15462 if (!netif_running(dev))
15463 return 0;
15464
23f333a2 15465 flush_work_sync(&tp->reset_task);
b02fd9e3 15466 tg3_phy_stop(tp);
1da177e4
LT
15467 tg3_netif_stop(tp);
15468
15469 del_timer_sync(&tp->timer);
15470
f47c11ee 15471 tg3_full_lock(tp, 1);
1da177e4 15472 tg3_disable_ints(tp);
f47c11ee 15473 tg3_full_unlock(tp);
1da177e4
LT
15474
15475 netif_device_detach(dev);
15476
f47c11ee 15477 tg3_full_lock(tp, 0);
944d980e 15478 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6a9eba15 15479 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
f47c11ee 15480 tg3_full_unlock(tp);
1da177e4 15481
c866b7ea 15482 err = tg3_power_down_prepare(tp);
1da177e4 15483 if (err) {
b02fd9e3
MC
15484 int err2;
15485
f47c11ee 15486 tg3_full_lock(tp, 0);
1da177e4 15487
6a9eba15 15488 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
15489 err2 = tg3_restart_hw(tp, 1);
15490 if (err2)
b9ec6c1b 15491 goto out;
1da177e4
LT
15492
15493 tp->timer.expires = jiffies + tp->timer_offset;
15494 add_timer(&tp->timer);
15495
15496 netif_device_attach(dev);
15497 tg3_netif_start(tp);
15498
b9ec6c1b 15499out:
f47c11ee 15500 tg3_full_unlock(tp);
b02fd9e3
MC
15501
15502 if (!err2)
15503 tg3_phy_start(tp);
1da177e4
LT
15504 }
15505
15506 return err;
15507}
15508
c866b7ea 15509static int tg3_resume(struct device *device)
1da177e4 15510{
c866b7ea 15511 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15512 struct net_device *dev = pci_get_drvdata(pdev);
15513 struct tg3 *tp = netdev_priv(dev);
15514 int err;
15515
15516 if (!netif_running(dev))
15517 return 0;
15518
1da177e4
LT
15519 netif_device_attach(dev);
15520
f47c11ee 15521 tg3_full_lock(tp, 0);
1da177e4 15522
6a9eba15 15523 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b9ec6c1b
MC
15524 err = tg3_restart_hw(tp, 1);
15525 if (err)
15526 goto out;
1da177e4
LT
15527
15528 tp->timer.expires = jiffies + tp->timer_offset;
15529 add_timer(&tp->timer);
15530
1da177e4
LT
15531 tg3_netif_start(tp);
15532
b9ec6c1b 15533out:
f47c11ee 15534 tg3_full_unlock(tp);
1da177e4 15535
b02fd9e3
MC
15536 if (!err)
15537 tg3_phy_start(tp);
15538
b9ec6c1b 15539 return err;
1da177e4
LT
15540}
15541
c866b7ea 15542static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15543#define TG3_PM_OPS (&tg3_pm_ops)
15544
15545#else
15546
15547#define TG3_PM_OPS NULL
15548
15549#endif /* CONFIG_PM_SLEEP */
c866b7ea 15550
b45aa2f6
MC
15551/**
15552 * tg3_io_error_detected - called when PCI error is detected
15553 * @pdev: Pointer to PCI device
15554 * @state: The current pci connection state
15555 *
15556 * This function is called after a PCI bus error affecting
15557 * this device has been detected.
15558 */
15559static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15560 pci_channel_state_t state)
15561{
15562 struct net_device *netdev = pci_get_drvdata(pdev);
15563 struct tg3 *tp = netdev_priv(netdev);
15564 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15565
15566 netdev_info(netdev, "PCI I/O error detected\n");
15567
15568 rtnl_lock();
15569
15570 if (!netif_running(netdev))
15571 goto done;
15572
15573 tg3_phy_stop(tp);
15574
15575 tg3_netif_stop(tp);
15576
15577 del_timer_sync(&tp->timer);
15578 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
15579
15580 /* Want to make sure that the reset task doesn't run */
15581 cancel_work_sync(&tp->reset_task);
15582 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
15583 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
15584
15585 netif_device_detach(netdev);
15586
15587 /* Clean up software state, even if MMIO is blocked */
15588 tg3_full_lock(tp, 0);
15589 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15590 tg3_full_unlock(tp);
15591
15592done:
15593 if (state == pci_channel_io_perm_failure)
15594 err = PCI_ERS_RESULT_DISCONNECT;
15595 else
15596 pci_disable_device(pdev);
15597
15598 rtnl_unlock();
15599
15600 return err;
15601}
15602
15603/**
15604 * tg3_io_slot_reset - called after the pci bus has been reset.
15605 * @pdev: Pointer to PCI device
15606 *
15607 * Restart the card from scratch, as if from a cold-boot.
15608 * At this point, the card has exprienced a hard reset,
15609 * followed by fixups by BIOS, and has its config space
15610 * set up identically to what it was at cold boot.
15611 */
15612static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15613{
15614 struct net_device *netdev = pci_get_drvdata(pdev);
15615 struct tg3 *tp = netdev_priv(netdev);
15616 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15617 int err;
15618
15619 rtnl_lock();
15620
15621 if (pci_enable_device(pdev)) {
15622 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15623 goto done;
15624 }
15625
15626 pci_set_master(pdev);
15627 pci_restore_state(pdev);
15628 pci_save_state(pdev);
15629
15630 if (!netif_running(netdev)) {
15631 rc = PCI_ERS_RESULT_RECOVERED;
15632 goto done;
15633 }
15634
15635 err = tg3_power_up(tp);
15636 if (err) {
15637 netdev_err(netdev, "Failed to restore register access.\n");
15638 goto done;
15639 }
15640
15641 rc = PCI_ERS_RESULT_RECOVERED;
15642
15643done:
15644 rtnl_unlock();
15645
15646 return rc;
15647}
15648
15649/**
15650 * tg3_io_resume - called when traffic can start flowing again.
15651 * @pdev: Pointer to PCI device
15652 *
15653 * This callback is called when the error recovery driver tells
15654 * us that its OK to resume normal operation.
15655 */
15656static void tg3_io_resume(struct pci_dev *pdev)
15657{
15658 struct net_device *netdev = pci_get_drvdata(pdev);
15659 struct tg3 *tp = netdev_priv(netdev);
15660 int err;
15661
15662 rtnl_lock();
15663
15664 if (!netif_running(netdev))
15665 goto done;
15666
15667 tg3_full_lock(tp, 0);
15668 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
15669 err = tg3_restart_hw(tp, 1);
15670 tg3_full_unlock(tp);
15671 if (err) {
15672 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15673 goto done;
15674 }
15675
15676 netif_device_attach(netdev);
15677
15678 tp->timer.expires = jiffies + tp->timer_offset;
15679 add_timer(&tp->timer);
15680
15681 tg3_netif_start(tp);
15682
15683 tg3_phy_start(tp);
15684
15685done:
15686 rtnl_unlock();
15687}
15688
15689static struct pci_error_handlers tg3_err_handler = {
15690 .error_detected = tg3_io_error_detected,
15691 .slot_reset = tg3_io_slot_reset,
15692 .resume = tg3_io_resume
15693};
15694
1da177e4
LT
15695static struct pci_driver tg3_driver = {
15696 .name = DRV_MODULE_NAME,
15697 .id_table = tg3_pci_tbl,
15698 .probe = tg3_init_one,
15699 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 15700 .err_handler = &tg3_err_handler,
aa6027ca 15701 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15702};
15703
15704static int __init tg3_init(void)
15705{
29917620 15706 return pci_register_driver(&tg3_driver);
1da177e4
LT
15707}
15708
15709static void __exit tg3_cleanup(void)
15710{
15711 pci_unregister_driver(&tg3_driver);
15712}
15713
15714module_init(tg3_init);
15715module_exit(tg3_cleanup);