tc35815: Disable StripCRC
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / tc35815.c
CommitLineData
eea221ce
AN
1/*
2 * tc35815.c: A TOSHIBA TC35815CF PCI 10/100Mbps ethernet driver for linux.
1da177e4
LT
3 *
4 * Based on skelton.c by Donald Becker.
1da177e4 5 *
eea221ce
AN
6 * This driver is a replacement of older and less maintained version.
7 * This is a header of the older version:
8 * -----<snip>-----
9 * Copyright 2001 MontaVista Software Inc.
10 * Author: MontaVista Software, Inc.
11 * ahennessy@mvista.com
12 * Copyright (C) 2000-2001 Toshiba Corporation
13 * static const char *version =
14 * "tc35815.c:v0.00 26/07/2000 by Toshiba Corporation\n";
15 * -----<snip>-----
1da177e4 16 *
eea221ce
AN
17 * This file is subject to the terms and conditions of the GNU General Public
18 * License. See the file "COPYING" in the main directory of this archive
19 * for more details.
1da177e4 20 *
eea221ce
AN
21 * (C) Copyright TOSHIBA CORPORATION 2004-2005
22 * All Rights Reserved.
1da177e4
LT
23 */
24
eea221ce 25#ifdef TC35815_NAPI
297713de 26#define DRV_VERSION "1.38-NAPI"
eea221ce 27#else
297713de 28#define DRV_VERSION "1.38"
eea221ce
AN
29#endif
30static const char *version = "tc35815.c:v" DRV_VERSION "\n";
31#define MODNAME "tc35815"
1da177e4
LT
32
33#include <linux/module.h>
34#include <linux/kernel.h>
35#include <linux/types.h>
36#include <linux/fcntl.h>
37#include <linux/interrupt.h>
38#include <linux/ioport.h>
39#include <linux/in.h>
82a9928d 40#include <linux/if_vlan.h>
1da177e4
LT
41#include <linux/slab.h>
42#include <linux/string.h>
eea221ce 43#include <linux/spinlock.h>
1da177e4
LT
44#include <linux/errno.h>
45#include <linux/init.h>
46#include <linux/netdevice.h>
47#include <linux/etherdevice.h>
48#include <linux/skbuff.h>
49#include <linux/delay.h>
50#include <linux/pci.h>
c6686fe3
AN
51#include <linux/phy.h>
52#include <linux/workqueue.h>
bd43da8f 53#include <linux/platform_device.h>
1da177e4 54#include <asm/io.h>
1da177e4
LT
55#include <asm/byteorder.h>
56
1da177e4
LT
57/* First, a few definitions that the brave might change. */
58
1da177e4 59#define GATHER_TXINT /* On-Demand Tx Interrupt */
eea221ce
AN
60#define WORKAROUND_LOSTCAR
61#define WORKAROUND_100HALF_PROMISC
62/* #define TC35815_USE_PACKEDBUFFER */
63
c6686fe3 64enum tc35815_chiptype {
eea221ce
AN
65 TC35815CF = 0,
66 TC35815_NWU,
67 TC35815_TX4939,
c6686fe3 68};
eea221ce 69
c6686fe3 70/* indexed by tc35815_chiptype, above */
eea221ce
AN
71static const struct {
72 const char *name;
c6686fe3 73} chip_info[] __devinitdata = {
eea221ce
AN
74 { "TOSHIBA TC35815CF 10/100BaseTX" },
75 { "TOSHIBA TC35815 with Wake on LAN" },
76 { "TOSHIBA TC35815/TX4939" },
77};
78
79static const struct pci_device_id tc35815_pci_tbl[] = {
80 {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815CF), .driver_data = TC35815CF },
81 {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_NWU), .driver_data = TC35815_NWU },
82 {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_TX4939), .driver_data = TC35815_TX4939 },
83 {0,}
84};
7f225b42 85MODULE_DEVICE_TABLE(pci, tc35815_pci_tbl);
1da177e4 86
eea221ce
AN
87/* see MODULE_PARM_DESC */
88static struct tc35815_options {
89 int speed;
90 int duplex;
eea221ce 91} options;
1da177e4
LT
92
93/*
94 * Registers
95 */
96struct tc35815_regs {
22adf7e5
AN
97 __u32 DMA_Ctl; /* 0x00 */
98 __u32 TxFrmPtr;
99 __u32 TxThrsh;
100 __u32 TxPollCtr;
101 __u32 BLFrmPtr;
102 __u32 RxFragSize;
103 __u32 Int_En;
104 __u32 FDA_Bas;
105 __u32 FDA_Lim; /* 0x20 */
106 __u32 Int_Src;
107 __u32 unused0[2];
108 __u32 PauseCnt;
109 __u32 RemPauCnt;
110 __u32 TxCtlFrmStat;
111 __u32 unused1;
112 __u32 MAC_Ctl; /* 0x40 */
113 __u32 CAM_Ctl;
114 __u32 Tx_Ctl;
115 __u32 Tx_Stat;
116 __u32 Rx_Ctl;
117 __u32 Rx_Stat;
118 __u32 MD_Data;
119 __u32 MD_CA;
120 __u32 CAM_Adr; /* 0x60 */
121 __u32 CAM_Data;
122 __u32 CAM_Ena;
123 __u32 PROM_Ctl;
124 __u32 PROM_Data;
125 __u32 Algn_Cnt;
126 __u32 CRC_Cnt;
127 __u32 Miss_Cnt;
1da177e4
LT
128};
129
130/*
131 * Bit assignments
132 */
133/* DMA_Ctl bit asign ------------------------------------------------------- */
7f225b42
AN
134#define DMA_RxAlign 0x00c00000 /* 1:Reception Alignment */
135#define DMA_RxAlign_1 0x00400000
136#define DMA_RxAlign_2 0x00800000
137#define DMA_RxAlign_3 0x00c00000
138#define DMA_M66EnStat 0x00080000 /* 1:66MHz Enable State */
139#define DMA_IntMask 0x00040000 /* 1:Interupt mask */
140#define DMA_SWIntReq 0x00020000 /* 1:Software Interrupt request */
141#define DMA_TxWakeUp 0x00010000 /* 1:Transmit Wake Up */
142#define DMA_RxBigE 0x00008000 /* 1:Receive Big Endian */
143#define DMA_TxBigE 0x00004000 /* 1:Transmit Big Endian */
144#define DMA_TestMode 0x00002000 /* 1:Test Mode */
145#define DMA_PowrMgmnt 0x00001000 /* 1:Power Management */
146#define DMA_DmBurst_Mask 0x000001fc /* DMA Burst size */
1da177e4
LT
147
148/* RxFragSize bit asign ---------------------------------------------------- */
7f225b42
AN
149#define RxFrag_EnPack 0x00008000 /* 1:Enable Packing */
150#define RxFrag_MinFragMask 0x00000ffc /* Minimum Fragment */
1da177e4
LT
151
152/* MAC_Ctl bit asign ------------------------------------------------------- */
7f225b42
AN
153#define MAC_Link10 0x00008000 /* 1:Link Status 10Mbits */
154#define MAC_EnMissRoll 0x00002000 /* 1:Enable Missed Roll */
155#define MAC_MissRoll 0x00000400 /* 1:Missed Roll */
156#define MAC_Loop10 0x00000080 /* 1:Loop 10 Mbps */
157#define MAC_Conn_Auto 0x00000000 /*00:Connection mode (Automatic) */
158#define MAC_Conn_10M 0x00000020 /*01: (10Mbps endec)*/
159#define MAC_Conn_Mll 0x00000040 /*10: (Mll clock) */
160#define MAC_MacLoop 0x00000010 /* 1:MAC Loopback */
161#define MAC_FullDup 0x00000008 /* 1:Full Duplex 0:Half Duplex */
162#define MAC_Reset 0x00000004 /* 1:Software Reset */
163#define MAC_HaltImm 0x00000002 /* 1:Halt Immediate */
164#define MAC_HaltReq 0x00000001 /* 1:Halt request */
1da177e4
LT
165
166/* PROM_Ctl bit asign ------------------------------------------------------ */
7f225b42
AN
167#define PROM_Busy 0x00008000 /* 1:Busy (Start Operation) */
168#define PROM_Read 0x00004000 /*10:Read operation */
169#define PROM_Write 0x00002000 /*01:Write operation */
170#define PROM_Erase 0x00006000 /*11:Erase operation */
171 /*00:Enable or Disable Writting, */
172 /* as specified in PROM_Addr. */
173#define PROM_Addr_Ena 0x00000030 /*11xxxx:PROM Write enable */
174 /*00xxxx: disable */
1da177e4
LT
175
176/* CAM_Ctl bit asign ------------------------------------------------------- */
7f225b42
AN
177#define CAM_CompEn 0x00000010 /* 1:CAM Compare Enable */
178#define CAM_NegCAM 0x00000008 /* 1:Reject packets CAM recognizes,*/
179 /* accept other */
180#define CAM_BroadAcc 0x00000004 /* 1:Broadcast assept */
181#define CAM_GroupAcc 0x00000002 /* 1:Multicast assept */
182#define CAM_StationAcc 0x00000001 /* 1:unicast accept */
1da177e4
LT
183
184/* CAM_Ena bit asign ------------------------------------------------------- */
7f225b42 185#define CAM_ENTRY_MAX 21 /* CAM Data entry max count */
1da177e4 186#define CAM_Ena_Mask ((1<<CAM_ENTRY_MAX)-1) /* CAM Enable bits (Max 21bits) */
7f225b42 187#define CAM_Ena_Bit(index) (1 << (index))
1da177e4
LT
188#define CAM_ENTRY_DESTINATION 0
189#define CAM_ENTRY_SOURCE 1
190#define CAM_ENTRY_MACCTL 20
191
192/* Tx_Ctl bit asign -------------------------------------------------------- */
7f225b42
AN
193#define Tx_En 0x00000001 /* 1:Transmit enable */
194#define Tx_TxHalt 0x00000002 /* 1:Transmit Halt Request */
195#define Tx_NoPad 0x00000004 /* 1:Suppress Padding */
196#define Tx_NoCRC 0x00000008 /* 1:Suppress Padding */
197#define Tx_FBack 0x00000010 /* 1:Fast Back-off */
198#define Tx_EnUnder 0x00000100 /* 1:Enable Underrun */
199#define Tx_EnExDefer 0x00000200 /* 1:Enable Excessive Deferral */
200#define Tx_EnLCarr 0x00000400 /* 1:Enable Lost Carrier */
201#define Tx_EnExColl 0x00000800 /* 1:Enable Excessive Collision */
202#define Tx_EnLateColl 0x00001000 /* 1:Enable Late Collision */
203#define Tx_EnTxPar 0x00002000 /* 1:Enable Transmit Parity */
204#define Tx_EnComp 0x00004000 /* 1:Enable Completion */
1da177e4
LT
205
206/* Tx_Stat bit asign ------------------------------------------------------- */
7f225b42
AN
207#define Tx_TxColl_MASK 0x0000000F /* Tx Collision Count */
208#define Tx_ExColl 0x00000010 /* Excessive Collision */
209#define Tx_TXDefer 0x00000020 /* Transmit Defered */
210#define Tx_Paused 0x00000040 /* Transmit Paused */
211#define Tx_IntTx 0x00000080 /* Interrupt on Tx */
212#define Tx_Under 0x00000100 /* Underrun */
213#define Tx_Defer 0x00000200 /* Deferral */
214#define Tx_NCarr 0x00000400 /* No Carrier */
215#define Tx_10Stat 0x00000800 /* 10Mbps Status */
216#define Tx_LateColl 0x00001000 /* Late Collision */
217#define Tx_TxPar 0x00002000 /* Tx Parity Error */
218#define Tx_Comp 0x00004000 /* Completion */
219#define Tx_Halted 0x00008000 /* Tx Halted */
220#define Tx_SQErr 0x00010000 /* Signal Quality Error(SQE) */
1da177e4
LT
221
222/* Rx_Ctl bit asign -------------------------------------------------------- */
7f225b42
AN
223#define Rx_EnGood 0x00004000 /* 1:Enable Good */
224#define Rx_EnRxPar 0x00002000 /* 1:Enable Receive Parity */
225#define Rx_EnLongErr 0x00000800 /* 1:Enable Long Error */
226#define Rx_EnOver 0x00000400 /* 1:Enable OverFlow */
227#define Rx_EnCRCErr 0x00000200 /* 1:Enable CRC Error */
228#define Rx_EnAlign 0x00000100 /* 1:Enable Alignment */
229#define Rx_IgnoreCRC 0x00000040 /* 1:Ignore CRC Value */
230#define Rx_StripCRC 0x00000010 /* 1:Strip CRC Value */
231#define Rx_ShortEn 0x00000008 /* 1:Short Enable */
232#define Rx_LongEn 0x00000004 /* 1:Long Enable */
233#define Rx_RxHalt 0x00000002 /* 1:Receive Halt Request */
234#define Rx_RxEn 0x00000001 /* 1:Receive Intrrupt Enable */
1da177e4
LT
235
236/* Rx_Stat bit asign ------------------------------------------------------- */
7f225b42
AN
237#define Rx_Halted 0x00008000 /* Rx Halted */
238#define Rx_Good 0x00004000 /* Rx Good */
239#define Rx_RxPar 0x00002000 /* Rx Parity Error */
842e08bd 240#define Rx_TypePkt 0x00001000 /* Rx Type Packet */
7f225b42
AN
241#define Rx_LongErr 0x00000800 /* Rx Long Error */
242#define Rx_Over 0x00000400 /* Rx Overflow */
243#define Rx_CRCErr 0x00000200 /* Rx CRC Error */
244#define Rx_Align 0x00000100 /* Rx Alignment Error */
245#define Rx_10Stat 0x00000080 /* Rx 10Mbps Status */
246#define Rx_IntRx 0x00000040 /* Rx Interrupt */
247#define Rx_CtlRecd 0x00000020 /* Rx Control Receive */
842e08bd 248#define Rx_InLenErr 0x00000010 /* Rx In Range Frame Length Error */
7f225b42 249
842e08bd 250#define Rx_Stat_Mask 0x0000FFF0 /* Rx All Status Mask */
1da177e4
LT
251
252/* Int_En bit asign -------------------------------------------------------- */
7f225b42
AN
253#define Int_NRAbtEn 0x00000800 /* 1:Non-recoverable Abort Enable */
254#define Int_TxCtlCmpEn 0x00000400 /* 1:Transmit Ctl Complete Enable */
255#define Int_DmParErrEn 0x00000200 /* 1:DMA Parity Error Enable */
256#define Int_DParDEn 0x00000100 /* 1:Data Parity Error Enable */
257#define Int_EarNotEn 0x00000080 /* 1:Early Notify Enable */
258#define Int_DParErrEn 0x00000040 /* 1:Detected Parity Error Enable */
259#define Int_SSysErrEn 0x00000020 /* 1:Signalled System Error Enable */
260#define Int_RMasAbtEn 0x00000010 /* 1:Received Master Abort Enable */
261#define Int_RTargAbtEn 0x00000008 /* 1:Received Target Abort Enable */
262#define Int_STargAbtEn 0x00000004 /* 1:Signalled Target Abort Enable */
263#define Int_BLExEn 0x00000002 /* 1:Buffer List Exhausted Enable */
264#define Int_FDAExEn 0x00000001 /* 1:Free Descriptor Area */
265 /* Exhausted Enable */
1da177e4
LT
266
267/* Int_Src bit asign ------------------------------------------------------- */
7f225b42
AN
268#define Int_NRabt 0x00004000 /* 1:Non Recoverable error */
269#define Int_DmParErrStat 0x00002000 /* 1:DMA Parity Error & Clear */
270#define Int_BLEx 0x00001000 /* 1:Buffer List Empty & Clear */
271#define Int_FDAEx 0x00000800 /* 1:FDA Empty & Clear */
272#define Int_IntNRAbt 0x00000400 /* 1:Non Recoverable Abort */
273#define Int_IntCmp 0x00000200 /* 1:MAC control packet complete */
274#define Int_IntExBD 0x00000100 /* 1:Interrupt Extra BD & Clear */
275#define Int_DmParErr 0x00000080 /* 1:DMA Parity Error & Clear */
276#define Int_IntEarNot 0x00000040 /* 1:Receive Data write & Clear */
277#define Int_SWInt 0x00000020 /* 1:Software request & Clear */
278#define Int_IntBLEx 0x00000010 /* 1:Buffer List Empty & Clear */
279#define Int_IntFDAEx 0x00000008 /* 1:FDA Empty & Clear */
280#define Int_IntPCI 0x00000004 /* 1:PCI controller & Clear */
281#define Int_IntMacRx 0x00000002 /* 1:Rx controller & Clear */
282#define Int_IntMacTx 0x00000001 /* 1:Tx controller & Clear */
1da177e4
LT
283
284/* MD_CA bit asign --------------------------------------------------------- */
7f225b42
AN
285#define MD_CA_PreSup 0x00001000 /* 1:Preamble Supress */
286#define MD_CA_Busy 0x00000800 /* 1:Busy (Start Operation) */
287#define MD_CA_Wr 0x00000400 /* 1:Write 0:Read */
1da177e4
LT
288
289
1da177e4
LT
290/*
291 * Descriptors
292 */
293
294/* Frame descripter */
295struct FDesc {
296 volatile __u32 FDNext;
297 volatile __u32 FDSystem;
298 volatile __u32 FDStat;
299 volatile __u32 FDCtl;
300};
301
302/* Buffer descripter */
303struct BDesc {
304 volatile __u32 BuffData;
305 volatile __u32 BDCtl;
306};
307
308#define FD_ALIGN 16
309
310/* Frame Descripter bit asign ---------------------------------------------- */
7f225b42
AN
311#define FD_FDLength_MASK 0x0000FFFF /* Length MASK */
312#define FD_BDCnt_MASK 0x001F0000 /* BD count MASK in FD */
313#define FD_FrmOpt_MASK 0x7C000000 /* Frame option MASK */
1da177e4 314#define FD_FrmOpt_BigEndian 0x40000000 /* Tx/Rx */
7f225b42
AN
315#define FD_FrmOpt_IntTx 0x20000000 /* Tx only */
316#define FD_FrmOpt_NoCRC 0x10000000 /* Tx only */
1da177e4
LT
317#define FD_FrmOpt_NoPadding 0x08000000 /* Tx only */
318#define FD_FrmOpt_Packing 0x04000000 /* Rx only */
7f225b42
AN
319#define FD_CownsFD 0x80000000 /* FD Controller owner bit */
320#define FD_Next_EOL 0x00000001 /* FD EOL indicator */
321#define FD_BDCnt_SHIFT 16
1da177e4
LT
322
323/* Buffer Descripter bit asign --------------------------------------------- */
7f225b42
AN
324#define BD_BuffLength_MASK 0x0000FFFF /* Recieve Data Size */
325#define BD_RxBDID_MASK 0x00FF0000 /* BD ID Number MASK */
326#define BD_RxBDSeqN_MASK 0x7F000000 /* Rx BD Sequence Number */
327#define BD_CownsBD 0x80000000 /* BD Controller owner bit */
328#define BD_RxBDID_SHIFT 16
1da177e4
LT
329#define BD_RxBDSeqN_SHIFT 24
330
331
332/* Some useful constants. */
333#undef NO_CHECK_CARRIER /* Does not check No-Carrier with TP */
334
335#ifdef NO_CHECK_CARRIER
336#define TX_CTL_CMD (Tx_EnComp | Tx_EnTxPar | Tx_EnLateColl | \
eea221ce
AN
337 Tx_EnExColl | Tx_EnExDefer | Tx_EnUnder | \
338 Tx_En) /* maybe 0x7b01 */
1da177e4
LT
339#else
340#define TX_CTL_CMD (Tx_EnComp | Tx_EnTxPar | Tx_EnLateColl | \
eea221ce
AN
341 Tx_EnExColl | Tx_EnLCarr | Tx_EnExDefer | Tx_EnUnder | \
342 Tx_En) /* maybe 0x7b01 */
1da177e4 343#endif
297713de 344/* Do not use Rx_StripCRC -- it causes trouble on BLEx/FDAEx condition */
1da177e4 345#define RX_CTL_CMD (Rx_EnGood | Rx_EnRxPar | Rx_EnLongErr | Rx_EnOver \
297713de 346 | Rx_EnCRCErr | Rx_EnAlign | Rx_RxEn) /* maybe 0x6f01 */
1da177e4 347#define INT_EN_CMD (Int_NRAbtEn | \
eea221ce 348 Int_DmParErrEn | Int_DParDEn | Int_DParErrEn | \
1da177e4
LT
349 Int_SSysErrEn | Int_RMasAbtEn | Int_RTargAbtEn | \
350 Int_STargAbtEn | \
351 Int_BLExEn | Int_FDAExEn) /* maybe 0xb7f*/
eea221ce 352#define DMA_CTL_CMD DMA_BURST_SIZE
c6686fe3 353#define HAVE_DMA_RXALIGN(lp) likely((lp)->chiptype != TC35815CF)
1da177e4
LT
354
355/* Tuning parameters */
356#define DMA_BURST_SIZE 32
357#define TX_THRESHOLD 1024
7f225b42
AN
358/* used threshold with packet max byte for low pci transfer ability.*/
359#define TX_THRESHOLD_MAX 1536
360/* setting threshold max value when overrun error occured this count. */
361#define TX_THRESHOLD_KEEP_LIMIT 10
1da177e4 362
eea221ce
AN
363/* 16 + RX_BUF_NUM * 8 + RX_FD_NUM * 16 + TX_FD_NUM * 32 <= PAGE_SIZE*FD_PAGE_NUM */
364#ifdef TC35815_USE_PACKEDBUFFER
1da177e4 365#define FD_PAGE_NUM 2
eea221ce 366#define RX_BUF_NUM 8 /* >= 2 */
1da177e4
LT
367#define RX_FD_NUM 250 /* >= 32 */
368#define TX_FD_NUM 128
eea221ce
AN
369#define RX_BUF_SIZE PAGE_SIZE
370#else /* TC35815_USE_PACKEDBUFFER */
371#define FD_PAGE_NUM 4
372#define RX_BUF_NUM 128 /* < 256 */
373#define RX_FD_NUM 256 /* >= 32 */
374#define TX_FD_NUM 128
375#if RX_CTL_CMD & Rx_LongEn
376#define RX_BUF_SIZE PAGE_SIZE
377#elif RX_CTL_CMD & Rx_StripCRC
82a9928d
AN
378#define RX_BUF_SIZE \
379 L1_CACHE_ALIGN(ETH_FRAME_LEN + VLAN_HLEN + NET_IP_ALIGN)
eea221ce 380#else
82a9928d
AN
381#define RX_BUF_SIZE \
382 L1_CACHE_ALIGN(ETH_FRAME_LEN + VLAN_HLEN + ETH_FCS_LEN + NET_IP_ALIGN)
eea221ce
AN
383#endif
384#endif /* TC35815_USE_PACKEDBUFFER */
385#define RX_FD_RESERVE (2 / 2) /* max 2 BD per RxFD */
386#define NAPI_WEIGHT 16
1da177e4
LT
387
388struct TxFD {
389 struct FDesc fd;
390 struct BDesc bd;
391 struct BDesc unused;
392};
393
394struct RxFD {
395 struct FDesc fd;
396 struct BDesc bd[0]; /* variable length */
397};
398
399struct FrFD {
400 struct FDesc fd;
eea221ce 401 struct BDesc bd[RX_BUF_NUM];
1da177e4
LT
402};
403
404
22adf7e5
AN
405#define tc_readl(addr) ioread32(addr)
406#define tc_writel(d, addr) iowrite32(d, addr)
1da177e4 407
eea221ce
AN
408#define TC35815_TX_TIMEOUT msecs_to_jiffies(400)
409
c6686fe3 410/* Information that need to be kept for each controller. */
1da177e4 411struct tc35815_local {
eea221ce 412 struct pci_dev *pci_dev;
1da177e4 413
bea3348e
SH
414 struct net_device *dev;
415 struct napi_struct napi;
416
1da177e4 417 /* statistics */
1da177e4
LT
418 struct {
419 int max_tx_qlen;
420 int tx_ints;
421 int rx_ints;
7f225b42 422 int tx_underrun;
1da177e4
LT
423 } lstats;
424
eea221ce
AN
425 /* Tx control lock. This protects the transmit buffer ring
426 * state along with the "tx full" state of the driver. This
427 * means all netif_queue flow control actions are protected
428 * by this lock as well.
429 */
430 spinlock_t lock;
431
298cf9be 432 struct mii_bus *mii_bus;
c6686fe3
AN
433 struct phy_device *phy_dev;
434 int duplex;
435 int speed;
436 int link;
437 struct work_struct restart_work;
1da177e4
LT
438
439 /*
440 * Transmitting: Batch Mode.
441 * 1 BD in 1 TxFD.
eea221ce 442 * Receiving: Packing Mode. (TC35815_USE_PACKEDBUFFER)
1da177e4 443 * 1 circular FD for Free Buffer List.
eea221ce 444 * RX_BUF_NUM BD in Free Buffer FD.
1da177e4 445 * One Free Buffer BD has PAGE_SIZE data buffer.
eea221ce
AN
446 * Or Non-Packing Mode.
447 * 1 circular FD for Free Buffer List.
448 * RX_BUF_NUM BD in Free Buffer FD.
449 * One Free Buffer BD has ETH_FRAME_LEN data buffer.
1da177e4 450 */
7f225b42 451 void *fd_buf; /* for TxFD, RxFD, FrFD */
eea221ce 452 dma_addr_t fd_buf_dma;
1da177e4 453 struct TxFD *tfd_base;
eea221ce
AN
454 unsigned int tfd_start;
455 unsigned int tfd_end;
1da177e4
LT
456 struct RxFD *rfd_base;
457 struct RxFD *rfd_limit;
458 struct RxFD *rfd_cur;
459 struct FrFD *fbl_ptr;
eea221ce 460#ifdef TC35815_USE_PACKEDBUFFER
1da177e4 461 unsigned char fbl_curid;
7f225b42 462 void *data_buf[RX_BUF_NUM]; /* packing */
eea221ce
AN
463 dma_addr_t data_buf_dma[RX_BUF_NUM];
464 struct {
465 struct sk_buff *skb;
466 dma_addr_t skb_dma;
467 } tx_skbs[TX_FD_NUM];
468#else
469 unsigned int fbl_count;
470 struct {
471 struct sk_buff *skb;
472 dma_addr_t skb_dma;
473 } tx_skbs[TX_FD_NUM], rx_skbs[RX_BUF_NUM];
474#endif
eea221ce 475 u32 msg_enable;
c6686fe3 476 enum tc35815_chiptype chiptype;
1da177e4
LT
477};
478
eea221ce
AN
479static inline dma_addr_t fd_virt_to_bus(struct tc35815_local *lp, void *virt)
480{
481 return lp->fd_buf_dma + ((u8 *)virt - (u8 *)lp->fd_buf);
482}
483#ifdef DEBUG
484static inline void *fd_bus_to_virt(struct tc35815_local *lp, dma_addr_t bus)
485{
486 return (void *)((u8 *)lp->fd_buf + (bus - lp->fd_buf_dma));
487}
488#endif
489#ifdef TC35815_USE_PACKEDBUFFER
490static inline void *rxbuf_bus_to_virt(struct tc35815_local *lp, dma_addr_t bus)
491{
492 int i;
493 for (i = 0; i < RX_BUF_NUM; i++) {
494 if (bus >= lp->data_buf_dma[i] &&
495 bus < lp->data_buf_dma[i] + PAGE_SIZE)
496 return (void *)((u8 *)lp->data_buf[i] +
497 (bus - lp->data_buf_dma[i]));
498 }
499 return NULL;
500}
501
502#define TC35815_DMA_SYNC_ONDEMAND
7f225b42 503static void *alloc_rxbuf_page(struct pci_dev *hwdev, dma_addr_t *dma_handle)
eea221ce
AN
504{
505#ifdef TC35815_DMA_SYNC_ONDEMAND
506 void *buf;
507 /* pci_map + pci_dma_sync will be more effective than
508 * pci_alloc_consistent on some archs. */
7f225b42
AN
509 buf = (void *)__get_free_page(GFP_ATOMIC);
510 if (!buf)
eea221ce
AN
511 return NULL;
512 *dma_handle = pci_map_single(hwdev, buf, PAGE_SIZE,
513 PCI_DMA_FROMDEVICE);
8d8bb39b 514 if (pci_dma_mapping_error(hwdev, *dma_handle)) {
eea221ce
AN
515 free_page((unsigned long)buf);
516 return NULL;
517 }
518 return buf;
519#else
520 return pci_alloc_consistent(hwdev, PAGE_SIZE, dma_handle);
521#endif
522}
523
524static void free_rxbuf_page(struct pci_dev *hwdev, void *buf, dma_addr_t dma_handle)
525{
526#ifdef TC35815_DMA_SYNC_ONDEMAND
527 pci_unmap_single(hwdev, dma_handle, PAGE_SIZE, PCI_DMA_FROMDEVICE);
528 free_page((unsigned long)buf);
529#else
530 pci_free_consistent(hwdev, PAGE_SIZE, buf, dma_handle);
531#endif
532}
533#else /* TC35815_USE_PACKEDBUFFER */
534static struct sk_buff *alloc_rxbuf_skb(struct net_device *dev,
535 struct pci_dev *hwdev,
536 dma_addr_t *dma_handle)
537{
538 struct sk_buff *skb;
539 skb = dev_alloc_skb(RX_BUF_SIZE);
540 if (!skb)
541 return NULL;
eea221ce
AN
542 *dma_handle = pci_map_single(hwdev, skb->data, RX_BUF_SIZE,
543 PCI_DMA_FROMDEVICE);
8d8bb39b 544 if (pci_dma_mapping_error(hwdev, *dma_handle)) {
eea221ce
AN
545 dev_kfree_skb_any(skb);
546 return NULL;
547 }
548 skb_reserve(skb, 2); /* make IP header 4byte aligned */
549 return skb;
550}
551
552static void free_rxbuf_skb(struct pci_dev *hwdev, struct sk_buff *skb, dma_addr_t dma_handle)
553{
554 pci_unmap_single(hwdev, dma_handle, RX_BUF_SIZE,
555 PCI_DMA_FROMDEVICE);
556 dev_kfree_skb_any(skb);
557}
558#endif /* TC35815_USE_PACKEDBUFFER */
1da177e4 559
eea221ce 560/* Index to functions, as function prototypes. */
1da177e4
LT
561
562static int tc35815_open(struct net_device *dev);
563static int tc35815_send_packet(struct sk_buff *skb, struct net_device *dev);
eea221ce
AN
564static irqreturn_t tc35815_interrupt(int irq, void *dev_id);
565#ifdef TC35815_NAPI
566static int tc35815_rx(struct net_device *dev, int limit);
bea3348e 567static int tc35815_poll(struct napi_struct *napi, int budget);
eea221ce 568#else
1da177e4 569static void tc35815_rx(struct net_device *dev);
eea221ce 570#endif
1da177e4
LT
571static void tc35815_txdone(struct net_device *dev);
572static int tc35815_close(struct net_device *dev);
573static struct net_device_stats *tc35815_get_stats(struct net_device *dev);
574static void tc35815_set_multicast_list(struct net_device *dev);
7f225b42 575static void tc35815_tx_timeout(struct net_device *dev);
eea221ce
AN
576static int tc35815_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
577#ifdef CONFIG_NET_POLL_CONTROLLER
578static void tc35815_poll_controller(struct net_device *dev);
579#endif
580static const struct ethtool_ops tc35815_ethtool_ops;
1da177e4 581
eea221ce 582/* Example routines you must write ;->. */
7f225b42
AN
583static void tc35815_chip_reset(struct net_device *dev);
584static void tc35815_chip_init(struct net_device *dev);
1da177e4 585
eea221ce
AN
586#ifdef DEBUG
587static void panic_queues(struct net_device *dev);
588#endif
1da177e4 589
c6686fe3
AN
590static void tc35815_restart_work(struct work_struct *work);
591
592static int tc_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
593{
594 struct net_device *dev = bus->priv;
595 struct tc35815_regs __iomem *tr =
596 (struct tc35815_regs __iomem *)dev->base_addr;
597 unsigned long timeout = jiffies + 10;
598
599 tc_writel(MD_CA_Busy | (mii_id << 5) | (regnum & 0x1f), &tr->MD_CA);
600 while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
601 if (time_after(jiffies, timeout))
602 return -EIO;
603 cpu_relax();
604 }
605 return tc_readl(&tr->MD_Data) & 0xffff;
606}
607
608static int tc_mdio_write(struct mii_bus *bus, int mii_id, int regnum, u16 val)
609{
610 struct net_device *dev = bus->priv;
611 struct tc35815_regs __iomem *tr =
612 (struct tc35815_regs __iomem *)dev->base_addr;
613 unsigned long timeout = jiffies + 10;
614
615 tc_writel(val, &tr->MD_Data);
616 tc_writel(MD_CA_Busy | MD_CA_Wr | (mii_id << 5) | (regnum & 0x1f),
617 &tr->MD_CA);
618 while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
619 if (time_after(jiffies, timeout))
620 return -EIO;
621 cpu_relax();
622 }
623 return 0;
624}
625
626static void tc_handle_link_change(struct net_device *dev)
627{
628 struct tc35815_local *lp = netdev_priv(dev);
629 struct phy_device *phydev = lp->phy_dev;
630 unsigned long flags;
631 int status_change = 0;
632
633 spin_lock_irqsave(&lp->lock, flags);
634 if (phydev->link &&
635 (lp->speed != phydev->speed || lp->duplex != phydev->duplex)) {
636 struct tc35815_regs __iomem *tr =
637 (struct tc35815_regs __iomem *)dev->base_addr;
638 u32 reg;
639
640 reg = tc_readl(&tr->MAC_Ctl);
641 reg |= MAC_HaltReq;
642 tc_writel(reg, &tr->MAC_Ctl);
643 if (phydev->duplex == DUPLEX_FULL)
644 reg |= MAC_FullDup;
645 else
646 reg &= ~MAC_FullDup;
647 tc_writel(reg, &tr->MAC_Ctl);
648 reg &= ~MAC_HaltReq;
649 tc_writel(reg, &tr->MAC_Ctl);
650
651 /*
652 * TX4939 PCFG.SPEEDn bit will be changed on
653 * NETDEV_CHANGE event.
654 */
655
656#if !defined(NO_CHECK_CARRIER) && defined(WORKAROUND_LOSTCAR)
657 /*
658 * WORKAROUND: enable LostCrS only if half duplex
659 * operation.
660 * (TX4939 does not have EnLCarr)
661 */
662 if (phydev->duplex == DUPLEX_HALF &&
663 lp->chiptype != TC35815_TX4939)
664 tc_writel(tc_readl(&tr->Tx_Ctl) | Tx_EnLCarr,
665 &tr->Tx_Ctl);
666#endif
667
668 lp->speed = phydev->speed;
669 lp->duplex = phydev->duplex;
670 status_change = 1;
671 }
672
673 if (phydev->link != lp->link) {
674 if (phydev->link) {
675#ifdef WORKAROUND_100HALF_PROMISC
676 /* delayed promiscuous enabling */
677 if (dev->flags & IFF_PROMISC)
678 tc35815_set_multicast_list(dev);
679#endif
c6686fe3
AN
680 } else {
681 lp->speed = 0;
682 lp->duplex = -1;
683 }
684 lp->link = phydev->link;
685
686 status_change = 1;
687 }
688 spin_unlock_irqrestore(&lp->lock, flags);
689
690 if (status_change && netif_msg_link(lp)) {
691 phy_print_status(phydev);
72903831
JP
692 pr_debug("%s: MII BMCR %04x BMSR %04x LPA %04x\n",
693 dev->name,
694 phy_read(phydev, MII_BMCR),
695 phy_read(phydev, MII_BMSR),
696 phy_read(phydev, MII_LPA));
c6686fe3
AN
697 }
698}
699
700static int tc_mii_probe(struct net_device *dev)
701{
702 struct tc35815_local *lp = netdev_priv(dev);
703 struct phy_device *phydev = NULL;
704 int phy_addr;
705 u32 dropmask;
706
707 /* find the first phy */
708 for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
298cf9be 709 if (lp->mii_bus->phy_map[phy_addr]) {
c6686fe3
AN
710 if (phydev) {
711 printk(KERN_ERR "%s: multiple PHYs found\n",
712 dev->name);
713 return -EINVAL;
714 }
298cf9be 715 phydev = lp->mii_bus->phy_map[phy_addr];
c6686fe3
AN
716 break;
717 }
718 }
719
720 if (!phydev) {
721 printk(KERN_ERR "%s: no PHY found\n", dev->name);
722 return -ENODEV;
723 }
724
725 /* attach the mac to the phy */
db1d7bf7 726 phydev = phy_connect(dev, dev_name(&phydev->dev),
c6686fe3
AN
727 &tc_handle_link_change, 0,
728 lp->chiptype == TC35815_TX4939 ?
729 PHY_INTERFACE_MODE_RMII : PHY_INTERFACE_MODE_MII);
730 if (IS_ERR(phydev)) {
731 printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
732 return PTR_ERR(phydev);
733 }
734 printk(KERN_INFO "%s: attached PHY driver [%s] "
735 "(mii_bus:phy_addr=%s, id=%x)\n",
db1d7bf7 736 dev->name, phydev->drv->name, dev_name(&phydev->dev),
c6686fe3
AN
737 phydev->phy_id);
738
739 /* mask with MAC supported features */
740 phydev->supported &= PHY_BASIC_FEATURES;
741 dropmask = 0;
742 if (options.speed == 10)
743 dropmask |= SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full;
744 else if (options.speed == 100)
745 dropmask |= SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full;
746 if (options.duplex == 1)
747 dropmask |= SUPPORTED_10baseT_Full | SUPPORTED_100baseT_Full;
748 else if (options.duplex == 2)
749 dropmask |= SUPPORTED_10baseT_Half | SUPPORTED_100baseT_Half;
750 phydev->supported &= ~dropmask;
751 phydev->advertising = phydev->supported;
752
753 lp->link = 0;
754 lp->speed = 0;
755 lp->duplex = -1;
756 lp->phy_dev = phydev;
757
758 return 0;
759}
760
761static int tc_mii_init(struct net_device *dev)
762{
763 struct tc35815_local *lp = netdev_priv(dev);
764 int err;
765 int i;
766
298cf9be
LB
767 lp->mii_bus = mdiobus_alloc();
768 if (lp->mii_bus == NULL) {
c6686fe3
AN
769 err = -ENOMEM;
770 goto err_out;
771 }
772
298cf9be
LB
773 lp->mii_bus->name = "tc35815_mii_bus";
774 lp->mii_bus->read = tc_mdio_read;
775 lp->mii_bus->write = tc_mdio_write;
776 snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%x",
777 (lp->pci_dev->bus->number << 8) | lp->pci_dev->devfn);
778 lp->mii_bus->priv = dev;
779 lp->mii_bus->parent = &lp->pci_dev->dev;
780 lp->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
781 if (!lp->mii_bus->irq) {
782 err = -ENOMEM;
783 goto err_out_free_mii_bus;
784 }
785
c6686fe3 786 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 787 lp->mii_bus->irq[i] = PHY_POLL;
c6686fe3 788
298cf9be 789 err = mdiobus_register(lp->mii_bus);
c6686fe3
AN
790 if (err)
791 goto err_out_free_mdio_irq;
792 err = tc_mii_probe(dev);
793 if (err)
794 goto err_out_unregister_bus;
795 return 0;
796
797err_out_unregister_bus:
298cf9be 798 mdiobus_unregister(lp->mii_bus);
c6686fe3 799err_out_free_mdio_irq:
298cf9be 800 kfree(lp->mii_bus->irq);
51cf756c 801err_out_free_mii_bus:
298cf9be 802 mdiobus_free(lp->mii_bus);
c6686fe3
AN
803err_out:
804 return err;
805}
1da177e4 806
bd43da8f
AN
807#ifdef CONFIG_CPU_TX49XX
808/*
809 * Find a platform_device providing a MAC address. The platform code
810 * should provide a "tc35815-mac" device with a MAC address in its
811 * platform_data.
812 */
813static int __devinit tc35815_mac_match(struct device *dev, void *data)
814{
815 struct platform_device *plat_dev = to_platform_device(dev);
816 struct pci_dev *pci_dev = data;
06675e6f 817 unsigned int id = pci_dev->irq;
bd43da8f
AN
818 return !strcmp(plat_dev->name, "tc35815-mac") && plat_dev->id == id;
819}
820
821static int __devinit tc35815_read_plat_dev_addr(struct net_device *dev)
822{
ee79b7fb 823 struct tc35815_local *lp = netdev_priv(dev);
bd43da8f
AN
824 struct device *pd = bus_find_device(&platform_bus_type, NULL,
825 lp->pci_dev, tc35815_mac_match);
826 if (pd) {
827 if (pd->platform_data)
828 memcpy(dev->dev_addr, pd->platform_data, ETH_ALEN);
829 put_device(pd);
830 return is_valid_ether_addr(dev->dev_addr) ? 0 : -ENODEV;
831 }
832 return -ENODEV;
833}
834#else
308a9068 835static int __devinit tc35815_read_plat_dev_addr(struct net_device *dev)
bd43da8f
AN
836{
837 return -ENODEV;
838}
839#endif
840
7f225b42 841static int __devinit tc35815_init_dev_addr(struct net_device *dev)
eea221ce
AN
842{
843 struct tc35815_regs __iomem *tr =
844 (struct tc35815_regs __iomem *)dev->base_addr;
845 int i;
846
eea221ce
AN
847 while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
848 ;
849 for (i = 0; i < 6; i += 2) {
850 unsigned short data;
851 tc_writel(PROM_Busy | PROM_Read | (i / 2 + 2), &tr->PROM_Ctl);
852 while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
853 ;
854 data = tc_readl(&tr->PROM_Data);
855 dev->dev_addr[i] = data & 0xff;
856 dev->dev_addr[i+1] = data >> 8;
857 }
bd43da8f
AN
858 if (!is_valid_ether_addr(dev->dev_addr))
859 return tc35815_read_plat_dev_addr(dev);
860 return 0;
eea221ce 861}
1da177e4 862
5a1c28b3
AB
863static const struct net_device_ops tc35815_netdev_ops = {
864 .ndo_open = tc35815_open,
865 .ndo_stop = tc35815_close,
866 .ndo_start_xmit = tc35815_send_packet,
867 .ndo_get_stats = tc35815_get_stats,
868 .ndo_set_multicast_list = tc35815_set_multicast_list,
869 .ndo_tx_timeout = tc35815_tx_timeout,
870 .ndo_do_ioctl = tc35815_ioctl,
871 .ndo_validate_addr = eth_validate_addr,
872 .ndo_change_mtu = eth_change_mtu,
873 .ndo_set_mac_address = eth_mac_addr,
874#ifdef CONFIG_NET_POLL_CONTROLLER
875 .ndo_poll_controller = tc35815_poll_controller,
876#endif
877};
878
7f225b42
AN
879static int __devinit tc35815_init_one(struct pci_dev *pdev,
880 const struct pci_device_id *ent)
1da177e4 881{
eea221ce
AN
882 void __iomem *ioaddr = NULL;
883 struct net_device *dev;
884 struct tc35815_local *lp;
885 int rc;
eea221ce
AN
886
887 static int printed_version;
888 if (!printed_version++) {
889 printk(version);
890 dev_printk(KERN_DEBUG, &pdev->dev,
c6686fe3
AN
891 "speed:%d duplex:%d\n",
892 options.speed, options.duplex);
eea221ce
AN
893 }
894
895 if (!pdev->irq) {
896 dev_warn(&pdev->dev, "no IRQ assigned.\n");
897 return -ENODEV;
898 }
1da177e4 899
eea221ce 900 /* dev zeroed in alloc_etherdev */
7f225b42 901 dev = alloc_etherdev(sizeof(*lp));
eea221ce
AN
902 if (dev == NULL) {
903 dev_err(&pdev->dev, "unable to alloc new ethernet\n");
904 return -ENOMEM;
905 }
eea221ce 906 SET_NETDEV_DEV(dev, &pdev->dev);
ee79b7fb 907 lp = netdev_priv(dev);
bea3348e 908 lp->dev = dev;
1da177e4 909
eea221ce 910 /* enable device (incl. PCI PM wakeup), and bus-mastering */
22adf7e5 911 rc = pcim_enable_device(pdev);
eea221ce
AN
912 if (rc)
913 goto err_out;
22adf7e5 914 rc = pcim_iomap_regions(pdev, 1 << 1, MODNAME);
eea221ce 915 if (rc)
1da177e4 916 goto err_out;
22adf7e5
AN
917 pci_set_master(pdev);
918 ioaddr = pcim_iomap_table(pdev)[1];
1da177e4 919
eea221ce 920 /* Initialize the device structure. */
5a1c28b3 921 dev->netdev_ops = &tc35815_netdev_ops;
eea221ce 922 dev->ethtool_ops = &tc35815_ethtool_ops;
eea221ce
AN
923 dev->watchdog_timeo = TC35815_TX_TIMEOUT;
924#ifdef TC35815_NAPI
bea3348e 925 netif_napi_add(dev, &lp->napi, tc35815_poll, NAPI_WEIGHT);
eea221ce 926#endif
1da177e4 927
eea221ce 928 dev->irq = pdev->irq;
7f225b42 929 dev->base_addr = (unsigned long)ioaddr;
1da177e4 930
c6686fe3 931 INIT_WORK(&lp->restart_work, tc35815_restart_work);
eea221ce
AN
932 spin_lock_init(&lp->lock);
933 lp->pci_dev = pdev;
c6686fe3 934 lp->chiptype = ent->driver_data;
1da177e4 935
eea221ce
AN
936 lp->msg_enable = NETIF_MSG_TX_ERR | NETIF_MSG_HW | NETIF_MSG_DRV | NETIF_MSG_LINK;
937 pci_set_drvdata(pdev, dev);
1da177e4 938
eea221ce 939 /* Soft reset the chip. */
1da177e4
LT
940 tc35815_chip_reset(dev);
941
eea221ce 942 /* Retrieve the ethernet address. */
bd43da8f
AN
943 if (tc35815_init_dev_addr(dev)) {
944 dev_warn(&pdev->dev, "not valid ether addr\n");
945 random_ether_addr(dev->dev_addr);
946 }
eea221ce 947
7f225b42 948 rc = register_netdev(dev);
eea221ce 949 if (rc)
22adf7e5 950 goto err_out;
eea221ce
AN
951
952 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
e174961c 953 printk(KERN_INFO "%s: %s at 0x%lx, %pM, IRQ %d\n",
eea221ce 954 dev->name,
c6686fe3 955 chip_info[ent->driver_data].name,
eea221ce 956 dev->base_addr,
e174961c 957 dev->dev_addr,
eea221ce
AN
958 dev->irq);
959
c6686fe3
AN
960 rc = tc_mii_init(dev);
961 if (rc)
962 goto err_out_unregister;
1da177e4 963
eea221ce 964 return 0;
1da177e4 965
c6686fe3
AN
966err_out_unregister:
967 unregister_netdev(dev);
eea221ce 968err_out:
7f225b42 969 free_netdev(dev);
eea221ce
AN
970 return rc;
971}
1da177e4 972
1da177e4 973
7f225b42 974static void __devexit tc35815_remove_one(struct pci_dev *pdev)
eea221ce 975{
7f225b42 976 struct net_device *dev = pci_get_drvdata(pdev);
c6686fe3 977 struct tc35815_local *lp = netdev_priv(dev);
1da177e4 978
c6686fe3 979 phy_disconnect(lp->phy_dev);
298cf9be
LB
980 mdiobus_unregister(lp->mii_bus);
981 kfree(lp->mii_bus->irq);
982 mdiobus_free(lp->mii_bus);
7f225b42
AN
983 unregister_netdev(dev);
984 free_netdev(dev);
985 pci_set_drvdata(pdev, NULL);
1da177e4
LT
986}
987
1da177e4
LT
988static int
989tc35815_init_queues(struct net_device *dev)
990{
ee79b7fb 991 struct tc35815_local *lp = netdev_priv(dev);
1da177e4
LT
992 int i;
993 unsigned long fd_addr;
994
995 if (!lp->fd_buf) {
eea221ce
AN
996 BUG_ON(sizeof(struct FDesc) +
997 sizeof(struct BDesc) * RX_BUF_NUM +
998 sizeof(struct FDesc) * RX_FD_NUM +
999 sizeof(struct TxFD) * TX_FD_NUM >
1000 PAGE_SIZE * FD_PAGE_NUM);
1da177e4 1001
7f225b42
AN
1002 lp->fd_buf = pci_alloc_consistent(lp->pci_dev,
1003 PAGE_SIZE * FD_PAGE_NUM,
1004 &lp->fd_buf_dma);
1005 if (!lp->fd_buf)
1da177e4 1006 return -ENOMEM;
eea221ce
AN
1007 for (i = 0; i < RX_BUF_NUM; i++) {
1008#ifdef TC35815_USE_PACKEDBUFFER
7f225b42
AN
1009 lp->data_buf[i] =
1010 alloc_rxbuf_page(lp->pci_dev,
1011 &lp->data_buf_dma[i]);
1012 if (!lp->data_buf[i]) {
1da177e4 1013 while (--i >= 0) {
eea221ce
AN
1014 free_rxbuf_page(lp->pci_dev,
1015 lp->data_buf[i],
1016 lp->data_buf_dma[i]);
1017 lp->data_buf[i] = NULL;
1da177e4 1018 }
eea221ce
AN
1019 pci_free_consistent(lp->pci_dev,
1020 PAGE_SIZE * FD_PAGE_NUM,
1021 lp->fd_buf,
1022 lp->fd_buf_dma);
1023 lp->fd_buf = NULL;
1024 return -ENOMEM;
1025 }
1026#else
1027 lp->rx_skbs[i].skb =
1028 alloc_rxbuf_skb(dev, lp->pci_dev,
1029 &lp->rx_skbs[i].skb_dma);
1030 if (!lp->rx_skbs[i].skb) {
1031 while (--i >= 0) {
1032 free_rxbuf_skb(lp->pci_dev,
1033 lp->rx_skbs[i].skb,
1034 lp->rx_skbs[i].skb_dma);
1035 lp->rx_skbs[i].skb = NULL;
1036 }
1037 pci_free_consistent(lp->pci_dev,
1038 PAGE_SIZE * FD_PAGE_NUM,
1039 lp->fd_buf,
1040 lp->fd_buf_dma);
1041 lp->fd_buf = NULL;
1da177e4
LT
1042 return -ENOMEM;
1043 }
1da177e4
LT
1044#endif
1045 }
eea221ce
AN
1046 printk(KERN_DEBUG "%s: FD buf %p DataBuf",
1047 dev->name, lp->fd_buf);
1048#ifdef TC35815_USE_PACKEDBUFFER
1049 printk(" DataBuf");
1050 for (i = 0; i < RX_BUF_NUM; i++)
1051 printk(" %p", lp->data_buf[i]);
1da177e4 1052#endif
eea221ce 1053 printk("\n");
1da177e4 1054 } else {
7f225b42
AN
1055 for (i = 0; i < FD_PAGE_NUM; i++)
1056 clear_page((void *)((unsigned long)lp->fd_buf +
1057 i * PAGE_SIZE));
1da177e4 1058 }
1da177e4 1059 fd_addr = (unsigned long)lp->fd_buf;
1da177e4
LT
1060
1061 /* Free Descriptors (for Receive) */
1062 lp->rfd_base = (struct RxFD *)fd_addr;
1063 fd_addr += sizeof(struct RxFD) * RX_FD_NUM;
7f225b42 1064 for (i = 0; i < RX_FD_NUM; i++)
1da177e4 1065 lp->rfd_base[i].fd.FDCtl = cpu_to_le32(FD_CownsFD);
1da177e4 1066 lp->rfd_cur = lp->rfd_base;
eea221ce 1067 lp->rfd_limit = (struct RxFD *)fd_addr - (RX_FD_RESERVE + 1);
1da177e4
LT
1068
1069 /* Transmit Descriptors */
1070 lp->tfd_base = (struct TxFD *)fd_addr;
1071 fd_addr += sizeof(struct TxFD) * TX_FD_NUM;
1072 for (i = 0; i < TX_FD_NUM; i++) {
eea221ce
AN
1073 lp->tfd_base[i].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[i+1]));
1074 lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
1da177e4
LT
1075 lp->tfd_base[i].fd.FDCtl = cpu_to_le32(0);
1076 }
eea221ce 1077 lp->tfd_base[TX_FD_NUM-1].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[0]));
1da177e4
LT
1078 lp->tfd_start = 0;
1079 lp->tfd_end = 0;
1080
1081 /* Buffer List (for Receive) */
1082 lp->fbl_ptr = (struct FrFD *)fd_addr;
eea221ce
AN
1083 lp->fbl_ptr->fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, lp->fbl_ptr));
1084 lp->fbl_ptr->fd.FDCtl = cpu_to_le32(RX_BUF_NUM | FD_CownsFD);
1085#ifndef TC35815_USE_PACKEDBUFFER
1086 /*
1087 * move all allocated skbs to head of rx_skbs[] array.
1088 * fbl_count mighe not be RX_BUF_NUM if alloc_rxbuf_skb() in
1089 * tc35815_rx() had failed.
1090 */
1091 lp->fbl_count = 0;
1092 for (i = 0; i < RX_BUF_NUM; i++) {
1093 if (lp->rx_skbs[i].skb) {
1094 if (i != lp->fbl_count) {
1095 lp->rx_skbs[lp->fbl_count].skb =
1096 lp->rx_skbs[i].skb;
1097 lp->rx_skbs[lp->fbl_count].skb_dma =
1098 lp->rx_skbs[i].skb_dma;
1099 }
1100 lp->fbl_count++;
1101 }
1102 }
1103#endif
1104 for (i = 0; i < RX_BUF_NUM; i++) {
1105#ifdef TC35815_USE_PACKEDBUFFER
1106 lp->fbl_ptr->bd[i].BuffData = cpu_to_le32(lp->data_buf_dma[i]);
1107#else
1108 if (i >= lp->fbl_count) {
1109 lp->fbl_ptr->bd[i].BuffData = 0;
1110 lp->fbl_ptr->bd[i].BDCtl = 0;
1111 continue;
1112 }
1113 lp->fbl_ptr->bd[i].BuffData =
1114 cpu_to_le32(lp->rx_skbs[i].skb_dma);
1115#endif
1da177e4
LT
1116 /* BDID is index of FrFD.bd[] */
1117 lp->fbl_ptr->bd[i].BDCtl =
eea221ce
AN
1118 cpu_to_le32(BD_CownsBD | (i << BD_RxBDID_SHIFT) |
1119 RX_BUF_SIZE);
1da177e4 1120 }
eea221ce 1121#ifdef TC35815_USE_PACKEDBUFFER
1da177e4 1122 lp->fbl_curid = 0;
eea221ce 1123#endif
1da177e4 1124
eea221ce
AN
1125 printk(KERN_DEBUG "%s: TxFD %p RxFD %p FrFD %p\n",
1126 dev->name, lp->tfd_base, lp->rfd_base, lp->fbl_ptr);
1da177e4
LT
1127 return 0;
1128}
1129
1130static void
1131tc35815_clear_queues(struct net_device *dev)
1132{
ee79b7fb 1133 struct tc35815_local *lp = netdev_priv(dev);
1da177e4
LT
1134 int i;
1135
1136 for (i = 0; i < TX_FD_NUM; i++) {
eea221ce
AN
1137 u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
1138 struct sk_buff *skb =
1139 fdsystem != 0xffffffff ?
1140 lp->tx_skbs[fdsystem].skb : NULL;
1141#ifdef DEBUG
1142 if (lp->tx_skbs[i].skb != skb) {
1143 printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
1144 panic_queues(dev);
1145 }
1146#else
1147 BUG_ON(lp->tx_skbs[i].skb != skb);
1148#endif
1149 if (skb) {
1150 pci_unmap_single(lp->pci_dev, lp->tx_skbs[i].skb_dma, skb->len, PCI_DMA_TODEVICE);
1151 lp->tx_skbs[i].skb = NULL;
1152 lp->tx_skbs[i].skb_dma = 0;
1da177e4 1153 dev_kfree_skb_any(skb);
eea221ce
AN
1154 }
1155 lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
1da177e4
LT
1156 }
1157
1158 tc35815_init_queues(dev);
1159}
1160
1161static void
1162tc35815_free_queues(struct net_device *dev)
1163{
ee79b7fb 1164 struct tc35815_local *lp = netdev_priv(dev);
1da177e4
LT
1165 int i;
1166
1167 if (lp->tfd_base) {
1168 for (i = 0; i < TX_FD_NUM; i++) {
eea221ce
AN
1169 u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
1170 struct sk_buff *skb =
1171 fdsystem != 0xffffffff ?
1172 lp->tx_skbs[fdsystem].skb : NULL;
1173#ifdef DEBUG
1174 if (lp->tx_skbs[i].skb != skb) {
1175 printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
1176 panic_queues(dev);
1177 }
1178#else
1179 BUG_ON(lp->tx_skbs[i].skb != skb);
1180#endif
1181 if (skb) {
1182 dev_kfree_skb(skb);
1183 pci_unmap_single(lp->pci_dev, lp->tx_skbs[i].skb_dma, skb->len, PCI_DMA_TODEVICE);
1184 lp->tx_skbs[i].skb = NULL;
1185 lp->tx_skbs[i].skb_dma = 0;
1186 }
1187 lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
1da177e4
LT
1188 }
1189 }
1190
1da177e4
LT
1191 lp->rfd_base = NULL;
1192 lp->rfd_limit = NULL;
1193 lp->rfd_cur = NULL;
1194 lp->fbl_ptr = NULL;
1195
eea221ce
AN
1196 for (i = 0; i < RX_BUF_NUM; i++) {
1197#ifdef TC35815_USE_PACKEDBUFFER
1198 if (lp->data_buf[i]) {
1199 free_rxbuf_page(lp->pci_dev,
1200 lp->data_buf[i], lp->data_buf_dma[i]);
1201 lp->data_buf[i] = NULL;
1202 }
1203#else
1204 if (lp->rx_skbs[i].skb) {
1205 free_rxbuf_skb(lp->pci_dev, lp->rx_skbs[i].skb,
1206 lp->rx_skbs[i].skb_dma);
1207 lp->rx_skbs[i].skb = NULL;
1208 }
1209#endif
1210 }
1211 if (lp->fd_buf) {
1212 pci_free_consistent(lp->pci_dev, PAGE_SIZE * FD_PAGE_NUM,
1213 lp->fd_buf, lp->fd_buf_dma);
1214 lp->fd_buf = NULL;
1da177e4 1215 }
1da177e4
LT
1216}
1217
1218static void
1219dump_txfd(struct TxFD *fd)
1220{
1221 printk("TxFD(%p): %08x %08x %08x %08x\n", fd,
1222 le32_to_cpu(fd->fd.FDNext),
1223 le32_to_cpu(fd->fd.FDSystem),
1224 le32_to_cpu(fd->fd.FDStat),
1225 le32_to_cpu(fd->fd.FDCtl));
1226 printk("BD: ");
1227 printk(" %08x %08x",
1228 le32_to_cpu(fd->bd.BuffData),
1229 le32_to_cpu(fd->bd.BDCtl));
1230 printk("\n");
1231}
1232
1233static int
1234dump_rxfd(struct RxFD *fd)
1235{
1236 int i, bd_count = (le32_to_cpu(fd->fd.FDCtl) & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
1237 if (bd_count > 8)
1238 bd_count = 8;
1239 printk("RxFD(%p): %08x %08x %08x %08x\n", fd,
1240 le32_to_cpu(fd->fd.FDNext),
1241 le32_to_cpu(fd->fd.FDSystem),
1242 le32_to_cpu(fd->fd.FDStat),
1243 le32_to_cpu(fd->fd.FDCtl));
1244 if (le32_to_cpu(fd->fd.FDCtl) & FD_CownsFD)
7f225b42 1245 return 0;
1da177e4
LT
1246 printk("BD: ");
1247 for (i = 0; i < bd_count; i++)
1248 printk(" %08x %08x",
1249 le32_to_cpu(fd->bd[i].BuffData),
1250 le32_to_cpu(fd->bd[i].BDCtl));
1251 printk("\n");
1252 return bd_count;
1253}
1254
eea221ce 1255#if defined(DEBUG) || defined(TC35815_USE_PACKEDBUFFER)
1da177e4
LT
1256static void
1257dump_frfd(struct FrFD *fd)
1258{
1259 int i;
1260 printk("FrFD(%p): %08x %08x %08x %08x\n", fd,
1261 le32_to_cpu(fd->fd.FDNext),
1262 le32_to_cpu(fd->fd.FDSystem),
1263 le32_to_cpu(fd->fd.FDStat),
1264 le32_to_cpu(fd->fd.FDCtl));
1265 printk("BD: ");
eea221ce 1266 for (i = 0; i < RX_BUF_NUM; i++)
1da177e4
LT
1267 printk(" %08x %08x",
1268 le32_to_cpu(fd->bd[i].BuffData),
1269 le32_to_cpu(fd->bd[i].BDCtl));
1270 printk("\n");
1271}
eea221ce 1272#endif
1da177e4 1273
eea221ce 1274#ifdef DEBUG
1da177e4
LT
1275static void
1276panic_queues(struct net_device *dev)
1277{
ee79b7fb 1278 struct tc35815_local *lp = netdev_priv(dev);
1da177e4
LT
1279 int i;
1280
eea221ce 1281 printk("TxFD base %p, start %u, end %u\n",
1da177e4
LT
1282 lp->tfd_base, lp->tfd_start, lp->tfd_end);
1283 printk("RxFD base %p limit %p cur %p\n",
1284 lp->rfd_base, lp->rfd_limit, lp->rfd_cur);
1285 printk("FrFD %p\n", lp->fbl_ptr);
1286 for (i = 0; i < TX_FD_NUM; i++)
1287 dump_txfd(&lp->tfd_base[i]);
1288 for (i = 0; i < RX_FD_NUM; i++) {
1289 int bd_count = dump_rxfd(&lp->rfd_base[i]);
1290 i += (bd_count + 1) / 2; /* skip BDs */
1291 }
1292 dump_frfd(lp->fbl_ptr);
1293 panic("%s: Illegal queue state.", dev->name);
1294}
1da177e4
LT
1295#endif
1296
958eb80b 1297static void print_eth(const u8 *add)
1da177e4 1298{
958eb80b 1299 printk(KERN_DEBUG "print_eth(%p)\n", add);
e174961c
JB
1300 printk(KERN_DEBUG " %pM => %pM : %02x%02x\n",
1301 add + 6, add, add[12], add[13]);
1da177e4
LT
1302}
1303
eea221ce
AN
1304static int tc35815_tx_full(struct net_device *dev)
1305{
ee79b7fb 1306 struct tc35815_local *lp = netdev_priv(dev);
eea221ce
AN
1307 return ((lp->tfd_start + 1) % TX_FD_NUM == lp->tfd_end);
1308}
1309
1310static void tc35815_restart(struct net_device *dev)
1311{
ee79b7fb 1312 struct tc35815_local *lp = netdev_priv(dev);
eea221ce 1313
c6686fe3 1314 if (lp->phy_dev) {
eea221ce 1315 int timeout;
c6686fe3
AN
1316
1317 phy_write(lp->phy_dev, MII_BMCR, BMCR_RESET);
eea221ce
AN
1318 timeout = 100;
1319 while (--timeout) {
c6686fe3 1320 if (!(phy_read(lp->phy_dev, MII_BMCR) & BMCR_RESET))
eea221ce
AN
1321 break;
1322 udelay(1);
1323 }
1324 if (!timeout)
1325 printk(KERN_ERR "%s: BMCR reset failed.\n", dev->name);
1326 }
1327
c6686fe3 1328 spin_lock_irq(&lp->lock);
eea221ce
AN
1329 tc35815_chip_reset(dev);
1330 tc35815_clear_queues(dev);
1331 tc35815_chip_init(dev);
1332 /* Reconfigure CAM again since tc35815_chip_init() initialize it. */
1333 tc35815_set_multicast_list(dev);
c6686fe3
AN
1334 spin_unlock_irq(&lp->lock);
1335
1336 netif_wake_queue(dev);
eea221ce
AN
1337}
1338
c6686fe3
AN
1339static void tc35815_restart_work(struct work_struct *work)
1340{
1341 struct tc35815_local *lp =
1342 container_of(work, struct tc35815_local, restart_work);
1343 struct net_device *dev = lp->dev;
1344
1345 tc35815_restart(dev);
1346}
1347
1348static void tc35815_schedule_restart(struct net_device *dev)
eea221ce 1349{
ee79b7fb 1350 struct tc35815_local *lp = netdev_priv(dev);
eea221ce
AN
1351 struct tc35815_regs __iomem *tr =
1352 (struct tc35815_regs __iomem *)dev->base_addr;
1353
c6686fe3
AN
1354 /* disable interrupts */
1355 tc_writel(0, &tr->Int_En);
1356 tc_writel(tc_readl(&tr->DMA_Ctl) | DMA_IntMask, &tr->DMA_Ctl);
1357 schedule_work(&lp->restart_work);
1358}
1359
1360static void tc35815_tx_timeout(struct net_device *dev)
1361{
1362 struct tc35815_regs __iomem *tr =
1363 (struct tc35815_regs __iomem *)dev->base_addr;
1364
eea221ce
AN
1365 printk(KERN_WARNING "%s: transmit timed out, status %#x\n",
1366 dev->name, tc_readl(&tr->Tx_Stat));
1367
1368 /* Try to restart the adaptor. */
c6686fe3 1369 tc35815_schedule_restart(dev);
c201abd9 1370 dev->stats.tx_errors++;
eea221ce
AN
1371}
1372
1da177e4 1373/*
c6686fe3 1374 * Open/initialize the controller. This is called (in the current kernel)
1da177e4
LT
1375 * sometime after booting when the 'ifconfig' program is run.
1376 *
1377 * This routine should set everything up anew at each open, even
1378 * registers that "should" only need to be set once at boot, so that
1379 * there is non-reboot way to recover if something goes wrong.
1380 */
1381static int
1382tc35815_open(struct net_device *dev)
1383{
ee79b7fb 1384 struct tc35815_local *lp = netdev_priv(dev);
eea221ce 1385
1da177e4
LT
1386 /*
1387 * This is used if the interrupt line can turned off (shared).
1388 * See 3c503.c for an example of selecting the IRQ at config-time.
1389 */
7f225b42
AN
1390 if (request_irq(dev->irq, &tc35815_interrupt, IRQF_SHARED,
1391 dev->name, dev))
1da177e4 1392 return -EAGAIN;
1da177e4
LT
1393
1394 tc35815_chip_reset(dev);
1395
1396 if (tc35815_init_queues(dev) != 0) {
1397 free_irq(dev->irq, dev);
1398 return -EAGAIN;
1399 }
1400
bea3348e
SH
1401#ifdef TC35815_NAPI
1402 napi_enable(&lp->napi);
1403#endif
1404
1da177e4 1405 /* Reset the hardware here. Don't forget to set the station address. */
eea221ce 1406 spin_lock_irq(&lp->lock);
1da177e4 1407 tc35815_chip_init(dev);
eea221ce 1408 spin_unlock_irq(&lp->lock);
1da177e4 1409
59524a37 1410 netif_carrier_off(dev);
c6686fe3
AN
1411 /* schedule a link state check */
1412 phy_start(lp->phy_dev);
1413
eea221ce
AN
1414 /* We are now ready to accept transmit requeusts from
1415 * the queueing layer of the networking.
1416 */
1da177e4
LT
1417 netif_start_queue(dev);
1418
1419 return 0;
1420}
1421
eea221ce
AN
1422/* This will only be invoked if your driver is _not_ in XOFF state.
1423 * What this means is that you need not check it, and that this
1424 * invariant will hold if you make sure that the netif_*_queue()
1425 * calls are done at the proper times.
1426 */
1427static int tc35815_send_packet(struct sk_buff *skb, struct net_device *dev)
1da177e4 1428{
ee79b7fb 1429 struct tc35815_local *lp = netdev_priv(dev);
eea221ce 1430 struct TxFD *txfd;
1da177e4
LT
1431 unsigned long flags;
1432
eea221ce
AN
1433 /* If some error occurs while trying to transmit this
1434 * packet, you should return '1' from this function.
1435 * In such a case you _may not_ do anything to the
1436 * SKB, it is still owned by the network queueing
1437 * layer when an error is returned. This means you
1438 * may not modify any SKB fields, you may not free
1439 * the SKB, etc.
1440 */
1441
1442 /* This is the most common case for modern hardware.
1443 * The spinlock protects this code from the TX complete
1444 * hardware interrupt handler. Queue flow control is
1445 * thus managed under this lock as well.
1446 */
1da177e4 1447 spin_lock_irqsave(&lp->lock, flags);
1da177e4 1448
eea221ce
AN
1449 /* failsafe... (handle txdone now if half of FDs are used) */
1450 if ((lp->tfd_start + TX_FD_NUM - lp->tfd_end) % TX_FD_NUM >
1451 TX_FD_NUM / 2)
1452 tc35815_txdone(dev);
1453
1454 if (netif_msg_pktdata(lp))
1455 print_eth(skb->data);
1456#ifdef DEBUG
1457 if (lp->tx_skbs[lp->tfd_start].skb) {
1458 printk("%s: tx_skbs conflict.\n", dev->name);
1459 panic_queues(dev);
1da177e4 1460 }
eea221ce
AN
1461#else
1462 BUG_ON(lp->tx_skbs[lp->tfd_start].skb);
1da177e4 1463#endif
eea221ce
AN
1464 lp->tx_skbs[lp->tfd_start].skb = skb;
1465 lp->tx_skbs[lp->tfd_start].skb_dma = pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
1466
1467 /*add to ring */
1468 txfd = &lp->tfd_base[lp->tfd_start];
1469 txfd->bd.BuffData = cpu_to_le32(lp->tx_skbs[lp->tfd_start].skb_dma);
1470 txfd->bd.BDCtl = cpu_to_le32(skb->len);
1471 txfd->fd.FDSystem = cpu_to_le32(lp->tfd_start);
1472 txfd->fd.FDCtl = cpu_to_le32(FD_CownsFD | (1 << FD_BDCnt_SHIFT));
1473
1474 if (lp->tfd_start == lp->tfd_end) {
1475 struct tc35815_regs __iomem *tr =
1476 (struct tc35815_regs __iomem *)dev->base_addr;
1477 /* Start DMA Transmitter. */
1478 txfd->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
1da177e4 1479#ifdef GATHER_TXINT
eea221ce 1480 txfd->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
1da177e4 1481#endif
eea221ce
AN
1482 if (netif_msg_tx_queued(lp)) {
1483 printk("%s: starting TxFD.\n", dev->name);
1484 dump_txfd(txfd);
1485 }
1486 tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
1487 } else {
1488 txfd->fd.FDNext &= cpu_to_le32(~FD_Next_EOL);
1489 if (netif_msg_tx_queued(lp)) {
1490 printk("%s: queueing TxFD.\n", dev->name);
1491 dump_txfd(txfd);
1da177e4 1492 }
eea221ce
AN
1493 }
1494 lp->tfd_start = (lp->tfd_start + 1) % TX_FD_NUM;
1da177e4 1495
eea221ce 1496 dev->trans_start = jiffies;
1da177e4 1497
eea221ce
AN
1498 /* If we just used up the very last entry in the
1499 * TX ring on this device, tell the queueing
1500 * layer to send no more.
1501 */
1502 if (tc35815_tx_full(dev)) {
1503 if (netif_msg_tx_queued(lp))
1504 printk(KERN_WARNING "%s: TxFD Exhausted.\n", dev->name);
1505 netif_stop_queue(dev);
1da177e4
LT
1506 }
1507
eea221ce
AN
1508 /* When the TX completion hw interrupt arrives, this
1509 * is when the transmit statistics are updated.
1510 */
1511
1512 spin_unlock_irqrestore(&lp->lock, flags);
6ed10654 1513 return NETDEV_TX_OK;
1da177e4
LT
1514}
1515
1516#define FATAL_ERROR_INT \
1517 (Int_IntPCI | Int_DmParErr | Int_IntNRAbt)
eea221ce 1518static void tc35815_fatal_error_interrupt(struct net_device *dev, u32 status)
1da177e4
LT
1519{
1520 static int count;
1521 printk(KERN_WARNING "%s: Fatal Error Intterrupt (%#x):",
1522 dev->name, status);
1da177e4
LT
1523 if (status & Int_IntPCI)
1524 printk(" IntPCI");
1525 if (status & Int_DmParErr)
1526 printk(" DmParErr");
1527 if (status & Int_IntNRAbt)
1528 printk(" IntNRAbt");
1529 printk("\n");
1530 if (count++ > 100)
1531 panic("%s: Too many fatal errors.", dev->name);
eea221ce 1532 printk(KERN_WARNING "%s: Resetting ...\n", dev->name);
1da177e4 1533 /* Try to restart the adaptor. */
c6686fe3 1534 tc35815_schedule_restart(dev);
eea221ce
AN
1535}
1536
1537#ifdef TC35815_NAPI
1538static int tc35815_do_interrupt(struct net_device *dev, u32 status, int limit)
1539#else
1540static int tc35815_do_interrupt(struct net_device *dev, u32 status)
1541#endif
1542{
ee79b7fb 1543 struct tc35815_local *lp = netdev_priv(dev);
eea221ce
AN
1544 struct tc35815_regs __iomem *tr =
1545 (struct tc35815_regs __iomem *)dev->base_addr;
1546 int ret = -1;
1547
1548 /* Fatal errors... */
1549 if (status & FATAL_ERROR_INT) {
1550 tc35815_fatal_error_interrupt(dev, status);
1551 return 0;
1552 }
1553 /* recoverable errors */
1554 if (status & Int_IntFDAEx) {
1555 /* disable FDAEx int. (until we make rooms...) */
1556 tc_writel(tc_readl(&tr->Int_En) & ~Int_FDAExEn, &tr->Int_En);
1557 printk(KERN_WARNING
1558 "%s: Free Descriptor Area Exhausted (%#x).\n",
1559 dev->name, status);
c201abd9 1560 dev->stats.rx_dropped++;
eea221ce
AN
1561 ret = 0;
1562 }
1563 if (status & Int_IntBLEx) {
1564 /* disable BLEx int. (until we make rooms...) */
1565 tc_writel(tc_readl(&tr->Int_En) & ~Int_BLExEn, &tr->Int_En);
1566 printk(KERN_WARNING
1567 "%s: Buffer List Exhausted (%#x).\n",
1568 dev->name, status);
c201abd9 1569 dev->stats.rx_dropped++;
eea221ce
AN
1570 ret = 0;
1571 }
1572 if (status & Int_IntExBD) {
1573 printk(KERN_WARNING
1574 "%s: Excessive Buffer Descriptiors (%#x).\n",
1575 dev->name, status);
c201abd9 1576 dev->stats.rx_length_errors++;
eea221ce
AN
1577 ret = 0;
1578 }
1579
1580 /* normal notification */
1581 if (status & Int_IntMacRx) {
1582 /* Got a packet(s). */
1583#ifdef TC35815_NAPI
1584 ret = tc35815_rx(dev, limit);
1585#else
1586 tc35815_rx(dev);
1587 ret = 0;
1588#endif
1589 lp->lstats.rx_ints++;
1590 }
1591 if (status & Int_IntMacTx) {
1592 /* Transmit complete. */
1593 lp->lstats.tx_ints++;
1594 tc35815_txdone(dev);
1595 netif_wake_queue(dev);
1596 ret = 0;
1597 }
1598 return ret;
1da177e4
LT
1599}
1600
1601/*
1602 * The typical workload of the driver:
eea221ce 1603 * Handle the network interface interrupts.
1da177e4 1604 */
7d12e780 1605static irqreturn_t tc35815_interrupt(int irq, void *dev_id)
1da177e4
LT
1606{
1607 struct net_device *dev = dev_id;
bea3348e 1608 struct tc35815_local *lp = netdev_priv(dev);
eea221ce
AN
1609 struct tc35815_regs __iomem *tr =
1610 (struct tc35815_regs __iomem *)dev->base_addr;
1611#ifdef TC35815_NAPI
1612 u32 dmactl = tc_readl(&tr->DMA_Ctl);
1613
1614 if (!(dmactl & DMA_IntMask)) {
1615 /* disable interrupts */
1616 tc_writel(dmactl | DMA_IntMask, &tr->DMA_Ctl);
288379f0
BH
1617 if (napi_schedule_prep(&lp->napi))
1618 __napi_schedule(&lp->napi);
eea221ce
AN
1619 else {
1620 printk(KERN_ERR "%s: interrupt taken in poll\n",
1621 dev->name);
1622 BUG();
1da177e4 1623 }
eea221ce
AN
1624 (void)tc_readl(&tr->Int_Src); /* flush */
1625 return IRQ_HANDLED;
1626 }
1627 return IRQ_NONE;
1628#else
eea221ce
AN
1629 int handled;
1630 u32 status;
1631
1632 spin_lock(&lp->lock);
1633 status = tc_readl(&tr->Int_Src);
1634 tc_writel(status, &tr->Int_Src); /* write to clear */
1635 handled = tc35815_do_interrupt(dev, status);
1636 (void)tc_readl(&tr->Int_Src); /* flush */
1637 spin_unlock(&lp->lock);
1638 return IRQ_RETVAL(handled >= 0);
1639#endif /* TC35815_NAPI */
1640}
1da177e4 1641
eea221ce
AN
1642#ifdef CONFIG_NET_POLL_CONTROLLER
1643static void tc35815_poll_controller(struct net_device *dev)
1644{
1645 disable_irq(dev->irq);
1646 tc35815_interrupt(dev->irq, dev);
1647 enable_irq(dev->irq);
1da177e4 1648}
eea221ce 1649#endif
1da177e4
LT
1650
1651/* We have a good packet(s), get it/them out of the buffers. */
eea221ce
AN
1652#ifdef TC35815_NAPI
1653static int
1654tc35815_rx(struct net_device *dev, int limit)
1655#else
1da177e4
LT
1656static void
1657tc35815_rx(struct net_device *dev)
eea221ce 1658#endif
1da177e4 1659{
ee79b7fb 1660 struct tc35815_local *lp = netdev_priv(dev);
1da177e4
LT
1661 unsigned int fdctl;
1662 int i;
1663 int buf_free_count = 0;
1664 int fd_free_count = 0;
eea221ce
AN
1665#ifdef TC35815_NAPI
1666 int received = 0;
1667#endif
1da177e4
LT
1668
1669 while (!((fdctl = le32_to_cpu(lp->rfd_cur->fd.FDCtl)) & FD_CownsFD)) {
1670 int status = le32_to_cpu(lp->rfd_cur->fd.FDStat);
1671 int pkt_len = fdctl & FD_FDLength_MASK;
1da177e4 1672 int bd_count = (fdctl & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
eea221ce
AN
1673#ifdef DEBUG
1674 struct RxFD *next_rfd;
1675#endif
1676#if (RX_CTL_CMD & Rx_StripCRC) == 0
82a9928d 1677 pkt_len -= ETH_FCS_LEN;
eea221ce 1678#endif
1da177e4 1679
eea221ce 1680 if (netif_msg_rx_status(lp))
1da177e4
LT
1681 dump_rxfd(lp->rfd_cur);
1682 if (status & Rx_Good) {
1da177e4
LT
1683 struct sk_buff *skb;
1684 unsigned char *data;
eea221ce
AN
1685 int cur_bd;
1686#ifdef TC35815_USE_PACKEDBUFFER
1687 int offset;
1688#endif
6aa20a22 1689
eea221ce
AN
1690#ifdef TC35815_NAPI
1691 if (--limit < 0)
1692 break;
1693#endif
1694#ifdef TC35815_USE_PACKEDBUFFER
1695 BUG_ON(bd_count > 2);
82a9928d 1696 skb = dev_alloc_skb(pkt_len + NET_IP_ALIGN);
1da177e4
LT
1697 if (skb == NULL) {
1698 printk(KERN_NOTICE "%s: Memory squeeze, dropping packet.\n",
1699 dev->name);
c201abd9 1700 dev->stats.rx_dropped++;
1da177e4
LT
1701 break;
1702 }
82a9928d 1703 skb_reserve(skb, NET_IP_ALIGN);
1da177e4
LT
1704
1705 data = skb_put(skb, pkt_len);
1706
1707 /* copy from receive buffer */
1708 cur_bd = 0;
1709 offset = 0;
1710 while (offset < pkt_len && cur_bd < bd_count) {
1711 int len = le32_to_cpu(lp->rfd_cur->bd[cur_bd].BDCtl) &
1712 BD_BuffLength_MASK;
eea221ce
AN
1713 dma_addr_t dma = le32_to_cpu(lp->rfd_cur->bd[cur_bd].BuffData);
1714 void *rxbuf = rxbuf_bus_to_virt(lp, dma);
1715 if (offset + len > pkt_len)
1716 len = pkt_len - offset;
1717#ifdef TC35815_DMA_SYNC_ONDEMAND
1718 pci_dma_sync_single_for_cpu(lp->pci_dev,
1719 dma, len,
1720 PCI_DMA_FROMDEVICE);
1da177e4
LT
1721#endif
1722 memcpy(data + offset, rxbuf, len);
793bc0af
AN
1723#ifdef TC35815_DMA_SYNC_ONDEMAND
1724 pci_dma_sync_single_for_device(lp->pci_dev,
1725 dma, len,
1726 PCI_DMA_FROMDEVICE);
1727#endif
1da177e4
LT
1728 offset += len;
1729 cur_bd++;
1730 }
eea221ce
AN
1731#else /* TC35815_USE_PACKEDBUFFER */
1732 BUG_ON(bd_count > 1);
1733 cur_bd = (le32_to_cpu(lp->rfd_cur->bd[0].BDCtl)
1734 & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
1735#ifdef DEBUG
1736 if (cur_bd >= RX_BUF_NUM) {
1737 printk("%s: invalid BDID.\n", dev->name);
1738 panic_queues(dev);
1739 }
1740 BUG_ON(lp->rx_skbs[cur_bd].skb_dma !=
1741 (le32_to_cpu(lp->rfd_cur->bd[0].BuffData) & ~3));
1742 if (!lp->rx_skbs[cur_bd].skb) {
1743 printk("%s: NULL skb.\n", dev->name);
1744 panic_queues(dev);
1745 }
1746#else
1747 BUG_ON(cur_bd >= RX_BUF_NUM);
1da177e4 1748#endif
eea221ce
AN
1749 skb = lp->rx_skbs[cur_bd].skb;
1750 prefetch(skb->data);
1751 lp->rx_skbs[cur_bd].skb = NULL;
eea221ce
AN
1752 pci_unmap_single(lp->pci_dev,
1753 lp->rx_skbs[cur_bd].skb_dma,
1754 RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
82a9928d
AN
1755 if (!HAVE_DMA_RXALIGN(lp) && NET_IP_ALIGN)
1756 memmove(skb->data, skb->data - NET_IP_ALIGN,
1757 pkt_len);
eea221ce
AN
1758 data = skb_put(skb, pkt_len);
1759#endif /* TC35815_USE_PACKEDBUFFER */
1760 if (netif_msg_pktdata(lp))
1da177e4
LT
1761 print_eth(data);
1762 skb->protocol = eth_type_trans(skb, dev);
eea221ce
AN
1763#ifdef TC35815_NAPI
1764 netif_receive_skb(skb);
1765 received++;
1766#else
1da177e4 1767 netif_rx(skb);
eea221ce 1768#endif
c201abd9
AN
1769 dev->stats.rx_packets++;
1770 dev->stats.rx_bytes += pkt_len;
1da177e4 1771 } else {
c201abd9 1772 dev->stats.rx_errors++;
eea221ce
AN
1773 printk(KERN_DEBUG "%s: Rx error (status %x)\n",
1774 dev->name, status & Rx_Stat_Mask);
1da177e4
LT
1775 /* WORKAROUND: LongErr and CRCErr means Overflow. */
1776 if ((status & Rx_LongErr) && (status & Rx_CRCErr)) {
1777 status &= ~(Rx_LongErr|Rx_CRCErr);
1778 status |= Rx_Over;
1779 }
c201abd9
AN
1780 if (status & Rx_LongErr)
1781 dev->stats.rx_length_errors++;
1782 if (status & Rx_Over)
1783 dev->stats.rx_fifo_errors++;
1784 if (status & Rx_CRCErr)
1785 dev->stats.rx_crc_errors++;
1786 if (status & Rx_Align)
1787 dev->stats.rx_frame_errors++;
1da177e4
LT
1788 }
1789
1790 if (bd_count > 0) {
1791 /* put Free Buffer back to controller */
1792 int bdctl = le32_to_cpu(lp->rfd_cur->bd[bd_count - 1].BDCtl);
1793 unsigned char id =
1794 (bdctl & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
eea221ce
AN
1795#ifdef DEBUG
1796 if (id >= RX_BUF_NUM) {
1da177e4
LT
1797 printk("%s: invalid BDID.\n", dev->name);
1798 panic_queues(dev);
1799 }
eea221ce
AN
1800#else
1801 BUG_ON(id >= RX_BUF_NUM);
1802#endif
1da177e4 1803 /* free old buffers */
eea221ce
AN
1804#ifdef TC35815_USE_PACKEDBUFFER
1805 while (lp->fbl_curid != id)
1806#else
ccc57aac 1807 lp->fbl_count--;
eea221ce
AN
1808 while (lp->fbl_count < RX_BUF_NUM)
1809#endif
1810 {
1811#ifdef TC35815_USE_PACKEDBUFFER
1812 unsigned char curid = lp->fbl_curid;
1813#else
1814 unsigned char curid =
1815 (id + 1 + lp->fbl_count) % RX_BUF_NUM;
1816#endif
1817 struct BDesc *bd = &lp->fbl_ptr->bd[curid];
1818#ifdef DEBUG
1819 bdctl = le32_to_cpu(bd->BDCtl);
1da177e4
LT
1820 if (bdctl & BD_CownsBD) {
1821 printk("%s: Freeing invalid BD.\n",
1822 dev->name);
1823 panic_queues(dev);
1824 }
eea221ce 1825#endif
3a4fa0a2 1826 /* pass BD to controller */
eea221ce
AN
1827#ifndef TC35815_USE_PACKEDBUFFER
1828 if (!lp->rx_skbs[curid].skb) {
1829 lp->rx_skbs[curid].skb =
1830 alloc_rxbuf_skb(dev,
1831 lp->pci_dev,
1832 &lp->rx_skbs[curid].skb_dma);
1833 if (!lp->rx_skbs[curid].skb)
1834 break; /* try on next reception */
1835 bd->BuffData = cpu_to_le32(lp->rx_skbs[curid].skb_dma);
1836 }
1837#endif /* TC35815_USE_PACKEDBUFFER */
1da177e4 1838 /* Note: BDLength was modified by chip. */
eea221ce
AN
1839 bd->BDCtl = cpu_to_le32(BD_CownsBD |
1840 (curid << BD_RxBDID_SHIFT) |
1841 RX_BUF_SIZE);
1842#ifdef TC35815_USE_PACKEDBUFFER
1843 lp->fbl_curid = (curid + 1) % RX_BUF_NUM;
1844 if (netif_msg_rx_status(lp)) {
1da177e4
LT
1845 printk("%s: Entering new FBD %d\n",
1846 dev->name, lp->fbl_curid);
1847 dump_frfd(lp->fbl_ptr);
1848 }
eea221ce
AN
1849#else
1850 lp->fbl_count++;
1851#endif
1da177e4
LT
1852 buf_free_count++;
1853 }
1854 }
1855
1856 /* put RxFD back to controller */
eea221ce
AN
1857#ifdef DEBUG
1858 next_rfd = fd_bus_to_virt(lp,
1859 le32_to_cpu(lp->rfd_cur->fd.FDNext));
1da177e4
LT
1860 if (next_rfd < lp->rfd_base || next_rfd > lp->rfd_limit) {
1861 printk("%s: RxFD FDNext invalid.\n", dev->name);
1862 panic_queues(dev);
1863 }
eea221ce 1864#endif
1da177e4 1865 for (i = 0; i < (bd_count + 1) / 2 + 1; i++) {
3a4fa0a2 1866 /* pass FD to controller */
eea221ce
AN
1867#ifdef DEBUG
1868 lp->rfd_cur->fd.FDNext = cpu_to_le32(0xdeaddead);
1869#else
1870 lp->rfd_cur->fd.FDNext = cpu_to_le32(FD_Next_EOL);
1871#endif
1da177e4
LT
1872 lp->rfd_cur->fd.FDCtl = cpu_to_le32(FD_CownsFD);
1873 lp->rfd_cur++;
1874 fd_free_count++;
1875 }
eea221ce
AN
1876 if (lp->rfd_cur > lp->rfd_limit)
1877 lp->rfd_cur = lp->rfd_base;
1878#ifdef DEBUG
1879 if (lp->rfd_cur != next_rfd)
1880 printk("rfd_cur = %p, next_rfd %p\n",
1881 lp->rfd_cur, next_rfd);
1882#endif
1da177e4
LT
1883 }
1884
1885 /* re-enable BL/FDA Exhaust interrupts. */
1886 if (fd_free_count) {
eea221ce
AN
1887 struct tc35815_regs __iomem *tr =
1888 (struct tc35815_regs __iomem *)dev->base_addr;
1889 u32 en, en_old = tc_readl(&tr->Int_En);
1890 en = en_old | Int_FDAExEn;
1da177e4 1891 if (buf_free_count)
eea221ce
AN
1892 en |= Int_BLExEn;
1893 if (en != en_old)
1894 tc_writel(en, &tr->Int_En);
1da177e4 1895 }
eea221ce
AN
1896#ifdef TC35815_NAPI
1897 return received;
1898#endif
1da177e4
LT
1899}
1900
eea221ce 1901#ifdef TC35815_NAPI
bea3348e 1902static int tc35815_poll(struct napi_struct *napi, int budget)
eea221ce 1903{
bea3348e
SH
1904 struct tc35815_local *lp = container_of(napi, struct tc35815_local, napi);
1905 struct net_device *dev = lp->dev;
eea221ce
AN
1906 struct tc35815_regs __iomem *tr =
1907 (struct tc35815_regs __iomem *)dev->base_addr;
eea221ce
AN
1908 int received = 0, handled;
1909 u32 status;
1910
1911 spin_lock(&lp->lock);
1912 status = tc_readl(&tr->Int_Src);
1913 do {
1914 tc_writel(status, &tr->Int_Src); /* write to clear */
1915
a2c465db 1916 handled = tc35815_do_interrupt(dev, status, budget - received);
eea221ce
AN
1917 if (handled >= 0) {
1918 received += handled;
bea3348e 1919 if (received >= budget)
eea221ce
AN
1920 break;
1921 }
1922 status = tc_readl(&tr->Int_Src);
1923 } while (status);
1924 spin_unlock(&lp->lock);
1925
bea3348e 1926 if (received < budget) {
288379f0 1927 napi_complete(napi);
bea3348e
SH
1928 /* enable interrupts */
1929 tc_writel(tc_readl(&tr->DMA_Ctl) & ~DMA_IntMask, &tr->DMA_Ctl);
1930 }
1931 return received;
eea221ce
AN
1932}
1933#endif
1934
1da177e4
LT
1935#ifdef NO_CHECK_CARRIER
1936#define TX_STA_ERR (Tx_ExColl|Tx_Under|Tx_Defer|Tx_LateColl|Tx_TxPar|Tx_SQErr)
1937#else
1938#define TX_STA_ERR (Tx_ExColl|Tx_Under|Tx_Defer|Tx_NCarr|Tx_LateColl|Tx_TxPar|Tx_SQErr)
1939#endif
1940
1941static void
1942tc35815_check_tx_stat(struct net_device *dev, int status)
1943{
ee79b7fb 1944 struct tc35815_local *lp = netdev_priv(dev);
1da177e4
LT
1945 const char *msg = NULL;
1946
1947 /* count collisions */
1948 if (status & Tx_ExColl)
c201abd9 1949 dev->stats.collisions += 16;
1da177e4 1950 if (status & Tx_TxColl_MASK)
c201abd9 1951 dev->stats.collisions += status & Tx_TxColl_MASK;
1da177e4 1952
eea221ce
AN
1953#ifndef NO_CHECK_CARRIER
1954 /* TX4939 does not have NCarr */
c6686fe3 1955 if (lp->chiptype == TC35815_TX4939)
eea221ce
AN
1956 status &= ~Tx_NCarr;
1957#ifdef WORKAROUND_LOSTCAR
1da177e4 1958 /* WORKAROUND: ignore LostCrS in full duplex operation */
c6686fe3 1959 if (!lp->link || lp->duplex == DUPLEX_FULL)
1da177e4 1960 status &= ~Tx_NCarr;
eea221ce
AN
1961#endif
1962#endif
1da177e4
LT
1963
1964 if (!(status & TX_STA_ERR)) {
1965 /* no error. */
c201abd9 1966 dev->stats.tx_packets++;
1da177e4
LT
1967 return;
1968 }
1969
c201abd9 1970 dev->stats.tx_errors++;
1da177e4 1971 if (status & Tx_ExColl) {
c201abd9 1972 dev->stats.tx_aborted_errors++;
1da177e4
LT
1973 msg = "Excessive Collision.";
1974 }
1975 if (status & Tx_Under) {
c201abd9 1976 dev->stats.tx_fifo_errors++;
1da177e4 1977 msg = "Tx FIFO Underrun.";
eea221ce
AN
1978 if (lp->lstats.tx_underrun < TX_THRESHOLD_KEEP_LIMIT) {
1979 lp->lstats.tx_underrun++;
1980 if (lp->lstats.tx_underrun >= TX_THRESHOLD_KEEP_LIMIT) {
1981 struct tc35815_regs __iomem *tr =
1982 (struct tc35815_regs __iomem *)dev->base_addr;
1983 tc_writel(TX_THRESHOLD_MAX, &tr->TxThrsh);
1984 msg = "Tx FIFO Underrun.Change Tx threshold to max.";
1985 }
1986 }
1da177e4
LT
1987 }
1988 if (status & Tx_Defer) {
c201abd9 1989 dev->stats.tx_fifo_errors++;
1da177e4
LT
1990 msg = "Excessive Deferral.";
1991 }
1992#ifndef NO_CHECK_CARRIER
1993 if (status & Tx_NCarr) {
c201abd9 1994 dev->stats.tx_carrier_errors++;
1da177e4
LT
1995 msg = "Lost Carrier Sense.";
1996 }
1997#endif
1998 if (status & Tx_LateColl) {
c201abd9 1999 dev->stats.tx_aborted_errors++;
1da177e4
LT
2000 msg = "Late Collision.";
2001 }
2002 if (status & Tx_TxPar) {
c201abd9 2003 dev->stats.tx_fifo_errors++;
1da177e4
LT
2004 msg = "Transmit Parity Error.";
2005 }
2006 if (status & Tx_SQErr) {
c201abd9 2007 dev->stats.tx_heartbeat_errors++;
1da177e4
LT
2008 msg = "Signal Quality Error.";
2009 }
eea221ce 2010 if (msg && netif_msg_tx_err(lp))
1da177e4
LT
2011 printk(KERN_WARNING "%s: %s (%#x)\n", dev->name, msg, status);
2012}
2013
eea221ce
AN
2014/* This handles TX complete events posted by the device
2015 * via interrupts.
2016 */
1da177e4
LT
2017static void
2018tc35815_txdone(struct net_device *dev)
2019{
ee79b7fb 2020 struct tc35815_local *lp = netdev_priv(dev);
1da177e4
LT
2021 struct TxFD *txfd;
2022 unsigned int fdctl;
1da177e4
LT
2023
2024 txfd = &lp->tfd_base[lp->tfd_end];
2025 while (lp->tfd_start != lp->tfd_end &&
2026 !((fdctl = le32_to_cpu(txfd->fd.FDCtl)) & FD_CownsFD)) {
2027 int status = le32_to_cpu(txfd->fd.FDStat);
2028 struct sk_buff *skb;
2029 unsigned long fdnext = le32_to_cpu(txfd->fd.FDNext);
eea221ce 2030 u32 fdsystem = le32_to_cpu(txfd->fd.FDSystem);
1da177e4 2031
eea221ce 2032 if (netif_msg_tx_done(lp)) {
1da177e4
LT
2033 printk("%s: complete TxFD.\n", dev->name);
2034 dump_txfd(txfd);
2035 }
2036 tc35815_check_tx_stat(dev, status);
2037
eea221ce
AN
2038 skb = fdsystem != 0xffffffff ?
2039 lp->tx_skbs[fdsystem].skb : NULL;
2040#ifdef DEBUG
2041 if (lp->tx_skbs[lp->tfd_end].skb != skb) {
2042 printk("%s: tx_skbs mismatch.\n", dev->name);
2043 panic_queues(dev);
2044 }
2045#else
2046 BUG_ON(lp->tx_skbs[lp->tfd_end].skb != skb);
2047#endif
1da177e4 2048 if (skb) {
c201abd9 2049 dev->stats.tx_bytes += skb->len;
eea221ce
AN
2050 pci_unmap_single(lp->pci_dev, lp->tx_skbs[lp->tfd_end].skb_dma, skb->len, PCI_DMA_TODEVICE);
2051 lp->tx_skbs[lp->tfd_end].skb = NULL;
2052 lp->tx_skbs[lp->tfd_end].skb_dma = 0;
2053#ifdef TC35815_NAPI
1da177e4 2054 dev_kfree_skb_any(skb);
eea221ce
AN
2055#else
2056 dev_kfree_skb_irq(skb);
2057#endif
1da177e4 2058 }
eea221ce 2059 txfd->fd.FDSystem = cpu_to_le32(0xffffffff);
1da177e4 2060
1da177e4
LT
2061 lp->tfd_end = (lp->tfd_end + 1) % TX_FD_NUM;
2062 txfd = &lp->tfd_base[lp->tfd_end];
eea221ce
AN
2063#ifdef DEBUG
2064 if ((fdnext & ~FD_Next_EOL) != fd_virt_to_bus(lp, txfd)) {
1da177e4
LT
2065 printk("%s: TxFD FDNext invalid.\n", dev->name);
2066 panic_queues(dev);
2067 }
eea221ce 2068#endif
1da177e4
LT
2069 if (fdnext & FD_Next_EOL) {
2070 /* DMA Transmitter has been stopping... */
2071 if (lp->tfd_end != lp->tfd_start) {
eea221ce
AN
2072 struct tc35815_regs __iomem *tr =
2073 (struct tc35815_regs __iomem *)dev->base_addr;
1da177e4 2074 int head = (lp->tfd_start + TX_FD_NUM - 1) % TX_FD_NUM;
7f225b42 2075 struct TxFD *txhead = &lp->tfd_base[head];
1da177e4
LT
2076 int qlen = (lp->tfd_start + TX_FD_NUM
2077 - lp->tfd_end) % TX_FD_NUM;
2078
eea221ce 2079#ifdef DEBUG
1da177e4
LT
2080 if (!(le32_to_cpu(txfd->fd.FDCtl) & FD_CownsFD)) {
2081 printk("%s: TxFD FDCtl invalid.\n", dev->name);
2082 panic_queues(dev);
2083 }
eea221ce 2084#endif
1da177e4
LT
2085 /* log max queue length */
2086 if (lp->lstats.max_tx_qlen < qlen)
2087 lp->lstats.max_tx_qlen = qlen;
2088
2089
2090 /* start DMA Transmitter again */
2091 txhead->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
2092#ifdef GATHER_TXINT
2093 txhead->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
2094#endif
eea221ce 2095 if (netif_msg_tx_queued(lp)) {
1da177e4
LT
2096 printk("%s: start TxFD on queue.\n",
2097 dev->name);
2098 dump_txfd(txfd);
2099 }
eea221ce 2100 tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
1da177e4
LT
2101 }
2102 break;
2103 }
2104 }
2105
eea221ce
AN
2106 /* If we had stopped the queue due to a "tx full"
2107 * condition, and space has now been made available,
2108 * wake up the queue.
2109 */
7f225b42 2110 if (netif_queue_stopped(dev) && !tc35815_tx_full(dev))
eea221ce 2111 netif_wake_queue(dev);
1da177e4
LT
2112}
2113
2114/* The inverse routine to tc35815_open(). */
2115static int
2116tc35815_close(struct net_device *dev)
2117{
ee79b7fb 2118 struct tc35815_local *lp = netdev_priv(dev);
bea3348e 2119
1da177e4 2120 netif_stop_queue(dev);
bea3348e
SH
2121#ifdef TC35815_NAPI
2122 napi_disable(&lp->napi);
2123#endif
c6686fe3
AN
2124 if (lp->phy_dev)
2125 phy_stop(lp->phy_dev);
2126 cancel_work_sync(&lp->restart_work);
1da177e4
LT
2127
2128 /* Flush the Tx and disable Rx here. */
1da177e4
LT
2129 tc35815_chip_reset(dev);
2130 free_irq(dev->irq, dev);
2131
2132 tc35815_free_queues(dev);
2133
2134 return 0;
eea221ce 2135
1da177e4
LT
2136}
2137
2138/*
2139 * Get the current statistics.
2140 * This may be called with the card open or closed.
2141 */
2142static struct net_device_stats *tc35815_get_stats(struct net_device *dev)
2143{
eea221ce
AN
2144 struct tc35815_regs __iomem *tr =
2145 (struct tc35815_regs __iomem *)dev->base_addr;
c201abd9 2146 if (netif_running(dev))
1da177e4 2147 /* Update the statistics from the device registers. */
c201abd9 2148 dev->stats.rx_missed_errors = tc_readl(&tr->Miss_Cnt);
1da177e4 2149
c201abd9 2150 return &dev->stats;
1da177e4
LT
2151}
2152
eea221ce 2153static void tc35815_set_cam_entry(struct net_device *dev, int index, unsigned char *addr)
1da177e4 2154{
ee79b7fb 2155 struct tc35815_local *lp = netdev_priv(dev);
eea221ce
AN
2156 struct tc35815_regs __iomem *tr =
2157 (struct tc35815_regs __iomem *)dev->base_addr;
1da177e4 2158 int cam_index = index * 6;
eea221ce
AN
2159 u32 cam_data;
2160 u32 saved_addr;
958eb80b 2161
1da177e4
LT
2162 saved_addr = tc_readl(&tr->CAM_Adr);
2163
958eb80b 2164 if (netif_msg_hw(lp))
e174961c
JB
2165 printk(KERN_DEBUG "%s: CAM %d: %pM\n",
2166 dev->name, index, addr);
1da177e4
LT
2167 if (index & 1) {
2168 /* read modify write */
2169 tc_writel(cam_index - 2, &tr->CAM_Adr);
2170 cam_data = tc_readl(&tr->CAM_Data) & 0xffff0000;
2171 cam_data |= addr[0] << 8 | addr[1];
2172 tc_writel(cam_data, &tr->CAM_Data);
2173 /* write whole word */
2174 tc_writel(cam_index + 2, &tr->CAM_Adr);
2175 cam_data = (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) | addr[5];
2176 tc_writel(cam_data, &tr->CAM_Data);
2177 } else {
2178 /* write whole word */
2179 tc_writel(cam_index, &tr->CAM_Adr);
2180 cam_data = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
2181 tc_writel(cam_data, &tr->CAM_Data);
2182 /* read modify write */
2183 tc_writel(cam_index + 4, &tr->CAM_Adr);
2184 cam_data = tc_readl(&tr->CAM_Data) & 0x0000ffff;
2185 cam_data |= addr[4] << 24 | (addr[5] << 16);
2186 tc_writel(cam_data, &tr->CAM_Data);
2187 }
2188
1da177e4
LT
2189 tc_writel(saved_addr, &tr->CAM_Adr);
2190}
2191
2192
2193/*
2194 * Set or clear the multicast filter for this adaptor.
2195 * num_addrs == -1 Promiscuous mode, receive all packets
2196 * num_addrs == 0 Normal mode, clear multicast list
2197 * num_addrs > 0 Multicast mode, receive normal and MC packets,
2198 * and do best-effort filtering.
2199 */
2200static void
2201tc35815_set_multicast_list(struct net_device *dev)
2202{
eea221ce
AN
2203 struct tc35815_regs __iomem *tr =
2204 (struct tc35815_regs __iomem *)dev->base_addr;
1da177e4 2205
7f225b42 2206 if (dev->flags & IFF_PROMISC) {
eea221ce
AN
2207#ifdef WORKAROUND_100HALF_PROMISC
2208 /* With some (all?) 100MHalf HUB, controller will hang
2209 * if we enabled promiscuous mode before linkup... */
ee79b7fb 2210 struct tc35815_local *lp = netdev_priv(dev);
c6686fe3
AN
2211
2212 if (!lp->link)
eea221ce
AN
2213 return;
2214#endif
1da177e4
LT
2215 /* Enable promiscuous mode */
2216 tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc | CAM_StationAcc, &tr->CAM_Ctl);
7f225b42
AN
2217 } else if ((dev->flags & IFF_ALLMULTI) ||
2218 dev->mc_count > CAM_ENTRY_MAX - 3) {
1da177e4
LT
2219 /* CAM 0, 1, 20 are reserved. */
2220 /* Disable promiscuous mode, use normal mode. */
2221 tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc, &tr->CAM_Ctl);
7f225b42
AN
2222 } else if (dev->mc_count) {
2223 struct dev_mc_list *cur_addr = dev->mc_list;
1da177e4
LT
2224 int i;
2225 int ena_bits = CAM_Ena_Bit(CAM_ENTRY_SOURCE);
2226
2227 tc_writel(0, &tr->CAM_Ctl);
2228 /* Walk the address list, and load the filter */
2229 for (i = 0; i < dev->mc_count; i++, cur_addr = cur_addr->next) {
2230 if (!cur_addr)
2231 break;
2232 /* entry 0,1 is reserved. */
eea221ce 2233 tc35815_set_cam_entry(dev, i + 2, cur_addr->dmi_addr);
1da177e4
LT
2234 ena_bits |= CAM_Ena_Bit(i + 2);
2235 }
2236 tc_writel(ena_bits, &tr->CAM_Ena);
2237 tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
7f225b42 2238 } else {
1da177e4
LT
2239 tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
2240 tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
2241 }
2242}
2243
eea221ce 2244static void tc35815_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
1da177e4 2245{
ee79b7fb 2246 struct tc35815_local *lp = netdev_priv(dev);
eea221ce
AN
2247 strcpy(info->driver, MODNAME);
2248 strcpy(info->version, DRV_VERSION);
2249 strcpy(info->bus_info, pci_name(lp->pci_dev));
2250}
6aa20a22 2251
eea221ce
AN
2252static int tc35815_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2253{
ee79b7fb 2254 struct tc35815_local *lp = netdev_priv(dev);
eea221ce 2255
c6686fe3
AN
2256 if (!lp->phy_dev)
2257 return -ENODEV;
2258 return phy_ethtool_gset(lp->phy_dev, cmd);
eea221ce
AN
2259}
2260
c6686fe3 2261static int tc35815_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
eea221ce 2262{
ee79b7fb 2263 struct tc35815_local *lp = netdev_priv(dev);
eea221ce 2264
c6686fe3
AN
2265 if (!lp->phy_dev)
2266 return -ENODEV;
2267 return phy_ethtool_sset(lp->phy_dev, cmd);
eea221ce
AN
2268}
2269
2270static u32 tc35815_get_msglevel(struct net_device *dev)
2271{
ee79b7fb 2272 struct tc35815_local *lp = netdev_priv(dev);
eea221ce
AN
2273 return lp->msg_enable;
2274}
2275
2276static void tc35815_set_msglevel(struct net_device *dev, u32 datum)
2277{
ee79b7fb 2278 struct tc35815_local *lp = netdev_priv(dev);
eea221ce
AN
2279 lp->msg_enable = datum;
2280}
2281
b9f2c044 2282static int tc35815_get_sset_count(struct net_device *dev, int sset)
eea221ce 2283{
ee79b7fb 2284 struct tc35815_local *lp = netdev_priv(dev);
b9f2c044
JG
2285
2286 switch (sset) {
2287 case ETH_SS_STATS:
2288 return sizeof(lp->lstats) / sizeof(int);
2289 default:
2290 return -EOPNOTSUPP;
2291 }
eea221ce 2292}
1da177e4 2293
eea221ce
AN
2294static void tc35815_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *stats, u64 *data)
2295{
ee79b7fb 2296 struct tc35815_local *lp = netdev_priv(dev);
eea221ce
AN
2297 data[0] = lp->lstats.max_tx_qlen;
2298 data[1] = lp->lstats.tx_ints;
2299 data[2] = lp->lstats.rx_ints;
2300 data[3] = lp->lstats.tx_underrun;
2301}
2302
2303static struct {
2304 const char str[ETH_GSTRING_LEN];
2305} ethtool_stats_keys[] = {
2306 { "max_tx_qlen" },
2307 { "tx_ints" },
2308 { "rx_ints" },
2309 { "tx_underrun" },
2310};
2311
2312static void tc35815_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2313{
2314 memcpy(data, ethtool_stats_keys, sizeof(ethtool_stats_keys));
2315}
2316
2317static const struct ethtool_ops tc35815_ethtool_ops = {
2318 .get_drvinfo = tc35815_get_drvinfo,
2319 .get_settings = tc35815_get_settings,
2320 .set_settings = tc35815_set_settings,
c6686fe3 2321 .get_link = ethtool_op_get_link,
eea221ce
AN
2322 .get_msglevel = tc35815_get_msglevel,
2323 .set_msglevel = tc35815_set_msglevel,
2324 .get_strings = tc35815_get_strings,
b9f2c044 2325 .get_sset_count = tc35815_get_sset_count,
eea221ce 2326 .get_ethtool_stats = tc35815_get_ethtool_stats,
eea221ce
AN
2327};
2328
2329static int tc35815_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2330{
ee79b7fb 2331 struct tc35815_local *lp = netdev_priv(dev);
eea221ce
AN
2332
2333 if (!netif_running(dev))
2334 return -EINVAL;
c6686fe3
AN
2335 if (!lp->phy_dev)
2336 return -ENODEV;
2337 return phy_mii_ioctl(lp->phy_dev, if_mii(rq), cmd);
eea221ce
AN
2338}
2339
2340static void tc35815_chip_reset(struct net_device *dev)
2341{
2342 struct tc35815_regs __iomem *tr =
2343 (struct tc35815_regs __iomem *)dev->base_addr;
2344 int i;
1da177e4
LT
2345 /* reset the controller */
2346 tc_writel(MAC_Reset, &tr->MAC_Ctl);
eea221ce
AN
2347 udelay(4); /* 3200ns */
2348 i = 0;
2349 while (tc_readl(&tr->MAC_Ctl) & MAC_Reset) {
2350 if (i++ > 100) {
2351 printk(KERN_ERR "%s: MAC reset failed.\n", dev->name);
2352 break;
2353 }
2354 mdelay(1);
2355 }
1da177e4
LT
2356 tc_writel(0, &tr->MAC_Ctl);
2357
2358 /* initialize registers to default value */
2359 tc_writel(0, &tr->DMA_Ctl);
2360 tc_writel(0, &tr->TxThrsh);
2361 tc_writel(0, &tr->TxPollCtr);
2362 tc_writel(0, &tr->RxFragSize);
2363 tc_writel(0, &tr->Int_En);
2364 tc_writel(0, &tr->FDA_Bas);
2365 tc_writel(0, &tr->FDA_Lim);
2366 tc_writel(0xffffffff, &tr->Int_Src); /* Write 1 to clear */
2367 tc_writel(0, &tr->CAM_Ctl);
2368 tc_writel(0, &tr->Tx_Ctl);
2369 tc_writel(0, &tr->Rx_Ctl);
2370 tc_writel(0, &tr->CAM_Ena);
2371 (void)tc_readl(&tr->Miss_Cnt); /* Read to clear */
2372
eea221ce
AN
2373 /* initialize internal SRAM */
2374 tc_writel(DMA_TestMode, &tr->DMA_Ctl);
2375 for (i = 0; i < 0x1000; i += 4) {
2376 tc_writel(i, &tr->CAM_Adr);
2377 tc_writel(0, &tr->CAM_Data);
2378 }
2379 tc_writel(0, &tr->DMA_Ctl);
1da177e4
LT
2380}
2381
2382static void tc35815_chip_init(struct net_device *dev)
2383{
ee79b7fb 2384 struct tc35815_local *lp = netdev_priv(dev);
eea221ce
AN
2385 struct tc35815_regs __iomem *tr =
2386 (struct tc35815_regs __iomem *)dev->base_addr;
1da177e4
LT
2387 unsigned long txctl = TX_CTL_CMD;
2388
1da177e4 2389 /* load station address to CAM */
eea221ce 2390 tc35815_set_cam_entry(dev, CAM_ENTRY_SOURCE, dev->dev_addr);
1da177e4
LT
2391
2392 /* Enable CAM (broadcast and unicast) */
2393 tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
2394 tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
2395
eea221ce
AN
2396 /* Use DMA_RxAlign_2 to make IP header 4-byte aligned. */
2397 if (HAVE_DMA_RXALIGN(lp))
2398 tc_writel(DMA_BURST_SIZE | DMA_RxAlign_2, &tr->DMA_Ctl);
2399 else
2400 tc_writel(DMA_BURST_SIZE, &tr->DMA_Ctl);
2401#ifdef TC35815_USE_PACKEDBUFFER
1da177e4 2402 tc_writel(RxFrag_EnPack | ETH_ZLEN, &tr->RxFragSize); /* Packing */
eea221ce
AN
2403#else
2404 tc_writel(ETH_ZLEN, &tr->RxFragSize);
2405#endif
1da177e4
LT
2406 tc_writel(0, &tr->TxPollCtr); /* Batch mode */
2407 tc_writel(TX_THRESHOLD, &tr->TxThrsh);
2408 tc_writel(INT_EN_CMD, &tr->Int_En);
2409
2410 /* set queues */
eea221ce 2411 tc_writel(fd_virt_to_bus(lp, lp->rfd_base), &tr->FDA_Bas);
1da177e4
LT
2412 tc_writel((unsigned long)lp->rfd_limit - (unsigned long)lp->rfd_base,
2413 &tr->FDA_Lim);
2414 /*
2415 * Activation method:
eea221ce 2416 * First, enable the MAC Transmitter and the DMA Receive circuits.
1da177e4
LT
2417 * Then enable the DMA Transmitter and the MAC Receive circuits.
2418 */
eea221ce 2419 tc_writel(fd_virt_to_bus(lp, lp->fbl_ptr), &tr->BLFrmPtr); /* start DMA receiver */
1da177e4 2420 tc_writel(RX_CTL_CMD, &tr->Rx_Ctl); /* start MAC receiver */
eea221ce 2421
1da177e4 2422 /* start MAC transmitter */
eea221ce
AN
2423#ifndef NO_CHECK_CARRIER
2424 /* TX4939 does not have EnLCarr */
c6686fe3 2425 if (lp->chiptype == TC35815_TX4939)
eea221ce
AN
2426 txctl &= ~Tx_EnLCarr;
2427#ifdef WORKAROUND_LOSTCAR
1da177e4 2428 /* WORKAROUND: ignore LostCrS in full duplex operation */
c6686fe3 2429 if (!lp->phy_dev || !lp->link || lp->duplex == DUPLEX_FULL)
eea221ce
AN
2430 txctl &= ~Tx_EnLCarr;
2431#endif
2432#endif /* !NO_CHECK_CARRIER */
1da177e4
LT
2433#ifdef GATHER_TXINT
2434 txctl &= ~Tx_EnComp; /* disable global tx completion int. */
2435#endif
2436 tc_writel(txctl, &tr->Tx_Ctl);
eea221ce
AN
2437}
2438
2439#ifdef CONFIG_PM
2440static int tc35815_suspend(struct pci_dev *pdev, pm_message_t state)
2441{
2442 struct net_device *dev = pci_get_drvdata(pdev);
ee79b7fb 2443 struct tc35815_local *lp = netdev_priv(dev);
eea221ce
AN
2444 unsigned long flags;
2445
2446 pci_save_state(pdev);
2447 if (!netif_running(dev))
2448 return 0;
2449 netif_device_detach(dev);
c6686fe3
AN
2450 if (lp->phy_dev)
2451 phy_stop(lp->phy_dev);
eea221ce 2452 spin_lock_irqsave(&lp->lock, flags);
eea221ce 2453 tc35815_chip_reset(dev);
1da177e4 2454 spin_unlock_irqrestore(&lp->lock, flags);
eea221ce
AN
2455 pci_set_power_state(pdev, PCI_D3hot);
2456 return 0;
1da177e4
LT
2457}
2458
eea221ce
AN
2459static int tc35815_resume(struct pci_dev *pdev)
2460{
2461 struct net_device *dev = pci_get_drvdata(pdev);
ee79b7fb 2462 struct tc35815_local *lp = netdev_priv(dev);
eea221ce
AN
2463
2464 pci_restore_state(pdev);
2465 if (!netif_running(dev))
2466 return 0;
2467 pci_set_power_state(pdev, PCI_D0);
eea221ce 2468 tc35815_restart(dev);
59524a37 2469 netif_carrier_off(dev);
c6686fe3
AN
2470 if (lp->phy_dev)
2471 phy_start(lp->phy_dev);
eea221ce
AN
2472 netif_device_attach(dev);
2473 return 0;
2474}
2475#endif /* CONFIG_PM */
2476
2477static struct pci_driver tc35815_pci_driver = {
2478 .name = MODNAME,
2479 .id_table = tc35815_pci_tbl,
2480 .probe = tc35815_init_one,
2481 .remove = __devexit_p(tc35815_remove_one),
2482#ifdef CONFIG_PM
2483 .suspend = tc35815_suspend,
2484 .resume = tc35815_resume,
2485#endif
1da177e4
LT
2486};
2487
eea221ce
AN
2488module_param_named(speed, options.speed, int, 0);
2489MODULE_PARM_DESC(speed, "0:auto, 10:10Mbps, 100:100Mbps");
2490module_param_named(duplex, options.duplex, int, 0);
2491MODULE_PARM_DESC(duplex, "0:auto, 1:half, 2:full");
eea221ce 2492
1da177e4
LT
2493static int __init tc35815_init_module(void)
2494{
eea221ce 2495 return pci_register_driver(&tc35815_pci_driver);
1da177e4
LT
2496}
2497
2498static void __exit tc35815_cleanup_module(void)
2499{
eea221ce 2500 pci_unregister_driver(&tc35815_pci_driver);
1da177e4 2501}
420e8524 2502
1da177e4
LT
2503module_init(tc35815_init_module);
2504module_exit(tc35815_cleanup_module);
eea221ce
AN
2505
2506MODULE_DESCRIPTION("TOSHIBA TC35815 PCI 10M/100M Ethernet driver");
2507MODULE_LICENSE("GPL");