S2io: Cleanup - removed unused variable intr_type
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / s2io.h
CommitLineData
1da177e4 1/************************************************************************
776bd20f 2 * s2io.h: A Linux PCI-X Ethernet driver for Neterion 10GbE Server NIC
0c61ed5f 3 * Copyright(c) 2002-2007 Neterion Inc.
1da177e4
LT
4
5 * This software may be used and distributed according to the terms of
6 * the GNU General Public License (GPL), incorporated herein by reference.
7 * Drivers based on or derived from this code fall under the GPL and must
8 * retain the authorship, copyright and license notice. This file is not
9 * a complete program and may only be used when the entire operating
10 * system is licensed under the GPL.
11 * See the file COPYING in this distribution for more information.
12 ************************************************************************/
13#ifndef _S2IO_H
14#define _S2IO_H
15
16#define TBD 0
17#define BIT(loc) (0x8000000000000000ULL >> (loc))
18#define vBIT(val, loc, sz) (((u64)val) << (64-loc-sz))
19#define INV(d) ((d&0xff)<<24) | (((d>>8)&0xff)<<16) | (((d>>16)&0xff)<<8)| ((d>>24)&0xff)
20
21#ifndef BOOL
22#define BOOL int
23#endif
24
25#ifndef TRUE
26#define TRUE 1
27#define FALSE 0
28#endif
29
30#undef SUCCESS
31#define SUCCESS 0
32#define FAILURE -1
19a60522
SS
33#define S2IO_MINUS_ONE 0xFFFFFFFFFFFFFFFFULL
34#define S2IO_MAX_PCI_CONFIG_SPACE_REINIT 100
9fc93a41
SS
35#define S2IO_BIT_RESET 1
36#define S2IO_BIT_SET 2
bd1034f0
AR
37#define CHECKBIT(value, nbit) (value & (1 << nbit))
38
20346722
K
39/* Maximum time to flicker LED when asked to identify NIC using ethtool */
40#define MAX_FLICKER_TIME 60000 /* 60 Secs */
41
1da177e4 42/* Maximum outstanding splits to be configured into xena. */
1ee6dd77 43enum {
1da177e4
LT
44 XENA_ONE_SPLIT_TRANSACTION = 0,
45 XENA_TWO_SPLIT_TRANSACTION = 1,
46 XENA_THREE_SPLIT_TRANSACTION = 2,
47 XENA_FOUR_SPLIT_TRANSACTION = 3,
48 XENA_EIGHT_SPLIT_TRANSACTION = 4,
49 XENA_TWELVE_SPLIT_TRANSACTION = 5,
50 XENA_SIXTEEN_SPLIT_TRANSACTION = 6,
51 XENA_THIRTYTWO_SPLIT_TRANSACTION = 7
1ee6dd77 52};
1da177e4
LT
53#define XENA_MAX_OUTSTANDING_SPLITS(n) (n << 4)
54
55/* OS concerned variables and constants */
20346722
K
56#define WATCH_DOG_TIMEOUT 15*HZ
57#define EFILL 0x1234
58#define ALIGN_SIZE 127
59#define PCIX_COMMAND_REGISTER 0x62
1da177e4
LT
60
61/*
62 * Debug related variables.
63 */
64/* different debug levels. */
65#define ERR_DBG 0
66#define INIT_DBG 1
67#define INFO_DBG 2
68#define TX_DBG 3
69#define INTR_DBG 4
70
71/* Global variable that defines the present debug level of the driver. */
26df54bf 72static int debug_level = ERR_DBG;
1da177e4
LT
73
74/* DEBUG message print. */
75#define DBG_PRINT(dbg_level, args...) if(!(debug_level<dbg_level)) printk(args)
76
491abf25
VP
77#ifndef DMA_ERROR_CODE
78#define DMA_ERROR_CODE (~(dma_addr_t)0x0)
79#endif
80
1da177e4
LT
81/* Protocol assist features of the NIC */
82#define L3_CKSUM_OK 0xFFFF
83#define L4_CKSUM_OK 0xFFFF
84#define S2IO_JUMBO_SIZE 9600
85
20346722 86/* Driver statistics maintained by driver */
1ee6dd77 87struct swStat {
20346722
K
88 unsigned long long single_ecc_errs;
89 unsigned long long double_ecc_errs;
bd1034f0
AR
90 unsigned long long parity_err_cnt;
91 unsigned long long serious_err_cnt;
92 unsigned long long soft_reset_cnt;
93 unsigned long long fifo_full_cnt;
8116f3cf 94 unsigned long long ring_full_cnt[8];
7d3d0439
RA
95 /* LRO statistics */
96 unsigned long long clubbed_frms_cnt;
97 unsigned long long sending_both;
98 unsigned long long outof_sequence_pkts;
99 unsigned long long flush_max_pkts;
100 unsigned long long sum_avg_pkts_aggregated;
101 unsigned long long num_aggregations;
c53d4945
SH
102 /* Other statistics */
103 unsigned long long mem_alloc_fail_cnt;
491abf25 104 unsigned long long pci_map_fail_cnt;
c53d4945 105 unsigned long long watchdog_timer_cnt;
491976b2
SH
106 unsigned long long mem_allocated;
107 unsigned long long mem_freed;
108 unsigned long long link_up_cnt;
109 unsigned long long link_down_cnt;
110 unsigned long long link_up_time;
111 unsigned long long link_down_time;
112
113 /* Transfer Code statistics */
114 unsigned long long tx_buf_abort_cnt;
115 unsigned long long tx_desc_abort_cnt;
116 unsigned long long tx_parity_err_cnt;
117 unsigned long long tx_link_loss_cnt;
118 unsigned long long tx_list_proc_err_cnt;
119
120 unsigned long long rx_parity_err_cnt;
121 unsigned long long rx_abort_cnt;
122 unsigned long long rx_parity_abort_cnt;
123 unsigned long long rx_rda_fail_cnt;
124 unsigned long long rx_unkn_prot_cnt;
125 unsigned long long rx_fcs_err_cnt;
126 unsigned long long rx_buf_size_err_cnt;
127 unsigned long long rx_rxd_corrupt_cnt;
128 unsigned long long rx_unkn_err_cnt;
8116f3cf
SS
129
130 /* Error/alarm statistics*/
131 unsigned long long tda_err_cnt;
132 unsigned long long pfc_err_cnt;
133 unsigned long long pcc_err_cnt;
134 unsigned long long tti_err_cnt;
135 unsigned long long lso_err_cnt;
136 unsigned long long tpa_err_cnt;
137 unsigned long long sm_err_cnt;
138 unsigned long long mac_tmac_err_cnt;
139 unsigned long long mac_rmac_err_cnt;
140 unsigned long long xgxs_txgxs_err_cnt;
141 unsigned long long xgxs_rxgxs_err_cnt;
142 unsigned long long rc_err_cnt;
143 unsigned long long prc_pcix_err_cnt;
144 unsigned long long rpa_err_cnt;
145 unsigned long long rda_err_cnt;
146 unsigned long long rti_err_cnt;
147 unsigned long long mc_err_cnt;
148
1ee6dd77 149};
20346722 150
bd1034f0 151/* Xpak releated alarm and warnings */
1ee6dd77 152struct xpakStat {
bd1034f0
AR
153 u64 alarm_transceiver_temp_high;
154 u64 alarm_transceiver_temp_low;
155 u64 alarm_laser_bias_current_high;
156 u64 alarm_laser_bias_current_low;
157 u64 alarm_laser_output_power_high;
158 u64 alarm_laser_output_power_low;
159 u64 warn_transceiver_temp_high;
160 u64 warn_transceiver_temp_low;
161 u64 warn_laser_bias_current_high;
162 u64 warn_laser_bias_current_low;
163 u64 warn_laser_output_power_high;
164 u64 warn_laser_output_power_low;
165 u64 xpak_regs_stat;
166 u32 xpak_timer_count;
1ee6dd77 167};
bd1034f0
AR
168
169
1da177e4 170/* The statistics block of Xena */
1ee6dd77 171struct stat_block {
1da177e4 172/* Tx MAC statistics counters. */
107c3a73
AV
173 __le32 tmac_data_octets;
174 __le32 tmac_frms;
175 __le64 tmac_drop_frms;
176 __le32 tmac_bcst_frms;
177 __le32 tmac_mcst_frms;
178 __le64 tmac_pause_ctrl_frms;
179 __le32 tmac_ucst_frms;
180 __le32 tmac_ttl_octets;
181 __le32 tmac_any_err_frms;
182 __le32 tmac_nucst_frms;
183 __le64 tmac_ttl_less_fb_octets;
184 __le64 tmac_vld_ip_octets;
185 __le32 tmac_drop_ip;
186 __le32 tmac_vld_ip;
187 __le32 tmac_rst_tcp;
188 __le32 tmac_icmp;
189 __le64 tmac_tcp;
190 __le32 reserved_0;
191 __le32 tmac_udp;
1da177e4
LT
192
193/* Rx MAC Statistics counters. */
107c3a73
AV
194 __le32 rmac_data_octets;
195 __le32 rmac_vld_frms;
196 __le64 rmac_fcs_err_frms;
197 __le64 rmac_drop_frms;
198 __le32 rmac_vld_bcst_frms;
199 __le32 rmac_vld_mcst_frms;
200 __le32 rmac_out_rng_len_err_frms;
201 __le32 rmac_in_rng_len_err_frms;
202 __le64 rmac_long_frms;
203 __le64 rmac_pause_ctrl_frms;
204 __le64 rmac_unsup_ctrl_frms;
205 __le32 rmac_accepted_ucst_frms;
206 __le32 rmac_ttl_octets;
207 __le32 rmac_discarded_frms;
208 __le32 rmac_accepted_nucst_frms;
209 __le32 reserved_1;
210 __le32 rmac_drop_events;
211 __le64 rmac_ttl_less_fb_octets;
212 __le64 rmac_ttl_frms;
213 __le64 reserved_2;
214 __le32 rmac_usized_frms;
215 __le32 reserved_3;
216 __le32 rmac_frag_frms;
217 __le32 rmac_osized_frms;
218 __le32 reserved_4;
219 __le32 rmac_jabber_frms;
220 __le64 rmac_ttl_64_frms;
221 __le64 rmac_ttl_65_127_frms;
222 __le64 reserved_5;
223 __le64 rmac_ttl_128_255_frms;
224 __le64 rmac_ttl_256_511_frms;
225 __le64 reserved_6;
226 __le64 rmac_ttl_512_1023_frms;
227 __le64 rmac_ttl_1024_1518_frms;
228 __le32 rmac_ip;
229 __le32 reserved_7;
230 __le64 rmac_ip_octets;
231 __le32 rmac_drop_ip;
232 __le32 rmac_hdr_err_ip;
233 __le32 reserved_8;
234 __le32 rmac_icmp;
235 __le64 rmac_tcp;
236 __le32 rmac_err_drp_udp;
237 __le32 rmac_udp;
238 __le64 rmac_xgmii_err_sym;
239 __le64 rmac_frms_q0;
240 __le64 rmac_frms_q1;
241 __le64 rmac_frms_q2;
242 __le64 rmac_frms_q3;
243 __le64 rmac_frms_q4;
244 __le64 rmac_frms_q5;
245 __le64 rmac_frms_q6;
246 __le64 rmac_frms_q7;
247 __le16 rmac_full_q3;
248 __le16 rmac_full_q2;
249 __le16 rmac_full_q1;
250 __le16 rmac_full_q0;
251 __le16 rmac_full_q7;
252 __le16 rmac_full_q6;
253 __le16 rmac_full_q5;
254 __le16 rmac_full_q4;
255 __le32 reserved_9;
256 __le32 rmac_pause_cnt;
257 __le64 rmac_xgmii_data_err_cnt;
258 __le64 rmac_xgmii_ctrl_err_cnt;
259 __le32 rmac_err_tcp;
260 __le32 rmac_accepted_ip;
1da177e4
LT
261
262/* PCI/PCI-X Read transaction statistics. */
107c3a73
AV
263 __le32 new_rd_req_cnt;
264 __le32 rd_req_cnt;
265 __le32 rd_rtry_cnt;
266 __le32 new_rd_req_rtry_cnt;
1da177e4
LT
267
268/* PCI/PCI-X Write/Read transaction statistics. */
107c3a73
AV
269 __le32 wr_req_cnt;
270 __le32 wr_rtry_rd_ack_cnt;
271 __le32 new_wr_req_rtry_cnt;
272 __le32 new_wr_req_cnt;
273 __le32 wr_disc_cnt;
274 __le32 wr_rtry_cnt;
1da177e4
LT
275
276/* PCI/PCI-X Write / DMA Transaction statistics. */
107c3a73
AV
277 __le32 txp_wr_cnt;
278 __le32 rd_rtry_wr_ack_cnt;
279 __le32 txd_wr_cnt;
280 __le32 txd_rd_cnt;
281 __le32 rxd_wr_cnt;
282 __le32 rxd_rd_cnt;
283 __le32 rxf_wr_cnt;
284 __le32 txf_rd_cnt;
7ba013ac 285
541ae68f 286/* Tx MAC statistics overflow counters. */
107c3a73
AV
287 __le32 tmac_data_octets_oflow;
288 __le32 tmac_frms_oflow;
289 __le32 tmac_bcst_frms_oflow;
290 __le32 tmac_mcst_frms_oflow;
291 __le32 tmac_ucst_frms_oflow;
292 __le32 tmac_ttl_octets_oflow;
293 __le32 tmac_any_err_frms_oflow;
294 __le32 tmac_nucst_frms_oflow;
295 __le64 tmac_vlan_frms;
296 __le32 tmac_drop_ip_oflow;
297 __le32 tmac_vld_ip_oflow;
298 __le32 tmac_rst_tcp_oflow;
299 __le32 tmac_icmp_oflow;
300 __le32 tpa_unknown_protocol;
301 __le32 tmac_udp_oflow;
302 __le32 reserved_10;
303 __le32 tpa_parse_failure;
541ae68f
K
304
305/* Rx MAC Statistics overflow counters. */
107c3a73
AV
306 __le32 rmac_data_octets_oflow;
307 __le32 rmac_vld_frms_oflow;
308 __le32 rmac_vld_bcst_frms_oflow;
309 __le32 rmac_vld_mcst_frms_oflow;
310 __le32 rmac_accepted_ucst_frms_oflow;
311 __le32 rmac_ttl_octets_oflow;
312 __le32 rmac_discarded_frms_oflow;
313 __le32 rmac_accepted_nucst_frms_oflow;
314 __le32 rmac_usized_frms_oflow;
315 __le32 rmac_drop_events_oflow;
316 __le32 rmac_frag_frms_oflow;
317 __le32 rmac_osized_frms_oflow;
318 __le32 rmac_ip_oflow;
319 __le32 rmac_jabber_frms_oflow;
320 __le32 rmac_icmp_oflow;
321 __le32 rmac_drop_ip_oflow;
322 __le32 rmac_err_drp_udp_oflow;
323 __le32 rmac_udp_oflow;
324 __le32 reserved_11;
325 __le32 rmac_pause_cnt_oflow;
326 __le64 rmac_ttl_1519_4095_frms;
327 __le64 rmac_ttl_4096_8191_frms;
328 __le64 rmac_ttl_8192_max_frms;
329 __le64 rmac_ttl_gt_max_frms;
330 __le64 rmac_osized_alt_frms;
331 __le64 rmac_jabber_alt_frms;
332 __le64 rmac_gt_max_alt_frms;
333 __le64 rmac_vlan_frms;
334 __le32 rmac_len_discard;
335 __le32 rmac_fcs_discard;
336 __le32 rmac_pf_discard;
337 __le32 rmac_da_discard;
338 __le32 rmac_red_discard;
339 __le32 rmac_rts_discard;
340 __le32 reserved_12;
341 __le32 rmac_ingm_full_discard;
342 __le32 reserved_13;
343 __le32 rmac_accepted_ip_oflow;
344 __le32 reserved_14;
345 __le32 link_fault_cnt;
bd1034f0 346 u8 buffer[20];
1ee6dd77
RB
347 struct swStat sw_stat;
348 struct xpakStat xpak_stat;
349};
1da177e4 350
926930b2
SS
351/* Default value for 'vlan_strip_tag' configuration parameter */
352#define NO_STRIP_IN_PROMISC 2
353
20346722
K
354/*
355 * Structures representing different init time configuration
1da177e4
LT
356 * parameters of the NIC.
357 */
358
20346722
K
359#define MAX_TX_FIFOS 8
360#define MAX_RX_RINGS 8
361
0cec35eb
SH
362#define MAX_RX_DESC_1 (MAX_RX_RINGS * MAX_RX_BLOCKS_PER_RING * 127 )
363#define MAX_RX_DESC_2 (MAX_RX_RINGS * MAX_RX_BLOCKS_PER_RING * 85 )
364#define MAX_RX_DESC_3 (MAX_RX_RINGS * MAX_RX_BLOCKS_PER_RING * 85 )
365#define MAX_TX_DESC (MAX_AVAILABLE_TXDS)
366
20346722 367/* FIFO mappings for all possible number of fifos configured */
26df54bf 368static int fifo_map[][MAX_TX_FIFOS] = {
20346722
K
369 {0, 0, 0, 0, 0, 0, 0, 0},
370 {0, 0, 0, 0, 1, 1, 1, 1},
371 {0, 0, 0, 1, 1, 1, 2, 2},
372 {0, 0, 1, 1, 2, 2, 3, 3},
373 {0, 0, 1, 1, 2, 2, 3, 4},
374 {0, 0, 1, 1, 2, 3, 4, 5},
375 {0, 0, 1, 2, 3, 4, 5, 6},
376 {0, 1, 2, 3, 4, 5, 6, 7},
377};
378
1da177e4 379/* Maintains Per FIFO related information. */
1ee6dd77 380struct tx_fifo_config {
1da177e4
LT
381#define MAX_AVAILABLE_TXDS 8192
382 u32 fifo_len; /* specifies len of FIFO upto 8192, ie no of TxDLs */
383/* Priority definition */
384#define TX_FIFO_PRI_0 0 /*Highest */
385#define TX_FIFO_PRI_1 1
386#define TX_FIFO_PRI_2 2
387#define TX_FIFO_PRI_3 3
388#define TX_FIFO_PRI_4 4
389#define TX_FIFO_PRI_5 5
390#define TX_FIFO_PRI_6 6
391#define TX_FIFO_PRI_7 7 /*lowest */
392 u8 fifo_priority; /* specifies pointer level for FIFO */
393 /* user should not set twos fifos with same pri */
394 u8 f_no_snoop;
395#define NO_SNOOP_TXD 0x01
396#define NO_SNOOP_TXD_BUFFER 0x02
1ee6dd77 397};
1da177e4
LT
398
399
400/* Maintains per Ring related information */
1ee6dd77 401struct rx_ring_config {
1da177e4
LT
402 u32 num_rxd; /*No of RxDs per Rx Ring */
403#define RX_RING_PRI_0 0 /* highest */
404#define RX_RING_PRI_1 1
405#define RX_RING_PRI_2 2
406#define RX_RING_PRI_3 3
407#define RX_RING_PRI_4 4
408#define RX_RING_PRI_5 5
409#define RX_RING_PRI_6 6
410#define RX_RING_PRI_7 7 /* lowest */
411
412 u8 ring_priority; /*Specifies service priority of ring */
413 /* OSM should not set any two rings with same priority */
414 u8 ring_org; /*Organization of ring */
415#define RING_ORG_BUFF1 0x01
416#define RX_RING_ORG_BUFF3 0x03
417#define RX_RING_ORG_BUFF5 0x05
418
419 u8 f_no_snoop;
420#define NO_SNOOP_RXD 0x01
421#define NO_SNOOP_RXD_BUFFER 0x02
1ee6dd77 422};
1da177e4 423
20346722
K
424/* This structure provides contains values of the tunable parameters
425 * of the H/W
1da177e4
LT
426 */
427struct config_param {
428/* Tx Side */
429 u32 tx_fifo_num; /*Number of Tx FIFOs */
1da177e4 430
20346722 431 u8 fifo_mapping[MAX_TX_FIFOS];
1ee6dd77 432 struct tx_fifo_config tx_cfg[MAX_TX_FIFOS]; /*Per-Tx FIFO config */
1da177e4
LT
433 u32 max_txds; /*Max no. of Tx buffer descriptor per TxDL */
434 u64 tx_intr_type;
8abc4d5b
SS
435#define INTA 0
436#define MSI_X 2
437 u8 intr_type;
c77dd43e 438 u8 napi;
8abc4d5b 439
1da177e4
LT
440 /* Specifies if Tx Intr is UTILZ or PER_LIST type. */
441
442/* Rx Side */
443 u32 rx_ring_num; /*Number of receive rings */
1da177e4
LT
444#define MAX_RX_BLOCKS_PER_RING 150
445
1ee6dd77 446 struct rx_ring_config rx_cfg[MAX_RX_RINGS]; /*Per-Rx Ring config */
b6e3f982 447 u8 bimodal; /*Flag for setting bimodal interrupts*/
1da177e4
LT
448
449#define HEADER_ETHERNET_II_802_3_SIZE 14
450#define HEADER_802_2_SIZE 3
451#define HEADER_SNAP_SIZE 5
452#define HEADER_VLAN_SIZE 4
453
454#define MIN_MTU 46
455#define MAX_PYLD 1500
456#define MAX_MTU (MAX_PYLD+18)
457#define MAX_MTU_VLAN (MAX_PYLD+22)
458#define MAX_PYLD_JUMBO 9600
459#define MAX_MTU_JUMBO (MAX_PYLD_JUMBO+18)
460#define MAX_MTU_JUMBO_VLAN (MAX_PYLD_JUMBO+22)
20346722 461 u16 bus_speed;
1da177e4
LT
462};
463
464/* Structure representing MAC Addrs */
1ee6dd77 465struct mac_addr {
1da177e4 466 u8 mac_addr[ETH_ALEN];
1ee6dd77 467};
1da177e4
LT
468
469/* Structure that represent every FIFO element in the BAR1
20346722 470 * Address location.
1da177e4 471 */
1ee6dd77 472struct TxFIFO_element {
1da177e4
LT
473 u64 TxDL_Pointer;
474
475 u64 List_Control;
476#define TX_FIFO_LAST_TXD_NUM( val) vBIT(val,0,8)
477#define TX_FIFO_FIRST_LIST BIT(14)
478#define TX_FIFO_LAST_LIST BIT(15)
479#define TX_FIFO_FIRSTNLAST_LIST vBIT(3,14,2)
480#define TX_FIFO_SPECIAL_FUNC BIT(23)
481#define TX_FIFO_DS_NO_SNOOP BIT(31)
482#define TX_FIFO_BUFF_NO_SNOOP BIT(30)
1ee6dd77 483};
1da177e4
LT
484
485/* Tx descriptor structure */
1ee6dd77 486struct TxD {
1da177e4
LT
487 u64 Control_1;
488/* bit mask */
489#define TXD_LIST_OWN_XENA BIT(7)
490#define TXD_T_CODE (BIT(12)|BIT(13)|BIT(14)|BIT(15))
491#define TXD_T_CODE_OK(val) (|(val & TXD_T_CODE))
492#define GET_TXD_T_CODE(val) ((val & TXD_T_CODE)<<12)
493#define TXD_GATHER_CODE (BIT(22) | BIT(23))
494#define TXD_GATHER_CODE_FIRST BIT(22)
495#define TXD_GATHER_CODE_LAST BIT(23)
496#define TXD_TCP_LSO_EN BIT(30)
497#define TXD_UDP_COF_EN BIT(31)
fed5eccd 498#define TXD_UFO_EN BIT(31) | BIT(30)
1da177e4 499#define TXD_TCP_LSO_MSS(val) vBIT(val,34,14)
fed5eccd 500#define TXD_UFO_MSS(val) vBIT(val,34,14)
1da177e4
LT
501#define TXD_BUFFER0_SIZE(val) vBIT(val,48,16)
502
503 u64 Control_2;
504#define TXD_TX_CKO_CONTROL (BIT(5)|BIT(6)|BIT(7))
505#define TXD_TX_CKO_IPV4_EN BIT(5)
506#define TXD_TX_CKO_TCP_EN BIT(6)
507#define TXD_TX_CKO_UDP_EN BIT(7)
508#define TXD_VLAN_ENABLE BIT(15)
509#define TXD_VLAN_TAG(val) vBIT(val,16,16)
510#define TXD_INT_NUMBER(val) vBIT(val,34,6)
511#define TXD_INT_TYPE_PER_LIST BIT(47)
512#define TXD_INT_TYPE_UTILZ BIT(46)
513#define TXD_SET_MARKER vBIT(0x6,0,4)
514
515 u64 Buffer_Pointer;
516 u64 Host_Control; /* reserved for host */
1ee6dd77 517};
1da177e4
LT
518
519/* Structure to hold the phy and virt addr of every TxDL. */
1ee6dd77 520struct list_info_hold {
1da177e4
LT
521 dma_addr_t list_phy_addr;
522 void *list_virt_addr;
1ee6dd77 523};
1da177e4 524
da6971d8 525/* Rx descriptor structure for 1 buffer mode */
1ee6dd77 526struct RxD_t {
1da177e4
LT
527 u64 Host_Control; /* reserved for host */
528 u64 Control_1;
529#define RXD_OWN_XENA BIT(7)
530#define RXD_T_CODE (BIT(12)|BIT(13)|BIT(14)|BIT(15))
531#define RXD_FRAME_PROTO vBIT(0xFFFF,24,8)
532#define RXD_FRAME_PROTO_IPV4 BIT(27)
533#define RXD_FRAME_PROTO_IPV6 BIT(28)
20346722 534#define RXD_FRAME_IP_FRAG BIT(29)
1da177e4
LT
535#define RXD_FRAME_PROTO_TCP BIT(30)
536#define RXD_FRAME_PROTO_UDP BIT(31)
537#define TCP_OR_UDP_FRAME (RXD_FRAME_PROTO_TCP | RXD_FRAME_PROTO_UDP)
538#define RXD_GET_L3_CKSUM(val) ((u16)(val>> 16) & 0xFFFF)
539#define RXD_GET_L4_CKSUM(val) ((u16)(val) & 0xFFFF)
540
541 u64 Control_2;
5e25b9dd
K
542#define THE_RXD_MARK 0x3
543#define SET_RXD_MARKER vBIT(THE_RXD_MARK, 0, 2)
544#define GET_RXD_MARKER(ctrl) ((ctrl & SET_RXD_MARKER) >> 62)
545
1da177e4
LT
546#define MASK_VLAN_TAG vBIT(0xFFFF,48,16)
547#define SET_VLAN_TAG(val) vBIT(val,48,16)
548#define SET_NUM_TAG(val) vBIT(val,16,32)
549
da6971d8 550
1ee6dd77 551};
da6971d8 552/* Rx descriptor structure for 1 buffer mode */
1ee6dd77
RB
553struct RxD1 {
554 struct RxD_t h;
da6971d8
AR
555
556#define MASK_BUFFER0_SIZE_1 vBIT(0x3FFF,2,14)
557#define SET_BUFFER0_SIZE_1(val) vBIT(val,2,14)
558#define RXD_GET_BUFFER0_SIZE_1(_Control_2) \
559 (u16)((_Control_2 & MASK_BUFFER0_SIZE_1) >> 48)
560 u64 Buffer0_ptr;
1ee6dd77 561};
da6971d8
AR
562/* Rx descriptor structure for 3 or 2 buffer mode */
563
1ee6dd77
RB
564struct RxD3 {
565 struct RxD_t h;
da6971d8
AR
566
567#define MASK_BUFFER0_SIZE_3 vBIT(0xFF,2,14)
568#define MASK_BUFFER1_SIZE_3 vBIT(0xFFFF,16,16)
569#define MASK_BUFFER2_SIZE_3 vBIT(0xFFFF,32,16)
570#define SET_BUFFER0_SIZE_3(val) vBIT(val,8,8)
571#define SET_BUFFER1_SIZE_3(val) vBIT(val,16,16)
572#define SET_BUFFER2_SIZE_3(val) vBIT(val,32,16)
573#define RXD_GET_BUFFER0_SIZE_3(Control_2) \
574 (u8)((Control_2 & MASK_BUFFER0_SIZE_3) >> 48)
575#define RXD_GET_BUFFER1_SIZE_3(Control_2) \
576 (u16)((Control_2 & MASK_BUFFER1_SIZE_3) >> 32)
577#define RXD_GET_BUFFER2_SIZE_3(Control_2) \
578 (u16)((Control_2 & MASK_BUFFER2_SIZE_3) >> 16)
1da177e4
LT
579#define BUF0_LEN 40
580#define BUF1_LEN 1
1da177e4
LT
581
582 u64 Buffer0_ptr;
1da177e4
LT
583 u64 Buffer1_ptr;
584 u64 Buffer2_ptr;
1ee6dd77 585};
da6971d8 586
1da177e4 587
20346722 588/* Structure that represents the Rx descriptor block which contains
1da177e4
LT
589 * 128 Rx descriptors.
590 */
1ee6dd77 591struct RxD_block {
da6971d8 592#define MAX_RXDS_PER_BLOCK_1 127
1ee6dd77 593 struct RxD1 rxd[MAX_RXDS_PER_BLOCK_1];
1da177e4
LT
594
595 u64 reserved_0;
596#define END_OF_BLOCK 0xFEFFFFFFFFFFFFFFULL
20346722 597 u64 reserved_1; /* 0xFEFFFFFFFFFFFFFF to mark last
1da177e4
LT
598 * Rxd in this blk */
599 u64 reserved_2_pNext_RxD_block; /* Logical ptr to next */
600 u64 pNext_RxD_Blk_physical; /* Buff0_ptr.In a 32 bit arch
20346722 601 * the upper 32 bits should
1da177e4 602 * be 0 */
1ee6dd77 603};
1da177e4 604
1da177e4
LT
605#define SIZE_OF_BLOCK 4096
606
19a60522 607#define RXD_MODE_1 0 /* One Buffer mode */
6d517a27 608#define RXD_MODE_3B 1 /* Two Buffer mode */
da6971d8 609
20346722 610/* Structure to hold virtual addresses of Buf0 and Buf1 in
1da177e4 611 * 2buf mode. */
1ee6dd77 612struct buffAdd {
1da177e4
LT
613 void *ba_0_org;
614 void *ba_1_org;
615 void *ba_0;
616 void *ba_1;
1ee6dd77 617};
1da177e4
LT
618
619/* Structure which stores all the MAC control parameters */
620
20346722
K
621/* This structure stores the offset of the RxD in the ring
622 * from which the Rx Interrupt processor can start picking
1da177e4
LT
623 * up the RxDs for processing.
624 */
1ee6dd77 625struct rx_curr_get_info {
1da177e4
LT
626 u32 block_index;
627 u32 offset;
628 u32 ring_len;
1ee6dd77 629};
1da177e4 630
1ee6dd77
RB
631struct rx_curr_put_info {
632 u32 block_index;
633 u32 offset;
634 u32 ring_len;
635};
1da177e4
LT
636
637/* This structure stores the offset of the TxDl in the FIFO
20346722 638 * from which the Tx Interrupt processor can start picking
1da177e4
LT
639 * up the TxDLs for send complete interrupt processing.
640 */
1ee6dd77 641struct tx_curr_get_info {
1da177e4
LT
642 u32 offset;
643 u32 fifo_len;
1ee6dd77 644};
1da177e4 645
1ee6dd77
RB
646struct tx_curr_put_info {
647 u32 offset;
648 u32 fifo_len;
649};
da6971d8 650
1ee6dd77 651struct rxd_info {
da6971d8
AR
652 void *virt_addr;
653 dma_addr_t dma_addr;
1ee6dd77 654};
da6971d8 655
20346722 656/* Structure that holds the Phy and virt addresses of the Blocks */
1ee6dd77 657struct rx_block_info {
da6971d8 658 void *block_virt_addr;
20346722 659 dma_addr_t block_dma_addr;
1ee6dd77
RB
660 struct rxd_info *rxds;
661};
20346722
K
662
663/* Ring specific structure */
1ee6dd77 664struct ring_info {
20346722
K
665 /* The ring number */
666 int ring_no;
667
668 /*
669 * Place holders for the virtual and physical addresses of
670 * all the Rx Blocks
671 */
1ee6dd77 672 struct rx_block_info rx_blocks[MAX_RX_BLOCKS_PER_RING];
20346722
K
673 int block_count;
674 int pkt_cnt;
675
676 /*
677 * Put pointer info which indictes which RxD has to be replenished
1da177e4
LT
678 * with a new buffer.
679 */
1ee6dd77 680 struct rx_curr_put_info rx_curr_put_info;
1da177e4 681
20346722
K
682 /*
683 * Get pointer info which indictes which is the last RxD that was
1da177e4
LT
684 * processed by the driver.
685 */
1ee6dd77 686 struct rx_curr_get_info rx_curr_get_info;
1da177e4 687
20346722
K
688 /* Index to the absolute position of the put pointer of Rx ring */
689 int put_pos;
20346722 690
20346722 691 /* Buffer Address store. */
1ee6dd77
RB
692 struct buffAdd **ba;
693 struct s2io_nic *nic;
694};
1da177e4 695
20346722 696/* Fifo specific structure */
1ee6dd77 697struct fifo_info {
20346722
K
698 /* FIFO number */
699 int fifo_no;
700
701 /* Maximum TxDs per TxDL */
702 int max_txds;
703
704 /* Place holder of all the TX List's Phy and Virt addresses. */
1ee6dd77 705 struct list_info_hold *list_info;
20346722
K
706
707 /*
708 * Current offset within the tx FIFO where driver would write
709 * new Tx frame
710 */
1ee6dd77 711 struct tx_curr_put_info tx_curr_put_info;
20346722
K
712
713 /*
714 * Current offset within tx FIFO from where the driver would start freeing
715 * the buffers
716 */
1ee6dd77 717 struct tx_curr_get_info tx_curr_get_info;
20346722 718
1ee6dd77
RB
719 struct s2io_nic *nic;
720};
20346722 721
47bdd718 722/* Information related to the Tx and Rx FIFOs and Rings of Xena
20346722
K
723 * is maintained in this structure.
724 */
1ee6dd77 725struct mac_info {
1da177e4
LT
726/* tx side stuff */
727 /* logical pointer of start of each Tx FIFO */
1ee6dd77 728 struct TxFIFO_element __iomem *tx_FIFO_start[MAX_TX_FIFOS];
1da177e4 729
20346722 730 /* Fifo specific structure */
1ee6dd77 731 struct fifo_info fifos[MAX_TX_FIFOS];
20346722 732
776bd20f 733 /* Save virtual address of TxD page with zero DMA addr(if any) */
734 void *zerodma_virt_addr;
735
20346722
K
736/* rx side stuff */
737 /* Ring specific structure */
1ee6dd77 738 struct ring_info rings[MAX_RX_RINGS];
20346722
K
739
740 u16 rmac_pause_time;
741 u16 mc_pause_threshold_q0q3;
742 u16 mc_pause_threshold_q4q7;
1da177e4
LT
743
744 void *stats_mem; /* orignal pointer to allocated mem */
745 dma_addr_t stats_mem_phy; /* Physical address of the stat block */
746 u32 stats_mem_sz;
1ee6dd77
RB
747 struct stat_block *stats_info; /* Logical address of the stat block */
748};
1da177e4
LT
749
750/* structure representing the user defined MAC addresses */
1ee6dd77 751struct usr_addr {
1da177e4
LT
752 char addr[ETH_ALEN];
753 int usage_cnt;
1ee6dd77 754};
1da177e4 755
1da177e4 756/* Default Tunable parameters of the NIC. */
9dc737a7
AR
757#define DEFAULT_FIFO_0_LEN 4096
758#define DEFAULT_FIFO_1_7_LEN 512
c92ca04b
AR
759#define SMALL_BLK_CNT 30
760#define LARGE_BLK_CNT 100
1da177e4 761
cc6e7c44
RA
762/*
763 * Structure to keep track of the MSI-X vectors and the corresponding
764 * argument registered against each vector
765 */
766#define MAX_REQUESTED_MSI_X 17
767struct s2io_msix_entry
768{
769 u16 vector;
770 u16 entry;
771 void *arg;
772
773 u8 type;
774#define MSIX_FIFO_TYPE 1
775#define MSIX_RING_TYPE 2
776
777 u8 in_use;
778#define MSIX_REGISTERED_SUCCESS 0xAA
779};
780
781struct msix_info_st {
782 u64 addr;
783 u64 data;
784};
785
7d3d0439 786/* Data structure to represent a LRO session */
1ee6dd77 787struct lro {
7d3d0439 788 struct sk_buff *parent;
75c30b13 789 struct sk_buff *last_frag;
7d3d0439
RA
790 u8 *l2h;
791 struct iphdr *iph;
792 struct tcphdr *tcph;
793 u32 tcp_next_seq;
bd4f3ae1 794 __be32 tcp_ack;
7d3d0439
RA
795 int total_len;
796 int frags_len;
797 int sg_num;
798 int in_use;
bd4f3ae1 799 __be16 window;
7d3d0439
RA
800 u32 cur_tsval;
801 u32 cur_tsecr;
802 u8 saw_ts;
1ee6dd77 803};
7d3d0439 804
1da177e4 805/* Structure representing one instance of the NIC */
20346722 806struct s2io_nic {
da6971d8 807 int rxd_mode;
20346722
K
808 /*
809 * Count of packets to be processed in a given iteration, it will be indicated
810 * by the quota field of the device structure when NAPI is enabled.
811 */
812 int pkts_to_process;
20346722 813 struct net_device *dev;
bea3348e 814 struct napi_struct napi;
1ee6dd77 815 struct mac_info mac_control;
20346722
K
816 struct config_param config;
817 struct pci_dev *pdev;
818 void __iomem *bar0;
819 void __iomem *bar1;
1da177e4
LT
820#define MAX_MAC_SUPPORTED 16
821#define MAX_SUPPORTED_MULTICASTS MAX_MAC_SUPPORTED
822
1ee6dd77 823 struct mac_addr def_mac_addr[MAX_MAC_SUPPORTED];
1da177e4
LT
824
825 struct net_device_stats stats;
1da177e4 826 int high_dma_flag;
1da177e4
LT
827 int device_enabled_once;
828
c92ca04b 829 char name[60];
1da177e4
LT
830 struct tasklet_struct task;
831 volatile unsigned long tasklet_status;
1da177e4 832
25fff88e
K
833 /* Timer that handles I/O errors/exceptions */
834 struct timer_list alarm_timer;
835
20346722
K
836 /* Space to back up the PCI config space */
837 u32 config_space[256 / sizeof(u32)];
838
1da177e4
LT
839 atomic_t rx_bufs_left[MAX_RX_RINGS];
840
841 spinlock_t tx_lock;
1da177e4 842 spinlock_t put_lock;
1da177e4
LT
843
844#define PROMISC 1
845#define ALL_MULTI 2
846
847#define MAX_ADDRS_SUPPORTED 64
848 u16 usr_addr_count;
849 u16 mc_addr_count;
1ee6dd77 850 struct usr_addr usr_addrs[MAX_ADDRS_SUPPORTED];
1da177e4
LT
851
852 u16 m_cast_flg;
853 u16 all_multi_pos;
854 u16 promisc_flg;
855
1da177e4
LT
856 /* Id timer, used to blink NIC to physically identify NIC. */
857 struct timer_list id_timer;
858
859 /* Restart timer, used to restart NIC if the device is stuck and
20346722 860 * a schedule task that will set the correct Link state once the
1da177e4
LT
861 * NIC's PHY has stabilized after a state change.
862 */
1da177e4
LT
863 struct work_struct rst_timer_task;
864 struct work_struct set_link_task;
1da177e4 865
20346722 866 /* Flag that can be used to turn on or turn off the Rx checksum
1da177e4
LT
867 * offload feature.
868 */
869 int rx_csum;
870
20346722 871 /* after blink, the adapter must be restored with original
1da177e4
LT
872 * values.
873 */
874 u64 adapt_ctrl_org;
875
876 /* Last known link state. */
877 u16 last_link_state;
878#define LINK_DOWN 1
879#define LINK_UP 2
880
1da177e4 881 int task_flag;
491976b2 882 unsigned long long start_time;
1da177e4
LT
883#define CARD_DOWN 1
884#define CARD_UP 2
885 atomic_t card_state;
886 volatile unsigned long link_state;
be3a6b02 887 struct vlan_group *vlgrp;
cc6e7c44
RA
888#define MSIX_FLG 0xA5
889 struct msix_entry *entries;
8abc4d5b
SS
890 int msi_detected;
891 wait_queue_head_t msi_wait;
cc6e7c44 892 struct s2io_msix_entry *s2io_entries;
e6a8fee2 893 char desc[MAX_REQUESTED_MSI_X][25];
cc6e7c44 894
c92ca04b
AR
895 int avail_msix_vectors; /* No. of MSI-X vectors granted by system */
896
cc6e7c44
RA
897 struct msix_info_st msix_info[0x3f];
898
541ae68f
K
899#define XFRAME_I_DEVICE 1
900#define XFRAME_II_DEVICE 2
901 u8 device_type;
be3a6b02 902
7d3d0439 903#define MAX_LRO_SESSIONS 32
1ee6dd77 904 struct lro lro0_n[MAX_LRO_SESSIONS];
7d3d0439
RA
905 unsigned long clubbed_frms_cnt;
906 unsigned long sending_both;
907 u8 lro;
908 u16 lro_max_aggr_per_sess;
7ba013ac
K
909 spinlock_t rx_lock;
910 atomic_t isr_cnt;
9caab458 911 u64 general_int_mask;
fed5eccd 912 u64 *ufo_in_band_v;
19a60522
SS
913#define VPD_STRING_LEN 80
914 u8 product_name[VPD_STRING_LEN];
915 u8 serial_num[VPD_STRING_LEN];
20346722 916};
1da177e4
LT
917
918#define RESET_ERROR 1;
919#define CMD_ERROR 2;
920
921/* OS related system calls */
922#ifndef readq
923static inline u64 readq(void __iomem *addr)
924{
20346722
K
925 u64 ret = 0;
926 ret = readl(addr + 4);
7ef24b69
AM
927 ret <<= 32;
928 ret |= readl(addr);
1da177e4
LT
929
930 return ret;
931}
932#endif
933
934#ifndef writeq
935static inline void writeq(u64 val, void __iomem *addr)
936{
937 writel((u32) (val), addr);
938 writel((u32) (val >> 32), (addr + 4));
939}
c92ca04b 940#endif
1da177e4 941
6aa20a22
JG
942/*
943 * Some registers have to be written in a particular order to
944 * expect correct hardware operation. The macro SPECIAL_REG_WRITE
945 * is used to perform such ordered writes. Defines UF (Upper First)
c92ca04b 946 * and LF (Lower First) will be used to specify the required write order.
1da177e4
LT
947 */
948#define UF 1
949#define LF 2
950static inline void SPECIAL_REG_WRITE(u64 val, void __iomem *addr, int order)
951{
c92ca04b
AR
952 u32 ret;
953
1da177e4
LT
954 if (order == LF) {
955 writel((u32) (val), addr);
c92ca04b 956 ret = readl(addr);
1da177e4 957 writel((u32) (val >> 32), (addr + 4));
c92ca04b 958 ret = readl(addr + 4);
1da177e4
LT
959 } else {
960 writel((u32) (val >> 32), (addr + 4));
c92ca04b 961 ret = readl(addr + 4);
1da177e4 962 writel((u32) (val), addr);
c92ca04b 963 ret = readl(addr);
1da177e4
LT
964 }
965}
1da177e4
LT
966
967/* Interrupt related values of Xena */
968
969#define ENABLE_INTRS 1
970#define DISABLE_INTRS 2
971
972/* Highest level interrupt blocks */
973#define TX_PIC_INTR (0x0001<<0)
974#define TX_DMA_INTR (0x0001<<1)
975#define TX_MAC_INTR (0x0001<<2)
976#define TX_XGXS_INTR (0x0001<<3)
977#define TX_TRAFFIC_INTR (0x0001<<4)
978#define RX_PIC_INTR (0x0001<<5)
979#define RX_DMA_INTR (0x0001<<6)
980#define RX_MAC_INTR (0x0001<<7)
981#define RX_XGXS_INTR (0x0001<<8)
982#define RX_TRAFFIC_INTR (0x0001<<9)
983#define MC_INTR (0x0001<<10)
984#define ENA_ALL_INTRS ( TX_PIC_INTR | \
985 TX_DMA_INTR | \
986 TX_MAC_INTR | \
987 TX_XGXS_INTR | \
988 TX_TRAFFIC_INTR | \
989 RX_PIC_INTR | \
990 RX_DMA_INTR | \
991 RX_MAC_INTR | \
992 RX_XGXS_INTR | \
993 RX_TRAFFIC_INTR | \
994 MC_INTR )
995
996/* Interrupt masks for the general interrupt mask register */
997#define DISABLE_ALL_INTRS 0xFFFFFFFFFFFFFFFFULL
998
999#define TXPIC_INT_M BIT(0)
1000#define TXDMA_INT_M BIT(1)
1001#define TXMAC_INT_M BIT(2)
1002#define TXXGXS_INT_M BIT(3)
1003#define TXTRAFFIC_INT_M BIT(8)
1004#define PIC_RX_INT_M BIT(32)
1005#define RXDMA_INT_M BIT(33)
1006#define RXMAC_INT_M BIT(34)
1007#define MC_INT_M BIT(35)
1008#define RXXGXS_INT_M BIT(36)
1009#define RXTRAFFIC_INT_M BIT(40)
1010
1011/* PIC level Interrupts TODO*/
1012
1013/* DMA level Inressupts */
1014#define TXDMA_PFC_INT_M BIT(0)
1015#define TXDMA_PCC_INT_M BIT(2)
1016
1017/* PFC block interrupts */
1018#define PFC_MISC_ERR_1 BIT(0) /* Interrupt to indicate FIFO full */
1019
1020/* PCC block interrupts. */
1021#define PCC_FB_ECC_ERR vBIT(0xff, 16, 8) /* Interrupt to indicate
1022 PCC_FB_ECC Error. */
1023
20346722 1024#define RXD_GET_VLAN_TAG(Control_2) (u16)(Control_2 & MASK_VLAN_TAG)
1da177e4
LT
1025/*
1026 * Prototype declaration.
1027 */
1028static int __devinit s2io_init_nic(struct pci_dev *pdev,
1029 const struct pci_device_id *pre);
1030static void __devexit s2io_rem_nic(struct pci_dev *pdev);
1031static int init_shared_mem(struct s2io_nic *sp);
1032static void free_shared_mem(struct s2io_nic *sp);
1033static int init_nic(struct s2io_nic *nic);
1ee6dd77
RB
1034static void rx_intr_handler(struct ring_info *ring_data);
1035static void tx_intr_handler(struct fifo_info *fifo_data);
8116f3cf 1036static void s2io_handle_errors(void * dev_id);
1da177e4
LT
1037
1038static int s2io_starter(void);
19a60522 1039static void s2io_closer(void);
1da177e4
LT
1040static void s2io_tx_watchdog(struct net_device *dev);
1041static void s2io_tasklet(unsigned long dev_addr);
1042static void s2io_set_multicast(struct net_device *dev);
1ee6dd77
RB
1043static int rx_osm_handler(struct ring_info *ring_data, struct RxD_t * rxdp);
1044static void s2io_link(struct s2io_nic * sp, int link);
1045static void s2io_reset(struct s2io_nic * sp);
bea3348e 1046static int s2io_poll(struct napi_struct *napi, int budget);
1ee6dd77 1047static void s2io_init_pci(struct s2io_nic * sp);
26df54bf 1048static int s2io_set_mac_addr(struct net_device *dev, u8 * addr);
25fff88e 1049static void s2io_alarm_handle(unsigned long data);
cc6e7c44 1050static irqreturn_t
7d12e780 1051s2io_msix_ring_handle(int irq, void *dev_id);
cc6e7c44 1052static irqreturn_t
7d12e780
DH
1053s2io_msix_fifo_handle(int irq, void *dev_id);
1054static irqreturn_t s2io_isr(int irq, void *dev_id);
1ee6dd77 1055static int verify_xena_quiescence(struct s2io_nic *sp);
7282d491 1056static const struct ethtool_ops netdev_ethtool_ops;
c4028958 1057static void s2io_set_link(struct work_struct *work);
1ee6dd77
RB
1058static int s2io_set_swapper(struct s2io_nic * sp);
1059static void s2io_card_down(struct s2io_nic *nic);
1060static int s2io_card_up(struct s2io_nic *nic);
9fc93a41
SS
1061static int wait_for_cmd_complete(void __iomem *addr, u64 busy_bit,
1062 int bit_state);
1ee6dd77
RB
1063static int s2io_add_isr(struct s2io_nic * sp);
1064static void s2io_rem_isr(struct s2io_nic * sp);
19a60522 1065
1ee6dd77 1066static void restore_xmsi_data(struct s2io_nic *nic);
7d3d0439 1067
1ee6dd77
RB
1068static int
1069s2io_club_tcp_session(u8 *buffer, u8 **tcp, u32 *tcp_len, struct lro **lro,
1070 struct RxD_t *rxdp, struct s2io_nic *sp);
1071static void clear_lro_session(struct lro *lro);
7d3d0439 1072static void queue_rx_frame(struct sk_buff *skb);
1ee6dd77
RB
1073static void update_L3L4_header(struct s2io_nic *sp, struct lro *lro);
1074static void lro_append_pkt(struct s2io_nic *sp, struct lro *lro,
1075 struct sk_buff *skb, u32 tcp_len);
9fc93a41 1076static int rts_ds_steer(struct s2io_nic *nic, u8 ds_codepoint, u8 ring);
b41477f3 1077
d796fdb7
LV
1078static pci_ers_result_t s2io_io_error_detected(struct pci_dev *pdev,
1079 pci_channel_state_t state);
1080static pci_ers_result_t s2io_io_slot_reset(struct pci_dev *pdev);
1081static void s2io_io_resume(struct pci_dev *pdev);
1082
75c30b13
AR
1083#define s2io_tcp_mss(skb) skb_shinfo(skb)->gso_size
1084#define s2io_udp_mss(skb) skb_shinfo(skb)->gso_size
1085#define s2io_offload_type(skb) skb_shinfo(skb)->gso_type
1086
b41477f3
AR
1087#define S2IO_PARM_INT(X, def_val) \
1088 static unsigned int X = def_val;\
1089 module_param(X , uint, 0);
1090
1da177e4 1091#endif /* _S2IO_H */