m68k: dnfb doesnt check for Apollo
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / macmace.c
CommitLineData
1da177e4
LT
1/*
2 * Driver for the Macintosh 68K onboard MACE controller with PSC
3 * driven DMA. The MACE driver code is derived from mace.c. The
4 * Mac68k theory of operation is courtesy of the MacBSD wizards.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 *
11 * Copyright (C) 1996 Paul Mackerras.
12 * Copyright (C) 1998 Alan Cox <alan@redhat.com>
13 *
14 * Modified heavily by Joshua M. Thompson based on Dave Huang's NetBSD driver
8b6aaab8
FT
15 *
16 * Copyright (C) 2007 Finn Thain
17 *
18 * Converted to DMA API, converted to unified driver model,
19 * sync'd some routines with mace.c and fixed various bugs.
1da177e4
LT
20 */
21
22
23#include <linux/kernel.h>
24#include <linux/module.h>
25#include <linux/netdevice.h>
26#include <linux/etherdevice.h>
27#include <linux/delay.h>
28#include <linux/string.h>
29#include <linux/crc32.h>
bc63eb9c 30#include <linux/bitrev.h>
8b6aaab8
FT
31#include <linux/dma-mapping.h>
32#include <linux/platform_device.h>
1da177e4 33#include <asm/io.h>
1da177e4
LT
34#include <asm/irq.h>
35#include <asm/macintosh.h>
36#include <asm/macints.h>
37#include <asm/mac_psc.h>
38#include <asm/page.h>
39#include "mace.h"
40
8b6aaab8
FT
41static char mac_mace_string[] = "macmace";
42static struct platform_device *mac_mace_device;
43
44#define N_TX_BUFF_ORDER 0
45#define N_TX_RING (1 << N_TX_BUFF_ORDER)
46#define N_RX_BUFF_ORDER 3
47#define N_RX_RING (1 << N_RX_BUFF_ORDER)
48
1da177e4
LT
49#define TX_TIMEOUT HZ
50
8b6aaab8
FT
51#define MACE_BUFF_SIZE 0x800
52
53/* Chip rev needs workaround on HW & multicast addr change */
54#define BROKEN_ADDRCHG_REV 0x0941
1da177e4
LT
55
56/* The MACE is simply wired down on a Mac68K box */
57
58#define MACE_BASE (void *)(0x50F1C000)
59#define MACE_PROM (void *)(0x50F08001)
60
61struct mace_data {
62 volatile struct mace *mace;
8b6aaab8
FT
63 unsigned char *tx_ring;
64 dma_addr_t tx_ring_phys;
65 unsigned char *rx_ring;
66 dma_addr_t rx_ring_phys;
1da177e4 67 int dma_intr;
1da177e4
LT
68 int rx_slot, rx_tail;
69 int tx_slot, tx_sloti, tx_count;
8b6aaab8
FT
70 int chipid;
71 struct device *device;
1da177e4
LT
72};
73
74struct mace_frame {
8b6aaab8
FT
75 u8 rcvcnt;
76 u8 pad1;
77 u8 rcvsts;
78 u8 pad2;
79 u8 rntpc;
80 u8 pad3;
81 u8 rcvcc;
82 u8 pad4;
83 u32 pad5;
84 u32 pad6;
6aa20a22 85 u8 data[1];
1da177e4
LT
86 /* And frame continues.. */
87};
88
89#define PRIV_BYTES sizeof(struct mace_data)
90
1da177e4
LT
91static int mace_open(struct net_device *dev);
92static int mace_close(struct net_device *dev);
93static int mace_xmit_start(struct sk_buff *skb, struct net_device *dev);
1da177e4
LT
94static void mace_set_multicast(struct net_device *dev);
95static int mace_set_address(struct net_device *dev, void *addr);
8b6aaab8 96static void mace_reset(struct net_device *dev);
7d12e780
DH
97static irqreturn_t mace_interrupt(int irq, void *dev_id);
98static irqreturn_t mace_dma_intr(int irq, void *dev_id);
1da177e4 99static void mace_tx_timeout(struct net_device *dev);
8b6aaab8 100static void __mace_set_address(struct net_device *dev, void *addr);
1da177e4 101
1da177e4
LT
102/*
103 * Load a receive DMA channel with a base address and ring length
104 */
105
106static void mace_load_rxdma_base(struct net_device *dev, int set)
107{
8b6aaab8 108 struct mace_data *mp = netdev_priv(dev);
1da177e4
LT
109
110 psc_write_word(PSC_ENETRD_CMD + set, 0x0100);
111 psc_write_long(PSC_ENETRD_ADDR + set, (u32) mp->rx_ring_phys);
112 psc_write_long(PSC_ENETRD_LEN + set, N_RX_RING);
113 psc_write_word(PSC_ENETRD_CMD + set, 0x9800);
114 mp->rx_tail = 0;
115}
116
117/*
118 * Reset the receive DMA subsystem
119 */
120
121static void mace_rxdma_reset(struct net_device *dev)
122{
8b6aaab8 123 struct mace_data *mp = netdev_priv(dev);
1da177e4
LT
124 volatile struct mace *mace = mp->mace;
125 u8 maccc = mace->maccc;
6aa20a22 126
1da177e4 127 mace->maccc = maccc & ~ENRCV;
6aa20a22 128
1da177e4
LT
129 psc_write_word(PSC_ENETRD_CTL, 0x8800);
130 mace_load_rxdma_base(dev, 0x00);
131 psc_write_word(PSC_ENETRD_CTL, 0x0400);
6aa20a22 132
1da177e4
LT
133 psc_write_word(PSC_ENETRD_CTL, 0x8800);
134 mace_load_rxdma_base(dev, 0x10);
135 psc_write_word(PSC_ENETRD_CTL, 0x0400);
6aa20a22 136
1da177e4
LT
137 mace->maccc = maccc;
138 mp->rx_slot = 0;
139
140 psc_write_word(PSC_ENETRD_CMD + PSC_SET0, 0x9800);
141 psc_write_word(PSC_ENETRD_CMD + PSC_SET1, 0x9800);
142}
143
144/*
145 * Reset the transmit DMA subsystem
146 */
6aa20a22 147
1da177e4
LT
148static void mace_txdma_reset(struct net_device *dev)
149{
8b6aaab8 150 struct mace_data *mp = netdev_priv(dev);
1da177e4
LT
151 volatile struct mace *mace = mp->mace;
152 u8 maccc;
153
154 psc_write_word(PSC_ENETWR_CTL, 0x8800);
155
156 maccc = mace->maccc;
157 mace->maccc = maccc & ~ENXMT;
158
159 mp->tx_slot = mp->tx_sloti = 0;
160 mp->tx_count = N_TX_RING;
161
162 psc_write_word(PSC_ENETWR_CTL, 0x0400);
163 mace->maccc = maccc;
164}
165
166/*
167 * Disable DMA
168 */
6aa20a22 169
1da177e4
LT
170static void mace_dma_off(struct net_device *dev)
171{
172 psc_write_word(PSC_ENETRD_CTL, 0x8800);
173 psc_write_word(PSC_ENETRD_CTL, 0x1000);
174 psc_write_word(PSC_ENETRD_CMD + PSC_SET0, 0x1100);
175 psc_write_word(PSC_ENETRD_CMD + PSC_SET1, 0x1100);
176
177 psc_write_word(PSC_ENETWR_CTL, 0x8800);
178 psc_write_word(PSC_ENETWR_CTL, 0x1000);
179 psc_write_word(PSC_ENETWR_CMD + PSC_SET0, 0x1100);
180 psc_write_word(PSC_ENETWR_CMD + PSC_SET1, 0x1100);
181}
182
183/*
184 * Not really much of a probe. The hardware table tells us if this
185 * model of Macintrash has a MACE (AV macintoshes)
186 */
6aa20a22 187
8b6aaab8 188static int __devinit mace_probe(struct platform_device *pdev)
1da177e4
LT
189{
190 int j;
191 struct mace_data *mp;
192 unsigned char *addr;
193 struct net_device *dev;
194 unsigned char checksum = 0;
195 static int found = 0;
196 int err;
0795af57 197 DECLARE_MAC_BUF(mac);
6aa20a22 198
1da177e4 199 if (found || macintosh_config->ether_type != MAC_ETHER_MACE)
8b6aaab8 200 return -ENODEV;
1da177e4
LT
201
202 found = 1; /* prevent 'finding' one on every device probe */
203
204 dev = alloc_etherdev(PRIV_BYTES);
205 if (!dev)
8b6aaab8 206 return -ENOMEM;
1da177e4 207
8b6aaab8
FT
208 mp = netdev_priv(dev);
209
210 mp->device = &pdev->dev;
211 SET_NETDEV_DEV(dev, &pdev->dev);
1da177e4 212
1da177e4
LT
213 dev->base_addr = (u32)MACE_BASE;
214 mp->mace = (volatile struct mace *) MACE_BASE;
6aa20a22 215
1da177e4
LT
216 dev->irq = IRQ_MAC_MACE;
217 mp->dma_intr = IRQ_MAC_MACE_DMA;
218
8b6aaab8
FT
219 mp->chipid = mp->mace->chipid_hi << 8 | mp->mace->chipid_lo;
220
1da177e4
LT
221 /*
222 * The PROM contains 8 bytes which total 0xFF when XOR'd
223 * together. Due to the usual peculiar apple brain damage
224 * the bytes are spaced out in a strange boundary and the
225 * bits are reversed.
226 */
227
228 addr = (void *)MACE_PROM;
6aa20a22 229
1da177e4 230 for (j = 0; j < 6; ++j) {
bc63eb9c 231 u8 v = bitrev8(addr[j<<4]);
1da177e4
LT
232 checksum ^= v;
233 dev->dev_addr[j] = v;
234 }
235 for (; j < 8; ++j) {
bc63eb9c 236 checksum ^= bitrev8(addr[j<<4]);
1da177e4 237 }
6aa20a22 238
1da177e4
LT
239 if (checksum != 0xFF) {
240 free_netdev(dev);
8b6aaab8 241 return -ENODEV;
1da177e4
LT
242 }
243
1da177e4
LT
244 dev->open = mace_open;
245 dev->stop = mace_close;
246 dev->hard_start_xmit = mace_xmit_start;
247 dev->tx_timeout = mace_tx_timeout;
248 dev->watchdog_timeo = TX_TIMEOUT;
1da177e4
LT
249 dev->set_multicast_list = mace_set_multicast;
250 dev->set_mac_address = mace_set_address;
251
0795af57
JP
252 printk(KERN_INFO "%s: 68K MACE, hardware address %s\n",
253 dev->name, print_mac(mac, dev->dev_addr));
1da177e4
LT
254
255 err = register_netdev(dev);
256 if (!err)
8b6aaab8 257 return 0;
1da177e4
LT
258
259 free_netdev(dev);
8b6aaab8
FT
260 return err;
261}
262
263/*
264 * Reset the chip.
265 */
266
267static void mace_reset(struct net_device *dev)
268{
269 struct mace_data *mp = netdev_priv(dev);
270 volatile struct mace *mb = mp->mace;
271 int i;
272
273 /* soft-reset the chip */
274 i = 200;
275 while (--i) {
276 mb->biucc = SWRST;
277 if (mb->biucc & SWRST) {
278 udelay(10);
279 continue;
280 }
281 break;
282 }
283 if (!i) {
284 printk(KERN_ERR "macmace: cannot reset chip!\n");
285 return;
286 }
287
288 mb->maccc = 0; /* turn off tx, rx */
289 mb->imr = 0xFF; /* disable all intrs for now */
290 i = mb->ir;
291
292 mb->biucc = XMTSP_64;
293 mb->utr = RTRD;
294 mb->fifocc = XMTFW_8 | RCVFW_64 | XMTFWU | RCVFWU;
295
296 mb->xmtfc = AUTO_PAD_XMIT; /* auto-pad short frames */
297 mb->rcvfc = 0;
298
299 /* load up the hardware address */
300 __mace_set_address(dev, dev->dev_addr);
301
302 /* clear the multicast filter */
303 if (mp->chipid == BROKEN_ADDRCHG_REV)
304 mb->iac = LOGADDR;
305 else {
306 mb->iac = ADDRCHG | LOGADDR;
307 while ((mb->iac & ADDRCHG) != 0)
308 ;
309 }
310 for (i = 0; i < 8; ++i)
311 mb->ladrf = 0;
312
313 /* done changing address */
314 if (mp->chipid != BROKEN_ADDRCHG_REV)
315 mb->iac = 0;
316
317 mb->plscc = PORTSEL_AUI;
1da177e4
LT
318}
319
320/*
321 * Load the address on a mace controller.
322 */
323
8b6aaab8 324static void __mace_set_address(struct net_device *dev, void *addr)
1da177e4 325{
8b6aaab8 326 struct mace_data *mp = netdev_priv(dev);
1da177e4 327 volatile struct mace *mb = mp->mace;
8b6aaab8 328 unsigned char *p = addr;
1da177e4 329 int i;
8b6aaab8
FT
330
331 /* load up the hardware address */
332 if (mp->chipid == BROKEN_ADDRCHG_REV)
333 mb->iac = PHYADDR;
334 else {
335 mb->iac = ADDRCHG | PHYADDR;
336 while ((mb->iac & ADDRCHG) != 0)
337 ;
338 }
339 for (i = 0; i < 6; ++i)
340 mb->padr = dev->dev_addr[i] = p[i];
341 if (mp->chipid != BROKEN_ADDRCHG_REV)
342 mb->iac = 0;
343}
344
345static int mace_set_address(struct net_device *dev, void *addr)
346{
347 struct mace_data *mp = netdev_priv(dev);
348 volatile struct mace *mb = mp->mace;
1da177e4
LT
349 unsigned long flags;
350 u8 maccc;
351
352 local_irq_save(flags);
353
354 maccc = mb->maccc;
355
8b6aaab8 356 __mace_set_address(dev, addr);
1da177e4
LT
357
358 mb->maccc = maccc;
8b6aaab8 359
1da177e4
LT
360 local_irq_restore(flags);
361
362 return 0;
363}
364
365/*
366 * Open the Macintosh MACE. Most of this is playing with the DMA
367 * engine. The ethernet chip is quite friendly.
368 */
6aa20a22 369
1da177e4
LT
370static int mace_open(struct net_device *dev)
371{
8b6aaab8 372 struct mace_data *mp = netdev_priv(dev);
1da177e4 373 volatile struct mace *mb = mp->mace;
1da177e4 374
8b6aaab8
FT
375 /* reset the chip */
376 mace_reset(dev);
1da177e4
LT
377
378 if (request_irq(dev->irq, mace_interrupt, 0, dev->name, dev)) {
379 printk(KERN_ERR "%s: can't get irq %d\n", dev->name, dev->irq);
380 return -EAGAIN;
381 }
382 if (request_irq(mp->dma_intr, mace_dma_intr, 0, dev->name, dev)) {
383 printk(KERN_ERR "%s: can't get irq %d\n", dev->name, mp->dma_intr);
384 free_irq(dev->irq, dev);
385 return -EAGAIN;
386 }
387
388 /* Allocate the DMA ring buffers */
389
8b6aaab8
FT
390 mp->tx_ring = dma_alloc_coherent(mp->device,
391 N_TX_RING * MACE_BUFF_SIZE,
392 &mp->tx_ring_phys, GFP_KERNEL);
393 if (mp->tx_ring == NULL) {
394 printk(KERN_ERR "%s: unable to allocate DMA tx buffers\n", dev->name);
395 goto out1;
1da177e4
LT
396 }
397
8b6aaab8
FT
398 mp->rx_ring = dma_alloc_coherent(mp->device,
399 N_RX_RING * MACE_BUFF_SIZE,
400 &mp->rx_ring_phys, GFP_KERNEL);
401 if (mp->rx_ring == NULL) {
402 printk(KERN_ERR "%s: unable to allocate DMA rx buffers\n", dev->name);
403 goto out2;
404 }
1da177e4
LT
405
406 mace_dma_off(dev);
407
408 /* Not sure what these do */
409
410 psc_write_word(PSC_ENETWR_CTL, 0x9000);
411 psc_write_word(PSC_ENETRD_CTL, 0x9000);
412 psc_write_word(PSC_ENETWR_CTL, 0x0400);
413 psc_write_word(PSC_ENETRD_CTL, 0x0400);
414
1da177e4
LT
415 mace_rxdma_reset(dev);
416 mace_txdma_reset(dev);
6aa20a22 417
8b6aaab8
FT
418 /* turn it on! */
419 mb->maccc = ENXMT | ENRCV;
420 /* enable all interrupts except receive interrupts */
421 mb->imr = RCVINT;
1da177e4 422 return 0;
8b6aaab8
FT
423
424out2:
425 dma_free_coherent(mp->device, N_TX_RING * MACE_BUFF_SIZE,
426 mp->tx_ring, mp->tx_ring_phys);
427out1:
428 free_irq(dev->irq, dev);
429 free_irq(mp->dma_intr, dev);
430 return -ENOMEM;
1da177e4
LT
431}
432
433/*
434 * Shut down the mace and its interrupt channel
435 */
6aa20a22 436
1da177e4
LT
437static int mace_close(struct net_device *dev)
438{
8b6aaab8 439 struct mace_data *mp = netdev_priv(dev);
1da177e4
LT
440 volatile struct mace *mb = mp->mace;
441
442 mb->maccc = 0; /* disable rx and tx */
443 mb->imr = 0xFF; /* disable all irqs */
444 mace_dma_off(dev); /* disable rx and tx dma */
445
1da177e4
LT
446 return 0;
447}
448
449/*
450 * Transmit a frame
451 */
6aa20a22 452
1da177e4
LT
453static int mace_xmit_start(struct sk_buff *skb, struct net_device *dev)
454{
8b6aaab8
FT
455 struct mace_data *mp = netdev_priv(dev);
456 unsigned long flags;
1da177e4 457
8b6aaab8 458 /* Stop the queue since there's only the one buffer */
1da177e4 459
8b6aaab8
FT
460 local_irq_save(flags);
461 netif_stop_queue(dev);
1da177e4 462 if (!mp->tx_count) {
8b6aaab8
FT
463 printk(KERN_ERR "macmace: tx queue running but no free buffers.\n");
464 local_irq_restore(flags);
465 return NETDEV_TX_BUSY;
1da177e4
LT
466 }
467 mp->tx_count--;
8b6aaab8 468 local_irq_restore(flags);
6aa20a22 469
09f75cd7
JG
470 dev->stats.tx_packets++;
471 dev->stats.tx_bytes += skb->len;
1da177e4
LT
472
473 /* We need to copy into our xmit buffer to take care of alignment and caching issues */
d626f62b 474 skb_copy_from_linear_data(skb, mp->tx_ring, skb->len);
1da177e4
LT
475
476 /* load the Tx DMA and fire it off */
477
478 psc_write_long(PSC_ENETWR_ADDR + mp->tx_slot, (u32) mp->tx_ring_phys);
479 psc_write_long(PSC_ENETWR_LEN + mp->tx_slot, skb->len);
480 psc_write_word(PSC_ENETWR_CMD + mp->tx_slot, 0x9800);
481
482 mp->tx_slot ^= 0x10;
483
484 dev_kfree_skb(skb);
485
8b6aaab8
FT
486 dev->trans_start = jiffies;
487 return NETDEV_TX_OK;
1da177e4
LT
488}
489
1da177e4
LT
490static void mace_set_multicast(struct net_device *dev)
491{
8b6aaab8 492 struct mace_data *mp = netdev_priv(dev);
1da177e4
LT
493 volatile struct mace *mb = mp->mace;
494 int i, j;
495 u32 crc;
496 u8 maccc;
8b6aaab8 497 unsigned long flags;
1da177e4 498
8b6aaab8 499 local_irq_save(flags);
1da177e4
LT
500 maccc = mb->maccc;
501 mb->maccc &= ~PROM;
502
503 if (dev->flags & IFF_PROMISC) {
504 mb->maccc |= PROM;
505 } else {
506 unsigned char multicast_filter[8];
507 struct dev_mc_list *dmi = dev->mc_list;
508
509 if (dev->flags & IFF_ALLMULTI) {
510 for (i = 0; i < 8; i++) {
511 multicast_filter[i] = 0xFF;
512 }
513 } else {
514 for (i = 0; i < 8; i++)
515 multicast_filter[i] = 0;
516 for (i = 0; i < dev->mc_count; i++) {
517 crc = ether_crc_le(6, dmi->dmi_addr);
518 j = crc >> 26; /* bit number in multicast_filter */
519 multicast_filter[j >> 3] |= 1 << (j & 7);
520 dmi = dmi->next;
521 }
522 }
523
8b6aaab8
FT
524 if (mp->chipid == BROKEN_ADDRCHG_REV)
525 mb->iac = LOGADDR;
526 else {
527 mb->iac = ADDRCHG | LOGADDR;
528 while ((mb->iac & ADDRCHG) != 0)
529 ;
1da177e4 530 }
8b6aaab8
FT
531 for (i = 0; i < 8; ++i)
532 mb->ladrf = multicast_filter[i];
533 if (mp->chipid != BROKEN_ADDRCHG_REV)
534 mb->iac = 0;
1da177e4
LT
535 }
536
537 mb->maccc = maccc;
8b6aaab8 538 local_irq_restore(flags);
1da177e4
LT
539}
540
3649ba00 541static void mace_handle_misc_intrs(struct net_device *dev, int intr)
1da177e4 542{
3649ba00 543 struct mace_data *mp = netdev_priv(dev);
1da177e4
LT
544 volatile struct mace *mb = mp->mace;
545 static int mace_babbles, mace_jabbers;
546
8b6aaab8 547 if (intr & MPCO)
09f75cd7
JG
548 dev->stats.rx_missed_errors += 256;
549 dev->stats.rx_missed_errors += mb->mpc; /* reading clears it */
8b6aaab8 550 if (intr & RNTPCO)
09f75cd7
JG
551 dev->stats.rx_length_errors += 256;
552 dev->stats.rx_length_errors += mb->rntpc; /* reading clears it */
8b6aaab8 553 if (intr & CERR)
09f75cd7 554 ++dev->stats.tx_heartbeat_errors;
8b6aaab8
FT
555 if (intr & BABBLE)
556 if (mace_babbles++ < 4)
557 printk(KERN_DEBUG "macmace: babbling transmitter\n");
558 if (intr & JABBER)
559 if (mace_jabbers++ < 4)
560 printk(KERN_DEBUG "macmace: jabbering transceiver\n");
1da177e4
LT
561}
562
8b6aaab8 563static irqreturn_t mace_interrupt(int irq, void *dev_id)
1da177e4 564{
8b6aaab8
FT
565 struct net_device *dev = (struct net_device *) dev_id;
566 struct mace_data *mp = netdev_priv(dev);
1da177e4 567 volatile struct mace *mb = mp->mace;
8b6aaab8 568 int intr, fs;
099575b6 569 unsigned long flags;
6aa20a22 570
8b6aaab8
FT
571 /* don't want the dma interrupt handler to fire */
572 local_irq_save(flags);
6aa20a22 573
8b6aaab8 574 intr = mb->ir; /* read interrupt register */
3649ba00 575 mace_handle_misc_intrs(dev, intr);
8b6aaab8
FT
576
577 if (intr & XMTINT) {
578 fs = mb->xmtfs;
579 if ((fs & XMTSV) == 0) {
580 printk(KERN_ERR "macmace: xmtfs not valid! (fs=%x)\n", fs);
581 mace_reset(dev);
582 /*
583 * XXX mace likes to hang the machine after a xmtfs error.
584 * This is hard to reproduce, reseting *may* help
585 */
1da177e4 586 }
8b6aaab8
FT
587 /* dma should have finished */
588 if (!mp->tx_count) {
589 printk(KERN_DEBUG "macmace: tx ring ran out? (fs=%x)\n", fs);
590 }
591 /* Update stats */
592 if (fs & (UFLO|LCOL|LCAR|RTRY)) {
09f75cd7 593 ++dev->stats.tx_errors;
8b6aaab8 594 if (fs & LCAR)
09f75cd7 595 ++dev->stats.tx_carrier_errors;
8b6aaab8 596 else if (fs & (UFLO|LCOL|RTRY)) {
09f75cd7 597 ++dev->stats.tx_aborted_errors;
8b6aaab8
FT
598 if (mb->xmtfs & UFLO) {
599 printk(KERN_ERR "%s: DMA underrun.\n", dev->name);
09f75cd7 600 dev->stats.tx_fifo_errors++;
8b6aaab8
FT
601 mace_txdma_reset(dev);
602 }
603 }
1da177e4 604 }
6aa20a22 605 }
1da177e4 606
8b6aaab8
FT
607 if (mp->tx_count)
608 netif_wake_queue(dev);
6aa20a22 609
8b6aaab8 610 local_irq_restore(flags);
1da177e4 611
8b6aaab8
FT
612 return IRQ_HANDLED;
613}
6aa20a22 614
8b6aaab8 615static void mace_tx_timeout(struct net_device *dev)
1da177e4 616{
8b6aaab8 617 struct mace_data *mp = netdev_priv(dev);
1da177e4 618 volatile struct mace *mb = mp->mace;
8b6aaab8 619 unsigned long flags;
6aa20a22 620
8b6aaab8 621 local_irq_save(flags);
6aa20a22 622
8b6aaab8
FT
623 /* turn off both tx and rx and reset the chip */
624 mb->maccc = 0;
625 printk(KERN_ERR "macmace: transmit timeout - resetting\n");
626 mace_txdma_reset(dev);
627 mace_reset(dev);
1da177e4 628
8b6aaab8
FT
629 /* restart rx dma */
630 mace_rxdma_reset(dev);
631
632 mp->tx_count = N_TX_RING;
633 netif_wake_queue(dev);
634
635 /* turn it on! */
636 mb->maccc = ENXMT | ENRCV;
637 /* enable all interrupts except receive interrupts */
638 mb->imr = RCVINT;
639
640 local_irq_restore(flags);
1da177e4
LT
641}
642
643/*
644 * Handle a newly arrived frame
645 */
6aa20a22 646
1da177e4
LT
647static void mace_dma_rx_frame(struct net_device *dev, struct mace_frame *mf)
648{
1da177e4 649 struct sk_buff *skb;
8b6aaab8 650 unsigned int frame_status = mf->rcvsts;
1da177e4 651
8b6aaab8 652 if (frame_status & (RS_OFLO | RS_CLSN | RS_FRAMERR | RS_FCSERR)) {
09f75cd7 653 dev->stats.rx_errors++;
8b6aaab8
FT
654 if (frame_status & RS_OFLO) {
655 printk(KERN_DEBUG "%s: fifo overflow.\n", dev->name);
09f75cd7 656 dev->stats.rx_fifo_errors++;
8b6aaab8
FT
657 }
658 if (frame_status & RS_CLSN)
09f75cd7 659 dev->stats.collisions++;
8b6aaab8 660 if (frame_status & RS_FRAMERR)
09f75cd7 661 dev->stats.rx_frame_errors++;
8b6aaab8 662 if (frame_status & RS_FCSERR)
09f75cd7 663 dev->stats.rx_crc_errors++;
8b6aaab8
FT
664 } else {
665 unsigned int frame_length = mf->rcvcnt + ((frame_status & 0x0F) << 8 );
6aa20a22 666
8b6aaab8
FT
667 skb = dev_alloc_skb(frame_length + 2);
668 if (!skb) {
09f75cd7 669 dev->stats.rx_dropped++;
8b6aaab8
FT
670 return;
671 }
672 skb_reserve(skb, 2);
673 memcpy(skb_put(skb, frame_length), mf->data, frame_length);
674
675 skb->protocol = eth_type_trans(skb, dev);
676 netif_rx(skb);
677 dev->last_rx = jiffies;
09f75cd7
JG
678 dev->stats.rx_packets++;
679 dev->stats.rx_bytes += frame_length;
1da177e4 680 }
1da177e4
LT
681}
682
683/*
684 * The PSC has passed us a DMA interrupt event.
685 */
6aa20a22 686
7d12e780 687static irqreturn_t mace_dma_intr(int irq, void *dev_id)
1da177e4
LT
688{
689 struct net_device *dev = (struct net_device *) dev_id;
8b6aaab8 690 struct mace_data *mp = netdev_priv(dev);
1da177e4
LT
691 int left, head;
692 u16 status;
693 u32 baka;
694
695 /* Not sure what this does */
696
697 while ((baka = psc_read_long(PSC_MYSTERY)) != psc_read_long(PSC_MYSTERY));
698 if (!(baka & 0x60000000)) return IRQ_NONE;
699
700 /*
701 * Process the read queue
702 */
6aa20a22 703
1da177e4 704 status = psc_read_word(PSC_ENETRD_CTL);
6aa20a22 705
1da177e4
LT
706 if (status & 0x2000) {
707 mace_rxdma_reset(dev);
708 } else if (status & 0x0100) {
709 psc_write_word(PSC_ENETRD_CMD + mp->rx_slot, 0x1100);
710
711 left = psc_read_long(PSC_ENETRD_LEN + mp->rx_slot);
712 head = N_RX_RING - left;
713
714 /* Loop through the ring buffer and process new packages */
715
716 while (mp->rx_tail < head) {
8b6aaab8
FT
717 mace_dma_rx_frame(dev, (struct mace_frame*) (mp->rx_ring
718 + (mp->rx_tail * MACE_BUFF_SIZE)));
1da177e4
LT
719 mp->rx_tail++;
720 }
6aa20a22 721
1da177e4
LT
722 /* If we're out of buffers in this ring then switch to */
723 /* the other set, otherwise just reactivate this one. */
724
725 if (!left) {
726 mace_load_rxdma_base(dev, mp->rx_slot);
727 mp->rx_slot ^= 0x10;
728 } else {
729 psc_write_word(PSC_ENETRD_CMD + mp->rx_slot, 0x9800);
730 }
731 }
6aa20a22 732
1da177e4
LT
733 /*
734 * Process the write queue
735 */
736
737 status = psc_read_word(PSC_ENETWR_CTL);
738
739 if (status & 0x2000) {
740 mace_txdma_reset(dev);
741 } else if (status & 0x0100) {
742 psc_write_word(PSC_ENETWR_CMD + mp->tx_sloti, 0x0100);
743 mp->tx_sloti ^= 0x10;
744 mp->tx_count++;
1da177e4
LT
745 }
746 return IRQ_HANDLED;
747}
748
749MODULE_LICENSE("GPL");
8b6aaab8
FT
750MODULE_DESCRIPTION("Macintosh MACE ethernet driver");
751
752static int __devexit mac_mace_device_remove (struct platform_device *pdev)
753{
754 struct net_device *dev = platform_get_drvdata(pdev);
755 struct mace_data *mp = netdev_priv(dev);
756
757 unregister_netdev(dev);
758
759 free_irq(dev->irq, dev);
760 free_irq(IRQ_MAC_MACE_DMA, dev);
761
762 dma_free_coherent(mp->device, N_RX_RING * MACE_BUFF_SIZE,
763 mp->rx_ring, mp->rx_ring_phys);
764 dma_free_coherent(mp->device, N_TX_RING * MACE_BUFF_SIZE,
765 mp->tx_ring, mp->tx_ring_phys);
766
767 free_netdev(dev);
768
769 return 0;
770}
771
772static struct platform_driver mac_mace_driver = {
773 .probe = mace_probe,
774 .remove = __devexit_p(mac_mace_device_remove),
775 .driver = {
776 .name = mac_mace_string,
777 },
778};
779
780static int __init mac_mace_init_module(void)
781{
782 int err;
783
784 if ((err = platform_driver_register(&mac_mace_driver))) {
785 printk(KERN_ERR "Driver registration failed\n");
786 return err;
787 }
788
789 mac_mace_device = platform_device_alloc(mac_mace_string, 0);
790 if (!mac_mace_device)
791 goto out_unregister;
792
793 if (platform_device_add(mac_mace_device)) {
794 platform_device_put(mac_mace_device);
795 mac_mace_device = NULL;
796 }
797
798 return 0;
799
800out_unregister:
801 platform_driver_unregister(&mac_mace_driver);
802
803 return -ENOMEM;
804}
805
806static void __exit mac_mace_cleanup_module(void)
807{
808 platform_driver_unregister(&mac_mace_driver);
809
810 if (mac_mace_device) {
811 platform_device_unregister(mac_mace_device);
812 mac_mace_device = NULL;
813 }
814}
815
816module_init(mac_mace_init_module);
817module_exit(mac_mace_cleanup_module);