Merge tag 'for-linus-v3.10-rc3' of git://oss.sgi.com/xfs/xfs
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / ethernet / sfc / efx.c
CommitLineData
8ceee660
BH
1/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
0a6f40c6 4 * Copyright 2005-2011 Solarflare Communications Inc.
8ceee660
BH
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#include <linux/module.h>
12#include <linux/pci.h>
13#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/delay.h>
16#include <linux/notifier.h>
17#include <linux/ip.h>
18#include <linux/tcp.h>
19#include <linux/in.h>
20#include <linux/crc32.h>
21#include <linux/ethtool.h>
aa6ef27e 22#include <linux/topology.h>
5a0e3ad6 23#include <linux/gfp.h>
64d8ad6d 24#include <linux/cpu_rmap.h>
626950db 25#include <linux/aer.h>
8ceee660 26#include "net_driver.h"
8ceee660 27#include "efx.h"
744093c9 28#include "nic.h"
dd40781e 29#include "selftest.h"
8ceee660 30
8880f4ec 31#include "mcdi.h"
fd371e32 32#include "workarounds.h"
8880f4ec 33
c459302d
BH
34/**************************************************************************
35 *
36 * Type name strings
37 *
38 **************************************************************************
39 */
40
41/* Loopback mode names (see LOOPBACK_MODE()) */
42const unsigned int efx_loopback_mode_max = LOOPBACK_MAX;
18e83e4c 43const char *const efx_loopback_mode_names[] = {
c459302d 44 [LOOPBACK_NONE] = "NONE",
e58f69f4 45 [LOOPBACK_DATA] = "DATAPATH",
c459302d
BH
46 [LOOPBACK_GMAC] = "GMAC",
47 [LOOPBACK_XGMII] = "XGMII",
48 [LOOPBACK_XGXS] = "XGXS",
9c636baf
BH
49 [LOOPBACK_XAUI] = "XAUI",
50 [LOOPBACK_GMII] = "GMII",
51 [LOOPBACK_SGMII] = "SGMII",
e58f69f4
BH
52 [LOOPBACK_XGBR] = "XGBR",
53 [LOOPBACK_XFI] = "XFI",
54 [LOOPBACK_XAUI_FAR] = "XAUI_FAR",
55 [LOOPBACK_GMII_FAR] = "GMII_FAR",
56 [LOOPBACK_SGMII_FAR] = "SGMII_FAR",
57 [LOOPBACK_XFI_FAR] = "XFI_FAR",
c459302d
BH
58 [LOOPBACK_GPHY] = "GPHY",
59 [LOOPBACK_PHYXS] = "PHYXS",
9c636baf
BH
60 [LOOPBACK_PCS] = "PCS",
61 [LOOPBACK_PMAPMD] = "PMA/PMD",
e58f69f4
BH
62 [LOOPBACK_XPORT] = "XPORT",
63 [LOOPBACK_XGMII_WS] = "XGMII_WS",
9c636baf 64 [LOOPBACK_XAUI_WS] = "XAUI_WS",
e58f69f4
BH
65 [LOOPBACK_XAUI_WS_FAR] = "XAUI_WS_FAR",
66 [LOOPBACK_XAUI_WS_NEAR] = "XAUI_WS_NEAR",
9c636baf 67 [LOOPBACK_GMII_WS] = "GMII_WS",
e58f69f4
BH
68 [LOOPBACK_XFI_WS] = "XFI_WS",
69 [LOOPBACK_XFI_WS_FAR] = "XFI_WS_FAR",
9c636baf 70 [LOOPBACK_PHYXS_WS] = "PHYXS_WS",
c459302d
BH
71};
72
c459302d 73const unsigned int efx_reset_type_max = RESET_TYPE_MAX;
18e83e4c 74const char *const efx_reset_type_names[] = {
626950db
AR
75 [RESET_TYPE_INVISIBLE] = "INVISIBLE",
76 [RESET_TYPE_ALL] = "ALL",
77 [RESET_TYPE_RECOVER_OR_ALL] = "RECOVER_OR_ALL",
78 [RESET_TYPE_WORLD] = "WORLD",
79 [RESET_TYPE_RECOVER_OR_DISABLE] = "RECOVER_OR_DISABLE",
80 [RESET_TYPE_DISABLE] = "DISABLE",
81 [RESET_TYPE_TX_WATCHDOG] = "TX_WATCHDOG",
82 [RESET_TYPE_INT_ERROR] = "INT_ERROR",
83 [RESET_TYPE_RX_RECOVERY] = "RX_RECOVERY",
84 [RESET_TYPE_RX_DESC_FETCH] = "RX_DESC_FETCH",
85 [RESET_TYPE_TX_DESC_FETCH] = "TX_DESC_FETCH",
86 [RESET_TYPE_TX_SKIP] = "TX_SKIP",
87 [RESET_TYPE_MC_FAILURE] = "MC_FAILURE",
c459302d
BH
88};
89
1ab00629
SH
90/* Reset workqueue. If any NIC has a hardware failure then a reset will be
91 * queued onto this work queue. This is not a per-nic work queue, because
92 * efx_reset_work() acquires the rtnl lock, so resets are naturally serialised.
93 */
94static struct workqueue_struct *reset_workqueue;
95
8ceee660
BH
96/**************************************************************************
97 *
98 * Configurable values
99 *
100 *************************************************************************/
101
8ceee660
BH
102/*
103 * Use separate channels for TX and RX events
104 *
28b581ab
NT
105 * Set this to 1 to use separate channels for TX and RX. It allows us
106 * to control interrupt affinity separately for TX and RX.
8ceee660 107 *
28b581ab 108 * This is only used in MSI-X interrupt mode
8ceee660 109 */
b9cc977d
BH
110static bool separate_tx_channels;
111module_param(separate_tx_channels, bool, 0444);
28b581ab
NT
112MODULE_PARM_DESC(separate_tx_channels,
113 "Use separate channels for TX and RX");
8ceee660
BH
114
115/* This is the weight assigned to each of the (per-channel) virtual
116 * NAPI devices.
117 */
118static int napi_weight = 64;
119
120/* This is the time (in jiffies) between invocations of the hardware
626950db
AR
121 * monitor.
122 * On Falcon-based NICs, this will:
e254c274
BH
123 * - Check the on-board hardware monitor;
124 * - Poll the link state and reconfigure the hardware as necessary.
626950db
AR
125 * On Siena-based NICs for power systems with EEH support, this will give EEH a
126 * chance to start.
8ceee660 127 */
d215697f 128static unsigned int efx_monitor_interval = 1 * HZ;
8ceee660 129
8ceee660
BH
130/* Initial interrupt moderation settings. They can be modified after
131 * module load with ethtool.
132 *
133 * The default for RX should strike a balance between increasing the
134 * round-trip latency and reducing overhead.
135 */
136static unsigned int rx_irq_mod_usec = 60;
137
138/* Initial interrupt moderation settings. They can be modified after
139 * module load with ethtool.
140 *
141 * This default is chosen to ensure that a 10G link does not go idle
142 * while a TX queue is stopped after it has become full. A queue is
143 * restarted when it drops below half full. The time this takes (assuming
144 * worst case 3 descriptors per packet and 1024 descriptors) is
145 * 512 / 3 * 1.2 = 205 usec.
146 */
147static unsigned int tx_irq_mod_usec = 150;
148
149/* This is the first interrupt mode to try out of:
150 * 0 => MSI-X
151 * 1 => MSI
152 * 2 => legacy
153 */
154static unsigned int interrupt_mode;
155
156/* This is the requested number of CPUs to use for Receive-Side Scaling (RSS),
157 * i.e. the number of CPUs among which we may distribute simultaneous
158 * interrupt handling.
159 *
160 * Cards without MSI-X will only target one CPU via legacy or MSI interrupt.
cdb08f8f 161 * The default (0) means to assign an interrupt to each core.
8ceee660
BH
162 */
163static unsigned int rss_cpus;
164module_param(rss_cpus, uint, 0444);
165MODULE_PARM_DESC(rss_cpus, "Number of CPUs to use for Receive-Side Scaling");
166
b9cc977d
BH
167static bool phy_flash_cfg;
168module_param(phy_flash_cfg, bool, 0644);
84ae48fe
BH
169MODULE_PARM_DESC(phy_flash_cfg, "Set PHYs into reflash mode initially");
170
e7bed9c8 171static unsigned irq_adapt_low_thresh = 8000;
6fb70fd1
BH
172module_param(irq_adapt_low_thresh, uint, 0644);
173MODULE_PARM_DESC(irq_adapt_low_thresh,
174 "Threshold score for reducing IRQ moderation");
175
e7bed9c8 176static unsigned irq_adapt_high_thresh = 16000;
6fb70fd1
BH
177module_param(irq_adapt_high_thresh, uint, 0644);
178MODULE_PARM_DESC(irq_adapt_high_thresh,
179 "Threshold score for increasing IRQ moderation");
180
62776d03
BH
181static unsigned debug = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
182 NETIF_MSG_LINK | NETIF_MSG_IFDOWN |
183 NETIF_MSG_IFUP | NETIF_MSG_RX_ERR |
184 NETIF_MSG_TX_ERR | NETIF_MSG_HW);
185module_param(debug, uint, 0);
186MODULE_PARM_DESC(debug, "Bitmapped debugging message enable value");
187
8ceee660
BH
188/**************************************************************************
189 *
190 * Utility functions and prototypes
191 *
192 *************************************************************************/
4642610c 193
7f967c01
BH
194static void efx_start_interrupts(struct efx_nic *efx, bool may_keep_eventq);
195static void efx_stop_interrupts(struct efx_nic *efx, bool may_keep_eventq);
196static void efx_remove_channel(struct efx_channel *channel);
4642610c 197static void efx_remove_channels(struct efx_nic *efx);
7f967c01 198static const struct efx_channel_type efx_default_channel_type;
8ceee660 199static void efx_remove_port(struct efx_nic *efx);
7f967c01 200static void efx_init_napi_channel(struct efx_channel *channel);
8ceee660 201static void efx_fini_napi(struct efx_nic *efx);
e8f14992 202static void efx_fini_napi_channel(struct efx_channel *channel);
4642610c
BH
203static void efx_fini_struct(struct efx_nic *efx);
204static void efx_start_all(struct efx_nic *efx);
205static void efx_stop_all(struct efx_nic *efx);
8ceee660
BH
206
207#define EFX_ASSERT_RESET_SERIALISED(efx) \
208 do { \
f16aeea0 209 if ((efx->state == STATE_READY) || \
626950db 210 (efx->state == STATE_RECOVERY) || \
332c1ce9 211 (efx->state == STATE_DISABLED)) \
8ceee660
BH
212 ASSERT_RTNL(); \
213 } while (0)
214
8b7325b4
BH
215static int efx_check_disabled(struct efx_nic *efx)
216{
626950db 217 if (efx->state == STATE_DISABLED || efx->state == STATE_RECOVERY) {
8b7325b4
BH
218 netif_err(efx, drv, efx->net_dev,
219 "device is disabled due to earlier errors\n");
220 return -EIO;
221 }
222 return 0;
223}
224
8ceee660
BH
225/**************************************************************************
226 *
227 * Event queue processing
228 *
229 *************************************************************************/
230
231/* Process channel's event queue
232 *
233 * This function is responsible for processing the event queue of a
234 * single channel. The caller must guarantee that this function will
235 * never be concurrently called more than once on the same channel,
236 * though different channels may be being processed concurrently.
237 */
fa236e18 238static int efx_process_channel(struct efx_channel *channel, int budget)
8ceee660 239{
fa236e18 240 int spent;
8ceee660 241
9f2cb71c 242 if (unlikely(!channel->enabled))
42cbe2d7 243 return 0;
8ceee660 244
fa236e18 245 spent = efx_nic_process_eventq(channel, budget);
d9ab7007
BH
246 if (spent && efx_channel_has_rx_queue(channel)) {
247 struct efx_rx_queue *rx_queue =
248 efx_channel_get_rx_queue(channel);
249
ff734ef4 250 efx_rx_flush_packet(channel);
97d48a10 251 if (rx_queue->enabled)
9f2cb71c 252 efx_fast_push_rx_descriptors(rx_queue);
8ceee660
BH
253 }
254
fa236e18 255 return spent;
8ceee660
BH
256}
257
258/* Mark channel as finished processing
259 *
260 * Note that since we will not receive further interrupts for this
261 * channel before we finish processing and call the eventq_read_ack()
262 * method, there is no need to use the interrupt hold-off timers.
263 */
264static inline void efx_channel_processed(struct efx_channel *channel)
265{
5b9e207c
BH
266 /* The interrupt handler for this channel may set work_pending
267 * as soon as we acknowledge the events we've seen. Make sure
268 * it's cleared before then. */
dc8cfa55 269 channel->work_pending = false;
5b9e207c
BH
270 smp_wmb();
271
152b6a62 272 efx_nic_eventq_read_ack(channel);
8ceee660
BH
273}
274
275/* NAPI poll handler
276 *
277 * NAPI guarantees serialisation of polls of the same device, which
278 * provides the guarantee required by efx_process_channel().
279 */
280static int efx_poll(struct napi_struct *napi, int budget)
281{
282 struct efx_channel *channel =
283 container_of(napi, struct efx_channel, napi_str);
62776d03 284 struct efx_nic *efx = channel->efx;
fa236e18 285 int spent;
8ceee660 286
62776d03
BH
287 netif_vdbg(efx, intr, efx->net_dev,
288 "channel %d NAPI poll executing on CPU %d\n",
289 channel->channel, raw_smp_processor_id());
8ceee660 290
fa236e18 291 spent = efx_process_channel(channel, budget);
8ceee660 292
fa236e18 293 if (spent < budget) {
9d9a6973 294 if (efx_channel_has_rx_queue(channel) &&
6fb70fd1
BH
295 efx->irq_rx_adaptive &&
296 unlikely(++channel->irq_count == 1000)) {
6fb70fd1
BH
297 if (unlikely(channel->irq_mod_score <
298 irq_adapt_low_thresh)) {
0d86ebd8
BH
299 if (channel->irq_moderation > 1) {
300 channel->irq_moderation -= 1;
ef2b90ee 301 efx->type->push_irq_moderation(channel);
0d86ebd8 302 }
6fb70fd1
BH
303 } else if (unlikely(channel->irq_mod_score >
304 irq_adapt_high_thresh)) {
0d86ebd8
BH
305 if (channel->irq_moderation <
306 efx->irq_rx_moderation) {
307 channel->irq_moderation += 1;
ef2b90ee 308 efx->type->push_irq_moderation(channel);
0d86ebd8 309 }
6fb70fd1 310 }
6fb70fd1
BH
311 channel->irq_count = 0;
312 channel->irq_mod_score = 0;
313 }
314
64d8ad6d
BH
315 efx_filter_rfs_expire(channel);
316
8ceee660 317 /* There is no race here; although napi_disable() will
288379f0 318 * only wait for napi_complete(), this isn't a problem
8ceee660
BH
319 * since efx_channel_processed() will have no effect if
320 * interrupts have already been disabled.
321 */
288379f0 322 napi_complete(napi);
8ceee660
BH
323 efx_channel_processed(channel);
324 }
325
fa236e18 326 return spent;
8ceee660
BH
327}
328
329/* Process the eventq of the specified channel immediately on this CPU
330 *
331 * Disable hardware generated interrupts, wait for any existing
332 * processing to finish, then directly poll (and ack ) the eventq.
333 * Finally reenable NAPI and interrupts.
334 *
d4fabcc8
BH
335 * This is for use only during a loopback self-test. It must not
336 * deliver any packets up the stack as this can result in deadlock.
8ceee660
BH
337 */
338void efx_process_channel_now(struct efx_channel *channel)
339{
340 struct efx_nic *efx = channel->efx;
341
8313aca3 342 BUG_ON(channel->channel >= efx->n_channels);
8ceee660 343 BUG_ON(!channel->enabled);
d4fabcc8 344 BUG_ON(!efx->loopback_selftest);
8ceee660
BH
345
346 /* Disable interrupts and wait for ISRs to complete */
152b6a62 347 efx_nic_disable_interrupts(efx);
94dec6a2 348 if (efx->legacy_irq) {
8ceee660 349 synchronize_irq(efx->legacy_irq);
94dec6a2
BH
350 efx->legacy_irq_enabled = false;
351 }
64ee3120 352 if (channel->irq)
8ceee660
BH
353 synchronize_irq(channel->irq);
354
355 /* Wait for any NAPI processing to complete */
356 napi_disable(&channel->napi_str);
357
358 /* Poll the channel */
ecc910f5 359 efx_process_channel(channel, channel->eventq_mask + 1);
8ceee660
BH
360
361 /* Ack the eventq. This may cause an interrupt to be generated
362 * when they are reenabled */
363 efx_channel_processed(channel);
364
365 napi_enable(&channel->napi_str);
94dec6a2
BH
366 if (efx->legacy_irq)
367 efx->legacy_irq_enabled = true;
152b6a62 368 efx_nic_enable_interrupts(efx);
8ceee660
BH
369}
370
371/* Create event queue
372 * Event queue memory allocations are done only once. If the channel
373 * is reset, the memory buffer will be reused; this guards against
374 * errors during channel reset and also simplifies interrupt handling.
375 */
376static int efx_probe_eventq(struct efx_channel *channel)
377{
ecc910f5
SH
378 struct efx_nic *efx = channel->efx;
379 unsigned long entries;
380
86ee5302 381 netif_dbg(efx, probe, efx->net_dev,
62776d03 382 "chan %d create event queue\n", channel->channel);
8ceee660 383
ecc910f5
SH
384 /* Build an event queue with room for one event per tx and rx buffer,
385 * plus some extra for link state events and MCDI completions. */
386 entries = roundup_pow_of_two(efx->rxq_entries + efx->txq_entries + 128);
387 EFX_BUG_ON_PARANOID(entries > EFX_MAX_EVQ_SIZE);
388 channel->eventq_mask = max(entries, EFX_MIN_EVQ_SIZE) - 1;
389
152b6a62 390 return efx_nic_probe_eventq(channel);
8ceee660
BH
391}
392
393/* Prepare channel's event queue */
bc3c90a2 394static void efx_init_eventq(struct efx_channel *channel)
8ceee660 395{
62776d03
BH
396 netif_dbg(channel->efx, drv, channel->efx->net_dev,
397 "chan %d init event queue\n", channel->channel);
8ceee660
BH
398
399 channel->eventq_read_ptr = 0;
400
152b6a62 401 efx_nic_init_eventq(channel);
8ceee660
BH
402}
403
9f2cb71c
BH
404/* Enable event queue processing and NAPI */
405static void efx_start_eventq(struct efx_channel *channel)
406{
407 netif_dbg(channel->efx, ifup, channel->efx->net_dev,
408 "chan %d start event queue\n", channel->channel);
409
410 /* The interrupt handler for this channel may set work_pending
411 * as soon as we enable it. Make sure it's cleared before
412 * then. Similarly, make sure it sees the enabled flag set.
413 */
414 channel->work_pending = false;
415 channel->enabled = true;
416 smp_wmb();
417
418 napi_enable(&channel->napi_str);
419 efx_nic_eventq_read_ack(channel);
420}
421
422/* Disable event queue processing and NAPI */
423static void efx_stop_eventq(struct efx_channel *channel)
424{
425 if (!channel->enabled)
426 return;
427
428 napi_disable(&channel->napi_str);
429 channel->enabled = false;
430}
431
8ceee660
BH
432static void efx_fini_eventq(struct efx_channel *channel)
433{
62776d03
BH
434 netif_dbg(channel->efx, drv, channel->efx->net_dev,
435 "chan %d fini event queue\n", channel->channel);
8ceee660 436
152b6a62 437 efx_nic_fini_eventq(channel);
8ceee660
BH
438}
439
440static void efx_remove_eventq(struct efx_channel *channel)
441{
62776d03
BH
442 netif_dbg(channel->efx, drv, channel->efx->net_dev,
443 "chan %d remove event queue\n", channel->channel);
8ceee660 444
152b6a62 445 efx_nic_remove_eventq(channel);
8ceee660
BH
446}
447
448/**************************************************************************
449 *
450 * Channel handling
451 *
452 *************************************************************************/
453
7f967c01 454/* Allocate and initialise a channel structure. */
4642610c
BH
455static struct efx_channel *
456efx_alloc_channel(struct efx_nic *efx, int i, struct efx_channel *old_channel)
457{
458 struct efx_channel *channel;
459 struct efx_rx_queue *rx_queue;
460 struct efx_tx_queue *tx_queue;
461 int j;
462
7f967c01
BH
463 channel = kzalloc(sizeof(*channel), GFP_KERNEL);
464 if (!channel)
465 return NULL;
4642610c 466
7f967c01
BH
467 channel->efx = efx;
468 channel->channel = i;
469 channel->type = &efx_default_channel_type;
4642610c 470
7f967c01
BH
471 for (j = 0; j < EFX_TXQ_TYPES; j++) {
472 tx_queue = &channel->tx_queue[j];
473 tx_queue->efx = efx;
474 tx_queue->queue = i * EFX_TXQ_TYPES + j;
475 tx_queue->channel = channel;
476 }
4642610c 477
7f967c01
BH
478 rx_queue = &channel->rx_queue;
479 rx_queue->efx = efx;
480 setup_timer(&rx_queue->slow_fill, efx_rx_slow_fill,
481 (unsigned long)rx_queue);
4642610c 482
7f967c01
BH
483 return channel;
484}
485
486/* Allocate and initialise a channel structure, copying parameters
487 * (but not resources) from an old channel structure.
488 */
489static struct efx_channel *
490efx_copy_channel(const struct efx_channel *old_channel)
491{
492 struct efx_channel *channel;
493 struct efx_rx_queue *rx_queue;
494 struct efx_tx_queue *tx_queue;
495 int j;
4642610c 496
7f967c01
BH
497 channel = kmalloc(sizeof(*channel), GFP_KERNEL);
498 if (!channel)
499 return NULL;
500
501 *channel = *old_channel;
502
503 channel->napi_dev = NULL;
504 memset(&channel->eventq, 0, sizeof(channel->eventq));
4642610c 505
7f967c01
BH
506 for (j = 0; j < EFX_TXQ_TYPES; j++) {
507 tx_queue = &channel->tx_queue[j];
508 if (tx_queue->channel)
4642610c 509 tx_queue->channel = channel;
7f967c01
BH
510 tx_queue->buffer = NULL;
511 memset(&tx_queue->txd, 0, sizeof(tx_queue->txd));
4642610c
BH
512 }
513
4642610c 514 rx_queue = &channel->rx_queue;
7f967c01
BH
515 rx_queue->buffer = NULL;
516 memset(&rx_queue->rxd, 0, sizeof(rx_queue->rxd));
4642610c
BH
517 setup_timer(&rx_queue->slow_fill, efx_rx_slow_fill,
518 (unsigned long)rx_queue);
519
520 return channel;
521}
522
8ceee660
BH
523static int efx_probe_channel(struct efx_channel *channel)
524{
525 struct efx_tx_queue *tx_queue;
526 struct efx_rx_queue *rx_queue;
527 int rc;
528
62776d03
BH
529 netif_dbg(channel->efx, probe, channel->efx->net_dev,
530 "creating channel %d\n", channel->channel);
8ceee660 531
7f967c01
BH
532 rc = channel->type->pre_probe(channel);
533 if (rc)
534 goto fail;
535
8ceee660
BH
536 rc = efx_probe_eventq(channel);
537 if (rc)
7f967c01 538 goto fail;
8ceee660
BH
539
540 efx_for_each_channel_tx_queue(tx_queue, channel) {
541 rc = efx_probe_tx_queue(tx_queue);
542 if (rc)
7f967c01 543 goto fail;
8ceee660
BH
544 }
545
546 efx_for_each_channel_rx_queue(rx_queue, channel) {
547 rc = efx_probe_rx_queue(rx_queue);
548 if (rc)
7f967c01 549 goto fail;
8ceee660
BH
550 }
551
552 channel->n_rx_frm_trunc = 0;
553
554 return 0;
555
7f967c01
BH
556fail:
557 efx_remove_channel(channel);
8ceee660
BH
558 return rc;
559}
560
7f967c01
BH
561static void
562efx_get_channel_name(struct efx_channel *channel, char *buf, size_t len)
563{
564 struct efx_nic *efx = channel->efx;
565 const char *type;
566 int number;
567
568 number = channel->channel;
569 if (efx->tx_channel_offset == 0) {
570 type = "";
571 } else if (channel->channel < efx->tx_channel_offset) {
572 type = "-rx";
573 } else {
574 type = "-tx";
575 number -= efx->tx_channel_offset;
576 }
577 snprintf(buf, len, "%s%s-%d", efx->name, type, number);
578}
8ceee660 579
56536e9c
BH
580static void efx_set_channel_names(struct efx_nic *efx)
581{
582 struct efx_channel *channel;
56536e9c 583
7f967c01
BH
584 efx_for_each_channel(channel, efx)
585 channel->type->get_name(channel,
586 efx->channel_name[channel->channel],
587 sizeof(efx->channel_name[0]));
56536e9c
BH
588}
589
4642610c
BH
590static int efx_probe_channels(struct efx_nic *efx)
591{
592 struct efx_channel *channel;
593 int rc;
594
595 /* Restart special buffer allocation */
596 efx->next_buffer_table = 0;
597
c92aaff1
BH
598 /* Probe channels in reverse, so that any 'extra' channels
599 * use the start of the buffer table. This allows the traffic
600 * channels to be resized without moving them or wasting the
601 * entries before them.
602 */
603 efx_for_each_channel_rev(channel, efx) {
4642610c
BH
604 rc = efx_probe_channel(channel);
605 if (rc) {
606 netif_err(efx, probe, efx->net_dev,
607 "failed to create channel %d\n",
608 channel->channel);
609 goto fail;
610 }
611 }
612 efx_set_channel_names(efx);
613
614 return 0;
615
616fail:
617 efx_remove_channels(efx);
618 return rc;
619}
620
8ceee660
BH
621/* Channels are shutdown and reinitialised whilst the NIC is running
622 * to propagate configuration changes (mtu, checksum offload), or
623 * to clear hardware error conditions
624 */
9f2cb71c 625static void efx_start_datapath(struct efx_nic *efx)
8ceee660 626{
85740cdf 627 bool old_rx_scatter = efx->rx_scatter;
8ceee660
BH
628 struct efx_tx_queue *tx_queue;
629 struct efx_rx_queue *rx_queue;
630 struct efx_channel *channel;
85740cdf 631 size_t rx_buf_len;
8ceee660 632
f7f13b0b
BH
633 /* Calculate the rx buffer allocation parameters required to
634 * support the current MTU, including padding for header
635 * alignment and overruns.
636 */
272baeeb
BH
637 efx->rx_dma_len = (efx->type->rx_buffer_hash_size +
638 EFX_MAX_FRAME_LEN(efx->net_dev->mtu) +
639 efx->type->rx_buffer_padding);
85740cdf 640 rx_buf_len = (sizeof(struct efx_rx_page_state) +
c14ff2ea 641 NET_IP_ALIGN + efx->rx_dma_len);
85740cdf
BH
642 if (rx_buf_len <= PAGE_SIZE) {
643 efx->rx_scatter = false;
644 efx->rx_buffer_order = 0;
85740cdf 645 } else if (efx->type->can_rx_scatter) {
950c54df 646 BUILD_BUG_ON(EFX_RX_USR_BUF_SIZE % L1_CACHE_BYTES);
85740cdf 647 BUILD_BUG_ON(sizeof(struct efx_rx_page_state) +
950c54df
BH
648 2 * ALIGN(NET_IP_ALIGN + EFX_RX_USR_BUF_SIZE,
649 EFX_RX_BUF_ALIGNMENT) >
650 PAGE_SIZE);
85740cdf
BH
651 efx->rx_scatter = true;
652 efx->rx_dma_len = EFX_RX_USR_BUF_SIZE;
653 efx->rx_buffer_order = 0;
85740cdf
BH
654 } else {
655 efx->rx_scatter = false;
656 efx->rx_buffer_order = get_order(rx_buf_len);
85740cdf
BH
657 }
658
1648a23f
DP
659 efx_rx_config_page_split(efx);
660 if (efx->rx_buffer_order)
661 netif_dbg(efx, drv, efx->net_dev,
662 "RX buf len=%u; page order=%u batch=%u\n",
663 efx->rx_dma_len, efx->rx_buffer_order,
664 efx->rx_pages_per_batch);
665 else
666 netif_dbg(efx, drv, efx->net_dev,
667 "RX buf len=%u step=%u bpp=%u; page batch=%u\n",
668 efx->rx_dma_len, efx->rx_page_buf_step,
669 efx->rx_bufs_per_page, efx->rx_pages_per_batch);
2768935a 670
85740cdf
BH
671 /* RX filters also have scatter-enabled flags */
672 if (efx->rx_scatter != old_rx_scatter)
673 efx_filter_update_rx_scatter(efx);
8ceee660 674
14bf718f
BH
675 /* We must keep at least one descriptor in a TX ring empty.
676 * We could avoid this when the queue size does not exactly
677 * match the hardware ring size, but it's not that important.
678 * Therefore we stop the queue when one more skb might fill
679 * the ring completely. We wake it when half way back to
680 * empty.
681 */
682 efx->txq_stop_thresh = efx->txq_entries - efx_tx_max_skb_descs(efx);
683 efx->txq_wake_thresh = efx->txq_stop_thresh / 2;
684
8ceee660
BH
685 /* Initialise the channels */
686 efx_for_each_channel(channel, efx) {
bc3c90a2
BH
687 efx_for_each_channel_tx_queue(tx_queue, channel)
688 efx_init_tx_queue(tx_queue);
8ceee660 689
9f2cb71c 690 efx_for_each_channel_rx_queue(rx_queue, channel) {
bc3c90a2 691 efx_init_rx_queue(rx_queue);
9f2cb71c
BH
692 efx_nic_generate_fill_event(rx_queue);
693 }
8ceee660 694
85740cdf 695 WARN_ON(channel->rx_pkt_n_frags);
8ceee660 696 }
8ceee660 697
9f2cb71c
BH
698 if (netif_device_present(efx->net_dev))
699 netif_tx_wake_all_queues(efx->net_dev);
8ceee660
BH
700}
701
9f2cb71c 702static void efx_stop_datapath(struct efx_nic *efx)
8ceee660
BH
703{
704 struct efx_channel *channel;
705 struct efx_tx_queue *tx_queue;
706 struct efx_rx_queue *rx_queue;
3dca9d2d 707 struct pci_dev *dev = efx->pci_dev;
6bc5d3a9 708 int rc;
8ceee660
BH
709
710 EFX_ASSERT_RESET_SERIALISED(efx);
711 BUG_ON(efx->port_enabled);
712
3dca9d2d 713 /* Only perform flush if dma is enabled */
626950db 714 if (dev->is_busmaster && efx->state != STATE_RECOVERY) {
3dca9d2d
SH
715 rc = efx_nic_flush_queues(efx);
716
717 if (rc && EFX_WORKAROUND_7803(efx)) {
718 /* Schedule a reset to recover from the flush failure. The
719 * descriptor caches reference memory we're about to free,
720 * but falcon_reconfigure_mac_wrapper() won't reconnect
721 * the MACs because of the pending reset. */
722 netif_err(efx, drv, efx->net_dev,
723 "Resetting to recover from flush failure\n");
724 efx_schedule_reset(efx, RESET_TYPE_ALL);
725 } else if (rc) {
726 netif_err(efx, drv, efx->net_dev, "failed to flush queues\n");
727 } else {
728 netif_dbg(efx, drv, efx->net_dev,
729 "successfully flushed all queues\n");
730 }
fd371e32 731 }
6bc5d3a9 732
8ceee660 733 efx_for_each_channel(channel, efx) {
9f2cb71c
BH
734 /* RX packet processing is pipelined, so wait for the
735 * NAPI handler to complete. At least event queue 0
736 * might be kept active by non-data events, so don't
737 * use napi_synchronize() but actually disable NAPI
738 * temporarily.
739 */
740 if (efx_channel_has_rx_queue(channel)) {
741 efx_stop_eventq(channel);
742 efx_start_eventq(channel);
743 }
8ceee660
BH
744
745 efx_for_each_channel_rx_queue(rx_queue, channel)
746 efx_fini_rx_queue(rx_queue);
94b274bf 747 efx_for_each_possible_channel_tx_queue(tx_queue, channel)
8ceee660 748 efx_fini_tx_queue(tx_queue);
8ceee660
BH
749 }
750}
751
752static void efx_remove_channel(struct efx_channel *channel)
753{
754 struct efx_tx_queue *tx_queue;
755 struct efx_rx_queue *rx_queue;
756
62776d03
BH
757 netif_dbg(channel->efx, drv, channel->efx->net_dev,
758 "destroy chan %d\n", channel->channel);
8ceee660
BH
759
760 efx_for_each_channel_rx_queue(rx_queue, channel)
761 efx_remove_rx_queue(rx_queue);
94b274bf 762 efx_for_each_possible_channel_tx_queue(tx_queue, channel)
8ceee660
BH
763 efx_remove_tx_queue(tx_queue);
764 efx_remove_eventq(channel);
c31e5f9f 765 channel->type->post_remove(channel);
8ceee660
BH
766}
767
4642610c
BH
768static void efx_remove_channels(struct efx_nic *efx)
769{
770 struct efx_channel *channel;
771
772 efx_for_each_channel(channel, efx)
773 efx_remove_channel(channel);
774}
775
776int
777efx_realloc_channels(struct efx_nic *efx, u32 rxq_entries, u32 txq_entries)
778{
779 struct efx_channel *other_channel[EFX_MAX_CHANNELS], *channel;
780 u32 old_rxq_entries, old_txq_entries;
7f967c01 781 unsigned i, next_buffer_table = 0;
8b7325b4
BH
782 int rc;
783
784 rc = efx_check_disabled(efx);
785 if (rc)
786 return rc;
7f967c01
BH
787
788 /* Not all channels should be reallocated. We must avoid
789 * reallocating their buffer table entries.
790 */
791 efx_for_each_channel(channel, efx) {
792 struct efx_rx_queue *rx_queue;
793 struct efx_tx_queue *tx_queue;
794
795 if (channel->type->copy)
796 continue;
797 next_buffer_table = max(next_buffer_table,
798 channel->eventq.index +
799 channel->eventq.entries);
800 efx_for_each_channel_rx_queue(rx_queue, channel)
801 next_buffer_table = max(next_buffer_table,
802 rx_queue->rxd.index +
803 rx_queue->rxd.entries);
804 efx_for_each_channel_tx_queue(tx_queue, channel)
805 next_buffer_table = max(next_buffer_table,
806 tx_queue->txd.index +
807 tx_queue->txd.entries);
808 }
4642610c 809
29c69a48 810 efx_device_detach_sync(efx);
4642610c 811 efx_stop_all(efx);
7f967c01 812 efx_stop_interrupts(efx, true);
4642610c 813
7f967c01 814 /* Clone channels (where possible) */
4642610c
BH
815 memset(other_channel, 0, sizeof(other_channel));
816 for (i = 0; i < efx->n_channels; i++) {
7f967c01
BH
817 channel = efx->channel[i];
818 if (channel->type->copy)
819 channel = channel->type->copy(channel);
4642610c
BH
820 if (!channel) {
821 rc = -ENOMEM;
822 goto out;
823 }
824 other_channel[i] = channel;
825 }
826
827 /* Swap entry counts and channel pointers */
828 old_rxq_entries = efx->rxq_entries;
829 old_txq_entries = efx->txq_entries;
830 efx->rxq_entries = rxq_entries;
831 efx->txq_entries = txq_entries;
832 for (i = 0; i < efx->n_channels; i++) {
833 channel = efx->channel[i];
834 efx->channel[i] = other_channel[i];
835 other_channel[i] = channel;
836 }
837
7f967c01
BH
838 /* Restart buffer table allocation */
839 efx->next_buffer_table = next_buffer_table;
e8f14992 840
e8f14992 841 for (i = 0; i < efx->n_channels; i++) {
7f967c01
BH
842 channel = efx->channel[i];
843 if (!channel->type->copy)
844 continue;
845 rc = efx_probe_channel(channel);
846 if (rc)
847 goto rollback;
848 efx_init_napi_channel(efx->channel[i]);
e8f14992 849 }
7f967c01 850
4642610c 851out:
7f967c01
BH
852 /* Destroy unused channel structures */
853 for (i = 0; i < efx->n_channels; i++) {
854 channel = other_channel[i];
855 if (channel && channel->type->copy) {
856 efx_fini_napi_channel(channel);
857 efx_remove_channel(channel);
858 kfree(channel);
859 }
860 }
4642610c 861
7f967c01 862 efx_start_interrupts(efx, true);
4642610c 863 efx_start_all(efx);
29c69a48 864 netif_device_attach(efx->net_dev);
4642610c
BH
865 return rc;
866
867rollback:
868 /* Swap back */
869 efx->rxq_entries = old_rxq_entries;
870 efx->txq_entries = old_txq_entries;
871 for (i = 0; i < efx->n_channels; i++) {
872 channel = efx->channel[i];
873 efx->channel[i] = other_channel[i];
874 other_channel[i] = channel;
875 }
876 goto out;
877}
878
90d683af 879void efx_schedule_slow_fill(struct efx_rx_queue *rx_queue)
8ceee660 880{
90d683af 881 mod_timer(&rx_queue->slow_fill, jiffies + msecs_to_jiffies(100));
8ceee660
BH
882}
883
7f967c01
BH
884static const struct efx_channel_type efx_default_channel_type = {
885 .pre_probe = efx_channel_dummy_op_int,
c31e5f9f 886 .post_remove = efx_channel_dummy_op_void,
7f967c01
BH
887 .get_name = efx_get_channel_name,
888 .copy = efx_copy_channel,
889 .keep_eventq = false,
890};
891
892int efx_channel_dummy_op_int(struct efx_channel *channel)
893{
894 return 0;
895}
896
c31e5f9f
SH
897void efx_channel_dummy_op_void(struct efx_channel *channel)
898{
899}
900
8ceee660
BH
901/**************************************************************************
902 *
903 * Port handling
904 *
905 **************************************************************************/
906
907/* This ensures that the kernel is kept informed (via
908 * netif_carrier_on/off) of the link status, and also maintains the
909 * link status's stop on the port's TX queue.
910 */
fdaa9aed 911void efx_link_status_changed(struct efx_nic *efx)
8ceee660 912{
eb50c0d6
BH
913 struct efx_link_state *link_state = &efx->link_state;
914
8ceee660
BH
915 /* SFC Bug 5356: A net_dev notifier is registered, so we must ensure
916 * that no events are triggered between unregister_netdev() and the
917 * driver unloading. A more general condition is that NETDEV_CHANGE
918 * can only be generated between NETDEV_UP and NETDEV_DOWN */
919 if (!netif_running(efx->net_dev))
920 return;
921
eb50c0d6 922 if (link_state->up != netif_carrier_ok(efx->net_dev)) {
8ceee660
BH
923 efx->n_link_state_changes++;
924
eb50c0d6 925 if (link_state->up)
8ceee660
BH
926 netif_carrier_on(efx->net_dev);
927 else
928 netif_carrier_off(efx->net_dev);
929 }
930
931 /* Status message for kernel log */
2aa9ef11 932 if (link_state->up)
62776d03
BH
933 netif_info(efx, link, efx->net_dev,
934 "link up at %uMbps %s-duplex (MTU %d)%s\n",
935 link_state->speed, link_state->fd ? "full" : "half",
936 efx->net_dev->mtu,
937 (efx->promiscuous ? " [PROMISC]" : ""));
2aa9ef11 938 else
62776d03 939 netif_info(efx, link, efx->net_dev, "link down\n");
8ceee660
BH
940}
941
d3245b28
BH
942void efx_link_set_advertising(struct efx_nic *efx, u32 advertising)
943{
944 efx->link_advertising = advertising;
945 if (advertising) {
946 if (advertising & ADVERTISED_Pause)
947 efx->wanted_fc |= (EFX_FC_TX | EFX_FC_RX);
948 else
949 efx->wanted_fc &= ~(EFX_FC_TX | EFX_FC_RX);
950 if (advertising & ADVERTISED_Asym_Pause)
951 efx->wanted_fc ^= EFX_FC_TX;
952 }
953}
954
b5626946 955void efx_link_set_wanted_fc(struct efx_nic *efx, u8 wanted_fc)
d3245b28
BH
956{
957 efx->wanted_fc = wanted_fc;
958 if (efx->link_advertising) {
959 if (wanted_fc & EFX_FC_RX)
960 efx->link_advertising |= (ADVERTISED_Pause |
961 ADVERTISED_Asym_Pause);
962 else
963 efx->link_advertising &= ~(ADVERTISED_Pause |
964 ADVERTISED_Asym_Pause);
965 if (wanted_fc & EFX_FC_TX)
966 efx->link_advertising ^= ADVERTISED_Asym_Pause;
967 }
968}
969
115122af
BH
970static void efx_fini_port(struct efx_nic *efx);
971
d3245b28
BH
972/* Push loopback/power/transmit disable settings to the PHY, and reconfigure
973 * the MAC appropriately. All other PHY configuration changes are pushed
974 * through phy_op->set_settings(), and pushed asynchronously to the MAC
975 * through efx_monitor().
976 *
977 * Callers must hold the mac_lock
978 */
979int __efx_reconfigure_port(struct efx_nic *efx)
8ceee660 980{
d3245b28
BH
981 enum efx_phy_mode phy_mode;
982 int rc;
8ceee660 983
d3245b28 984 WARN_ON(!mutex_is_locked(&efx->mac_lock));
8ceee660 985
0fca8c97 986 /* Serialise the promiscuous flag with efx_set_rx_mode. */
73ba7b68
BH
987 netif_addr_lock_bh(efx->net_dev);
988 netif_addr_unlock_bh(efx->net_dev);
a816f75a 989
d3245b28
BH
990 /* Disable PHY transmit in mac level loopbacks */
991 phy_mode = efx->phy_mode;
177dfcd8
BH
992 if (LOOPBACK_INTERNAL(efx))
993 efx->phy_mode |= PHY_MODE_TX_DISABLED;
994 else
995 efx->phy_mode &= ~PHY_MODE_TX_DISABLED;
177dfcd8 996
d3245b28 997 rc = efx->type->reconfigure_port(efx);
8ceee660 998
d3245b28
BH
999 if (rc)
1000 efx->phy_mode = phy_mode;
177dfcd8 1001
d3245b28 1002 return rc;
8ceee660
BH
1003}
1004
1005/* Reinitialise the MAC to pick up new PHY settings, even if the port is
1006 * disabled. */
d3245b28 1007int efx_reconfigure_port(struct efx_nic *efx)
8ceee660 1008{
d3245b28
BH
1009 int rc;
1010
8ceee660
BH
1011 EFX_ASSERT_RESET_SERIALISED(efx);
1012
1013 mutex_lock(&efx->mac_lock);
d3245b28 1014 rc = __efx_reconfigure_port(efx);
8ceee660 1015 mutex_unlock(&efx->mac_lock);
d3245b28
BH
1016
1017 return rc;
8ceee660
BH
1018}
1019
8be4f3e6
BH
1020/* Asynchronous work item for changing MAC promiscuity and multicast
1021 * hash. Avoid a drain/rx_ingress enable by reconfiguring the current
1022 * MAC directly. */
766ca0fa
BH
1023static void efx_mac_work(struct work_struct *data)
1024{
1025 struct efx_nic *efx = container_of(data, struct efx_nic, mac_work);
1026
1027 mutex_lock(&efx->mac_lock);
30b81cda 1028 if (efx->port_enabled)
710b208d 1029 efx->type->reconfigure_mac(efx);
766ca0fa
BH
1030 mutex_unlock(&efx->mac_lock);
1031}
1032
8ceee660
BH
1033static int efx_probe_port(struct efx_nic *efx)
1034{
1035 int rc;
1036
62776d03 1037 netif_dbg(efx, probe, efx->net_dev, "create port\n");
8ceee660 1038
ff3b00a0
SH
1039 if (phy_flash_cfg)
1040 efx->phy_mode = PHY_MODE_SPECIAL;
1041
ef2b90ee
BH
1042 /* Connect up MAC/PHY operations table */
1043 rc = efx->type->probe_port(efx);
8ceee660 1044 if (rc)
e42de262 1045 return rc;
8ceee660 1046
e332bcb3
BH
1047 /* Initialise MAC address to permanent address */
1048 memcpy(efx->net_dev->dev_addr, efx->net_dev->perm_addr, ETH_ALEN);
8ceee660
BH
1049
1050 return 0;
8ceee660
BH
1051}
1052
1053static int efx_init_port(struct efx_nic *efx)
1054{
1055 int rc;
1056
62776d03 1057 netif_dbg(efx, drv, efx->net_dev, "init port\n");
8ceee660 1058
1dfc5cea
BH
1059 mutex_lock(&efx->mac_lock);
1060
177dfcd8 1061 rc = efx->phy_op->init(efx);
8ceee660 1062 if (rc)
1dfc5cea 1063 goto fail1;
8ceee660 1064
dc8cfa55 1065 efx->port_initialized = true;
1dfc5cea 1066
d3245b28
BH
1067 /* Reconfigure the MAC before creating dma queues (required for
1068 * Falcon/A1 where RX_INGR_EN/TX_DRAIN_EN isn't supported) */
710b208d 1069 efx->type->reconfigure_mac(efx);
d3245b28
BH
1070
1071 /* Ensure the PHY advertises the correct flow control settings */
1072 rc = efx->phy_op->reconfigure(efx);
1073 if (rc)
1074 goto fail2;
1075
1dfc5cea 1076 mutex_unlock(&efx->mac_lock);
8ceee660 1077 return 0;
177dfcd8 1078
1dfc5cea 1079fail2:
177dfcd8 1080 efx->phy_op->fini(efx);
1dfc5cea
BH
1081fail1:
1082 mutex_unlock(&efx->mac_lock);
177dfcd8 1083 return rc;
8ceee660
BH
1084}
1085
8ceee660
BH
1086static void efx_start_port(struct efx_nic *efx)
1087{
62776d03 1088 netif_dbg(efx, ifup, efx->net_dev, "start port\n");
8ceee660
BH
1089 BUG_ON(efx->port_enabled);
1090
1091 mutex_lock(&efx->mac_lock);
dc8cfa55 1092 efx->port_enabled = true;
8be4f3e6
BH
1093
1094 /* efx_mac_work() might have been scheduled after efx_stop_port(),
1095 * and then cancelled by efx_flush_all() */
710b208d 1096 efx->type->reconfigure_mac(efx);
8be4f3e6 1097
8ceee660
BH
1098 mutex_unlock(&efx->mac_lock);
1099}
1100
fdaa9aed 1101/* Prevent efx_mac_work() and efx_monitor() from working */
8ceee660
BH
1102static void efx_stop_port(struct efx_nic *efx)
1103{
62776d03 1104 netif_dbg(efx, ifdown, efx->net_dev, "stop port\n");
8ceee660
BH
1105
1106 mutex_lock(&efx->mac_lock);
dc8cfa55 1107 efx->port_enabled = false;
8ceee660
BH
1108 mutex_unlock(&efx->mac_lock);
1109
1110 /* Serialise against efx_set_multicast_list() */
73ba7b68
BH
1111 netif_addr_lock_bh(efx->net_dev);
1112 netif_addr_unlock_bh(efx->net_dev);
8ceee660
BH
1113}
1114
1115static void efx_fini_port(struct efx_nic *efx)
1116{
62776d03 1117 netif_dbg(efx, drv, efx->net_dev, "shut down port\n");
8ceee660
BH
1118
1119 if (!efx->port_initialized)
1120 return;
1121
177dfcd8 1122 efx->phy_op->fini(efx);
dc8cfa55 1123 efx->port_initialized = false;
8ceee660 1124
eb50c0d6 1125 efx->link_state.up = false;
8ceee660
BH
1126 efx_link_status_changed(efx);
1127}
1128
1129static void efx_remove_port(struct efx_nic *efx)
1130{
62776d03 1131 netif_dbg(efx, drv, efx->net_dev, "destroying port\n");
8ceee660 1132
ef2b90ee 1133 efx->type->remove_port(efx);
8ceee660
BH
1134}
1135
1136/**************************************************************************
1137 *
1138 * NIC handling
1139 *
1140 **************************************************************************/
1141
1142/* This configures the PCI device to enable I/O and DMA. */
1143static int efx_init_io(struct efx_nic *efx)
1144{
1145 struct pci_dev *pci_dev = efx->pci_dev;
1146 dma_addr_t dma_mask = efx->type->max_dma_mask;
1147 int rc;
1148
62776d03 1149 netif_dbg(efx, probe, efx->net_dev, "initialising I/O\n");
8ceee660
BH
1150
1151 rc = pci_enable_device(pci_dev);
1152 if (rc) {
62776d03
BH
1153 netif_err(efx, probe, efx->net_dev,
1154 "failed to enable PCI device\n");
8ceee660
BH
1155 goto fail1;
1156 }
1157
1158 pci_set_master(pci_dev);
1159
1160 /* Set the PCI DMA mask. Try all possibilities from our
1161 * genuine mask down to 32 bits, because some architectures
1162 * (e.g. x86_64 with iommu_sac_force set) will allow 40 bit
1163 * masks event though they reject 46 bit masks.
1164 */
1165 while (dma_mask > 0x7fffffffUL) {
0e33d870
BH
1166 if (dma_supported(&pci_dev->dev, dma_mask)) {
1167 rc = dma_set_mask(&pci_dev->dev, dma_mask);
e9e01846
BH
1168 if (rc == 0)
1169 break;
1170 }
8ceee660
BH
1171 dma_mask >>= 1;
1172 }
1173 if (rc) {
62776d03
BH
1174 netif_err(efx, probe, efx->net_dev,
1175 "could not find a suitable DMA mask\n");
8ceee660
BH
1176 goto fail2;
1177 }
62776d03
BH
1178 netif_dbg(efx, probe, efx->net_dev,
1179 "using DMA mask %llx\n", (unsigned long long) dma_mask);
0e33d870 1180 rc = dma_set_coherent_mask(&pci_dev->dev, dma_mask);
8ceee660 1181 if (rc) {
0e33d870
BH
1182 /* dma_set_coherent_mask() is not *allowed* to
1183 * fail with a mask that dma_set_mask() accepted,
8ceee660
BH
1184 * but just in case...
1185 */
62776d03
BH
1186 netif_err(efx, probe, efx->net_dev,
1187 "failed to set consistent DMA mask\n");
8ceee660
BH
1188 goto fail2;
1189 }
1190
dc803df8
BH
1191 efx->membase_phys = pci_resource_start(efx->pci_dev, EFX_MEM_BAR);
1192 rc = pci_request_region(pci_dev, EFX_MEM_BAR, "sfc");
8ceee660 1193 if (rc) {
62776d03
BH
1194 netif_err(efx, probe, efx->net_dev,
1195 "request for memory BAR failed\n");
8ceee660
BH
1196 rc = -EIO;
1197 goto fail3;
1198 }
86c432ca
BH
1199 efx->membase = ioremap_nocache(efx->membase_phys,
1200 efx->type->mem_map_size);
8ceee660 1201 if (!efx->membase) {
62776d03
BH
1202 netif_err(efx, probe, efx->net_dev,
1203 "could not map memory BAR at %llx+%x\n",
1204 (unsigned long long)efx->membase_phys,
1205 efx->type->mem_map_size);
8ceee660
BH
1206 rc = -ENOMEM;
1207 goto fail4;
1208 }
62776d03
BH
1209 netif_dbg(efx, probe, efx->net_dev,
1210 "memory BAR at %llx+%x (virtual %p)\n",
1211 (unsigned long long)efx->membase_phys,
1212 efx->type->mem_map_size, efx->membase);
8ceee660
BH
1213
1214 return 0;
1215
1216 fail4:
dc803df8 1217 pci_release_region(efx->pci_dev, EFX_MEM_BAR);
8ceee660 1218 fail3:
2c118e0f 1219 efx->membase_phys = 0;
8ceee660
BH
1220 fail2:
1221 pci_disable_device(efx->pci_dev);
1222 fail1:
1223 return rc;
1224}
1225
1226static void efx_fini_io(struct efx_nic *efx)
1227{
62776d03 1228 netif_dbg(efx, drv, efx->net_dev, "shutting down I/O\n");
8ceee660
BH
1229
1230 if (efx->membase) {
1231 iounmap(efx->membase);
1232 efx->membase = NULL;
1233 }
1234
1235 if (efx->membase_phys) {
dc803df8 1236 pci_release_region(efx->pci_dev, EFX_MEM_BAR);
2c118e0f 1237 efx->membase_phys = 0;
8ceee660
BH
1238 }
1239
1240 pci_disable_device(efx->pci_dev);
1241}
1242
a9a52506 1243static unsigned int efx_wanted_parallelism(struct efx_nic *efx)
46123d04 1244{
cdb08f8f 1245 cpumask_var_t thread_mask;
a16e5b24 1246 unsigned int count;
46123d04 1247 int cpu;
5b874e25 1248
cd2d5b52
BH
1249 if (rss_cpus) {
1250 count = rss_cpus;
1251 } else {
1252 if (unlikely(!zalloc_cpumask_var(&thread_mask, GFP_KERNEL))) {
1253 netif_warn(efx, probe, efx->net_dev,
1254 "RSS disabled due to allocation failure\n");
1255 return 1;
1256 }
46123d04 1257
cd2d5b52
BH
1258 count = 0;
1259 for_each_online_cpu(cpu) {
1260 if (!cpumask_test_cpu(cpu, thread_mask)) {
1261 ++count;
1262 cpumask_or(thread_mask, thread_mask,
1263 topology_thread_cpumask(cpu));
1264 }
1265 }
1266
1267 free_cpumask_var(thread_mask);
2f8975fb
RR
1268 }
1269
cd2d5b52
BH
1270 /* If RSS is requested for the PF *and* VFs then we can't write RSS
1271 * table entries that are inaccessible to VFs
1272 */
1273 if (efx_sriov_wanted(efx) && efx_vf_size(efx) > 1 &&
1274 count > efx_vf_size(efx)) {
1275 netif_warn(efx, probe, efx->net_dev,
1276 "Reducing number of RSS channels from %u to %u for "
1277 "VF support. Increase vf-msix-limit to use more "
1278 "channels on the PF.\n",
1279 count, efx_vf_size(efx));
1280 count = efx_vf_size(efx);
46123d04
BH
1281 }
1282
1283 return count;
1284}
1285
64d8ad6d
BH
1286static int
1287efx_init_rx_cpu_rmap(struct efx_nic *efx, struct msix_entry *xentries)
1288{
1289#ifdef CONFIG_RFS_ACCEL
a16e5b24
BH
1290 unsigned int i;
1291 int rc;
64d8ad6d
BH
1292
1293 efx->net_dev->rx_cpu_rmap = alloc_irq_cpu_rmap(efx->n_rx_channels);
1294 if (!efx->net_dev->rx_cpu_rmap)
1295 return -ENOMEM;
1296 for (i = 0; i < efx->n_rx_channels; i++) {
1297 rc = irq_cpu_rmap_add(efx->net_dev->rx_cpu_rmap,
1298 xentries[i].vector);
1299 if (rc) {
1300 free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
1301 efx->net_dev->rx_cpu_rmap = NULL;
1302 return rc;
1303 }
1304 }
1305#endif
1306 return 0;
1307}
1308
46123d04
BH
1309/* Probe the number and type of interrupts we are able to obtain, and
1310 * the resulting numbers of channels and RX queues.
1311 */
64d8ad6d 1312static int efx_probe_interrupts(struct efx_nic *efx)
8ceee660 1313{
a16e5b24
BH
1314 unsigned int max_channels =
1315 min(efx->type->phys_addr_channels, EFX_MAX_CHANNELS);
7f967c01
BH
1316 unsigned int extra_channels = 0;
1317 unsigned int i, j;
a16e5b24 1318 int rc;
8ceee660 1319
7f967c01
BH
1320 for (i = 0; i < EFX_MAX_EXTRA_CHANNELS; i++)
1321 if (efx->extra_channel_type[i])
1322 ++extra_channels;
1323
8ceee660 1324 if (efx->interrupt_mode == EFX_INT_MODE_MSIX) {
46123d04 1325 struct msix_entry xentries[EFX_MAX_CHANNELS];
a16e5b24 1326 unsigned int n_channels;
aa6ef27e 1327
a9a52506 1328 n_channels = efx_wanted_parallelism(efx);
a4900ac9
BH
1329 if (separate_tx_channels)
1330 n_channels *= 2;
7f967c01 1331 n_channels += extra_channels;
a4900ac9 1332 n_channels = min(n_channels, max_channels);
8ceee660 1333
a4900ac9 1334 for (i = 0; i < n_channels; i++)
8ceee660 1335 xentries[i].entry = i;
a4900ac9 1336 rc = pci_enable_msix(efx->pci_dev, xentries, n_channels);
8ceee660 1337 if (rc > 0) {
62776d03
BH
1338 netif_err(efx, drv, efx->net_dev,
1339 "WARNING: Insufficient MSI-X vectors"
a16e5b24 1340 " available (%d < %u).\n", rc, n_channels);
62776d03
BH
1341 netif_err(efx, drv, efx->net_dev,
1342 "WARNING: Performance may be reduced.\n");
a4900ac9
BH
1343 EFX_BUG_ON_PARANOID(rc >= n_channels);
1344 n_channels = rc;
8ceee660 1345 rc = pci_enable_msix(efx->pci_dev, xentries,
a4900ac9 1346 n_channels);
8ceee660
BH
1347 }
1348
1349 if (rc == 0) {
a4900ac9 1350 efx->n_channels = n_channels;
7f967c01
BH
1351 if (n_channels > extra_channels)
1352 n_channels -= extra_channels;
a4900ac9 1353 if (separate_tx_channels) {
7f967c01
BH
1354 efx->n_tx_channels = max(n_channels / 2, 1U);
1355 efx->n_rx_channels = max(n_channels -
1356 efx->n_tx_channels,
1357 1U);
a4900ac9 1358 } else {
7f967c01
BH
1359 efx->n_tx_channels = n_channels;
1360 efx->n_rx_channels = n_channels;
a4900ac9 1361 }
64d8ad6d
BH
1362 rc = efx_init_rx_cpu_rmap(efx, xentries);
1363 if (rc) {
1364 pci_disable_msix(efx->pci_dev);
1365 return rc;
1366 }
7f967c01 1367 for (i = 0; i < efx->n_channels; i++)
f7d12cdc
BH
1368 efx_get_channel(efx, i)->irq =
1369 xentries[i].vector;
8ceee660
BH
1370 } else {
1371 /* Fall back to single channel MSI */
1372 efx->interrupt_mode = EFX_INT_MODE_MSI;
62776d03
BH
1373 netif_err(efx, drv, efx->net_dev,
1374 "could not enable MSI-X\n");
8ceee660
BH
1375 }
1376 }
1377
1378 /* Try single interrupt MSI */
1379 if (efx->interrupt_mode == EFX_INT_MODE_MSI) {
28b581ab 1380 efx->n_channels = 1;
a4900ac9
BH
1381 efx->n_rx_channels = 1;
1382 efx->n_tx_channels = 1;
8ceee660
BH
1383 rc = pci_enable_msi(efx->pci_dev);
1384 if (rc == 0) {
f7d12cdc 1385 efx_get_channel(efx, 0)->irq = efx->pci_dev->irq;
8ceee660 1386 } else {
62776d03
BH
1387 netif_err(efx, drv, efx->net_dev,
1388 "could not enable MSI\n");
8ceee660
BH
1389 efx->interrupt_mode = EFX_INT_MODE_LEGACY;
1390 }
1391 }
1392
1393 /* Assume legacy interrupts */
1394 if (efx->interrupt_mode == EFX_INT_MODE_LEGACY) {
28b581ab 1395 efx->n_channels = 1 + (separate_tx_channels ? 1 : 0);
a4900ac9
BH
1396 efx->n_rx_channels = 1;
1397 efx->n_tx_channels = 1;
8ceee660
BH
1398 efx->legacy_irq = efx->pci_dev->irq;
1399 }
64d8ad6d 1400
7f967c01
BH
1401 /* Assign extra channels if possible */
1402 j = efx->n_channels;
1403 for (i = 0; i < EFX_MAX_EXTRA_CHANNELS; i++) {
1404 if (!efx->extra_channel_type[i])
1405 continue;
1406 if (efx->interrupt_mode != EFX_INT_MODE_MSIX ||
1407 efx->n_channels <= extra_channels) {
1408 efx->extra_channel_type[i]->handle_no_channel(efx);
1409 } else {
1410 --j;
1411 efx_get_channel(efx, j)->type =
1412 efx->extra_channel_type[i];
1413 }
1414 }
1415
cd2d5b52 1416 /* RSS might be usable on VFs even if it is disabled on the PF */
3132d282 1417 efx->rss_spread = ((efx->n_rx_channels > 1 || !efx_sriov_wanted(efx)) ?
cd2d5b52
BH
1418 efx->n_rx_channels : efx_vf_size(efx));
1419
64d8ad6d 1420 return 0;
8ceee660
BH
1421}
1422
9f2cb71c 1423/* Enable interrupts, then probe and start the event queues */
7f967c01 1424static void efx_start_interrupts(struct efx_nic *efx, bool may_keep_eventq)
9f2cb71c
BH
1425{
1426 struct efx_channel *channel;
1427
8b7325b4
BH
1428 BUG_ON(efx->state == STATE_DISABLED);
1429
9f2cb71c
BH
1430 if (efx->legacy_irq)
1431 efx->legacy_irq_enabled = true;
1432 efx_nic_enable_interrupts(efx);
1433
1434 efx_for_each_channel(channel, efx) {
7f967c01
BH
1435 if (!channel->type->keep_eventq || !may_keep_eventq)
1436 efx_init_eventq(channel);
9f2cb71c
BH
1437 efx_start_eventq(channel);
1438 }
1439
1440 efx_mcdi_mode_event(efx);
1441}
1442
7f967c01 1443static void efx_stop_interrupts(struct efx_nic *efx, bool may_keep_eventq)
9f2cb71c
BH
1444{
1445 struct efx_channel *channel;
1446
8b7325b4
BH
1447 if (efx->state == STATE_DISABLED)
1448 return;
1449
9f2cb71c
BH
1450 efx_mcdi_mode_poll(efx);
1451
1452 efx_nic_disable_interrupts(efx);
1453 if (efx->legacy_irq) {
1454 synchronize_irq(efx->legacy_irq);
1455 efx->legacy_irq_enabled = false;
1456 }
1457
1458 efx_for_each_channel(channel, efx) {
1459 if (channel->irq)
1460 synchronize_irq(channel->irq);
1461
1462 efx_stop_eventq(channel);
7f967c01
BH
1463 if (!channel->type->keep_eventq || !may_keep_eventq)
1464 efx_fini_eventq(channel);
9f2cb71c
BH
1465 }
1466}
1467
8ceee660
BH
1468static void efx_remove_interrupts(struct efx_nic *efx)
1469{
1470 struct efx_channel *channel;
1471
1472 /* Remove MSI/MSI-X interrupts */
64ee3120 1473 efx_for_each_channel(channel, efx)
8ceee660
BH
1474 channel->irq = 0;
1475 pci_disable_msi(efx->pci_dev);
1476 pci_disable_msix(efx->pci_dev);
1477
1478 /* Remove legacy interrupt */
1479 efx->legacy_irq = 0;
1480}
1481
8831da7b 1482static void efx_set_channels(struct efx_nic *efx)
8ceee660 1483{
602a5322
BH
1484 struct efx_channel *channel;
1485 struct efx_tx_queue *tx_queue;
1486
97653431 1487 efx->tx_channel_offset =
a4900ac9 1488 separate_tx_channels ? efx->n_channels - efx->n_tx_channels : 0;
602a5322 1489
79d68b37
SH
1490 /* We need to mark which channels really have RX and TX
1491 * queues, and adjust the TX queue numbers if we have separate
602a5322
BH
1492 * RX-only and TX-only channels.
1493 */
1494 efx_for_each_channel(channel, efx) {
79d68b37
SH
1495 if (channel->channel < efx->n_rx_channels)
1496 channel->rx_queue.core_index = channel->channel;
1497 else
1498 channel->rx_queue.core_index = -1;
1499
602a5322
BH
1500 efx_for_each_channel_tx_queue(tx_queue, channel)
1501 tx_queue->queue -= (efx->tx_channel_offset *
1502 EFX_TXQ_TYPES);
1503 }
8ceee660
BH
1504}
1505
1506static int efx_probe_nic(struct efx_nic *efx)
1507{
765c9f46 1508 size_t i;
8ceee660
BH
1509 int rc;
1510
62776d03 1511 netif_dbg(efx, probe, efx->net_dev, "creating NIC\n");
8ceee660
BH
1512
1513 /* Carry out hardware-type specific initialisation */
ef2b90ee 1514 rc = efx->type->probe(efx);
8ceee660
BH
1515 if (rc)
1516 return rc;
1517
a4900ac9 1518 /* Determine the number of channels and queues by trying to hook
8ceee660 1519 * in MSI-X interrupts. */
64d8ad6d
BH
1520 rc = efx_probe_interrupts(efx);
1521 if (rc)
1522 goto fail;
8ceee660 1523
28e47c49
BH
1524 efx->type->dimension_resources(efx);
1525
5d3a6fca
BH
1526 if (efx->n_channels > 1)
1527 get_random_bytes(&efx->rx_hash_key, sizeof(efx->rx_hash_key));
765c9f46 1528 for (i = 0; i < ARRAY_SIZE(efx->rx_indir_table); i++)
278bc429 1529 efx->rx_indir_table[i] =
cd2d5b52 1530 ethtool_rxfh_indir_default(i, efx->rss_spread);
5d3a6fca 1531
8831da7b 1532 efx_set_channels(efx);
c4f4adc7
BH
1533 netif_set_real_num_tx_queues(efx->net_dev, efx->n_tx_channels);
1534 netif_set_real_num_rx_queues(efx->net_dev, efx->n_rx_channels);
8ceee660
BH
1535
1536 /* Initialise the interrupt moderation settings */
9e393b30
BH
1537 efx_init_irq_moderation(efx, tx_irq_mod_usec, rx_irq_mod_usec, true,
1538 true);
8ceee660
BH
1539
1540 return 0;
64d8ad6d
BH
1541
1542fail:
1543 efx->type->remove(efx);
1544 return rc;
8ceee660
BH
1545}
1546
1547static void efx_remove_nic(struct efx_nic *efx)
1548{
62776d03 1549 netif_dbg(efx, drv, efx->net_dev, "destroying NIC\n");
8ceee660
BH
1550
1551 efx_remove_interrupts(efx);
ef2b90ee 1552 efx->type->remove(efx);
8ceee660
BH
1553}
1554
1555/**************************************************************************
1556 *
1557 * NIC startup/shutdown
1558 *
1559 *************************************************************************/
1560
1561static int efx_probe_all(struct efx_nic *efx)
1562{
8ceee660
BH
1563 int rc;
1564
8ceee660
BH
1565 rc = efx_probe_nic(efx);
1566 if (rc) {
62776d03 1567 netif_err(efx, probe, efx->net_dev, "failed to create NIC\n");
8ceee660
BH
1568 goto fail1;
1569 }
1570
8ceee660
BH
1571 rc = efx_probe_port(efx);
1572 if (rc) {
62776d03 1573 netif_err(efx, probe, efx->net_dev, "failed to create port\n");
8ceee660
BH
1574 goto fail2;
1575 }
1576
7e6d06f0
BH
1577 BUILD_BUG_ON(EFX_DEFAULT_DMAQ_SIZE < EFX_RXQ_MIN_ENT);
1578 if (WARN_ON(EFX_DEFAULT_DMAQ_SIZE < EFX_TXQ_MIN_ENT(efx))) {
1579 rc = -EINVAL;
1580 goto fail3;
1581 }
ecc910f5 1582 efx->rxq_entries = efx->txq_entries = EFX_DEFAULT_DMAQ_SIZE;
8ceee660 1583
64eebcfd
BH
1584 rc = efx_probe_filters(efx);
1585 if (rc) {
1586 netif_err(efx, probe, efx->net_dev,
1587 "failed to create filter tables\n");
7f967c01 1588 goto fail3;
64eebcfd
BH
1589 }
1590
7f967c01
BH
1591 rc = efx_probe_channels(efx);
1592 if (rc)
1593 goto fail4;
1594
8ceee660
BH
1595 return 0;
1596
64eebcfd 1597 fail4:
7f967c01 1598 efx_remove_filters(efx);
8ceee660 1599 fail3:
8ceee660
BH
1600 efx_remove_port(efx);
1601 fail2:
1602 efx_remove_nic(efx);
1603 fail1:
1604 return rc;
1605}
1606
8b7325b4
BH
1607/* If the interface is supposed to be running but is not, start
1608 * the hardware and software data path, regular activity for the port
1609 * (MAC statistics, link polling, etc.) and schedule the port to be
1610 * reconfigured. Interrupts must already be enabled. This function
1611 * is safe to call multiple times, so long as the NIC is not disabled.
1612 * Requires the RTNL lock.
9f2cb71c 1613 */
8ceee660
BH
1614static void efx_start_all(struct efx_nic *efx)
1615{
8ceee660 1616 EFX_ASSERT_RESET_SERIALISED(efx);
8b7325b4 1617 BUG_ON(efx->state == STATE_DISABLED);
8ceee660
BH
1618
1619 /* Check that it is appropriate to restart the interface. All
1620 * of these flags are safe to read under just the rtnl lock */
8b7325b4 1621 if (efx->port_enabled || !netif_running(efx->net_dev))
8ceee660
BH
1622 return;
1623
8ceee660 1624 efx_start_port(efx);
9f2cb71c 1625 efx_start_datapath(efx);
8880f4ec 1626
626950db
AR
1627 /* Start the hardware monitor if there is one */
1628 if (efx->type->monitor != NULL)
8ceee660
BH
1629 queue_delayed_work(efx->workqueue, &efx->monitor_work,
1630 efx_monitor_interval);
626950db
AR
1631
1632 /* If link state detection is normally event-driven, we have
1633 * to poll now because we could have missed a change
1634 */
1635 if (efx_nic_rev(efx) >= EFX_REV_SIENA_A0) {
78c1f0a0
SH
1636 mutex_lock(&efx->mac_lock);
1637 if (efx->phy_op->poll(efx))
1638 efx_link_status_changed(efx);
1639 mutex_unlock(&efx->mac_lock);
1640 }
55edc6e6 1641
ef2b90ee 1642 efx->type->start_stats(efx);
8ceee660
BH
1643}
1644
1645/* Flush all delayed work. Should only be called when no more delayed work
1646 * will be scheduled. This doesn't flush pending online resets (efx_reset),
1647 * since we're holding the rtnl_lock at this point. */
1648static void efx_flush_all(struct efx_nic *efx)
1649{
dd40781e 1650 /* Make sure the hardware monitor and event self-test are stopped */
8ceee660 1651 cancel_delayed_work_sync(&efx->monitor_work);
dd40781e 1652 efx_selftest_async_cancel(efx);
8ceee660 1653 /* Stop scheduled port reconfigurations */
766ca0fa 1654 cancel_work_sync(&efx->mac_work);
8ceee660
BH
1655}
1656
8b7325b4
BH
1657/* Quiesce the hardware and software data path, and regular activity
1658 * for the port without bringing the link down. Safe to call multiple
1659 * times with the NIC in almost any state, but interrupts should be
1660 * enabled. Requires the RTNL lock.
1661 */
8ceee660
BH
1662static void efx_stop_all(struct efx_nic *efx)
1663{
8ceee660
BH
1664 EFX_ASSERT_RESET_SERIALISED(efx);
1665
1666 /* port_enabled can be read safely under the rtnl lock */
1667 if (!efx->port_enabled)
1668 return;
1669
ef2b90ee 1670 efx->type->stop_stats(efx);
8ceee660
BH
1671 efx_stop_port(efx);
1672
fdaa9aed 1673 /* Flush efx_mac_work(), refill_workqueue, monitor_work */
8ceee660
BH
1674 efx_flush_all(efx);
1675
29c69a48
BH
1676 /* Stop the kernel transmit interface. This is only valid if
1677 * the device is stopped or detached; otherwise the watchdog
1678 * may fire immediately.
1679 */
1680 WARN_ON(netif_running(efx->net_dev) &&
1681 netif_device_present(efx->net_dev));
9f2cb71c
BH
1682 netif_tx_disable(efx->net_dev);
1683
1684 efx_stop_datapath(efx);
8ceee660
BH
1685}
1686
1687static void efx_remove_all(struct efx_nic *efx)
1688{
4642610c 1689 efx_remove_channels(efx);
7f967c01 1690 efx_remove_filters(efx);
8ceee660
BH
1691 efx_remove_port(efx);
1692 efx_remove_nic(efx);
1693}
1694
8ceee660
BH
1695/**************************************************************************
1696 *
1697 * Interrupt moderation
1698 *
1699 **************************************************************************/
1700
cc180b69 1701static unsigned int irq_mod_ticks(unsigned int usecs, unsigned int quantum_ns)
0d86ebd8 1702{
b548f976
BH
1703 if (usecs == 0)
1704 return 0;
cc180b69 1705 if (usecs * 1000 < quantum_ns)
0d86ebd8 1706 return 1; /* never round down to 0 */
cc180b69 1707 return usecs * 1000 / quantum_ns;
0d86ebd8
BH
1708}
1709
8ceee660 1710/* Set interrupt moderation parameters */
9e393b30
BH
1711int efx_init_irq_moderation(struct efx_nic *efx, unsigned int tx_usecs,
1712 unsigned int rx_usecs, bool rx_adaptive,
1713 bool rx_may_override_tx)
8ceee660 1714{
f7d12cdc 1715 struct efx_channel *channel;
cc180b69
BH
1716 unsigned int irq_mod_max = DIV_ROUND_UP(efx->type->timer_period_max *
1717 efx->timer_quantum_ns,
1718 1000);
1719 unsigned int tx_ticks;
1720 unsigned int rx_ticks;
8ceee660
BH
1721
1722 EFX_ASSERT_RESET_SERIALISED(efx);
1723
cc180b69 1724 if (tx_usecs > irq_mod_max || rx_usecs > irq_mod_max)
9e393b30
BH
1725 return -EINVAL;
1726
cc180b69
BH
1727 tx_ticks = irq_mod_ticks(tx_usecs, efx->timer_quantum_ns);
1728 rx_ticks = irq_mod_ticks(rx_usecs, efx->timer_quantum_ns);
1729
9e393b30
BH
1730 if (tx_ticks != rx_ticks && efx->tx_channel_offset == 0 &&
1731 !rx_may_override_tx) {
1732 netif_err(efx, drv, efx->net_dev, "Channels are shared. "
1733 "RX and TX IRQ moderation must be equal\n");
1734 return -EINVAL;
1735 }
1736
6fb70fd1 1737 efx->irq_rx_adaptive = rx_adaptive;
0d86ebd8 1738 efx->irq_rx_moderation = rx_ticks;
f7d12cdc 1739 efx_for_each_channel(channel, efx) {
525da907 1740 if (efx_channel_has_rx_queue(channel))
f7d12cdc 1741 channel->irq_moderation = rx_ticks;
525da907 1742 else if (efx_channel_has_tx_queues(channel))
f7d12cdc
BH
1743 channel->irq_moderation = tx_ticks;
1744 }
9e393b30
BH
1745
1746 return 0;
8ceee660
BH
1747}
1748
a0c4faf5
BH
1749void efx_get_irq_moderation(struct efx_nic *efx, unsigned int *tx_usecs,
1750 unsigned int *rx_usecs, bool *rx_adaptive)
1751{
cc180b69
BH
1752 /* We must round up when converting ticks to microseconds
1753 * because we round down when converting the other way.
1754 */
1755
a0c4faf5 1756 *rx_adaptive = efx->irq_rx_adaptive;
cc180b69
BH
1757 *rx_usecs = DIV_ROUND_UP(efx->irq_rx_moderation *
1758 efx->timer_quantum_ns,
1759 1000);
a0c4faf5
BH
1760
1761 /* If channels are shared between RX and TX, so is IRQ
1762 * moderation. Otherwise, IRQ moderation is the same for all
1763 * TX channels and is not adaptive.
1764 */
1765 if (efx->tx_channel_offset == 0)
1766 *tx_usecs = *rx_usecs;
1767 else
cc180b69 1768 *tx_usecs = DIV_ROUND_UP(
a0c4faf5 1769 efx->channel[efx->tx_channel_offset]->irq_moderation *
cc180b69
BH
1770 efx->timer_quantum_ns,
1771 1000);
a0c4faf5
BH
1772}
1773
8ceee660
BH
1774/**************************************************************************
1775 *
1776 * Hardware monitor
1777 *
1778 **************************************************************************/
1779
e254c274 1780/* Run periodically off the general workqueue */
8ceee660
BH
1781static void efx_monitor(struct work_struct *data)
1782{
1783 struct efx_nic *efx = container_of(data, struct efx_nic,
1784 monitor_work.work);
8ceee660 1785
62776d03
BH
1786 netif_vdbg(efx, timer, efx->net_dev,
1787 "hardware monitor executing on CPU %d\n",
1788 raw_smp_processor_id());
ef2b90ee 1789 BUG_ON(efx->type->monitor == NULL);
8ceee660 1790
8ceee660
BH
1791 /* If the mac_lock is already held then it is likely a port
1792 * reconfiguration is already in place, which will likely do
e254c274
BH
1793 * most of the work of monitor() anyway. */
1794 if (mutex_trylock(&efx->mac_lock)) {
1795 if (efx->port_enabled)
1796 efx->type->monitor(efx);
1797 mutex_unlock(&efx->mac_lock);
1798 }
8ceee660 1799
8ceee660
BH
1800 queue_delayed_work(efx->workqueue, &efx->monitor_work,
1801 efx_monitor_interval);
1802}
1803
1804/**************************************************************************
1805 *
1806 * ioctls
1807 *
1808 *************************************************************************/
1809
1810/* Net device ioctl
1811 * Context: process, rtnl_lock() held.
1812 */
1813static int efx_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
1814{
767e468c 1815 struct efx_nic *efx = netdev_priv(net_dev);
68e7f45e 1816 struct mii_ioctl_data *data = if_mii(ifr);
8ceee660 1817
7c236c43
SH
1818 if (cmd == SIOCSHWTSTAMP)
1819 return efx_ptp_ioctl(efx, ifr, cmd);
1820
68e7f45e
BH
1821 /* Convert phy_id from older PRTAD/DEVAD format */
1822 if ((cmd == SIOCGMIIREG || cmd == SIOCSMIIREG) &&
1823 (data->phy_id & 0xfc00) == 0x0400)
1824 data->phy_id ^= MDIO_PHY_ID_C45 | 0x0400;
1825
1826 return mdio_mii_ioctl(&efx->mdio, data, cmd);
8ceee660
BH
1827}
1828
1829/**************************************************************************
1830 *
1831 * NAPI interface
1832 *
1833 **************************************************************************/
1834
7f967c01
BH
1835static void efx_init_napi_channel(struct efx_channel *channel)
1836{
1837 struct efx_nic *efx = channel->efx;
1838
1839 channel->napi_dev = efx->net_dev;
1840 netif_napi_add(channel->napi_dev, &channel->napi_str,
1841 efx_poll, napi_weight);
1842}
1843
e8f14992 1844static void efx_init_napi(struct efx_nic *efx)
8ceee660
BH
1845{
1846 struct efx_channel *channel;
8ceee660 1847
7f967c01
BH
1848 efx_for_each_channel(channel, efx)
1849 efx_init_napi_channel(channel);
e8f14992
BH
1850}
1851
1852static void efx_fini_napi_channel(struct efx_channel *channel)
1853{
1854 if (channel->napi_dev)
1855 netif_napi_del(&channel->napi_str);
1856 channel->napi_dev = NULL;
8ceee660
BH
1857}
1858
1859static void efx_fini_napi(struct efx_nic *efx)
1860{
1861 struct efx_channel *channel;
1862
e8f14992
BH
1863 efx_for_each_channel(channel, efx)
1864 efx_fini_napi_channel(channel);
8ceee660
BH
1865}
1866
1867/**************************************************************************
1868 *
1869 * Kernel netpoll interface
1870 *
1871 *************************************************************************/
1872
1873#ifdef CONFIG_NET_POLL_CONTROLLER
1874
1875/* Although in the common case interrupts will be disabled, this is not
1876 * guaranteed. However, all our work happens inside the NAPI callback,
1877 * so no locking is required.
1878 */
1879static void efx_netpoll(struct net_device *net_dev)
1880{
767e468c 1881 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660
BH
1882 struct efx_channel *channel;
1883
64ee3120 1884 efx_for_each_channel(channel, efx)
8ceee660
BH
1885 efx_schedule_channel(channel);
1886}
1887
1888#endif
1889
1890/**************************************************************************
1891 *
1892 * Kernel net device interface
1893 *
1894 *************************************************************************/
1895
1896/* Context: process, rtnl_lock() held. */
1897static int efx_net_open(struct net_device *net_dev)
1898{
767e468c 1899 struct efx_nic *efx = netdev_priv(net_dev);
8b7325b4
BH
1900 int rc;
1901
62776d03
BH
1902 netif_dbg(efx, ifup, efx->net_dev, "opening device on CPU %d\n",
1903 raw_smp_processor_id());
8ceee660 1904
8b7325b4
BH
1905 rc = efx_check_disabled(efx);
1906 if (rc)
1907 return rc;
f8b87c17
BH
1908 if (efx->phy_mode & PHY_MODE_SPECIAL)
1909 return -EBUSY;
8880f4ec
BH
1910 if (efx_mcdi_poll_reboot(efx) && efx_reset(efx, RESET_TYPE_ALL))
1911 return -EIO;
f8b87c17 1912
78c1f0a0
SH
1913 /* Notify the kernel of the link state polled during driver load,
1914 * before the monitor starts running */
1915 efx_link_status_changed(efx);
1916
8ceee660 1917 efx_start_all(efx);
dd40781e 1918 efx_selftest_async_start(efx);
8ceee660
BH
1919 return 0;
1920}
1921
1922/* Context: process, rtnl_lock() held.
1923 * Note that the kernel will ignore our return code; this method
1924 * should really be a void.
1925 */
1926static int efx_net_stop(struct net_device *net_dev)
1927{
767e468c 1928 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660 1929
62776d03
BH
1930 netif_dbg(efx, ifdown, efx->net_dev, "closing on CPU %d\n",
1931 raw_smp_processor_id());
8ceee660 1932
8b7325b4
BH
1933 /* Stop the device and flush all the channels */
1934 efx_stop_all(efx);
8ceee660
BH
1935
1936 return 0;
1937}
1938
5b9e207c 1939/* Context: process, dev_base_lock or RTNL held, non-blocking. */
2aa9ef11
BH
1940static struct rtnl_link_stats64 *efx_net_stats(struct net_device *net_dev,
1941 struct rtnl_link_stats64 *stats)
8ceee660 1942{
767e468c 1943 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660 1944 struct efx_mac_stats *mac_stats = &efx->mac_stats;
8ceee660 1945
55edc6e6 1946 spin_lock_bh(&efx->stats_lock);
1cb34522 1947
ef2b90ee 1948 efx->type->update_stats(efx);
8ceee660
BH
1949
1950 stats->rx_packets = mac_stats->rx_packets;
1951 stats->tx_packets = mac_stats->tx_packets;
1952 stats->rx_bytes = mac_stats->rx_bytes;
1953 stats->tx_bytes = mac_stats->tx_bytes;
80485d34 1954 stats->rx_dropped = efx->n_rx_nodesc_drop_cnt;
8ceee660
BH
1955 stats->multicast = mac_stats->rx_multicast;
1956 stats->collisions = mac_stats->tx_collision;
1957 stats->rx_length_errors = (mac_stats->rx_gtjumbo +
1958 mac_stats->rx_length_error);
8ceee660
BH
1959 stats->rx_crc_errors = mac_stats->rx_bad;
1960 stats->rx_frame_errors = mac_stats->rx_align_error;
1961 stats->rx_fifo_errors = mac_stats->rx_overflow;
1962 stats->rx_missed_errors = mac_stats->rx_missed;
1963 stats->tx_window_errors = mac_stats->tx_late_collision;
1964
1965 stats->rx_errors = (stats->rx_length_errors +
8ceee660
BH
1966 stats->rx_crc_errors +
1967 stats->rx_frame_errors +
8ceee660
BH
1968 mac_stats->rx_symbol_error);
1969 stats->tx_errors = (stats->tx_window_errors +
1970 mac_stats->tx_bad);
1971
1cb34522
BH
1972 spin_unlock_bh(&efx->stats_lock);
1973
8ceee660
BH
1974 return stats;
1975}
1976
1977/* Context: netif_tx_lock held, BHs disabled. */
1978static void efx_watchdog(struct net_device *net_dev)
1979{
767e468c 1980 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660 1981
62776d03
BH
1982 netif_err(efx, tx_err, efx->net_dev,
1983 "TX stuck with port_enabled=%d: resetting channels\n",
1984 efx->port_enabled);
8ceee660 1985
739bb23d 1986 efx_schedule_reset(efx, RESET_TYPE_TX_WATCHDOG);
8ceee660
BH
1987}
1988
1989
1990/* Context: process, rtnl_lock() held. */
1991static int efx_change_mtu(struct net_device *net_dev, int new_mtu)
1992{
767e468c 1993 struct efx_nic *efx = netdev_priv(net_dev);
8b7325b4 1994 int rc;
8ceee660 1995
8b7325b4
BH
1996 rc = efx_check_disabled(efx);
1997 if (rc)
1998 return rc;
8ceee660
BH
1999 if (new_mtu > EFX_MAX_MTU)
2000 return -EINVAL;
2001
62776d03 2002 netif_dbg(efx, drv, efx->net_dev, "changing MTU to %d\n", new_mtu);
8ceee660 2003
29c69a48
BH
2004 efx_device_detach_sync(efx);
2005 efx_stop_all(efx);
2006
d3245b28 2007 mutex_lock(&efx->mac_lock);
8ceee660 2008 net_dev->mtu = new_mtu;
710b208d 2009 efx->type->reconfigure_mac(efx);
d3245b28
BH
2010 mutex_unlock(&efx->mac_lock);
2011
8ceee660 2012 efx_start_all(efx);
29c69a48 2013 netif_device_attach(efx->net_dev);
6c8eef4a 2014 return 0;
8ceee660
BH
2015}
2016
2017static int efx_set_mac_address(struct net_device *net_dev, void *data)
2018{
767e468c 2019 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660
BH
2020 struct sockaddr *addr = data;
2021 char *new_addr = addr->sa_data;
2022
8ceee660 2023 if (!is_valid_ether_addr(new_addr)) {
62776d03
BH
2024 netif_err(efx, drv, efx->net_dev,
2025 "invalid ethernet MAC address requested: %pM\n",
2026 new_addr);
504f9b5a 2027 return -EADDRNOTAVAIL;
8ceee660
BH
2028 }
2029
2030 memcpy(net_dev->dev_addr, new_addr, net_dev->addr_len);
cd2d5b52 2031 efx_sriov_mac_address_changed(efx);
8ceee660
BH
2032
2033 /* Reconfigure the MAC */
d3245b28 2034 mutex_lock(&efx->mac_lock);
710b208d 2035 efx->type->reconfigure_mac(efx);
d3245b28 2036 mutex_unlock(&efx->mac_lock);
8ceee660
BH
2037
2038 return 0;
2039}
2040
a816f75a 2041/* Context: netif_addr_lock held, BHs disabled. */
0fca8c97 2042static void efx_set_rx_mode(struct net_device *net_dev)
8ceee660 2043{
767e468c 2044 struct efx_nic *efx = netdev_priv(net_dev);
22bedad3 2045 struct netdev_hw_addr *ha;
8ceee660 2046 union efx_multicast_hash *mc_hash = &efx->multicast_hash;
8ceee660
BH
2047 u32 crc;
2048 int bit;
8ceee660 2049
8be4f3e6 2050 efx->promiscuous = !!(net_dev->flags & IFF_PROMISC);
8ceee660
BH
2051
2052 /* Build multicast hash table */
8be4f3e6 2053 if (efx->promiscuous || (net_dev->flags & IFF_ALLMULTI)) {
8ceee660
BH
2054 memset(mc_hash, 0xff, sizeof(*mc_hash));
2055 } else {
2056 memset(mc_hash, 0x00, sizeof(*mc_hash));
22bedad3
JP
2057 netdev_for_each_mc_addr(ha, net_dev) {
2058 crc = ether_crc_le(ETH_ALEN, ha->addr);
8ceee660 2059 bit = crc & (EFX_MCAST_HASH_ENTRIES - 1);
32766ec8 2060 __set_bit_le(bit, mc_hash);
8ceee660 2061 }
8ceee660 2062
8be4f3e6
BH
2063 /* Broadcast packets go through the multicast hash filter.
2064 * ether_crc_le() of the broadcast address is 0xbe2612ff
2065 * so we always add bit 0xff to the mask.
2066 */
32766ec8 2067 __set_bit_le(0xff, mc_hash);
8be4f3e6 2068 }
a816f75a 2069
8be4f3e6
BH
2070 if (efx->port_enabled)
2071 queue_work(efx->workqueue, &efx->mac_work);
2072 /* Otherwise efx_start_port() will do this */
8ceee660
BH
2073}
2074
c8f44aff 2075static int efx_set_features(struct net_device *net_dev, netdev_features_t data)
abfe9039
BH
2076{
2077 struct efx_nic *efx = netdev_priv(net_dev);
2078
2079 /* If disabling RX n-tuple filtering, clear existing filters */
2080 if (net_dev->features & ~data & NETIF_F_NTUPLE)
2081 efx_filter_clear_rx(efx, EFX_FILTER_PRI_MANUAL);
2082
2083 return 0;
2084}
2085
c3ecb9f3
SH
2086static const struct net_device_ops efx_netdev_ops = {
2087 .ndo_open = efx_net_open,
2088 .ndo_stop = efx_net_stop,
4472702e 2089 .ndo_get_stats64 = efx_net_stats,
c3ecb9f3
SH
2090 .ndo_tx_timeout = efx_watchdog,
2091 .ndo_start_xmit = efx_hard_start_xmit,
2092 .ndo_validate_addr = eth_validate_addr,
2093 .ndo_do_ioctl = efx_ioctl,
2094 .ndo_change_mtu = efx_change_mtu,
2095 .ndo_set_mac_address = efx_set_mac_address,
0fca8c97 2096 .ndo_set_rx_mode = efx_set_rx_mode,
abfe9039 2097 .ndo_set_features = efx_set_features,
cd2d5b52
BH
2098#ifdef CONFIG_SFC_SRIOV
2099 .ndo_set_vf_mac = efx_sriov_set_vf_mac,
2100 .ndo_set_vf_vlan = efx_sriov_set_vf_vlan,
2101 .ndo_set_vf_spoofchk = efx_sriov_set_vf_spoofchk,
2102 .ndo_get_vf_config = efx_sriov_get_vf_config,
2103#endif
c3ecb9f3
SH
2104#ifdef CONFIG_NET_POLL_CONTROLLER
2105 .ndo_poll_controller = efx_netpoll,
2106#endif
94b274bf 2107 .ndo_setup_tc = efx_setup_tc,
64d8ad6d
BH
2108#ifdef CONFIG_RFS_ACCEL
2109 .ndo_rx_flow_steer = efx_filter_rfs,
2110#endif
c3ecb9f3
SH
2111};
2112
7dde596e
BH
2113static void efx_update_name(struct efx_nic *efx)
2114{
2115 strcpy(efx->name, efx->net_dev->name);
2116 efx_mtd_rename(efx);
2117 efx_set_channel_names(efx);
2118}
2119
8ceee660
BH
2120static int efx_netdev_event(struct notifier_block *this,
2121 unsigned long event, void *ptr)
2122{
d3208b5e 2123 struct net_device *net_dev = ptr;
8ceee660 2124
7dde596e
BH
2125 if (net_dev->netdev_ops == &efx_netdev_ops &&
2126 event == NETDEV_CHANGENAME)
2127 efx_update_name(netdev_priv(net_dev));
8ceee660
BH
2128
2129 return NOTIFY_DONE;
2130}
2131
2132static struct notifier_block efx_netdev_notifier = {
2133 .notifier_call = efx_netdev_event,
2134};
2135
06d5e193
BH
2136static ssize_t
2137show_phy_type(struct device *dev, struct device_attribute *attr, char *buf)
2138{
2139 struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
2140 return sprintf(buf, "%d\n", efx->phy_type);
2141}
2142static DEVICE_ATTR(phy_type, 0644, show_phy_type, NULL);
2143
8ceee660
BH
2144static int efx_register_netdev(struct efx_nic *efx)
2145{
2146 struct net_device *net_dev = efx->net_dev;
c04bfc6b 2147 struct efx_channel *channel;
8ceee660
BH
2148 int rc;
2149
2150 net_dev->watchdog_timeo = 5 * HZ;
2151 net_dev->irq = efx->pci_dev->irq;
c3ecb9f3 2152 net_dev->netdev_ops = &efx_netdev_ops;
8ceee660 2153 SET_ETHTOOL_OPS(net_dev, &efx_ethtool_ops);
7e6d06f0 2154 net_dev->gso_max_segs = EFX_TSO_MAX_SEGS;
8ceee660 2155
7dde596e 2156 rtnl_lock();
aed0628d 2157
7153f623
BH
2158 /* Enable resets to be scheduled and check whether any were
2159 * already requested. If so, the NIC is probably hosed so we
2160 * abort.
2161 */
2162 efx->state = STATE_READY;
2163 smp_mb(); /* ensure we change state before checking reset_pending */
2164 if (efx->reset_pending) {
2165 netif_err(efx, probe, efx->net_dev,
2166 "aborting probe due to scheduled reset\n");
2167 rc = -EIO;
2168 goto fail_locked;
2169 }
2170
aed0628d
BH
2171 rc = dev_alloc_name(net_dev, net_dev->name);
2172 if (rc < 0)
2173 goto fail_locked;
7dde596e 2174 efx_update_name(efx);
aed0628d 2175
8f8b3d51
BH
2176 /* Always start with carrier off; PHY events will detect the link */
2177 netif_carrier_off(net_dev);
2178
aed0628d
BH
2179 rc = register_netdevice(net_dev);
2180 if (rc)
2181 goto fail_locked;
2182
c04bfc6b
BH
2183 efx_for_each_channel(channel, efx) {
2184 struct efx_tx_queue *tx_queue;
60031fcc
BH
2185 efx_for_each_channel_tx_queue(tx_queue, channel)
2186 efx_init_tx_queue_core_txq(tx_queue);
c04bfc6b
BH
2187 }
2188
7dde596e 2189 rtnl_unlock();
8ceee660 2190
06d5e193
BH
2191 rc = device_create_file(&efx->pci_dev->dev, &dev_attr_phy_type);
2192 if (rc) {
62776d03
BH
2193 netif_err(efx, drv, efx->net_dev,
2194 "failed to init net dev attributes\n");
06d5e193
BH
2195 goto fail_registered;
2196 }
2197
8ceee660 2198 return 0;
06d5e193 2199
7153f623
BH
2200fail_registered:
2201 rtnl_lock();
2202 unregister_netdevice(net_dev);
aed0628d 2203fail_locked:
7153f623 2204 efx->state = STATE_UNINIT;
aed0628d 2205 rtnl_unlock();
62776d03 2206 netif_err(efx, drv, efx->net_dev, "could not register net dev\n");
aed0628d 2207 return rc;
8ceee660
BH
2208}
2209
2210static void efx_unregister_netdev(struct efx_nic *efx)
2211{
f7d12cdc 2212 struct efx_channel *channel;
8ceee660
BH
2213 struct efx_tx_queue *tx_queue;
2214
2215 if (!efx->net_dev)
2216 return;
2217
767e468c 2218 BUG_ON(netdev_priv(efx->net_dev) != efx);
8ceee660
BH
2219
2220 /* Free up any skbs still remaining. This has to happen before
2221 * we try to unregister the netdev as running their destructors
2222 * may be needed to get the device ref. count to 0. */
f7d12cdc
BH
2223 efx_for_each_channel(channel, efx) {
2224 efx_for_each_channel_tx_queue(tx_queue, channel)
2225 efx_release_tx_buffers(tx_queue);
2226 }
8ceee660 2227
73ba7b68
BH
2228 strlcpy(efx->name, pci_name(efx->pci_dev), sizeof(efx->name));
2229 device_remove_file(&efx->pci_dev->dev, &dev_attr_phy_type);
7153f623
BH
2230
2231 rtnl_lock();
2232 unregister_netdevice(efx->net_dev);
2233 efx->state = STATE_UNINIT;
2234 rtnl_unlock();
8ceee660
BH
2235}
2236
2237/**************************************************************************
2238 *
2239 * Device reset and suspend
2240 *
2241 **************************************************************************/
2242
2467ca46
BH
2243/* Tears down the entire software state and most of the hardware state
2244 * before reset. */
d3245b28 2245void efx_reset_down(struct efx_nic *efx, enum reset_type method)
8ceee660 2246{
8ceee660
BH
2247 EFX_ASSERT_RESET_SERIALISED(efx);
2248
2467ca46 2249 efx_stop_all(efx);
7f967c01 2250 efx_stop_interrupts(efx, false);
5642ceef
BH
2251
2252 mutex_lock(&efx->mac_lock);
4b988280
SH
2253 if (efx->port_initialized && method != RESET_TYPE_INVISIBLE)
2254 efx->phy_op->fini(efx);
ef2b90ee 2255 efx->type->fini(efx);
8ceee660
BH
2256}
2257
2467ca46
BH
2258/* This function will always ensure that the locks acquired in
2259 * efx_reset_down() are released. A failure return code indicates
2260 * that we were unable to reinitialise the hardware, and the
2261 * driver should be disabled. If ok is false, then the rx and tx
2262 * engines are not restarted, pending a RESET_DISABLE. */
d3245b28 2263int efx_reset_up(struct efx_nic *efx, enum reset_type method, bool ok)
8ceee660
BH
2264{
2265 int rc;
2266
2467ca46 2267 EFX_ASSERT_RESET_SERIALISED(efx);
8ceee660 2268
ef2b90ee 2269 rc = efx->type->init(efx);
8ceee660 2270 if (rc) {
62776d03 2271 netif_err(efx, drv, efx->net_dev, "failed to initialise NIC\n");
eb9f6744 2272 goto fail;
8ceee660
BH
2273 }
2274
eb9f6744
BH
2275 if (!ok)
2276 goto fail;
2277
4b988280 2278 if (efx->port_initialized && method != RESET_TYPE_INVISIBLE) {
eb9f6744
BH
2279 rc = efx->phy_op->init(efx);
2280 if (rc)
2281 goto fail;
2282 if (efx->phy_op->reconfigure(efx))
62776d03
BH
2283 netif_err(efx, drv, efx->net_dev,
2284 "could not restore PHY settings\n");
4b988280
SH
2285 }
2286
710b208d 2287 efx->type->reconfigure_mac(efx);
8ceee660 2288
7f967c01 2289 efx_start_interrupts(efx, false);
64eebcfd 2290 efx_restore_filters(efx);
cd2d5b52 2291 efx_sriov_reset(efx);
eb9f6744 2292
eb9f6744
BH
2293 mutex_unlock(&efx->mac_lock);
2294
2295 efx_start_all(efx);
2296
2297 return 0;
2298
2299fail:
2300 efx->port_initialized = false;
2467ca46
BH
2301
2302 mutex_unlock(&efx->mac_lock);
2303
8ceee660
BH
2304 return rc;
2305}
2306
eb9f6744
BH
2307/* Reset the NIC using the specified method. Note that the reset may
2308 * fail, in which case the card will be left in an unusable state.
8ceee660 2309 *
eb9f6744 2310 * Caller must hold the rtnl_lock.
8ceee660 2311 */
eb9f6744 2312int efx_reset(struct efx_nic *efx, enum reset_type method)
8ceee660 2313{
eb9f6744
BH
2314 int rc, rc2;
2315 bool disabled;
8ceee660 2316
62776d03
BH
2317 netif_info(efx, drv, efx->net_dev, "resetting (%s)\n",
2318 RESET_TYPE(method));
8ceee660 2319
c2f3b8e3 2320 efx_device_detach_sync(efx);
d3245b28 2321 efx_reset_down(efx, method);
8ceee660 2322
ef2b90ee 2323 rc = efx->type->reset(efx, method);
8ceee660 2324 if (rc) {
62776d03 2325 netif_err(efx, drv, efx->net_dev, "failed to reset hardware\n");
eb9f6744 2326 goto out;
8ceee660
BH
2327 }
2328
a7d529ae
BH
2329 /* Clear flags for the scopes we covered. We assume the NIC and
2330 * driver are now quiescent so that there is no race here.
2331 */
2332 efx->reset_pending &= -(1 << (method + 1));
8ceee660
BH
2333
2334 /* Reinitialise bus-mastering, which may have been turned off before
2335 * the reset was scheduled. This is still appropriate, even in the
2336 * RESET_TYPE_DISABLE since this driver generally assumes the hardware
2337 * can respond to requests. */
2338 pci_set_master(efx->pci_dev);
2339
eb9f6744 2340out:
8ceee660 2341 /* Leave device stopped if necessary */
626950db
AR
2342 disabled = rc ||
2343 method == RESET_TYPE_DISABLE ||
2344 method == RESET_TYPE_RECOVER_OR_DISABLE;
eb9f6744
BH
2345 rc2 = efx_reset_up(efx, method, !disabled);
2346 if (rc2) {
2347 disabled = true;
2348 if (!rc)
2349 rc = rc2;
8ceee660
BH
2350 }
2351
eb9f6744 2352 if (disabled) {
f49a4589 2353 dev_close(efx->net_dev);
62776d03 2354 netif_err(efx, drv, efx->net_dev, "has been disabled\n");
f4bd954e 2355 efx->state = STATE_DISABLED;
f4bd954e 2356 } else {
62776d03 2357 netif_dbg(efx, drv, efx->net_dev, "reset complete\n");
e4abce85 2358 netif_device_attach(efx->net_dev);
f4bd954e 2359 }
8ceee660
BH
2360 return rc;
2361}
2362
626950db
AR
2363/* Try recovery mechanisms.
2364 * For now only EEH is supported.
2365 * Returns 0 if the recovery mechanisms are unsuccessful.
2366 * Returns a non-zero value otherwise.
2367 */
2368static int efx_try_recovery(struct efx_nic *efx)
2369{
2370#ifdef CONFIG_EEH
2371 /* A PCI error can occur and not be seen by EEH because nothing
2372 * happens on the PCI bus. In this case the driver may fail and
2373 * schedule a 'recover or reset', leading to this recovery handler.
2374 * Manually call the eeh failure check function.
2375 */
2376 struct eeh_dev *eehdev =
2377 of_node_to_eeh_dev(pci_device_to_OF_node(efx->pci_dev));
2378
2379 if (eeh_dev_check_failure(eehdev)) {
2380 /* The EEH mechanisms will handle the error and reset the
2381 * device if necessary.
2382 */
2383 return 1;
2384 }
2385#endif
2386 return 0;
2387}
2388
8ceee660
BH
2389/* The worker thread exists so that code that cannot sleep can
2390 * schedule a reset for later.
2391 */
2392static void efx_reset_work(struct work_struct *data)
2393{
eb9f6744 2394 struct efx_nic *efx = container_of(data, struct efx_nic, reset_work);
626950db
AR
2395 unsigned long pending;
2396 enum reset_type method;
2397
2398 pending = ACCESS_ONCE(efx->reset_pending);
2399 method = fls(pending) - 1;
2400
2401 if ((method == RESET_TYPE_RECOVER_OR_DISABLE ||
2402 method == RESET_TYPE_RECOVER_OR_ALL) &&
2403 efx_try_recovery(efx))
2404 return;
8ceee660 2405
a7d529ae 2406 if (!pending)
319ba649
SH
2407 return;
2408
eb9f6744 2409 rtnl_lock();
7153f623
BH
2410
2411 /* We checked the state in efx_schedule_reset() but it may
2412 * have changed by now. Now that we have the RTNL lock,
2413 * it cannot change again.
2414 */
2415 if (efx->state == STATE_READY)
626950db 2416 (void)efx_reset(efx, method);
7153f623 2417
eb9f6744 2418 rtnl_unlock();
8ceee660
BH
2419}
2420
2421void efx_schedule_reset(struct efx_nic *efx, enum reset_type type)
2422{
2423 enum reset_type method;
2424
626950db
AR
2425 if (efx->state == STATE_RECOVERY) {
2426 netif_dbg(efx, drv, efx->net_dev,
2427 "recovering: skip scheduling %s reset\n",
2428 RESET_TYPE(type));
2429 return;
2430 }
2431
8ceee660
BH
2432 switch (type) {
2433 case RESET_TYPE_INVISIBLE:
2434 case RESET_TYPE_ALL:
626950db 2435 case RESET_TYPE_RECOVER_OR_ALL:
8ceee660
BH
2436 case RESET_TYPE_WORLD:
2437 case RESET_TYPE_DISABLE:
626950db 2438 case RESET_TYPE_RECOVER_OR_DISABLE:
8ceee660 2439 method = type;
0e2a9c7c
BH
2440 netif_dbg(efx, drv, efx->net_dev, "scheduling %s reset\n",
2441 RESET_TYPE(method));
8ceee660 2442 break;
8ceee660 2443 default:
0e2a9c7c 2444 method = efx->type->map_reset_reason(type);
62776d03
BH
2445 netif_dbg(efx, drv, efx->net_dev,
2446 "scheduling %s reset for %s\n",
2447 RESET_TYPE(method), RESET_TYPE(type));
0e2a9c7c
BH
2448 break;
2449 }
8ceee660 2450
a7d529ae 2451 set_bit(method, &efx->reset_pending);
7153f623
BH
2452 smp_mb(); /* ensure we change reset_pending before checking state */
2453
2454 /* If we're not READY then just leave the flags set as the cue
2455 * to abort probing or reschedule the reset later.
2456 */
2457 if (ACCESS_ONCE(efx->state) != STATE_READY)
2458 return;
8ceee660 2459
8880f4ec
BH
2460 /* efx_process_channel() will no longer read events once a
2461 * reset is scheduled. So switch back to poll'd MCDI completions. */
2462 efx_mcdi_mode_poll(efx);
2463
1ab00629 2464 queue_work(reset_workqueue, &efx->reset_work);
8ceee660
BH
2465}
2466
2467/**************************************************************************
2468 *
2469 * List of NICs we support
2470 *
2471 **************************************************************************/
2472
2473/* PCI device ID table */
a3aa1884 2474static DEFINE_PCI_DEVICE_TABLE(efx_pci_table) = {
937383a5
BH
2475 {PCI_DEVICE(PCI_VENDOR_ID_SOLARFLARE,
2476 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0),
daeda630 2477 .driver_data = (unsigned long) &falcon_a1_nic_type},
937383a5
BH
2478 {PCI_DEVICE(PCI_VENDOR_ID_SOLARFLARE,
2479 PCI_DEVICE_ID_SOLARFLARE_SFC4000B),
daeda630 2480 .driver_data = (unsigned long) &falcon_b0_nic_type},
547c474f 2481 {PCI_DEVICE(PCI_VENDOR_ID_SOLARFLARE, 0x0803), /* SFC9020 */
8880f4ec 2482 .driver_data = (unsigned long) &siena_a0_nic_type},
547c474f 2483 {PCI_DEVICE(PCI_VENDOR_ID_SOLARFLARE, 0x0813), /* SFL9021 */
8880f4ec 2484 .driver_data = (unsigned long) &siena_a0_nic_type},
8ceee660
BH
2485 {0} /* end of list */
2486};
2487
2488/**************************************************************************
2489 *
3759433d 2490 * Dummy PHY/MAC operations
8ceee660 2491 *
01aad7b6 2492 * Can be used for some unimplemented operations
8ceee660
BH
2493 * Needed so all function pointers are valid and do not have to be tested
2494 * before use
2495 *
2496 **************************************************************************/
2497int efx_port_dummy_op_int(struct efx_nic *efx)
2498{
2499 return 0;
2500}
2501void efx_port_dummy_op_void(struct efx_nic *efx) {}
d215697f 2502
2503static bool efx_port_dummy_op_poll(struct efx_nic *efx)
fdaa9aed
SH
2504{
2505 return false;
2506}
8ceee660 2507
6c8c2513 2508static const struct efx_phy_operations efx_dummy_phy_operations = {
8ceee660 2509 .init = efx_port_dummy_op_int,
d3245b28 2510 .reconfigure = efx_port_dummy_op_int,
fdaa9aed 2511 .poll = efx_port_dummy_op_poll,
8ceee660 2512 .fini = efx_port_dummy_op_void,
8ceee660
BH
2513};
2514
8ceee660
BH
2515/**************************************************************************
2516 *
2517 * Data housekeeping
2518 *
2519 **************************************************************************/
2520
2521/* This zeroes out and then fills in the invariants in a struct
2522 * efx_nic (including all sub-structures).
2523 */
adeb15aa 2524static int efx_init_struct(struct efx_nic *efx,
8ceee660
BH
2525 struct pci_dev *pci_dev, struct net_device *net_dev)
2526{
4642610c 2527 int i;
8ceee660
BH
2528
2529 /* Initialise common structures */
8ceee660 2530 spin_lock_init(&efx->biu_lock);
76884835
BH
2531#ifdef CONFIG_SFC_MTD
2532 INIT_LIST_HEAD(&efx->mtd_list);
2533#endif
8ceee660
BH
2534 INIT_WORK(&efx->reset_work, efx_reset_work);
2535 INIT_DELAYED_WORK(&efx->monitor_work, efx_monitor);
dd40781e 2536 INIT_DELAYED_WORK(&efx->selftest_work, efx_selftest_async_work);
8ceee660 2537 efx->pci_dev = pci_dev;
62776d03 2538 efx->msg_enable = debug;
f16aeea0 2539 efx->state = STATE_UNINIT;
8ceee660 2540 strlcpy(efx->name, pci_name(pci_dev), sizeof(efx->name));
8ceee660
BH
2541
2542 efx->net_dev = net_dev;
8ceee660
BH
2543 spin_lock_init(&efx->stats_lock);
2544 mutex_init(&efx->mac_lock);
2545 efx->phy_op = &efx_dummy_phy_operations;
68e7f45e 2546 efx->mdio.dev = net_dev;
766ca0fa 2547 INIT_WORK(&efx->mac_work, efx_mac_work);
9f2cb71c 2548 init_waitqueue_head(&efx->flush_wq);
8ceee660
BH
2549
2550 for (i = 0; i < EFX_MAX_CHANNELS; i++) {
4642610c
BH
2551 efx->channel[i] = efx_alloc_channel(efx, i, NULL);
2552 if (!efx->channel[i])
2553 goto fail;
8ceee660
BH
2554 }
2555
8ceee660
BH
2556 EFX_BUG_ON_PARANOID(efx->type->phys_addr_channels > EFX_MAX_CHANNELS);
2557
2558 /* Higher numbered interrupt modes are less capable! */
2559 efx->interrupt_mode = max(efx->type->max_interrupt_mode,
2560 interrupt_mode);
2561
6977dc63
BH
2562 /* Would be good to use the net_dev name, but we're too early */
2563 snprintf(efx->workqueue_name, sizeof(efx->workqueue_name), "sfc%s",
2564 pci_name(pci_dev));
2565 efx->workqueue = create_singlethread_workqueue(efx->workqueue_name);
1ab00629 2566 if (!efx->workqueue)
4642610c 2567 goto fail;
8d9853d9 2568
8ceee660 2569 return 0;
4642610c
BH
2570
2571fail:
2572 efx_fini_struct(efx);
2573 return -ENOMEM;
8ceee660
BH
2574}
2575
2576static void efx_fini_struct(struct efx_nic *efx)
2577{
8313aca3
BH
2578 int i;
2579
2580 for (i = 0; i < EFX_MAX_CHANNELS; i++)
2581 kfree(efx->channel[i]);
2582
8ceee660
BH
2583 if (efx->workqueue) {
2584 destroy_workqueue(efx->workqueue);
2585 efx->workqueue = NULL;
2586 }
2587}
2588
2589/**************************************************************************
2590 *
2591 * PCI interface
2592 *
2593 **************************************************************************/
2594
2595/* Main body of final NIC shutdown code
2596 * This is called only at module unload (or hotplug removal).
2597 */
2598static void efx_pci_remove_main(struct efx_nic *efx)
2599{
7153f623
BH
2600 /* Flush reset_work. It can no longer be scheduled since we
2601 * are not READY.
2602 */
2603 BUG_ON(efx->state == STATE_READY);
2604 cancel_work_sync(&efx->reset_work);
2605
64d8ad6d
BH
2606#ifdef CONFIG_RFS_ACCEL
2607 free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
2608 efx->net_dev->rx_cpu_rmap = NULL;
2609#endif
7f967c01 2610 efx_stop_interrupts(efx, false);
152b6a62 2611 efx_nic_fini_interrupt(efx);
8ceee660 2612 efx_fini_port(efx);
ef2b90ee 2613 efx->type->fini(efx);
8ceee660
BH
2614 efx_fini_napi(efx);
2615 efx_remove_all(efx);
2616}
2617
2618/* Final NIC shutdown
2619 * This is called only at module unload (or hotplug removal).
2620 */
2621static void efx_pci_remove(struct pci_dev *pci_dev)
2622{
2623 struct efx_nic *efx;
2624
2625 efx = pci_get_drvdata(pci_dev);
2626 if (!efx)
2627 return;
2628
2629 /* Mark the NIC as fini, then stop the interface */
2630 rtnl_lock();
8ceee660 2631 dev_close(efx->net_dev);
5642ceef 2632 efx_stop_interrupts(efx, false);
8ceee660
BH
2633 rtnl_unlock();
2634
cd2d5b52 2635 efx_sriov_fini(efx);
8ceee660
BH
2636 efx_unregister_netdev(efx);
2637
7dde596e
BH
2638 efx_mtd_remove(efx);
2639
8ceee660
BH
2640 efx_pci_remove_main(efx);
2641
8ceee660 2642 efx_fini_io(efx);
62776d03 2643 netif_dbg(efx, drv, efx->net_dev, "shutdown successful\n");
8ceee660 2644
8ceee660 2645 efx_fini_struct(efx);
3de4e301 2646 pci_set_drvdata(pci_dev, NULL);
8ceee660 2647 free_netdev(efx->net_dev);
626950db
AR
2648
2649 pci_disable_pcie_error_reporting(pci_dev);
8ceee660
BH
2650};
2651
460eeaa0
BH
2652/* NIC VPD information
2653 * Called during probe to display the part number of the
2654 * installed NIC. VPD is potentially very large but this should
2655 * always appear within the first 512 bytes.
2656 */
2657#define SFC_VPD_LEN 512
2658static void efx_print_product_vpd(struct efx_nic *efx)
2659{
2660 struct pci_dev *dev = efx->pci_dev;
2661 char vpd_data[SFC_VPD_LEN];
2662 ssize_t vpd_size;
2663 int i, j;
2664
2665 /* Get the vpd data from the device */
2666 vpd_size = pci_read_vpd(dev, 0, sizeof(vpd_data), vpd_data);
2667 if (vpd_size <= 0) {
2668 netif_err(efx, drv, efx->net_dev, "Unable to read VPD\n");
2669 return;
2670 }
2671
2672 /* Get the Read only section */
2673 i = pci_vpd_find_tag(vpd_data, 0, vpd_size, PCI_VPD_LRDT_RO_DATA);
2674 if (i < 0) {
2675 netif_err(efx, drv, efx->net_dev, "VPD Read-only not found\n");
2676 return;
2677 }
2678
2679 j = pci_vpd_lrdt_size(&vpd_data[i]);
2680 i += PCI_VPD_LRDT_TAG_SIZE;
2681 if (i + j > vpd_size)
2682 j = vpd_size - i;
2683
2684 /* Get the Part number */
2685 i = pci_vpd_find_info_keyword(vpd_data, i, j, "PN");
2686 if (i < 0) {
2687 netif_err(efx, drv, efx->net_dev, "Part number not found\n");
2688 return;
2689 }
2690
2691 j = pci_vpd_info_field_size(&vpd_data[i]);
2692 i += PCI_VPD_INFO_FLD_HDR_SIZE;
2693 if (i + j > vpd_size) {
2694 netif_err(efx, drv, efx->net_dev, "Incomplete part number\n");
2695 return;
2696 }
2697
2698 netif_info(efx, drv, efx->net_dev,
2699 "Part Number : %.*s\n", j, &vpd_data[i]);
2700}
2701
2702
8ceee660
BH
2703/* Main body of NIC initialisation
2704 * This is called at module load (or hotplug insertion, theoretically).
2705 */
2706static int efx_pci_probe_main(struct efx_nic *efx)
2707{
2708 int rc;
2709
2710 /* Do start-of-day initialisation */
2711 rc = efx_probe_all(efx);
2712 if (rc)
2713 goto fail1;
2714
e8f14992 2715 efx_init_napi(efx);
8ceee660 2716
ef2b90ee 2717 rc = efx->type->init(efx);
8ceee660 2718 if (rc) {
62776d03
BH
2719 netif_err(efx, probe, efx->net_dev,
2720 "failed to initialise NIC\n");
278c0621 2721 goto fail3;
8ceee660
BH
2722 }
2723
2724 rc = efx_init_port(efx);
2725 if (rc) {
62776d03
BH
2726 netif_err(efx, probe, efx->net_dev,
2727 "failed to initialise port\n");
278c0621 2728 goto fail4;
8ceee660
BH
2729 }
2730
152b6a62 2731 rc = efx_nic_init_interrupt(efx);
8ceee660 2732 if (rc)
278c0621 2733 goto fail5;
7f967c01 2734 efx_start_interrupts(efx, false);
8ceee660
BH
2735
2736 return 0;
2737
278c0621 2738 fail5:
8ceee660 2739 efx_fini_port(efx);
8ceee660 2740 fail4:
ef2b90ee 2741 efx->type->fini(efx);
8ceee660
BH
2742 fail3:
2743 efx_fini_napi(efx);
8ceee660
BH
2744 efx_remove_all(efx);
2745 fail1:
2746 return rc;
2747}
2748
2749/* NIC initialisation
2750 *
2751 * This is called at module load (or hotplug insertion,
73ba7b68 2752 * theoretically). It sets up PCI mappings, resets the NIC,
8ceee660
BH
2753 * sets up and registers the network devices with the kernel and hooks
2754 * the interrupt service routine. It does not prepare the device for
2755 * transmission; this is left to the first time one of the network
2756 * interfaces is brought up (i.e. efx_net_open).
2757 */
87d1fc11 2758static int efx_pci_probe(struct pci_dev *pci_dev,
1dd06ae8 2759 const struct pci_device_id *entry)
8ceee660 2760{
8ceee660
BH
2761 struct net_device *net_dev;
2762 struct efx_nic *efx;
fadac6aa 2763 int rc;
8ceee660
BH
2764
2765 /* Allocate and initialise a struct net_device and struct efx_nic */
94b274bf
BH
2766 net_dev = alloc_etherdev_mqs(sizeof(*efx), EFX_MAX_CORE_TX_QUEUES,
2767 EFX_MAX_RX_QUEUES);
8ceee660
BH
2768 if (!net_dev)
2769 return -ENOMEM;
adeb15aa
BH
2770 efx = netdev_priv(net_dev);
2771 efx->type = (const struct efx_nic_type *) entry->driver_data;
2772 net_dev->features |= (efx->type->offload_features | NETIF_F_SG |
97bc5415 2773 NETIF_F_HIGHDMA | NETIF_F_TSO |
abfe9039 2774 NETIF_F_RXCSUM);
adeb15aa 2775 if (efx->type->offload_features & NETIF_F_V6_CSUM)
738a8f4b 2776 net_dev->features |= NETIF_F_TSO6;
28506563
BH
2777 /* Mask for features that also apply to VLAN devices */
2778 net_dev->vlan_features |= (NETIF_F_ALL_CSUM | NETIF_F_SG |
abfe9039
BH
2779 NETIF_F_HIGHDMA | NETIF_F_ALL_TSO |
2780 NETIF_F_RXCSUM);
2781 /* All offloads can be toggled */
2782 net_dev->hw_features = net_dev->features & ~NETIF_F_HIGHDMA;
8ceee660 2783 pci_set_drvdata(pci_dev, efx);
62776d03 2784 SET_NETDEV_DEV(net_dev, &pci_dev->dev);
adeb15aa 2785 rc = efx_init_struct(efx, pci_dev, net_dev);
8ceee660
BH
2786 if (rc)
2787 goto fail1;
2788
62776d03 2789 netif_info(efx, probe, efx->net_dev,
ff79c8ac 2790 "Solarflare NIC detected\n");
8ceee660 2791
460eeaa0
BH
2792 efx_print_product_vpd(efx);
2793
8ceee660
BH
2794 /* Set up basic I/O (BAR mappings etc) */
2795 rc = efx_init_io(efx);
2796 if (rc)
2797 goto fail2;
2798
fadac6aa 2799 rc = efx_pci_probe_main(efx);
fadac6aa
BH
2800 if (rc)
2801 goto fail3;
8ceee660 2802
8ceee660
BH
2803 rc = efx_register_netdev(efx);
2804 if (rc)
fadac6aa 2805 goto fail4;
8ceee660 2806
cd2d5b52
BH
2807 rc = efx_sriov_init(efx);
2808 if (rc)
2809 netif_err(efx, probe, efx->net_dev,
2810 "SR-IOV can't be enabled rc %d\n", rc);
2811
62776d03 2812 netif_dbg(efx, probe, efx->net_dev, "initialisation successful\n");
a5211bb5 2813
7c43161c 2814 /* Try to create MTDs, but allow this to fail */
a5211bb5 2815 rtnl_lock();
7c43161c 2816 rc = efx_mtd_probe(efx);
a5211bb5 2817 rtnl_unlock();
7c43161c
BH
2818 if (rc)
2819 netif_warn(efx, probe, efx->net_dev,
2820 "failed to create MTDs (%d)\n", rc);
2821
626950db
AR
2822 rc = pci_enable_pcie_error_reporting(pci_dev);
2823 if (rc && rc != -EINVAL)
2824 netif_warn(efx, probe, efx->net_dev,
2825 "pci_enable_pcie_error_reporting failed (%d)\n", rc);
2826
8ceee660
BH
2827 return 0;
2828
8ceee660 2829 fail4:
fadac6aa 2830 efx_pci_remove_main(efx);
8ceee660
BH
2831 fail3:
2832 efx_fini_io(efx);
2833 fail2:
2834 efx_fini_struct(efx);
2835 fail1:
3de4e301 2836 pci_set_drvdata(pci_dev, NULL);
5e2a911c 2837 WARN_ON(rc > 0);
62776d03 2838 netif_dbg(efx, drv, efx->net_dev, "initialisation failed. rc=%d\n", rc);
8ceee660
BH
2839 free_netdev(net_dev);
2840 return rc;
2841}
2842
89c758fa
BH
2843static int efx_pm_freeze(struct device *dev)
2844{
2845 struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
2846
61da026d
BH
2847 rtnl_lock();
2848
6032fb56
BH
2849 if (efx->state != STATE_DISABLED) {
2850 efx->state = STATE_UNINIT;
89c758fa 2851
c2f3b8e3 2852 efx_device_detach_sync(efx);
89c758fa 2853
6032fb56
BH
2854 efx_stop_all(efx);
2855 efx_stop_interrupts(efx, false);
2856 }
89c758fa 2857
61da026d
BH
2858 rtnl_unlock();
2859
89c758fa
BH
2860 return 0;
2861}
2862
2863static int efx_pm_thaw(struct device *dev)
2864{
2865 struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
2866
61da026d
BH
2867 rtnl_lock();
2868
6032fb56
BH
2869 if (efx->state != STATE_DISABLED) {
2870 efx_start_interrupts(efx, false);
89c758fa 2871
6032fb56
BH
2872 mutex_lock(&efx->mac_lock);
2873 efx->phy_op->reconfigure(efx);
2874 mutex_unlock(&efx->mac_lock);
89c758fa 2875
6032fb56 2876 efx_start_all(efx);
89c758fa 2877
6032fb56 2878 netif_device_attach(efx->net_dev);
89c758fa 2879
6032fb56 2880 efx->state = STATE_READY;
89c758fa 2881
6032fb56
BH
2882 efx->type->resume_wol(efx);
2883 }
89c758fa 2884
61da026d
BH
2885 rtnl_unlock();
2886
319ba649
SH
2887 /* Reschedule any quenched resets scheduled during efx_pm_freeze() */
2888 queue_work(reset_workqueue, &efx->reset_work);
2889
89c758fa
BH
2890 return 0;
2891}
2892
2893static int efx_pm_poweroff(struct device *dev)
2894{
2895 struct pci_dev *pci_dev = to_pci_dev(dev);
2896 struct efx_nic *efx = pci_get_drvdata(pci_dev);
2897
2898 efx->type->fini(efx);
2899
a7d529ae 2900 efx->reset_pending = 0;
89c758fa
BH
2901
2902 pci_save_state(pci_dev);
2903 return pci_set_power_state(pci_dev, PCI_D3hot);
2904}
2905
2906/* Used for both resume and restore */
2907static int efx_pm_resume(struct device *dev)
2908{
2909 struct pci_dev *pci_dev = to_pci_dev(dev);
2910 struct efx_nic *efx = pci_get_drvdata(pci_dev);
2911 int rc;
2912
2913 rc = pci_set_power_state(pci_dev, PCI_D0);
2914 if (rc)
2915 return rc;
2916 pci_restore_state(pci_dev);
2917 rc = pci_enable_device(pci_dev);
2918 if (rc)
2919 return rc;
2920 pci_set_master(efx->pci_dev);
2921 rc = efx->type->reset(efx, RESET_TYPE_ALL);
2922 if (rc)
2923 return rc;
2924 rc = efx->type->init(efx);
2925 if (rc)
2926 return rc;
2927 efx_pm_thaw(dev);
2928 return 0;
2929}
2930
2931static int efx_pm_suspend(struct device *dev)
2932{
2933 int rc;
2934
2935 efx_pm_freeze(dev);
2936 rc = efx_pm_poweroff(dev);
2937 if (rc)
2938 efx_pm_resume(dev);
2939 return rc;
2940}
2941
18e83e4c 2942static const struct dev_pm_ops efx_pm_ops = {
89c758fa
BH
2943 .suspend = efx_pm_suspend,
2944 .resume = efx_pm_resume,
2945 .freeze = efx_pm_freeze,
2946 .thaw = efx_pm_thaw,
2947 .poweroff = efx_pm_poweroff,
2948 .restore = efx_pm_resume,
2949};
2950
626950db
AR
2951/* A PCI error affecting this device was detected.
2952 * At this point MMIO and DMA may be disabled.
2953 * Stop the software path and request a slot reset.
2954 */
debd0034 2955static pci_ers_result_t efx_io_error_detected(struct pci_dev *pdev,
2956 enum pci_channel_state state)
626950db
AR
2957{
2958 pci_ers_result_t status = PCI_ERS_RESULT_RECOVERED;
2959 struct efx_nic *efx = pci_get_drvdata(pdev);
2960
2961 if (state == pci_channel_io_perm_failure)
2962 return PCI_ERS_RESULT_DISCONNECT;
2963
2964 rtnl_lock();
2965
2966 if (efx->state != STATE_DISABLED) {
2967 efx->state = STATE_RECOVERY;
2968 efx->reset_pending = 0;
2969
2970 efx_device_detach_sync(efx);
2971
2972 efx_stop_all(efx);
2973 efx_stop_interrupts(efx, false);
2974
2975 status = PCI_ERS_RESULT_NEED_RESET;
2976 } else {
2977 /* If the interface is disabled we don't want to do anything
2978 * with it.
2979 */
2980 status = PCI_ERS_RESULT_RECOVERED;
2981 }
2982
2983 rtnl_unlock();
2984
2985 pci_disable_device(pdev);
2986
2987 return status;
2988}
2989
2990/* Fake a successfull reset, which will be performed later in efx_io_resume. */
debd0034 2991static pci_ers_result_t efx_io_slot_reset(struct pci_dev *pdev)
626950db
AR
2992{
2993 struct efx_nic *efx = pci_get_drvdata(pdev);
2994 pci_ers_result_t status = PCI_ERS_RESULT_RECOVERED;
2995 int rc;
2996
2997 if (pci_enable_device(pdev)) {
2998 netif_err(efx, hw, efx->net_dev,
2999 "Cannot re-enable PCI device after reset.\n");
3000 status = PCI_ERS_RESULT_DISCONNECT;
3001 }
3002
3003 rc = pci_cleanup_aer_uncorrect_error_status(pdev);
3004 if (rc) {
3005 netif_err(efx, hw, efx->net_dev,
3006 "pci_cleanup_aer_uncorrect_error_status failed (%d)\n", rc);
3007 /* Non-fatal error. Continue. */
3008 }
3009
3010 return status;
3011}
3012
3013/* Perform the actual reset and resume I/O operations. */
3014static void efx_io_resume(struct pci_dev *pdev)
3015{
3016 struct efx_nic *efx = pci_get_drvdata(pdev);
3017 int rc;
3018
3019 rtnl_lock();
3020
3021 if (efx->state == STATE_DISABLED)
3022 goto out;
3023
3024 rc = efx_reset(efx, RESET_TYPE_ALL);
3025 if (rc) {
3026 netif_err(efx, hw, efx->net_dev,
3027 "efx_reset failed after PCI error (%d)\n", rc);
3028 } else {
3029 efx->state = STATE_READY;
3030 netif_dbg(efx, hw, efx->net_dev,
3031 "Done resetting and resuming IO after PCI error.\n");
3032 }
3033
3034out:
3035 rtnl_unlock();
3036}
3037
3038/* For simplicity and reliability, we always require a slot reset and try to
3039 * reset the hardware when a pci error affecting the device is detected.
3040 * We leave both the link_reset and mmio_enabled callback unimplemented:
3041 * with our request for slot reset the mmio_enabled callback will never be
3042 * called, and the link_reset callback is not used by AER or EEH mechanisms.
3043 */
3044static struct pci_error_handlers efx_err_handlers = {
3045 .error_detected = efx_io_error_detected,
3046 .slot_reset = efx_io_slot_reset,
3047 .resume = efx_io_resume,
3048};
3049
8ceee660 3050static struct pci_driver efx_pci_driver = {
c5d5f5fd 3051 .name = KBUILD_MODNAME,
8ceee660
BH
3052 .id_table = efx_pci_table,
3053 .probe = efx_pci_probe,
3054 .remove = efx_pci_remove,
89c758fa 3055 .driver.pm = &efx_pm_ops,
626950db 3056 .err_handler = &efx_err_handlers,
8ceee660
BH
3057};
3058
3059/**************************************************************************
3060 *
3061 * Kernel module interface
3062 *
3063 *************************************************************************/
3064
3065module_param(interrupt_mode, uint, 0444);
3066MODULE_PARM_DESC(interrupt_mode,
3067 "Interrupt mode (0=>MSIX 1=>MSI 2=>legacy)");
3068
3069static int __init efx_init_module(void)
3070{
3071 int rc;
3072
3073 printk(KERN_INFO "Solarflare NET driver v" EFX_DRIVER_VERSION "\n");
3074
3075 rc = register_netdevice_notifier(&efx_netdev_notifier);
3076 if (rc)
3077 goto err_notifier;
3078
cd2d5b52
BH
3079 rc = efx_init_sriov();
3080 if (rc)
3081 goto err_sriov;
3082
1ab00629
SH
3083 reset_workqueue = create_singlethread_workqueue("sfc_reset");
3084 if (!reset_workqueue) {
3085 rc = -ENOMEM;
3086 goto err_reset;
3087 }
8ceee660
BH
3088
3089 rc = pci_register_driver(&efx_pci_driver);
3090 if (rc < 0)
3091 goto err_pci;
3092
3093 return 0;
3094
3095 err_pci:
1ab00629
SH
3096 destroy_workqueue(reset_workqueue);
3097 err_reset:
cd2d5b52
BH
3098 efx_fini_sriov();
3099 err_sriov:
8ceee660
BH
3100 unregister_netdevice_notifier(&efx_netdev_notifier);
3101 err_notifier:
3102 return rc;
3103}
3104
3105static void __exit efx_exit_module(void)
3106{
3107 printk(KERN_INFO "Solarflare NET driver unloading\n");
3108
3109 pci_unregister_driver(&efx_pci_driver);
1ab00629 3110 destroy_workqueue(reset_workqueue);
cd2d5b52 3111 efx_fini_sriov();
8ceee660
BH
3112 unregister_netdevice_notifier(&efx_netdev_notifier);
3113
3114}
3115
3116module_init(efx_init_module);
3117module_exit(efx_exit_module);
3118
906bb26c
BH
3119MODULE_AUTHOR("Solarflare Communications and "
3120 "Michael Brown <mbrown@fensystems.co.uk>");
8ceee660
BH
3121MODULE_DESCRIPTION("Solarflare Communications network driver");
3122MODULE_LICENSE("GPL");
3123MODULE_DEVICE_TABLE(pci, efx_pci_table);