bonding:record primary when modify it via sysfs
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / ethernet / sfc / efx.c
CommitLineData
8ceee660
BH
1/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
0a6f40c6 4 * Copyright 2005-2011 Solarflare Communications Inc.
8ceee660
BH
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#include <linux/module.h>
12#include <linux/pci.h>
13#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/delay.h>
16#include <linux/notifier.h>
17#include <linux/ip.h>
18#include <linux/tcp.h>
19#include <linux/in.h>
20#include <linux/crc32.h>
21#include <linux/ethtool.h>
aa6ef27e 22#include <linux/topology.h>
5a0e3ad6 23#include <linux/gfp.h>
64d8ad6d 24#include <linux/cpu_rmap.h>
8ceee660 25#include "net_driver.h"
8ceee660 26#include "efx.h"
744093c9 27#include "nic.h"
dd40781e 28#include "selftest.h"
8ceee660 29
8880f4ec 30#include "mcdi.h"
fd371e32 31#include "workarounds.h"
8880f4ec 32
c459302d
BH
33/**************************************************************************
34 *
35 * Type name strings
36 *
37 **************************************************************************
38 */
39
40/* Loopback mode names (see LOOPBACK_MODE()) */
41const unsigned int efx_loopback_mode_max = LOOPBACK_MAX;
18e83e4c 42const char *const efx_loopback_mode_names[] = {
c459302d 43 [LOOPBACK_NONE] = "NONE",
e58f69f4 44 [LOOPBACK_DATA] = "DATAPATH",
c459302d
BH
45 [LOOPBACK_GMAC] = "GMAC",
46 [LOOPBACK_XGMII] = "XGMII",
47 [LOOPBACK_XGXS] = "XGXS",
9c636baf
BH
48 [LOOPBACK_XAUI] = "XAUI",
49 [LOOPBACK_GMII] = "GMII",
50 [LOOPBACK_SGMII] = "SGMII",
e58f69f4
BH
51 [LOOPBACK_XGBR] = "XGBR",
52 [LOOPBACK_XFI] = "XFI",
53 [LOOPBACK_XAUI_FAR] = "XAUI_FAR",
54 [LOOPBACK_GMII_FAR] = "GMII_FAR",
55 [LOOPBACK_SGMII_FAR] = "SGMII_FAR",
56 [LOOPBACK_XFI_FAR] = "XFI_FAR",
c459302d
BH
57 [LOOPBACK_GPHY] = "GPHY",
58 [LOOPBACK_PHYXS] = "PHYXS",
9c636baf
BH
59 [LOOPBACK_PCS] = "PCS",
60 [LOOPBACK_PMAPMD] = "PMA/PMD",
e58f69f4
BH
61 [LOOPBACK_XPORT] = "XPORT",
62 [LOOPBACK_XGMII_WS] = "XGMII_WS",
9c636baf 63 [LOOPBACK_XAUI_WS] = "XAUI_WS",
e58f69f4
BH
64 [LOOPBACK_XAUI_WS_FAR] = "XAUI_WS_FAR",
65 [LOOPBACK_XAUI_WS_NEAR] = "XAUI_WS_NEAR",
9c636baf 66 [LOOPBACK_GMII_WS] = "GMII_WS",
e58f69f4
BH
67 [LOOPBACK_XFI_WS] = "XFI_WS",
68 [LOOPBACK_XFI_WS_FAR] = "XFI_WS_FAR",
9c636baf 69 [LOOPBACK_PHYXS_WS] = "PHYXS_WS",
c459302d
BH
70};
71
c459302d 72const unsigned int efx_reset_type_max = RESET_TYPE_MAX;
18e83e4c 73const char *const efx_reset_type_names[] = {
c459302d
BH
74 [RESET_TYPE_INVISIBLE] = "INVISIBLE",
75 [RESET_TYPE_ALL] = "ALL",
76 [RESET_TYPE_WORLD] = "WORLD",
77 [RESET_TYPE_DISABLE] = "DISABLE",
78 [RESET_TYPE_TX_WATCHDOG] = "TX_WATCHDOG",
79 [RESET_TYPE_INT_ERROR] = "INT_ERROR",
80 [RESET_TYPE_RX_RECOVERY] = "RX_RECOVERY",
81 [RESET_TYPE_RX_DESC_FETCH] = "RX_DESC_FETCH",
82 [RESET_TYPE_TX_DESC_FETCH] = "TX_DESC_FETCH",
83 [RESET_TYPE_TX_SKIP] = "TX_SKIP",
8880f4ec 84 [RESET_TYPE_MC_FAILURE] = "MC_FAILURE",
c459302d
BH
85};
86
8ceee660
BH
87#define EFX_MAX_MTU (9 * 1024)
88
1ab00629
SH
89/* Reset workqueue. If any NIC has a hardware failure then a reset will be
90 * queued onto this work queue. This is not a per-nic work queue, because
91 * efx_reset_work() acquires the rtnl lock, so resets are naturally serialised.
92 */
93static struct workqueue_struct *reset_workqueue;
94
8ceee660
BH
95/**************************************************************************
96 *
97 * Configurable values
98 *
99 *************************************************************************/
100
8ceee660
BH
101/*
102 * Use separate channels for TX and RX events
103 *
28b581ab
NT
104 * Set this to 1 to use separate channels for TX and RX. It allows us
105 * to control interrupt affinity separately for TX and RX.
8ceee660 106 *
28b581ab 107 * This is only used in MSI-X interrupt mode
8ceee660 108 */
28b581ab 109static unsigned int separate_tx_channels;
8313aca3 110module_param(separate_tx_channels, uint, 0444);
28b581ab
NT
111MODULE_PARM_DESC(separate_tx_channels,
112 "Use separate channels for TX and RX");
8ceee660
BH
113
114/* This is the weight assigned to each of the (per-channel) virtual
115 * NAPI devices.
116 */
117static int napi_weight = 64;
118
119/* This is the time (in jiffies) between invocations of the hardware
e254c274
BH
120 * monitor. On Falcon-based NICs, this will:
121 * - Check the on-board hardware monitor;
122 * - Poll the link state and reconfigure the hardware as necessary.
8ceee660 123 */
d215697f 124static unsigned int efx_monitor_interval = 1 * HZ;
8ceee660 125
8ceee660
BH
126/* Initial interrupt moderation settings. They can be modified after
127 * module load with ethtool.
128 *
129 * The default for RX should strike a balance between increasing the
130 * round-trip latency and reducing overhead.
131 */
132static unsigned int rx_irq_mod_usec = 60;
133
134/* Initial interrupt moderation settings. They can be modified after
135 * module load with ethtool.
136 *
137 * This default is chosen to ensure that a 10G link does not go idle
138 * while a TX queue is stopped after it has become full. A queue is
139 * restarted when it drops below half full. The time this takes (assuming
140 * worst case 3 descriptors per packet and 1024 descriptors) is
141 * 512 / 3 * 1.2 = 205 usec.
142 */
143static unsigned int tx_irq_mod_usec = 150;
144
145/* This is the first interrupt mode to try out of:
146 * 0 => MSI-X
147 * 1 => MSI
148 * 2 => legacy
149 */
150static unsigned int interrupt_mode;
151
152/* This is the requested number of CPUs to use for Receive-Side Scaling (RSS),
153 * i.e. the number of CPUs among which we may distribute simultaneous
154 * interrupt handling.
155 *
156 * Cards without MSI-X will only target one CPU via legacy or MSI interrupt.
cdb08f8f 157 * The default (0) means to assign an interrupt to each core.
8ceee660
BH
158 */
159static unsigned int rss_cpus;
160module_param(rss_cpus, uint, 0444);
161MODULE_PARM_DESC(rss_cpus, "Number of CPUs to use for Receive-Side Scaling");
162
84ae48fe
BH
163static int phy_flash_cfg;
164module_param(phy_flash_cfg, int, 0644);
165MODULE_PARM_DESC(phy_flash_cfg, "Set PHYs into reflash mode initially");
166
e7bed9c8 167static unsigned irq_adapt_low_thresh = 8000;
6fb70fd1
BH
168module_param(irq_adapt_low_thresh, uint, 0644);
169MODULE_PARM_DESC(irq_adapt_low_thresh,
170 "Threshold score for reducing IRQ moderation");
171
e7bed9c8 172static unsigned irq_adapt_high_thresh = 16000;
6fb70fd1
BH
173module_param(irq_adapt_high_thresh, uint, 0644);
174MODULE_PARM_DESC(irq_adapt_high_thresh,
175 "Threshold score for increasing IRQ moderation");
176
62776d03
BH
177static unsigned debug = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
178 NETIF_MSG_LINK | NETIF_MSG_IFDOWN |
179 NETIF_MSG_IFUP | NETIF_MSG_RX_ERR |
180 NETIF_MSG_TX_ERR | NETIF_MSG_HW);
181module_param(debug, uint, 0);
182MODULE_PARM_DESC(debug, "Bitmapped debugging message enable value");
183
8ceee660
BH
184/**************************************************************************
185 *
186 * Utility functions and prototypes
187 *
188 *************************************************************************/
4642610c 189
7f967c01
BH
190static void efx_start_interrupts(struct efx_nic *efx, bool may_keep_eventq);
191static void efx_stop_interrupts(struct efx_nic *efx, bool may_keep_eventq);
192static void efx_remove_channel(struct efx_channel *channel);
4642610c 193static void efx_remove_channels(struct efx_nic *efx);
7f967c01 194static const struct efx_channel_type efx_default_channel_type;
8ceee660 195static void efx_remove_port(struct efx_nic *efx);
7f967c01 196static void efx_init_napi_channel(struct efx_channel *channel);
8ceee660 197static void efx_fini_napi(struct efx_nic *efx);
e8f14992 198static void efx_fini_napi_channel(struct efx_channel *channel);
4642610c
BH
199static void efx_fini_struct(struct efx_nic *efx);
200static void efx_start_all(struct efx_nic *efx);
201static void efx_stop_all(struct efx_nic *efx);
8ceee660
BH
202
203#define EFX_ASSERT_RESET_SERIALISED(efx) \
204 do { \
332c1ce9
BH
205 if ((efx->state == STATE_RUNNING) || \
206 (efx->state == STATE_DISABLED)) \
8ceee660
BH
207 ASSERT_RTNL(); \
208 } while (0)
209
210/**************************************************************************
211 *
212 * Event queue processing
213 *
214 *************************************************************************/
215
216/* Process channel's event queue
217 *
218 * This function is responsible for processing the event queue of a
219 * single channel. The caller must guarantee that this function will
220 * never be concurrently called more than once on the same channel,
221 * though different channels may be being processed concurrently.
222 */
fa236e18 223static int efx_process_channel(struct efx_channel *channel, int budget)
8ceee660 224{
fa236e18 225 int spent;
8ceee660 226
9f2cb71c 227 if (unlikely(!channel->enabled))
42cbe2d7 228 return 0;
8ceee660 229
fa236e18 230 spent = efx_nic_process_eventq(channel, budget);
d9ab7007
BH
231 if (spent && efx_channel_has_rx_queue(channel)) {
232 struct efx_rx_queue *rx_queue =
233 efx_channel_get_rx_queue(channel);
234
235 /* Deliver last RX packet. */
236 if (channel->rx_pkt) {
237 __efx_rx_packet(channel, channel->rx_pkt);
238 channel->rx_pkt = NULL;
239 }
9f2cb71c
BH
240 if (rx_queue->enabled) {
241 efx_rx_strategy(channel);
242 efx_fast_push_rx_descriptors(rx_queue);
243 }
8ceee660
BH
244 }
245
fa236e18 246 return spent;
8ceee660
BH
247}
248
249/* Mark channel as finished processing
250 *
251 * Note that since we will not receive further interrupts for this
252 * channel before we finish processing and call the eventq_read_ack()
253 * method, there is no need to use the interrupt hold-off timers.
254 */
255static inline void efx_channel_processed(struct efx_channel *channel)
256{
5b9e207c
BH
257 /* The interrupt handler for this channel may set work_pending
258 * as soon as we acknowledge the events we've seen. Make sure
259 * it's cleared before then. */
dc8cfa55 260 channel->work_pending = false;
5b9e207c
BH
261 smp_wmb();
262
152b6a62 263 efx_nic_eventq_read_ack(channel);
8ceee660
BH
264}
265
266/* NAPI poll handler
267 *
268 * NAPI guarantees serialisation of polls of the same device, which
269 * provides the guarantee required by efx_process_channel().
270 */
271static int efx_poll(struct napi_struct *napi, int budget)
272{
273 struct efx_channel *channel =
274 container_of(napi, struct efx_channel, napi_str);
62776d03 275 struct efx_nic *efx = channel->efx;
fa236e18 276 int spent;
8ceee660 277
62776d03
BH
278 netif_vdbg(efx, intr, efx->net_dev,
279 "channel %d NAPI poll executing on CPU %d\n",
280 channel->channel, raw_smp_processor_id());
8ceee660 281
fa236e18 282 spent = efx_process_channel(channel, budget);
8ceee660 283
fa236e18 284 if (spent < budget) {
9d9a6973 285 if (efx_channel_has_rx_queue(channel) &&
6fb70fd1
BH
286 efx->irq_rx_adaptive &&
287 unlikely(++channel->irq_count == 1000)) {
6fb70fd1
BH
288 if (unlikely(channel->irq_mod_score <
289 irq_adapt_low_thresh)) {
0d86ebd8
BH
290 if (channel->irq_moderation > 1) {
291 channel->irq_moderation -= 1;
ef2b90ee 292 efx->type->push_irq_moderation(channel);
0d86ebd8 293 }
6fb70fd1
BH
294 } else if (unlikely(channel->irq_mod_score >
295 irq_adapt_high_thresh)) {
0d86ebd8
BH
296 if (channel->irq_moderation <
297 efx->irq_rx_moderation) {
298 channel->irq_moderation += 1;
ef2b90ee 299 efx->type->push_irq_moderation(channel);
0d86ebd8 300 }
6fb70fd1 301 }
6fb70fd1
BH
302 channel->irq_count = 0;
303 channel->irq_mod_score = 0;
304 }
305
64d8ad6d
BH
306 efx_filter_rfs_expire(channel);
307
8ceee660 308 /* There is no race here; although napi_disable() will
288379f0 309 * only wait for napi_complete(), this isn't a problem
8ceee660
BH
310 * since efx_channel_processed() will have no effect if
311 * interrupts have already been disabled.
312 */
288379f0 313 napi_complete(napi);
8ceee660
BH
314 efx_channel_processed(channel);
315 }
316
fa236e18 317 return spent;
8ceee660
BH
318}
319
320/* Process the eventq of the specified channel immediately on this CPU
321 *
322 * Disable hardware generated interrupts, wait for any existing
323 * processing to finish, then directly poll (and ack ) the eventq.
324 * Finally reenable NAPI and interrupts.
325 *
d4fabcc8
BH
326 * This is for use only during a loopback self-test. It must not
327 * deliver any packets up the stack as this can result in deadlock.
8ceee660
BH
328 */
329void efx_process_channel_now(struct efx_channel *channel)
330{
331 struct efx_nic *efx = channel->efx;
332
8313aca3 333 BUG_ON(channel->channel >= efx->n_channels);
8ceee660 334 BUG_ON(!channel->enabled);
d4fabcc8 335 BUG_ON(!efx->loopback_selftest);
8ceee660
BH
336
337 /* Disable interrupts and wait for ISRs to complete */
152b6a62 338 efx_nic_disable_interrupts(efx);
94dec6a2 339 if (efx->legacy_irq) {
8ceee660 340 synchronize_irq(efx->legacy_irq);
94dec6a2
BH
341 efx->legacy_irq_enabled = false;
342 }
64ee3120 343 if (channel->irq)
8ceee660
BH
344 synchronize_irq(channel->irq);
345
346 /* Wait for any NAPI processing to complete */
347 napi_disable(&channel->napi_str);
348
349 /* Poll the channel */
ecc910f5 350 efx_process_channel(channel, channel->eventq_mask + 1);
8ceee660
BH
351
352 /* Ack the eventq. This may cause an interrupt to be generated
353 * when they are reenabled */
354 efx_channel_processed(channel);
355
356 napi_enable(&channel->napi_str);
94dec6a2
BH
357 if (efx->legacy_irq)
358 efx->legacy_irq_enabled = true;
152b6a62 359 efx_nic_enable_interrupts(efx);
8ceee660
BH
360}
361
362/* Create event queue
363 * Event queue memory allocations are done only once. If the channel
364 * is reset, the memory buffer will be reused; this guards against
365 * errors during channel reset and also simplifies interrupt handling.
366 */
367static int efx_probe_eventq(struct efx_channel *channel)
368{
ecc910f5
SH
369 struct efx_nic *efx = channel->efx;
370 unsigned long entries;
371
86ee5302 372 netif_dbg(efx, probe, efx->net_dev,
62776d03 373 "chan %d create event queue\n", channel->channel);
8ceee660 374
ecc910f5
SH
375 /* Build an event queue with room for one event per tx and rx buffer,
376 * plus some extra for link state events and MCDI completions. */
377 entries = roundup_pow_of_two(efx->rxq_entries + efx->txq_entries + 128);
378 EFX_BUG_ON_PARANOID(entries > EFX_MAX_EVQ_SIZE);
379 channel->eventq_mask = max(entries, EFX_MIN_EVQ_SIZE) - 1;
380
152b6a62 381 return efx_nic_probe_eventq(channel);
8ceee660
BH
382}
383
384/* Prepare channel's event queue */
bc3c90a2 385static void efx_init_eventq(struct efx_channel *channel)
8ceee660 386{
62776d03
BH
387 netif_dbg(channel->efx, drv, channel->efx->net_dev,
388 "chan %d init event queue\n", channel->channel);
8ceee660
BH
389
390 channel->eventq_read_ptr = 0;
391
152b6a62 392 efx_nic_init_eventq(channel);
8ceee660
BH
393}
394
9f2cb71c
BH
395/* Enable event queue processing and NAPI */
396static void efx_start_eventq(struct efx_channel *channel)
397{
398 netif_dbg(channel->efx, ifup, channel->efx->net_dev,
399 "chan %d start event queue\n", channel->channel);
400
401 /* The interrupt handler for this channel may set work_pending
402 * as soon as we enable it. Make sure it's cleared before
403 * then. Similarly, make sure it sees the enabled flag set.
404 */
405 channel->work_pending = false;
406 channel->enabled = true;
407 smp_wmb();
408
409 napi_enable(&channel->napi_str);
410 efx_nic_eventq_read_ack(channel);
411}
412
413/* Disable event queue processing and NAPI */
414static void efx_stop_eventq(struct efx_channel *channel)
415{
416 if (!channel->enabled)
417 return;
418
419 napi_disable(&channel->napi_str);
420 channel->enabled = false;
421}
422
8ceee660
BH
423static void efx_fini_eventq(struct efx_channel *channel)
424{
62776d03
BH
425 netif_dbg(channel->efx, drv, channel->efx->net_dev,
426 "chan %d fini event queue\n", channel->channel);
8ceee660 427
152b6a62 428 efx_nic_fini_eventq(channel);
8ceee660
BH
429}
430
431static void efx_remove_eventq(struct efx_channel *channel)
432{
62776d03
BH
433 netif_dbg(channel->efx, drv, channel->efx->net_dev,
434 "chan %d remove event queue\n", channel->channel);
8ceee660 435
152b6a62 436 efx_nic_remove_eventq(channel);
8ceee660
BH
437}
438
439/**************************************************************************
440 *
441 * Channel handling
442 *
443 *************************************************************************/
444
7f967c01 445/* Allocate and initialise a channel structure. */
4642610c
BH
446static struct efx_channel *
447efx_alloc_channel(struct efx_nic *efx, int i, struct efx_channel *old_channel)
448{
449 struct efx_channel *channel;
450 struct efx_rx_queue *rx_queue;
451 struct efx_tx_queue *tx_queue;
452 int j;
453
7f967c01
BH
454 channel = kzalloc(sizeof(*channel), GFP_KERNEL);
455 if (!channel)
456 return NULL;
4642610c 457
7f967c01
BH
458 channel->efx = efx;
459 channel->channel = i;
460 channel->type = &efx_default_channel_type;
4642610c 461
7f967c01
BH
462 for (j = 0; j < EFX_TXQ_TYPES; j++) {
463 tx_queue = &channel->tx_queue[j];
464 tx_queue->efx = efx;
465 tx_queue->queue = i * EFX_TXQ_TYPES + j;
466 tx_queue->channel = channel;
467 }
4642610c 468
7f967c01
BH
469 rx_queue = &channel->rx_queue;
470 rx_queue->efx = efx;
471 setup_timer(&rx_queue->slow_fill, efx_rx_slow_fill,
472 (unsigned long)rx_queue);
4642610c 473
7f967c01
BH
474 return channel;
475}
476
477/* Allocate and initialise a channel structure, copying parameters
478 * (but not resources) from an old channel structure.
479 */
480static struct efx_channel *
481efx_copy_channel(const struct efx_channel *old_channel)
482{
483 struct efx_channel *channel;
484 struct efx_rx_queue *rx_queue;
485 struct efx_tx_queue *tx_queue;
486 int j;
4642610c 487
7f967c01
BH
488 channel = kmalloc(sizeof(*channel), GFP_KERNEL);
489 if (!channel)
490 return NULL;
491
492 *channel = *old_channel;
493
494 channel->napi_dev = NULL;
495 memset(&channel->eventq, 0, sizeof(channel->eventq));
4642610c 496
7f967c01
BH
497 for (j = 0; j < EFX_TXQ_TYPES; j++) {
498 tx_queue = &channel->tx_queue[j];
499 if (tx_queue->channel)
4642610c 500 tx_queue->channel = channel;
7f967c01
BH
501 tx_queue->buffer = NULL;
502 memset(&tx_queue->txd, 0, sizeof(tx_queue->txd));
4642610c
BH
503 }
504
4642610c 505 rx_queue = &channel->rx_queue;
7f967c01
BH
506 rx_queue->buffer = NULL;
507 memset(&rx_queue->rxd, 0, sizeof(rx_queue->rxd));
4642610c
BH
508 setup_timer(&rx_queue->slow_fill, efx_rx_slow_fill,
509 (unsigned long)rx_queue);
510
511 return channel;
512}
513
8ceee660
BH
514static int efx_probe_channel(struct efx_channel *channel)
515{
516 struct efx_tx_queue *tx_queue;
517 struct efx_rx_queue *rx_queue;
518 int rc;
519
62776d03
BH
520 netif_dbg(channel->efx, probe, channel->efx->net_dev,
521 "creating channel %d\n", channel->channel);
8ceee660 522
7f967c01
BH
523 rc = channel->type->pre_probe(channel);
524 if (rc)
525 goto fail;
526
8ceee660
BH
527 rc = efx_probe_eventq(channel);
528 if (rc)
7f967c01 529 goto fail;
8ceee660
BH
530
531 efx_for_each_channel_tx_queue(tx_queue, channel) {
532 rc = efx_probe_tx_queue(tx_queue);
533 if (rc)
7f967c01 534 goto fail;
8ceee660
BH
535 }
536
537 efx_for_each_channel_rx_queue(rx_queue, channel) {
538 rc = efx_probe_rx_queue(rx_queue);
539 if (rc)
7f967c01 540 goto fail;
8ceee660
BH
541 }
542
543 channel->n_rx_frm_trunc = 0;
544
545 return 0;
546
7f967c01
BH
547fail:
548 efx_remove_channel(channel);
8ceee660
BH
549 return rc;
550}
551
7f967c01
BH
552static void
553efx_get_channel_name(struct efx_channel *channel, char *buf, size_t len)
554{
555 struct efx_nic *efx = channel->efx;
556 const char *type;
557 int number;
558
559 number = channel->channel;
560 if (efx->tx_channel_offset == 0) {
561 type = "";
562 } else if (channel->channel < efx->tx_channel_offset) {
563 type = "-rx";
564 } else {
565 type = "-tx";
566 number -= efx->tx_channel_offset;
567 }
568 snprintf(buf, len, "%s%s-%d", efx->name, type, number);
569}
8ceee660 570
56536e9c
BH
571static void efx_set_channel_names(struct efx_nic *efx)
572{
573 struct efx_channel *channel;
56536e9c 574
7f967c01
BH
575 efx_for_each_channel(channel, efx)
576 channel->type->get_name(channel,
577 efx->channel_name[channel->channel],
578 sizeof(efx->channel_name[0]));
56536e9c
BH
579}
580
4642610c
BH
581static int efx_probe_channels(struct efx_nic *efx)
582{
583 struct efx_channel *channel;
584 int rc;
585
586 /* Restart special buffer allocation */
587 efx->next_buffer_table = 0;
588
c92aaff1
BH
589 /* Probe channels in reverse, so that any 'extra' channels
590 * use the start of the buffer table. This allows the traffic
591 * channels to be resized without moving them or wasting the
592 * entries before them.
593 */
594 efx_for_each_channel_rev(channel, efx) {
4642610c
BH
595 rc = efx_probe_channel(channel);
596 if (rc) {
597 netif_err(efx, probe, efx->net_dev,
598 "failed to create channel %d\n",
599 channel->channel);
600 goto fail;
601 }
602 }
603 efx_set_channel_names(efx);
604
605 return 0;
606
607fail:
608 efx_remove_channels(efx);
609 return rc;
610}
611
8ceee660
BH
612/* Channels are shutdown and reinitialised whilst the NIC is running
613 * to propagate configuration changes (mtu, checksum offload), or
614 * to clear hardware error conditions
615 */
9f2cb71c 616static void efx_start_datapath(struct efx_nic *efx)
8ceee660
BH
617{
618 struct efx_tx_queue *tx_queue;
619 struct efx_rx_queue *rx_queue;
620 struct efx_channel *channel;
8ceee660 621
f7f13b0b
BH
622 /* Calculate the rx buffer allocation parameters required to
623 * support the current MTU, including padding for header
624 * alignment and overruns.
625 */
626 efx->rx_buffer_len = (max(EFX_PAGE_IP_ALIGN, NET_IP_ALIGN) +
627 EFX_MAX_FRAME_LEN(efx->net_dev->mtu) +
39c9cf07 628 efx->type->rx_buffer_hash_size +
f7f13b0b 629 efx->type->rx_buffer_padding);
62b330ba
SH
630 efx->rx_buffer_order = get_order(efx->rx_buffer_len +
631 sizeof(struct efx_rx_page_state));
8ceee660
BH
632
633 /* Initialise the channels */
634 efx_for_each_channel(channel, efx) {
bc3c90a2
BH
635 efx_for_each_channel_tx_queue(tx_queue, channel)
636 efx_init_tx_queue(tx_queue);
8ceee660
BH
637
638 /* The rx buffer allocation strategy is MTU dependent */
639 efx_rx_strategy(channel);
640
9f2cb71c 641 efx_for_each_channel_rx_queue(rx_queue, channel) {
bc3c90a2 642 efx_init_rx_queue(rx_queue);
9f2cb71c
BH
643 efx_nic_generate_fill_event(rx_queue);
644 }
8ceee660
BH
645
646 WARN_ON(channel->rx_pkt != NULL);
647 efx_rx_strategy(channel);
648 }
8ceee660 649
9f2cb71c
BH
650 if (netif_device_present(efx->net_dev))
651 netif_tx_wake_all_queues(efx->net_dev);
8ceee660
BH
652}
653
9f2cb71c 654static void efx_stop_datapath(struct efx_nic *efx)
8ceee660
BH
655{
656 struct efx_channel *channel;
657 struct efx_tx_queue *tx_queue;
658 struct efx_rx_queue *rx_queue;
3dca9d2d 659 struct pci_dev *dev = efx->pci_dev;
6bc5d3a9 660 int rc;
8ceee660
BH
661
662 EFX_ASSERT_RESET_SERIALISED(efx);
663 BUG_ON(efx->port_enabled);
664
3dca9d2d
SH
665 /* Only perform flush if dma is enabled */
666 if (dev->is_busmaster) {
667 rc = efx_nic_flush_queues(efx);
668
669 if (rc && EFX_WORKAROUND_7803(efx)) {
670 /* Schedule a reset to recover from the flush failure. The
671 * descriptor caches reference memory we're about to free,
672 * but falcon_reconfigure_mac_wrapper() won't reconnect
673 * the MACs because of the pending reset. */
674 netif_err(efx, drv, efx->net_dev,
675 "Resetting to recover from flush failure\n");
676 efx_schedule_reset(efx, RESET_TYPE_ALL);
677 } else if (rc) {
678 netif_err(efx, drv, efx->net_dev, "failed to flush queues\n");
679 } else {
680 netif_dbg(efx, drv, efx->net_dev,
681 "successfully flushed all queues\n");
682 }
fd371e32 683 }
6bc5d3a9 684
8ceee660 685 efx_for_each_channel(channel, efx) {
9f2cb71c
BH
686 /* RX packet processing is pipelined, so wait for the
687 * NAPI handler to complete. At least event queue 0
688 * might be kept active by non-data events, so don't
689 * use napi_synchronize() but actually disable NAPI
690 * temporarily.
691 */
692 if (efx_channel_has_rx_queue(channel)) {
693 efx_stop_eventq(channel);
694 efx_start_eventq(channel);
695 }
8ceee660
BH
696
697 efx_for_each_channel_rx_queue(rx_queue, channel)
698 efx_fini_rx_queue(rx_queue);
94b274bf 699 efx_for_each_possible_channel_tx_queue(tx_queue, channel)
8ceee660 700 efx_fini_tx_queue(tx_queue);
8ceee660
BH
701 }
702}
703
704static void efx_remove_channel(struct efx_channel *channel)
705{
706 struct efx_tx_queue *tx_queue;
707 struct efx_rx_queue *rx_queue;
708
62776d03
BH
709 netif_dbg(channel->efx, drv, channel->efx->net_dev,
710 "destroy chan %d\n", channel->channel);
8ceee660
BH
711
712 efx_for_each_channel_rx_queue(rx_queue, channel)
713 efx_remove_rx_queue(rx_queue);
94b274bf 714 efx_for_each_possible_channel_tx_queue(tx_queue, channel)
8ceee660
BH
715 efx_remove_tx_queue(tx_queue);
716 efx_remove_eventq(channel);
8ceee660
BH
717}
718
4642610c
BH
719static void efx_remove_channels(struct efx_nic *efx)
720{
721 struct efx_channel *channel;
722
723 efx_for_each_channel(channel, efx)
724 efx_remove_channel(channel);
725}
726
727int
728efx_realloc_channels(struct efx_nic *efx, u32 rxq_entries, u32 txq_entries)
729{
730 struct efx_channel *other_channel[EFX_MAX_CHANNELS], *channel;
731 u32 old_rxq_entries, old_txq_entries;
7f967c01
BH
732 unsigned i, next_buffer_table = 0;
733 int rc = 0;
734
735 /* Not all channels should be reallocated. We must avoid
736 * reallocating their buffer table entries.
737 */
738 efx_for_each_channel(channel, efx) {
739 struct efx_rx_queue *rx_queue;
740 struct efx_tx_queue *tx_queue;
741
742 if (channel->type->copy)
743 continue;
744 next_buffer_table = max(next_buffer_table,
745 channel->eventq.index +
746 channel->eventq.entries);
747 efx_for_each_channel_rx_queue(rx_queue, channel)
748 next_buffer_table = max(next_buffer_table,
749 rx_queue->rxd.index +
750 rx_queue->rxd.entries);
751 efx_for_each_channel_tx_queue(tx_queue, channel)
752 next_buffer_table = max(next_buffer_table,
753 tx_queue->txd.index +
754 tx_queue->txd.entries);
755 }
4642610c
BH
756
757 efx_stop_all(efx);
7f967c01 758 efx_stop_interrupts(efx, true);
4642610c 759
7f967c01 760 /* Clone channels (where possible) */
4642610c
BH
761 memset(other_channel, 0, sizeof(other_channel));
762 for (i = 0; i < efx->n_channels; i++) {
7f967c01
BH
763 channel = efx->channel[i];
764 if (channel->type->copy)
765 channel = channel->type->copy(channel);
4642610c
BH
766 if (!channel) {
767 rc = -ENOMEM;
768 goto out;
769 }
770 other_channel[i] = channel;
771 }
772
773 /* Swap entry counts and channel pointers */
774 old_rxq_entries = efx->rxq_entries;
775 old_txq_entries = efx->txq_entries;
776 efx->rxq_entries = rxq_entries;
777 efx->txq_entries = txq_entries;
778 for (i = 0; i < efx->n_channels; i++) {
779 channel = efx->channel[i];
780 efx->channel[i] = other_channel[i];
781 other_channel[i] = channel;
782 }
783
7f967c01
BH
784 /* Restart buffer table allocation */
785 efx->next_buffer_table = next_buffer_table;
e8f14992 786
e8f14992 787 for (i = 0; i < efx->n_channels; i++) {
7f967c01
BH
788 channel = efx->channel[i];
789 if (!channel->type->copy)
790 continue;
791 rc = efx_probe_channel(channel);
792 if (rc)
793 goto rollback;
794 efx_init_napi_channel(efx->channel[i]);
e8f14992 795 }
7f967c01 796
4642610c 797out:
7f967c01
BH
798 /* Destroy unused channel structures */
799 for (i = 0; i < efx->n_channels; i++) {
800 channel = other_channel[i];
801 if (channel && channel->type->copy) {
802 efx_fini_napi_channel(channel);
803 efx_remove_channel(channel);
804 kfree(channel);
805 }
806 }
4642610c 807
7f967c01 808 efx_start_interrupts(efx, true);
4642610c
BH
809 efx_start_all(efx);
810 return rc;
811
812rollback:
813 /* Swap back */
814 efx->rxq_entries = old_rxq_entries;
815 efx->txq_entries = old_txq_entries;
816 for (i = 0; i < efx->n_channels; i++) {
817 channel = efx->channel[i];
818 efx->channel[i] = other_channel[i];
819 other_channel[i] = channel;
820 }
821 goto out;
822}
823
90d683af 824void efx_schedule_slow_fill(struct efx_rx_queue *rx_queue)
8ceee660 825{
90d683af 826 mod_timer(&rx_queue->slow_fill, jiffies + msecs_to_jiffies(100));
8ceee660
BH
827}
828
7f967c01
BH
829static const struct efx_channel_type efx_default_channel_type = {
830 .pre_probe = efx_channel_dummy_op_int,
831 .get_name = efx_get_channel_name,
832 .copy = efx_copy_channel,
833 .keep_eventq = false,
834};
835
836int efx_channel_dummy_op_int(struct efx_channel *channel)
837{
838 return 0;
839}
840
8ceee660
BH
841/**************************************************************************
842 *
843 * Port handling
844 *
845 **************************************************************************/
846
847/* This ensures that the kernel is kept informed (via
848 * netif_carrier_on/off) of the link status, and also maintains the
849 * link status's stop on the port's TX queue.
850 */
fdaa9aed 851void efx_link_status_changed(struct efx_nic *efx)
8ceee660 852{
eb50c0d6
BH
853 struct efx_link_state *link_state = &efx->link_state;
854
8ceee660
BH
855 /* SFC Bug 5356: A net_dev notifier is registered, so we must ensure
856 * that no events are triggered between unregister_netdev() and the
857 * driver unloading. A more general condition is that NETDEV_CHANGE
858 * can only be generated between NETDEV_UP and NETDEV_DOWN */
859 if (!netif_running(efx->net_dev))
860 return;
861
eb50c0d6 862 if (link_state->up != netif_carrier_ok(efx->net_dev)) {
8ceee660
BH
863 efx->n_link_state_changes++;
864
eb50c0d6 865 if (link_state->up)
8ceee660
BH
866 netif_carrier_on(efx->net_dev);
867 else
868 netif_carrier_off(efx->net_dev);
869 }
870
871 /* Status message for kernel log */
2aa9ef11 872 if (link_state->up)
62776d03
BH
873 netif_info(efx, link, efx->net_dev,
874 "link up at %uMbps %s-duplex (MTU %d)%s\n",
875 link_state->speed, link_state->fd ? "full" : "half",
876 efx->net_dev->mtu,
877 (efx->promiscuous ? " [PROMISC]" : ""));
2aa9ef11 878 else
62776d03 879 netif_info(efx, link, efx->net_dev, "link down\n");
8ceee660
BH
880}
881
d3245b28
BH
882void efx_link_set_advertising(struct efx_nic *efx, u32 advertising)
883{
884 efx->link_advertising = advertising;
885 if (advertising) {
886 if (advertising & ADVERTISED_Pause)
887 efx->wanted_fc |= (EFX_FC_TX | EFX_FC_RX);
888 else
889 efx->wanted_fc &= ~(EFX_FC_TX | EFX_FC_RX);
890 if (advertising & ADVERTISED_Asym_Pause)
891 efx->wanted_fc ^= EFX_FC_TX;
892 }
893}
894
b5626946 895void efx_link_set_wanted_fc(struct efx_nic *efx, u8 wanted_fc)
d3245b28
BH
896{
897 efx->wanted_fc = wanted_fc;
898 if (efx->link_advertising) {
899 if (wanted_fc & EFX_FC_RX)
900 efx->link_advertising |= (ADVERTISED_Pause |
901 ADVERTISED_Asym_Pause);
902 else
903 efx->link_advertising &= ~(ADVERTISED_Pause |
904 ADVERTISED_Asym_Pause);
905 if (wanted_fc & EFX_FC_TX)
906 efx->link_advertising ^= ADVERTISED_Asym_Pause;
907 }
908}
909
115122af
BH
910static void efx_fini_port(struct efx_nic *efx);
911
d3245b28
BH
912/* Push loopback/power/transmit disable settings to the PHY, and reconfigure
913 * the MAC appropriately. All other PHY configuration changes are pushed
914 * through phy_op->set_settings(), and pushed asynchronously to the MAC
915 * through efx_monitor().
916 *
917 * Callers must hold the mac_lock
918 */
919int __efx_reconfigure_port(struct efx_nic *efx)
8ceee660 920{
d3245b28
BH
921 enum efx_phy_mode phy_mode;
922 int rc;
8ceee660 923
d3245b28 924 WARN_ON(!mutex_is_locked(&efx->mac_lock));
8ceee660 925
0fca8c97 926 /* Serialise the promiscuous flag with efx_set_rx_mode. */
73ba7b68
BH
927 netif_addr_lock_bh(efx->net_dev);
928 netif_addr_unlock_bh(efx->net_dev);
a816f75a 929
d3245b28
BH
930 /* Disable PHY transmit in mac level loopbacks */
931 phy_mode = efx->phy_mode;
177dfcd8
BH
932 if (LOOPBACK_INTERNAL(efx))
933 efx->phy_mode |= PHY_MODE_TX_DISABLED;
934 else
935 efx->phy_mode &= ~PHY_MODE_TX_DISABLED;
177dfcd8 936
d3245b28 937 rc = efx->type->reconfigure_port(efx);
8ceee660 938
d3245b28
BH
939 if (rc)
940 efx->phy_mode = phy_mode;
177dfcd8 941
d3245b28 942 return rc;
8ceee660
BH
943}
944
945/* Reinitialise the MAC to pick up new PHY settings, even if the port is
946 * disabled. */
d3245b28 947int efx_reconfigure_port(struct efx_nic *efx)
8ceee660 948{
d3245b28
BH
949 int rc;
950
8ceee660
BH
951 EFX_ASSERT_RESET_SERIALISED(efx);
952
953 mutex_lock(&efx->mac_lock);
d3245b28 954 rc = __efx_reconfigure_port(efx);
8ceee660 955 mutex_unlock(&efx->mac_lock);
d3245b28
BH
956
957 return rc;
8ceee660
BH
958}
959
8be4f3e6
BH
960/* Asynchronous work item for changing MAC promiscuity and multicast
961 * hash. Avoid a drain/rx_ingress enable by reconfiguring the current
962 * MAC directly. */
766ca0fa
BH
963static void efx_mac_work(struct work_struct *data)
964{
965 struct efx_nic *efx = container_of(data, struct efx_nic, mac_work);
966
967 mutex_lock(&efx->mac_lock);
30b81cda 968 if (efx->port_enabled)
710b208d 969 efx->type->reconfigure_mac(efx);
766ca0fa
BH
970 mutex_unlock(&efx->mac_lock);
971}
972
8ceee660
BH
973static int efx_probe_port(struct efx_nic *efx)
974{
975 int rc;
976
62776d03 977 netif_dbg(efx, probe, efx->net_dev, "create port\n");
8ceee660 978
ff3b00a0
SH
979 if (phy_flash_cfg)
980 efx->phy_mode = PHY_MODE_SPECIAL;
981
ef2b90ee
BH
982 /* Connect up MAC/PHY operations table */
983 rc = efx->type->probe_port(efx);
8ceee660 984 if (rc)
e42de262 985 return rc;
8ceee660 986
e332bcb3
BH
987 /* Initialise MAC address to permanent address */
988 memcpy(efx->net_dev->dev_addr, efx->net_dev->perm_addr, ETH_ALEN);
8ceee660
BH
989
990 return 0;
8ceee660
BH
991}
992
993static int efx_init_port(struct efx_nic *efx)
994{
995 int rc;
996
62776d03 997 netif_dbg(efx, drv, efx->net_dev, "init port\n");
8ceee660 998
1dfc5cea
BH
999 mutex_lock(&efx->mac_lock);
1000
177dfcd8 1001 rc = efx->phy_op->init(efx);
8ceee660 1002 if (rc)
1dfc5cea 1003 goto fail1;
8ceee660 1004
dc8cfa55 1005 efx->port_initialized = true;
1dfc5cea 1006
d3245b28
BH
1007 /* Reconfigure the MAC before creating dma queues (required for
1008 * Falcon/A1 where RX_INGR_EN/TX_DRAIN_EN isn't supported) */
710b208d 1009 efx->type->reconfigure_mac(efx);
d3245b28
BH
1010
1011 /* Ensure the PHY advertises the correct flow control settings */
1012 rc = efx->phy_op->reconfigure(efx);
1013 if (rc)
1014 goto fail2;
1015
1dfc5cea 1016 mutex_unlock(&efx->mac_lock);
8ceee660 1017 return 0;
177dfcd8 1018
1dfc5cea 1019fail2:
177dfcd8 1020 efx->phy_op->fini(efx);
1dfc5cea
BH
1021fail1:
1022 mutex_unlock(&efx->mac_lock);
177dfcd8 1023 return rc;
8ceee660
BH
1024}
1025
8ceee660
BH
1026static void efx_start_port(struct efx_nic *efx)
1027{
62776d03 1028 netif_dbg(efx, ifup, efx->net_dev, "start port\n");
8ceee660
BH
1029 BUG_ON(efx->port_enabled);
1030
1031 mutex_lock(&efx->mac_lock);
dc8cfa55 1032 efx->port_enabled = true;
8be4f3e6
BH
1033
1034 /* efx_mac_work() might have been scheduled after efx_stop_port(),
1035 * and then cancelled by efx_flush_all() */
710b208d 1036 efx->type->reconfigure_mac(efx);
8be4f3e6 1037
8ceee660
BH
1038 mutex_unlock(&efx->mac_lock);
1039}
1040
fdaa9aed 1041/* Prevent efx_mac_work() and efx_monitor() from working */
8ceee660
BH
1042static void efx_stop_port(struct efx_nic *efx)
1043{
62776d03 1044 netif_dbg(efx, ifdown, efx->net_dev, "stop port\n");
8ceee660
BH
1045
1046 mutex_lock(&efx->mac_lock);
dc8cfa55 1047 efx->port_enabled = false;
8ceee660
BH
1048 mutex_unlock(&efx->mac_lock);
1049
1050 /* Serialise against efx_set_multicast_list() */
73ba7b68
BH
1051 netif_addr_lock_bh(efx->net_dev);
1052 netif_addr_unlock_bh(efx->net_dev);
8ceee660
BH
1053}
1054
1055static void efx_fini_port(struct efx_nic *efx)
1056{
62776d03 1057 netif_dbg(efx, drv, efx->net_dev, "shut down port\n");
8ceee660
BH
1058
1059 if (!efx->port_initialized)
1060 return;
1061
177dfcd8 1062 efx->phy_op->fini(efx);
dc8cfa55 1063 efx->port_initialized = false;
8ceee660 1064
eb50c0d6 1065 efx->link_state.up = false;
8ceee660
BH
1066 efx_link_status_changed(efx);
1067}
1068
1069static void efx_remove_port(struct efx_nic *efx)
1070{
62776d03 1071 netif_dbg(efx, drv, efx->net_dev, "destroying port\n");
8ceee660 1072
ef2b90ee 1073 efx->type->remove_port(efx);
8ceee660
BH
1074}
1075
1076/**************************************************************************
1077 *
1078 * NIC handling
1079 *
1080 **************************************************************************/
1081
1082/* This configures the PCI device to enable I/O and DMA. */
1083static int efx_init_io(struct efx_nic *efx)
1084{
1085 struct pci_dev *pci_dev = efx->pci_dev;
1086 dma_addr_t dma_mask = efx->type->max_dma_mask;
1087 int rc;
1088
62776d03 1089 netif_dbg(efx, probe, efx->net_dev, "initialising I/O\n");
8ceee660
BH
1090
1091 rc = pci_enable_device(pci_dev);
1092 if (rc) {
62776d03
BH
1093 netif_err(efx, probe, efx->net_dev,
1094 "failed to enable PCI device\n");
8ceee660
BH
1095 goto fail1;
1096 }
1097
1098 pci_set_master(pci_dev);
1099
1100 /* Set the PCI DMA mask. Try all possibilities from our
1101 * genuine mask down to 32 bits, because some architectures
1102 * (e.g. x86_64 with iommu_sac_force set) will allow 40 bit
1103 * masks event though they reject 46 bit masks.
1104 */
1105 while (dma_mask > 0x7fffffffUL) {
e9e01846
BH
1106 if (pci_dma_supported(pci_dev, dma_mask)) {
1107 rc = pci_set_dma_mask(pci_dev, dma_mask);
1108 if (rc == 0)
1109 break;
1110 }
8ceee660
BH
1111 dma_mask >>= 1;
1112 }
1113 if (rc) {
62776d03
BH
1114 netif_err(efx, probe, efx->net_dev,
1115 "could not find a suitable DMA mask\n");
8ceee660
BH
1116 goto fail2;
1117 }
62776d03
BH
1118 netif_dbg(efx, probe, efx->net_dev,
1119 "using DMA mask %llx\n", (unsigned long long) dma_mask);
8ceee660
BH
1120 rc = pci_set_consistent_dma_mask(pci_dev, dma_mask);
1121 if (rc) {
1122 /* pci_set_consistent_dma_mask() is not *allowed* to
1123 * fail with a mask that pci_set_dma_mask() accepted,
1124 * but just in case...
1125 */
62776d03
BH
1126 netif_err(efx, probe, efx->net_dev,
1127 "failed to set consistent DMA mask\n");
8ceee660
BH
1128 goto fail2;
1129 }
1130
dc803df8
BH
1131 efx->membase_phys = pci_resource_start(efx->pci_dev, EFX_MEM_BAR);
1132 rc = pci_request_region(pci_dev, EFX_MEM_BAR, "sfc");
8ceee660 1133 if (rc) {
62776d03
BH
1134 netif_err(efx, probe, efx->net_dev,
1135 "request for memory BAR failed\n");
8ceee660
BH
1136 rc = -EIO;
1137 goto fail3;
1138 }
86c432ca
BH
1139 efx->membase = ioremap_nocache(efx->membase_phys,
1140 efx->type->mem_map_size);
8ceee660 1141 if (!efx->membase) {
62776d03
BH
1142 netif_err(efx, probe, efx->net_dev,
1143 "could not map memory BAR at %llx+%x\n",
1144 (unsigned long long)efx->membase_phys,
1145 efx->type->mem_map_size);
8ceee660
BH
1146 rc = -ENOMEM;
1147 goto fail4;
1148 }
62776d03
BH
1149 netif_dbg(efx, probe, efx->net_dev,
1150 "memory BAR at %llx+%x (virtual %p)\n",
1151 (unsigned long long)efx->membase_phys,
1152 efx->type->mem_map_size, efx->membase);
8ceee660
BH
1153
1154 return 0;
1155
1156 fail4:
dc803df8 1157 pci_release_region(efx->pci_dev, EFX_MEM_BAR);
8ceee660 1158 fail3:
2c118e0f 1159 efx->membase_phys = 0;
8ceee660
BH
1160 fail2:
1161 pci_disable_device(efx->pci_dev);
1162 fail1:
1163 return rc;
1164}
1165
1166static void efx_fini_io(struct efx_nic *efx)
1167{
62776d03 1168 netif_dbg(efx, drv, efx->net_dev, "shutting down I/O\n");
8ceee660
BH
1169
1170 if (efx->membase) {
1171 iounmap(efx->membase);
1172 efx->membase = NULL;
1173 }
1174
1175 if (efx->membase_phys) {
dc803df8 1176 pci_release_region(efx->pci_dev, EFX_MEM_BAR);
2c118e0f 1177 efx->membase_phys = 0;
8ceee660
BH
1178 }
1179
1180 pci_disable_device(efx->pci_dev);
1181}
1182
a9a52506 1183static unsigned int efx_wanted_parallelism(struct efx_nic *efx)
46123d04 1184{
cdb08f8f 1185 cpumask_var_t thread_mask;
a16e5b24 1186 unsigned int count;
46123d04 1187 int cpu;
5b874e25 1188
cd2d5b52
BH
1189 if (rss_cpus) {
1190 count = rss_cpus;
1191 } else {
1192 if (unlikely(!zalloc_cpumask_var(&thread_mask, GFP_KERNEL))) {
1193 netif_warn(efx, probe, efx->net_dev,
1194 "RSS disabled due to allocation failure\n");
1195 return 1;
1196 }
46123d04 1197
cd2d5b52
BH
1198 count = 0;
1199 for_each_online_cpu(cpu) {
1200 if (!cpumask_test_cpu(cpu, thread_mask)) {
1201 ++count;
1202 cpumask_or(thread_mask, thread_mask,
1203 topology_thread_cpumask(cpu));
1204 }
1205 }
1206
1207 free_cpumask_var(thread_mask);
2f8975fb
RR
1208 }
1209
cd2d5b52
BH
1210 /* If RSS is requested for the PF *and* VFs then we can't write RSS
1211 * table entries that are inaccessible to VFs
1212 */
1213 if (efx_sriov_wanted(efx) && efx_vf_size(efx) > 1 &&
1214 count > efx_vf_size(efx)) {
1215 netif_warn(efx, probe, efx->net_dev,
1216 "Reducing number of RSS channels from %u to %u for "
1217 "VF support. Increase vf-msix-limit to use more "
1218 "channels on the PF.\n",
1219 count, efx_vf_size(efx));
1220 count = efx_vf_size(efx);
46123d04
BH
1221 }
1222
1223 return count;
1224}
1225
64d8ad6d
BH
1226static int
1227efx_init_rx_cpu_rmap(struct efx_nic *efx, struct msix_entry *xentries)
1228{
1229#ifdef CONFIG_RFS_ACCEL
a16e5b24
BH
1230 unsigned int i;
1231 int rc;
64d8ad6d
BH
1232
1233 efx->net_dev->rx_cpu_rmap = alloc_irq_cpu_rmap(efx->n_rx_channels);
1234 if (!efx->net_dev->rx_cpu_rmap)
1235 return -ENOMEM;
1236 for (i = 0; i < efx->n_rx_channels; i++) {
1237 rc = irq_cpu_rmap_add(efx->net_dev->rx_cpu_rmap,
1238 xentries[i].vector);
1239 if (rc) {
1240 free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
1241 efx->net_dev->rx_cpu_rmap = NULL;
1242 return rc;
1243 }
1244 }
1245#endif
1246 return 0;
1247}
1248
46123d04
BH
1249/* Probe the number and type of interrupts we are able to obtain, and
1250 * the resulting numbers of channels and RX queues.
1251 */
64d8ad6d 1252static int efx_probe_interrupts(struct efx_nic *efx)
8ceee660 1253{
a16e5b24
BH
1254 unsigned int max_channels =
1255 min(efx->type->phys_addr_channels, EFX_MAX_CHANNELS);
7f967c01
BH
1256 unsigned int extra_channels = 0;
1257 unsigned int i, j;
a16e5b24 1258 int rc;
8ceee660 1259
7f967c01
BH
1260 for (i = 0; i < EFX_MAX_EXTRA_CHANNELS; i++)
1261 if (efx->extra_channel_type[i])
1262 ++extra_channels;
1263
8ceee660 1264 if (efx->interrupt_mode == EFX_INT_MODE_MSIX) {
46123d04 1265 struct msix_entry xentries[EFX_MAX_CHANNELS];
a16e5b24 1266 unsigned int n_channels;
aa6ef27e 1267
a9a52506 1268 n_channels = efx_wanted_parallelism(efx);
a4900ac9
BH
1269 if (separate_tx_channels)
1270 n_channels *= 2;
7f967c01 1271 n_channels += extra_channels;
a4900ac9 1272 n_channels = min(n_channels, max_channels);
8ceee660 1273
a4900ac9 1274 for (i = 0; i < n_channels; i++)
8ceee660 1275 xentries[i].entry = i;
a4900ac9 1276 rc = pci_enable_msix(efx->pci_dev, xentries, n_channels);
8ceee660 1277 if (rc > 0) {
62776d03
BH
1278 netif_err(efx, drv, efx->net_dev,
1279 "WARNING: Insufficient MSI-X vectors"
a16e5b24 1280 " available (%d < %u).\n", rc, n_channels);
62776d03
BH
1281 netif_err(efx, drv, efx->net_dev,
1282 "WARNING: Performance may be reduced.\n");
a4900ac9
BH
1283 EFX_BUG_ON_PARANOID(rc >= n_channels);
1284 n_channels = rc;
8ceee660 1285 rc = pci_enable_msix(efx->pci_dev, xentries,
a4900ac9 1286 n_channels);
8ceee660
BH
1287 }
1288
1289 if (rc == 0) {
a4900ac9 1290 efx->n_channels = n_channels;
7f967c01
BH
1291 if (n_channels > extra_channels)
1292 n_channels -= extra_channels;
a4900ac9 1293 if (separate_tx_channels) {
7f967c01
BH
1294 efx->n_tx_channels = max(n_channels / 2, 1U);
1295 efx->n_rx_channels = max(n_channels -
1296 efx->n_tx_channels,
1297 1U);
a4900ac9 1298 } else {
7f967c01
BH
1299 efx->n_tx_channels = n_channels;
1300 efx->n_rx_channels = n_channels;
a4900ac9 1301 }
64d8ad6d
BH
1302 rc = efx_init_rx_cpu_rmap(efx, xentries);
1303 if (rc) {
1304 pci_disable_msix(efx->pci_dev);
1305 return rc;
1306 }
7f967c01 1307 for (i = 0; i < efx->n_channels; i++)
f7d12cdc
BH
1308 efx_get_channel(efx, i)->irq =
1309 xentries[i].vector;
8ceee660
BH
1310 } else {
1311 /* Fall back to single channel MSI */
1312 efx->interrupt_mode = EFX_INT_MODE_MSI;
62776d03
BH
1313 netif_err(efx, drv, efx->net_dev,
1314 "could not enable MSI-X\n");
8ceee660
BH
1315 }
1316 }
1317
1318 /* Try single interrupt MSI */
1319 if (efx->interrupt_mode == EFX_INT_MODE_MSI) {
28b581ab 1320 efx->n_channels = 1;
a4900ac9
BH
1321 efx->n_rx_channels = 1;
1322 efx->n_tx_channels = 1;
8ceee660
BH
1323 rc = pci_enable_msi(efx->pci_dev);
1324 if (rc == 0) {
f7d12cdc 1325 efx_get_channel(efx, 0)->irq = efx->pci_dev->irq;
8ceee660 1326 } else {
62776d03
BH
1327 netif_err(efx, drv, efx->net_dev,
1328 "could not enable MSI\n");
8ceee660
BH
1329 efx->interrupt_mode = EFX_INT_MODE_LEGACY;
1330 }
1331 }
1332
1333 /* Assume legacy interrupts */
1334 if (efx->interrupt_mode == EFX_INT_MODE_LEGACY) {
28b581ab 1335 efx->n_channels = 1 + (separate_tx_channels ? 1 : 0);
a4900ac9
BH
1336 efx->n_rx_channels = 1;
1337 efx->n_tx_channels = 1;
8ceee660
BH
1338 efx->legacy_irq = efx->pci_dev->irq;
1339 }
64d8ad6d 1340
7f967c01
BH
1341 /* Assign extra channels if possible */
1342 j = efx->n_channels;
1343 for (i = 0; i < EFX_MAX_EXTRA_CHANNELS; i++) {
1344 if (!efx->extra_channel_type[i])
1345 continue;
1346 if (efx->interrupt_mode != EFX_INT_MODE_MSIX ||
1347 efx->n_channels <= extra_channels) {
1348 efx->extra_channel_type[i]->handle_no_channel(efx);
1349 } else {
1350 --j;
1351 efx_get_channel(efx, j)->type =
1352 efx->extra_channel_type[i];
1353 }
1354 }
1355
cd2d5b52 1356 /* RSS might be usable on VFs even if it is disabled on the PF */
3132d282 1357 efx->rss_spread = ((efx->n_rx_channels > 1 || !efx_sriov_wanted(efx)) ?
cd2d5b52
BH
1358 efx->n_rx_channels : efx_vf_size(efx));
1359
64d8ad6d 1360 return 0;
8ceee660
BH
1361}
1362
9f2cb71c 1363/* Enable interrupts, then probe and start the event queues */
7f967c01 1364static void efx_start_interrupts(struct efx_nic *efx, bool may_keep_eventq)
9f2cb71c
BH
1365{
1366 struct efx_channel *channel;
1367
1368 if (efx->legacy_irq)
1369 efx->legacy_irq_enabled = true;
1370 efx_nic_enable_interrupts(efx);
1371
1372 efx_for_each_channel(channel, efx) {
7f967c01
BH
1373 if (!channel->type->keep_eventq || !may_keep_eventq)
1374 efx_init_eventq(channel);
9f2cb71c
BH
1375 efx_start_eventq(channel);
1376 }
1377
1378 efx_mcdi_mode_event(efx);
1379}
1380
7f967c01 1381static void efx_stop_interrupts(struct efx_nic *efx, bool may_keep_eventq)
9f2cb71c
BH
1382{
1383 struct efx_channel *channel;
1384
1385 efx_mcdi_mode_poll(efx);
1386
1387 efx_nic_disable_interrupts(efx);
1388 if (efx->legacy_irq) {
1389 synchronize_irq(efx->legacy_irq);
1390 efx->legacy_irq_enabled = false;
1391 }
1392
1393 efx_for_each_channel(channel, efx) {
1394 if (channel->irq)
1395 synchronize_irq(channel->irq);
1396
1397 efx_stop_eventq(channel);
7f967c01
BH
1398 if (!channel->type->keep_eventq || !may_keep_eventq)
1399 efx_fini_eventq(channel);
9f2cb71c
BH
1400 }
1401}
1402
8ceee660
BH
1403static void efx_remove_interrupts(struct efx_nic *efx)
1404{
1405 struct efx_channel *channel;
1406
1407 /* Remove MSI/MSI-X interrupts */
64ee3120 1408 efx_for_each_channel(channel, efx)
8ceee660
BH
1409 channel->irq = 0;
1410 pci_disable_msi(efx->pci_dev);
1411 pci_disable_msix(efx->pci_dev);
1412
1413 /* Remove legacy interrupt */
1414 efx->legacy_irq = 0;
1415}
1416
8831da7b 1417static void efx_set_channels(struct efx_nic *efx)
8ceee660 1418{
602a5322
BH
1419 struct efx_channel *channel;
1420 struct efx_tx_queue *tx_queue;
1421
97653431 1422 efx->tx_channel_offset =
a4900ac9 1423 separate_tx_channels ? efx->n_channels - efx->n_tx_channels : 0;
602a5322
BH
1424
1425 /* We need to adjust the TX queue numbers if we have separate
1426 * RX-only and TX-only channels.
1427 */
1428 efx_for_each_channel(channel, efx) {
1429 efx_for_each_channel_tx_queue(tx_queue, channel)
1430 tx_queue->queue -= (efx->tx_channel_offset *
1431 EFX_TXQ_TYPES);
1432 }
8ceee660
BH
1433}
1434
1435static int efx_probe_nic(struct efx_nic *efx)
1436{
765c9f46 1437 size_t i;
8ceee660
BH
1438 int rc;
1439
62776d03 1440 netif_dbg(efx, probe, efx->net_dev, "creating NIC\n");
8ceee660
BH
1441
1442 /* Carry out hardware-type specific initialisation */
ef2b90ee 1443 rc = efx->type->probe(efx);
8ceee660
BH
1444 if (rc)
1445 return rc;
1446
a4900ac9 1447 /* Determine the number of channels and queues by trying to hook
8ceee660 1448 * in MSI-X interrupts. */
64d8ad6d
BH
1449 rc = efx_probe_interrupts(efx);
1450 if (rc)
1451 goto fail;
8ceee660 1452
28e47c49
BH
1453 efx->type->dimension_resources(efx);
1454
5d3a6fca
BH
1455 if (efx->n_channels > 1)
1456 get_random_bytes(&efx->rx_hash_key, sizeof(efx->rx_hash_key));
765c9f46 1457 for (i = 0; i < ARRAY_SIZE(efx->rx_indir_table); i++)
278bc429 1458 efx->rx_indir_table[i] =
cd2d5b52 1459 ethtool_rxfh_indir_default(i, efx->rss_spread);
5d3a6fca 1460
8831da7b 1461 efx_set_channels(efx);
c4f4adc7
BH
1462 netif_set_real_num_tx_queues(efx->net_dev, efx->n_tx_channels);
1463 netif_set_real_num_rx_queues(efx->net_dev, efx->n_rx_channels);
8ceee660
BH
1464
1465 /* Initialise the interrupt moderation settings */
9e393b30
BH
1466 efx_init_irq_moderation(efx, tx_irq_mod_usec, rx_irq_mod_usec, true,
1467 true);
8ceee660
BH
1468
1469 return 0;
64d8ad6d
BH
1470
1471fail:
1472 efx->type->remove(efx);
1473 return rc;
8ceee660
BH
1474}
1475
1476static void efx_remove_nic(struct efx_nic *efx)
1477{
62776d03 1478 netif_dbg(efx, drv, efx->net_dev, "destroying NIC\n");
8ceee660
BH
1479
1480 efx_remove_interrupts(efx);
ef2b90ee 1481 efx->type->remove(efx);
8ceee660
BH
1482}
1483
1484/**************************************************************************
1485 *
1486 * NIC startup/shutdown
1487 *
1488 *************************************************************************/
1489
1490static int efx_probe_all(struct efx_nic *efx)
1491{
8ceee660
BH
1492 int rc;
1493
8ceee660
BH
1494 rc = efx_probe_nic(efx);
1495 if (rc) {
62776d03 1496 netif_err(efx, probe, efx->net_dev, "failed to create NIC\n");
8ceee660
BH
1497 goto fail1;
1498 }
1499
8ceee660
BH
1500 rc = efx_probe_port(efx);
1501 if (rc) {
62776d03 1502 netif_err(efx, probe, efx->net_dev, "failed to create port\n");
8ceee660
BH
1503 goto fail2;
1504 }
1505
ecc910f5 1506 efx->rxq_entries = efx->txq_entries = EFX_DEFAULT_DMAQ_SIZE;
8ceee660 1507
64eebcfd
BH
1508 rc = efx_probe_filters(efx);
1509 if (rc) {
1510 netif_err(efx, probe, efx->net_dev,
1511 "failed to create filter tables\n");
7f967c01 1512 goto fail3;
64eebcfd
BH
1513 }
1514
7f967c01
BH
1515 rc = efx_probe_channels(efx);
1516 if (rc)
1517 goto fail4;
1518
8ceee660
BH
1519 return 0;
1520
64eebcfd 1521 fail4:
7f967c01 1522 efx_remove_filters(efx);
8ceee660 1523 fail3:
8ceee660
BH
1524 efx_remove_port(efx);
1525 fail2:
1526 efx_remove_nic(efx);
1527 fail1:
1528 return rc;
1529}
1530
9f2cb71c
BH
1531/* Called after previous invocation(s) of efx_stop_all, restarts the port,
1532 * kernel transmit queues and NAPI processing, and ensures that the port is
1533 * scheduled to be reconfigured. This function is safe to call multiple
1534 * times when the NIC is in any state.
1535 */
8ceee660
BH
1536static void efx_start_all(struct efx_nic *efx)
1537{
8ceee660
BH
1538 EFX_ASSERT_RESET_SERIALISED(efx);
1539
1540 /* Check that it is appropriate to restart the interface. All
1541 * of these flags are safe to read under just the rtnl lock */
1542 if (efx->port_enabled)
1543 return;
1544 if ((efx->state != STATE_RUNNING) && (efx->state != STATE_INIT))
1545 return;
73ba7b68 1546 if (!netif_running(efx->net_dev))
8ceee660
BH
1547 return;
1548
8ceee660 1549 efx_start_port(efx);
9f2cb71c 1550 efx_start_datapath(efx);
8880f4ec 1551
78c1f0a0
SH
1552 /* Start the hardware monitor if there is one. Otherwise (we're link
1553 * event driven), we have to poll the PHY because after an event queue
1554 * flush, we could have a missed a link state change */
1555 if (efx->type->monitor != NULL) {
8ceee660
BH
1556 queue_delayed_work(efx->workqueue, &efx->monitor_work,
1557 efx_monitor_interval);
78c1f0a0
SH
1558 } else {
1559 mutex_lock(&efx->mac_lock);
1560 if (efx->phy_op->poll(efx))
1561 efx_link_status_changed(efx);
1562 mutex_unlock(&efx->mac_lock);
1563 }
55edc6e6 1564
ef2b90ee 1565 efx->type->start_stats(efx);
8ceee660
BH
1566}
1567
1568/* Flush all delayed work. Should only be called when no more delayed work
1569 * will be scheduled. This doesn't flush pending online resets (efx_reset),
1570 * since we're holding the rtnl_lock at this point. */
1571static void efx_flush_all(struct efx_nic *efx)
1572{
dd40781e 1573 /* Make sure the hardware monitor and event self-test are stopped */
8ceee660 1574 cancel_delayed_work_sync(&efx->monitor_work);
dd40781e 1575 efx_selftest_async_cancel(efx);
8ceee660 1576 /* Stop scheduled port reconfigurations */
766ca0fa 1577 cancel_work_sync(&efx->mac_work);
8ceee660
BH
1578}
1579
1580/* Quiesce hardware and software without bringing the link down.
1581 * Safe to call multiple times, when the nic and interface is in any
1582 * state. The caller is guaranteed to subsequently be in a position
1583 * to modify any hardware and software state they see fit without
1584 * taking locks. */
1585static void efx_stop_all(struct efx_nic *efx)
1586{
8ceee660
BH
1587 EFX_ASSERT_RESET_SERIALISED(efx);
1588
1589 /* port_enabled can be read safely under the rtnl lock */
1590 if (!efx->port_enabled)
1591 return;
1592
ef2b90ee 1593 efx->type->stop_stats(efx);
8ceee660
BH
1594 efx_stop_port(efx);
1595
fdaa9aed 1596 /* Flush efx_mac_work(), refill_workqueue, monitor_work */
8ceee660
BH
1597 efx_flush_all(efx);
1598
8ceee660
BH
1599 /* Stop the kernel transmit interface late, so the watchdog
1600 * timer isn't ticking over the flush */
9f2cb71c
BH
1601 netif_tx_disable(efx->net_dev);
1602
1603 efx_stop_datapath(efx);
8ceee660
BH
1604}
1605
1606static void efx_remove_all(struct efx_nic *efx)
1607{
4642610c 1608 efx_remove_channels(efx);
7f967c01 1609 efx_remove_filters(efx);
8ceee660
BH
1610 efx_remove_port(efx);
1611 efx_remove_nic(efx);
1612}
1613
8ceee660
BH
1614/**************************************************************************
1615 *
1616 * Interrupt moderation
1617 *
1618 **************************************************************************/
1619
cc180b69 1620static unsigned int irq_mod_ticks(unsigned int usecs, unsigned int quantum_ns)
0d86ebd8 1621{
b548f976
BH
1622 if (usecs == 0)
1623 return 0;
cc180b69 1624 if (usecs * 1000 < quantum_ns)
0d86ebd8 1625 return 1; /* never round down to 0 */
cc180b69 1626 return usecs * 1000 / quantum_ns;
0d86ebd8
BH
1627}
1628
8ceee660 1629/* Set interrupt moderation parameters */
9e393b30
BH
1630int efx_init_irq_moderation(struct efx_nic *efx, unsigned int tx_usecs,
1631 unsigned int rx_usecs, bool rx_adaptive,
1632 bool rx_may_override_tx)
8ceee660 1633{
f7d12cdc 1634 struct efx_channel *channel;
cc180b69
BH
1635 unsigned int irq_mod_max = DIV_ROUND_UP(efx->type->timer_period_max *
1636 efx->timer_quantum_ns,
1637 1000);
1638 unsigned int tx_ticks;
1639 unsigned int rx_ticks;
8ceee660
BH
1640
1641 EFX_ASSERT_RESET_SERIALISED(efx);
1642
cc180b69 1643 if (tx_usecs > irq_mod_max || rx_usecs > irq_mod_max)
9e393b30
BH
1644 return -EINVAL;
1645
cc180b69
BH
1646 tx_ticks = irq_mod_ticks(tx_usecs, efx->timer_quantum_ns);
1647 rx_ticks = irq_mod_ticks(rx_usecs, efx->timer_quantum_ns);
1648
9e393b30
BH
1649 if (tx_ticks != rx_ticks && efx->tx_channel_offset == 0 &&
1650 !rx_may_override_tx) {
1651 netif_err(efx, drv, efx->net_dev, "Channels are shared. "
1652 "RX and TX IRQ moderation must be equal\n");
1653 return -EINVAL;
1654 }
1655
6fb70fd1 1656 efx->irq_rx_adaptive = rx_adaptive;
0d86ebd8 1657 efx->irq_rx_moderation = rx_ticks;
f7d12cdc 1658 efx_for_each_channel(channel, efx) {
525da907 1659 if (efx_channel_has_rx_queue(channel))
f7d12cdc 1660 channel->irq_moderation = rx_ticks;
525da907 1661 else if (efx_channel_has_tx_queues(channel))
f7d12cdc
BH
1662 channel->irq_moderation = tx_ticks;
1663 }
9e393b30
BH
1664
1665 return 0;
8ceee660
BH
1666}
1667
a0c4faf5
BH
1668void efx_get_irq_moderation(struct efx_nic *efx, unsigned int *tx_usecs,
1669 unsigned int *rx_usecs, bool *rx_adaptive)
1670{
cc180b69
BH
1671 /* We must round up when converting ticks to microseconds
1672 * because we round down when converting the other way.
1673 */
1674
a0c4faf5 1675 *rx_adaptive = efx->irq_rx_adaptive;
cc180b69
BH
1676 *rx_usecs = DIV_ROUND_UP(efx->irq_rx_moderation *
1677 efx->timer_quantum_ns,
1678 1000);
a0c4faf5
BH
1679
1680 /* If channels are shared between RX and TX, so is IRQ
1681 * moderation. Otherwise, IRQ moderation is the same for all
1682 * TX channels and is not adaptive.
1683 */
1684 if (efx->tx_channel_offset == 0)
1685 *tx_usecs = *rx_usecs;
1686 else
cc180b69 1687 *tx_usecs = DIV_ROUND_UP(
a0c4faf5 1688 efx->channel[efx->tx_channel_offset]->irq_moderation *
cc180b69
BH
1689 efx->timer_quantum_ns,
1690 1000);
a0c4faf5
BH
1691}
1692
8ceee660
BH
1693/**************************************************************************
1694 *
1695 * Hardware monitor
1696 *
1697 **************************************************************************/
1698
e254c274 1699/* Run periodically off the general workqueue */
8ceee660
BH
1700static void efx_monitor(struct work_struct *data)
1701{
1702 struct efx_nic *efx = container_of(data, struct efx_nic,
1703 monitor_work.work);
8ceee660 1704
62776d03
BH
1705 netif_vdbg(efx, timer, efx->net_dev,
1706 "hardware monitor executing on CPU %d\n",
1707 raw_smp_processor_id());
ef2b90ee 1708 BUG_ON(efx->type->monitor == NULL);
8ceee660 1709
8ceee660
BH
1710 /* If the mac_lock is already held then it is likely a port
1711 * reconfiguration is already in place, which will likely do
e254c274
BH
1712 * most of the work of monitor() anyway. */
1713 if (mutex_trylock(&efx->mac_lock)) {
1714 if (efx->port_enabled)
1715 efx->type->monitor(efx);
1716 mutex_unlock(&efx->mac_lock);
1717 }
8ceee660 1718
8ceee660
BH
1719 queue_delayed_work(efx->workqueue, &efx->monitor_work,
1720 efx_monitor_interval);
1721}
1722
1723/**************************************************************************
1724 *
1725 * ioctls
1726 *
1727 *************************************************************************/
1728
1729/* Net device ioctl
1730 * Context: process, rtnl_lock() held.
1731 */
1732static int efx_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
1733{
767e468c 1734 struct efx_nic *efx = netdev_priv(net_dev);
68e7f45e 1735 struct mii_ioctl_data *data = if_mii(ifr);
8ceee660
BH
1736
1737 EFX_ASSERT_RESET_SERIALISED(efx);
1738
68e7f45e
BH
1739 /* Convert phy_id from older PRTAD/DEVAD format */
1740 if ((cmd == SIOCGMIIREG || cmd == SIOCSMIIREG) &&
1741 (data->phy_id & 0xfc00) == 0x0400)
1742 data->phy_id ^= MDIO_PHY_ID_C45 | 0x0400;
1743
1744 return mdio_mii_ioctl(&efx->mdio, data, cmd);
8ceee660
BH
1745}
1746
1747/**************************************************************************
1748 *
1749 * NAPI interface
1750 *
1751 **************************************************************************/
1752
7f967c01
BH
1753static void efx_init_napi_channel(struct efx_channel *channel)
1754{
1755 struct efx_nic *efx = channel->efx;
1756
1757 channel->napi_dev = efx->net_dev;
1758 netif_napi_add(channel->napi_dev, &channel->napi_str,
1759 efx_poll, napi_weight);
1760}
1761
e8f14992 1762static void efx_init_napi(struct efx_nic *efx)
8ceee660
BH
1763{
1764 struct efx_channel *channel;
8ceee660 1765
7f967c01
BH
1766 efx_for_each_channel(channel, efx)
1767 efx_init_napi_channel(channel);
e8f14992
BH
1768}
1769
1770static void efx_fini_napi_channel(struct efx_channel *channel)
1771{
1772 if (channel->napi_dev)
1773 netif_napi_del(&channel->napi_str);
1774 channel->napi_dev = NULL;
8ceee660
BH
1775}
1776
1777static void efx_fini_napi(struct efx_nic *efx)
1778{
1779 struct efx_channel *channel;
1780
e8f14992
BH
1781 efx_for_each_channel(channel, efx)
1782 efx_fini_napi_channel(channel);
8ceee660
BH
1783}
1784
1785/**************************************************************************
1786 *
1787 * Kernel netpoll interface
1788 *
1789 *************************************************************************/
1790
1791#ifdef CONFIG_NET_POLL_CONTROLLER
1792
1793/* Although in the common case interrupts will be disabled, this is not
1794 * guaranteed. However, all our work happens inside the NAPI callback,
1795 * so no locking is required.
1796 */
1797static void efx_netpoll(struct net_device *net_dev)
1798{
767e468c 1799 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660
BH
1800 struct efx_channel *channel;
1801
64ee3120 1802 efx_for_each_channel(channel, efx)
8ceee660
BH
1803 efx_schedule_channel(channel);
1804}
1805
1806#endif
1807
1808/**************************************************************************
1809 *
1810 * Kernel net device interface
1811 *
1812 *************************************************************************/
1813
1814/* Context: process, rtnl_lock() held. */
1815static int efx_net_open(struct net_device *net_dev)
1816{
767e468c 1817 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660
BH
1818 EFX_ASSERT_RESET_SERIALISED(efx);
1819
62776d03
BH
1820 netif_dbg(efx, ifup, efx->net_dev, "opening device on CPU %d\n",
1821 raw_smp_processor_id());
8ceee660 1822
f4bd954e
BH
1823 if (efx->state == STATE_DISABLED)
1824 return -EIO;
f8b87c17
BH
1825 if (efx->phy_mode & PHY_MODE_SPECIAL)
1826 return -EBUSY;
8880f4ec
BH
1827 if (efx_mcdi_poll_reboot(efx) && efx_reset(efx, RESET_TYPE_ALL))
1828 return -EIO;
f8b87c17 1829
78c1f0a0
SH
1830 /* Notify the kernel of the link state polled during driver load,
1831 * before the monitor starts running */
1832 efx_link_status_changed(efx);
1833
8ceee660 1834 efx_start_all(efx);
dd40781e 1835 efx_selftest_async_start(efx);
8ceee660
BH
1836 return 0;
1837}
1838
1839/* Context: process, rtnl_lock() held.
1840 * Note that the kernel will ignore our return code; this method
1841 * should really be a void.
1842 */
1843static int efx_net_stop(struct net_device *net_dev)
1844{
767e468c 1845 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660 1846
62776d03
BH
1847 netif_dbg(efx, ifdown, efx->net_dev, "closing on CPU %d\n",
1848 raw_smp_processor_id());
8ceee660 1849
f4bd954e
BH
1850 if (efx->state != STATE_DISABLED) {
1851 /* Stop the device and flush all the channels */
1852 efx_stop_all(efx);
f4bd954e 1853 }
8ceee660
BH
1854
1855 return 0;
1856}
1857
5b9e207c 1858/* Context: process, dev_base_lock or RTNL held, non-blocking. */
2aa9ef11
BH
1859static struct rtnl_link_stats64 *efx_net_stats(struct net_device *net_dev,
1860 struct rtnl_link_stats64 *stats)
8ceee660 1861{
767e468c 1862 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660 1863 struct efx_mac_stats *mac_stats = &efx->mac_stats;
8ceee660 1864
55edc6e6 1865 spin_lock_bh(&efx->stats_lock);
1cb34522 1866
ef2b90ee 1867 efx->type->update_stats(efx);
8ceee660
BH
1868
1869 stats->rx_packets = mac_stats->rx_packets;
1870 stats->tx_packets = mac_stats->tx_packets;
1871 stats->rx_bytes = mac_stats->rx_bytes;
1872 stats->tx_bytes = mac_stats->tx_bytes;
80485d34 1873 stats->rx_dropped = efx->n_rx_nodesc_drop_cnt;
8ceee660
BH
1874 stats->multicast = mac_stats->rx_multicast;
1875 stats->collisions = mac_stats->tx_collision;
1876 stats->rx_length_errors = (mac_stats->rx_gtjumbo +
1877 mac_stats->rx_length_error);
8ceee660
BH
1878 stats->rx_crc_errors = mac_stats->rx_bad;
1879 stats->rx_frame_errors = mac_stats->rx_align_error;
1880 stats->rx_fifo_errors = mac_stats->rx_overflow;
1881 stats->rx_missed_errors = mac_stats->rx_missed;
1882 stats->tx_window_errors = mac_stats->tx_late_collision;
1883
1884 stats->rx_errors = (stats->rx_length_errors +
8ceee660
BH
1885 stats->rx_crc_errors +
1886 stats->rx_frame_errors +
8ceee660
BH
1887 mac_stats->rx_symbol_error);
1888 stats->tx_errors = (stats->tx_window_errors +
1889 mac_stats->tx_bad);
1890
1cb34522
BH
1891 spin_unlock_bh(&efx->stats_lock);
1892
8ceee660
BH
1893 return stats;
1894}
1895
1896/* Context: netif_tx_lock held, BHs disabled. */
1897static void efx_watchdog(struct net_device *net_dev)
1898{
767e468c 1899 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660 1900
62776d03
BH
1901 netif_err(efx, tx_err, efx->net_dev,
1902 "TX stuck with port_enabled=%d: resetting channels\n",
1903 efx->port_enabled);
8ceee660 1904
739bb23d 1905 efx_schedule_reset(efx, RESET_TYPE_TX_WATCHDOG);
8ceee660
BH
1906}
1907
1908
1909/* Context: process, rtnl_lock() held. */
1910static int efx_change_mtu(struct net_device *net_dev, int new_mtu)
1911{
767e468c 1912 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660
BH
1913
1914 EFX_ASSERT_RESET_SERIALISED(efx);
1915
1916 if (new_mtu > EFX_MAX_MTU)
1917 return -EINVAL;
1918
1919 efx_stop_all(efx);
1920
62776d03 1921 netif_dbg(efx, drv, efx->net_dev, "changing MTU to %d\n", new_mtu);
8ceee660 1922
d3245b28
BH
1923 mutex_lock(&efx->mac_lock);
1924 /* Reconfigure the MAC before enabling the dma queues so that
1925 * the RX buffers don't overflow */
8ceee660 1926 net_dev->mtu = new_mtu;
710b208d 1927 efx->type->reconfigure_mac(efx);
d3245b28
BH
1928 mutex_unlock(&efx->mac_lock);
1929
8ceee660 1930 efx_start_all(efx);
6c8eef4a 1931 return 0;
8ceee660
BH
1932}
1933
1934static int efx_set_mac_address(struct net_device *net_dev, void *data)
1935{
767e468c 1936 struct efx_nic *efx = netdev_priv(net_dev);
8ceee660
BH
1937 struct sockaddr *addr = data;
1938 char *new_addr = addr->sa_data;
1939
1940 EFX_ASSERT_RESET_SERIALISED(efx);
1941
1942 if (!is_valid_ether_addr(new_addr)) {
62776d03
BH
1943 netif_err(efx, drv, efx->net_dev,
1944 "invalid ethernet MAC address requested: %pM\n",
1945 new_addr);
504f9b5a 1946 return -EADDRNOTAVAIL;
8ceee660
BH
1947 }
1948
1949 memcpy(net_dev->dev_addr, new_addr, net_dev->addr_len);
cd2d5b52 1950 efx_sriov_mac_address_changed(efx);
8ceee660
BH
1951
1952 /* Reconfigure the MAC */
d3245b28 1953 mutex_lock(&efx->mac_lock);
710b208d 1954 efx->type->reconfigure_mac(efx);
d3245b28 1955 mutex_unlock(&efx->mac_lock);
8ceee660
BH
1956
1957 return 0;
1958}
1959
a816f75a 1960/* Context: netif_addr_lock held, BHs disabled. */
0fca8c97 1961static void efx_set_rx_mode(struct net_device *net_dev)
8ceee660 1962{
767e468c 1963 struct efx_nic *efx = netdev_priv(net_dev);
22bedad3 1964 struct netdev_hw_addr *ha;
8ceee660 1965 union efx_multicast_hash *mc_hash = &efx->multicast_hash;
8ceee660
BH
1966 u32 crc;
1967 int bit;
8ceee660 1968
8be4f3e6 1969 efx->promiscuous = !!(net_dev->flags & IFF_PROMISC);
8ceee660
BH
1970
1971 /* Build multicast hash table */
8be4f3e6 1972 if (efx->promiscuous || (net_dev->flags & IFF_ALLMULTI)) {
8ceee660
BH
1973 memset(mc_hash, 0xff, sizeof(*mc_hash));
1974 } else {
1975 memset(mc_hash, 0x00, sizeof(*mc_hash));
22bedad3
JP
1976 netdev_for_each_mc_addr(ha, net_dev) {
1977 crc = ether_crc_le(ETH_ALEN, ha->addr);
8ceee660
BH
1978 bit = crc & (EFX_MCAST_HASH_ENTRIES - 1);
1979 set_bit_le(bit, mc_hash->byte);
8ceee660 1980 }
8ceee660 1981
8be4f3e6
BH
1982 /* Broadcast packets go through the multicast hash filter.
1983 * ether_crc_le() of the broadcast address is 0xbe2612ff
1984 * so we always add bit 0xff to the mask.
1985 */
1986 set_bit_le(0xff, mc_hash->byte);
1987 }
a816f75a 1988
8be4f3e6
BH
1989 if (efx->port_enabled)
1990 queue_work(efx->workqueue, &efx->mac_work);
1991 /* Otherwise efx_start_port() will do this */
8ceee660
BH
1992}
1993
c8f44aff 1994static int efx_set_features(struct net_device *net_dev, netdev_features_t data)
abfe9039
BH
1995{
1996 struct efx_nic *efx = netdev_priv(net_dev);
1997
1998 /* If disabling RX n-tuple filtering, clear existing filters */
1999 if (net_dev->features & ~data & NETIF_F_NTUPLE)
2000 efx_filter_clear_rx(efx, EFX_FILTER_PRI_MANUAL);
2001
2002 return 0;
2003}
2004
c3ecb9f3
SH
2005static const struct net_device_ops efx_netdev_ops = {
2006 .ndo_open = efx_net_open,
2007 .ndo_stop = efx_net_stop,
4472702e 2008 .ndo_get_stats64 = efx_net_stats,
c3ecb9f3
SH
2009 .ndo_tx_timeout = efx_watchdog,
2010 .ndo_start_xmit = efx_hard_start_xmit,
2011 .ndo_validate_addr = eth_validate_addr,
2012 .ndo_do_ioctl = efx_ioctl,
2013 .ndo_change_mtu = efx_change_mtu,
2014 .ndo_set_mac_address = efx_set_mac_address,
0fca8c97 2015 .ndo_set_rx_mode = efx_set_rx_mode,
abfe9039 2016 .ndo_set_features = efx_set_features,
cd2d5b52
BH
2017#ifdef CONFIG_SFC_SRIOV
2018 .ndo_set_vf_mac = efx_sriov_set_vf_mac,
2019 .ndo_set_vf_vlan = efx_sriov_set_vf_vlan,
2020 .ndo_set_vf_spoofchk = efx_sriov_set_vf_spoofchk,
2021 .ndo_get_vf_config = efx_sriov_get_vf_config,
2022#endif
c3ecb9f3
SH
2023#ifdef CONFIG_NET_POLL_CONTROLLER
2024 .ndo_poll_controller = efx_netpoll,
2025#endif
94b274bf 2026 .ndo_setup_tc = efx_setup_tc,
64d8ad6d
BH
2027#ifdef CONFIG_RFS_ACCEL
2028 .ndo_rx_flow_steer = efx_filter_rfs,
2029#endif
c3ecb9f3
SH
2030};
2031
7dde596e
BH
2032static void efx_update_name(struct efx_nic *efx)
2033{
2034 strcpy(efx->name, efx->net_dev->name);
2035 efx_mtd_rename(efx);
2036 efx_set_channel_names(efx);
2037}
2038
8ceee660
BH
2039static int efx_netdev_event(struct notifier_block *this,
2040 unsigned long event, void *ptr)
2041{
d3208b5e 2042 struct net_device *net_dev = ptr;
8ceee660 2043
7dde596e
BH
2044 if (net_dev->netdev_ops == &efx_netdev_ops &&
2045 event == NETDEV_CHANGENAME)
2046 efx_update_name(netdev_priv(net_dev));
8ceee660
BH
2047
2048 return NOTIFY_DONE;
2049}
2050
2051static struct notifier_block efx_netdev_notifier = {
2052 .notifier_call = efx_netdev_event,
2053};
2054
06d5e193
BH
2055static ssize_t
2056show_phy_type(struct device *dev, struct device_attribute *attr, char *buf)
2057{
2058 struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
2059 return sprintf(buf, "%d\n", efx->phy_type);
2060}
2061static DEVICE_ATTR(phy_type, 0644, show_phy_type, NULL);
2062
8ceee660
BH
2063static int efx_register_netdev(struct efx_nic *efx)
2064{
2065 struct net_device *net_dev = efx->net_dev;
c04bfc6b 2066 struct efx_channel *channel;
8ceee660
BH
2067 int rc;
2068
2069 net_dev->watchdog_timeo = 5 * HZ;
2070 net_dev->irq = efx->pci_dev->irq;
c3ecb9f3 2071 net_dev->netdev_ops = &efx_netdev_ops;
8ceee660
BH
2072 SET_ETHTOOL_OPS(net_dev, &efx_ethtool_ops);
2073
7dde596e 2074 rtnl_lock();
aed0628d
BH
2075
2076 rc = dev_alloc_name(net_dev, net_dev->name);
2077 if (rc < 0)
2078 goto fail_locked;
7dde596e 2079 efx_update_name(efx);
aed0628d
BH
2080
2081 rc = register_netdevice(net_dev);
2082 if (rc)
2083 goto fail_locked;
2084
c04bfc6b
BH
2085 efx_for_each_channel(channel, efx) {
2086 struct efx_tx_queue *tx_queue;
60031fcc
BH
2087 efx_for_each_channel_tx_queue(tx_queue, channel)
2088 efx_init_tx_queue_core_txq(tx_queue);
c04bfc6b
BH
2089 }
2090
aed0628d 2091 /* Always start with carrier off; PHY events will detect the link */
86ee5302 2092 netif_carrier_off(net_dev);
aed0628d 2093
7dde596e 2094 rtnl_unlock();
8ceee660 2095
06d5e193
BH
2096 rc = device_create_file(&efx->pci_dev->dev, &dev_attr_phy_type);
2097 if (rc) {
62776d03
BH
2098 netif_err(efx, drv, efx->net_dev,
2099 "failed to init net dev attributes\n");
06d5e193
BH
2100 goto fail_registered;
2101 }
2102
8ceee660 2103 return 0;
06d5e193 2104
aed0628d
BH
2105fail_locked:
2106 rtnl_unlock();
62776d03 2107 netif_err(efx, drv, efx->net_dev, "could not register net dev\n");
aed0628d
BH
2108 return rc;
2109
06d5e193
BH
2110fail_registered:
2111 unregister_netdev(net_dev);
2112 return rc;
8ceee660
BH
2113}
2114
2115static void efx_unregister_netdev(struct efx_nic *efx)
2116{
f7d12cdc 2117 struct efx_channel *channel;
8ceee660
BH
2118 struct efx_tx_queue *tx_queue;
2119
2120 if (!efx->net_dev)
2121 return;
2122
767e468c 2123 BUG_ON(netdev_priv(efx->net_dev) != efx);
8ceee660
BH
2124
2125 /* Free up any skbs still remaining. This has to happen before
2126 * we try to unregister the netdev as running their destructors
2127 * may be needed to get the device ref. count to 0. */
f7d12cdc
BH
2128 efx_for_each_channel(channel, efx) {
2129 efx_for_each_channel_tx_queue(tx_queue, channel)
2130 efx_release_tx_buffers(tx_queue);
2131 }
8ceee660 2132
73ba7b68
BH
2133 strlcpy(efx->name, pci_name(efx->pci_dev), sizeof(efx->name));
2134 device_remove_file(&efx->pci_dev->dev, &dev_attr_phy_type);
2135 unregister_netdev(efx->net_dev);
8ceee660
BH
2136}
2137
2138/**************************************************************************
2139 *
2140 * Device reset and suspend
2141 *
2142 **************************************************************************/
2143
2467ca46
BH
2144/* Tears down the entire software state and most of the hardware state
2145 * before reset. */
d3245b28 2146void efx_reset_down(struct efx_nic *efx, enum reset_type method)
8ceee660 2147{
8ceee660
BH
2148 EFX_ASSERT_RESET_SERIALISED(efx);
2149
2467ca46
BH
2150 efx_stop_all(efx);
2151 mutex_lock(&efx->mac_lock);
2152
7f967c01 2153 efx_stop_interrupts(efx, false);
4b988280
SH
2154 if (efx->port_initialized && method != RESET_TYPE_INVISIBLE)
2155 efx->phy_op->fini(efx);
ef2b90ee 2156 efx->type->fini(efx);
8ceee660
BH
2157}
2158
2467ca46
BH
2159/* This function will always ensure that the locks acquired in
2160 * efx_reset_down() are released. A failure return code indicates
2161 * that we were unable to reinitialise the hardware, and the
2162 * driver should be disabled. If ok is false, then the rx and tx
2163 * engines are not restarted, pending a RESET_DISABLE. */
d3245b28 2164int efx_reset_up(struct efx_nic *efx, enum reset_type method, bool ok)
8ceee660
BH
2165{
2166 int rc;
2167
2467ca46 2168 EFX_ASSERT_RESET_SERIALISED(efx);
8ceee660 2169
ef2b90ee 2170 rc = efx->type->init(efx);
8ceee660 2171 if (rc) {
62776d03 2172 netif_err(efx, drv, efx->net_dev, "failed to initialise NIC\n");
eb9f6744 2173 goto fail;
8ceee660
BH
2174 }
2175
eb9f6744
BH
2176 if (!ok)
2177 goto fail;
2178
4b988280 2179 if (efx->port_initialized && method != RESET_TYPE_INVISIBLE) {
eb9f6744
BH
2180 rc = efx->phy_op->init(efx);
2181 if (rc)
2182 goto fail;
2183 if (efx->phy_op->reconfigure(efx))
62776d03
BH
2184 netif_err(efx, drv, efx->net_dev,
2185 "could not restore PHY settings\n");
4b988280
SH
2186 }
2187
710b208d 2188 efx->type->reconfigure_mac(efx);
8ceee660 2189
7f967c01 2190 efx_start_interrupts(efx, false);
64eebcfd 2191 efx_restore_filters(efx);
cd2d5b52 2192 efx_sriov_reset(efx);
eb9f6744 2193
eb9f6744
BH
2194 mutex_unlock(&efx->mac_lock);
2195
2196 efx_start_all(efx);
2197
2198 return 0;
2199
2200fail:
2201 efx->port_initialized = false;
2467ca46
BH
2202
2203 mutex_unlock(&efx->mac_lock);
2204
8ceee660
BH
2205 return rc;
2206}
2207
eb9f6744
BH
2208/* Reset the NIC using the specified method. Note that the reset may
2209 * fail, in which case the card will be left in an unusable state.
8ceee660 2210 *
eb9f6744 2211 * Caller must hold the rtnl_lock.
8ceee660 2212 */
eb9f6744 2213int efx_reset(struct efx_nic *efx, enum reset_type method)
8ceee660 2214{
eb9f6744
BH
2215 int rc, rc2;
2216 bool disabled;
8ceee660 2217
62776d03
BH
2218 netif_info(efx, drv, efx->net_dev, "resetting (%s)\n",
2219 RESET_TYPE(method));
8ceee660 2220
e4abce85 2221 netif_device_detach(efx->net_dev);
d3245b28 2222 efx_reset_down(efx, method);
8ceee660 2223
ef2b90ee 2224 rc = efx->type->reset(efx, method);
8ceee660 2225 if (rc) {
62776d03 2226 netif_err(efx, drv, efx->net_dev, "failed to reset hardware\n");
eb9f6744 2227 goto out;
8ceee660
BH
2228 }
2229
a7d529ae
BH
2230 /* Clear flags for the scopes we covered. We assume the NIC and
2231 * driver are now quiescent so that there is no race here.
2232 */
2233 efx->reset_pending &= -(1 << (method + 1));
8ceee660
BH
2234
2235 /* Reinitialise bus-mastering, which may have been turned off before
2236 * the reset was scheduled. This is still appropriate, even in the
2237 * RESET_TYPE_DISABLE since this driver generally assumes the hardware
2238 * can respond to requests. */
2239 pci_set_master(efx->pci_dev);
2240
eb9f6744 2241out:
8ceee660 2242 /* Leave device stopped if necessary */
eb9f6744
BH
2243 disabled = rc || method == RESET_TYPE_DISABLE;
2244 rc2 = efx_reset_up(efx, method, !disabled);
2245 if (rc2) {
2246 disabled = true;
2247 if (!rc)
2248 rc = rc2;
8ceee660
BH
2249 }
2250
eb9f6744 2251 if (disabled) {
f49a4589 2252 dev_close(efx->net_dev);
62776d03 2253 netif_err(efx, drv, efx->net_dev, "has been disabled\n");
f4bd954e 2254 efx->state = STATE_DISABLED;
f4bd954e 2255 } else {
62776d03 2256 netif_dbg(efx, drv, efx->net_dev, "reset complete\n");
e4abce85 2257 netif_device_attach(efx->net_dev);
f4bd954e 2258 }
8ceee660
BH
2259 return rc;
2260}
2261
2262/* The worker thread exists so that code that cannot sleep can
2263 * schedule a reset for later.
2264 */
2265static void efx_reset_work(struct work_struct *data)
2266{
eb9f6744 2267 struct efx_nic *efx = container_of(data, struct efx_nic, reset_work);
a7d529ae 2268 unsigned long pending = ACCESS_ONCE(efx->reset_pending);
8ceee660 2269
a7d529ae 2270 if (!pending)
319ba649
SH
2271 return;
2272
eb9f6744 2273 /* If we're not RUNNING then don't reset. Leave the reset_pending
a7d529ae 2274 * flags set so that efx_pci_probe_main will be retried */
eb9f6744 2275 if (efx->state != STATE_RUNNING) {
62776d03
BH
2276 netif_info(efx, drv, efx->net_dev,
2277 "scheduled reset quenched. NIC not RUNNING\n");
eb9f6744
BH
2278 return;
2279 }
2280
2281 rtnl_lock();
a7d529ae 2282 (void)efx_reset(efx, fls(pending) - 1);
eb9f6744 2283 rtnl_unlock();
8ceee660
BH
2284}
2285
2286void efx_schedule_reset(struct efx_nic *efx, enum reset_type type)
2287{
2288 enum reset_type method;
2289
8ceee660
BH
2290 switch (type) {
2291 case RESET_TYPE_INVISIBLE:
2292 case RESET_TYPE_ALL:
2293 case RESET_TYPE_WORLD:
2294 case RESET_TYPE_DISABLE:
2295 method = type;
0e2a9c7c
BH
2296 netif_dbg(efx, drv, efx->net_dev, "scheduling %s reset\n",
2297 RESET_TYPE(method));
8ceee660 2298 break;
8ceee660 2299 default:
0e2a9c7c 2300 method = efx->type->map_reset_reason(type);
62776d03
BH
2301 netif_dbg(efx, drv, efx->net_dev,
2302 "scheduling %s reset for %s\n",
2303 RESET_TYPE(method), RESET_TYPE(type));
0e2a9c7c
BH
2304 break;
2305 }
8ceee660 2306
a7d529ae 2307 set_bit(method, &efx->reset_pending);
8ceee660 2308
8880f4ec
BH
2309 /* efx_process_channel() will no longer read events once a
2310 * reset is scheduled. So switch back to poll'd MCDI completions. */
2311 efx_mcdi_mode_poll(efx);
2312
1ab00629 2313 queue_work(reset_workqueue, &efx->reset_work);
8ceee660
BH
2314}
2315
2316/**************************************************************************
2317 *
2318 * List of NICs we support
2319 *
2320 **************************************************************************/
2321
2322/* PCI device ID table */
a3aa1884 2323static DEFINE_PCI_DEVICE_TABLE(efx_pci_table) = {
937383a5
BH
2324 {PCI_DEVICE(PCI_VENDOR_ID_SOLARFLARE,
2325 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0),
daeda630 2326 .driver_data = (unsigned long) &falcon_a1_nic_type},
937383a5
BH
2327 {PCI_DEVICE(PCI_VENDOR_ID_SOLARFLARE,
2328 PCI_DEVICE_ID_SOLARFLARE_SFC4000B),
daeda630 2329 .driver_data = (unsigned long) &falcon_b0_nic_type},
547c474f 2330 {PCI_DEVICE(PCI_VENDOR_ID_SOLARFLARE, 0x0803), /* SFC9020 */
8880f4ec 2331 .driver_data = (unsigned long) &siena_a0_nic_type},
547c474f 2332 {PCI_DEVICE(PCI_VENDOR_ID_SOLARFLARE, 0x0813), /* SFL9021 */
8880f4ec 2333 .driver_data = (unsigned long) &siena_a0_nic_type},
8ceee660
BH
2334 {0} /* end of list */
2335};
2336
2337/**************************************************************************
2338 *
3759433d 2339 * Dummy PHY/MAC operations
8ceee660 2340 *
01aad7b6 2341 * Can be used for some unimplemented operations
8ceee660
BH
2342 * Needed so all function pointers are valid and do not have to be tested
2343 * before use
2344 *
2345 **************************************************************************/
2346int efx_port_dummy_op_int(struct efx_nic *efx)
2347{
2348 return 0;
2349}
2350void efx_port_dummy_op_void(struct efx_nic *efx) {}
d215697f 2351
2352static bool efx_port_dummy_op_poll(struct efx_nic *efx)
fdaa9aed
SH
2353{
2354 return false;
2355}
8ceee660 2356
6c8c2513 2357static const struct efx_phy_operations efx_dummy_phy_operations = {
8ceee660 2358 .init = efx_port_dummy_op_int,
d3245b28 2359 .reconfigure = efx_port_dummy_op_int,
fdaa9aed 2360 .poll = efx_port_dummy_op_poll,
8ceee660 2361 .fini = efx_port_dummy_op_void,
8ceee660
BH
2362};
2363
8ceee660
BH
2364/**************************************************************************
2365 *
2366 * Data housekeeping
2367 *
2368 **************************************************************************/
2369
2370/* This zeroes out and then fills in the invariants in a struct
2371 * efx_nic (including all sub-structures).
2372 */
6c8c2513 2373static int efx_init_struct(struct efx_nic *efx, const struct efx_nic_type *type,
8ceee660
BH
2374 struct pci_dev *pci_dev, struct net_device *net_dev)
2375{
4642610c 2376 int i;
8ceee660
BH
2377
2378 /* Initialise common structures */
2379 memset(efx, 0, sizeof(*efx));
2380 spin_lock_init(&efx->biu_lock);
76884835
BH
2381#ifdef CONFIG_SFC_MTD
2382 INIT_LIST_HEAD(&efx->mtd_list);
2383#endif
8ceee660
BH
2384 INIT_WORK(&efx->reset_work, efx_reset_work);
2385 INIT_DELAYED_WORK(&efx->monitor_work, efx_monitor);
dd40781e 2386 INIT_DELAYED_WORK(&efx->selftest_work, efx_selftest_async_work);
8ceee660 2387 efx->pci_dev = pci_dev;
62776d03 2388 efx->msg_enable = debug;
8ceee660 2389 efx->state = STATE_INIT;
8ceee660 2390 strlcpy(efx->name, pci_name(pci_dev), sizeof(efx->name));
8ceee660
BH
2391
2392 efx->net_dev = net_dev;
8ceee660
BH
2393 spin_lock_init(&efx->stats_lock);
2394 mutex_init(&efx->mac_lock);
2395 efx->phy_op = &efx_dummy_phy_operations;
68e7f45e 2396 efx->mdio.dev = net_dev;
766ca0fa 2397 INIT_WORK(&efx->mac_work, efx_mac_work);
9f2cb71c 2398 init_waitqueue_head(&efx->flush_wq);
8ceee660
BH
2399
2400 for (i = 0; i < EFX_MAX_CHANNELS; i++) {
4642610c
BH
2401 efx->channel[i] = efx_alloc_channel(efx, i, NULL);
2402 if (!efx->channel[i])
2403 goto fail;
8ceee660
BH
2404 }
2405
2406 efx->type = type;
2407
8ceee660
BH
2408 EFX_BUG_ON_PARANOID(efx->type->phys_addr_channels > EFX_MAX_CHANNELS);
2409
2410 /* Higher numbered interrupt modes are less capable! */
2411 efx->interrupt_mode = max(efx->type->max_interrupt_mode,
2412 interrupt_mode);
2413
6977dc63
BH
2414 /* Would be good to use the net_dev name, but we're too early */
2415 snprintf(efx->workqueue_name, sizeof(efx->workqueue_name), "sfc%s",
2416 pci_name(pci_dev));
2417 efx->workqueue = create_singlethread_workqueue(efx->workqueue_name);
1ab00629 2418 if (!efx->workqueue)
4642610c 2419 goto fail;
8d9853d9 2420
8ceee660 2421 return 0;
4642610c
BH
2422
2423fail:
2424 efx_fini_struct(efx);
2425 return -ENOMEM;
8ceee660
BH
2426}
2427
2428static void efx_fini_struct(struct efx_nic *efx)
2429{
8313aca3
BH
2430 int i;
2431
2432 for (i = 0; i < EFX_MAX_CHANNELS; i++)
2433 kfree(efx->channel[i]);
2434
8ceee660
BH
2435 if (efx->workqueue) {
2436 destroy_workqueue(efx->workqueue);
2437 efx->workqueue = NULL;
2438 }
2439}
2440
2441/**************************************************************************
2442 *
2443 * PCI interface
2444 *
2445 **************************************************************************/
2446
2447/* Main body of final NIC shutdown code
2448 * This is called only at module unload (or hotplug removal).
2449 */
2450static void efx_pci_remove_main(struct efx_nic *efx)
2451{
64d8ad6d
BH
2452#ifdef CONFIG_RFS_ACCEL
2453 free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
2454 efx->net_dev->rx_cpu_rmap = NULL;
2455#endif
7f967c01 2456 efx_stop_interrupts(efx, false);
152b6a62 2457 efx_nic_fini_interrupt(efx);
8ceee660 2458 efx_fini_port(efx);
ef2b90ee 2459 efx->type->fini(efx);
8ceee660
BH
2460 efx_fini_napi(efx);
2461 efx_remove_all(efx);
2462}
2463
2464/* Final NIC shutdown
2465 * This is called only at module unload (or hotplug removal).
2466 */
2467static void efx_pci_remove(struct pci_dev *pci_dev)
2468{
2469 struct efx_nic *efx;
2470
2471 efx = pci_get_drvdata(pci_dev);
2472 if (!efx)
2473 return;
2474
2475 /* Mark the NIC as fini, then stop the interface */
2476 rtnl_lock();
2477 efx->state = STATE_FINI;
2478 dev_close(efx->net_dev);
2479
2480 /* Allow any queued efx_resets() to complete */
2481 rtnl_unlock();
2482
7f967c01 2483 efx_stop_interrupts(efx, false);
cd2d5b52 2484 efx_sriov_fini(efx);
8ceee660
BH
2485 efx_unregister_netdev(efx);
2486
7dde596e
BH
2487 efx_mtd_remove(efx);
2488
8ceee660
BH
2489 /* Wait for any scheduled resets to complete. No more will be
2490 * scheduled from this point because efx_stop_all() has been
2491 * called, we are no longer registered with driverlink, and
2492 * the net_device's have been removed. */
1ab00629 2493 cancel_work_sync(&efx->reset_work);
8ceee660
BH
2494
2495 efx_pci_remove_main(efx);
2496
8ceee660 2497 efx_fini_io(efx);
62776d03 2498 netif_dbg(efx, drv, efx->net_dev, "shutdown successful\n");
8ceee660 2499
8ceee660 2500 efx_fini_struct(efx);
3de4e301 2501 pci_set_drvdata(pci_dev, NULL);
8ceee660
BH
2502 free_netdev(efx->net_dev);
2503};
2504
460eeaa0
BH
2505/* NIC VPD information
2506 * Called during probe to display the part number of the
2507 * installed NIC. VPD is potentially very large but this should
2508 * always appear within the first 512 bytes.
2509 */
2510#define SFC_VPD_LEN 512
2511static void efx_print_product_vpd(struct efx_nic *efx)
2512{
2513 struct pci_dev *dev = efx->pci_dev;
2514 char vpd_data[SFC_VPD_LEN];
2515 ssize_t vpd_size;
2516 int i, j;
2517
2518 /* Get the vpd data from the device */
2519 vpd_size = pci_read_vpd(dev, 0, sizeof(vpd_data), vpd_data);
2520 if (vpd_size <= 0) {
2521 netif_err(efx, drv, efx->net_dev, "Unable to read VPD\n");
2522 return;
2523 }
2524
2525 /* Get the Read only section */
2526 i = pci_vpd_find_tag(vpd_data, 0, vpd_size, PCI_VPD_LRDT_RO_DATA);
2527 if (i < 0) {
2528 netif_err(efx, drv, efx->net_dev, "VPD Read-only not found\n");
2529 return;
2530 }
2531
2532 j = pci_vpd_lrdt_size(&vpd_data[i]);
2533 i += PCI_VPD_LRDT_TAG_SIZE;
2534 if (i + j > vpd_size)
2535 j = vpd_size - i;
2536
2537 /* Get the Part number */
2538 i = pci_vpd_find_info_keyword(vpd_data, i, j, "PN");
2539 if (i < 0) {
2540 netif_err(efx, drv, efx->net_dev, "Part number not found\n");
2541 return;
2542 }
2543
2544 j = pci_vpd_info_field_size(&vpd_data[i]);
2545 i += PCI_VPD_INFO_FLD_HDR_SIZE;
2546 if (i + j > vpd_size) {
2547 netif_err(efx, drv, efx->net_dev, "Incomplete part number\n");
2548 return;
2549 }
2550
2551 netif_info(efx, drv, efx->net_dev,
2552 "Part Number : %.*s\n", j, &vpd_data[i]);
2553}
2554
2555
8ceee660
BH
2556/* Main body of NIC initialisation
2557 * This is called at module load (or hotplug insertion, theoretically).
2558 */
2559static int efx_pci_probe_main(struct efx_nic *efx)
2560{
2561 int rc;
2562
2563 /* Do start-of-day initialisation */
2564 rc = efx_probe_all(efx);
2565 if (rc)
2566 goto fail1;
2567
e8f14992 2568 efx_init_napi(efx);
8ceee660 2569
ef2b90ee 2570 rc = efx->type->init(efx);
8ceee660 2571 if (rc) {
62776d03
BH
2572 netif_err(efx, probe, efx->net_dev,
2573 "failed to initialise NIC\n");
278c0621 2574 goto fail3;
8ceee660
BH
2575 }
2576
2577 rc = efx_init_port(efx);
2578 if (rc) {
62776d03
BH
2579 netif_err(efx, probe, efx->net_dev,
2580 "failed to initialise port\n");
278c0621 2581 goto fail4;
8ceee660
BH
2582 }
2583
152b6a62 2584 rc = efx_nic_init_interrupt(efx);
8ceee660 2585 if (rc)
278c0621 2586 goto fail5;
7f967c01 2587 efx_start_interrupts(efx, false);
8ceee660
BH
2588
2589 return 0;
2590
278c0621 2591 fail5:
8ceee660 2592 efx_fini_port(efx);
8ceee660 2593 fail4:
ef2b90ee 2594 efx->type->fini(efx);
8ceee660
BH
2595 fail3:
2596 efx_fini_napi(efx);
8ceee660
BH
2597 efx_remove_all(efx);
2598 fail1:
2599 return rc;
2600}
2601
2602/* NIC initialisation
2603 *
2604 * This is called at module load (or hotplug insertion,
73ba7b68 2605 * theoretically). It sets up PCI mappings, resets the NIC,
8ceee660
BH
2606 * sets up and registers the network devices with the kernel and hooks
2607 * the interrupt service routine. It does not prepare the device for
2608 * transmission; this is left to the first time one of the network
2609 * interfaces is brought up (i.e. efx_net_open).
2610 */
2611static int __devinit efx_pci_probe(struct pci_dev *pci_dev,
2612 const struct pci_device_id *entry)
2613{
6c8c2513 2614 const struct efx_nic_type *type = (const struct efx_nic_type *) entry->driver_data;
8ceee660
BH
2615 struct net_device *net_dev;
2616 struct efx_nic *efx;
fadac6aa 2617 int rc;
8ceee660
BH
2618
2619 /* Allocate and initialise a struct net_device and struct efx_nic */
94b274bf
BH
2620 net_dev = alloc_etherdev_mqs(sizeof(*efx), EFX_MAX_CORE_TX_QUEUES,
2621 EFX_MAX_RX_QUEUES);
8ceee660
BH
2622 if (!net_dev)
2623 return -ENOMEM;
c383b537 2624 net_dev->features |= (type->offload_features | NETIF_F_SG |
97bc5415 2625 NETIF_F_HIGHDMA | NETIF_F_TSO |
abfe9039 2626 NETIF_F_RXCSUM);
738a8f4b
BH
2627 if (type->offload_features & NETIF_F_V6_CSUM)
2628 net_dev->features |= NETIF_F_TSO6;
28506563
BH
2629 /* Mask for features that also apply to VLAN devices */
2630 net_dev->vlan_features |= (NETIF_F_ALL_CSUM | NETIF_F_SG |
abfe9039
BH
2631 NETIF_F_HIGHDMA | NETIF_F_ALL_TSO |
2632 NETIF_F_RXCSUM);
2633 /* All offloads can be toggled */
2634 net_dev->hw_features = net_dev->features & ~NETIF_F_HIGHDMA;
767e468c 2635 efx = netdev_priv(net_dev);
8ceee660 2636 pci_set_drvdata(pci_dev, efx);
62776d03 2637 SET_NETDEV_DEV(net_dev, &pci_dev->dev);
8ceee660
BH
2638 rc = efx_init_struct(efx, type, pci_dev, net_dev);
2639 if (rc)
2640 goto fail1;
2641
62776d03 2642 netif_info(efx, probe, efx->net_dev,
ff79c8ac 2643 "Solarflare NIC detected\n");
8ceee660 2644
460eeaa0
BH
2645 efx_print_product_vpd(efx);
2646
8ceee660
BH
2647 /* Set up basic I/O (BAR mappings etc) */
2648 rc = efx_init_io(efx);
2649 if (rc)
2650 goto fail2;
2651
fadac6aa 2652 rc = efx_pci_probe_main(efx);
fa402b2e 2653
fadac6aa
BH
2654 /* Serialise against efx_reset(). No more resets will be
2655 * scheduled since efx_stop_all() has been called, and we have
2656 * not and never have been registered.
2657 */
2658 cancel_work_sync(&efx->reset_work);
8ceee660 2659
fadac6aa
BH
2660 if (rc)
2661 goto fail3;
8ceee660 2662
fadac6aa
BH
2663 /* If there was a scheduled reset during probe, the NIC is
2664 * probably hosed anyway.
2665 */
2666 if (efx->reset_pending) {
2667 rc = -EIO;
8ceee660
BH
2668 goto fail4;
2669 }
2670
55edc6e6
BH
2671 /* Switch to the running state before we expose the device to the OS,
2672 * so that dev_open()|efx_start_all() will actually start the device */
8ceee660 2673 efx->state = STATE_RUNNING;
7dde596e 2674
8ceee660
BH
2675 rc = efx_register_netdev(efx);
2676 if (rc)
fadac6aa 2677 goto fail4;
8ceee660 2678
cd2d5b52
BH
2679 rc = efx_sriov_init(efx);
2680 if (rc)
2681 netif_err(efx, probe, efx->net_dev,
2682 "SR-IOV can't be enabled rc %d\n", rc);
2683
62776d03 2684 netif_dbg(efx, probe, efx->net_dev, "initialisation successful\n");
a5211bb5 2685
7c43161c 2686 /* Try to create MTDs, but allow this to fail */
a5211bb5 2687 rtnl_lock();
7c43161c 2688 rc = efx_mtd_probe(efx);
a5211bb5 2689 rtnl_unlock();
7c43161c
BH
2690 if (rc)
2691 netif_warn(efx, probe, efx->net_dev,
2692 "failed to create MTDs (%d)\n", rc);
2693
8ceee660
BH
2694 return 0;
2695
8ceee660 2696 fail4:
fadac6aa 2697 efx_pci_remove_main(efx);
8ceee660
BH
2698 fail3:
2699 efx_fini_io(efx);
2700 fail2:
2701 efx_fini_struct(efx);
2702 fail1:
3de4e301 2703 pci_set_drvdata(pci_dev, NULL);
5e2a911c 2704 WARN_ON(rc > 0);
62776d03 2705 netif_dbg(efx, drv, efx->net_dev, "initialisation failed. rc=%d\n", rc);
8ceee660
BH
2706 free_netdev(net_dev);
2707 return rc;
2708}
2709
89c758fa
BH
2710static int efx_pm_freeze(struct device *dev)
2711{
2712 struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
2713
2714 efx->state = STATE_FINI;
2715
2716 netif_device_detach(efx->net_dev);
2717
2718 efx_stop_all(efx);
7f967c01 2719 efx_stop_interrupts(efx, false);
89c758fa
BH
2720
2721 return 0;
2722}
2723
2724static int efx_pm_thaw(struct device *dev)
2725{
2726 struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
2727
2728 efx->state = STATE_INIT;
2729
7f967c01 2730 efx_start_interrupts(efx, false);
89c758fa
BH
2731
2732 mutex_lock(&efx->mac_lock);
2733 efx->phy_op->reconfigure(efx);
2734 mutex_unlock(&efx->mac_lock);
2735
2736 efx_start_all(efx);
2737
2738 netif_device_attach(efx->net_dev);
2739
2740 efx->state = STATE_RUNNING;
2741
2742 efx->type->resume_wol(efx);
2743
319ba649
SH
2744 /* Reschedule any quenched resets scheduled during efx_pm_freeze() */
2745 queue_work(reset_workqueue, &efx->reset_work);
2746
89c758fa
BH
2747 return 0;
2748}
2749
2750static int efx_pm_poweroff(struct device *dev)
2751{
2752 struct pci_dev *pci_dev = to_pci_dev(dev);
2753 struct efx_nic *efx = pci_get_drvdata(pci_dev);
2754
2755 efx->type->fini(efx);
2756
a7d529ae 2757 efx->reset_pending = 0;
89c758fa
BH
2758
2759 pci_save_state(pci_dev);
2760 return pci_set_power_state(pci_dev, PCI_D3hot);
2761}
2762
2763/* Used for both resume and restore */
2764static int efx_pm_resume(struct device *dev)
2765{
2766 struct pci_dev *pci_dev = to_pci_dev(dev);
2767 struct efx_nic *efx = pci_get_drvdata(pci_dev);
2768 int rc;
2769
2770 rc = pci_set_power_state(pci_dev, PCI_D0);
2771 if (rc)
2772 return rc;
2773 pci_restore_state(pci_dev);
2774 rc = pci_enable_device(pci_dev);
2775 if (rc)
2776 return rc;
2777 pci_set_master(efx->pci_dev);
2778 rc = efx->type->reset(efx, RESET_TYPE_ALL);
2779 if (rc)
2780 return rc;
2781 rc = efx->type->init(efx);
2782 if (rc)
2783 return rc;
2784 efx_pm_thaw(dev);
2785 return 0;
2786}
2787
2788static int efx_pm_suspend(struct device *dev)
2789{
2790 int rc;
2791
2792 efx_pm_freeze(dev);
2793 rc = efx_pm_poweroff(dev);
2794 if (rc)
2795 efx_pm_resume(dev);
2796 return rc;
2797}
2798
18e83e4c 2799static const struct dev_pm_ops efx_pm_ops = {
89c758fa
BH
2800 .suspend = efx_pm_suspend,
2801 .resume = efx_pm_resume,
2802 .freeze = efx_pm_freeze,
2803 .thaw = efx_pm_thaw,
2804 .poweroff = efx_pm_poweroff,
2805 .restore = efx_pm_resume,
2806};
2807
8ceee660 2808static struct pci_driver efx_pci_driver = {
c5d5f5fd 2809 .name = KBUILD_MODNAME,
8ceee660
BH
2810 .id_table = efx_pci_table,
2811 .probe = efx_pci_probe,
2812 .remove = efx_pci_remove,
89c758fa 2813 .driver.pm = &efx_pm_ops,
8ceee660
BH
2814};
2815
2816/**************************************************************************
2817 *
2818 * Kernel module interface
2819 *
2820 *************************************************************************/
2821
2822module_param(interrupt_mode, uint, 0444);
2823MODULE_PARM_DESC(interrupt_mode,
2824 "Interrupt mode (0=>MSIX 1=>MSI 2=>legacy)");
2825
2826static int __init efx_init_module(void)
2827{
2828 int rc;
2829
2830 printk(KERN_INFO "Solarflare NET driver v" EFX_DRIVER_VERSION "\n");
2831
2832 rc = register_netdevice_notifier(&efx_netdev_notifier);
2833 if (rc)
2834 goto err_notifier;
2835
cd2d5b52
BH
2836 rc = efx_init_sriov();
2837 if (rc)
2838 goto err_sriov;
2839
1ab00629
SH
2840 reset_workqueue = create_singlethread_workqueue("sfc_reset");
2841 if (!reset_workqueue) {
2842 rc = -ENOMEM;
2843 goto err_reset;
2844 }
8ceee660
BH
2845
2846 rc = pci_register_driver(&efx_pci_driver);
2847 if (rc < 0)
2848 goto err_pci;
2849
2850 return 0;
2851
2852 err_pci:
1ab00629
SH
2853 destroy_workqueue(reset_workqueue);
2854 err_reset:
cd2d5b52
BH
2855 efx_fini_sriov();
2856 err_sriov:
8ceee660
BH
2857 unregister_netdevice_notifier(&efx_netdev_notifier);
2858 err_notifier:
2859 return rc;
2860}
2861
2862static void __exit efx_exit_module(void)
2863{
2864 printk(KERN_INFO "Solarflare NET driver unloading\n");
2865
2866 pci_unregister_driver(&efx_pci_driver);
1ab00629 2867 destroy_workqueue(reset_workqueue);
cd2d5b52 2868 efx_fini_sriov();
8ceee660
BH
2869 unregister_netdevice_notifier(&efx_netdev_notifier);
2870
2871}
2872
2873module_init(efx_init_module);
2874module_exit(efx_exit_module);
2875
906bb26c
BH
2876MODULE_AUTHOR("Solarflare Communications and "
2877 "Michael Brown <mbrown@fensystems.co.uk>");
8ceee660
BH
2878MODULE_DESCRIPTION("Solarflare Communications network driver");
2879MODULE_LICENSE("GPL");
2880MODULE_DEVICE_TABLE(pci, efx_pci_table);