drivers: power: report battery voltage in AOSP compatible format
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / ethernet / intel / igb / igb_main.c
CommitLineData
9d5c8243
AK
1/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
4b9ea462 4 Copyright(c) 2007-2013 Intel Corporation.
9d5c8243
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
876d2d6f
JK
28#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
29
9d5c8243
AK
30#include <linux/module.h>
31#include <linux/types.h>
32#include <linux/init.h>
b2cb09b1 33#include <linux/bitops.h>
9d5c8243
AK
34#include <linux/vmalloc.h>
35#include <linux/pagemap.h>
36#include <linux/netdevice.h>
9d5c8243 37#include <linux/ipv6.h>
5a0e3ad6 38#include <linux/slab.h>
9d5c8243
AK
39#include <net/checksum.h>
40#include <net/ip6_checksum.h>
c6cb090b 41#include <linux/net_tstamp.h>
9d5c8243
AK
42#include <linux/mii.h>
43#include <linux/ethtool.h>
01789349 44#include <linux/if.h>
9d5c8243
AK
45#include <linux/if_vlan.h>
46#include <linux/pci.h>
c54106bb 47#include <linux/pci-aspm.h>
9d5c8243
AK
48#include <linux/delay.h>
49#include <linux/interrupt.h>
7d13a7d0
AD
50#include <linux/ip.h>
51#include <linux/tcp.h>
52#include <linux/sctp.h>
9d5c8243 53#include <linux/if_ether.h>
40a914fa 54#include <linux/aer.h>
70c71606 55#include <linux/prefetch.h>
749ab2cd 56#include <linux/pm_runtime.h>
421e02f0 57#ifdef CONFIG_IGB_DCA
fe4506b6
JC
58#include <linux/dca.h>
59#endif
441fc6fd 60#include <linux/i2c.h>
9d5c8243
AK
61#include "igb.h"
62
67b1b903
CW
63#define MAJ 5
64#define MIN 0
65#define BUILD 3
0d1fe82d 66#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
929dd047 67__stringify(BUILD) "-k"
9d5c8243
AK
68char igb_driver_name[] = "igb";
69char igb_driver_version[] = DRV_VERSION;
70static const char igb_driver_string[] =
71 "Intel(R) Gigabit Ethernet Network Driver";
4b9ea462
AA
72static const char igb_copyright[] =
73 "Copyright (c) 2007-2013 Intel Corporation.";
9d5c8243 74
9d5c8243
AK
75static const struct e1000_info *igb_info_tbl[] = {
76 [board_82575] = &e1000_82575_info,
77};
78
a3aa1884 79static DEFINE_PCI_DEVICE_TABLE(igb_pci_tbl) = {
ceb5f13b
CW
80 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_1GBPS) },
81 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_SGMII) },
82 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_2_5GBPS) },
f96a8a0b
CW
83 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I211_COPPER), board_82575 },
84 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER), board_82575 },
85 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_FIBER), board_82575 },
86 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES), board_82575 },
87 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SGMII), board_82575 },
d2ba2ed8
AD
88 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_COPPER), board_82575 },
89 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_FIBER), board_82575 },
90 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SERDES), board_82575 },
91 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SGMII), board_82575 },
55cac248
AD
92 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
93 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
6493d24f 94 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_QUAD_FIBER), board_82575 },
55cac248
AD
95 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
96 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
97 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
308fb39a
JG
98 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SGMII), board_82575 },
99 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SERDES), board_82575 },
1b5dda33
GJ
100 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_BACKPLANE), board_82575 },
101 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SFP), board_82575 },
2d064c06 102 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
9eb2341d 103 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
747d49ba 104 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
2d064c06
AD
105 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
106 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
4703bf73 107 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
b894fa26 108 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER_ET2), board_82575 },
c8ea5ea9 109 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
9d5c8243
AK
110 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
111 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
112 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
113 /* required last entry */
114 {0, }
115};
116
117MODULE_DEVICE_TABLE(pci, igb_pci_tbl);
118
119void igb_reset(struct igb_adapter *);
120static int igb_setup_all_tx_resources(struct igb_adapter *);
121static int igb_setup_all_rx_resources(struct igb_adapter *);
122static void igb_free_all_tx_resources(struct igb_adapter *);
123static void igb_free_all_rx_resources(struct igb_adapter *);
06cf2666 124static void igb_setup_mrqc(struct igb_adapter *);
9d5c8243 125static int igb_probe(struct pci_dev *, const struct pci_device_id *);
9f9a12f8 126static void igb_remove(struct pci_dev *pdev);
9d5c8243
AK
127static int igb_sw_init(struct igb_adapter *);
128static int igb_open(struct net_device *);
129static int igb_close(struct net_device *);
53c7d064 130static void igb_configure(struct igb_adapter *);
9d5c8243
AK
131static void igb_configure_tx(struct igb_adapter *);
132static void igb_configure_rx(struct igb_adapter *);
9d5c8243
AK
133static void igb_clean_all_tx_rings(struct igb_adapter *);
134static void igb_clean_all_rx_rings(struct igb_adapter *);
3b644cf6
MW
135static void igb_clean_tx_ring(struct igb_ring *);
136static void igb_clean_rx_ring(struct igb_ring *);
ff41f8dc 137static void igb_set_rx_mode(struct net_device *);
9d5c8243
AK
138static void igb_update_phy_info(unsigned long);
139static void igb_watchdog(unsigned long);
140static void igb_watchdog_task(struct work_struct *);
cd392f5c 141static netdev_tx_t igb_xmit_frame(struct sk_buff *skb, struct net_device *);
12dcd86b
ED
142static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *dev,
143 struct rtnl_link_stats64 *stats);
9d5c8243
AK
144static int igb_change_mtu(struct net_device *, int);
145static int igb_set_mac(struct net_device *, void *);
68d480c4 146static void igb_set_uta(struct igb_adapter *adapter);
9d5c8243
AK
147static irqreturn_t igb_intr(int irq, void *);
148static irqreturn_t igb_intr_msi(int irq, void *);
149static irqreturn_t igb_msix_other(int irq, void *);
047e0030 150static irqreturn_t igb_msix_ring(int irq, void *);
421e02f0 151#ifdef CONFIG_IGB_DCA
047e0030 152static void igb_update_dca(struct igb_q_vector *);
fe4506b6 153static void igb_setup_dca(struct igb_adapter *);
421e02f0 154#endif /* CONFIG_IGB_DCA */
661086df 155static int igb_poll(struct napi_struct *, int);
13fde97a 156static bool igb_clean_tx_irq(struct igb_q_vector *);
cd392f5c 157static bool igb_clean_rx_irq(struct igb_q_vector *, int);
9d5c8243
AK
158static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
159static void igb_tx_timeout(struct net_device *);
160static void igb_reset_task(struct work_struct *);
c8f44aff 161static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features);
80d5c368
PM
162static int igb_vlan_rx_add_vid(struct net_device *, __be16, u16);
163static int igb_vlan_rx_kill_vid(struct net_device *, __be16, u16);
9d5c8243 164static void igb_restore_vlan(struct igb_adapter *);
26ad9178 165static void igb_rar_set_qsel(struct igb_adapter *, u8 *, u32 , u8);
4ae196df
AD
166static void igb_ping_all_vfs(struct igb_adapter *);
167static void igb_msg_task(struct igb_adapter *);
4ae196df 168static void igb_vmm_control(struct igb_adapter *);
f2ca0dbe 169static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
4ae196df 170static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
8151d294
WM
171static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
172static int igb_ndo_set_vf_vlan(struct net_device *netdev,
173 int vf, u16 vlan, u8 qos);
174static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate);
70ea4783
LL
175static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
176 bool setting);
8151d294
WM
177static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
178 struct ifla_vf_info *ivi);
17dc566c 179static void igb_check_vf_rate_limit(struct igb_adapter *);
46a01698
RL
180
181#ifdef CONFIG_PCI_IOV
0224d663 182static int igb_vf_configure(struct igb_adapter *adapter, int vf);
46a01698 183#endif
9d5c8243 184
9d5c8243 185#ifdef CONFIG_PM
d9dd966d 186#ifdef CONFIG_PM_SLEEP
749ab2cd 187static int igb_suspend(struct device *);
d9dd966d 188#endif
749ab2cd
YZ
189static int igb_resume(struct device *);
190#ifdef CONFIG_PM_RUNTIME
191static int igb_runtime_suspend(struct device *dev);
192static int igb_runtime_resume(struct device *dev);
193static int igb_runtime_idle(struct device *dev);
194#endif
195static const struct dev_pm_ops igb_pm_ops = {
196 SET_SYSTEM_SLEEP_PM_OPS(igb_suspend, igb_resume)
197 SET_RUNTIME_PM_OPS(igb_runtime_suspend, igb_runtime_resume,
198 igb_runtime_idle)
199};
9d5c8243
AK
200#endif
201static void igb_shutdown(struct pci_dev *);
fa44f2f1 202static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs);
421e02f0 203#ifdef CONFIG_IGB_DCA
fe4506b6
JC
204static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
205static struct notifier_block dca_notifier = {
206 .notifier_call = igb_notify_dca,
207 .next = NULL,
208 .priority = 0
209};
210#endif
9d5c8243
AK
211#ifdef CONFIG_NET_POLL_CONTROLLER
212/* for netdump / net console */
213static void igb_netpoll(struct net_device *);
214#endif
37680117 215#ifdef CONFIG_PCI_IOV
2a3abf6d
AD
216static unsigned int max_vfs = 0;
217module_param(max_vfs, uint, 0);
218MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate "
219 "per physical function");
220#endif /* CONFIG_PCI_IOV */
221
9d5c8243
AK
222static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
223 pci_channel_state_t);
224static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
225static void igb_io_resume(struct pci_dev *);
226
3646f0e5 227static const struct pci_error_handlers igb_err_handler = {
9d5c8243
AK
228 .error_detected = igb_io_error_detected,
229 .slot_reset = igb_io_slot_reset,
230 .resume = igb_io_resume,
231};
232
b6e0c419 233static void igb_init_dmac(struct igb_adapter *adapter, u32 pba);
9d5c8243
AK
234
235static struct pci_driver igb_driver = {
236 .name = igb_driver_name,
237 .id_table = igb_pci_tbl,
238 .probe = igb_probe,
9f9a12f8 239 .remove = igb_remove,
9d5c8243 240#ifdef CONFIG_PM
749ab2cd 241 .driver.pm = &igb_pm_ops,
9d5c8243
AK
242#endif
243 .shutdown = igb_shutdown,
fa44f2f1 244 .sriov_configure = igb_pci_sriov_configure,
9d5c8243
AK
245 .err_handler = &igb_err_handler
246};
247
248MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
249MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
250MODULE_LICENSE("GPL");
251MODULE_VERSION(DRV_VERSION);
252
b3f4d599 253#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
254static int debug = -1;
255module_param(debug, int, 0);
256MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
257
c97ec42a
TI
258struct igb_reg_info {
259 u32 ofs;
260 char *name;
261};
262
263static const struct igb_reg_info igb_reg_info_tbl[] = {
264
265 /* General Registers */
266 {E1000_CTRL, "CTRL"},
267 {E1000_STATUS, "STATUS"},
268 {E1000_CTRL_EXT, "CTRL_EXT"},
269
270 /* Interrupt Registers */
271 {E1000_ICR, "ICR"},
272
273 /* RX Registers */
274 {E1000_RCTL, "RCTL"},
275 {E1000_RDLEN(0), "RDLEN"},
276 {E1000_RDH(0), "RDH"},
277 {E1000_RDT(0), "RDT"},
278 {E1000_RXDCTL(0), "RXDCTL"},
279 {E1000_RDBAL(0), "RDBAL"},
280 {E1000_RDBAH(0), "RDBAH"},
281
282 /* TX Registers */
283 {E1000_TCTL, "TCTL"},
284 {E1000_TDBAL(0), "TDBAL"},
285 {E1000_TDBAH(0), "TDBAH"},
286 {E1000_TDLEN(0), "TDLEN"},
287 {E1000_TDH(0), "TDH"},
288 {E1000_TDT(0), "TDT"},
289 {E1000_TXDCTL(0), "TXDCTL"},
290 {E1000_TDFH, "TDFH"},
291 {E1000_TDFT, "TDFT"},
292 {E1000_TDFHS, "TDFHS"},
293 {E1000_TDFPC, "TDFPC"},
294
295 /* List Terminator */
296 {}
297};
298
b980ac18 299/* igb_regdump - register printout routine */
c97ec42a
TI
300static void igb_regdump(struct e1000_hw *hw, struct igb_reg_info *reginfo)
301{
302 int n = 0;
303 char rname[16];
304 u32 regs[8];
305
306 switch (reginfo->ofs) {
307 case E1000_RDLEN(0):
308 for (n = 0; n < 4; n++)
309 regs[n] = rd32(E1000_RDLEN(n));
310 break;
311 case E1000_RDH(0):
312 for (n = 0; n < 4; n++)
313 regs[n] = rd32(E1000_RDH(n));
314 break;
315 case E1000_RDT(0):
316 for (n = 0; n < 4; n++)
317 regs[n] = rd32(E1000_RDT(n));
318 break;
319 case E1000_RXDCTL(0):
320 for (n = 0; n < 4; n++)
321 regs[n] = rd32(E1000_RXDCTL(n));
322 break;
323 case E1000_RDBAL(0):
324 for (n = 0; n < 4; n++)
325 regs[n] = rd32(E1000_RDBAL(n));
326 break;
327 case E1000_RDBAH(0):
328 for (n = 0; n < 4; n++)
329 regs[n] = rd32(E1000_RDBAH(n));
330 break;
331 case E1000_TDBAL(0):
332 for (n = 0; n < 4; n++)
333 regs[n] = rd32(E1000_RDBAL(n));
334 break;
335 case E1000_TDBAH(0):
336 for (n = 0; n < 4; n++)
337 regs[n] = rd32(E1000_TDBAH(n));
338 break;
339 case E1000_TDLEN(0):
340 for (n = 0; n < 4; n++)
341 regs[n] = rd32(E1000_TDLEN(n));
342 break;
343 case E1000_TDH(0):
344 for (n = 0; n < 4; n++)
345 regs[n] = rd32(E1000_TDH(n));
346 break;
347 case E1000_TDT(0):
348 for (n = 0; n < 4; n++)
349 regs[n] = rd32(E1000_TDT(n));
350 break;
351 case E1000_TXDCTL(0):
352 for (n = 0; n < 4; n++)
353 regs[n] = rd32(E1000_TXDCTL(n));
354 break;
355 default:
876d2d6f 356 pr_info("%-15s %08x\n", reginfo->name, rd32(reginfo->ofs));
c97ec42a
TI
357 return;
358 }
359
360 snprintf(rname, 16, "%s%s", reginfo->name, "[0-3]");
876d2d6f
JK
361 pr_info("%-15s %08x %08x %08x %08x\n", rname, regs[0], regs[1],
362 regs[2], regs[3]);
c97ec42a
TI
363}
364
b980ac18 365/* igb_dump - Print registers, Tx-rings and Rx-rings */
c97ec42a
TI
366static void igb_dump(struct igb_adapter *adapter)
367{
368 struct net_device *netdev = adapter->netdev;
369 struct e1000_hw *hw = &adapter->hw;
370 struct igb_reg_info *reginfo;
c97ec42a
TI
371 struct igb_ring *tx_ring;
372 union e1000_adv_tx_desc *tx_desc;
373 struct my_u0 { u64 a; u64 b; } *u0;
c97ec42a
TI
374 struct igb_ring *rx_ring;
375 union e1000_adv_rx_desc *rx_desc;
376 u32 staterr;
6ad4edfc 377 u16 i, n;
c97ec42a
TI
378
379 if (!netif_msg_hw(adapter))
380 return;
381
382 /* Print netdevice Info */
383 if (netdev) {
384 dev_info(&adapter->pdev->dev, "Net device Info\n");
876d2d6f
JK
385 pr_info("Device Name state trans_start "
386 "last_rx\n");
387 pr_info("%-15s %016lX %016lX %016lX\n", netdev->name,
388 netdev->state, netdev->trans_start, netdev->last_rx);
c97ec42a
TI
389 }
390
391 /* Print Registers */
392 dev_info(&adapter->pdev->dev, "Register Dump\n");
876d2d6f 393 pr_info(" Register Name Value\n");
c97ec42a
TI
394 for (reginfo = (struct igb_reg_info *)igb_reg_info_tbl;
395 reginfo->name; reginfo++) {
396 igb_regdump(hw, reginfo);
397 }
398
399 /* Print TX Ring Summary */
400 if (!netdev || !netif_running(netdev))
401 goto exit;
402
403 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
876d2d6f 404 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
c97ec42a 405 for (n = 0; n < adapter->num_tx_queues; n++) {
06034649 406 struct igb_tx_buffer *buffer_info;
c97ec42a 407 tx_ring = adapter->tx_ring[n];
06034649 408 buffer_info = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
876d2d6f
JK
409 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
410 n, tx_ring->next_to_use, tx_ring->next_to_clean,
c9f14bf3
AD
411 (u64)dma_unmap_addr(buffer_info, dma),
412 dma_unmap_len(buffer_info, len),
876d2d6f
JK
413 buffer_info->next_to_watch,
414 (u64)buffer_info->time_stamp);
c97ec42a
TI
415 }
416
417 /* Print TX Rings */
418 if (!netif_msg_tx_done(adapter))
419 goto rx_ring_summary;
420
421 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
422
423 /* Transmit Descriptor Formats
424 *
425 * Advanced Transmit Descriptor
426 * +--------------------------------------------------------------+
427 * 0 | Buffer Address [63:0] |
428 * +--------------------------------------------------------------+
429 * 8 | PAYLEN | PORTS |CC|IDX | STA | DCMD |DTYP|MAC|RSV| DTALEN |
430 * +--------------------------------------------------------------+
431 * 63 46 45 40 39 38 36 35 32 31 24 15 0
432 */
433
434 for (n = 0; n < adapter->num_tx_queues; n++) {
435 tx_ring = adapter->tx_ring[n];
876d2d6f
JK
436 pr_info("------------------------------------\n");
437 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
438 pr_info("------------------------------------\n");
439 pr_info("T [desc] [address 63:0 ] [PlPOCIStDDM Ln] "
440 "[bi->dma ] leng ntw timestamp "
441 "bi->skb\n");
c97ec42a
TI
442
443 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
876d2d6f 444 const char *next_desc;
06034649 445 struct igb_tx_buffer *buffer_info;
60136906 446 tx_desc = IGB_TX_DESC(tx_ring, i);
06034649 447 buffer_info = &tx_ring->tx_buffer_info[i];
c97ec42a 448 u0 = (struct my_u0 *)tx_desc;
876d2d6f
JK
449 if (i == tx_ring->next_to_use &&
450 i == tx_ring->next_to_clean)
451 next_desc = " NTC/U";
452 else if (i == tx_ring->next_to_use)
453 next_desc = " NTU";
454 else if (i == tx_ring->next_to_clean)
455 next_desc = " NTC";
456 else
457 next_desc = "";
458
459 pr_info("T [0x%03X] %016llX %016llX %016llX"
460 " %04X %p %016llX %p%s\n", i,
c97ec42a
TI
461 le64_to_cpu(u0->a),
462 le64_to_cpu(u0->b),
c9f14bf3
AD
463 (u64)dma_unmap_addr(buffer_info, dma),
464 dma_unmap_len(buffer_info, len),
c97ec42a
TI
465 buffer_info->next_to_watch,
466 (u64)buffer_info->time_stamp,
876d2d6f 467 buffer_info->skb, next_desc);
c97ec42a 468
b669588a 469 if (netif_msg_pktdata(adapter) && buffer_info->skb)
c97ec42a
TI
470 print_hex_dump(KERN_INFO, "",
471 DUMP_PREFIX_ADDRESS,
b669588a 472 16, 1, buffer_info->skb->data,
c9f14bf3
AD
473 dma_unmap_len(buffer_info, len),
474 true);
c97ec42a
TI
475 }
476 }
477
478 /* Print RX Rings Summary */
479rx_ring_summary:
480 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
876d2d6f 481 pr_info("Queue [NTU] [NTC]\n");
c97ec42a
TI
482 for (n = 0; n < adapter->num_rx_queues; n++) {
483 rx_ring = adapter->rx_ring[n];
876d2d6f
JK
484 pr_info(" %5d %5X %5X\n",
485 n, rx_ring->next_to_use, rx_ring->next_to_clean);
c97ec42a
TI
486 }
487
488 /* Print RX Rings */
489 if (!netif_msg_rx_status(adapter))
490 goto exit;
491
492 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
493
494 /* Advanced Receive Descriptor (Read) Format
495 * 63 1 0
496 * +-----------------------------------------------------+
497 * 0 | Packet Buffer Address [63:1] |A0/NSE|
498 * +----------------------------------------------+------+
499 * 8 | Header Buffer Address [63:1] | DD |
500 * +-----------------------------------------------------+
501 *
502 *
503 * Advanced Receive Descriptor (Write-Back) Format
504 *
505 * 63 48 47 32 31 30 21 20 17 16 4 3 0
506 * +------------------------------------------------------+
507 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
508 * | Checksum Ident | | | | Type | Type |
509 * +------------------------------------------------------+
510 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
511 * +------------------------------------------------------+
512 * 63 48 47 32 31 20 19 0
513 */
514
515 for (n = 0; n < adapter->num_rx_queues; n++) {
516 rx_ring = adapter->rx_ring[n];
876d2d6f
JK
517 pr_info("------------------------------------\n");
518 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
519 pr_info("------------------------------------\n");
520 pr_info("R [desc] [ PktBuf A0] [ HeadBuf DD] "
521 "[bi->dma ] [bi->skb] <-- Adv Rx Read format\n");
522 pr_info("RWB[desc] [PcsmIpSHl PtRs] [vl er S cks ln] -----"
523 "----------- [bi->skb] <-- Adv Rx Write-Back format\n");
c97ec42a
TI
524
525 for (i = 0; i < rx_ring->count; i++) {
876d2d6f 526 const char *next_desc;
06034649
AD
527 struct igb_rx_buffer *buffer_info;
528 buffer_info = &rx_ring->rx_buffer_info[i];
60136906 529 rx_desc = IGB_RX_DESC(rx_ring, i);
c97ec42a
TI
530 u0 = (struct my_u0 *)rx_desc;
531 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
876d2d6f
JK
532
533 if (i == rx_ring->next_to_use)
534 next_desc = " NTU";
535 else if (i == rx_ring->next_to_clean)
536 next_desc = " NTC";
537 else
538 next_desc = "";
539
c97ec42a
TI
540 if (staterr & E1000_RXD_STAT_DD) {
541 /* Descriptor Done */
1a1c225b
AD
542 pr_info("%s[0x%03X] %016llX %016llX ---------------- %s\n",
543 "RWB", i,
c97ec42a
TI
544 le64_to_cpu(u0->a),
545 le64_to_cpu(u0->b),
1a1c225b 546 next_desc);
c97ec42a 547 } else {
1a1c225b
AD
548 pr_info("%s[0x%03X] %016llX %016llX %016llX %s\n",
549 "R ", i,
c97ec42a
TI
550 le64_to_cpu(u0->a),
551 le64_to_cpu(u0->b),
552 (u64)buffer_info->dma,
1a1c225b 553 next_desc);
c97ec42a 554
b669588a 555 if (netif_msg_pktdata(adapter) &&
1a1c225b 556 buffer_info->dma && buffer_info->page) {
44390ca6
AD
557 print_hex_dump(KERN_INFO, "",
558 DUMP_PREFIX_ADDRESS,
559 16, 1,
b669588a
ET
560 page_address(buffer_info->page) +
561 buffer_info->page_offset,
de78d1f9 562 IGB_RX_BUFSZ, true);
c97ec42a
TI
563 }
564 }
c97ec42a
TI
565 }
566 }
567
568exit:
569 return;
570}
571
b980ac18
JK
572/**
573 * igb_get_i2c_data - Reads the I2C SDA data bit
441fc6fd
CW
574 * @hw: pointer to hardware structure
575 * @i2cctl: Current value of I2CCTL register
576 *
577 * Returns the I2C data bit value
b980ac18 578 **/
441fc6fd
CW
579static int igb_get_i2c_data(void *data)
580{
581 struct igb_adapter *adapter = (struct igb_adapter *)data;
582 struct e1000_hw *hw = &adapter->hw;
583 s32 i2cctl = rd32(E1000_I2CPARAMS);
584
585 return ((i2cctl & E1000_I2C_DATA_IN) != 0);
586}
587
b980ac18
JK
588/**
589 * igb_set_i2c_data - Sets the I2C data bit
441fc6fd
CW
590 * @data: pointer to hardware structure
591 * @state: I2C data value (0 or 1) to set
592 *
593 * Sets the I2C data bit
b980ac18 594 **/
441fc6fd
CW
595static void igb_set_i2c_data(void *data, int state)
596{
597 struct igb_adapter *adapter = (struct igb_adapter *)data;
598 struct e1000_hw *hw = &adapter->hw;
599 s32 i2cctl = rd32(E1000_I2CPARAMS);
600
601 if (state)
602 i2cctl |= E1000_I2C_DATA_OUT;
603 else
604 i2cctl &= ~E1000_I2C_DATA_OUT;
605
606 i2cctl &= ~E1000_I2C_DATA_OE_N;
607 i2cctl |= E1000_I2C_CLK_OE_N;
608 wr32(E1000_I2CPARAMS, i2cctl);
609 wrfl();
610
611}
612
b980ac18
JK
613/**
614 * igb_set_i2c_clk - Sets the I2C SCL clock
441fc6fd
CW
615 * @data: pointer to hardware structure
616 * @state: state to set clock
617 *
618 * Sets the I2C clock line to state
b980ac18 619 **/
441fc6fd
CW
620static void igb_set_i2c_clk(void *data, int state)
621{
622 struct igb_adapter *adapter = (struct igb_adapter *)data;
623 struct e1000_hw *hw = &adapter->hw;
624 s32 i2cctl = rd32(E1000_I2CPARAMS);
625
626 if (state) {
627 i2cctl |= E1000_I2C_CLK_OUT;
628 i2cctl &= ~E1000_I2C_CLK_OE_N;
629 } else {
630 i2cctl &= ~E1000_I2C_CLK_OUT;
631 i2cctl &= ~E1000_I2C_CLK_OE_N;
632 }
633 wr32(E1000_I2CPARAMS, i2cctl);
634 wrfl();
635}
636
b980ac18
JK
637/**
638 * igb_get_i2c_clk - Gets the I2C SCL clock state
441fc6fd
CW
639 * @data: pointer to hardware structure
640 *
641 * Gets the I2C clock state
b980ac18 642 **/
441fc6fd
CW
643static int igb_get_i2c_clk(void *data)
644{
645 struct igb_adapter *adapter = (struct igb_adapter *)data;
646 struct e1000_hw *hw = &adapter->hw;
647 s32 i2cctl = rd32(E1000_I2CPARAMS);
648
649 return ((i2cctl & E1000_I2C_CLK_IN) != 0);
650}
651
652static const struct i2c_algo_bit_data igb_i2c_algo = {
653 .setsda = igb_set_i2c_data,
654 .setscl = igb_set_i2c_clk,
655 .getsda = igb_get_i2c_data,
656 .getscl = igb_get_i2c_clk,
657 .udelay = 5,
658 .timeout = 20,
659};
660
9d5c8243 661/**
b980ac18
JK
662 * igb_get_hw_dev - return device
663 * @hw: pointer to hardware structure
664 *
665 * used by hardware layer to print debugging information
9d5c8243 666 **/
c041076a 667struct net_device *igb_get_hw_dev(struct e1000_hw *hw)
9d5c8243
AK
668{
669 struct igb_adapter *adapter = hw->back;
c041076a 670 return adapter->netdev;
9d5c8243 671}
38c845c7 672
9d5c8243 673/**
b980ac18 674 * igb_init_module - Driver Registration Routine
9d5c8243 675 *
b980ac18
JK
676 * igb_init_module is the first routine called when the driver is
677 * loaded. All it does is register with the PCI subsystem.
9d5c8243
AK
678 **/
679static int __init igb_init_module(void)
680{
681 int ret;
876d2d6f 682 pr_info("%s - version %s\n",
9d5c8243
AK
683 igb_driver_string, igb_driver_version);
684
876d2d6f 685 pr_info("%s\n", igb_copyright);
9d5c8243 686
421e02f0 687#ifdef CONFIG_IGB_DCA
fe4506b6
JC
688 dca_register_notify(&dca_notifier);
689#endif
bbd98fe4 690 ret = pci_register_driver(&igb_driver);
9d5c8243
AK
691 return ret;
692}
693
694module_init(igb_init_module);
695
696/**
b980ac18 697 * igb_exit_module - Driver Exit Cleanup Routine
9d5c8243 698 *
b980ac18
JK
699 * igb_exit_module is called just before the driver is removed
700 * from memory.
9d5c8243
AK
701 **/
702static void __exit igb_exit_module(void)
703{
421e02f0 704#ifdef CONFIG_IGB_DCA
fe4506b6
JC
705 dca_unregister_notify(&dca_notifier);
706#endif
9d5c8243
AK
707 pci_unregister_driver(&igb_driver);
708}
709
710module_exit(igb_exit_module);
711
26bc19ec
AD
712#define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
713/**
b980ac18
JK
714 * igb_cache_ring_register - Descriptor ring to register mapping
715 * @adapter: board private structure to initialize
26bc19ec 716 *
b980ac18
JK
717 * Once we know the feature-set enabled for the device, we'll cache
718 * the register offset the descriptor ring is assigned to.
26bc19ec
AD
719 **/
720static void igb_cache_ring_register(struct igb_adapter *adapter)
721{
ee1b9f06 722 int i = 0, j = 0;
047e0030 723 u32 rbase_offset = adapter->vfs_allocated_count;
26bc19ec
AD
724
725 switch (adapter->hw.mac.type) {
726 case e1000_82576:
727 /* The queues are allocated for virtualization such that VF 0
728 * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
729 * In order to avoid collision we start at the first free queue
730 * and continue consuming queues in the same sequence
731 */
ee1b9f06 732 if (adapter->vfs_allocated_count) {
a99955fc 733 for (; i < adapter->rss_queues; i++)
3025a446 734 adapter->rx_ring[i]->reg_idx = rbase_offset +
b980ac18 735 Q_IDX_82576(i);
ee1b9f06 736 }
26bc19ec 737 case e1000_82575:
55cac248 738 case e1000_82580:
d2ba2ed8 739 case e1000_i350:
ceb5f13b 740 case e1000_i354:
f96a8a0b
CW
741 case e1000_i210:
742 case e1000_i211:
26bc19ec 743 default:
ee1b9f06 744 for (; i < adapter->num_rx_queues; i++)
3025a446 745 adapter->rx_ring[i]->reg_idx = rbase_offset + i;
ee1b9f06 746 for (; j < adapter->num_tx_queues; j++)
3025a446 747 adapter->tx_ring[j]->reg_idx = rbase_offset + j;
26bc19ec
AD
748 break;
749 }
750}
751
4be000c8
AD
752/**
753 * igb_write_ivar - configure ivar for given MSI-X vector
754 * @hw: pointer to the HW structure
755 * @msix_vector: vector number we are allocating to a given ring
756 * @index: row index of IVAR register to write within IVAR table
757 * @offset: column offset of in IVAR, should be multiple of 8
758 *
759 * This function is intended to handle the writing of the IVAR register
760 * for adapters 82576 and newer. The IVAR table consists of 2 columns,
761 * each containing an cause allocation for an Rx and Tx ring, and a
762 * variable number of rows depending on the number of queues supported.
763 **/
764static void igb_write_ivar(struct e1000_hw *hw, int msix_vector,
765 int index, int offset)
766{
767 u32 ivar = array_rd32(E1000_IVAR0, index);
768
769 /* clear any bits that are currently set */
770 ivar &= ~((u32)0xFF << offset);
771
772 /* write vector and valid bit */
773 ivar |= (msix_vector | E1000_IVAR_VALID) << offset;
774
775 array_wr32(E1000_IVAR0, index, ivar);
776}
777
9d5c8243 778#define IGB_N0_QUEUE -1
047e0030 779static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
9d5c8243 780{
047e0030 781 struct igb_adapter *adapter = q_vector->adapter;
9d5c8243 782 struct e1000_hw *hw = &adapter->hw;
047e0030
AD
783 int rx_queue = IGB_N0_QUEUE;
784 int tx_queue = IGB_N0_QUEUE;
4be000c8 785 u32 msixbm = 0;
047e0030 786
0ba82994
AD
787 if (q_vector->rx.ring)
788 rx_queue = q_vector->rx.ring->reg_idx;
789 if (q_vector->tx.ring)
790 tx_queue = q_vector->tx.ring->reg_idx;
2d064c06
AD
791
792 switch (hw->mac.type) {
793 case e1000_82575:
9d5c8243 794 /* The 82575 assigns vectors using a bitmask, which matches the
b980ac18
JK
795 * bitmask for the EICR/EIMS/EIMC registers. To assign one
796 * or more queues to a vector, we write the appropriate bits
797 * into the MSIXBM register for that vector.
798 */
047e0030 799 if (rx_queue > IGB_N0_QUEUE)
9d5c8243 800 msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
047e0030 801 if (tx_queue > IGB_N0_QUEUE)
9d5c8243 802 msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
feeb2721
AD
803 if (!adapter->msix_entries && msix_vector == 0)
804 msixbm |= E1000_EIMS_OTHER;
9d5c8243 805 array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
047e0030 806 q_vector->eims_value = msixbm;
2d064c06
AD
807 break;
808 case e1000_82576:
b980ac18 809 /* 82576 uses a table that essentially consists of 2 columns
4be000c8
AD
810 * with 8 rows. The ordering is column-major so we use the
811 * lower 3 bits as the row index, and the 4th bit as the
812 * column offset.
813 */
814 if (rx_queue > IGB_N0_QUEUE)
815 igb_write_ivar(hw, msix_vector,
816 rx_queue & 0x7,
817 (rx_queue & 0x8) << 1);
818 if (tx_queue > IGB_N0_QUEUE)
819 igb_write_ivar(hw, msix_vector,
820 tx_queue & 0x7,
821 ((tx_queue & 0x8) << 1) + 8);
047e0030 822 q_vector->eims_value = 1 << msix_vector;
2d064c06 823 break;
55cac248 824 case e1000_82580:
d2ba2ed8 825 case e1000_i350:
ceb5f13b 826 case e1000_i354:
f96a8a0b
CW
827 case e1000_i210:
828 case e1000_i211:
b980ac18 829 /* On 82580 and newer adapters the scheme is similar to 82576
4be000c8
AD
830 * however instead of ordering column-major we have things
831 * ordered row-major. So we traverse the table by using
832 * bit 0 as the column offset, and the remaining bits as the
833 * row index.
834 */
835 if (rx_queue > IGB_N0_QUEUE)
836 igb_write_ivar(hw, msix_vector,
837 rx_queue >> 1,
838 (rx_queue & 0x1) << 4);
839 if (tx_queue > IGB_N0_QUEUE)
840 igb_write_ivar(hw, msix_vector,
841 tx_queue >> 1,
842 ((tx_queue & 0x1) << 4) + 8);
55cac248
AD
843 q_vector->eims_value = 1 << msix_vector;
844 break;
2d064c06
AD
845 default:
846 BUG();
847 break;
848 }
26b39276
AD
849
850 /* add q_vector eims value to global eims_enable_mask */
851 adapter->eims_enable_mask |= q_vector->eims_value;
852
853 /* configure q_vector to set itr on first interrupt */
854 q_vector->set_itr = 1;
9d5c8243
AK
855}
856
857/**
b980ac18
JK
858 * igb_configure_msix - Configure MSI-X hardware
859 * @adapter: board private structure to initialize
9d5c8243 860 *
b980ac18
JK
861 * igb_configure_msix sets up the hardware to properly
862 * generate MSI-X interrupts.
9d5c8243
AK
863 **/
864static void igb_configure_msix(struct igb_adapter *adapter)
865{
866 u32 tmp;
867 int i, vector = 0;
868 struct e1000_hw *hw = &adapter->hw;
869
870 adapter->eims_enable_mask = 0;
9d5c8243
AK
871
872 /* set vector for other causes, i.e. link changes */
2d064c06
AD
873 switch (hw->mac.type) {
874 case e1000_82575:
9d5c8243
AK
875 tmp = rd32(E1000_CTRL_EXT);
876 /* enable MSI-X PBA support*/
877 tmp |= E1000_CTRL_EXT_PBA_CLR;
878
879 /* Auto-Mask interrupts upon ICR read. */
880 tmp |= E1000_CTRL_EXT_EIAME;
881 tmp |= E1000_CTRL_EXT_IRCA;
882
883 wr32(E1000_CTRL_EXT, tmp);
047e0030
AD
884
885 /* enable msix_other interrupt */
b980ac18 886 array_wr32(E1000_MSIXBM(0), vector++, E1000_EIMS_OTHER);
844290e5 887 adapter->eims_other = E1000_EIMS_OTHER;
9d5c8243 888
2d064c06
AD
889 break;
890
891 case e1000_82576:
55cac248 892 case e1000_82580:
d2ba2ed8 893 case e1000_i350:
ceb5f13b 894 case e1000_i354:
f96a8a0b
CW
895 case e1000_i210:
896 case e1000_i211:
047e0030 897 /* Turn on MSI-X capability first, or our settings
b980ac18
JK
898 * won't stick. And it will take days to debug.
899 */
047e0030 900 wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
b980ac18
JK
901 E1000_GPIE_PBA | E1000_GPIE_EIAME |
902 E1000_GPIE_NSICR);
047e0030
AD
903
904 /* enable msix_other interrupt */
905 adapter->eims_other = 1 << vector;
2d064c06 906 tmp = (vector++ | E1000_IVAR_VALID) << 8;
2d064c06 907
047e0030 908 wr32(E1000_IVAR_MISC, tmp);
2d064c06
AD
909 break;
910 default:
911 /* do nothing, since nothing else supports MSI-X */
912 break;
913 } /* switch (hw->mac.type) */
047e0030
AD
914
915 adapter->eims_enable_mask |= adapter->eims_other;
916
26b39276
AD
917 for (i = 0; i < adapter->num_q_vectors; i++)
918 igb_assign_vector(adapter->q_vector[i], vector++);
047e0030 919
9d5c8243
AK
920 wrfl();
921}
922
923/**
b980ac18
JK
924 * igb_request_msix - Initialize MSI-X interrupts
925 * @adapter: board private structure to initialize
9d5c8243 926 *
b980ac18
JK
927 * igb_request_msix allocates MSI-X vectors and requests interrupts from the
928 * kernel.
9d5c8243
AK
929 **/
930static int igb_request_msix(struct igb_adapter *adapter)
931{
932 struct net_device *netdev = adapter->netdev;
047e0030 933 struct e1000_hw *hw = &adapter->hw;
52285b76 934 int i, err = 0, vector = 0, free_vector = 0;
9d5c8243 935
047e0030 936 err = request_irq(adapter->msix_entries[vector].vector,
b980ac18 937 igb_msix_other, 0, netdev->name, adapter);
047e0030 938 if (err)
52285b76 939 goto err_out;
047e0030
AD
940
941 for (i = 0; i < adapter->num_q_vectors; i++) {
942 struct igb_q_vector *q_vector = adapter->q_vector[i];
943
52285b76
SA
944 vector++;
945
047e0030
AD
946 q_vector->itr_register = hw->hw_addr + E1000_EITR(vector);
947
0ba82994 948 if (q_vector->rx.ring && q_vector->tx.ring)
047e0030 949 sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
0ba82994
AD
950 q_vector->rx.ring->queue_index);
951 else if (q_vector->tx.ring)
047e0030 952 sprintf(q_vector->name, "%s-tx-%u", netdev->name,
0ba82994
AD
953 q_vector->tx.ring->queue_index);
954 else if (q_vector->rx.ring)
047e0030 955 sprintf(q_vector->name, "%s-rx-%u", netdev->name,
0ba82994 956 q_vector->rx.ring->queue_index);
9d5c8243 957 else
047e0030
AD
958 sprintf(q_vector->name, "%s-unused", netdev->name);
959
9d5c8243 960 err = request_irq(adapter->msix_entries[vector].vector,
b980ac18
JK
961 igb_msix_ring, 0, q_vector->name,
962 q_vector);
9d5c8243 963 if (err)
52285b76 964 goto err_free;
9d5c8243
AK
965 }
966
9d5c8243
AK
967 igb_configure_msix(adapter);
968 return 0;
52285b76
SA
969
970err_free:
971 /* free already assigned IRQs */
972 free_irq(adapter->msix_entries[free_vector++].vector, adapter);
973
974 vector--;
975 for (i = 0; i < vector; i++) {
976 free_irq(adapter->msix_entries[free_vector++].vector,
977 adapter->q_vector[i]);
978 }
979err_out:
9d5c8243
AK
980 return err;
981}
982
983static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
984{
985 if (adapter->msix_entries) {
986 pci_disable_msix(adapter->pdev);
987 kfree(adapter->msix_entries);
988 adapter->msix_entries = NULL;
047e0030 989 } else if (adapter->flags & IGB_FLAG_HAS_MSI) {
9d5c8243 990 pci_disable_msi(adapter->pdev);
047e0030 991 }
9d5c8243
AK
992}
993
5536d210 994/**
b980ac18
JK
995 * igb_free_q_vector - Free memory allocated for specific interrupt vector
996 * @adapter: board private structure to initialize
997 * @v_idx: Index of vector to be freed
5536d210 998 *
b980ac18
JK
999 * This function frees the memory allocated to the q_vector. In addition if
1000 * NAPI is enabled it will delete any references to the NAPI struct prior
1001 * to freeing the q_vector.
5536d210
AD
1002 **/
1003static void igb_free_q_vector(struct igb_adapter *adapter, int v_idx)
1004{
1005 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
1006
1007 if (q_vector->tx.ring)
1008 adapter->tx_ring[q_vector->tx.ring->queue_index] = NULL;
1009
1010 if (q_vector->rx.ring)
1011 adapter->tx_ring[q_vector->rx.ring->queue_index] = NULL;
1012
1013 adapter->q_vector[v_idx] = NULL;
1014 netif_napi_del(&q_vector->napi);
1015
b980ac18 1016 /* ixgbe_get_stats64() might access the rings on this vector,
5536d210
AD
1017 * we must wait a grace period before freeing it.
1018 */
1019 kfree_rcu(q_vector, rcu);
1020}
1021
047e0030 1022/**
b980ac18
JK
1023 * igb_free_q_vectors - Free memory allocated for interrupt vectors
1024 * @adapter: board private structure to initialize
047e0030 1025 *
b980ac18
JK
1026 * This function frees the memory allocated to the q_vectors. In addition if
1027 * NAPI is enabled it will delete any references to the NAPI struct prior
1028 * to freeing the q_vector.
047e0030
AD
1029 **/
1030static void igb_free_q_vectors(struct igb_adapter *adapter)
1031{
5536d210
AD
1032 int v_idx = adapter->num_q_vectors;
1033
1034 adapter->num_tx_queues = 0;
1035 adapter->num_rx_queues = 0;
047e0030 1036 adapter->num_q_vectors = 0;
5536d210
AD
1037
1038 while (v_idx--)
1039 igb_free_q_vector(adapter, v_idx);
047e0030
AD
1040}
1041
1042/**
b980ac18
JK
1043 * igb_clear_interrupt_scheme - reset the device to a state of no interrupts
1044 * @adapter: board private structure to initialize
047e0030 1045 *
b980ac18
JK
1046 * This function resets the device so that it has 0 Rx queues, Tx queues, and
1047 * MSI-X interrupts allocated.
047e0030
AD
1048 */
1049static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
1050{
047e0030
AD
1051 igb_free_q_vectors(adapter);
1052 igb_reset_interrupt_capability(adapter);
1053}
9d5c8243
AK
1054
1055/**
b980ac18
JK
1056 * igb_set_interrupt_capability - set MSI or MSI-X if supported
1057 * @adapter: board private structure to initialize
1058 * @msix: boolean value of MSIX capability
9d5c8243 1059 *
b980ac18
JK
1060 * Attempt to configure interrupts using the best available
1061 * capabilities of the hardware and kernel.
9d5c8243 1062 **/
53c7d064 1063static void igb_set_interrupt_capability(struct igb_adapter *adapter, bool msix)
9d5c8243
AK
1064{
1065 int err;
1066 int numvecs, i;
1067
53c7d064
SA
1068 if (!msix)
1069 goto msi_only;
1070
83b7180d 1071 /* Number of supported queues. */
a99955fc 1072 adapter->num_rx_queues = adapter->rss_queues;
5fa8517f
GR
1073 if (adapter->vfs_allocated_count)
1074 adapter->num_tx_queues = 1;
1075 else
1076 adapter->num_tx_queues = adapter->rss_queues;
83b7180d 1077
b980ac18 1078 /* start with one vector for every Rx queue */
047e0030
AD
1079 numvecs = adapter->num_rx_queues;
1080
b980ac18 1081 /* if Tx handler is separate add 1 for every Tx queue */
a99955fc
AD
1082 if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
1083 numvecs += adapter->num_tx_queues;
047e0030
AD
1084
1085 /* store the number of vectors reserved for queues */
1086 adapter->num_q_vectors = numvecs;
1087
1088 /* add 1 vector for link status interrupts */
1089 numvecs++;
9d5c8243
AK
1090 adapter->msix_entries = kcalloc(numvecs, sizeof(struct msix_entry),
1091 GFP_KERNEL);
f96a8a0b 1092
9d5c8243
AK
1093 if (!adapter->msix_entries)
1094 goto msi_only;
1095
1096 for (i = 0; i < numvecs; i++)
1097 adapter->msix_entries[i].entry = i;
1098
1099 err = pci_enable_msix(adapter->pdev,
1100 adapter->msix_entries,
1101 numvecs);
1102 if (err == 0)
0c2cc02e 1103 return;
9d5c8243
AK
1104
1105 igb_reset_interrupt_capability(adapter);
1106
1107 /* If we can't do MSI-X, try MSI */
1108msi_only:
2a3abf6d
AD
1109#ifdef CONFIG_PCI_IOV
1110 /* disable SR-IOV for non MSI-X configurations */
1111 if (adapter->vf_data) {
1112 struct e1000_hw *hw = &adapter->hw;
1113 /* disable iov and allow time for transactions to clear */
1114 pci_disable_sriov(adapter->pdev);
1115 msleep(500);
1116
1117 kfree(adapter->vf_data);
1118 adapter->vf_data = NULL;
1119 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
945a5151 1120 wrfl();
2a3abf6d
AD
1121 msleep(100);
1122 dev_info(&adapter->pdev->dev, "IOV Disabled\n");
1123 }
1124#endif
4fc82adf 1125 adapter->vfs_allocated_count = 0;
a99955fc 1126 adapter->rss_queues = 1;
4fc82adf 1127 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
9d5c8243 1128 adapter->num_rx_queues = 1;
661086df 1129 adapter->num_tx_queues = 1;
047e0030 1130 adapter->num_q_vectors = 1;
9d5c8243 1131 if (!pci_enable_msi(adapter->pdev))
7dfc16fa 1132 adapter->flags |= IGB_FLAG_HAS_MSI;
9d5c8243
AK
1133}
1134
5536d210
AD
1135static void igb_add_ring(struct igb_ring *ring,
1136 struct igb_ring_container *head)
1137{
1138 head->ring = ring;
1139 head->count++;
1140}
1141
047e0030 1142/**
b980ac18
JK
1143 * igb_alloc_q_vector - Allocate memory for a single interrupt vector
1144 * @adapter: board private structure to initialize
1145 * @v_count: q_vectors allocated on adapter, used for ring interleaving
1146 * @v_idx: index of vector in adapter struct
1147 * @txr_count: total number of Tx rings to allocate
1148 * @txr_idx: index of first Tx ring to allocate
1149 * @rxr_count: total number of Rx rings to allocate
1150 * @rxr_idx: index of first Rx ring to allocate
047e0030 1151 *
b980ac18 1152 * We allocate one q_vector. If allocation fails we return -ENOMEM.
047e0030 1153 **/
5536d210
AD
1154static int igb_alloc_q_vector(struct igb_adapter *adapter,
1155 int v_count, int v_idx,
1156 int txr_count, int txr_idx,
1157 int rxr_count, int rxr_idx)
047e0030
AD
1158{
1159 struct igb_q_vector *q_vector;
5536d210
AD
1160 struct igb_ring *ring;
1161 int ring_count, size;
047e0030 1162
5536d210
AD
1163 /* igb only supports 1 Tx and/or 1 Rx queue per vector */
1164 if (txr_count > 1 || rxr_count > 1)
1165 return -ENOMEM;
1166
1167 ring_count = txr_count + rxr_count;
1168 size = sizeof(struct igb_q_vector) +
1169 (sizeof(struct igb_ring) * ring_count);
1170
1171 /* allocate q_vector and rings */
1172 q_vector = kzalloc(size, GFP_KERNEL);
1173 if (!q_vector)
1174 return -ENOMEM;
1175
1176 /* initialize NAPI */
1177 netif_napi_add(adapter->netdev, &q_vector->napi,
1178 igb_poll, 64);
1179
1180 /* tie q_vector and adapter together */
1181 adapter->q_vector[v_idx] = q_vector;
1182 q_vector->adapter = adapter;
1183
1184 /* initialize work limits */
1185 q_vector->tx.work_limit = adapter->tx_work_limit;
1186
1187 /* initialize ITR configuration */
1188 q_vector->itr_register = adapter->hw.hw_addr + E1000_EITR(0);
1189 q_vector->itr_val = IGB_START_ITR;
1190
1191 /* initialize pointer to rings */
1192 ring = q_vector->ring;
1193
4e227667
AD
1194 /* intialize ITR */
1195 if (rxr_count) {
1196 /* rx or rx/tx vector */
1197 if (!adapter->rx_itr_setting || adapter->rx_itr_setting > 3)
1198 q_vector->itr_val = adapter->rx_itr_setting;
1199 } else {
1200 /* tx only vector */
1201 if (!adapter->tx_itr_setting || adapter->tx_itr_setting > 3)
1202 q_vector->itr_val = adapter->tx_itr_setting;
1203 }
1204
5536d210
AD
1205 if (txr_count) {
1206 /* assign generic ring traits */
1207 ring->dev = &adapter->pdev->dev;
1208 ring->netdev = adapter->netdev;
1209
1210 /* configure backlink on ring */
1211 ring->q_vector = q_vector;
1212
1213 /* update q_vector Tx values */
1214 igb_add_ring(ring, &q_vector->tx);
1215
1216 /* For 82575, context index must be unique per ring. */
1217 if (adapter->hw.mac.type == e1000_82575)
1218 set_bit(IGB_RING_FLAG_TX_CTX_IDX, &ring->flags);
1219
1220 /* apply Tx specific ring traits */
1221 ring->count = adapter->tx_ring_count;
1222 ring->queue_index = txr_idx;
1223
1224 /* assign ring to adapter */
1225 adapter->tx_ring[txr_idx] = ring;
1226
1227 /* push pointer to next ring */
1228 ring++;
047e0030 1229 }
81c2fc22 1230
5536d210
AD
1231 if (rxr_count) {
1232 /* assign generic ring traits */
1233 ring->dev = &adapter->pdev->dev;
1234 ring->netdev = adapter->netdev;
047e0030 1235
5536d210
AD
1236 /* configure backlink on ring */
1237 ring->q_vector = q_vector;
047e0030 1238
5536d210
AD
1239 /* update q_vector Rx values */
1240 igb_add_ring(ring, &q_vector->rx);
047e0030 1241
5536d210
AD
1242 /* set flag indicating ring supports SCTP checksum offload */
1243 if (adapter->hw.mac.type >= e1000_82576)
1244 set_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags);
047e0030 1245
ceb5f13b
CW
1246 /*
1247 * On i350, i354, i210, and i211, loopback VLAN packets
5536d210 1248 * have the tag byte-swapped.
b980ac18 1249 */
5536d210
AD
1250 if (adapter->hw.mac.type >= e1000_i350)
1251 set_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags);
047e0030 1252
5536d210
AD
1253 /* apply Rx specific ring traits */
1254 ring->count = adapter->rx_ring_count;
1255 ring->queue_index = rxr_idx;
1256
1257 /* assign ring to adapter */
1258 adapter->rx_ring[rxr_idx] = ring;
1259 }
1260
1261 return 0;
047e0030
AD
1262}
1263
5536d210 1264
047e0030 1265/**
b980ac18
JK
1266 * igb_alloc_q_vectors - Allocate memory for interrupt vectors
1267 * @adapter: board private structure to initialize
047e0030 1268 *
b980ac18
JK
1269 * We allocate one q_vector per queue interrupt. If allocation fails we
1270 * return -ENOMEM.
047e0030 1271 **/
5536d210 1272static int igb_alloc_q_vectors(struct igb_adapter *adapter)
047e0030 1273{
5536d210
AD
1274 int q_vectors = adapter->num_q_vectors;
1275 int rxr_remaining = adapter->num_rx_queues;
1276 int txr_remaining = adapter->num_tx_queues;
1277 int rxr_idx = 0, txr_idx = 0, v_idx = 0;
1278 int err;
047e0030 1279
5536d210
AD
1280 if (q_vectors >= (rxr_remaining + txr_remaining)) {
1281 for (; rxr_remaining; v_idx++) {
1282 err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
1283 0, 0, 1, rxr_idx);
047e0030 1284
5536d210
AD
1285 if (err)
1286 goto err_out;
1287
1288 /* update counts and index */
1289 rxr_remaining--;
1290 rxr_idx++;
047e0030 1291 }
047e0030 1292 }
5536d210
AD
1293
1294 for (; v_idx < q_vectors; v_idx++) {
1295 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
1296 int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
1297 err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
1298 tqpv, txr_idx, rqpv, rxr_idx);
1299
1300 if (err)
1301 goto err_out;
1302
1303 /* update counts and index */
1304 rxr_remaining -= rqpv;
1305 txr_remaining -= tqpv;
1306 rxr_idx++;
1307 txr_idx++;
1308 }
1309
047e0030 1310 return 0;
5536d210
AD
1311
1312err_out:
1313 adapter->num_tx_queues = 0;
1314 adapter->num_rx_queues = 0;
1315 adapter->num_q_vectors = 0;
1316
1317 while (v_idx--)
1318 igb_free_q_vector(adapter, v_idx);
1319
1320 return -ENOMEM;
047e0030
AD
1321}
1322
1323/**
b980ac18
JK
1324 * igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
1325 * @adapter: board private structure to initialize
1326 * @msix: boolean value of MSIX capability
047e0030 1327 *
b980ac18 1328 * This function initializes the interrupts and allocates all of the queues.
047e0030 1329 **/
53c7d064 1330static int igb_init_interrupt_scheme(struct igb_adapter *adapter, bool msix)
047e0030
AD
1331{
1332 struct pci_dev *pdev = adapter->pdev;
1333 int err;
1334
53c7d064 1335 igb_set_interrupt_capability(adapter, msix);
047e0030
AD
1336
1337 err = igb_alloc_q_vectors(adapter);
1338 if (err) {
1339 dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
1340 goto err_alloc_q_vectors;
1341 }
1342
5536d210 1343 igb_cache_ring_register(adapter);
047e0030
AD
1344
1345 return 0;
5536d210 1346
047e0030
AD
1347err_alloc_q_vectors:
1348 igb_reset_interrupt_capability(adapter);
1349 return err;
1350}
1351
9d5c8243 1352/**
b980ac18
JK
1353 * igb_request_irq - initialize interrupts
1354 * @adapter: board private structure to initialize
9d5c8243 1355 *
b980ac18
JK
1356 * Attempts to configure interrupts using the best available
1357 * capabilities of the hardware and kernel.
9d5c8243
AK
1358 **/
1359static int igb_request_irq(struct igb_adapter *adapter)
1360{
1361 struct net_device *netdev = adapter->netdev;
047e0030 1362 struct pci_dev *pdev = adapter->pdev;
9d5c8243
AK
1363 int err = 0;
1364
1365 if (adapter->msix_entries) {
1366 err = igb_request_msix(adapter);
844290e5 1367 if (!err)
9d5c8243 1368 goto request_done;
9d5c8243 1369 /* fall back to MSI */
5536d210
AD
1370 igb_free_all_tx_resources(adapter);
1371 igb_free_all_rx_resources(adapter);
53c7d064 1372
047e0030 1373 igb_clear_interrupt_scheme(adapter);
53c7d064
SA
1374 err = igb_init_interrupt_scheme(adapter, false);
1375 if (err)
047e0030 1376 goto request_done;
53c7d064 1377
047e0030
AD
1378 igb_setup_all_tx_resources(adapter);
1379 igb_setup_all_rx_resources(adapter);
53c7d064 1380 igb_configure(adapter);
9d5c8243 1381 }
844290e5 1382
c74d588e
AD
1383 igb_assign_vector(adapter->q_vector[0], 0);
1384
7dfc16fa 1385 if (adapter->flags & IGB_FLAG_HAS_MSI) {
c74d588e 1386 err = request_irq(pdev->irq, igb_intr_msi, 0,
047e0030 1387 netdev->name, adapter);
9d5c8243
AK
1388 if (!err)
1389 goto request_done;
047e0030 1390
9d5c8243
AK
1391 /* fall back to legacy interrupts */
1392 igb_reset_interrupt_capability(adapter);
7dfc16fa 1393 adapter->flags &= ~IGB_FLAG_HAS_MSI;
9d5c8243
AK
1394 }
1395
c74d588e 1396 err = request_irq(pdev->irq, igb_intr, IRQF_SHARED,
047e0030 1397 netdev->name, adapter);
9d5c8243 1398
6cb5e577 1399 if (err)
c74d588e 1400 dev_err(&pdev->dev, "Error %d getting interrupt\n",
9d5c8243 1401 err);
9d5c8243
AK
1402
1403request_done:
1404 return err;
1405}
1406
1407static void igb_free_irq(struct igb_adapter *adapter)
1408{
9d5c8243
AK
1409 if (adapter->msix_entries) {
1410 int vector = 0, i;
1411
047e0030 1412 free_irq(adapter->msix_entries[vector++].vector, adapter);
9d5c8243 1413
0d1ae7f4 1414 for (i = 0; i < adapter->num_q_vectors; i++)
047e0030 1415 free_irq(adapter->msix_entries[vector++].vector,
0d1ae7f4 1416 adapter->q_vector[i]);
047e0030
AD
1417 } else {
1418 free_irq(adapter->pdev->irq, adapter);
9d5c8243 1419 }
9d5c8243
AK
1420}
1421
1422/**
b980ac18
JK
1423 * igb_irq_disable - Mask off interrupt generation on the NIC
1424 * @adapter: board private structure
9d5c8243
AK
1425 **/
1426static void igb_irq_disable(struct igb_adapter *adapter)
1427{
1428 struct e1000_hw *hw = &adapter->hw;
1429
b980ac18 1430 /* we need to be careful when disabling interrupts. The VFs are also
25568a53
AD
1431 * mapped into these registers and so clearing the bits can cause
1432 * issues on the VF drivers so we only need to clear what we set
1433 */
9d5c8243 1434 if (adapter->msix_entries) {
2dfd1212
AD
1435 u32 regval = rd32(E1000_EIAM);
1436 wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
1437 wr32(E1000_EIMC, adapter->eims_enable_mask);
1438 regval = rd32(E1000_EIAC);
1439 wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
9d5c8243 1440 }
844290e5
PW
1441
1442 wr32(E1000_IAM, 0);
9d5c8243
AK
1443 wr32(E1000_IMC, ~0);
1444 wrfl();
81a61859
ET
1445 if (adapter->msix_entries) {
1446 int i;
1447 for (i = 0; i < adapter->num_q_vectors; i++)
1448 synchronize_irq(adapter->msix_entries[i].vector);
1449 } else {
1450 synchronize_irq(adapter->pdev->irq);
1451 }
9d5c8243
AK
1452}
1453
1454/**
b980ac18
JK
1455 * igb_irq_enable - Enable default interrupt generation settings
1456 * @adapter: board private structure
9d5c8243
AK
1457 **/
1458static void igb_irq_enable(struct igb_adapter *adapter)
1459{
1460 struct e1000_hw *hw = &adapter->hw;
1461
1462 if (adapter->msix_entries) {
06218a8d 1463 u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC | E1000_IMS_DRSTA;
2dfd1212
AD
1464 u32 regval = rd32(E1000_EIAC);
1465 wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
1466 regval = rd32(E1000_EIAM);
1467 wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
844290e5 1468 wr32(E1000_EIMS, adapter->eims_enable_mask);
25568a53 1469 if (adapter->vfs_allocated_count) {
4ae196df 1470 wr32(E1000_MBVFIMR, 0xFF);
25568a53
AD
1471 ims |= E1000_IMS_VMMB;
1472 }
1473 wr32(E1000_IMS, ims);
844290e5 1474 } else {
55cac248
AD
1475 wr32(E1000_IMS, IMS_ENABLE_MASK |
1476 E1000_IMS_DRSTA);
1477 wr32(E1000_IAM, IMS_ENABLE_MASK |
1478 E1000_IMS_DRSTA);
844290e5 1479 }
9d5c8243
AK
1480}
1481
1482static void igb_update_mng_vlan(struct igb_adapter *adapter)
1483{
51466239 1484 struct e1000_hw *hw = &adapter->hw;
9d5c8243
AK
1485 u16 vid = adapter->hw.mng_cookie.vlan_id;
1486 u16 old_vid = adapter->mng_vlan_id;
51466239
AD
1487
1488 if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
1489 /* add VID to filter table */
1490 igb_vfta_set(hw, vid, true);
1491 adapter->mng_vlan_id = vid;
1492 } else {
1493 adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
1494 }
1495
1496 if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
1497 (vid != old_vid) &&
b2cb09b1 1498 !test_bit(old_vid, adapter->active_vlans)) {
51466239
AD
1499 /* remove VID from filter table */
1500 igb_vfta_set(hw, old_vid, false);
9d5c8243
AK
1501 }
1502}
1503
1504/**
b980ac18
JK
1505 * igb_release_hw_control - release control of the h/w to f/w
1506 * @adapter: address of board private structure
9d5c8243 1507 *
b980ac18
JK
1508 * igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
1509 * For ASF and Pass Through versions of f/w this means that the
1510 * driver is no longer loaded.
9d5c8243
AK
1511 **/
1512static void igb_release_hw_control(struct igb_adapter *adapter)
1513{
1514 struct e1000_hw *hw = &adapter->hw;
1515 u32 ctrl_ext;
1516
1517 /* Let firmware take over control of h/w */
1518 ctrl_ext = rd32(E1000_CTRL_EXT);
1519 wr32(E1000_CTRL_EXT,
1520 ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
1521}
1522
9d5c8243 1523/**
b980ac18
JK
1524 * igb_get_hw_control - get control of the h/w from f/w
1525 * @adapter: address of board private structure
9d5c8243 1526 *
b980ac18
JK
1527 * igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
1528 * For ASF and Pass Through versions of f/w this means that
1529 * the driver is loaded.
9d5c8243
AK
1530 **/
1531static void igb_get_hw_control(struct igb_adapter *adapter)
1532{
1533 struct e1000_hw *hw = &adapter->hw;
1534 u32 ctrl_ext;
1535
1536 /* Let firmware know the driver has taken over */
1537 ctrl_ext = rd32(E1000_CTRL_EXT);
1538 wr32(E1000_CTRL_EXT,
1539 ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
1540}
1541
9d5c8243 1542/**
b980ac18
JK
1543 * igb_configure - configure the hardware for RX and TX
1544 * @adapter: private board structure
9d5c8243
AK
1545 **/
1546static void igb_configure(struct igb_adapter *adapter)
1547{
1548 struct net_device *netdev = adapter->netdev;
1549 int i;
1550
1551 igb_get_hw_control(adapter);
ff41f8dc 1552 igb_set_rx_mode(netdev);
9d5c8243
AK
1553
1554 igb_restore_vlan(adapter);
9d5c8243 1555
85b430b4 1556 igb_setup_tctl(adapter);
06cf2666 1557 igb_setup_mrqc(adapter);
9d5c8243 1558 igb_setup_rctl(adapter);
85b430b4
AD
1559
1560 igb_configure_tx(adapter);
9d5c8243 1561 igb_configure_rx(adapter);
662d7205
AD
1562
1563 igb_rx_fifo_flush_82575(&adapter->hw);
1564
c493ea45 1565 /* call igb_desc_unused which always leaves
9d5c8243 1566 * at least 1 descriptor unused to make sure
b980ac18
JK
1567 * next_to_use != next_to_clean
1568 */
9d5c8243 1569 for (i = 0; i < adapter->num_rx_queues; i++) {
3025a446 1570 struct igb_ring *ring = adapter->rx_ring[i];
cd392f5c 1571 igb_alloc_rx_buffers(ring, igb_desc_unused(ring));
9d5c8243 1572 }
9d5c8243
AK
1573}
1574
88a268c1 1575/**
b980ac18
JK
1576 * igb_power_up_link - Power up the phy/serdes link
1577 * @adapter: address of board private structure
88a268c1
NN
1578 **/
1579void igb_power_up_link(struct igb_adapter *adapter)
1580{
76886596
AA
1581 igb_reset_phy(&adapter->hw);
1582
88a268c1
NN
1583 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1584 igb_power_up_phy_copper(&adapter->hw);
1585 else
1586 igb_power_up_serdes_link_82575(&adapter->hw);
e6a18c10
TF
1587
1588 igb_setup_link(&adapter->hw);
88a268c1
NN
1589}
1590
1591/**
b980ac18
JK
1592 * igb_power_down_link - Power down the phy/serdes link
1593 * @adapter: address of board private structure
88a268c1
NN
1594 */
1595static void igb_power_down_link(struct igb_adapter *adapter)
1596{
1597 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1598 igb_power_down_phy_copper_82575(&adapter->hw);
1599 else
1600 igb_shutdown_serdes_link_82575(&adapter->hw);
1601}
9d5c8243
AK
1602
1603/**
b980ac18
JK
1604 * igb_up - Open the interface and prepare it to handle traffic
1605 * @adapter: board private structure
9d5c8243 1606 **/
9d5c8243
AK
1607int igb_up(struct igb_adapter *adapter)
1608{
1609 struct e1000_hw *hw = &adapter->hw;
1610 int i;
1611
1612 /* hardware has been reset, we need to reload some things */
1613 igb_configure(adapter);
1614
1615 clear_bit(__IGB_DOWN, &adapter->state);
1616
0d1ae7f4
AD
1617 for (i = 0; i < adapter->num_q_vectors; i++)
1618 napi_enable(&(adapter->q_vector[i]->napi));
1619
844290e5 1620 if (adapter->msix_entries)
9d5c8243 1621 igb_configure_msix(adapter);
feeb2721
AD
1622 else
1623 igb_assign_vector(adapter->q_vector[0], 0);
9d5c8243
AK
1624
1625 /* Clear any pending interrupts. */
1626 rd32(E1000_ICR);
1627 igb_irq_enable(adapter);
1628
d4960307
AD
1629 /* notify VFs that reset has been completed */
1630 if (adapter->vfs_allocated_count) {
1631 u32 reg_data = rd32(E1000_CTRL_EXT);
1632 reg_data |= E1000_CTRL_EXT_PFRSTD;
1633 wr32(E1000_CTRL_EXT, reg_data);
1634 }
1635
4cb9be7a
JB
1636 netif_tx_start_all_queues(adapter->netdev);
1637
25568a53
AD
1638 /* start the watchdog. */
1639 hw->mac.get_link_status = 1;
1640 schedule_work(&adapter->watchdog_task);
1641
9d5c8243
AK
1642 return 0;
1643}
1644
1645void igb_down(struct igb_adapter *adapter)
1646{
9d5c8243 1647 struct net_device *netdev = adapter->netdev;
330a6d6a 1648 struct e1000_hw *hw = &adapter->hw;
9d5c8243
AK
1649 u32 tctl, rctl;
1650 int i;
1651
1652 /* signal that we're down so the interrupt handler does not
b980ac18
JK
1653 * reschedule our watchdog timer
1654 */
9d5c8243
AK
1655 set_bit(__IGB_DOWN, &adapter->state);
1656
1657 /* disable receives in the hardware */
1658 rctl = rd32(E1000_RCTL);
1659 wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
1660 /* flush and sleep below */
1661
fd2ea0a7 1662 netif_tx_stop_all_queues(netdev);
9d5c8243
AK
1663
1664 /* disable transmits in the hardware */
1665 tctl = rd32(E1000_TCTL);
1666 tctl &= ~E1000_TCTL_EN;
1667 wr32(E1000_TCTL, tctl);
1668 /* flush both disables and wait for them to finish */
1669 wrfl();
1670 msleep(10);
1671
0d1ae7f4
AD
1672 for (i = 0; i < adapter->num_q_vectors; i++)
1673 napi_disable(&(adapter->q_vector[i]->napi));
9d5c8243 1674
9d5c8243
AK
1675 igb_irq_disable(adapter);
1676
1677 del_timer_sync(&adapter->watchdog_timer);
1678 del_timer_sync(&adapter->phy_info_timer);
1679
9d5c8243 1680 netif_carrier_off(netdev);
04fe6358
AD
1681
1682 /* record the stats before reset*/
12dcd86b
ED
1683 spin_lock(&adapter->stats64_lock);
1684 igb_update_stats(adapter, &adapter->stats64);
1685 spin_unlock(&adapter->stats64_lock);
04fe6358 1686
9d5c8243
AK
1687 adapter->link_speed = 0;
1688 adapter->link_duplex = 0;
1689
3023682e
JK
1690 if (!pci_channel_offline(adapter->pdev))
1691 igb_reset(adapter);
9d5c8243
AK
1692 igb_clean_all_tx_rings(adapter);
1693 igb_clean_all_rx_rings(adapter);
7e0e99ef
AD
1694#ifdef CONFIG_IGB_DCA
1695
1696 /* since we reset the hardware DCA settings were cleared */
1697 igb_setup_dca(adapter);
1698#endif
9d5c8243
AK
1699}
1700
1701void igb_reinit_locked(struct igb_adapter *adapter)
1702{
1703 WARN_ON(in_interrupt());
1704 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
1705 msleep(1);
1706 igb_down(adapter);
1707 igb_up(adapter);
1708 clear_bit(__IGB_RESETTING, &adapter->state);
1709}
1710
1711void igb_reset(struct igb_adapter *adapter)
1712{
090b1795 1713 struct pci_dev *pdev = adapter->pdev;
9d5c8243 1714 struct e1000_hw *hw = &adapter->hw;
2d064c06
AD
1715 struct e1000_mac_info *mac = &hw->mac;
1716 struct e1000_fc_info *fc = &hw->fc;
d48507fe 1717 u32 pba = 0, tx_space, min_tx_space, min_rx_space, hwm;
9d5c8243
AK
1718
1719 /* Repartition Pba for greater than 9k mtu
1720 * To take effect CTRL.RST is required.
1721 */
fa4dfae0 1722 switch (mac->type) {
d2ba2ed8 1723 case e1000_i350:
ceb5f13b 1724 case e1000_i354:
55cac248
AD
1725 case e1000_82580:
1726 pba = rd32(E1000_RXPBS);
1727 pba = igb_rxpbs_adjust_82580(pba);
1728 break;
fa4dfae0 1729 case e1000_82576:
d249be54
AD
1730 pba = rd32(E1000_RXPBS);
1731 pba &= E1000_RXPBS_SIZE_MASK_82576;
fa4dfae0
AD
1732 break;
1733 case e1000_82575:
f96a8a0b
CW
1734 case e1000_i210:
1735 case e1000_i211:
fa4dfae0
AD
1736 default:
1737 pba = E1000_PBA_34K;
1738 break;
2d064c06 1739 }
9d5c8243 1740
2d064c06
AD
1741 if ((adapter->max_frame_size > ETH_FRAME_LEN + ETH_FCS_LEN) &&
1742 (mac->type < e1000_82576)) {
9d5c8243
AK
1743 /* adjust PBA for jumbo frames */
1744 wr32(E1000_PBA, pba);
1745
1746 /* To maintain wire speed transmits, the Tx FIFO should be
1747 * large enough to accommodate two full transmit packets,
1748 * rounded up to the next 1KB and expressed in KB. Likewise,
1749 * the Rx FIFO should be large enough to accommodate at least
1750 * one full receive packet and is similarly rounded up and
b980ac18
JK
1751 * expressed in KB.
1752 */
9d5c8243
AK
1753 pba = rd32(E1000_PBA);
1754 /* upper 16 bits has Tx packet buffer allocation size in KB */
1755 tx_space = pba >> 16;
1756 /* lower 16 bits has Rx packet buffer allocation size in KB */
1757 pba &= 0xffff;
b980ac18
JK
1758 /* the Tx fifo also stores 16 bytes of information about the Tx
1759 * but don't include ethernet FCS because hardware appends it
1760 */
9d5c8243 1761 min_tx_space = (adapter->max_frame_size +
85e8d004 1762 sizeof(union e1000_adv_tx_desc) -
9d5c8243
AK
1763 ETH_FCS_LEN) * 2;
1764 min_tx_space = ALIGN(min_tx_space, 1024);
1765 min_tx_space >>= 10;
1766 /* software strips receive CRC, so leave room for it */
1767 min_rx_space = adapter->max_frame_size;
1768 min_rx_space = ALIGN(min_rx_space, 1024);
1769 min_rx_space >>= 10;
1770
1771 /* If current Tx allocation is less than the min Tx FIFO size,
1772 * and the min Tx FIFO size is less than the current Rx FIFO
b980ac18
JK
1773 * allocation, take space away from current Rx allocation
1774 */
9d5c8243
AK
1775 if (tx_space < min_tx_space &&
1776 ((min_tx_space - tx_space) < pba)) {
1777 pba = pba - (min_tx_space - tx_space);
1778
b980ac18
JK
1779 /* if short on Rx space, Rx wins and must trump Tx
1780 * adjustment
1781 */
9d5c8243
AK
1782 if (pba < min_rx_space)
1783 pba = min_rx_space;
1784 }
2d064c06 1785 wr32(E1000_PBA, pba);
9d5c8243 1786 }
9d5c8243
AK
1787
1788 /* flow control settings */
1789 /* The high water mark must be low enough to fit one full frame
1790 * (or the size used for early receive) above it in the Rx FIFO.
1791 * Set it to the lower of:
1792 * - 90% of the Rx FIFO size, or
b980ac18
JK
1793 * - the full Rx FIFO size minus one full frame
1794 */
9d5c8243 1795 hwm = min(((pba << 10) * 9 / 10),
2d064c06 1796 ((pba << 10) - 2 * adapter->max_frame_size));
9d5c8243 1797
d48507fe 1798 fc->high_water = hwm & 0xFFFFFFF0; /* 16-byte granularity */
d405ea3e 1799 fc->low_water = fc->high_water - 16;
9d5c8243
AK
1800 fc->pause_time = 0xFFFF;
1801 fc->send_xon = 1;
0cce119a 1802 fc->current_mode = fc->requested_mode;
9d5c8243 1803
4ae196df
AD
1804 /* disable receive for all VFs and wait one second */
1805 if (adapter->vfs_allocated_count) {
1806 int i;
1807 for (i = 0 ; i < adapter->vfs_allocated_count; i++)
8fa7e0f7 1808 adapter->vf_data[i].flags &= IGB_VF_FLAG_PF_SET_MAC;
4ae196df
AD
1809
1810 /* ping all the active vfs to let them know we are going down */
f2ca0dbe 1811 igb_ping_all_vfs(adapter);
4ae196df
AD
1812
1813 /* disable transmits and receives */
1814 wr32(E1000_VFRE, 0);
1815 wr32(E1000_VFTE, 0);
1816 }
1817
9d5c8243 1818 /* Allow time for pending master requests to run */
330a6d6a 1819 hw->mac.ops.reset_hw(hw);
9d5c8243
AK
1820 wr32(E1000_WUC, 0);
1821
330a6d6a 1822 if (hw->mac.ops.init_hw(hw))
090b1795 1823 dev_err(&pdev->dev, "Hardware Error\n");
831ec0b4 1824
b980ac18 1825 /* Flow control settings reset on hardware reset, so guarantee flow
a27416bb
MV
1826 * control is off when forcing speed.
1827 */
1828 if (!hw->mac.autoneg)
1829 igb_force_mac_fc(hw);
1830
b6e0c419 1831 igb_init_dmac(adapter, pba);
e428893b
CW
1832#ifdef CONFIG_IGB_HWMON
1833 /* Re-initialize the thermal sensor on i350 devices. */
1834 if (!test_bit(__IGB_DOWN, &adapter->state)) {
1835 if (mac->type == e1000_i350 && hw->bus.func == 0) {
1836 /* If present, re-initialize the external thermal sensor
1837 * interface.
1838 */
1839 if (adapter->ets)
1840 mac->ops.init_thermal_sensor_thresh(hw);
1841 }
1842 }
1843#endif
88a268c1
NN
1844 if (!netif_running(adapter->netdev))
1845 igb_power_down_link(adapter);
1846
9d5c8243
AK
1847 igb_update_mng_vlan(adapter);
1848
1849 /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
1850 wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);
1851
1f6e8178
MV
1852 /* Re-enable PTP, where applicable. */
1853 igb_ptp_reset(adapter);
1f6e8178 1854
330a6d6a 1855 igb_get_phy_info(hw);
9d5c8243
AK
1856}
1857
c8f44aff
MM
1858static netdev_features_t igb_fix_features(struct net_device *netdev,
1859 netdev_features_t features)
b2cb09b1 1860{
b980ac18
JK
1861 /* Since there is no support for separate Rx/Tx vlan accel
1862 * enable/disable make sure Tx flag is always in same state as Rx.
b2cb09b1 1863 */
f646968f
PM
1864 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1865 features |= NETIF_F_HW_VLAN_CTAG_TX;
b2cb09b1 1866 else
f646968f 1867 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
b2cb09b1
JP
1868
1869 return features;
1870}
1871
c8f44aff
MM
1872static int igb_set_features(struct net_device *netdev,
1873 netdev_features_t features)
ac52caa3 1874{
c8f44aff 1875 netdev_features_t changed = netdev->features ^ features;
89eaefb6 1876 struct igb_adapter *adapter = netdev_priv(netdev);
ac52caa3 1877
f646968f 1878 if (changed & NETIF_F_HW_VLAN_CTAG_RX)
b2cb09b1
JP
1879 igb_vlan_mode(netdev, features);
1880
89eaefb6
BG
1881 if (!(changed & NETIF_F_RXALL))
1882 return 0;
1883
1884 netdev->features = features;
1885
1886 if (netif_running(netdev))
1887 igb_reinit_locked(adapter);
1888 else
1889 igb_reset(adapter);
1890
ac52caa3
MM
1891 return 0;
1892}
1893
2e5c6922 1894static const struct net_device_ops igb_netdev_ops = {
559e9c49 1895 .ndo_open = igb_open,
2e5c6922 1896 .ndo_stop = igb_close,
cd392f5c 1897 .ndo_start_xmit = igb_xmit_frame,
12dcd86b 1898 .ndo_get_stats64 = igb_get_stats64,
ff41f8dc 1899 .ndo_set_rx_mode = igb_set_rx_mode,
2e5c6922
SH
1900 .ndo_set_mac_address = igb_set_mac,
1901 .ndo_change_mtu = igb_change_mtu,
1902 .ndo_do_ioctl = igb_ioctl,
1903 .ndo_tx_timeout = igb_tx_timeout,
1904 .ndo_validate_addr = eth_validate_addr,
2e5c6922
SH
1905 .ndo_vlan_rx_add_vid = igb_vlan_rx_add_vid,
1906 .ndo_vlan_rx_kill_vid = igb_vlan_rx_kill_vid,
8151d294
WM
1907 .ndo_set_vf_mac = igb_ndo_set_vf_mac,
1908 .ndo_set_vf_vlan = igb_ndo_set_vf_vlan,
1909 .ndo_set_vf_tx_rate = igb_ndo_set_vf_bw,
70ea4783 1910 .ndo_set_vf_spoofchk = igb_ndo_set_vf_spoofchk,
8151d294 1911 .ndo_get_vf_config = igb_ndo_get_vf_config,
2e5c6922
SH
1912#ifdef CONFIG_NET_POLL_CONTROLLER
1913 .ndo_poll_controller = igb_netpoll,
1914#endif
b2cb09b1
JP
1915 .ndo_fix_features = igb_fix_features,
1916 .ndo_set_features = igb_set_features,
2e5c6922
SH
1917};
1918
d67974f0
CW
1919/**
1920 * igb_set_fw_version - Configure version string for ethtool
1921 * @adapter: adapter struct
d67974f0
CW
1922 **/
1923void igb_set_fw_version(struct igb_adapter *adapter)
1924{
1925 struct e1000_hw *hw = &adapter->hw;
0b1a6f2e
CW
1926 struct e1000_fw_version fw;
1927
1928 igb_get_fw_version(hw, &fw);
1929
1930 switch (hw->mac.type) {
1931 case e1000_i211:
d67974f0 1932 snprintf(adapter->fw_version, sizeof(adapter->fw_version),
0b1a6f2e
CW
1933 "%2d.%2d-%d",
1934 fw.invm_major, fw.invm_minor, fw.invm_img_type);
1935 break;
1936
1937 default:
1938 /* if option is rom valid, display its version too */
1939 if (fw.or_valid) {
1940 snprintf(adapter->fw_version,
1941 sizeof(adapter->fw_version),
1942 "%d.%d, 0x%08x, %d.%d.%d",
1943 fw.eep_major, fw.eep_minor, fw.etrack_id,
1944 fw.or_major, fw.or_build, fw.or_patch);
1945 /* no option rom */
1946 } else {
1947 snprintf(adapter->fw_version,
1948 sizeof(adapter->fw_version),
1949 "%d.%d, 0x%08x",
1950 fw.eep_major, fw.eep_minor, fw.etrack_id);
1951 }
1952 break;
d67974f0 1953 }
d67974f0
CW
1954 return;
1955}
1956
b980ac18
JK
1957/**
1958 * igb_init_i2c - Init I2C interface
441fc6fd 1959 * @adapter: pointer to adapter structure
b980ac18 1960 **/
441fc6fd
CW
1961static s32 igb_init_i2c(struct igb_adapter *adapter)
1962{
1963 s32 status = E1000_SUCCESS;
1964
1965 /* I2C interface supported on i350 devices */
1966 if (adapter->hw.mac.type != e1000_i350)
1967 return E1000_SUCCESS;
1968
1969 /* Initialize the i2c bus which is controlled by the registers.
1970 * This bus will use the i2c_algo_bit structue that implements
1971 * the protocol through toggling of the 4 bits in the register.
1972 */
1973 adapter->i2c_adap.owner = THIS_MODULE;
1974 adapter->i2c_algo = igb_i2c_algo;
1975 adapter->i2c_algo.data = adapter;
1976 adapter->i2c_adap.algo_data = &adapter->i2c_algo;
1977 adapter->i2c_adap.dev.parent = &adapter->pdev->dev;
1978 strlcpy(adapter->i2c_adap.name, "igb BB",
1979 sizeof(adapter->i2c_adap.name));
1980 status = i2c_bit_add_bus(&adapter->i2c_adap);
1981 return status;
1982}
1983
9d5c8243 1984/**
b980ac18
JK
1985 * igb_probe - Device Initialization Routine
1986 * @pdev: PCI device information struct
1987 * @ent: entry in igb_pci_tbl
9d5c8243 1988 *
b980ac18 1989 * Returns 0 on success, negative on failure
9d5c8243 1990 *
b980ac18
JK
1991 * igb_probe initializes an adapter identified by a pci_dev structure.
1992 * The OS initialization, configuring of the adapter private structure,
1993 * and a hardware reset occur.
9d5c8243 1994 **/
1dd06ae8 1995static int igb_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
9d5c8243
AK
1996{
1997 struct net_device *netdev;
1998 struct igb_adapter *adapter;
1999 struct e1000_hw *hw;
4337e993 2000 u16 eeprom_data = 0;
9835fd73 2001 s32 ret_val;
4337e993 2002 static int global_quad_port_a; /* global quad port a indication */
9d5c8243
AK
2003 const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
2004 unsigned long mmio_start, mmio_len;
2d6a5e95 2005 int err, pci_using_dac;
9835fd73 2006 u8 part_str[E1000_PBANUM_LENGTH];
9d5c8243 2007
bded64a7
AG
2008 /* Catch broken hardware that put the wrong VF device ID in
2009 * the PCIe SR-IOV capability.
2010 */
2011 if (pdev->is_virtfn) {
2012 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
f96a8a0b 2013 pci_name(pdev), pdev->vendor, pdev->device);
bded64a7
AG
2014 return -EINVAL;
2015 }
2016
aed5dec3 2017 err = pci_enable_device_mem(pdev);
9d5c8243
AK
2018 if (err)
2019 return err;
2020
2021 pci_using_dac = 0;
59d71989 2022 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(64));
9d5c8243 2023 if (!err) {
59d71989 2024 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
9d5c8243
AK
2025 if (!err)
2026 pci_using_dac = 1;
2027 } else {
59d71989 2028 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
9d5c8243 2029 if (err) {
b980ac18
JK
2030 err = dma_set_coherent_mask(&pdev->dev,
2031 DMA_BIT_MASK(32));
9d5c8243 2032 if (err) {
b980ac18
JK
2033 dev_err(&pdev->dev,
2034 "No usable DMA configuration, aborting\n");
9d5c8243
AK
2035 goto err_dma;
2036 }
2037 }
2038 }
2039
aed5dec3 2040 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
b980ac18
JK
2041 IORESOURCE_MEM),
2042 igb_driver_name);
9d5c8243
AK
2043 if (err)
2044 goto err_pci_reg;
2045
19d5afd4 2046 pci_enable_pcie_error_reporting(pdev);
40a914fa 2047
9d5c8243 2048 pci_set_master(pdev);
c682fc23 2049 pci_save_state(pdev);
9d5c8243
AK
2050
2051 err = -ENOMEM;
1bfaf07b 2052 netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
1cc3bd87 2053 IGB_MAX_TX_QUEUES);
9d5c8243
AK
2054 if (!netdev)
2055 goto err_alloc_etherdev;
2056
2057 SET_NETDEV_DEV(netdev, &pdev->dev);
2058
2059 pci_set_drvdata(pdev, netdev);
2060 adapter = netdev_priv(netdev);
2061 adapter->netdev = netdev;
2062 adapter->pdev = pdev;
2063 hw = &adapter->hw;
2064 hw->back = adapter;
b3f4d599 2065 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
9d5c8243
AK
2066
2067 mmio_start = pci_resource_start(pdev, 0);
2068 mmio_len = pci_resource_len(pdev, 0);
2069
2070 err = -EIO;
28b0759c
AD
2071 hw->hw_addr = ioremap(mmio_start, mmio_len);
2072 if (!hw->hw_addr)
9d5c8243
AK
2073 goto err_ioremap;
2074
2e5c6922 2075 netdev->netdev_ops = &igb_netdev_ops;
9d5c8243 2076 igb_set_ethtool_ops(netdev);
9d5c8243 2077 netdev->watchdog_timeo = 5 * HZ;
9d5c8243
AK
2078
2079 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
2080
2081 netdev->mem_start = mmio_start;
2082 netdev->mem_end = mmio_start + mmio_len;
2083
9d5c8243
AK
2084 /* PCI config space info */
2085 hw->vendor_id = pdev->vendor;
2086 hw->device_id = pdev->device;
2087 hw->revision_id = pdev->revision;
2088 hw->subsystem_vendor_id = pdev->subsystem_vendor;
2089 hw->subsystem_device_id = pdev->subsystem_device;
2090
9d5c8243
AK
2091 /* Copy the default MAC, PHY and NVM function pointers */
2092 memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
2093 memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
2094 memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
2095 /* Initialize skew-specific constants */
2096 err = ei->get_invariants(hw);
2097 if (err)
450c87c8 2098 goto err_sw_init;
9d5c8243 2099
450c87c8 2100 /* setup the private structure */
9d5c8243
AK
2101 err = igb_sw_init(adapter);
2102 if (err)
2103 goto err_sw_init;
2104
2105 igb_get_bus_info_pcie(hw);
2106
2107 hw->phy.autoneg_wait_to_complete = false;
9d5c8243
AK
2108
2109 /* Copper options */
2110 if (hw->phy.media_type == e1000_media_type_copper) {
2111 hw->phy.mdix = AUTO_ALL_MODES;
2112 hw->phy.disable_polarity_correction = false;
2113 hw->phy.ms_type = e1000_ms_hw_default;
2114 }
2115
2116 if (igb_check_reset_block(hw))
2117 dev_info(&pdev->dev,
2118 "PHY reset is blocked due to SOL/IDER session.\n");
2119
b980ac18 2120 /* features is initialized to 0 in allocation, it might have bits
077887c3
AD
2121 * set by igb_sw_init so we should use an or instead of an
2122 * assignment.
2123 */
2124 netdev->features |= NETIF_F_SG |
2125 NETIF_F_IP_CSUM |
2126 NETIF_F_IPV6_CSUM |
2127 NETIF_F_TSO |
2128 NETIF_F_TSO6 |
2129 NETIF_F_RXHASH |
2130 NETIF_F_RXCSUM |
f646968f
PM
2131 NETIF_F_HW_VLAN_CTAG_RX |
2132 NETIF_F_HW_VLAN_CTAG_TX;
077887c3
AD
2133
2134 /* copy netdev features into list of user selectable features */
2135 netdev->hw_features |= netdev->features;
89eaefb6 2136 netdev->hw_features |= NETIF_F_RXALL;
077887c3
AD
2137
2138 /* set this bit last since it cannot be part of hw_features */
f646968f 2139 netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
077887c3
AD
2140
2141 netdev->vlan_features |= NETIF_F_TSO |
2142 NETIF_F_TSO6 |
2143 NETIF_F_IP_CSUM |
2144 NETIF_F_IPV6_CSUM |
2145 NETIF_F_SG;
48f29ffc 2146
6b8f0922
BG
2147 netdev->priv_flags |= IFF_SUPP_NOFCS;
2148
7b872a55 2149 if (pci_using_dac) {
9d5c8243 2150 netdev->features |= NETIF_F_HIGHDMA;
7b872a55
YZ
2151 netdev->vlan_features |= NETIF_F_HIGHDMA;
2152 }
9d5c8243 2153
ac52caa3
MM
2154 if (hw->mac.type >= e1000_82576) {
2155 netdev->hw_features |= NETIF_F_SCTP_CSUM;
b9473560 2156 netdev->features |= NETIF_F_SCTP_CSUM;
ac52caa3 2157 }
b9473560 2158
01789349
JP
2159 netdev->priv_flags |= IFF_UNICAST_FLT;
2160
330a6d6a 2161 adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
9d5c8243
AK
2162
2163 /* before reading the NVM, reset the controller to put the device in a
b980ac18
JK
2164 * known good starting state
2165 */
9d5c8243
AK
2166 hw->mac.ops.reset_hw(hw);
2167
b980ac18 2168 /* make sure the NVM is good , i211 parts have special NVM that
f96a8a0b
CW
2169 * doesn't contain a checksum
2170 */
2171 if (hw->mac.type != e1000_i211) {
2172 if (hw->nvm.ops.validate(hw) < 0) {
2173 dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
2174 err = -EIO;
2175 goto err_eeprom;
2176 }
9d5c8243
AK
2177 }
2178
2179 /* copy the MAC address out of the NVM */
2180 if (hw->mac.ops.read_mac_addr(hw))
2181 dev_err(&pdev->dev, "NVM Read Error\n");
2182
2183 memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
9d5c8243 2184
aaeb6cdf 2185 if (!is_valid_ether_addr(netdev->dev_addr)) {
9d5c8243
AK
2186 dev_err(&pdev->dev, "Invalid MAC Address\n");
2187 err = -EIO;
2188 goto err_eeprom;
2189 }
2190
d67974f0
CW
2191 /* get firmware version for ethtool -i */
2192 igb_set_fw_version(adapter);
2193
c061b18d 2194 setup_timer(&adapter->watchdog_timer, igb_watchdog,
b980ac18 2195 (unsigned long) adapter);
c061b18d 2196 setup_timer(&adapter->phy_info_timer, igb_update_phy_info,
b980ac18 2197 (unsigned long) adapter);
9d5c8243
AK
2198
2199 INIT_WORK(&adapter->reset_task, igb_reset_task);
2200 INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);
2201
450c87c8 2202 /* Initialize link properties that are user-changeable */
9d5c8243
AK
2203 adapter->fc_autoneg = true;
2204 hw->mac.autoneg = true;
2205 hw->phy.autoneg_advertised = 0x2f;
2206
0cce119a
AD
2207 hw->fc.requested_mode = e1000_fc_default;
2208 hw->fc.current_mode = e1000_fc_default;
9d5c8243 2209
9d5c8243
AK
2210 igb_validate_mdi_setting(hw);
2211
63d4a8f9 2212 /* By default, support wake on port A */
a2cf8b6c 2213 if (hw->bus.func == 0)
63d4a8f9
MV
2214 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
2215
2216 /* Check the NVM for wake support on non-port A ports */
2217 if (hw->mac.type >= e1000_82580)
55cac248 2218 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
b980ac18
JK
2219 NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
2220 &eeprom_data);
a2cf8b6c
AD
2221 else if (hw->bus.func == 1)
2222 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
9d5c8243 2223
63d4a8f9
MV
2224 if (eeprom_data & IGB_EEPROM_APME)
2225 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
9d5c8243
AK
2226
2227 /* now that we have the eeprom settings, apply the special cases where
2228 * the eeprom may be wrong or the board simply won't support wake on
b980ac18
JK
2229 * lan on a particular port
2230 */
9d5c8243
AK
2231 switch (pdev->device) {
2232 case E1000_DEV_ID_82575GB_QUAD_COPPER:
63d4a8f9 2233 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
9d5c8243
AK
2234 break;
2235 case E1000_DEV_ID_82575EB_FIBER_SERDES:
2d064c06
AD
2236 case E1000_DEV_ID_82576_FIBER:
2237 case E1000_DEV_ID_82576_SERDES:
9d5c8243 2238 /* Wake events only supported on port A for dual fiber
b980ac18
JK
2239 * regardless of eeprom setting
2240 */
9d5c8243 2241 if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
63d4a8f9 2242 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
9d5c8243 2243 break;
c8ea5ea9 2244 case E1000_DEV_ID_82576_QUAD_COPPER:
d5aa2252 2245 case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
c8ea5ea9
AD
2246 /* if quad port adapter, disable WoL on all but port A */
2247 if (global_quad_port_a != 0)
63d4a8f9 2248 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
c8ea5ea9
AD
2249 else
2250 adapter->flags |= IGB_FLAG_QUAD_PORT_A;
2251 /* Reset for multiple quad port adapters */
2252 if (++global_quad_port_a == 4)
2253 global_quad_port_a = 0;
2254 break;
63d4a8f9
MV
2255 default:
2256 /* If the device can't wake, don't set software support */
2257 if (!device_can_wakeup(&adapter->pdev->dev))
2258 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
9d5c8243
AK
2259 }
2260
2261 /* initialize the wol settings based on the eeprom settings */
63d4a8f9
MV
2262 if (adapter->flags & IGB_FLAG_WOL_SUPPORTED)
2263 adapter->wol |= E1000_WUFC_MAG;
2264
2265 /* Some vendors want WoL disabled by default, but still supported */
2266 if ((hw->mac.type == e1000_i350) &&
2267 (pdev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
2268 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
2269 adapter->wol = 0;
2270 }
2271
2272 device_set_wakeup_enable(&adapter->pdev->dev,
2273 adapter->flags & IGB_FLAG_WOL_SUPPORTED);
9d5c8243
AK
2274
2275 /* reset the hardware with the new settings */
2276 igb_reset(adapter);
2277
441fc6fd
CW
2278 /* Init the I2C interface */
2279 err = igb_init_i2c(adapter);
2280 if (err) {
2281 dev_err(&pdev->dev, "failed to init i2c interface\n");
2282 goto err_eeprom;
2283 }
2284
9d5c8243
AK
2285 /* let the f/w know that the h/w is now under the control of the
2286 * driver. */
2287 igb_get_hw_control(adapter);
2288
9d5c8243
AK
2289 strcpy(netdev->name, "eth%d");
2290 err = register_netdev(netdev);
2291 if (err)
2292 goto err_register;
2293
b168dfc5
JB
2294 /* carrier off reporting is important to ethtool even BEFORE open */
2295 netif_carrier_off(netdev);
2296
421e02f0 2297#ifdef CONFIG_IGB_DCA
bbd98fe4 2298 if (dca_add_requester(&pdev->dev) == 0) {
7dfc16fa 2299 adapter->flags |= IGB_FLAG_DCA_ENABLED;
fe4506b6 2300 dev_info(&pdev->dev, "DCA enabled\n");
fe4506b6
JC
2301 igb_setup_dca(adapter);
2302 }
fe4506b6 2303
38c845c7 2304#endif
e428893b
CW
2305#ifdef CONFIG_IGB_HWMON
2306 /* Initialize the thermal sensor on i350 devices. */
2307 if (hw->mac.type == e1000_i350 && hw->bus.func == 0) {
2308 u16 ets_word;
3c89f6d0 2309
b980ac18 2310 /* Read the NVM to determine if this i350 device supports an
e428893b
CW
2311 * external thermal sensor.
2312 */
2313 hw->nvm.ops.read(hw, NVM_ETS_CFG, 1, &ets_word);
2314 if (ets_word != 0x0000 && ets_word != 0xFFFF)
2315 adapter->ets = true;
2316 else
2317 adapter->ets = false;
2318 if (igb_sysfs_init(adapter))
2319 dev_err(&pdev->dev,
2320 "failed to allocate sysfs resources\n");
2321 } else {
2322 adapter->ets = false;
2323 }
2324#endif
673b8b70 2325 /* do hw tstamp init after resetting */
7ebae817 2326 igb_ptp_init(adapter);
673b8b70 2327
9d5c8243 2328 dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
ceb5f13b
CW
2329 /* print bus type/speed/width info, not applicable to i354 */
2330 if (hw->mac.type != e1000_i354) {
2331 dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
2332 netdev->name,
2333 ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
2334 (hw->bus.speed == e1000_bus_speed_5000) ? "5.0Gb/s" :
2335 "unknown"),
2336 ((hw->bus.width == e1000_bus_width_pcie_x4) ?
2337 "Width x4" :
2338 (hw->bus.width == e1000_bus_width_pcie_x2) ?
2339 "Width x2" :
2340 (hw->bus.width == e1000_bus_width_pcie_x1) ?
2341 "Width x1" : "unknown"), netdev->dev_addr);
2342 }
9d5c8243 2343
9835fd73
CW
2344 ret_val = igb_read_part_string(hw, part_str, E1000_PBANUM_LENGTH);
2345 if (ret_val)
2346 strcpy(part_str, "Unknown");
2347 dev_info(&pdev->dev, "%s: PBA No: %s\n", netdev->name, part_str);
9d5c8243
AK
2348 dev_info(&pdev->dev,
2349 "Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
2350 adapter->msix_entries ? "MSI-X" :
7dfc16fa 2351 (adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
9d5c8243 2352 adapter->num_rx_queues, adapter->num_tx_queues);
09b068d4
CW
2353 switch (hw->mac.type) {
2354 case e1000_i350:
f96a8a0b
CW
2355 case e1000_i210:
2356 case e1000_i211:
09b068d4
CW
2357 igb_set_eee_i350(hw);
2358 break;
ceb5f13b
CW
2359 case e1000_i354:
2360 if (hw->phy.media_type == e1000_media_type_copper) {
2361 if ((rd32(E1000_CTRL_EXT) &
2362 E1000_CTRL_EXT_LINK_MODE_SGMII))
2363 igb_set_eee_i354(hw);
2364 }
2365 break;
09b068d4
CW
2366 default:
2367 break;
2368 }
749ab2cd
YZ
2369
2370 pm_runtime_put_noidle(&pdev->dev);
9d5c8243
AK
2371 return 0;
2372
2373err_register:
2374 igb_release_hw_control(adapter);
441fc6fd 2375 memset(&adapter->i2c_adap, 0, sizeof(adapter->i2c_adap));
9d5c8243
AK
2376err_eeprom:
2377 if (!igb_check_reset_block(hw))
f5f4cf08 2378 igb_reset_phy(hw);
9d5c8243
AK
2379
2380 if (hw->flash_address)
2381 iounmap(hw->flash_address);
9d5c8243 2382err_sw_init:
047e0030 2383 igb_clear_interrupt_scheme(adapter);
9d5c8243
AK
2384 iounmap(hw->hw_addr);
2385err_ioremap:
2386 free_netdev(netdev);
2387err_alloc_etherdev:
559e9c49 2388 pci_release_selected_regions(pdev,
b980ac18 2389 pci_select_bars(pdev, IORESOURCE_MEM));
9d5c8243
AK
2390err_pci_reg:
2391err_dma:
2392 pci_disable_device(pdev);
2393 return err;
2394}
2395
fa44f2f1
GR
2396#ifdef CONFIG_PCI_IOV
2397static int igb_disable_sriov(struct pci_dev *pdev)
2398{
2399 struct net_device *netdev = pci_get_drvdata(pdev);
2400 struct igb_adapter *adapter = netdev_priv(netdev);
2401 struct e1000_hw *hw = &adapter->hw;
2402
2403 /* reclaim resources allocated to VFs */
2404 if (adapter->vf_data) {
2405 /* disable iov and allow time for transactions to clear */
b09186d2 2406 if (pci_vfs_assigned(pdev)) {
fa44f2f1
GR
2407 dev_warn(&pdev->dev,
2408 "Cannot deallocate SR-IOV virtual functions while they are assigned - VFs will not be deallocated\n");
2409 return -EPERM;
2410 } else {
2411 pci_disable_sriov(pdev);
2412 msleep(500);
2413 }
2414
2415 kfree(adapter->vf_data);
2416 adapter->vf_data = NULL;
2417 adapter->vfs_allocated_count = 0;
2418 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
2419 wrfl();
2420 msleep(100);
2421 dev_info(&pdev->dev, "IOV Disabled\n");
2422
2423 /* Re-enable DMA Coalescing flag since IOV is turned off */
2424 adapter->flags |= IGB_FLAG_DMAC;
2425 }
2426
2427 return 0;
2428}
2429
2430static int igb_enable_sriov(struct pci_dev *pdev, int num_vfs)
2431{
2432 struct net_device *netdev = pci_get_drvdata(pdev);
2433 struct igb_adapter *adapter = netdev_priv(netdev);
2434 int old_vfs = pci_num_vf(pdev);
2435 int err = 0;
2436 int i;
2437
2438 if (!num_vfs)
2439 goto out;
2440 else if (old_vfs && old_vfs == num_vfs)
2441 goto out;
2442 else if (old_vfs && old_vfs != num_vfs)
2443 err = igb_disable_sriov(pdev);
2444
2445 if (err)
2446 goto out;
2447
2448 if (num_vfs > 7) {
2449 err = -EPERM;
2450 goto out;
2451 }
2452
2453 adapter->vfs_allocated_count = num_vfs;
2454
2455 adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
2456 sizeof(struct vf_data_storage), GFP_KERNEL);
2457
2458 /* if allocation failed then we do not support SR-IOV */
2459 if (!adapter->vf_data) {
2460 adapter->vfs_allocated_count = 0;
2461 dev_err(&pdev->dev,
2462 "Unable to allocate memory for VF Data Storage\n");
2463 err = -ENOMEM;
2464 goto out;
2465 }
2466
2467 err = pci_enable_sriov(pdev, adapter->vfs_allocated_count);
2468 if (err)
2469 goto err_out;
2470
2471 dev_info(&pdev->dev, "%d VFs allocated\n",
2472 adapter->vfs_allocated_count);
2473 for (i = 0; i < adapter->vfs_allocated_count; i++)
2474 igb_vf_configure(adapter, i);
2475
2476 /* DMA Coalescing is not supported in IOV mode. */
2477 adapter->flags &= ~IGB_FLAG_DMAC;
2478 goto out;
2479
2480err_out:
2481 kfree(adapter->vf_data);
2482 adapter->vf_data = NULL;
2483 adapter->vfs_allocated_count = 0;
2484out:
2485 return err;
2486}
2487
2488#endif
b980ac18 2489/**
441fc6fd
CW
2490 * igb_remove_i2c - Cleanup I2C interface
2491 * @adapter: pointer to adapter structure
b980ac18 2492 **/
441fc6fd
CW
2493static void igb_remove_i2c(struct igb_adapter *adapter)
2494{
441fc6fd
CW
2495 /* free the adapter bus structure */
2496 i2c_del_adapter(&adapter->i2c_adap);
2497}
2498
9d5c8243 2499/**
b980ac18
JK
2500 * igb_remove - Device Removal Routine
2501 * @pdev: PCI device information struct
9d5c8243 2502 *
b980ac18
JK
2503 * igb_remove is called by the PCI subsystem to alert the driver
2504 * that it should release a PCI device. The could be caused by a
2505 * Hot-Plug event, or because the driver is going to be removed from
2506 * memory.
9d5c8243 2507 **/
9f9a12f8 2508static void igb_remove(struct pci_dev *pdev)
9d5c8243
AK
2509{
2510 struct net_device *netdev = pci_get_drvdata(pdev);
2511 struct igb_adapter *adapter = netdev_priv(netdev);
fe4506b6 2512 struct e1000_hw *hw = &adapter->hw;
9d5c8243 2513
749ab2cd 2514 pm_runtime_get_noresume(&pdev->dev);
e428893b
CW
2515#ifdef CONFIG_IGB_HWMON
2516 igb_sysfs_exit(adapter);
2517#endif
441fc6fd 2518 igb_remove_i2c(adapter);
a79f4f88 2519 igb_ptp_stop(adapter);
b980ac18 2520 /* The watchdog timer may be rescheduled, so explicitly
760141a5
TH
2521 * disable watchdog from being rescheduled.
2522 */
9d5c8243
AK
2523 set_bit(__IGB_DOWN, &adapter->state);
2524 del_timer_sync(&adapter->watchdog_timer);
2525 del_timer_sync(&adapter->phy_info_timer);
2526
760141a5
TH
2527 cancel_work_sync(&adapter->reset_task);
2528 cancel_work_sync(&adapter->watchdog_task);
9d5c8243 2529
421e02f0 2530#ifdef CONFIG_IGB_DCA
7dfc16fa 2531 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
fe4506b6
JC
2532 dev_info(&pdev->dev, "DCA disabled\n");
2533 dca_remove_requester(&pdev->dev);
7dfc16fa 2534 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
cbd347ad 2535 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
fe4506b6
JC
2536 }
2537#endif
2538
9d5c8243 2539 /* Release control of h/w to f/w. If f/w is AMT enabled, this
b980ac18
JK
2540 * would have already happened in close and is redundant.
2541 */
9d5c8243
AK
2542 igb_release_hw_control(adapter);
2543
2544 unregister_netdev(netdev);
2545
047e0030 2546 igb_clear_interrupt_scheme(adapter);
9d5c8243 2547
37680117 2548#ifdef CONFIG_PCI_IOV
fa44f2f1 2549 igb_disable_sriov(pdev);
37680117 2550#endif
559e9c49 2551
28b0759c
AD
2552 iounmap(hw->hw_addr);
2553 if (hw->flash_address)
2554 iounmap(hw->flash_address);
559e9c49 2555 pci_release_selected_regions(pdev,
b980ac18 2556 pci_select_bars(pdev, IORESOURCE_MEM));
9d5c8243 2557
1128c756 2558 kfree(adapter->shadow_vfta);
9d5c8243
AK
2559 free_netdev(netdev);
2560
19d5afd4 2561 pci_disable_pcie_error_reporting(pdev);
40a914fa 2562
9d5c8243
AK
2563 pci_disable_device(pdev);
2564}
2565
a6b623e0 2566/**
b980ac18
JK
2567 * igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
2568 * @adapter: board private structure to initialize
a6b623e0 2569 *
b980ac18
JK
2570 * This function initializes the vf specific data storage and then attempts to
2571 * allocate the VFs. The reason for ordering it this way is because it is much
2572 * mor expensive time wise to disable SR-IOV than it is to allocate and free
2573 * the memory for the VFs.
a6b623e0 2574 **/
9f9a12f8 2575static void igb_probe_vfs(struct igb_adapter *adapter)
a6b623e0
AD
2576{
2577#ifdef CONFIG_PCI_IOV
2578 struct pci_dev *pdev = adapter->pdev;
f96a8a0b 2579 struct e1000_hw *hw = &adapter->hw;
a6b623e0 2580
f96a8a0b
CW
2581 /* Virtualization features not supported on i210 family. */
2582 if ((hw->mac.type == e1000_i210) || (hw->mac.type == e1000_i211))
2583 return;
2584
fa44f2f1 2585 pci_sriov_set_totalvfs(pdev, 7);
d5e51a10 2586 igb_enable_sriov(pdev, max_vfs);
0224d663 2587
a6b623e0
AD
2588#endif /* CONFIG_PCI_IOV */
2589}
2590
fa44f2f1 2591static void igb_init_queue_configuration(struct igb_adapter *adapter)
9d5c8243
AK
2592{
2593 struct e1000_hw *hw = &adapter->hw;
374a542d 2594 u32 max_rss_queues;
9d5c8243 2595
374a542d 2596 /* Determine the maximum number of RSS queues supported. */
f96a8a0b 2597 switch (hw->mac.type) {
374a542d
MV
2598 case e1000_i211:
2599 max_rss_queues = IGB_MAX_RX_QUEUES_I211;
2600 break;
2601 case e1000_82575:
f96a8a0b 2602 case e1000_i210:
374a542d
MV
2603 max_rss_queues = IGB_MAX_RX_QUEUES_82575;
2604 break;
2605 case e1000_i350:
2606 /* I350 cannot do RSS and SR-IOV at the same time */
2607 if (!!adapter->vfs_allocated_count) {
2608 max_rss_queues = 1;
2609 break;
2610 }
2611 /* fall through */
2612 case e1000_82576:
2613 if (!!adapter->vfs_allocated_count) {
2614 max_rss_queues = 2;
2615 break;
2616 }
2617 /* fall through */
2618 case e1000_82580:
ceb5f13b 2619 case e1000_i354:
374a542d
MV
2620 default:
2621 max_rss_queues = IGB_MAX_RX_QUEUES;
f96a8a0b 2622 break;
374a542d
MV
2623 }
2624
2625 adapter->rss_queues = min_t(u32, max_rss_queues, num_online_cpus());
2626
2627 /* Determine if we need to pair queues. */
2628 switch (hw->mac.type) {
2629 case e1000_82575:
f96a8a0b 2630 case e1000_i211:
374a542d 2631 /* Device supports enough interrupts without queue pairing. */
f96a8a0b 2632 break;
374a542d 2633 case e1000_82576:
b980ac18 2634 /* If VFs are going to be allocated with RSS queues then we
374a542d
MV
2635 * should pair the queues in order to conserve interrupts due
2636 * to limited supply.
2637 */
2638 if ((adapter->rss_queues > 1) &&
2639 (adapter->vfs_allocated_count > 6))
2640 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
2641 /* fall through */
2642 case e1000_82580:
2643 case e1000_i350:
ceb5f13b 2644 case e1000_i354:
374a542d 2645 case e1000_i210:
f96a8a0b 2646 default:
b980ac18 2647 /* If rss_queues > half of max_rss_queues, pair the queues in
374a542d
MV
2648 * order to conserve interrupts due to limited supply.
2649 */
2650 if (adapter->rss_queues > (max_rss_queues / 2))
2651 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
f96a8a0b
CW
2652 break;
2653 }
fa44f2f1
GR
2654}
2655
2656/**
b980ac18
JK
2657 * igb_sw_init - Initialize general software structures (struct igb_adapter)
2658 * @adapter: board private structure to initialize
fa44f2f1 2659 *
b980ac18
JK
2660 * igb_sw_init initializes the Adapter private data structure.
2661 * Fields are initialized based on PCI device information and
2662 * OS network device settings (MTU size).
fa44f2f1
GR
2663 **/
2664static int igb_sw_init(struct igb_adapter *adapter)
2665{
2666 struct e1000_hw *hw = &adapter->hw;
2667 struct net_device *netdev = adapter->netdev;
2668 struct pci_dev *pdev = adapter->pdev;
2669
2670 pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);
2671
2672 /* set default ring sizes */
2673 adapter->tx_ring_count = IGB_DEFAULT_TXD;
2674 adapter->rx_ring_count = IGB_DEFAULT_RXD;
2675
2676 /* set default ITR values */
2677 adapter->rx_itr_setting = IGB_DEFAULT_ITR;
2678 adapter->tx_itr_setting = IGB_DEFAULT_ITR;
2679
2680 /* set default work limits */
2681 adapter->tx_work_limit = IGB_DEFAULT_TX_WORK;
2682
2683 adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN +
2684 VLAN_HLEN;
2685 adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
2686
2687 spin_lock_init(&adapter->stats64_lock);
2688#ifdef CONFIG_PCI_IOV
2689 switch (hw->mac.type) {
2690 case e1000_82576:
2691 case e1000_i350:
2692 if (max_vfs > 7) {
2693 dev_warn(&pdev->dev,
2694 "Maximum of 7 VFs per PF, using max\n");
d0f63acc 2695 max_vfs = adapter->vfs_allocated_count = 7;
fa44f2f1
GR
2696 } else
2697 adapter->vfs_allocated_count = max_vfs;
2698 if (adapter->vfs_allocated_count)
2699 dev_warn(&pdev->dev,
2700 "Enabling SR-IOV VFs using the module parameter is deprecated - please use the pci sysfs interface.\n");
2701 break;
2702 default:
2703 break;
2704 }
2705#endif /* CONFIG_PCI_IOV */
2706
2707 igb_init_queue_configuration(adapter);
a99955fc 2708
1128c756 2709 /* Setup and initialize a copy of the hw vlan table array */
b2adaca9
JP
2710 adapter->shadow_vfta = kcalloc(E1000_VLAN_FILTER_TBL_SIZE, sizeof(u32),
2711 GFP_ATOMIC);
1128c756 2712
a6b623e0 2713 /* This call may decrease the number of queues */
53c7d064 2714 if (igb_init_interrupt_scheme(adapter, true)) {
9d5c8243
AK
2715 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
2716 return -ENOMEM;
2717 }
2718
a6b623e0
AD
2719 igb_probe_vfs(adapter);
2720
9d5c8243
AK
2721 /* Explicitly disable IRQ since the NIC can be in any state. */
2722 igb_irq_disable(adapter);
2723
f96a8a0b 2724 if (hw->mac.type >= e1000_i350)
831ec0b4
CW
2725 adapter->flags &= ~IGB_FLAG_DMAC;
2726
9d5c8243
AK
2727 set_bit(__IGB_DOWN, &adapter->state);
2728 return 0;
2729}
2730
2731/**
b980ac18
JK
2732 * igb_open - Called when a network interface is made active
2733 * @netdev: network interface device structure
9d5c8243 2734 *
b980ac18 2735 * Returns 0 on success, negative value on failure
9d5c8243 2736 *
b980ac18
JK
2737 * The open entry point is called when a network interface is made
2738 * active by the system (IFF_UP). At this point all resources needed
2739 * for transmit and receive operations are allocated, the interrupt
2740 * handler is registered with the OS, the watchdog timer is started,
2741 * and the stack is notified that the interface is ready.
9d5c8243 2742 **/
749ab2cd 2743static int __igb_open(struct net_device *netdev, bool resuming)
9d5c8243
AK
2744{
2745 struct igb_adapter *adapter = netdev_priv(netdev);
2746 struct e1000_hw *hw = &adapter->hw;
749ab2cd 2747 struct pci_dev *pdev = adapter->pdev;
9d5c8243
AK
2748 int err;
2749 int i;
2750
2751 /* disallow open during test */
749ab2cd
YZ
2752 if (test_bit(__IGB_TESTING, &adapter->state)) {
2753 WARN_ON(resuming);
9d5c8243 2754 return -EBUSY;
749ab2cd
YZ
2755 }
2756
2757 if (!resuming)
2758 pm_runtime_get_sync(&pdev->dev);
9d5c8243 2759
b168dfc5
JB
2760 netif_carrier_off(netdev);
2761
9d5c8243
AK
2762 /* allocate transmit descriptors */
2763 err = igb_setup_all_tx_resources(adapter);
2764 if (err)
2765 goto err_setup_tx;
2766
2767 /* allocate receive descriptors */
2768 err = igb_setup_all_rx_resources(adapter);
2769 if (err)
2770 goto err_setup_rx;
2771
88a268c1 2772 igb_power_up_link(adapter);
9d5c8243 2773
9d5c8243
AK
2774 /* before we allocate an interrupt, we must be ready to handle it.
2775 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
2776 * as soon as we call pci_request_irq, so we have to setup our
b980ac18
JK
2777 * clean_rx handler before we do so.
2778 */
9d5c8243
AK
2779 igb_configure(adapter);
2780
2781 err = igb_request_irq(adapter);
2782 if (err)
2783 goto err_req_irq;
2784
0c2cc02e
AD
2785 /* Notify the stack of the actual queue counts. */
2786 err = netif_set_real_num_tx_queues(adapter->netdev,
2787 adapter->num_tx_queues);
2788 if (err)
2789 goto err_set_queues;
2790
2791 err = netif_set_real_num_rx_queues(adapter->netdev,
2792 adapter->num_rx_queues);
2793 if (err)
2794 goto err_set_queues;
2795
9d5c8243
AK
2796 /* From here on the code is the same as igb_up() */
2797 clear_bit(__IGB_DOWN, &adapter->state);
2798
0d1ae7f4
AD
2799 for (i = 0; i < adapter->num_q_vectors; i++)
2800 napi_enable(&(adapter->q_vector[i]->napi));
9d5c8243
AK
2801
2802 /* Clear any pending interrupts. */
2803 rd32(E1000_ICR);
844290e5
PW
2804
2805 igb_irq_enable(adapter);
2806
d4960307
AD
2807 /* notify VFs that reset has been completed */
2808 if (adapter->vfs_allocated_count) {
2809 u32 reg_data = rd32(E1000_CTRL_EXT);
2810 reg_data |= E1000_CTRL_EXT_PFRSTD;
2811 wr32(E1000_CTRL_EXT, reg_data);
2812 }
2813
d55b53ff
JK
2814 netif_tx_start_all_queues(netdev);
2815
749ab2cd
YZ
2816 if (!resuming)
2817 pm_runtime_put(&pdev->dev);
2818
25568a53
AD
2819 /* start the watchdog. */
2820 hw->mac.get_link_status = 1;
2821 schedule_work(&adapter->watchdog_task);
9d5c8243
AK
2822
2823 return 0;
2824
0c2cc02e
AD
2825err_set_queues:
2826 igb_free_irq(adapter);
9d5c8243
AK
2827err_req_irq:
2828 igb_release_hw_control(adapter);
88a268c1 2829 igb_power_down_link(adapter);
9d5c8243
AK
2830 igb_free_all_rx_resources(adapter);
2831err_setup_rx:
2832 igb_free_all_tx_resources(adapter);
2833err_setup_tx:
2834 igb_reset(adapter);
749ab2cd
YZ
2835 if (!resuming)
2836 pm_runtime_put(&pdev->dev);
9d5c8243
AK
2837
2838 return err;
2839}
2840
749ab2cd
YZ
2841static int igb_open(struct net_device *netdev)
2842{
2843 return __igb_open(netdev, false);
2844}
2845
9d5c8243 2846/**
b980ac18
JK
2847 * igb_close - Disables a network interface
2848 * @netdev: network interface device structure
9d5c8243 2849 *
b980ac18 2850 * Returns 0, this is not allowed to fail
9d5c8243 2851 *
b980ac18
JK
2852 * The close entry point is called when an interface is de-activated
2853 * by the OS. The hardware is still under the driver's control, but
2854 * needs to be disabled. A global MAC reset is issued to stop the
2855 * hardware, and all transmit and receive resources are freed.
9d5c8243 2856 **/
749ab2cd 2857static int __igb_close(struct net_device *netdev, bool suspending)
9d5c8243
AK
2858{
2859 struct igb_adapter *adapter = netdev_priv(netdev);
749ab2cd 2860 struct pci_dev *pdev = adapter->pdev;
9d5c8243
AK
2861
2862 WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));
9d5c8243 2863
749ab2cd
YZ
2864 if (!suspending)
2865 pm_runtime_get_sync(&pdev->dev);
2866
2867 igb_down(adapter);
9d5c8243
AK
2868 igb_free_irq(adapter);
2869
2870 igb_free_all_tx_resources(adapter);
2871 igb_free_all_rx_resources(adapter);
2872
749ab2cd
YZ
2873 if (!suspending)
2874 pm_runtime_put_sync(&pdev->dev);
9d5c8243
AK
2875 return 0;
2876}
2877
749ab2cd
YZ
2878static int igb_close(struct net_device *netdev)
2879{
2880 return __igb_close(netdev, false);
2881}
2882
9d5c8243 2883/**
b980ac18
JK
2884 * igb_setup_tx_resources - allocate Tx resources (Descriptors)
2885 * @tx_ring: tx descriptor ring (for a specific queue) to setup
9d5c8243 2886 *
b980ac18 2887 * Return 0 on success, negative on failure
9d5c8243 2888 **/
80785298 2889int igb_setup_tx_resources(struct igb_ring *tx_ring)
9d5c8243 2890{
59d71989 2891 struct device *dev = tx_ring->dev;
9d5c8243
AK
2892 int size;
2893
06034649 2894 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
f33005a6
AD
2895
2896 tx_ring->tx_buffer_info = vzalloc(size);
06034649 2897 if (!tx_ring->tx_buffer_info)
9d5c8243 2898 goto err;
9d5c8243
AK
2899
2900 /* round up to nearest 4K */
85e8d004 2901 tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
9d5c8243
AK
2902 tx_ring->size = ALIGN(tx_ring->size, 4096);
2903
5536d210
AD
2904 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
2905 &tx_ring->dma, GFP_KERNEL);
9d5c8243
AK
2906 if (!tx_ring->desc)
2907 goto err;
2908
9d5c8243
AK
2909 tx_ring->next_to_use = 0;
2910 tx_ring->next_to_clean = 0;
81c2fc22 2911
9d5c8243
AK
2912 return 0;
2913
2914err:
06034649 2915 vfree(tx_ring->tx_buffer_info);
f33005a6
AD
2916 tx_ring->tx_buffer_info = NULL;
2917 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
9d5c8243
AK
2918 return -ENOMEM;
2919}
2920
2921/**
b980ac18
JK
2922 * igb_setup_all_tx_resources - wrapper to allocate Tx resources
2923 * (Descriptors) for all queues
2924 * @adapter: board private structure
9d5c8243 2925 *
b980ac18 2926 * Return 0 on success, negative on failure
9d5c8243
AK
2927 **/
2928static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
2929{
439705e1 2930 struct pci_dev *pdev = adapter->pdev;
9d5c8243
AK
2931 int i, err = 0;
2932
2933 for (i = 0; i < adapter->num_tx_queues; i++) {
3025a446 2934 err = igb_setup_tx_resources(adapter->tx_ring[i]);
9d5c8243 2935 if (err) {
439705e1 2936 dev_err(&pdev->dev,
9d5c8243
AK
2937 "Allocation for Tx Queue %u failed\n", i);
2938 for (i--; i >= 0; i--)
3025a446 2939 igb_free_tx_resources(adapter->tx_ring[i]);
9d5c8243
AK
2940 break;
2941 }
2942 }
2943
2944 return err;
2945}
2946
2947/**
b980ac18
JK
2948 * igb_setup_tctl - configure the transmit control registers
2949 * @adapter: Board private structure
9d5c8243 2950 **/
d7ee5b3a 2951void igb_setup_tctl(struct igb_adapter *adapter)
9d5c8243 2952{
9d5c8243
AK
2953 struct e1000_hw *hw = &adapter->hw;
2954 u32 tctl;
9d5c8243 2955
85b430b4
AD
2956 /* disable queue 0 which is enabled by default on 82575 and 82576 */
2957 wr32(E1000_TXDCTL(0), 0);
9d5c8243
AK
2958
2959 /* Program the Transmit Control Register */
9d5c8243
AK
2960 tctl = rd32(E1000_TCTL);
2961 tctl &= ~E1000_TCTL_CT;
2962 tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
2963 (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
2964
2965 igb_config_collision_dist(hw);
2966
9d5c8243
AK
2967 /* Enable transmits */
2968 tctl |= E1000_TCTL_EN;
2969
2970 wr32(E1000_TCTL, tctl);
2971}
2972
85b430b4 2973/**
b980ac18
JK
2974 * igb_configure_tx_ring - Configure transmit ring after Reset
2975 * @adapter: board private structure
2976 * @ring: tx ring to configure
85b430b4 2977 *
b980ac18 2978 * Configure a transmit ring after a reset.
85b430b4 2979 **/
d7ee5b3a
AD
2980void igb_configure_tx_ring(struct igb_adapter *adapter,
2981 struct igb_ring *ring)
85b430b4
AD
2982{
2983 struct e1000_hw *hw = &adapter->hw;
a74420e0 2984 u32 txdctl = 0;
85b430b4
AD
2985 u64 tdba = ring->dma;
2986 int reg_idx = ring->reg_idx;
2987
2988 /* disable the queue */
a74420e0 2989 wr32(E1000_TXDCTL(reg_idx), 0);
85b430b4
AD
2990 wrfl();
2991 mdelay(10);
2992
2993 wr32(E1000_TDLEN(reg_idx),
b980ac18 2994 ring->count * sizeof(union e1000_adv_tx_desc));
85b430b4 2995 wr32(E1000_TDBAL(reg_idx),
b980ac18 2996 tdba & 0x00000000ffffffffULL);
85b430b4
AD
2997 wr32(E1000_TDBAH(reg_idx), tdba >> 32);
2998
fce99e34 2999 ring->tail = hw->hw_addr + E1000_TDT(reg_idx);
a74420e0 3000 wr32(E1000_TDH(reg_idx), 0);
fce99e34 3001 writel(0, ring->tail);
85b430b4
AD
3002
3003 txdctl |= IGB_TX_PTHRESH;
3004 txdctl |= IGB_TX_HTHRESH << 8;
3005 txdctl |= IGB_TX_WTHRESH << 16;
3006
3007 txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
3008 wr32(E1000_TXDCTL(reg_idx), txdctl);
3009}
3010
3011/**
b980ac18
JK
3012 * igb_configure_tx - Configure transmit Unit after Reset
3013 * @adapter: board private structure
85b430b4 3014 *
b980ac18 3015 * Configure the Tx unit of the MAC after a reset.
85b430b4
AD
3016 **/
3017static void igb_configure_tx(struct igb_adapter *adapter)
3018{
3019 int i;
3020
3021 for (i = 0; i < adapter->num_tx_queues; i++)
3025a446 3022 igb_configure_tx_ring(adapter, adapter->tx_ring[i]);
85b430b4
AD
3023}
3024
9d5c8243 3025/**
b980ac18
JK
3026 * igb_setup_rx_resources - allocate Rx resources (Descriptors)
3027 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
9d5c8243 3028 *
b980ac18 3029 * Returns 0 on success, negative on failure
9d5c8243 3030 **/
80785298 3031int igb_setup_rx_resources(struct igb_ring *rx_ring)
9d5c8243 3032{
59d71989 3033 struct device *dev = rx_ring->dev;
f33005a6 3034 int size;
9d5c8243 3035
06034649 3036 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
f33005a6
AD
3037
3038 rx_ring->rx_buffer_info = vzalloc(size);
06034649 3039 if (!rx_ring->rx_buffer_info)
9d5c8243 3040 goto err;
9d5c8243 3041
9d5c8243 3042 /* Round up to nearest 4K */
f33005a6 3043 rx_ring->size = rx_ring->count * sizeof(union e1000_adv_rx_desc);
9d5c8243
AK
3044 rx_ring->size = ALIGN(rx_ring->size, 4096);
3045
5536d210
AD
3046 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
3047 &rx_ring->dma, GFP_KERNEL);
9d5c8243
AK
3048 if (!rx_ring->desc)
3049 goto err;
3050
cbc8e55f 3051 rx_ring->next_to_alloc = 0;
9d5c8243
AK
3052 rx_ring->next_to_clean = 0;
3053 rx_ring->next_to_use = 0;
9d5c8243 3054
9d5c8243
AK
3055 return 0;
3056
3057err:
06034649
AD
3058 vfree(rx_ring->rx_buffer_info);
3059 rx_ring->rx_buffer_info = NULL;
f33005a6 3060 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
9d5c8243
AK
3061 return -ENOMEM;
3062}
3063
3064/**
b980ac18
JK
3065 * igb_setup_all_rx_resources - wrapper to allocate Rx resources
3066 * (Descriptors) for all queues
3067 * @adapter: board private structure
9d5c8243 3068 *
b980ac18 3069 * Return 0 on success, negative on failure
9d5c8243
AK
3070 **/
3071static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
3072{
439705e1 3073 struct pci_dev *pdev = adapter->pdev;
9d5c8243
AK
3074 int i, err = 0;
3075
3076 for (i = 0; i < adapter->num_rx_queues; i++) {
3025a446 3077 err = igb_setup_rx_resources(adapter->rx_ring[i]);
9d5c8243 3078 if (err) {
439705e1 3079 dev_err(&pdev->dev,
9d5c8243
AK
3080 "Allocation for Rx Queue %u failed\n", i);
3081 for (i--; i >= 0; i--)
3025a446 3082 igb_free_rx_resources(adapter->rx_ring[i]);
9d5c8243
AK
3083 break;
3084 }
3085 }
3086
3087 return err;
3088}
3089
06cf2666 3090/**
b980ac18
JK
3091 * igb_setup_mrqc - configure the multiple receive queue control registers
3092 * @adapter: Board private structure
06cf2666
AD
3093 **/
3094static void igb_setup_mrqc(struct igb_adapter *adapter)
3095{
3096 struct e1000_hw *hw = &adapter->hw;
3097 u32 mrqc, rxcsum;
797fd4be 3098 u32 j, num_rx_queues, shift = 0;
a57fe23e
AD
3099 static const u32 rsskey[10] = { 0xDA565A6D, 0xC20E5B25, 0x3D256741,
3100 0xB08FA343, 0xCB2BCAD0, 0xB4307BAE,
3101 0xA32DCB77, 0x0CF23080, 0x3BB7426A,
3102 0xFA01ACBE };
06cf2666
AD
3103
3104 /* Fill out hash function seeds */
a57fe23e
AD
3105 for (j = 0; j < 10; j++)
3106 wr32(E1000_RSSRK(j), rsskey[j]);
06cf2666 3107
a99955fc 3108 num_rx_queues = adapter->rss_queues;
06cf2666 3109
797fd4be
AD
3110 switch (hw->mac.type) {
3111 case e1000_82575:
3112 shift = 6;
3113 break;
3114 case e1000_82576:
3115 /* 82576 supports 2 RSS queues for SR-IOV */
3116 if (adapter->vfs_allocated_count) {
06cf2666
AD
3117 shift = 3;
3118 num_rx_queues = 2;
06cf2666 3119 }
797fd4be
AD
3120 break;
3121 default:
3122 break;
06cf2666
AD
3123 }
3124
b980ac18 3125 /* Populate the indirection table 4 entries at a time. To do this
797fd4be
AD
3126 * we are generating the results for n and n+2 and then interleaving
3127 * those with the results with n+1 and n+3.
3128 */
3129 for (j = 0; j < 32; j++) {
3130 /* first pass generates n and n+2 */
3131 u32 base = ((j * 0x00040004) + 0x00020000) * num_rx_queues;
3132 u32 reta = (base & 0x07800780) >> (7 - shift);
3133
3134 /* second pass generates n+1 and n+3 */
3135 base += 0x00010001 * num_rx_queues;
3136 reta |= (base & 0x07800780) << (1 + shift);
3137
3138 wr32(E1000_RETA(j), reta);
06cf2666
AD
3139 }
3140
b980ac18 3141 /* Disable raw packet checksumming so that RSS hash is placed in
06cf2666
AD
3142 * descriptor on writeback. No need to enable TCP/UDP/IP checksum
3143 * offloads as they are enabled by default
3144 */
3145 rxcsum = rd32(E1000_RXCSUM);
3146 rxcsum |= E1000_RXCSUM_PCSD;
3147
3148 if (adapter->hw.mac.type >= e1000_82576)
3149 /* Enable Receive Checksum Offload for SCTP */
3150 rxcsum |= E1000_RXCSUM_CRCOFL;
3151
3152 /* Don't need to set TUOFL or IPOFL, they default to 1 */
3153 wr32(E1000_RXCSUM, rxcsum);
f96a8a0b 3154
039454a8
AA
3155 /* Generate RSS hash based on packet types, TCP/UDP
3156 * port numbers and/or IPv4/v6 src and dst addresses
3157 */
f96a8a0b
CW
3158 mrqc = E1000_MRQC_RSS_FIELD_IPV4 |
3159 E1000_MRQC_RSS_FIELD_IPV4_TCP |
3160 E1000_MRQC_RSS_FIELD_IPV6 |
3161 E1000_MRQC_RSS_FIELD_IPV6_TCP |
3162 E1000_MRQC_RSS_FIELD_IPV6_TCP_EX;
06cf2666 3163
039454a8
AA
3164 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
3165 mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
3166 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
3167 mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;
3168
06cf2666
AD
3169 /* If VMDq is enabled then we set the appropriate mode for that, else
3170 * we default to RSS so that an RSS hash is calculated per packet even
b980ac18
JK
3171 * if we are only using one queue
3172 */
06cf2666
AD
3173 if (adapter->vfs_allocated_count) {
3174 if (hw->mac.type > e1000_82575) {
3175 /* Set the default pool for the PF's first queue */
3176 u32 vtctl = rd32(E1000_VT_CTL);
3177 vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
3178 E1000_VT_CTL_DISABLE_DEF_POOL);
3179 vtctl |= adapter->vfs_allocated_count <<
3180 E1000_VT_CTL_DEFAULT_POOL_SHIFT;
3181 wr32(E1000_VT_CTL, vtctl);
3182 }
a99955fc 3183 if (adapter->rss_queues > 1)
f96a8a0b 3184 mrqc |= E1000_MRQC_ENABLE_VMDQ_RSS_2Q;
06cf2666 3185 else
f96a8a0b 3186 mrqc |= E1000_MRQC_ENABLE_VMDQ;
06cf2666 3187 } else {
f96a8a0b
CW
3188 if (hw->mac.type != e1000_i211)
3189 mrqc |= E1000_MRQC_ENABLE_RSS_4Q;
06cf2666
AD
3190 }
3191 igb_vmm_control(adapter);
3192
06cf2666
AD
3193 wr32(E1000_MRQC, mrqc);
3194}
3195
9d5c8243 3196/**
b980ac18
JK
3197 * igb_setup_rctl - configure the receive control registers
3198 * @adapter: Board private structure
9d5c8243 3199 **/
d7ee5b3a 3200void igb_setup_rctl(struct igb_adapter *adapter)
9d5c8243
AK
3201{
3202 struct e1000_hw *hw = &adapter->hw;
3203 u32 rctl;
9d5c8243
AK
3204
3205 rctl = rd32(E1000_RCTL);
3206
3207 rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
69d728ba 3208 rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
9d5c8243 3209
69d728ba 3210 rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
28b0759c 3211 (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
9d5c8243 3212
b980ac18 3213 /* enable stripping of CRC. It's unlikely this will break BMC
87cb7e8c
AK
3214 * redirection as it did with e1000. Newer features require
3215 * that the HW strips the CRC.
73cd78f1 3216 */
87cb7e8c 3217 rctl |= E1000_RCTL_SECRC;
9d5c8243 3218
559e9c49 3219 /* disable store bad packets and clear size bits. */
ec54d7d6 3220 rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
9d5c8243 3221
6ec43fe6
AD
3222 /* enable LPE to prevent packets larger than max_frame_size */
3223 rctl |= E1000_RCTL_LPE;
9d5c8243 3224
952f72a8
AD
3225 /* disable queue 0 to prevent tail write w/o re-config */
3226 wr32(E1000_RXDCTL(0), 0);
9d5c8243 3227
e1739522
AD
3228 /* Attention!!! For SR-IOV PF driver operations you must enable
3229 * queue drop for all VF and PF queues to prevent head of line blocking
3230 * if an un-trusted VF does not provide descriptors to hardware.
3231 */
3232 if (adapter->vfs_allocated_count) {
e1739522
AD
3233 /* set all queue drop enable bits */
3234 wr32(E1000_QDE, ALL_QUEUES);
e1739522
AD
3235 }
3236
89eaefb6
BG
3237 /* This is useful for sniffing bad packets. */
3238 if (adapter->netdev->features & NETIF_F_RXALL) {
3239 /* UPE and MPE will be handled by normal PROMISC logic
b980ac18
JK
3240 * in e1000e_set_rx_mode
3241 */
89eaefb6
BG
3242 rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
3243 E1000_RCTL_BAM | /* RX All Bcast Pkts */
3244 E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
3245
3246 rctl &= ~(E1000_RCTL_VFE | /* Disable VLAN filter */
3247 E1000_RCTL_DPF | /* Allow filtered pause */
3248 E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
3249 /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
3250 * and that breaks VLANs.
3251 */
3252 }
3253
9d5c8243
AK
3254 wr32(E1000_RCTL, rctl);
3255}
3256
7d5753f0
AD
3257static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
3258 int vfn)
3259{
3260 struct e1000_hw *hw = &adapter->hw;
3261 u32 vmolr;
3262
3263 /* if it isn't the PF check to see if VFs are enabled and
b980ac18
JK
3264 * increase the size to support vlan tags
3265 */
7d5753f0
AD
3266 if (vfn < adapter->vfs_allocated_count &&
3267 adapter->vf_data[vfn].vlans_enabled)
3268 size += VLAN_TAG_SIZE;
3269
3270 vmolr = rd32(E1000_VMOLR(vfn));
3271 vmolr &= ~E1000_VMOLR_RLPML_MASK;
3272 vmolr |= size | E1000_VMOLR_LPE;
3273 wr32(E1000_VMOLR(vfn), vmolr);
3274
3275 return 0;
3276}
3277
e1739522 3278/**
b980ac18
JK
3279 * igb_rlpml_set - set maximum receive packet size
3280 * @adapter: board private structure
e1739522 3281 *
b980ac18 3282 * Configure maximum receivable packet size.
e1739522
AD
3283 **/
3284static void igb_rlpml_set(struct igb_adapter *adapter)
3285{
153285f9 3286 u32 max_frame_size = adapter->max_frame_size;
e1739522
AD
3287 struct e1000_hw *hw = &adapter->hw;
3288 u16 pf_id = adapter->vfs_allocated_count;
3289
e1739522
AD
3290 if (pf_id) {
3291 igb_set_vf_rlpml(adapter, max_frame_size, pf_id);
b980ac18 3292 /* If we're in VMDQ or SR-IOV mode, then set global RLPML
153285f9
AD
3293 * to our max jumbo frame size, in case we need to enable
3294 * jumbo frames on one of the rings later.
3295 * This will not pass over-length frames into the default
3296 * queue because it's gated by the VMOLR.RLPML.
3297 */
7d5753f0 3298 max_frame_size = MAX_JUMBO_FRAME_SIZE;
e1739522
AD
3299 }
3300
3301 wr32(E1000_RLPML, max_frame_size);
3302}
3303
8151d294
WM
3304static inline void igb_set_vmolr(struct igb_adapter *adapter,
3305 int vfn, bool aupe)
7d5753f0
AD
3306{
3307 struct e1000_hw *hw = &adapter->hw;
3308 u32 vmolr;
3309
b980ac18 3310 /* This register exists only on 82576 and newer so if we are older then
7d5753f0
AD
3311 * we should exit and do nothing
3312 */
3313 if (hw->mac.type < e1000_82576)
3314 return;
3315
3316 vmolr = rd32(E1000_VMOLR(vfn));
b980ac18 3317 vmolr |= E1000_VMOLR_STRVLAN; /* Strip vlan tags */
8151d294 3318 if (aupe)
b980ac18 3319 vmolr |= E1000_VMOLR_AUPE; /* Accept untagged packets */
8151d294
WM
3320 else
3321 vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
7d5753f0
AD
3322
3323 /* clear all bits that might not be set */
3324 vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);
3325
a99955fc 3326 if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
7d5753f0 3327 vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
b980ac18 3328 /* for VMDq only allow the VFs and pool 0 to accept broadcast and
7d5753f0
AD
3329 * multicast packets
3330 */
3331 if (vfn <= adapter->vfs_allocated_count)
b980ac18 3332 vmolr |= E1000_VMOLR_BAM; /* Accept broadcast */
7d5753f0
AD
3333
3334 wr32(E1000_VMOLR(vfn), vmolr);
3335}
3336
85b430b4 3337/**
b980ac18
JK
3338 * igb_configure_rx_ring - Configure a receive ring after Reset
3339 * @adapter: board private structure
3340 * @ring: receive ring to be configured
85b430b4 3341 *
b980ac18 3342 * Configure the Rx unit of the MAC after a reset.
85b430b4 3343 **/
d7ee5b3a 3344void igb_configure_rx_ring(struct igb_adapter *adapter,
b980ac18 3345 struct igb_ring *ring)
85b430b4
AD
3346{
3347 struct e1000_hw *hw = &adapter->hw;
3348 u64 rdba = ring->dma;
3349 int reg_idx = ring->reg_idx;
a74420e0 3350 u32 srrctl = 0, rxdctl = 0;
85b430b4
AD
3351
3352 /* disable the queue */
a74420e0 3353 wr32(E1000_RXDCTL(reg_idx), 0);
85b430b4
AD
3354
3355 /* Set DMA base address registers */
3356 wr32(E1000_RDBAL(reg_idx),
3357 rdba & 0x00000000ffffffffULL);
3358 wr32(E1000_RDBAH(reg_idx), rdba >> 32);
3359 wr32(E1000_RDLEN(reg_idx),
b980ac18 3360 ring->count * sizeof(union e1000_adv_rx_desc));
85b430b4
AD
3361
3362 /* initialize head and tail */
fce99e34 3363 ring->tail = hw->hw_addr + E1000_RDT(reg_idx);
a74420e0 3364 wr32(E1000_RDH(reg_idx), 0);
fce99e34 3365 writel(0, ring->tail);
85b430b4 3366
952f72a8 3367 /* set descriptor configuration */
44390ca6 3368 srrctl = IGB_RX_HDR_LEN << E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
de78d1f9 3369 srrctl |= IGB_RX_BUFSZ >> E1000_SRRCTL_BSIZEPKT_SHIFT;
1a1c225b 3370 srrctl |= E1000_SRRCTL_DESCTYPE_ADV_ONEBUF;
06218a8d 3371 if (hw->mac.type >= e1000_82580)
757b77e2 3372 srrctl |= E1000_SRRCTL_TIMESTAMP;
e6bdb6fe
NN
3373 /* Only set Drop Enable if we are supporting multiple queues */
3374 if (adapter->vfs_allocated_count || adapter->num_rx_queues > 1)
3375 srrctl |= E1000_SRRCTL_DROP_EN;
952f72a8
AD
3376
3377 wr32(E1000_SRRCTL(reg_idx), srrctl);
3378
7d5753f0 3379 /* set filtering for VMDQ pools */
8151d294 3380 igb_set_vmolr(adapter, reg_idx & 0x7, true);
7d5753f0 3381
85b430b4
AD
3382 rxdctl |= IGB_RX_PTHRESH;
3383 rxdctl |= IGB_RX_HTHRESH << 8;
3384 rxdctl |= IGB_RX_WTHRESH << 16;
a74420e0
AD
3385
3386 /* enable receive descriptor fetching */
3387 rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
85b430b4
AD
3388 wr32(E1000_RXDCTL(reg_idx), rxdctl);
3389}
3390
9d5c8243 3391/**
b980ac18
JK
3392 * igb_configure_rx - Configure receive Unit after Reset
3393 * @adapter: board private structure
9d5c8243 3394 *
b980ac18 3395 * Configure the Rx unit of the MAC after a reset.
9d5c8243
AK
3396 **/
3397static void igb_configure_rx(struct igb_adapter *adapter)
3398{
9107584e 3399 int i;
9d5c8243 3400
68d480c4
AD
3401 /* set UTA to appropriate mode */
3402 igb_set_uta(adapter);
3403
26ad9178
AD
3404 /* set the correct pool for the PF default MAC address in entry 0 */
3405 igb_rar_set_qsel(adapter, adapter->hw.mac.addr, 0,
b980ac18 3406 adapter->vfs_allocated_count);
26ad9178 3407
06cf2666 3408 /* Setup the HW Rx Head and Tail Descriptor Pointers and
b980ac18
JK
3409 * the Base and Length of the Rx Descriptor Ring
3410 */
f9d40f6a
AD
3411 for (i = 0; i < adapter->num_rx_queues; i++)
3412 igb_configure_rx_ring(adapter, adapter->rx_ring[i]);
9d5c8243
AK
3413}
3414
3415/**
b980ac18
JK
3416 * igb_free_tx_resources - Free Tx Resources per Queue
3417 * @tx_ring: Tx descriptor ring for a specific queue
9d5c8243 3418 *
b980ac18 3419 * Free all transmit software resources
9d5c8243 3420 **/
68fd9910 3421void igb_free_tx_resources(struct igb_ring *tx_ring)
9d5c8243 3422{
3b644cf6 3423 igb_clean_tx_ring(tx_ring);
9d5c8243 3424
06034649
AD
3425 vfree(tx_ring->tx_buffer_info);
3426 tx_ring->tx_buffer_info = NULL;
9d5c8243 3427
439705e1
AD
3428 /* if not set, then don't free */
3429 if (!tx_ring->desc)
3430 return;
3431
59d71989
AD
3432 dma_free_coherent(tx_ring->dev, tx_ring->size,
3433 tx_ring->desc, tx_ring->dma);
9d5c8243
AK
3434
3435 tx_ring->desc = NULL;
3436}
3437
3438/**
b980ac18
JK
3439 * igb_free_all_tx_resources - Free Tx Resources for All Queues
3440 * @adapter: board private structure
9d5c8243 3441 *
b980ac18 3442 * Free all transmit software resources
9d5c8243
AK
3443 **/
3444static void igb_free_all_tx_resources(struct igb_adapter *adapter)
3445{
3446 int i;
3447
3448 for (i = 0; i < adapter->num_tx_queues; i++)
3025a446 3449 igb_free_tx_resources(adapter->tx_ring[i]);
9d5c8243
AK
3450}
3451
ebe42d16
AD
3452void igb_unmap_and_free_tx_resource(struct igb_ring *ring,
3453 struct igb_tx_buffer *tx_buffer)
3454{
3455 if (tx_buffer->skb) {
3456 dev_kfree_skb_any(tx_buffer->skb);
c9f14bf3 3457 if (dma_unmap_len(tx_buffer, len))
ebe42d16 3458 dma_unmap_single(ring->dev,
c9f14bf3
AD
3459 dma_unmap_addr(tx_buffer, dma),
3460 dma_unmap_len(tx_buffer, len),
ebe42d16 3461 DMA_TO_DEVICE);
c9f14bf3 3462 } else if (dma_unmap_len(tx_buffer, len)) {
ebe42d16 3463 dma_unmap_page(ring->dev,
c9f14bf3
AD
3464 dma_unmap_addr(tx_buffer, dma),
3465 dma_unmap_len(tx_buffer, len),
ebe42d16
AD
3466 DMA_TO_DEVICE);
3467 }
3468 tx_buffer->next_to_watch = NULL;
3469 tx_buffer->skb = NULL;
c9f14bf3 3470 dma_unmap_len_set(tx_buffer, len, 0);
ebe42d16 3471 /* buffer_info must be completely set up in the transmit path */
9d5c8243
AK
3472}
3473
3474/**
b980ac18
JK
3475 * igb_clean_tx_ring - Free Tx Buffers
3476 * @tx_ring: ring to be cleaned
9d5c8243 3477 **/
3b644cf6 3478static void igb_clean_tx_ring(struct igb_ring *tx_ring)
9d5c8243 3479{
06034649 3480 struct igb_tx_buffer *buffer_info;
9d5c8243 3481 unsigned long size;
6ad4edfc 3482 u16 i;
9d5c8243 3483
06034649 3484 if (!tx_ring->tx_buffer_info)
9d5c8243
AK
3485 return;
3486 /* Free all the Tx ring sk_buffs */
3487
3488 for (i = 0; i < tx_ring->count; i++) {
06034649 3489 buffer_info = &tx_ring->tx_buffer_info[i];
80785298 3490 igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
9d5c8243
AK
3491 }
3492
dad8a3b3
JF
3493 netdev_tx_reset_queue(txring_txq(tx_ring));
3494
06034649
AD
3495 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
3496 memset(tx_ring->tx_buffer_info, 0, size);
9d5c8243
AK
3497
3498 /* Zero out the descriptor ring */
9d5c8243
AK
3499 memset(tx_ring->desc, 0, tx_ring->size);
3500
3501 tx_ring->next_to_use = 0;
3502 tx_ring->next_to_clean = 0;
9d5c8243
AK
3503}
3504
3505/**
b980ac18
JK
3506 * igb_clean_all_tx_rings - Free Tx Buffers for all queues
3507 * @adapter: board private structure
9d5c8243
AK
3508 **/
3509static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
3510{
3511 int i;
3512
3513 for (i = 0; i < adapter->num_tx_queues; i++)
3025a446 3514 igb_clean_tx_ring(adapter->tx_ring[i]);
9d5c8243
AK
3515}
3516
3517/**
b980ac18
JK
3518 * igb_free_rx_resources - Free Rx Resources
3519 * @rx_ring: ring to clean the resources from
9d5c8243 3520 *
b980ac18 3521 * Free all receive software resources
9d5c8243 3522 **/
68fd9910 3523void igb_free_rx_resources(struct igb_ring *rx_ring)
9d5c8243 3524{
3b644cf6 3525 igb_clean_rx_ring(rx_ring);
9d5c8243 3526
06034649
AD
3527 vfree(rx_ring->rx_buffer_info);
3528 rx_ring->rx_buffer_info = NULL;
9d5c8243 3529
439705e1
AD
3530 /* if not set, then don't free */
3531 if (!rx_ring->desc)
3532 return;
3533
59d71989
AD
3534 dma_free_coherent(rx_ring->dev, rx_ring->size,
3535 rx_ring->desc, rx_ring->dma);
9d5c8243
AK
3536
3537 rx_ring->desc = NULL;
3538}
3539
3540/**
b980ac18
JK
3541 * igb_free_all_rx_resources - Free Rx Resources for All Queues
3542 * @adapter: board private structure
9d5c8243 3543 *
b980ac18 3544 * Free all receive software resources
9d5c8243
AK
3545 **/
3546static void igb_free_all_rx_resources(struct igb_adapter *adapter)
3547{
3548 int i;
3549
3550 for (i = 0; i < adapter->num_rx_queues; i++)
3025a446 3551 igb_free_rx_resources(adapter->rx_ring[i]);
9d5c8243
AK
3552}
3553
3554/**
b980ac18
JK
3555 * igb_clean_rx_ring - Free Rx Buffers per Queue
3556 * @rx_ring: ring to free buffers from
9d5c8243 3557 **/
3b644cf6 3558static void igb_clean_rx_ring(struct igb_ring *rx_ring)
9d5c8243 3559{
9d5c8243 3560 unsigned long size;
c023cd88 3561 u16 i;
9d5c8243 3562
1a1c225b
AD
3563 if (rx_ring->skb)
3564 dev_kfree_skb(rx_ring->skb);
3565 rx_ring->skb = NULL;
3566
06034649 3567 if (!rx_ring->rx_buffer_info)
9d5c8243 3568 return;
439705e1 3569
9d5c8243
AK
3570 /* Free all the Rx ring sk_buffs */
3571 for (i = 0; i < rx_ring->count; i++) {
06034649 3572 struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
9d5c8243 3573
cbc8e55f
AD
3574 if (!buffer_info->page)
3575 continue;
3576
3577 dma_unmap_page(rx_ring->dev,
3578 buffer_info->dma,
3579 PAGE_SIZE,
3580 DMA_FROM_DEVICE);
3581 __free_page(buffer_info->page);
3582
1a1c225b 3583 buffer_info->page = NULL;
9d5c8243
AK
3584 }
3585
06034649
AD
3586 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
3587 memset(rx_ring->rx_buffer_info, 0, size);
9d5c8243
AK
3588
3589 /* Zero out the descriptor ring */
3590 memset(rx_ring->desc, 0, rx_ring->size);
3591
cbc8e55f 3592 rx_ring->next_to_alloc = 0;
9d5c8243
AK
3593 rx_ring->next_to_clean = 0;
3594 rx_ring->next_to_use = 0;
9d5c8243
AK
3595}
3596
3597/**
b980ac18
JK
3598 * igb_clean_all_rx_rings - Free Rx Buffers for all queues
3599 * @adapter: board private structure
9d5c8243
AK
3600 **/
3601static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
3602{
3603 int i;
3604
3605 for (i = 0; i < adapter->num_rx_queues; i++)
3025a446 3606 igb_clean_rx_ring(adapter->rx_ring[i]);
9d5c8243
AK
3607}
3608
3609/**
b980ac18
JK
3610 * igb_set_mac - Change the Ethernet Address of the NIC
3611 * @netdev: network interface device structure
3612 * @p: pointer to an address structure
9d5c8243 3613 *
b980ac18 3614 * Returns 0 on success, negative on failure
9d5c8243
AK
3615 **/
3616static int igb_set_mac(struct net_device *netdev, void *p)
3617{
3618 struct igb_adapter *adapter = netdev_priv(netdev);
28b0759c 3619 struct e1000_hw *hw = &adapter->hw;
9d5c8243
AK
3620 struct sockaddr *addr = p;
3621
3622 if (!is_valid_ether_addr(addr->sa_data))
3623 return -EADDRNOTAVAIL;
3624
3625 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
28b0759c 3626 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
9d5c8243 3627
26ad9178
AD
3628 /* set the correct pool for the new PF MAC address in entry 0 */
3629 igb_rar_set_qsel(adapter, hw->mac.addr, 0,
b980ac18 3630 adapter->vfs_allocated_count);
e1739522 3631
9d5c8243
AK
3632 return 0;
3633}
3634
3635/**
b980ac18
JK
3636 * igb_write_mc_addr_list - write multicast addresses to MTA
3637 * @netdev: network interface device structure
9d5c8243 3638 *
b980ac18
JK
3639 * Writes multicast address list to the MTA hash table.
3640 * Returns: -ENOMEM on failure
3641 * 0 on no addresses written
3642 * X on writing X addresses to MTA
9d5c8243 3643 **/
68d480c4 3644static int igb_write_mc_addr_list(struct net_device *netdev)
9d5c8243
AK
3645{
3646 struct igb_adapter *adapter = netdev_priv(netdev);
3647 struct e1000_hw *hw = &adapter->hw;
22bedad3 3648 struct netdev_hw_addr *ha;
68d480c4 3649 u8 *mta_list;
9d5c8243
AK
3650 int i;
3651
4cd24eaf 3652 if (netdev_mc_empty(netdev)) {
68d480c4
AD
3653 /* nothing to program, so clear mc list */
3654 igb_update_mc_addr_list(hw, NULL, 0);
3655 igb_restore_vf_multicasts(adapter);
3656 return 0;
3657 }
9d5c8243 3658
4cd24eaf 3659 mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
68d480c4
AD
3660 if (!mta_list)
3661 return -ENOMEM;
ff41f8dc 3662
68d480c4 3663 /* The shared function expects a packed array of only addresses. */
48e2f183 3664 i = 0;
22bedad3
JP
3665 netdev_for_each_mc_addr(ha, netdev)
3666 memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
68d480c4 3667
68d480c4
AD
3668 igb_update_mc_addr_list(hw, mta_list, i);
3669 kfree(mta_list);
3670
4cd24eaf 3671 return netdev_mc_count(netdev);
68d480c4
AD
3672}
3673
3674/**
b980ac18
JK
3675 * igb_write_uc_addr_list - write unicast addresses to RAR table
3676 * @netdev: network interface device structure
68d480c4 3677 *
b980ac18
JK
3678 * Writes unicast address list to the RAR table.
3679 * Returns: -ENOMEM on failure/insufficient address space
3680 * 0 on no addresses written
3681 * X on writing X addresses to the RAR table
68d480c4
AD
3682 **/
3683static int igb_write_uc_addr_list(struct net_device *netdev)
3684{
3685 struct igb_adapter *adapter = netdev_priv(netdev);
3686 struct e1000_hw *hw = &adapter->hw;
3687 unsigned int vfn = adapter->vfs_allocated_count;
3688 unsigned int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
3689 int count = 0;
3690
3691 /* return ENOMEM indicating insufficient memory for addresses */
32e7bfc4 3692 if (netdev_uc_count(netdev) > rar_entries)
68d480c4 3693 return -ENOMEM;
9d5c8243 3694
32e7bfc4 3695 if (!netdev_uc_empty(netdev) && rar_entries) {
ff41f8dc 3696 struct netdev_hw_addr *ha;
32e7bfc4
JP
3697
3698 netdev_for_each_uc_addr(ha, netdev) {
ff41f8dc
AD
3699 if (!rar_entries)
3700 break;
26ad9178 3701 igb_rar_set_qsel(adapter, ha->addr,
b980ac18
JK
3702 rar_entries--,
3703 vfn);
68d480c4 3704 count++;
ff41f8dc
AD
3705 }
3706 }
3707 /* write the addresses in reverse order to avoid write combining */
3708 for (; rar_entries > 0 ; rar_entries--) {
3709 wr32(E1000_RAH(rar_entries), 0);
3710 wr32(E1000_RAL(rar_entries), 0);
3711 }
3712 wrfl();
3713
68d480c4
AD
3714 return count;
3715}
3716
3717/**
b980ac18
JK
3718 * igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
3719 * @netdev: network interface device structure
68d480c4 3720 *
b980ac18
JK
3721 * The set_rx_mode entry point is called whenever the unicast or multicast
3722 * address lists or the network interface flags are updated. This routine is
3723 * responsible for configuring the hardware for proper unicast, multicast,
3724 * promiscuous mode, and all-multi behavior.
68d480c4
AD
3725 **/
3726static void igb_set_rx_mode(struct net_device *netdev)
3727{
3728 struct igb_adapter *adapter = netdev_priv(netdev);
3729 struct e1000_hw *hw = &adapter->hw;
3730 unsigned int vfn = adapter->vfs_allocated_count;
3731 u32 rctl, vmolr = 0;
3732 int count;
3733
3734 /* Check for Promiscuous and All Multicast modes */
3735 rctl = rd32(E1000_RCTL);
3736
3737 /* clear the effected bits */
3738 rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE | E1000_RCTL_VFE);
3739
3740 if (netdev->flags & IFF_PROMISC) {
6f3dc319
GR
3741 u32 mrqc = rd32(E1000_MRQC);
3742 /* retain VLAN HW filtering if in VT mode */
3743 if (mrqc & E1000_MRQC_ENABLE_VMDQ)
3744 rctl |= E1000_RCTL_VFE;
68d480c4
AD
3745 rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
3746 vmolr |= (E1000_VMOLR_ROPE | E1000_VMOLR_MPME);
3747 } else {
3748 if (netdev->flags & IFF_ALLMULTI) {
3749 rctl |= E1000_RCTL_MPE;
3750 vmolr |= E1000_VMOLR_MPME;
3751 } else {
b980ac18 3752 /* Write addresses to the MTA, if the attempt fails
25985edc 3753 * then we should just turn on promiscuous mode so
68d480c4
AD
3754 * that we can at least receive multicast traffic
3755 */
3756 count = igb_write_mc_addr_list(netdev);
3757 if (count < 0) {
3758 rctl |= E1000_RCTL_MPE;
3759 vmolr |= E1000_VMOLR_MPME;
3760 } else if (count) {
3761 vmolr |= E1000_VMOLR_ROMPE;
3762 }
3763 }
b980ac18 3764 /* Write addresses to available RAR registers, if there is not
68d480c4 3765 * sufficient space to store all the addresses then enable
25985edc 3766 * unicast promiscuous mode
68d480c4
AD
3767 */
3768 count = igb_write_uc_addr_list(netdev);
3769 if (count < 0) {
3770 rctl |= E1000_RCTL_UPE;
3771 vmolr |= E1000_VMOLR_ROPE;
3772 }
3773 rctl |= E1000_RCTL_VFE;
28fc06f5 3774 }
68d480c4 3775 wr32(E1000_RCTL, rctl);
28fc06f5 3776
b980ac18 3777 /* In order to support SR-IOV and eventually VMDq it is necessary to set
68d480c4
AD
3778 * the VMOLR to enable the appropriate modes. Without this workaround
3779 * we will have issues with VLAN tag stripping not being done for frames
3780 * that are only arriving because we are the default pool
3781 */
f96a8a0b 3782 if ((hw->mac.type < e1000_82576) || (hw->mac.type > e1000_i350))
28fc06f5 3783 return;
9d5c8243 3784
68d480c4 3785 vmolr |= rd32(E1000_VMOLR(vfn)) &
b980ac18 3786 ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
68d480c4 3787 wr32(E1000_VMOLR(vfn), vmolr);
28fc06f5 3788 igb_restore_vf_multicasts(adapter);
9d5c8243
AK
3789}
3790
13800469
GR
3791static void igb_check_wvbr(struct igb_adapter *adapter)
3792{
3793 struct e1000_hw *hw = &adapter->hw;
3794 u32 wvbr = 0;
3795
3796 switch (hw->mac.type) {
3797 case e1000_82576:
3798 case e1000_i350:
3799 if (!(wvbr = rd32(E1000_WVBR)))
3800 return;
3801 break;
3802 default:
3803 break;
3804 }
3805
3806 adapter->wvbr |= wvbr;
3807}
3808
3809#define IGB_STAGGERED_QUEUE_OFFSET 8
3810
3811static void igb_spoof_check(struct igb_adapter *adapter)
3812{
3813 int j;
3814
3815 if (!adapter->wvbr)
3816 return;
3817
3818 for(j = 0; j < adapter->vfs_allocated_count; j++) {
3819 if (adapter->wvbr & (1 << j) ||
3820 adapter->wvbr & (1 << (j + IGB_STAGGERED_QUEUE_OFFSET))) {
3821 dev_warn(&adapter->pdev->dev,
3822 "Spoof event(s) detected on VF %d\n", j);
3823 adapter->wvbr &=
3824 ~((1 << j) |
3825 (1 << (j + IGB_STAGGERED_QUEUE_OFFSET)));
3826 }
3827 }
3828}
3829
9d5c8243 3830/* Need to wait a few seconds after link up to get diagnostic information from
b980ac18
JK
3831 * the phy
3832 */
9d5c8243
AK
3833static void igb_update_phy_info(unsigned long data)
3834{
3835 struct igb_adapter *adapter = (struct igb_adapter *) data;
f5f4cf08 3836 igb_get_phy_info(&adapter->hw);
9d5c8243
AK
3837}
3838
4d6b725e 3839/**
b980ac18
JK
3840 * igb_has_link - check shared code for link and determine up/down
3841 * @adapter: pointer to driver private info
4d6b725e 3842 **/
3145535a 3843bool igb_has_link(struct igb_adapter *adapter)
4d6b725e
AD
3844{
3845 struct e1000_hw *hw = &adapter->hw;
3846 bool link_active = false;
3847 s32 ret_val = 0;
3848
3849 /* get_link_status is set on LSC (link status) interrupt or
3850 * rx sequence error interrupt. get_link_status will stay
3851 * false until the e1000_check_for_link establishes link
3852 * for copper adapters ONLY
3853 */
3854 switch (hw->phy.media_type) {
3855 case e1000_media_type_copper:
3856 if (hw->mac.get_link_status) {
3857 ret_val = hw->mac.ops.check_for_link(hw);
3858 link_active = !hw->mac.get_link_status;
3859 } else {
3860 link_active = true;
3861 }
3862 break;
4d6b725e
AD
3863 case e1000_media_type_internal_serdes:
3864 ret_val = hw->mac.ops.check_for_link(hw);
3865 link_active = hw->mac.serdes_has_link;
3866 break;
3867 default:
3868 case e1000_media_type_unknown:
3869 break;
3870 }
3871
3872 return link_active;
3873}
3874
563988dc
SA
3875static bool igb_thermal_sensor_event(struct e1000_hw *hw, u32 event)
3876{
3877 bool ret = false;
3878 u32 ctrl_ext, thstat;
3879
f96a8a0b 3880 /* check for thermal sensor event on i350 copper only */
563988dc
SA
3881 if (hw->mac.type == e1000_i350) {
3882 thstat = rd32(E1000_THSTAT);
3883 ctrl_ext = rd32(E1000_CTRL_EXT);
3884
3885 if ((hw->phy.media_type == e1000_media_type_copper) &&
5c17a203 3886 !(ctrl_ext & E1000_CTRL_EXT_LINK_MODE_SGMII))
563988dc 3887 ret = !!(thstat & event);
563988dc
SA
3888 }
3889
3890 return ret;
3891}
3892
9d5c8243 3893/**
b980ac18
JK
3894 * igb_watchdog - Timer Call-back
3895 * @data: pointer to adapter cast into an unsigned long
9d5c8243
AK
3896 **/
3897static void igb_watchdog(unsigned long data)
3898{
3899 struct igb_adapter *adapter = (struct igb_adapter *)data;
3900 /* Do the rest outside of interrupt context */
3901 schedule_work(&adapter->watchdog_task);
3902}
3903
3904static void igb_watchdog_task(struct work_struct *work)
3905{
3906 struct igb_adapter *adapter = container_of(work,
b980ac18
JK
3907 struct igb_adapter,
3908 watchdog_task);
9d5c8243 3909 struct e1000_hw *hw = &adapter->hw;
c0ba4778 3910 struct e1000_phy_info *phy = &hw->phy;
9d5c8243 3911 struct net_device *netdev = adapter->netdev;
563988dc 3912 u32 link;
7a6ea550 3913 int i;
9d5c8243 3914
4d6b725e 3915 link = igb_has_link(adapter);
9d5c8243 3916 if (link) {
749ab2cd
YZ
3917 /* Cancel scheduled suspend requests. */
3918 pm_runtime_resume(netdev->dev.parent);
3919
9d5c8243
AK
3920 if (!netif_carrier_ok(netdev)) {
3921 u32 ctrl;
330a6d6a 3922 hw->mac.ops.get_speed_and_duplex(hw,
b980ac18
JK
3923 &adapter->link_speed,
3924 &adapter->link_duplex);
9d5c8243
AK
3925
3926 ctrl = rd32(E1000_CTRL);
527d47c1 3927 /* Links status message must follow this format */
876d2d6f
JK
3928 printk(KERN_INFO "igb: %s NIC Link is Up %d Mbps %s "
3929 "Duplex, Flow Control: %s\n",
559e9c49
AD
3930 netdev->name,
3931 adapter->link_speed,
3932 adapter->link_duplex == FULL_DUPLEX ?
876d2d6f
JK
3933 "Full" : "Half",
3934 (ctrl & E1000_CTRL_TFCE) &&
3935 (ctrl & E1000_CTRL_RFCE) ? "RX/TX" :
3936 (ctrl & E1000_CTRL_RFCE) ? "RX" :
3937 (ctrl & E1000_CTRL_TFCE) ? "TX" : "None");
9d5c8243 3938
c0ba4778
KS
3939 /* check if SmartSpeed worked */
3940 igb_check_downshift(hw);
3941 if (phy->speed_downgraded)
3942 netdev_warn(netdev, "Link Speed was downgraded by SmartSpeed\n");
3943
563988dc 3944 /* check for thermal sensor event */
876d2d6f
JK
3945 if (igb_thermal_sensor_event(hw,
3946 E1000_THSTAT_LINK_THROTTLE)) {
3947 netdev_info(netdev, "The network adapter link "
3948 "speed was downshifted because it "
3949 "overheated\n");
7ef5ed1c 3950 }
563988dc 3951
d07f3e37 3952 /* adjust timeout factor according to speed/duplex */
9d5c8243
AK
3953 adapter->tx_timeout_factor = 1;
3954 switch (adapter->link_speed) {
3955 case SPEED_10:
9d5c8243
AK
3956 adapter->tx_timeout_factor = 14;
3957 break;
3958 case SPEED_100:
9d5c8243
AK
3959 /* maybe add some timeout factor ? */
3960 break;
3961 }
3962
3963 netif_carrier_on(netdev);
9d5c8243 3964
4ae196df 3965 igb_ping_all_vfs(adapter);
17dc566c 3966 igb_check_vf_rate_limit(adapter);
4ae196df 3967
4b1a9877 3968 /* link state has changed, schedule phy info update */
9d5c8243
AK
3969 if (!test_bit(__IGB_DOWN, &adapter->state))
3970 mod_timer(&adapter->phy_info_timer,
3971 round_jiffies(jiffies + 2 * HZ));
3972 }
3973 } else {
3974 if (netif_carrier_ok(netdev)) {
3975 adapter->link_speed = 0;
3976 adapter->link_duplex = 0;
563988dc
SA
3977
3978 /* check for thermal sensor event */
876d2d6f
JK
3979 if (igb_thermal_sensor_event(hw,
3980 E1000_THSTAT_PWR_DOWN)) {
3981 netdev_err(netdev, "The network adapter was "
3982 "stopped because it overheated\n");
7ef5ed1c 3983 }
563988dc 3984
527d47c1
AD
3985 /* Links status message must follow this format */
3986 printk(KERN_INFO "igb: %s NIC Link is Down\n",
3987 netdev->name);
9d5c8243 3988 netif_carrier_off(netdev);
4b1a9877 3989
4ae196df
AD
3990 igb_ping_all_vfs(adapter);
3991
4b1a9877 3992 /* link state has changed, schedule phy info update */
9d5c8243
AK
3993 if (!test_bit(__IGB_DOWN, &adapter->state))
3994 mod_timer(&adapter->phy_info_timer,
3995 round_jiffies(jiffies + 2 * HZ));
749ab2cd
YZ
3996
3997 pm_schedule_suspend(netdev->dev.parent,
3998 MSEC_PER_SEC * 5);
9d5c8243
AK
3999 }
4000 }
4001
12dcd86b
ED
4002 spin_lock(&adapter->stats64_lock);
4003 igb_update_stats(adapter, &adapter->stats64);
4004 spin_unlock(&adapter->stats64_lock);
9d5c8243 4005
dbabb065 4006 for (i = 0; i < adapter->num_tx_queues; i++) {
3025a446 4007 struct igb_ring *tx_ring = adapter->tx_ring[i];
dbabb065 4008 if (!netif_carrier_ok(netdev)) {
9d5c8243
AK
4009 /* We've lost link, so the controller stops DMA,
4010 * but we've got queued Tx work that's never going
4011 * to get done, so reset controller to flush Tx.
b980ac18
JK
4012 * (Do the reset outside of interrupt context).
4013 */
dbabb065
AD
4014 if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
4015 adapter->tx_timeout_count++;
4016 schedule_work(&adapter->reset_task);
4017 /* return immediately since reset is imminent */
4018 return;
4019 }
9d5c8243 4020 }
9d5c8243 4021
dbabb065 4022 /* Force detection of hung controller every watchdog period */
6d095fa8 4023 set_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
dbabb065 4024 }
f7ba205e 4025
b980ac18 4026 /* Cause software interrupt to ensure Rx ring is cleaned */
7a6ea550 4027 if (adapter->msix_entries) {
047e0030 4028 u32 eics = 0;
0d1ae7f4
AD
4029 for (i = 0; i < adapter->num_q_vectors; i++)
4030 eics |= adapter->q_vector[i]->eims_value;
7a6ea550
AD
4031 wr32(E1000_EICS, eics);
4032 } else {
4033 wr32(E1000_ICS, E1000_ICS_RXDMT0);
4034 }
9d5c8243 4035
13800469 4036 igb_spoof_check(adapter);
fc580751 4037 igb_ptp_rx_hang(adapter);
13800469 4038
9d5c8243
AK
4039 /* Reset the timer */
4040 if (!test_bit(__IGB_DOWN, &adapter->state))
4041 mod_timer(&adapter->watchdog_timer,
4042 round_jiffies(jiffies + 2 * HZ));
4043}
4044
4045enum latency_range {
4046 lowest_latency = 0,
4047 low_latency = 1,
4048 bulk_latency = 2,
4049 latency_invalid = 255
4050};
4051
6eb5a7f1 4052/**
b980ac18
JK
4053 * igb_update_ring_itr - update the dynamic ITR value based on packet size
4054 * @q_vector: pointer to q_vector
6eb5a7f1 4055 *
b980ac18
JK
4056 * Stores a new ITR value based on strictly on packet size. This
4057 * algorithm is less sophisticated than that used in igb_update_itr,
4058 * due to the difficulty of synchronizing statistics across multiple
4059 * receive rings. The divisors and thresholds used by this function
4060 * were determined based on theoretical maximum wire speed and testing
4061 * data, in order to minimize response time while increasing bulk
4062 * throughput.
4063 * This functionality is controlled by the InterruptThrottleRate module
4064 * parameter (see igb_param.c)
4065 * NOTE: This function is called only when operating in a multiqueue
4066 * receive environment.
6eb5a7f1 4067 **/
047e0030 4068static void igb_update_ring_itr(struct igb_q_vector *q_vector)
9d5c8243 4069{
047e0030 4070 int new_val = q_vector->itr_val;
6eb5a7f1 4071 int avg_wire_size = 0;
047e0030 4072 struct igb_adapter *adapter = q_vector->adapter;
12dcd86b 4073 unsigned int packets;
9d5c8243 4074
6eb5a7f1
AD
4075 /* For non-gigabit speeds, just fix the interrupt rate at 4000
4076 * ints/sec - ITR timer value of 120 ticks.
4077 */
4078 if (adapter->link_speed != SPEED_1000) {
0ba82994 4079 new_val = IGB_4K_ITR;
6eb5a7f1 4080 goto set_itr_val;
9d5c8243 4081 }
047e0030 4082
0ba82994
AD
4083 packets = q_vector->rx.total_packets;
4084 if (packets)
4085 avg_wire_size = q_vector->rx.total_bytes / packets;
047e0030 4086
0ba82994
AD
4087 packets = q_vector->tx.total_packets;
4088 if (packets)
4089 avg_wire_size = max_t(u32, avg_wire_size,
4090 q_vector->tx.total_bytes / packets);
047e0030
AD
4091
4092 /* if avg_wire_size isn't set no work was done */
4093 if (!avg_wire_size)
4094 goto clear_counts;
9d5c8243 4095
6eb5a7f1
AD
4096 /* Add 24 bytes to size to account for CRC, preamble, and gap */
4097 avg_wire_size += 24;
4098
4099 /* Don't starve jumbo frames */
4100 avg_wire_size = min(avg_wire_size, 3000);
9d5c8243 4101
6eb5a7f1
AD
4102 /* Give a little boost to mid-size frames */
4103 if ((avg_wire_size > 300) && (avg_wire_size < 1200))
4104 new_val = avg_wire_size / 3;
4105 else
4106 new_val = avg_wire_size / 2;
9d5c8243 4107
0ba82994
AD
4108 /* conservative mode (itr 3) eliminates the lowest_latency setting */
4109 if (new_val < IGB_20K_ITR &&
4110 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
4111 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
4112 new_val = IGB_20K_ITR;
abe1c363 4113
6eb5a7f1 4114set_itr_val:
047e0030
AD
4115 if (new_val != q_vector->itr_val) {
4116 q_vector->itr_val = new_val;
4117 q_vector->set_itr = 1;
9d5c8243 4118 }
6eb5a7f1 4119clear_counts:
0ba82994
AD
4120 q_vector->rx.total_bytes = 0;
4121 q_vector->rx.total_packets = 0;
4122 q_vector->tx.total_bytes = 0;
4123 q_vector->tx.total_packets = 0;
9d5c8243
AK
4124}
4125
4126/**
b980ac18
JK
4127 * igb_update_itr - update the dynamic ITR value based on statistics
4128 * @q_vector: pointer to q_vector
4129 * @ring_container: ring info to update the itr for
4130 *
4131 * Stores a new ITR value based on packets and byte
4132 * counts during the last interrupt. The advantage of per interrupt
4133 * computation is faster updates and more accurate ITR for the current
4134 * traffic pattern. Constants in this function were computed
4135 * based on theoretical maximum wire speed and thresholds were set based
4136 * on testing data as well as attempting to minimize response time
4137 * while increasing bulk throughput.
4138 * this functionality is controlled by the InterruptThrottleRate module
4139 * parameter (see igb_param.c)
4140 * NOTE: These calculations are only valid when operating in a single-
4141 * queue environment.
9d5c8243 4142 **/
0ba82994
AD
4143static void igb_update_itr(struct igb_q_vector *q_vector,
4144 struct igb_ring_container *ring_container)
9d5c8243 4145{
0ba82994
AD
4146 unsigned int packets = ring_container->total_packets;
4147 unsigned int bytes = ring_container->total_bytes;
4148 u8 itrval = ring_container->itr;
9d5c8243 4149
0ba82994 4150 /* no packets, exit with status unchanged */
9d5c8243 4151 if (packets == 0)
0ba82994 4152 return;
9d5c8243 4153
0ba82994 4154 switch (itrval) {
9d5c8243
AK
4155 case lowest_latency:
4156 /* handle TSO and jumbo frames */
4157 if (bytes/packets > 8000)
0ba82994 4158 itrval = bulk_latency;
9d5c8243 4159 else if ((packets < 5) && (bytes > 512))
0ba82994 4160 itrval = low_latency;
9d5c8243
AK
4161 break;
4162 case low_latency: /* 50 usec aka 20000 ints/s */
4163 if (bytes > 10000) {
4164 /* this if handles the TSO accounting */
4165 if (bytes/packets > 8000) {
0ba82994 4166 itrval = bulk_latency;
9d5c8243 4167 } else if ((packets < 10) || ((bytes/packets) > 1200)) {
0ba82994 4168 itrval = bulk_latency;
9d5c8243 4169 } else if ((packets > 35)) {
0ba82994 4170 itrval = lowest_latency;
9d5c8243
AK
4171 }
4172 } else if (bytes/packets > 2000) {
0ba82994 4173 itrval = bulk_latency;
9d5c8243 4174 } else if (packets <= 2 && bytes < 512) {
0ba82994 4175 itrval = lowest_latency;
9d5c8243
AK
4176 }
4177 break;
4178 case bulk_latency: /* 250 usec aka 4000 ints/s */
4179 if (bytes > 25000) {
4180 if (packets > 35)
0ba82994 4181 itrval = low_latency;
1e5c3d21 4182 } else if (bytes < 1500) {
0ba82994 4183 itrval = low_latency;
9d5c8243
AK
4184 }
4185 break;
4186 }
4187
0ba82994
AD
4188 /* clear work counters since we have the values we need */
4189 ring_container->total_bytes = 0;
4190 ring_container->total_packets = 0;
4191
4192 /* write updated itr to ring container */
4193 ring_container->itr = itrval;
9d5c8243
AK
4194}
4195
0ba82994 4196static void igb_set_itr(struct igb_q_vector *q_vector)
9d5c8243 4197{
0ba82994 4198 struct igb_adapter *adapter = q_vector->adapter;
047e0030 4199 u32 new_itr = q_vector->itr_val;
0ba82994 4200 u8 current_itr = 0;
9d5c8243
AK
4201
4202 /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
4203 if (adapter->link_speed != SPEED_1000) {
4204 current_itr = 0;
0ba82994 4205 new_itr = IGB_4K_ITR;
9d5c8243
AK
4206 goto set_itr_now;
4207 }
4208
0ba82994
AD
4209 igb_update_itr(q_vector, &q_vector->tx);
4210 igb_update_itr(q_vector, &q_vector->rx);
9d5c8243 4211
0ba82994 4212 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
9d5c8243 4213
6eb5a7f1 4214 /* conservative mode (itr 3) eliminates the lowest_latency setting */
0ba82994
AD
4215 if (current_itr == lowest_latency &&
4216 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
4217 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
6eb5a7f1
AD
4218 current_itr = low_latency;
4219
9d5c8243
AK
4220 switch (current_itr) {
4221 /* counts and packets in update_itr are dependent on these numbers */
4222 case lowest_latency:
0ba82994 4223 new_itr = IGB_70K_ITR; /* 70,000 ints/sec */
9d5c8243
AK
4224 break;
4225 case low_latency:
0ba82994 4226 new_itr = IGB_20K_ITR; /* 20,000 ints/sec */
9d5c8243
AK
4227 break;
4228 case bulk_latency:
0ba82994 4229 new_itr = IGB_4K_ITR; /* 4,000 ints/sec */
9d5c8243
AK
4230 break;
4231 default:
4232 break;
4233 }
4234
4235set_itr_now:
047e0030 4236 if (new_itr != q_vector->itr_val) {
9d5c8243
AK
4237 /* this attempts to bias the interrupt rate towards Bulk
4238 * by adding intermediate steps when interrupt rate is
b980ac18
JK
4239 * increasing
4240 */
047e0030 4241 new_itr = new_itr > q_vector->itr_val ?
b980ac18
JK
4242 max((new_itr * q_vector->itr_val) /
4243 (new_itr + (q_vector->itr_val >> 2)),
4244 new_itr) : new_itr;
9d5c8243
AK
4245 /* Don't write the value here; it resets the adapter's
4246 * internal timer, and causes us to delay far longer than
4247 * we should between interrupts. Instead, we write the ITR
4248 * value at the beginning of the next interrupt so the timing
4249 * ends up being correct.
4250 */
047e0030
AD
4251 q_vector->itr_val = new_itr;
4252 q_vector->set_itr = 1;
9d5c8243 4253 }
9d5c8243
AK
4254}
4255
c50b52a0
SH
4256static void igb_tx_ctxtdesc(struct igb_ring *tx_ring, u32 vlan_macip_lens,
4257 u32 type_tucmd, u32 mss_l4len_idx)
7d13a7d0
AD
4258{
4259 struct e1000_adv_tx_context_desc *context_desc;
4260 u16 i = tx_ring->next_to_use;
4261
4262 context_desc = IGB_TX_CTXTDESC(tx_ring, i);
4263
4264 i++;
4265 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
4266
4267 /* set bits to identify this as an advanced context descriptor */
4268 type_tucmd |= E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT;
4269
4270 /* For 82575, context index must be unique per ring. */
866cff06 4271 if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
7d13a7d0
AD
4272 mss_l4len_idx |= tx_ring->reg_idx << 4;
4273
4274 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
4275 context_desc->seqnum_seed = 0;
4276 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
4277 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
4278}
4279
7af40ad9
AD
4280static int igb_tso(struct igb_ring *tx_ring,
4281 struct igb_tx_buffer *first,
4282 u8 *hdr_len)
9d5c8243 4283{
7af40ad9 4284 struct sk_buff *skb = first->skb;
7d13a7d0
AD
4285 u32 vlan_macip_lens, type_tucmd;
4286 u32 mss_l4len_idx, l4len;
4287
ed6aa105
AD
4288 if (skb->ip_summed != CHECKSUM_PARTIAL)
4289 return 0;
4290
7d13a7d0
AD
4291 if (!skb_is_gso(skb))
4292 return 0;
9d5c8243
AK
4293
4294 if (skb_header_cloned(skb)) {
7af40ad9 4295 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
9d5c8243
AK
4296 if (err)
4297 return err;
4298 }
4299
7d13a7d0
AD
4300 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
4301 type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
9d5c8243 4302
7af40ad9 4303 if (first->protocol == __constant_htons(ETH_P_IP)) {
9d5c8243
AK
4304 struct iphdr *iph = ip_hdr(skb);
4305 iph->tot_len = 0;
4306 iph->check = 0;
4307 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
4308 iph->daddr, 0,
4309 IPPROTO_TCP,
4310 0);
7d13a7d0 4311 type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
7af40ad9
AD
4312 first->tx_flags |= IGB_TX_FLAGS_TSO |
4313 IGB_TX_FLAGS_CSUM |
4314 IGB_TX_FLAGS_IPV4;
8e1e8a47 4315 } else if (skb_is_gso_v6(skb)) {
9d5c8243
AK
4316 ipv6_hdr(skb)->payload_len = 0;
4317 tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
4318 &ipv6_hdr(skb)->daddr,
4319 0, IPPROTO_TCP, 0);
7af40ad9
AD
4320 first->tx_flags |= IGB_TX_FLAGS_TSO |
4321 IGB_TX_FLAGS_CSUM;
9d5c8243
AK
4322 }
4323
7af40ad9 4324 /* compute header lengths */
7d13a7d0
AD
4325 l4len = tcp_hdrlen(skb);
4326 *hdr_len = skb_transport_offset(skb) + l4len;
9d5c8243 4327
7af40ad9
AD
4328 /* update gso size and bytecount with header size */
4329 first->gso_segs = skb_shinfo(skb)->gso_segs;
4330 first->bytecount += (first->gso_segs - 1) * *hdr_len;
4331
9d5c8243 4332 /* MSS L4LEN IDX */
7d13a7d0
AD
4333 mss_l4len_idx = l4len << E1000_ADVTXD_L4LEN_SHIFT;
4334 mss_l4len_idx |= skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT;
9d5c8243 4335
7d13a7d0
AD
4336 /* VLAN MACLEN IPLEN */
4337 vlan_macip_lens = skb_network_header_len(skb);
4338 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
7af40ad9 4339 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
9d5c8243 4340
7d13a7d0 4341 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
9d5c8243 4342
7d13a7d0 4343 return 1;
9d5c8243
AK
4344}
4345
7af40ad9 4346static void igb_tx_csum(struct igb_ring *tx_ring, struct igb_tx_buffer *first)
9d5c8243 4347{
7af40ad9 4348 struct sk_buff *skb = first->skb;
7d13a7d0
AD
4349 u32 vlan_macip_lens = 0;
4350 u32 mss_l4len_idx = 0;
4351 u32 type_tucmd = 0;
9d5c8243 4352
7d13a7d0 4353 if (skb->ip_summed != CHECKSUM_PARTIAL) {
7af40ad9
AD
4354 if (!(first->tx_flags & IGB_TX_FLAGS_VLAN))
4355 return;
7d13a7d0
AD
4356 } else {
4357 u8 l4_hdr = 0;
7af40ad9 4358 switch (first->protocol) {
7d13a7d0
AD
4359 case __constant_htons(ETH_P_IP):
4360 vlan_macip_lens |= skb_network_header_len(skb);
4361 type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
4362 l4_hdr = ip_hdr(skb)->protocol;
4363 break;
4364 case __constant_htons(ETH_P_IPV6):
4365 vlan_macip_lens |= skb_network_header_len(skb);
4366 l4_hdr = ipv6_hdr(skb)->nexthdr;
4367 break;
4368 default:
4369 if (unlikely(net_ratelimit())) {
4370 dev_warn(tx_ring->dev,
b980ac18
JK
4371 "partial checksum but proto=%x!\n",
4372 first->protocol);
fa4a7ef3 4373 }
7d13a7d0
AD
4374 break;
4375 }
fa4a7ef3 4376
7d13a7d0
AD
4377 switch (l4_hdr) {
4378 case IPPROTO_TCP:
4379 type_tucmd |= E1000_ADVTXD_TUCMD_L4T_TCP;
4380 mss_l4len_idx = tcp_hdrlen(skb) <<
4381 E1000_ADVTXD_L4LEN_SHIFT;
4382 break;
4383 case IPPROTO_SCTP:
4384 type_tucmd |= E1000_ADVTXD_TUCMD_L4T_SCTP;
4385 mss_l4len_idx = sizeof(struct sctphdr) <<
4386 E1000_ADVTXD_L4LEN_SHIFT;
4387 break;
4388 case IPPROTO_UDP:
4389 mss_l4len_idx = sizeof(struct udphdr) <<
4390 E1000_ADVTXD_L4LEN_SHIFT;
4391 break;
4392 default:
4393 if (unlikely(net_ratelimit())) {
4394 dev_warn(tx_ring->dev,
b980ac18
JK
4395 "partial checksum but l4 proto=%x!\n",
4396 l4_hdr);
44b0cda3 4397 }
7d13a7d0 4398 break;
9d5c8243 4399 }
7af40ad9
AD
4400
4401 /* update TX checksum flag */
4402 first->tx_flags |= IGB_TX_FLAGS_CSUM;
7d13a7d0 4403 }
9d5c8243 4404
7d13a7d0 4405 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
7af40ad9 4406 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
9d5c8243 4407
7d13a7d0 4408 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
9d5c8243
AK
4409}
4410
1d9daf45
AD
4411#define IGB_SET_FLAG(_input, _flag, _result) \
4412 ((_flag <= _result) ? \
4413 ((u32)(_input & _flag) * (_result / _flag)) : \
4414 ((u32)(_input & _flag) / (_flag / _result)))
4415
4416static u32 igb_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
e032afc8
AD
4417{
4418 /* set type for advanced descriptor with frame checksum insertion */
1d9daf45
AD
4419 u32 cmd_type = E1000_ADVTXD_DTYP_DATA |
4420 E1000_ADVTXD_DCMD_DEXT |
4421 E1000_ADVTXD_DCMD_IFCS;
e032afc8
AD
4422
4423 /* set HW vlan bit if vlan is present */
1d9daf45
AD
4424 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_VLAN,
4425 (E1000_ADVTXD_DCMD_VLE));
4426
4427 /* set segmentation bits for TSO */
4428 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSO,
4429 (E1000_ADVTXD_DCMD_TSE));
e032afc8
AD
4430
4431 /* set timestamp bit if present */
1d9daf45
AD
4432 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSTAMP,
4433 (E1000_ADVTXD_MAC_TSTAMP));
e032afc8 4434
1d9daf45
AD
4435 /* insert frame checksum */
4436 cmd_type ^= IGB_SET_FLAG(skb->no_fcs, 1, E1000_ADVTXD_DCMD_IFCS);
e032afc8
AD
4437
4438 return cmd_type;
4439}
4440
7af40ad9
AD
4441static void igb_tx_olinfo_status(struct igb_ring *tx_ring,
4442 union e1000_adv_tx_desc *tx_desc,
4443 u32 tx_flags, unsigned int paylen)
e032afc8
AD
4444{
4445 u32 olinfo_status = paylen << E1000_ADVTXD_PAYLEN_SHIFT;
4446
1d9daf45
AD
4447 /* 82575 requires a unique index per ring */
4448 if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
e032afc8
AD
4449 olinfo_status |= tx_ring->reg_idx << 4;
4450
4451 /* insert L4 checksum */
1d9daf45
AD
4452 olinfo_status |= IGB_SET_FLAG(tx_flags,
4453 IGB_TX_FLAGS_CSUM,
4454 (E1000_TXD_POPTS_TXSM << 8));
e032afc8 4455
1d9daf45
AD
4456 /* insert IPv4 checksum */
4457 olinfo_status |= IGB_SET_FLAG(tx_flags,
4458 IGB_TX_FLAGS_IPV4,
4459 (E1000_TXD_POPTS_IXSM << 8));
e032afc8 4460
7af40ad9 4461 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
e032afc8
AD
4462}
4463
7af40ad9
AD
4464static void igb_tx_map(struct igb_ring *tx_ring,
4465 struct igb_tx_buffer *first,
ebe42d16 4466 const u8 hdr_len)
9d5c8243 4467{
7af40ad9 4468 struct sk_buff *skb = first->skb;
c9f14bf3 4469 struct igb_tx_buffer *tx_buffer;
ebe42d16 4470 union e1000_adv_tx_desc *tx_desc;
80d0759e 4471 struct skb_frag_struct *frag;
ebe42d16 4472 dma_addr_t dma;
80d0759e 4473 unsigned int data_len, size;
7af40ad9 4474 u32 tx_flags = first->tx_flags;
1d9daf45 4475 u32 cmd_type = igb_tx_cmd_type(skb, tx_flags);
ebe42d16 4476 u16 i = tx_ring->next_to_use;
ebe42d16
AD
4477
4478 tx_desc = IGB_TX_DESC(tx_ring, i);
4479
80d0759e
AD
4480 igb_tx_olinfo_status(tx_ring, tx_desc, tx_flags, skb->len - hdr_len);
4481
4482 size = skb_headlen(skb);
4483 data_len = skb->data_len;
ebe42d16
AD
4484
4485 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
9d5c8243 4486
80d0759e
AD
4487 tx_buffer = first;
4488
4489 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
4490 if (dma_mapping_error(tx_ring->dev, dma))
4491 goto dma_error;
4492
4493 /* record length, and DMA address */
4494 dma_unmap_len_set(tx_buffer, len, size);
4495 dma_unmap_addr_set(tx_buffer, dma, dma);
4496
4497 tx_desc->read.buffer_addr = cpu_to_le64(dma);
ebe42d16 4498
ebe42d16
AD
4499 while (unlikely(size > IGB_MAX_DATA_PER_TXD)) {
4500 tx_desc->read.cmd_type_len =
1d9daf45 4501 cpu_to_le32(cmd_type ^ IGB_MAX_DATA_PER_TXD);
ebe42d16
AD
4502
4503 i++;
4504 tx_desc++;
4505 if (i == tx_ring->count) {
4506 tx_desc = IGB_TX_DESC(tx_ring, 0);
4507 i = 0;
4508 }
80d0759e 4509 tx_desc->read.olinfo_status = 0;
ebe42d16
AD
4510
4511 dma += IGB_MAX_DATA_PER_TXD;
4512 size -= IGB_MAX_DATA_PER_TXD;
4513
ebe42d16
AD
4514 tx_desc->read.buffer_addr = cpu_to_le64(dma);
4515 }
4516
4517 if (likely(!data_len))
4518 break;
2bbfebe2 4519
1d9daf45 4520 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
9d5c8243 4521
65689fef 4522 i++;
ebe42d16
AD
4523 tx_desc++;
4524 if (i == tx_ring->count) {
4525 tx_desc = IGB_TX_DESC(tx_ring, 0);
65689fef 4526 i = 0;
ebe42d16 4527 }
80d0759e 4528 tx_desc->read.olinfo_status = 0;
65689fef 4529
9e903e08 4530 size = skb_frag_size(frag);
ebe42d16
AD
4531 data_len -= size;
4532
4533 dma = skb_frag_dma_map(tx_ring->dev, frag, 0,
80d0759e 4534 size, DMA_TO_DEVICE);
6366ad33 4535
c9f14bf3 4536 tx_buffer = &tx_ring->tx_buffer_info[i];
9d5c8243
AK
4537 }
4538
ebe42d16 4539 /* write last descriptor with RS and EOP bits */
1d9daf45
AD
4540 cmd_type |= size | IGB_TXD_DCMD;
4541 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
8542db05 4542
80d0759e
AD
4543 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
4544
8542db05
AD
4545 /* set the timestamp */
4546 first->time_stamp = jiffies;
4547
b980ac18 4548 /* Force memory writes to complete before letting h/w know there
ebe42d16
AD
4549 * are new descriptors to fetch. (Only applicable for weak-ordered
4550 * memory model archs, such as IA-64).
4551 *
4552 * We also need this memory barrier to make certain all of the
4553 * status bits have been updated before next_to_watch is written.
4554 */
4555 wmb();
4556
8542db05 4557 /* set next_to_watch value indicating a packet is present */
ebe42d16 4558 first->next_to_watch = tx_desc;
9d5c8243 4559
ebe42d16
AD
4560 i++;
4561 if (i == tx_ring->count)
4562 i = 0;
6366ad33 4563
ebe42d16 4564 tx_ring->next_to_use = i;
6366ad33 4565
ebe42d16 4566 writel(i, tx_ring->tail);
6366ad33 4567
ebe42d16 4568 /* we need this if more than one processor can write to our tail
b980ac18
JK
4569 * at a time, it synchronizes IO on IA64/Altix systems
4570 */
ebe42d16
AD
4571 mmiowb();
4572
4573 return;
4574
4575dma_error:
4576 dev_err(tx_ring->dev, "TX DMA map failed\n");
4577
4578 /* clear dma mappings for failed tx_buffer_info map */
4579 for (;;) {
c9f14bf3
AD
4580 tx_buffer = &tx_ring->tx_buffer_info[i];
4581 igb_unmap_and_free_tx_resource(tx_ring, tx_buffer);
4582 if (tx_buffer == first)
ebe42d16 4583 break;
a77ff709
NN
4584 if (i == 0)
4585 i = tx_ring->count;
6366ad33 4586 i--;
6366ad33
AD
4587 }
4588
9d5c8243 4589 tx_ring->next_to_use = i;
9d5c8243
AK
4590}
4591
6ad4edfc 4592static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
9d5c8243 4593{
e694e964
AD
4594 struct net_device *netdev = tx_ring->netdev;
4595
661086df 4596 netif_stop_subqueue(netdev, tx_ring->queue_index);
661086df 4597
9d5c8243
AK
4598 /* Herbert's original patch had:
4599 * smp_mb__after_netif_stop_queue();
b980ac18
JK
4600 * but since that doesn't exist yet, just open code it.
4601 */
9d5c8243
AK
4602 smp_mb();
4603
4604 /* We need to check again in a case another CPU has just
b980ac18
JK
4605 * made room available.
4606 */
c493ea45 4607 if (igb_desc_unused(tx_ring) < size)
9d5c8243
AK
4608 return -EBUSY;
4609
4610 /* A reprieve! */
661086df 4611 netif_wake_subqueue(netdev, tx_ring->queue_index);
12dcd86b
ED
4612
4613 u64_stats_update_begin(&tx_ring->tx_syncp2);
4614 tx_ring->tx_stats.restart_queue2++;
4615 u64_stats_update_end(&tx_ring->tx_syncp2);
4616
9d5c8243
AK
4617 return 0;
4618}
4619
6ad4edfc 4620static inline int igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
9d5c8243 4621{
c493ea45 4622 if (igb_desc_unused(tx_ring) >= size)
9d5c8243 4623 return 0;
e694e964 4624 return __igb_maybe_stop_tx(tx_ring, size);
9d5c8243
AK
4625}
4626
cd392f5c
AD
4627netdev_tx_t igb_xmit_frame_ring(struct sk_buff *skb,
4628 struct igb_ring *tx_ring)
9d5c8243 4629{
8542db05 4630 struct igb_tx_buffer *first;
ebe42d16 4631 int tso;
91d4ee33 4632 u32 tx_flags = 0;
21ba6fe1 4633 u16 count = TXD_USE_COUNT(skb_headlen(skb));
31f6adbb 4634 __be16 protocol = vlan_get_protocol(skb);
91d4ee33 4635 u8 hdr_len = 0;
9d5c8243 4636
21ba6fe1
AD
4637 /* need: 1 descriptor per page * PAGE_SIZE/IGB_MAX_DATA_PER_TXD,
4638 * + 1 desc for skb_headlen/IGB_MAX_DATA_PER_TXD,
9d5c8243 4639 * + 2 desc gap to keep tail from touching head,
9d5c8243 4640 * + 1 desc for context descriptor,
21ba6fe1
AD
4641 * otherwise try next time
4642 */
4643 if (NETDEV_FRAG_PAGE_MAX_SIZE > IGB_MAX_DATA_PER_TXD) {
4644 unsigned short f;
4645 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
4646 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
4647 } else {
4648 count += skb_shinfo(skb)->nr_frags;
4649 }
4650
4651 if (igb_maybe_stop_tx(tx_ring, count + 3)) {
9d5c8243 4652 /* this is a hard error */
9d5c8243
AK
4653 return NETDEV_TX_BUSY;
4654 }
33af6bcc 4655
7af40ad9
AD
4656 /* record the location of the first descriptor for this packet */
4657 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
4658 first->skb = skb;
4659 first->bytecount = skb->len;
4660 first->gso_segs = 1;
4661
b66e2397
MV
4662 skb_tx_timestamp(skb);
4663
b646c22e
AD
4664 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
4665 struct igb_adapter *adapter = netdev_priv(tx_ring->netdev);
1f6e8178 4666
b646c22e
AD
4667 if (!(adapter->ptp_tx_skb)) {
4668 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
4669 tx_flags |= IGB_TX_FLAGS_TSTAMP;
4670
4671 adapter->ptp_tx_skb = skb_get(skb);
4672 adapter->ptp_tx_start = jiffies;
4673 if (adapter->hw.mac.type == e1000_82576)
4674 schedule_work(&adapter->ptp_tx_work);
4675 }
33af6bcc 4676 }
9d5c8243 4677
eab6d18d 4678 if (vlan_tx_tag_present(skb)) {
9d5c8243
AK
4679 tx_flags |= IGB_TX_FLAGS_VLAN;
4680 tx_flags |= (vlan_tx_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
4681 }
4682
7af40ad9
AD
4683 /* record initial flags and protocol */
4684 first->tx_flags = tx_flags;
4685 first->protocol = protocol;
cdfd01fc 4686
7af40ad9
AD
4687 tso = igb_tso(tx_ring, first, &hdr_len);
4688 if (tso < 0)
7d13a7d0 4689 goto out_drop;
7af40ad9
AD
4690 else if (!tso)
4691 igb_tx_csum(tx_ring, first);
9d5c8243 4692
7af40ad9 4693 igb_tx_map(tx_ring, first, hdr_len);
85ad76b2
AD
4694
4695 /* Make sure there is space in the ring for the next send. */
21ba6fe1 4696 igb_maybe_stop_tx(tx_ring, DESC_NEEDED);
85ad76b2 4697
9d5c8243 4698 return NETDEV_TX_OK;
7d13a7d0
AD
4699
4700out_drop:
7af40ad9
AD
4701 igb_unmap_and_free_tx_resource(tx_ring, first);
4702
7d13a7d0 4703 return NETDEV_TX_OK;
9d5c8243
AK
4704}
4705
1cc3bd87
AD
4706static inline struct igb_ring *igb_tx_queue_mapping(struct igb_adapter *adapter,
4707 struct sk_buff *skb)
4708{
4709 unsigned int r_idx = skb->queue_mapping;
4710
4711 if (r_idx >= adapter->num_tx_queues)
4712 r_idx = r_idx % adapter->num_tx_queues;
4713
4714 return adapter->tx_ring[r_idx];
4715}
4716
cd392f5c
AD
4717static netdev_tx_t igb_xmit_frame(struct sk_buff *skb,
4718 struct net_device *netdev)
9d5c8243
AK
4719{
4720 struct igb_adapter *adapter = netdev_priv(netdev);
b1a436c3
AD
4721
4722 if (test_bit(__IGB_DOWN, &adapter->state)) {
4723 dev_kfree_skb_any(skb);
4724 return NETDEV_TX_OK;
4725 }
4726
4727 if (skb->len <= 0) {
4728 dev_kfree_skb_any(skb);
4729 return NETDEV_TX_OK;
4730 }
4731
b980ac18 4732 /* The minimum packet size with TCTL.PSP set is 17 so pad the skb
1cc3bd87
AD
4733 * in order to meet this minimum size requirement.
4734 */
ea5ceeab
TD
4735 if (unlikely(skb->len < 17)) {
4736 if (skb_pad(skb, 17 - skb->len))
1cc3bd87
AD
4737 return NETDEV_TX_OK;
4738 skb->len = 17;
ea5ceeab 4739 skb_set_tail_pointer(skb, 17);
1cc3bd87 4740 }
9d5c8243 4741
1cc3bd87 4742 return igb_xmit_frame_ring(skb, igb_tx_queue_mapping(adapter, skb));
9d5c8243
AK
4743}
4744
4745/**
b980ac18
JK
4746 * igb_tx_timeout - Respond to a Tx Hang
4747 * @netdev: network interface device structure
9d5c8243
AK
4748 **/
4749static void igb_tx_timeout(struct net_device *netdev)
4750{
4751 struct igb_adapter *adapter = netdev_priv(netdev);
4752 struct e1000_hw *hw = &adapter->hw;
4753
4754 /* Do the reset outside of interrupt context */
4755 adapter->tx_timeout_count++;
f7ba205e 4756
06218a8d 4757 if (hw->mac.type >= e1000_82580)
55cac248
AD
4758 hw->dev_spec._82575.global_device_reset = true;
4759
9d5c8243 4760 schedule_work(&adapter->reset_task);
265de409
AD
4761 wr32(E1000_EICS,
4762 (adapter->eims_enable_mask & ~adapter->eims_other));
9d5c8243
AK
4763}
4764
4765static void igb_reset_task(struct work_struct *work)
4766{
4767 struct igb_adapter *adapter;
4768 adapter = container_of(work, struct igb_adapter, reset_task);
4769
c97ec42a
TI
4770 igb_dump(adapter);
4771 netdev_err(adapter->netdev, "Reset adapter\n");
9d5c8243
AK
4772 igb_reinit_locked(adapter);
4773}
4774
4775/**
b980ac18
JK
4776 * igb_get_stats64 - Get System Network Statistics
4777 * @netdev: network interface device structure
4778 * @stats: rtnl_link_stats64 pointer
9d5c8243 4779 **/
12dcd86b 4780static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *netdev,
b980ac18 4781 struct rtnl_link_stats64 *stats)
9d5c8243 4782{
12dcd86b
ED
4783 struct igb_adapter *adapter = netdev_priv(netdev);
4784
4785 spin_lock(&adapter->stats64_lock);
4786 igb_update_stats(adapter, &adapter->stats64);
4787 memcpy(stats, &adapter->stats64, sizeof(*stats));
4788 spin_unlock(&adapter->stats64_lock);
4789
4790 return stats;
9d5c8243
AK
4791}
4792
4793/**
b980ac18
JK
4794 * igb_change_mtu - Change the Maximum Transfer Unit
4795 * @netdev: network interface device structure
4796 * @new_mtu: new value for maximum frame size
9d5c8243 4797 *
b980ac18 4798 * Returns 0 on success, negative on failure
9d5c8243
AK
4799 **/
4800static int igb_change_mtu(struct net_device *netdev, int new_mtu)
4801{
4802 struct igb_adapter *adapter = netdev_priv(netdev);
090b1795 4803 struct pci_dev *pdev = adapter->pdev;
153285f9 4804 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
9d5c8243 4805
c809d227 4806 if ((new_mtu < 68) || (max_frame > MAX_JUMBO_FRAME_SIZE)) {
090b1795 4807 dev_err(&pdev->dev, "Invalid MTU setting\n");
9d5c8243
AK
4808 return -EINVAL;
4809 }
4810
153285f9 4811#define MAX_STD_JUMBO_FRAME_SIZE 9238
9d5c8243 4812 if (max_frame > MAX_STD_JUMBO_FRAME_SIZE) {
090b1795 4813 dev_err(&pdev->dev, "MTU > 9216 not supported.\n");
9d5c8243
AK
4814 return -EINVAL;
4815 }
4816
4817 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
4818 msleep(1);
73cd78f1 4819
9d5c8243
AK
4820 /* igb_down has a dependency on max_frame_size */
4821 adapter->max_frame_size = max_frame;
559e9c49 4822
4c844851
AD
4823 if (netif_running(netdev))
4824 igb_down(adapter);
9d5c8243 4825
090b1795 4826 dev_info(&pdev->dev, "changing MTU from %d to %d\n",
9d5c8243
AK
4827 netdev->mtu, new_mtu);
4828 netdev->mtu = new_mtu;
4829
4830 if (netif_running(netdev))
4831 igb_up(adapter);
4832 else
4833 igb_reset(adapter);
4834
4835 clear_bit(__IGB_RESETTING, &adapter->state);
4836
4837 return 0;
4838}
4839
4840/**
b980ac18
JK
4841 * igb_update_stats - Update the board statistics counters
4842 * @adapter: board private structure
9d5c8243 4843 **/
12dcd86b
ED
4844void igb_update_stats(struct igb_adapter *adapter,
4845 struct rtnl_link_stats64 *net_stats)
9d5c8243
AK
4846{
4847 struct e1000_hw *hw = &adapter->hw;
4848 struct pci_dev *pdev = adapter->pdev;
fa3d9a6d 4849 u32 reg, mpc;
9d5c8243 4850 u16 phy_tmp;
3f9c0164
AD
4851 int i;
4852 u64 bytes, packets;
12dcd86b
ED
4853 unsigned int start;
4854 u64 _bytes, _packets;
9d5c8243
AK
4855
4856#define PHY_IDLE_ERROR_COUNT_MASK 0x00FF
4857
b980ac18 4858 /* Prevent stats update while adapter is being reset, or if the pci
9d5c8243
AK
4859 * connection is down.
4860 */
4861 if (adapter->link_speed == 0)
4862 return;
4863 if (pci_channel_offline(pdev))
4864 return;
4865
3f9c0164
AD
4866 bytes = 0;
4867 packets = 0;
4868 for (i = 0; i < adapter->num_rx_queues; i++) {
ae1c07a6 4869 u32 rqdpc = rd32(E1000_RQDPC(i));
3025a446 4870 struct igb_ring *ring = adapter->rx_ring[i];
12dcd86b 4871
ae1c07a6
AD
4872 if (rqdpc) {
4873 ring->rx_stats.drops += rqdpc;
4874 net_stats->rx_fifo_errors += rqdpc;
4875 }
12dcd86b
ED
4876
4877 do {
4878 start = u64_stats_fetch_begin_bh(&ring->rx_syncp);
4879 _bytes = ring->rx_stats.bytes;
4880 _packets = ring->rx_stats.packets;
4881 } while (u64_stats_fetch_retry_bh(&ring->rx_syncp, start));
4882 bytes += _bytes;
4883 packets += _packets;
3f9c0164
AD
4884 }
4885
128e45eb
AD
4886 net_stats->rx_bytes = bytes;
4887 net_stats->rx_packets = packets;
3f9c0164
AD
4888
4889 bytes = 0;
4890 packets = 0;
4891 for (i = 0; i < adapter->num_tx_queues; i++) {
3025a446 4892 struct igb_ring *ring = adapter->tx_ring[i];
12dcd86b
ED
4893 do {
4894 start = u64_stats_fetch_begin_bh(&ring->tx_syncp);
4895 _bytes = ring->tx_stats.bytes;
4896 _packets = ring->tx_stats.packets;
4897 } while (u64_stats_fetch_retry_bh(&ring->tx_syncp, start));
4898 bytes += _bytes;
4899 packets += _packets;
3f9c0164 4900 }
128e45eb
AD
4901 net_stats->tx_bytes = bytes;
4902 net_stats->tx_packets = packets;
3f9c0164
AD
4903
4904 /* read stats registers */
9d5c8243
AK
4905 adapter->stats.crcerrs += rd32(E1000_CRCERRS);
4906 adapter->stats.gprc += rd32(E1000_GPRC);
4907 adapter->stats.gorc += rd32(E1000_GORCL);
4908 rd32(E1000_GORCH); /* clear GORCL */
4909 adapter->stats.bprc += rd32(E1000_BPRC);
4910 adapter->stats.mprc += rd32(E1000_MPRC);
4911 adapter->stats.roc += rd32(E1000_ROC);
4912
4913 adapter->stats.prc64 += rd32(E1000_PRC64);
4914 adapter->stats.prc127 += rd32(E1000_PRC127);
4915 adapter->stats.prc255 += rd32(E1000_PRC255);
4916 adapter->stats.prc511 += rd32(E1000_PRC511);
4917 adapter->stats.prc1023 += rd32(E1000_PRC1023);
4918 adapter->stats.prc1522 += rd32(E1000_PRC1522);
4919 adapter->stats.symerrs += rd32(E1000_SYMERRS);
4920 adapter->stats.sec += rd32(E1000_SEC);
4921
fa3d9a6d
MW
4922 mpc = rd32(E1000_MPC);
4923 adapter->stats.mpc += mpc;
4924 net_stats->rx_fifo_errors += mpc;
9d5c8243
AK
4925 adapter->stats.scc += rd32(E1000_SCC);
4926 adapter->stats.ecol += rd32(E1000_ECOL);
4927 adapter->stats.mcc += rd32(E1000_MCC);
4928 adapter->stats.latecol += rd32(E1000_LATECOL);
4929 adapter->stats.dc += rd32(E1000_DC);
4930 adapter->stats.rlec += rd32(E1000_RLEC);
4931 adapter->stats.xonrxc += rd32(E1000_XONRXC);
4932 adapter->stats.xontxc += rd32(E1000_XONTXC);
4933 adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
4934 adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
4935 adapter->stats.fcruc += rd32(E1000_FCRUC);
4936 adapter->stats.gptc += rd32(E1000_GPTC);
4937 adapter->stats.gotc += rd32(E1000_GOTCL);
4938 rd32(E1000_GOTCH); /* clear GOTCL */
fa3d9a6d 4939 adapter->stats.rnbc += rd32(E1000_RNBC);
9d5c8243
AK
4940 adapter->stats.ruc += rd32(E1000_RUC);
4941 adapter->stats.rfc += rd32(E1000_RFC);
4942 adapter->stats.rjc += rd32(E1000_RJC);
4943 adapter->stats.tor += rd32(E1000_TORH);
4944 adapter->stats.tot += rd32(E1000_TOTH);
4945 adapter->stats.tpr += rd32(E1000_TPR);
4946
4947 adapter->stats.ptc64 += rd32(E1000_PTC64);
4948 adapter->stats.ptc127 += rd32(E1000_PTC127);
4949 adapter->stats.ptc255 += rd32(E1000_PTC255);
4950 adapter->stats.ptc511 += rd32(E1000_PTC511);
4951 adapter->stats.ptc1023 += rd32(E1000_PTC1023);
4952 adapter->stats.ptc1522 += rd32(E1000_PTC1522);
4953
4954 adapter->stats.mptc += rd32(E1000_MPTC);
4955 adapter->stats.bptc += rd32(E1000_BPTC);
4956
2d0b0f69
NN
4957 adapter->stats.tpt += rd32(E1000_TPT);
4958 adapter->stats.colc += rd32(E1000_COLC);
9d5c8243
AK
4959
4960 adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
43915c7c
NN
4961 /* read internal phy specific stats */
4962 reg = rd32(E1000_CTRL_EXT);
4963 if (!(reg & E1000_CTRL_EXT_LINK_MODE_MASK)) {
4964 adapter->stats.rxerrc += rd32(E1000_RXERRC);
3dbdf969
CW
4965
4966 /* this stat has invalid values on i210/i211 */
4967 if ((hw->mac.type != e1000_i210) &&
4968 (hw->mac.type != e1000_i211))
4969 adapter->stats.tncrs += rd32(E1000_TNCRS);
43915c7c
NN
4970 }
4971
9d5c8243
AK
4972 adapter->stats.tsctc += rd32(E1000_TSCTC);
4973 adapter->stats.tsctfc += rd32(E1000_TSCTFC);
4974
4975 adapter->stats.iac += rd32(E1000_IAC);
4976 adapter->stats.icrxoc += rd32(E1000_ICRXOC);
4977 adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
4978 adapter->stats.icrxatc += rd32(E1000_ICRXATC);
4979 adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
4980 adapter->stats.ictxatc += rd32(E1000_ICTXATC);
4981 adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
4982 adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
4983 adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);
4984
4985 /* Fill out the OS statistics structure */
128e45eb
AD
4986 net_stats->multicast = adapter->stats.mprc;
4987 net_stats->collisions = adapter->stats.colc;
9d5c8243
AK
4988
4989 /* Rx Errors */
4990
4991 /* RLEC on some newer hardware can be incorrect so build
b980ac18
JK
4992 * our own version based on RUC and ROC
4993 */
128e45eb 4994 net_stats->rx_errors = adapter->stats.rxerrc +
9d5c8243
AK
4995 adapter->stats.crcerrs + adapter->stats.algnerrc +
4996 adapter->stats.ruc + adapter->stats.roc +
4997 adapter->stats.cexterr;
128e45eb
AD
4998 net_stats->rx_length_errors = adapter->stats.ruc +
4999 adapter->stats.roc;
5000 net_stats->rx_crc_errors = adapter->stats.crcerrs;
5001 net_stats->rx_frame_errors = adapter->stats.algnerrc;
5002 net_stats->rx_missed_errors = adapter->stats.mpc;
9d5c8243
AK
5003
5004 /* Tx Errors */
128e45eb
AD
5005 net_stats->tx_errors = adapter->stats.ecol +
5006 adapter->stats.latecol;
5007 net_stats->tx_aborted_errors = adapter->stats.ecol;
5008 net_stats->tx_window_errors = adapter->stats.latecol;
5009 net_stats->tx_carrier_errors = adapter->stats.tncrs;
9d5c8243
AK
5010
5011 /* Tx Dropped needs to be maintained elsewhere */
5012
5013 /* Phy Stats */
5014 if (hw->phy.media_type == e1000_media_type_copper) {
5015 if ((adapter->link_speed == SPEED_1000) &&
73cd78f1 5016 (!igb_read_phy_reg(hw, PHY_1000T_STATUS, &phy_tmp))) {
9d5c8243
AK
5017 phy_tmp &= PHY_IDLE_ERROR_COUNT_MASK;
5018 adapter->phy_stats.idle_errors += phy_tmp;
5019 }
5020 }
5021
5022 /* Management Stats */
5023 adapter->stats.mgptc += rd32(E1000_MGTPTC);
5024 adapter->stats.mgprc += rd32(E1000_MGTPRC);
5025 adapter->stats.mgpdc += rd32(E1000_MGTPDC);
0a915b95
CW
5026
5027 /* OS2BMC Stats */
5028 reg = rd32(E1000_MANC);
5029 if (reg & E1000_MANC_EN_BMC2OS) {
5030 adapter->stats.o2bgptc += rd32(E1000_O2BGPTC);
5031 adapter->stats.o2bspc += rd32(E1000_O2BSPC);
5032 adapter->stats.b2ospc += rd32(E1000_B2OSPC);
5033 adapter->stats.b2ogprc += rd32(E1000_B2OGPRC);
5034 }
9d5c8243
AK
5035}
5036
9d5c8243
AK
5037static irqreturn_t igb_msix_other(int irq, void *data)
5038{
047e0030 5039 struct igb_adapter *adapter = data;
9d5c8243 5040 struct e1000_hw *hw = &adapter->hw;
844290e5 5041 u32 icr = rd32(E1000_ICR);
844290e5 5042 /* reading ICR causes bit 31 of EICR to be cleared */
dda0e083 5043
7f081d40
AD
5044 if (icr & E1000_ICR_DRSTA)
5045 schedule_work(&adapter->reset_task);
5046
047e0030 5047 if (icr & E1000_ICR_DOUTSYNC) {
dda0e083
AD
5048 /* HW is reporting DMA is out of sync */
5049 adapter->stats.doosync++;
13800469
GR
5050 /* The DMA Out of Sync is also indication of a spoof event
5051 * in IOV mode. Check the Wrong VM Behavior register to
b980ac18
JK
5052 * see if it is really a spoof event.
5053 */
13800469 5054 igb_check_wvbr(adapter);
dda0e083 5055 }
eebbbdba 5056
4ae196df
AD
5057 /* Check for a mailbox event */
5058 if (icr & E1000_ICR_VMMB)
5059 igb_msg_task(adapter);
5060
5061 if (icr & E1000_ICR_LSC) {
5062 hw->mac.get_link_status = 1;
5063 /* guard against interrupt when we're going down */
5064 if (!test_bit(__IGB_DOWN, &adapter->state))
5065 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5066 }
5067
1f6e8178
MV
5068 if (icr & E1000_ICR_TS) {
5069 u32 tsicr = rd32(E1000_TSICR);
5070
5071 if (tsicr & E1000_TSICR_TXTS) {
5072 /* acknowledge the interrupt */
5073 wr32(E1000_TSICR, E1000_TSICR_TXTS);
5074 /* retrieve hardware timestamp */
5075 schedule_work(&adapter->ptp_tx_work);
5076 }
5077 }
1f6e8178 5078
844290e5 5079 wr32(E1000_EIMS, adapter->eims_other);
9d5c8243
AK
5080
5081 return IRQ_HANDLED;
5082}
5083
047e0030 5084static void igb_write_itr(struct igb_q_vector *q_vector)
9d5c8243 5085{
26b39276 5086 struct igb_adapter *adapter = q_vector->adapter;
047e0030 5087 u32 itr_val = q_vector->itr_val & 0x7FFC;
9d5c8243 5088
047e0030
AD
5089 if (!q_vector->set_itr)
5090 return;
73cd78f1 5091
047e0030
AD
5092 if (!itr_val)
5093 itr_val = 0x4;
661086df 5094
26b39276
AD
5095 if (adapter->hw.mac.type == e1000_82575)
5096 itr_val |= itr_val << 16;
661086df 5097 else
0ba82994 5098 itr_val |= E1000_EITR_CNT_IGNR;
661086df 5099
047e0030
AD
5100 writel(itr_val, q_vector->itr_register);
5101 q_vector->set_itr = 0;
6eb5a7f1
AD
5102}
5103
047e0030 5104static irqreturn_t igb_msix_ring(int irq, void *data)
9d5c8243 5105{
047e0030 5106 struct igb_q_vector *q_vector = data;
9d5c8243 5107
047e0030
AD
5108 /* Write the ITR value calculated from the previous interrupt. */
5109 igb_write_itr(q_vector);
9d5c8243 5110
047e0030 5111 napi_schedule(&q_vector->napi);
844290e5 5112
047e0030 5113 return IRQ_HANDLED;
fe4506b6
JC
5114}
5115
421e02f0 5116#ifdef CONFIG_IGB_DCA
6a05004a
AD
5117static void igb_update_tx_dca(struct igb_adapter *adapter,
5118 struct igb_ring *tx_ring,
5119 int cpu)
5120{
5121 struct e1000_hw *hw = &adapter->hw;
5122 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
5123
5124 if (hw->mac.type != e1000_82575)
5125 txctrl <<= E1000_DCA_TXCTRL_CPUID_SHIFT;
5126
b980ac18 5127 /* We can enable relaxed ordering for reads, but not writes when
6a05004a
AD
5128 * DCA is enabled. This is due to a known issue in some chipsets
5129 * which will cause the DCA tag to be cleared.
5130 */
5131 txctrl |= E1000_DCA_TXCTRL_DESC_RRO_EN |
5132 E1000_DCA_TXCTRL_DATA_RRO_EN |
5133 E1000_DCA_TXCTRL_DESC_DCA_EN;
5134
5135 wr32(E1000_DCA_TXCTRL(tx_ring->reg_idx), txctrl);
5136}
5137
5138static void igb_update_rx_dca(struct igb_adapter *adapter,
5139 struct igb_ring *rx_ring,
5140 int cpu)
5141{
5142 struct e1000_hw *hw = &adapter->hw;
5143 u32 rxctrl = dca3_get_tag(&adapter->pdev->dev, cpu);
5144
5145 if (hw->mac.type != e1000_82575)
5146 rxctrl <<= E1000_DCA_RXCTRL_CPUID_SHIFT;
5147
b980ac18 5148 /* We can enable relaxed ordering for reads, but not writes when
6a05004a
AD
5149 * DCA is enabled. This is due to a known issue in some chipsets
5150 * which will cause the DCA tag to be cleared.
5151 */
5152 rxctrl |= E1000_DCA_RXCTRL_DESC_RRO_EN |
5153 E1000_DCA_RXCTRL_DESC_DCA_EN;
5154
5155 wr32(E1000_DCA_RXCTRL(rx_ring->reg_idx), rxctrl);
5156}
5157
047e0030 5158static void igb_update_dca(struct igb_q_vector *q_vector)
fe4506b6 5159{
047e0030 5160 struct igb_adapter *adapter = q_vector->adapter;
fe4506b6 5161 int cpu = get_cpu();
fe4506b6 5162
047e0030
AD
5163 if (q_vector->cpu == cpu)
5164 goto out_no_update;
5165
6a05004a
AD
5166 if (q_vector->tx.ring)
5167 igb_update_tx_dca(adapter, q_vector->tx.ring, cpu);
5168
5169 if (q_vector->rx.ring)
5170 igb_update_rx_dca(adapter, q_vector->rx.ring, cpu);
5171
047e0030
AD
5172 q_vector->cpu = cpu;
5173out_no_update:
fe4506b6
JC
5174 put_cpu();
5175}
5176
5177static void igb_setup_dca(struct igb_adapter *adapter)
5178{
7e0e99ef 5179 struct e1000_hw *hw = &adapter->hw;
fe4506b6
JC
5180 int i;
5181
7dfc16fa 5182 if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
fe4506b6
JC
5183 return;
5184
7e0e99ef
AD
5185 /* Always use CB2 mode, difference is masked in the CB driver. */
5186 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);
5187
047e0030 5188 for (i = 0; i < adapter->num_q_vectors; i++) {
26b39276
AD
5189 adapter->q_vector[i]->cpu = -1;
5190 igb_update_dca(adapter->q_vector[i]);
fe4506b6
JC
5191 }
5192}
5193
5194static int __igb_notify_dca(struct device *dev, void *data)
5195{
5196 struct net_device *netdev = dev_get_drvdata(dev);
5197 struct igb_adapter *adapter = netdev_priv(netdev);
090b1795 5198 struct pci_dev *pdev = adapter->pdev;
fe4506b6
JC
5199 struct e1000_hw *hw = &adapter->hw;
5200 unsigned long event = *(unsigned long *)data;
5201
5202 switch (event) {
5203 case DCA_PROVIDER_ADD:
5204 /* if already enabled, don't do it again */
7dfc16fa 5205 if (adapter->flags & IGB_FLAG_DCA_ENABLED)
fe4506b6 5206 break;
fe4506b6 5207 if (dca_add_requester(dev) == 0) {
bbd98fe4 5208 adapter->flags |= IGB_FLAG_DCA_ENABLED;
090b1795 5209 dev_info(&pdev->dev, "DCA enabled\n");
fe4506b6
JC
5210 igb_setup_dca(adapter);
5211 break;
5212 }
5213 /* Fall Through since DCA is disabled. */
5214 case DCA_PROVIDER_REMOVE:
7dfc16fa 5215 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
fe4506b6 5216 /* without this a class_device is left
b980ac18
JK
5217 * hanging around in the sysfs model
5218 */
fe4506b6 5219 dca_remove_requester(dev);
090b1795 5220 dev_info(&pdev->dev, "DCA disabled\n");
7dfc16fa 5221 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
cbd347ad 5222 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
fe4506b6
JC
5223 }
5224 break;
5225 }
bbd98fe4 5226
fe4506b6 5227 return 0;
9d5c8243
AK
5228}
5229
fe4506b6 5230static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
b980ac18 5231 void *p)
fe4506b6
JC
5232{
5233 int ret_val;
5234
5235 ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
b980ac18 5236 __igb_notify_dca);
fe4506b6
JC
5237
5238 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
5239}
421e02f0 5240#endif /* CONFIG_IGB_DCA */
9d5c8243 5241
0224d663
GR
5242#ifdef CONFIG_PCI_IOV
5243static int igb_vf_configure(struct igb_adapter *adapter, int vf)
5244{
5245 unsigned char mac_addr[ETH_ALEN];
0224d663 5246
5ac6f91d 5247 eth_zero_addr(mac_addr);
0224d663
GR
5248 igb_set_vf_mac(adapter, vf, mac_addr);
5249
70ea4783
LL
5250 /* By default spoof check is enabled for all VFs */
5251 adapter->vf_data[vf].spoofchk_enabled = true;
5252
f557147c 5253 return 0;
0224d663
GR
5254}
5255
0224d663 5256#endif
4ae196df
AD
5257static void igb_ping_all_vfs(struct igb_adapter *adapter)
5258{
5259 struct e1000_hw *hw = &adapter->hw;
5260 u32 ping;
5261 int i;
5262
5263 for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
5264 ping = E1000_PF_CONTROL_MSG;
f2ca0dbe 5265 if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
4ae196df
AD
5266 ping |= E1000_VT_MSGTYPE_CTS;
5267 igb_write_mbx(hw, &ping, 1, i);
5268 }
5269}
5270
7d5753f0
AD
5271static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
5272{
5273 struct e1000_hw *hw = &adapter->hw;
5274 u32 vmolr = rd32(E1000_VMOLR(vf));
5275 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5276
d85b9004 5277 vf_data->flags &= ~(IGB_VF_FLAG_UNI_PROMISC |
b980ac18 5278 IGB_VF_FLAG_MULTI_PROMISC);
7d5753f0
AD
5279 vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5280
5281 if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
5282 vmolr |= E1000_VMOLR_MPME;
d85b9004 5283 vf_data->flags |= IGB_VF_FLAG_MULTI_PROMISC;
7d5753f0
AD
5284 *msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
5285 } else {
b980ac18 5286 /* if we have hashes and we are clearing a multicast promisc
7d5753f0
AD
5287 * flag we need to write the hashes to the MTA as this step
5288 * was previously skipped
5289 */
5290 if (vf_data->num_vf_mc_hashes > 30) {
5291 vmolr |= E1000_VMOLR_MPME;
5292 } else if (vf_data->num_vf_mc_hashes) {
5293 int j;
5294 vmolr |= E1000_VMOLR_ROMPE;
5295 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5296 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5297 }
5298 }
5299
5300 wr32(E1000_VMOLR(vf), vmolr);
5301
5302 /* there are flags left unprocessed, likely not supported */
5303 if (*msgbuf & E1000_VT_MSGINFO_MASK)
5304 return -EINVAL;
5305
5306 return 0;
7d5753f0
AD
5307}
5308
4ae196df
AD
5309static int igb_set_vf_multicasts(struct igb_adapter *adapter,
5310 u32 *msgbuf, u32 vf)
5311{
5312 int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
5313 u16 *hash_list = (u16 *)&msgbuf[1];
5314 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5315 int i;
5316
7d5753f0 5317 /* salt away the number of multicast addresses assigned
4ae196df
AD
5318 * to this VF for later use to restore when the PF multi cast
5319 * list changes
5320 */
5321 vf_data->num_vf_mc_hashes = n;
5322
7d5753f0
AD
5323 /* only up to 30 hash values supported */
5324 if (n > 30)
5325 n = 30;
5326
5327 /* store the hashes for later use */
4ae196df 5328 for (i = 0; i < n; i++)
a419aef8 5329 vf_data->vf_mc_hashes[i] = hash_list[i];
4ae196df
AD
5330
5331 /* Flush and reset the mta with the new values */
ff41f8dc 5332 igb_set_rx_mode(adapter->netdev);
4ae196df
AD
5333
5334 return 0;
5335}
5336
5337static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
5338{
5339 struct e1000_hw *hw = &adapter->hw;
5340 struct vf_data_storage *vf_data;
5341 int i, j;
5342
5343 for (i = 0; i < adapter->vfs_allocated_count; i++) {
7d5753f0
AD
5344 u32 vmolr = rd32(E1000_VMOLR(i));
5345 vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5346
4ae196df 5347 vf_data = &adapter->vf_data[i];
7d5753f0
AD
5348
5349 if ((vf_data->num_vf_mc_hashes > 30) ||
5350 (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
5351 vmolr |= E1000_VMOLR_MPME;
5352 } else if (vf_data->num_vf_mc_hashes) {
5353 vmolr |= E1000_VMOLR_ROMPE;
5354 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5355 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5356 }
5357 wr32(E1000_VMOLR(i), vmolr);
4ae196df
AD
5358 }
5359}
5360
5361static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
5362{
5363 struct e1000_hw *hw = &adapter->hw;
5364 u32 pool_mask, reg, vid;
5365 int i;
5366
5367 pool_mask = 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
5368
5369 /* Find the vlan filter for this id */
5370 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5371 reg = rd32(E1000_VLVF(i));
5372
5373 /* remove the vf from the pool */
5374 reg &= ~pool_mask;
5375
5376 /* if pool is empty then remove entry from vfta */
5377 if (!(reg & E1000_VLVF_POOLSEL_MASK) &&
5378 (reg & E1000_VLVF_VLANID_ENABLE)) {
5379 reg = 0;
5380 vid = reg & E1000_VLVF_VLANID_MASK;
5381 igb_vfta_set(hw, vid, false);
5382 }
5383
5384 wr32(E1000_VLVF(i), reg);
5385 }
ae641bdc
AD
5386
5387 adapter->vf_data[vf].vlans_enabled = 0;
4ae196df
AD
5388}
5389
5390static s32 igb_vlvf_set(struct igb_adapter *adapter, u32 vid, bool add, u32 vf)
5391{
5392 struct e1000_hw *hw = &adapter->hw;
5393 u32 reg, i;
5394
51466239
AD
5395 /* The vlvf table only exists on 82576 hardware and newer */
5396 if (hw->mac.type < e1000_82576)
5397 return -1;
5398
5399 /* we only need to do this if VMDq is enabled */
4ae196df
AD
5400 if (!adapter->vfs_allocated_count)
5401 return -1;
5402
5403 /* Find the vlan filter for this id */
5404 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5405 reg = rd32(E1000_VLVF(i));
5406 if ((reg & E1000_VLVF_VLANID_ENABLE) &&
5407 vid == (reg & E1000_VLVF_VLANID_MASK))
5408 break;
5409 }
5410
5411 if (add) {
5412 if (i == E1000_VLVF_ARRAY_SIZE) {
5413 /* Did not find a matching VLAN ID entry that was
5414 * enabled. Search for a free filter entry, i.e.
5415 * one without the enable bit set
5416 */
5417 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5418 reg = rd32(E1000_VLVF(i));
5419 if (!(reg & E1000_VLVF_VLANID_ENABLE))
5420 break;
5421 }
5422 }
5423 if (i < E1000_VLVF_ARRAY_SIZE) {
5424 /* Found an enabled/available entry */
5425 reg |= 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
5426
5427 /* if !enabled we need to set this up in vfta */
5428 if (!(reg & E1000_VLVF_VLANID_ENABLE)) {
51466239
AD
5429 /* add VID to filter table */
5430 igb_vfta_set(hw, vid, true);
4ae196df
AD
5431 reg |= E1000_VLVF_VLANID_ENABLE;
5432 }
cad6d05f
AD
5433 reg &= ~E1000_VLVF_VLANID_MASK;
5434 reg |= vid;
4ae196df 5435 wr32(E1000_VLVF(i), reg);
ae641bdc
AD
5436
5437 /* do not modify RLPML for PF devices */
5438 if (vf >= adapter->vfs_allocated_count)
5439 return 0;
5440
5441 if (!adapter->vf_data[vf].vlans_enabled) {
5442 u32 size;
5443 reg = rd32(E1000_VMOLR(vf));
5444 size = reg & E1000_VMOLR_RLPML_MASK;
5445 size += 4;
5446 reg &= ~E1000_VMOLR_RLPML_MASK;
5447 reg |= size;
5448 wr32(E1000_VMOLR(vf), reg);
5449 }
ae641bdc 5450
51466239 5451 adapter->vf_data[vf].vlans_enabled++;
4ae196df
AD
5452 }
5453 } else {
5454 if (i < E1000_VLVF_ARRAY_SIZE) {
5455 /* remove vf from the pool */
5456 reg &= ~(1 << (E1000_VLVF_POOLSEL_SHIFT + vf));
5457 /* if pool is empty then remove entry from vfta */
5458 if (!(reg & E1000_VLVF_POOLSEL_MASK)) {
5459 reg = 0;
5460 igb_vfta_set(hw, vid, false);
5461 }
5462 wr32(E1000_VLVF(i), reg);
ae641bdc
AD
5463
5464 /* do not modify RLPML for PF devices */
5465 if (vf >= adapter->vfs_allocated_count)
5466 return 0;
5467
5468 adapter->vf_data[vf].vlans_enabled--;
5469 if (!adapter->vf_data[vf].vlans_enabled) {
5470 u32 size;
5471 reg = rd32(E1000_VMOLR(vf));
5472 size = reg & E1000_VMOLR_RLPML_MASK;
5473 size -= 4;
5474 reg &= ~E1000_VMOLR_RLPML_MASK;
5475 reg |= size;
5476 wr32(E1000_VMOLR(vf), reg);
5477 }
4ae196df
AD
5478 }
5479 }
8151d294
WM
5480 return 0;
5481}
5482
5483static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
5484{
5485 struct e1000_hw *hw = &adapter->hw;
5486
5487 if (vid)
5488 wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
5489 else
5490 wr32(E1000_VMVIR(vf), 0);
5491}
5492
5493static int igb_ndo_set_vf_vlan(struct net_device *netdev,
5494 int vf, u16 vlan, u8 qos)
5495{
5496 int err = 0;
5497 struct igb_adapter *adapter = netdev_priv(netdev);
5498
5499 if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
5500 return -EINVAL;
5501 if (vlan || qos) {
5502 err = igb_vlvf_set(adapter, vlan, !!vlan, vf);
5503 if (err)
5504 goto out;
5505 igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
5506 igb_set_vmolr(adapter, vf, !vlan);
5507 adapter->vf_data[vf].pf_vlan = vlan;
5508 adapter->vf_data[vf].pf_qos = qos;
5509 dev_info(&adapter->pdev->dev,
5510 "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
5511 if (test_bit(__IGB_DOWN, &adapter->state)) {
5512 dev_warn(&adapter->pdev->dev,
b980ac18 5513 "The VF VLAN has been set, but the PF device is not up.\n");
8151d294 5514 dev_warn(&adapter->pdev->dev,
b980ac18 5515 "Bring the PF device up before attempting to use the VF device.\n");
8151d294
WM
5516 }
5517 } else {
5518 igb_vlvf_set(adapter, adapter->vf_data[vf].pf_vlan,
b980ac18 5519 false, vf);
8151d294
WM
5520 igb_set_vmvir(adapter, vlan, vf);
5521 igb_set_vmolr(adapter, vf, true);
5522 adapter->vf_data[vf].pf_vlan = 0;
5523 adapter->vf_data[vf].pf_qos = 0;
b980ac18 5524 }
8151d294 5525out:
b980ac18 5526 return err;
4ae196df
AD
5527}
5528
6f3dc319
GR
5529static int igb_find_vlvf_entry(struct igb_adapter *adapter, int vid)
5530{
5531 struct e1000_hw *hw = &adapter->hw;
5532 int i;
5533 u32 reg;
5534
5535 /* Find the vlan filter for this id */
5536 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5537 reg = rd32(E1000_VLVF(i));
5538 if ((reg & E1000_VLVF_VLANID_ENABLE) &&
5539 vid == (reg & E1000_VLVF_VLANID_MASK))
5540 break;
5541 }
5542
5543 if (i >= E1000_VLVF_ARRAY_SIZE)
5544 i = -1;
5545
5546 return i;
5547}
5548
4ae196df
AD
5549static int igb_set_vf_vlan(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
5550{
6f3dc319 5551 struct e1000_hw *hw = &adapter->hw;
4ae196df
AD
5552 int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
5553 int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);
6f3dc319 5554 int err = 0;
4ae196df 5555
6f3dc319
GR
5556 /* If in promiscuous mode we need to make sure the PF also has
5557 * the VLAN filter set.
5558 */
5559 if (add && (adapter->netdev->flags & IFF_PROMISC))
5560 err = igb_vlvf_set(adapter, vid, add,
5561 adapter->vfs_allocated_count);
5562 if (err)
5563 goto out;
5564
5565 err = igb_vlvf_set(adapter, vid, add, vf);
5566
5567 if (err)
5568 goto out;
5569
5570 /* Go through all the checks to see if the VLAN filter should
5571 * be wiped completely.
5572 */
5573 if (!add && (adapter->netdev->flags & IFF_PROMISC)) {
5574 u32 vlvf, bits;
5575
5576 int regndx = igb_find_vlvf_entry(adapter, vid);
5577 if (regndx < 0)
5578 goto out;
5579 /* See if any other pools are set for this VLAN filter
5580 * entry other than the PF.
5581 */
5582 vlvf = bits = rd32(E1000_VLVF(regndx));
5583 bits &= 1 << (E1000_VLVF_POOLSEL_SHIFT +
5584 adapter->vfs_allocated_count);
5585 /* If the filter was removed then ensure PF pool bit
5586 * is cleared if the PF only added itself to the pool
5587 * because the PF is in promiscuous mode.
5588 */
5589 if ((vlvf & VLAN_VID_MASK) == vid &&
5590 !test_bit(vid, adapter->active_vlans) &&
5591 !bits)
5592 igb_vlvf_set(adapter, vid, add,
5593 adapter->vfs_allocated_count);
5594 }
5595
5596out:
5597 return err;
4ae196df
AD
5598}
5599
f2ca0dbe 5600static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
4ae196df 5601{
8fa7e0f7
GR
5602 /* clear flags - except flag that indicates PF has set the MAC */
5603 adapter->vf_data[vf].flags &= IGB_VF_FLAG_PF_SET_MAC;
f2ca0dbe 5604 adapter->vf_data[vf].last_nack = jiffies;
4ae196df
AD
5605
5606 /* reset offloads to defaults */
8151d294 5607 igb_set_vmolr(adapter, vf, true);
4ae196df
AD
5608
5609 /* reset vlans for device */
5610 igb_clear_vf_vfta(adapter, vf);
8151d294
WM
5611 if (adapter->vf_data[vf].pf_vlan)
5612 igb_ndo_set_vf_vlan(adapter->netdev, vf,
5613 adapter->vf_data[vf].pf_vlan,
5614 adapter->vf_data[vf].pf_qos);
5615 else
5616 igb_clear_vf_vfta(adapter, vf);
4ae196df
AD
5617
5618 /* reset multicast table array for vf */
5619 adapter->vf_data[vf].num_vf_mc_hashes = 0;
5620
5621 /* Flush and reset the mta with the new values */
ff41f8dc 5622 igb_set_rx_mode(adapter->netdev);
4ae196df
AD
5623}
5624
f2ca0dbe
AD
5625static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
5626{
5627 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
5628
5ac6f91d 5629 /* clear mac address as we were hotplug removed/added */
8151d294 5630 if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
5ac6f91d 5631 eth_zero_addr(vf_mac);
f2ca0dbe
AD
5632
5633 /* process remaining reset events */
5634 igb_vf_reset(adapter, vf);
5635}
5636
5637static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
4ae196df
AD
5638{
5639 struct e1000_hw *hw = &adapter->hw;
5640 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
ff41f8dc 5641 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
4ae196df
AD
5642 u32 reg, msgbuf[3];
5643 u8 *addr = (u8 *)(&msgbuf[1]);
5644
5645 /* process all the same items cleared in a function level reset */
f2ca0dbe 5646 igb_vf_reset(adapter, vf);
4ae196df
AD
5647
5648 /* set vf mac address */
26ad9178 5649 igb_rar_set_qsel(adapter, vf_mac, rar_entry, vf);
4ae196df
AD
5650
5651 /* enable transmit and receive for vf */
5652 reg = rd32(E1000_VFTE);
5653 wr32(E1000_VFTE, reg | (1 << vf));
5654 reg = rd32(E1000_VFRE);
5655 wr32(E1000_VFRE, reg | (1 << vf));
5656
8fa7e0f7 5657 adapter->vf_data[vf].flags |= IGB_VF_FLAG_CTS;
4ae196df
AD
5658
5659 /* reply to reset with ack and vf mac address */
5660 msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
5661 memcpy(addr, vf_mac, 6);
5662 igb_write_mbx(hw, msgbuf, 3, vf);
5663}
5664
5665static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
5666{
b980ac18 5667 /* The VF MAC Address is stored in a packed array of bytes
de42edde
GR
5668 * starting at the second 32 bit word of the msg array
5669 */
f2ca0dbe
AD
5670 unsigned char *addr = (char *)&msg[1];
5671 int err = -1;
4ae196df 5672
f2ca0dbe
AD
5673 if (is_valid_ether_addr(addr))
5674 err = igb_set_vf_mac(adapter, vf, addr);
4ae196df 5675
f2ca0dbe 5676 return err;
4ae196df
AD
5677}
5678
5679static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
5680{
5681 struct e1000_hw *hw = &adapter->hw;
f2ca0dbe 5682 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
4ae196df
AD
5683 u32 msg = E1000_VT_MSGTYPE_NACK;
5684
5685 /* if device isn't clear to send it shouldn't be reading either */
f2ca0dbe
AD
5686 if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
5687 time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
4ae196df 5688 igb_write_mbx(hw, &msg, 1, vf);
f2ca0dbe 5689 vf_data->last_nack = jiffies;
4ae196df
AD
5690 }
5691}
5692
f2ca0dbe 5693static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
4ae196df 5694{
f2ca0dbe
AD
5695 struct pci_dev *pdev = adapter->pdev;
5696 u32 msgbuf[E1000_VFMAILBOX_SIZE];
4ae196df 5697 struct e1000_hw *hw = &adapter->hw;
f2ca0dbe 5698 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
4ae196df
AD
5699 s32 retval;
5700
f2ca0dbe 5701 retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf);
4ae196df 5702
fef45f4c
AD
5703 if (retval) {
5704 /* if receive failed revoke VF CTS stats and restart init */
f2ca0dbe 5705 dev_err(&pdev->dev, "Error receiving message from VF\n");
fef45f4c
AD
5706 vf_data->flags &= ~IGB_VF_FLAG_CTS;
5707 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
5708 return;
5709 goto out;
5710 }
4ae196df
AD
5711
5712 /* this is a message we already processed, do nothing */
5713 if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
f2ca0dbe 5714 return;
4ae196df 5715
b980ac18 5716 /* until the vf completes a reset it should not be
4ae196df
AD
5717 * allowed to start any configuration.
5718 */
4ae196df
AD
5719 if (msgbuf[0] == E1000_VF_RESET) {
5720 igb_vf_reset_msg(adapter, vf);
f2ca0dbe 5721 return;
4ae196df
AD
5722 }
5723
f2ca0dbe 5724 if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
fef45f4c
AD
5725 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
5726 return;
5727 retval = -1;
5728 goto out;
4ae196df
AD
5729 }
5730
5731 switch ((msgbuf[0] & 0xFFFF)) {
5732 case E1000_VF_SET_MAC_ADDR:
a6b5ea35
GR
5733 retval = -EINVAL;
5734 if (!(vf_data->flags & IGB_VF_FLAG_PF_SET_MAC))
5735 retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
5736 else
5737 dev_warn(&pdev->dev,
b980ac18
JK
5738 "VF %d attempted to override administratively set MAC address\nReload the VF driver to resume operations\n",
5739 vf);
4ae196df 5740 break;
7d5753f0
AD
5741 case E1000_VF_SET_PROMISC:
5742 retval = igb_set_vf_promisc(adapter, msgbuf, vf);
5743 break;
4ae196df
AD
5744 case E1000_VF_SET_MULTICAST:
5745 retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
5746 break;
5747 case E1000_VF_SET_LPE:
5748 retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
5749 break;
5750 case E1000_VF_SET_VLAN:
a6b5ea35
GR
5751 retval = -1;
5752 if (vf_data->pf_vlan)
5753 dev_warn(&pdev->dev,
b980ac18
JK
5754 "VF %d attempted to override administratively set VLAN tag\nReload the VF driver to resume operations\n",
5755 vf);
8151d294
WM
5756 else
5757 retval = igb_set_vf_vlan(adapter, msgbuf, vf);
4ae196df
AD
5758 break;
5759 default:
090b1795 5760 dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
4ae196df
AD
5761 retval = -1;
5762 break;
5763 }
5764
fef45f4c
AD
5765 msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
5766out:
4ae196df
AD
5767 /* notify the VF of the results of what it sent us */
5768 if (retval)
5769 msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
5770 else
5771 msgbuf[0] |= E1000_VT_MSGTYPE_ACK;
5772
4ae196df 5773 igb_write_mbx(hw, msgbuf, 1, vf);
f2ca0dbe 5774}
4ae196df 5775
f2ca0dbe
AD
5776static void igb_msg_task(struct igb_adapter *adapter)
5777{
5778 struct e1000_hw *hw = &adapter->hw;
5779 u32 vf;
5780
5781 for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
5782 /* process any reset requests */
5783 if (!igb_check_for_rst(hw, vf))
5784 igb_vf_reset_event(adapter, vf);
5785
5786 /* process any messages pending */
5787 if (!igb_check_for_msg(hw, vf))
5788 igb_rcv_msg_from_vf(adapter, vf);
5789
5790 /* process any acks */
5791 if (!igb_check_for_ack(hw, vf))
5792 igb_rcv_ack_from_vf(adapter, vf);
5793 }
4ae196df
AD
5794}
5795
68d480c4
AD
5796/**
5797 * igb_set_uta - Set unicast filter table address
5798 * @adapter: board private structure
5799 *
5800 * The unicast table address is a register array of 32-bit registers.
5801 * The table is meant to be used in a way similar to how the MTA is used
5802 * however due to certain limitations in the hardware it is necessary to
25985edc
LDM
5803 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
5804 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
68d480c4
AD
5805 **/
5806static void igb_set_uta(struct igb_adapter *adapter)
5807{
5808 struct e1000_hw *hw = &adapter->hw;
5809 int i;
5810
5811 /* The UTA table only exists on 82576 hardware and newer */
5812 if (hw->mac.type < e1000_82576)
5813 return;
5814
5815 /* we only need to do this if VMDq is enabled */
5816 if (!adapter->vfs_allocated_count)
5817 return;
5818
5819 for (i = 0; i < hw->mac.uta_reg_count; i++)
5820 array_wr32(E1000_UTA, i, ~0);
5821}
5822
9d5c8243 5823/**
b980ac18
JK
5824 * igb_intr_msi - Interrupt Handler
5825 * @irq: interrupt number
5826 * @data: pointer to a network interface device structure
9d5c8243
AK
5827 **/
5828static irqreturn_t igb_intr_msi(int irq, void *data)
5829{
047e0030
AD
5830 struct igb_adapter *adapter = data;
5831 struct igb_q_vector *q_vector = adapter->q_vector[0];
9d5c8243
AK
5832 struct e1000_hw *hw = &adapter->hw;
5833 /* read ICR disables interrupts using IAM */
5834 u32 icr = rd32(E1000_ICR);
5835
047e0030 5836 igb_write_itr(q_vector);
9d5c8243 5837
7f081d40
AD
5838 if (icr & E1000_ICR_DRSTA)
5839 schedule_work(&adapter->reset_task);
5840
047e0030 5841 if (icr & E1000_ICR_DOUTSYNC) {
dda0e083
AD
5842 /* HW is reporting DMA is out of sync */
5843 adapter->stats.doosync++;
5844 }
5845
9d5c8243
AK
5846 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
5847 hw->mac.get_link_status = 1;
5848 if (!test_bit(__IGB_DOWN, &adapter->state))
5849 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5850 }
5851
1f6e8178
MV
5852 if (icr & E1000_ICR_TS) {
5853 u32 tsicr = rd32(E1000_TSICR);
5854
5855 if (tsicr & E1000_TSICR_TXTS) {
5856 /* acknowledge the interrupt */
5857 wr32(E1000_TSICR, E1000_TSICR_TXTS);
5858 /* retrieve hardware timestamp */
5859 schedule_work(&adapter->ptp_tx_work);
5860 }
5861 }
1f6e8178 5862
047e0030 5863 napi_schedule(&q_vector->napi);
9d5c8243
AK
5864
5865 return IRQ_HANDLED;
5866}
5867
5868/**
b980ac18
JK
5869 * igb_intr - Legacy Interrupt Handler
5870 * @irq: interrupt number
5871 * @data: pointer to a network interface device structure
9d5c8243
AK
5872 **/
5873static irqreturn_t igb_intr(int irq, void *data)
5874{
047e0030
AD
5875 struct igb_adapter *adapter = data;
5876 struct igb_q_vector *q_vector = adapter->q_vector[0];
9d5c8243
AK
5877 struct e1000_hw *hw = &adapter->hw;
5878 /* Interrupt Auto-Mask...upon reading ICR, interrupts are masked. No
b980ac18
JK
5879 * need for the IMC write
5880 */
9d5c8243 5881 u32 icr = rd32(E1000_ICR);
9d5c8243
AK
5882
5883 /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
b980ac18
JK
5884 * not set, then the adapter didn't send an interrupt
5885 */
9d5c8243
AK
5886 if (!(icr & E1000_ICR_INT_ASSERTED))
5887 return IRQ_NONE;
5888
0ba82994
AD
5889 igb_write_itr(q_vector);
5890
7f081d40
AD
5891 if (icr & E1000_ICR_DRSTA)
5892 schedule_work(&adapter->reset_task);
5893
047e0030 5894 if (icr & E1000_ICR_DOUTSYNC) {
dda0e083
AD
5895 /* HW is reporting DMA is out of sync */
5896 adapter->stats.doosync++;
5897 }
5898
9d5c8243
AK
5899 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
5900 hw->mac.get_link_status = 1;
5901 /* guard against interrupt when we're going down */
5902 if (!test_bit(__IGB_DOWN, &adapter->state))
5903 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5904 }
5905
1f6e8178
MV
5906 if (icr & E1000_ICR_TS) {
5907 u32 tsicr = rd32(E1000_TSICR);
5908
5909 if (tsicr & E1000_TSICR_TXTS) {
5910 /* acknowledge the interrupt */
5911 wr32(E1000_TSICR, E1000_TSICR_TXTS);
5912 /* retrieve hardware timestamp */
5913 schedule_work(&adapter->ptp_tx_work);
5914 }
5915 }
1f6e8178 5916
047e0030 5917 napi_schedule(&q_vector->napi);
9d5c8243
AK
5918
5919 return IRQ_HANDLED;
5920}
5921
c50b52a0 5922static void igb_ring_irq_enable(struct igb_q_vector *q_vector)
9d5c8243 5923{
047e0030 5924 struct igb_adapter *adapter = q_vector->adapter;
46544258 5925 struct e1000_hw *hw = &adapter->hw;
9d5c8243 5926
0ba82994
AD
5927 if ((q_vector->rx.ring && (adapter->rx_itr_setting & 3)) ||
5928 (!q_vector->rx.ring && (adapter->tx_itr_setting & 3))) {
5929 if ((adapter->num_q_vectors == 1) && !adapter->vf_data)
5930 igb_set_itr(q_vector);
46544258 5931 else
047e0030 5932 igb_update_ring_itr(q_vector);
9d5c8243
AK
5933 }
5934
46544258
AD
5935 if (!test_bit(__IGB_DOWN, &adapter->state)) {
5936 if (adapter->msix_entries)
047e0030 5937 wr32(E1000_EIMS, q_vector->eims_value);
46544258
AD
5938 else
5939 igb_irq_enable(adapter);
5940 }
9d5c8243
AK
5941}
5942
46544258 5943/**
b980ac18
JK
5944 * igb_poll - NAPI Rx polling callback
5945 * @napi: napi polling structure
5946 * @budget: count of how many packets we should handle
46544258
AD
5947 **/
5948static int igb_poll(struct napi_struct *napi, int budget)
9d5c8243 5949{
047e0030 5950 struct igb_q_vector *q_vector = container_of(napi,
b980ac18
JK
5951 struct igb_q_vector,
5952 napi);
16eb8815 5953 bool clean_complete = true;
9d5c8243 5954
421e02f0 5955#ifdef CONFIG_IGB_DCA
047e0030
AD
5956 if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
5957 igb_update_dca(q_vector);
fe4506b6 5958#endif
0ba82994 5959 if (q_vector->tx.ring)
13fde97a 5960 clean_complete = igb_clean_tx_irq(q_vector);
9d5c8243 5961
0ba82994 5962 if (q_vector->rx.ring)
cd392f5c 5963 clean_complete &= igb_clean_rx_irq(q_vector, budget);
047e0030 5964
16eb8815
AD
5965 /* If all work not completed, return budget and keep polling */
5966 if (!clean_complete)
5967 return budget;
46544258 5968
9d5c8243 5969 /* If not enough Rx work done, exit the polling mode */
16eb8815
AD
5970 napi_complete(napi);
5971 igb_ring_irq_enable(q_vector);
9d5c8243 5972
16eb8815 5973 return 0;
9d5c8243 5974}
6d8126f9 5975
9d5c8243 5976/**
b980ac18
JK
5977 * igb_clean_tx_irq - Reclaim resources after transmit completes
5978 * @q_vector: pointer to q_vector containing needed info
49ce9c2c 5979 *
b980ac18 5980 * returns true if ring is completely cleaned
9d5c8243 5981 **/
047e0030 5982static bool igb_clean_tx_irq(struct igb_q_vector *q_vector)
9d5c8243 5983{
047e0030 5984 struct igb_adapter *adapter = q_vector->adapter;
0ba82994 5985 struct igb_ring *tx_ring = q_vector->tx.ring;
06034649 5986 struct igb_tx_buffer *tx_buffer;
f4128785 5987 union e1000_adv_tx_desc *tx_desc;
9d5c8243 5988 unsigned int total_bytes = 0, total_packets = 0;
0ba82994 5989 unsigned int budget = q_vector->tx.work_limit;
8542db05 5990 unsigned int i = tx_ring->next_to_clean;
9d5c8243 5991
13fde97a
AD
5992 if (test_bit(__IGB_DOWN, &adapter->state))
5993 return true;
0e014cb1 5994
06034649 5995 tx_buffer = &tx_ring->tx_buffer_info[i];
13fde97a 5996 tx_desc = IGB_TX_DESC(tx_ring, i);
8542db05 5997 i -= tx_ring->count;
9d5c8243 5998
f4128785
AD
5999 do {
6000 union e1000_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
8542db05
AD
6001
6002 /* if next_to_watch is not set then there is no work pending */
6003 if (!eop_desc)
6004 break;
13fde97a 6005
f4128785 6006 /* prevent any other reads prior to eop_desc */
70d289bc 6007 read_barrier_depends();
f4128785 6008
13fde97a
AD
6009 /* if DD is not set pending work has not been completed */
6010 if (!(eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)))
6011 break;
6012
8542db05
AD
6013 /* clear next_to_watch to prevent false hangs */
6014 tx_buffer->next_to_watch = NULL;
9d5c8243 6015
ebe42d16
AD
6016 /* update the statistics for this packet */
6017 total_bytes += tx_buffer->bytecount;
6018 total_packets += tx_buffer->gso_segs;
13fde97a 6019
ebe42d16
AD
6020 /* free the skb */
6021 dev_kfree_skb_any(tx_buffer->skb);
13fde97a 6022
ebe42d16
AD
6023 /* unmap skb header data */
6024 dma_unmap_single(tx_ring->dev,
c9f14bf3
AD
6025 dma_unmap_addr(tx_buffer, dma),
6026 dma_unmap_len(tx_buffer, len),
ebe42d16
AD
6027 DMA_TO_DEVICE);
6028
c9f14bf3
AD
6029 /* clear tx_buffer data */
6030 tx_buffer->skb = NULL;
6031 dma_unmap_len_set(tx_buffer, len, 0);
6032
ebe42d16
AD
6033 /* clear last DMA location and unmap remaining buffers */
6034 while (tx_desc != eop_desc) {
13fde97a
AD
6035 tx_buffer++;
6036 tx_desc++;
9d5c8243 6037 i++;
8542db05
AD
6038 if (unlikely(!i)) {
6039 i -= tx_ring->count;
06034649 6040 tx_buffer = tx_ring->tx_buffer_info;
13fde97a
AD
6041 tx_desc = IGB_TX_DESC(tx_ring, 0);
6042 }
ebe42d16
AD
6043
6044 /* unmap any remaining paged data */
c9f14bf3 6045 if (dma_unmap_len(tx_buffer, len)) {
ebe42d16 6046 dma_unmap_page(tx_ring->dev,
c9f14bf3
AD
6047 dma_unmap_addr(tx_buffer, dma),
6048 dma_unmap_len(tx_buffer, len),
ebe42d16 6049 DMA_TO_DEVICE);
c9f14bf3 6050 dma_unmap_len_set(tx_buffer, len, 0);
ebe42d16
AD
6051 }
6052 }
6053
ebe42d16
AD
6054 /* move us one more past the eop_desc for start of next pkt */
6055 tx_buffer++;
6056 tx_desc++;
6057 i++;
6058 if (unlikely(!i)) {
6059 i -= tx_ring->count;
6060 tx_buffer = tx_ring->tx_buffer_info;
6061 tx_desc = IGB_TX_DESC(tx_ring, 0);
6062 }
f4128785
AD
6063
6064 /* issue prefetch for next Tx descriptor */
6065 prefetch(tx_desc);
6066
6067 /* update budget accounting */
6068 budget--;
6069 } while (likely(budget));
0e014cb1 6070
bdbc0631
ED
6071 netdev_tx_completed_queue(txring_txq(tx_ring),
6072 total_packets, total_bytes);
8542db05 6073 i += tx_ring->count;
9d5c8243 6074 tx_ring->next_to_clean = i;
13fde97a
AD
6075 u64_stats_update_begin(&tx_ring->tx_syncp);
6076 tx_ring->tx_stats.bytes += total_bytes;
6077 tx_ring->tx_stats.packets += total_packets;
6078 u64_stats_update_end(&tx_ring->tx_syncp);
0ba82994
AD
6079 q_vector->tx.total_bytes += total_bytes;
6080 q_vector->tx.total_packets += total_packets;
9d5c8243 6081
6d095fa8 6082 if (test_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags)) {
13fde97a 6083 struct e1000_hw *hw = &adapter->hw;
12dcd86b 6084
9d5c8243 6085 /* Detect a transmit hang in hardware, this serializes the
b980ac18
JK
6086 * check with the clearing of time_stamp and movement of i
6087 */
6d095fa8 6088 clear_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
f4128785 6089 if (tx_buffer->next_to_watch &&
8542db05 6090 time_after(jiffies, tx_buffer->time_stamp +
8e95a202
JP
6091 (adapter->tx_timeout_factor * HZ)) &&
6092 !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
9d5c8243 6093
9d5c8243 6094 /* detected Tx unit hang */
59d71989 6095 dev_err(tx_ring->dev,
9d5c8243 6096 "Detected Tx Unit Hang\n"
2d064c06 6097 " Tx Queue <%d>\n"
9d5c8243
AK
6098 " TDH <%x>\n"
6099 " TDT <%x>\n"
6100 " next_to_use <%x>\n"
6101 " next_to_clean <%x>\n"
9d5c8243
AK
6102 "buffer_info[next_to_clean]\n"
6103 " time_stamp <%lx>\n"
8542db05 6104 " next_to_watch <%p>\n"
9d5c8243
AK
6105 " jiffies <%lx>\n"
6106 " desc.status <%x>\n",
2d064c06 6107 tx_ring->queue_index,
238ac817 6108 rd32(E1000_TDH(tx_ring->reg_idx)),
fce99e34 6109 readl(tx_ring->tail),
9d5c8243
AK
6110 tx_ring->next_to_use,
6111 tx_ring->next_to_clean,
8542db05 6112 tx_buffer->time_stamp,
f4128785 6113 tx_buffer->next_to_watch,
9d5c8243 6114 jiffies,
f4128785 6115 tx_buffer->next_to_watch->wb.status);
13fde97a
AD
6116 netif_stop_subqueue(tx_ring->netdev,
6117 tx_ring->queue_index);
6118
6119 /* we are about to reset, no point in enabling stuff */
6120 return true;
9d5c8243
AK
6121 }
6122 }
13fde97a 6123
21ba6fe1 6124#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
13fde97a 6125 if (unlikely(total_packets &&
b980ac18
JK
6126 netif_carrier_ok(tx_ring->netdev) &&
6127 igb_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD)) {
13fde97a
AD
6128 /* Make sure that anybody stopping the queue after this
6129 * sees the new next_to_clean.
6130 */
6131 smp_mb();
6132 if (__netif_subqueue_stopped(tx_ring->netdev,
6133 tx_ring->queue_index) &&
6134 !(test_bit(__IGB_DOWN, &adapter->state))) {
6135 netif_wake_subqueue(tx_ring->netdev,
6136 tx_ring->queue_index);
6137
6138 u64_stats_update_begin(&tx_ring->tx_syncp);
6139 tx_ring->tx_stats.restart_queue++;
6140 u64_stats_update_end(&tx_ring->tx_syncp);
6141 }
6142 }
6143
6144 return !!budget;
9d5c8243
AK
6145}
6146
cbc8e55f 6147/**
b980ac18
JK
6148 * igb_reuse_rx_page - page flip buffer and store it back on the ring
6149 * @rx_ring: rx descriptor ring to store buffers on
6150 * @old_buff: donor buffer to have page reused
cbc8e55f 6151 *
b980ac18 6152 * Synchronizes page for reuse by the adapter
cbc8e55f
AD
6153 **/
6154static void igb_reuse_rx_page(struct igb_ring *rx_ring,
6155 struct igb_rx_buffer *old_buff)
6156{
6157 struct igb_rx_buffer *new_buff;
6158 u16 nta = rx_ring->next_to_alloc;
6159
6160 new_buff = &rx_ring->rx_buffer_info[nta];
6161
6162 /* update, and store next to alloc */
6163 nta++;
6164 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
6165
6166 /* transfer page from old buffer to new buffer */
6167 memcpy(new_buff, old_buff, sizeof(struct igb_rx_buffer));
6168
6169 /* sync the buffer for use by the device */
6170 dma_sync_single_range_for_device(rx_ring->dev, old_buff->dma,
6171 old_buff->page_offset,
de78d1f9 6172 IGB_RX_BUFSZ,
cbc8e55f
AD
6173 DMA_FROM_DEVICE);
6174}
6175
74e238ea
AD
6176static bool igb_can_reuse_rx_page(struct igb_rx_buffer *rx_buffer,
6177 struct page *page,
6178 unsigned int truesize)
6179{
6180 /* avoid re-using remote pages */
6181 if (unlikely(page_to_nid(page) != numa_node_id()))
6182 return false;
6183
6184#if (PAGE_SIZE < 8192)
6185 /* if we are only owner of page we can reuse it */
6186 if (unlikely(page_count(page) != 1))
6187 return false;
6188
6189 /* flip page offset to other buffer */
6190 rx_buffer->page_offset ^= IGB_RX_BUFSZ;
6191
6192 /* since we are the only owner of the page and we need to
6193 * increment it, just set the value to 2 in order to avoid
6194 * an unnecessary locked operation
6195 */
6196 atomic_set(&page->_count, 2);
6197#else
6198 /* move offset up to the next cache line */
6199 rx_buffer->page_offset += truesize;
6200
6201 if (rx_buffer->page_offset > (PAGE_SIZE - IGB_RX_BUFSZ))
6202 return false;
6203
6204 /* bump ref count on page before it is given to the stack */
6205 get_page(page);
6206#endif
6207
6208 return true;
6209}
6210
cbc8e55f 6211/**
b980ac18
JK
6212 * igb_add_rx_frag - Add contents of Rx buffer to sk_buff
6213 * @rx_ring: rx descriptor ring to transact packets on
6214 * @rx_buffer: buffer containing page to add
6215 * @rx_desc: descriptor containing length of buffer written by hardware
6216 * @skb: sk_buff to place the data into
cbc8e55f 6217 *
b980ac18
JK
6218 * This function will add the data contained in rx_buffer->page to the skb.
6219 * This is done either through a direct copy if the data in the buffer is
6220 * less than the skb header size, otherwise it will just attach the page as
6221 * a frag to the skb.
cbc8e55f 6222 *
b980ac18
JK
6223 * The function will then update the page offset if necessary and return
6224 * true if the buffer can be reused by the adapter.
cbc8e55f
AD
6225 **/
6226static bool igb_add_rx_frag(struct igb_ring *rx_ring,
6227 struct igb_rx_buffer *rx_buffer,
6228 union e1000_adv_rx_desc *rx_desc,
6229 struct sk_buff *skb)
6230{
6231 struct page *page = rx_buffer->page;
6232 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
74e238ea
AD
6233#if (PAGE_SIZE < 8192)
6234 unsigned int truesize = IGB_RX_BUFSZ;
6235#else
6236 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
6237#endif
cbc8e55f
AD
6238
6239 if ((size <= IGB_RX_HDR_LEN) && !skb_is_nonlinear(skb)) {
6240 unsigned char *va = page_address(page) + rx_buffer->page_offset;
6241
cbc8e55f
AD
6242 if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP)) {
6243 igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
6244 va += IGB_TS_HDR_LEN;
6245 size -= IGB_TS_HDR_LEN;
6246 }
6247
cbc8e55f
AD
6248 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
6249
6250 /* we can reuse buffer as-is, just make sure it is local */
6251 if (likely(page_to_nid(page) == numa_node_id()))
6252 return true;
6253
6254 /* this page cannot be reused so discard it */
6255 put_page(page);
6256 return false;
6257 }
6258
6259 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
74e238ea 6260 rx_buffer->page_offset, size, truesize);
cbc8e55f 6261
74e238ea
AD
6262 return igb_can_reuse_rx_page(rx_buffer, page, truesize);
6263}
cbc8e55f 6264
2e334eee
AD
6265static struct sk_buff *igb_fetch_rx_buffer(struct igb_ring *rx_ring,
6266 union e1000_adv_rx_desc *rx_desc,
6267 struct sk_buff *skb)
6268{
6269 struct igb_rx_buffer *rx_buffer;
6270 struct page *page;
6271
6272 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
6273
2e334eee
AD
6274 page = rx_buffer->page;
6275 prefetchw(page);
6276
6277 if (likely(!skb)) {
6278 void *page_addr = page_address(page) +
6279 rx_buffer->page_offset;
6280
6281 /* prefetch first cache line of first page */
6282 prefetch(page_addr);
6283#if L1_CACHE_BYTES < 128
6284 prefetch(page_addr + L1_CACHE_BYTES);
6285#endif
6286
6287 /* allocate a skb to store the frags */
6288 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
6289 IGB_RX_HDR_LEN);
6290 if (unlikely(!skb)) {
6291 rx_ring->rx_stats.alloc_failed++;
6292 return NULL;
6293 }
6294
b980ac18 6295 /* we will be copying header into skb->data in
2e334eee
AD
6296 * pskb_may_pull so it is in our interest to prefetch
6297 * it now to avoid a possible cache miss
6298 */
6299 prefetchw(skb->data);
6300 }
6301
6302 /* we are reusing so sync this buffer for CPU use */
6303 dma_sync_single_range_for_cpu(rx_ring->dev,
6304 rx_buffer->dma,
6305 rx_buffer->page_offset,
de78d1f9 6306 IGB_RX_BUFSZ,
2e334eee
AD
6307 DMA_FROM_DEVICE);
6308
6309 /* pull page into skb */
6310 if (igb_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
6311 /* hand second half of page back to the ring */
6312 igb_reuse_rx_page(rx_ring, rx_buffer);
6313 } else {
6314 /* we are not reusing the buffer so unmap it */
6315 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
6316 PAGE_SIZE, DMA_FROM_DEVICE);
6317 }
6318
6319 /* clear contents of rx_buffer */
6320 rx_buffer->page = NULL;
6321
6322 return skb;
6323}
6324
cd392f5c 6325static inline void igb_rx_checksum(struct igb_ring *ring,
3ceb90fd
AD
6326 union e1000_adv_rx_desc *rx_desc,
6327 struct sk_buff *skb)
9d5c8243 6328{
bc8acf2c 6329 skb_checksum_none_assert(skb);
9d5c8243 6330
294e7d78 6331 /* Ignore Checksum bit is set */
3ceb90fd 6332 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_IXSM))
294e7d78
AD
6333 return;
6334
6335 /* Rx checksum disabled via ethtool */
6336 if (!(ring->netdev->features & NETIF_F_RXCSUM))
9d5c8243 6337 return;
85ad76b2 6338
9d5c8243 6339 /* TCP/UDP checksum error bit is set */
3ceb90fd
AD
6340 if (igb_test_staterr(rx_desc,
6341 E1000_RXDEXT_STATERR_TCPE |
6342 E1000_RXDEXT_STATERR_IPE)) {
b980ac18 6343 /* work around errata with sctp packets where the TCPE aka
b9473560
JB
6344 * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
6345 * packets, (aka let the stack check the crc32c)
6346 */
866cff06
AD
6347 if (!((skb->len == 60) &&
6348 test_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags))) {
12dcd86b 6349 u64_stats_update_begin(&ring->rx_syncp);
04a5fcaa 6350 ring->rx_stats.csum_err++;
12dcd86b
ED
6351 u64_stats_update_end(&ring->rx_syncp);
6352 }
9d5c8243 6353 /* let the stack verify checksum errors */
9d5c8243
AK
6354 return;
6355 }
6356 /* It must be a TCP or UDP packet with a valid checksum */
3ceb90fd
AD
6357 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_TCPCS |
6358 E1000_RXD_STAT_UDPCS))
9d5c8243
AK
6359 skb->ip_summed = CHECKSUM_UNNECESSARY;
6360
3ceb90fd
AD
6361 dev_dbg(ring->dev, "cksum success: bits %08X\n",
6362 le32_to_cpu(rx_desc->wb.upper.status_error));
9d5c8243
AK
6363}
6364
077887c3
AD
6365static inline void igb_rx_hash(struct igb_ring *ring,
6366 union e1000_adv_rx_desc *rx_desc,
6367 struct sk_buff *skb)
6368{
6369 if (ring->netdev->features & NETIF_F_RXHASH)
6370 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
6371}
6372
2e334eee 6373/**
b980ac18
JK
6374 * igb_is_non_eop - process handling of non-EOP buffers
6375 * @rx_ring: Rx ring being processed
6376 * @rx_desc: Rx descriptor for current buffer
6377 * @skb: current socket buffer containing buffer in progress
2e334eee 6378 *
b980ac18
JK
6379 * This function updates next to clean. If the buffer is an EOP buffer
6380 * this function exits returning false, otherwise it will place the
6381 * sk_buff in the next buffer to be chained and return true indicating
6382 * that this is in fact a non-EOP buffer.
2e334eee
AD
6383 **/
6384static bool igb_is_non_eop(struct igb_ring *rx_ring,
6385 union e1000_adv_rx_desc *rx_desc)
6386{
6387 u32 ntc = rx_ring->next_to_clean + 1;
6388
6389 /* fetch, update, and store next to clean */
6390 ntc = (ntc < rx_ring->count) ? ntc : 0;
6391 rx_ring->next_to_clean = ntc;
6392
6393 prefetch(IGB_RX_DESC(rx_ring, ntc));
6394
6395 if (likely(igb_test_staterr(rx_desc, E1000_RXD_STAT_EOP)))
6396 return false;
6397
6398 return true;
6399}
6400
1a1c225b 6401/**
b980ac18
JK
6402 * igb_get_headlen - determine size of header for LRO/GRO
6403 * @data: pointer to the start of the headers
6404 * @max_len: total length of section to find headers in
1a1c225b 6405 *
b980ac18
JK
6406 * This function is meant to determine the length of headers that will
6407 * be recognized by hardware for LRO, and GRO offloads. The main
6408 * motivation of doing this is to only perform one pull for IPv4 TCP
6409 * packets so that we can do basic things like calculating the gso_size
6410 * based on the average data per packet.
1a1c225b
AD
6411 **/
6412static unsigned int igb_get_headlen(unsigned char *data,
6413 unsigned int max_len)
6414{
6415 union {
6416 unsigned char *network;
6417 /* l2 headers */
6418 struct ethhdr *eth;
6419 struct vlan_hdr *vlan;
6420 /* l3 headers */
6421 struct iphdr *ipv4;
6422 struct ipv6hdr *ipv6;
6423 } hdr;
6424 __be16 protocol;
6425 u8 nexthdr = 0; /* default to not TCP */
6426 u8 hlen;
6427
6428 /* this should never happen, but better safe than sorry */
6429 if (max_len < ETH_HLEN)
6430 return max_len;
6431
6432 /* initialize network frame pointer */
6433 hdr.network = data;
6434
6435 /* set first protocol and move network header forward */
6436 protocol = hdr.eth->h_proto;
6437 hdr.network += ETH_HLEN;
6438
6439 /* handle any vlan tag if present */
6440 if (protocol == __constant_htons(ETH_P_8021Q)) {
6441 if ((hdr.network - data) > (max_len - VLAN_HLEN))
6442 return max_len;
6443
6444 protocol = hdr.vlan->h_vlan_encapsulated_proto;
6445 hdr.network += VLAN_HLEN;
6446 }
6447
6448 /* handle L3 protocols */
6449 if (protocol == __constant_htons(ETH_P_IP)) {
6450 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
6451 return max_len;
6452
6453 /* access ihl as a u8 to avoid unaligned access on ia64 */
6454 hlen = (hdr.network[0] & 0x0F) << 2;
6455
6456 /* verify hlen meets minimum size requirements */
6457 if (hlen < sizeof(struct iphdr))
6458 return hdr.network - data;
6459
f2fb4ab2 6460 /* record next protocol if header is present */
b9555f66 6461 if (!(hdr.ipv4->frag_off & htons(IP_OFFSET)))
f2fb4ab2 6462 nexthdr = hdr.ipv4->protocol;
1a1c225b
AD
6463 } else if (protocol == __constant_htons(ETH_P_IPV6)) {
6464 if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
6465 return max_len;
6466
6467 /* record next protocol */
6468 nexthdr = hdr.ipv6->nexthdr;
f2fb4ab2 6469 hlen = sizeof(struct ipv6hdr);
1a1c225b
AD
6470 } else {
6471 return hdr.network - data;
6472 }
6473
f2fb4ab2
AD
6474 /* relocate pointer to start of L4 header */
6475 hdr.network += hlen;
6476
1a1c225b
AD
6477 /* finally sort out TCP */
6478 if (nexthdr == IPPROTO_TCP) {
6479 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
6480 return max_len;
6481
6482 /* access doff as a u8 to avoid unaligned access on ia64 */
6483 hlen = (hdr.network[12] & 0xF0) >> 2;
6484
6485 /* verify hlen meets minimum size requirements */
6486 if (hlen < sizeof(struct tcphdr))
6487 return hdr.network - data;
6488
6489 hdr.network += hlen;
6490 } else if (nexthdr == IPPROTO_UDP) {
6491 if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
6492 return max_len;
6493
6494 hdr.network += sizeof(struct udphdr);
6495 }
6496
b980ac18 6497 /* If everything has gone correctly hdr.network should be the
1a1c225b
AD
6498 * data section of the packet and will be the end of the header.
6499 * If not then it probably represents the end of the last recognized
6500 * header.
6501 */
6502 if ((hdr.network - data) < max_len)
6503 return hdr.network - data;
6504 else
6505 return max_len;
6506}
6507
6508/**
b980ac18
JK
6509 * igb_pull_tail - igb specific version of skb_pull_tail
6510 * @rx_ring: rx descriptor ring packet is being transacted on
6511 * @rx_desc: pointer to the EOP Rx descriptor
6512 * @skb: pointer to current skb being adjusted
1a1c225b 6513 *
b980ac18
JK
6514 * This function is an igb specific version of __pskb_pull_tail. The
6515 * main difference between this version and the original function is that
6516 * this function can make several assumptions about the state of things
6517 * that allow for significant optimizations versus the standard function.
6518 * As a result we can do things like drop a frag and maintain an accurate
6519 * truesize for the skb.
1a1c225b
AD
6520 */
6521static void igb_pull_tail(struct igb_ring *rx_ring,
6522 union e1000_adv_rx_desc *rx_desc,
6523 struct sk_buff *skb)
2d94d8ab 6524{
1a1c225b
AD
6525 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
6526 unsigned char *va;
6527 unsigned int pull_len;
6528
b980ac18 6529 /* it is valid to use page_address instead of kmap since we are
1a1c225b
AD
6530 * working with pages allocated out of the lomem pool per
6531 * alloc_page(GFP_ATOMIC)
2d94d8ab 6532 */
1a1c225b
AD
6533 va = skb_frag_address(frag);
6534
1a1c225b
AD
6535 if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP)) {
6536 /* retrieve timestamp from buffer */
6537 igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
6538
6539 /* update pointers to remove timestamp header */
6540 skb_frag_size_sub(frag, IGB_TS_HDR_LEN);
6541 frag->page_offset += IGB_TS_HDR_LEN;
6542 skb->data_len -= IGB_TS_HDR_LEN;
6543 skb->len -= IGB_TS_HDR_LEN;
6544
6545 /* move va to start of packet data */
6546 va += IGB_TS_HDR_LEN;
6547 }
6548
b980ac18 6549 /* we need the header to contain the greater of either ETH_HLEN or
1a1c225b
AD
6550 * 60 bytes if the skb->len is less than 60 for skb_pad.
6551 */
6552 pull_len = igb_get_headlen(va, IGB_RX_HDR_LEN);
6553
6554 /* align pull length to size of long to optimize memcpy performance */
6555 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
6556
6557 /* update all of the pointers */
6558 skb_frag_size_sub(frag, pull_len);
6559 frag->page_offset += pull_len;
6560 skb->data_len -= pull_len;
6561 skb->tail += pull_len;
6562}
6563
6564/**
b980ac18
JK
6565 * igb_cleanup_headers - Correct corrupted or empty headers
6566 * @rx_ring: rx descriptor ring packet is being transacted on
6567 * @rx_desc: pointer to the EOP Rx descriptor
6568 * @skb: pointer to current skb being fixed
1a1c225b 6569 *
b980ac18
JK
6570 * Address the case where we are pulling data in on pages only
6571 * and as such no data is present in the skb header.
1a1c225b 6572 *
b980ac18
JK
6573 * In addition if skb is not at least 60 bytes we need to pad it so that
6574 * it is large enough to qualify as a valid Ethernet frame.
1a1c225b 6575 *
b980ac18 6576 * Returns true if an error was encountered and skb was freed.
1a1c225b
AD
6577 **/
6578static bool igb_cleanup_headers(struct igb_ring *rx_ring,
6579 union e1000_adv_rx_desc *rx_desc,
6580 struct sk_buff *skb)
6581{
1a1c225b
AD
6582 if (unlikely((igb_test_staterr(rx_desc,
6583 E1000_RXDEXT_ERR_FRAME_ERR_MASK)))) {
6584 struct net_device *netdev = rx_ring->netdev;
6585 if (!(netdev->features & NETIF_F_RXALL)) {
6586 dev_kfree_skb_any(skb);
6587 return true;
6588 }
6589 }
6590
6591 /* place header in linear portion of buffer */
6592 if (skb_is_nonlinear(skb))
6593 igb_pull_tail(rx_ring, rx_desc, skb);
6594
6595 /* if skb_pad returns an error the skb was freed */
6596 if (unlikely(skb->len < 60)) {
6597 int pad_len = 60 - skb->len;
6598
6599 if (skb_pad(skb, pad_len))
6600 return true;
6601 __skb_put(skb, pad_len);
6602 }
6603
6604 return false;
2d94d8ab
AD
6605}
6606
db2ee5bd 6607/**
b980ac18
JK
6608 * igb_process_skb_fields - Populate skb header fields from Rx descriptor
6609 * @rx_ring: rx descriptor ring packet is being transacted on
6610 * @rx_desc: pointer to the EOP Rx descriptor
6611 * @skb: pointer to current skb being populated
db2ee5bd 6612 *
b980ac18
JK
6613 * This function checks the ring, descriptor, and packet information in
6614 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
6615 * other fields within the skb.
db2ee5bd
AD
6616 **/
6617static void igb_process_skb_fields(struct igb_ring *rx_ring,
6618 union e1000_adv_rx_desc *rx_desc,
6619 struct sk_buff *skb)
6620{
6621 struct net_device *dev = rx_ring->netdev;
6622
6623 igb_rx_hash(rx_ring, rx_desc, skb);
6624
6625 igb_rx_checksum(rx_ring, rx_desc, skb);
6626
db2ee5bd 6627 igb_ptp_rx_hwtstamp(rx_ring->q_vector, rx_desc, skb);
db2ee5bd 6628
f646968f 6629 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
db2ee5bd
AD
6630 igb_test_staterr(rx_desc, E1000_RXD_STAT_VP)) {
6631 u16 vid;
6632 if (igb_test_staterr(rx_desc, E1000_RXDEXT_STATERR_LB) &&
6633 test_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &rx_ring->flags))
6634 vid = be16_to_cpu(rx_desc->wb.upper.vlan);
6635 else
6636 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
6637
86a9bad3 6638 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
db2ee5bd
AD
6639 }
6640
6641 skb_record_rx_queue(skb, rx_ring->queue_index);
6642
6643 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
6644}
6645
2e334eee 6646static bool igb_clean_rx_irq(struct igb_q_vector *q_vector, const int budget)
9d5c8243 6647{
0ba82994 6648 struct igb_ring *rx_ring = q_vector->rx.ring;
1a1c225b 6649 struct sk_buff *skb = rx_ring->skb;
9d5c8243 6650 unsigned int total_bytes = 0, total_packets = 0;
16eb8815 6651 u16 cleaned_count = igb_desc_unused(rx_ring);
9d5c8243 6652
2e334eee
AD
6653 do {
6654 union e1000_adv_rx_desc *rx_desc;
bf36c1a0 6655
2e334eee
AD
6656 /* return some buffers to hardware, one at a time is too slow */
6657 if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
6658 igb_alloc_rx_buffers(rx_ring, cleaned_count);
6659 cleaned_count = 0;
6660 }
bf36c1a0 6661
2e334eee 6662 rx_desc = IGB_RX_DESC(rx_ring, rx_ring->next_to_clean);
16eb8815 6663
2e334eee
AD
6664 if (!igb_test_staterr(rx_desc, E1000_RXD_STAT_DD))
6665 break;
9d5c8243 6666
74e238ea
AD
6667 /* This memory barrier is needed to keep us from reading
6668 * any other fields out of the rx_desc until we know the
6669 * RXD_STAT_DD bit is set
6670 */
6671 rmb();
6672
2e334eee 6673 /* retrieve a buffer from the ring */
f9d40f6a 6674 skb = igb_fetch_rx_buffer(rx_ring, rx_desc, skb);
9d5c8243 6675
2e334eee
AD
6676 /* exit if we failed to retrieve a buffer */
6677 if (!skb)
6678 break;
1a1c225b 6679
2e334eee 6680 cleaned_count++;
1a1c225b 6681
2e334eee
AD
6682 /* fetch next buffer in frame if non-eop */
6683 if (igb_is_non_eop(rx_ring, rx_desc))
6684 continue;
1a1c225b
AD
6685
6686 /* verify the packet layout is correct */
6687 if (igb_cleanup_headers(rx_ring, rx_desc, skb)) {
6688 skb = NULL;
6689 continue;
9d5c8243 6690 }
9d5c8243 6691
db2ee5bd 6692 /* probably a little skewed due to removing CRC */
3ceb90fd 6693 total_bytes += skb->len;
3ceb90fd 6694
db2ee5bd
AD
6695 /* populate checksum, timestamp, VLAN, and protocol */
6696 igb_process_skb_fields(rx_ring, rx_desc, skb);
3ceb90fd 6697
b2cb09b1 6698 napi_gro_receive(&q_vector->napi, skb);
9d5c8243 6699
1a1c225b
AD
6700 /* reset skb pointer */
6701 skb = NULL;
6702
2e334eee
AD
6703 /* update budget accounting */
6704 total_packets++;
6705 } while (likely(total_packets < budget));
bf36c1a0 6706
1a1c225b
AD
6707 /* place incomplete frames back on ring for completion */
6708 rx_ring->skb = skb;
6709
12dcd86b 6710 u64_stats_update_begin(&rx_ring->rx_syncp);
9d5c8243
AK
6711 rx_ring->rx_stats.packets += total_packets;
6712 rx_ring->rx_stats.bytes += total_bytes;
12dcd86b 6713 u64_stats_update_end(&rx_ring->rx_syncp);
0ba82994
AD
6714 q_vector->rx.total_packets += total_packets;
6715 q_vector->rx.total_bytes += total_bytes;
c023cd88
AD
6716
6717 if (cleaned_count)
cd392f5c 6718 igb_alloc_rx_buffers(rx_ring, cleaned_count);
c023cd88 6719
2e334eee 6720 return (total_packets < budget);
9d5c8243
AK
6721}
6722
c023cd88 6723static bool igb_alloc_mapped_page(struct igb_ring *rx_ring,
06034649 6724 struct igb_rx_buffer *bi)
c023cd88
AD
6725{
6726 struct page *page = bi->page;
cbc8e55f 6727 dma_addr_t dma;
c023cd88 6728
cbc8e55f
AD
6729 /* since we are recycling buffers we should seldom need to alloc */
6730 if (likely(page))
c023cd88
AD
6731 return true;
6732
cbc8e55f
AD
6733 /* alloc new page for storage */
6734 page = __skb_alloc_page(GFP_ATOMIC | __GFP_COLD, NULL);
6735 if (unlikely(!page)) {
6736 rx_ring->rx_stats.alloc_failed++;
6737 return false;
c023cd88
AD
6738 }
6739
cbc8e55f
AD
6740 /* map page for use */
6741 dma = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
c023cd88 6742
b980ac18 6743 /* if mapping failed free memory back to system since
cbc8e55f
AD
6744 * there isn't much point in holding memory we can't use
6745 */
1a1c225b 6746 if (dma_mapping_error(rx_ring->dev, dma)) {
cbc8e55f
AD
6747 __free_page(page);
6748
c023cd88
AD
6749 rx_ring->rx_stats.alloc_failed++;
6750 return false;
6751 }
6752
1a1c225b 6753 bi->dma = dma;
cbc8e55f
AD
6754 bi->page = page;
6755 bi->page_offset = 0;
1a1c225b 6756
c023cd88
AD
6757 return true;
6758}
6759
9d5c8243 6760/**
b980ac18
JK
6761 * igb_alloc_rx_buffers - Replace used receive buffers; packet split
6762 * @adapter: address of board private structure
9d5c8243 6763 **/
cd392f5c 6764void igb_alloc_rx_buffers(struct igb_ring *rx_ring, u16 cleaned_count)
9d5c8243 6765{
9d5c8243 6766 union e1000_adv_rx_desc *rx_desc;
06034649 6767 struct igb_rx_buffer *bi;
c023cd88 6768 u16 i = rx_ring->next_to_use;
9d5c8243 6769
cbc8e55f
AD
6770 /* nothing to do */
6771 if (!cleaned_count)
6772 return;
6773
60136906 6774 rx_desc = IGB_RX_DESC(rx_ring, i);
06034649 6775 bi = &rx_ring->rx_buffer_info[i];
c023cd88 6776 i -= rx_ring->count;
9d5c8243 6777
cbc8e55f 6778 do {
1a1c225b 6779 if (!igb_alloc_mapped_page(rx_ring, bi))
c023cd88 6780 break;
9d5c8243 6781
b980ac18 6782 /* Refresh the desc even if buffer_addrs didn't change
cbc8e55f
AD
6783 * because each write-back erases this info.
6784 */
f9d40f6a 6785 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
9d5c8243 6786
c023cd88
AD
6787 rx_desc++;
6788 bi++;
9d5c8243 6789 i++;
c023cd88 6790 if (unlikely(!i)) {
60136906 6791 rx_desc = IGB_RX_DESC(rx_ring, 0);
06034649 6792 bi = rx_ring->rx_buffer_info;
c023cd88
AD
6793 i -= rx_ring->count;
6794 }
6795
6796 /* clear the hdr_addr for the next_to_use descriptor */
6797 rx_desc->read.hdr_addr = 0;
cbc8e55f
AD
6798
6799 cleaned_count--;
6800 } while (cleaned_count);
9d5c8243 6801
c023cd88
AD
6802 i += rx_ring->count;
6803
9d5c8243 6804 if (rx_ring->next_to_use != i) {
cbc8e55f 6805 /* record the next descriptor to use */
9d5c8243 6806 rx_ring->next_to_use = i;
9d5c8243 6807
cbc8e55f
AD
6808 /* update next to alloc since we have filled the ring */
6809 rx_ring->next_to_alloc = i;
6810
b980ac18 6811 /* Force memory writes to complete before letting h/w
9d5c8243
AK
6812 * know there are new descriptors to fetch. (Only
6813 * applicable for weak-ordered memory model archs,
cbc8e55f
AD
6814 * such as IA-64).
6815 */
9d5c8243 6816 wmb();
fce99e34 6817 writel(i, rx_ring->tail);
9d5c8243
AK
6818 }
6819}
6820
6821/**
6822 * igb_mii_ioctl -
6823 * @netdev:
6824 * @ifreq:
6825 * @cmd:
6826 **/
6827static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
6828{
6829 struct igb_adapter *adapter = netdev_priv(netdev);
6830 struct mii_ioctl_data *data = if_mii(ifr);
6831
6832 if (adapter->hw.phy.media_type != e1000_media_type_copper)
6833 return -EOPNOTSUPP;
6834
6835 switch (cmd) {
6836 case SIOCGMIIPHY:
6837 data->phy_id = adapter->hw.phy.addr;
6838 break;
6839 case SIOCGMIIREG:
f5f4cf08
AD
6840 if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
6841 &data->val_out))
9d5c8243
AK
6842 return -EIO;
6843 break;
6844 case SIOCSMIIREG:
6845 default:
6846 return -EOPNOTSUPP;
6847 }
6848 return 0;
6849}
6850
6851/**
6852 * igb_ioctl -
6853 * @netdev:
6854 * @ifreq:
6855 * @cmd:
6856 **/
6857static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
6858{
6859 switch (cmd) {
6860 case SIOCGMIIPHY:
6861 case SIOCGMIIREG:
6862 case SIOCSMIIREG:
6863 return igb_mii_ioctl(netdev, ifr, cmd);
c6cb090b 6864 case SIOCSHWTSTAMP:
a79f4f88 6865 return igb_ptp_hwtstamp_ioctl(netdev, ifr, cmd);
9d5c8243
AK
6866 default:
6867 return -EOPNOTSUPP;
6868 }
6869}
6870
009bc06e
AD
6871s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
6872{
6873 struct igb_adapter *adapter = hw->back;
009bc06e 6874
23d028cc 6875 if (pcie_capability_read_word(adapter->pdev, reg, value))
009bc06e
AD
6876 return -E1000_ERR_CONFIG;
6877
009bc06e
AD
6878 return 0;
6879}
6880
6881s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
6882{
6883 struct igb_adapter *adapter = hw->back;
009bc06e 6884
23d028cc 6885 if (pcie_capability_write_word(adapter->pdev, reg, *value))
009bc06e
AD
6886 return -E1000_ERR_CONFIG;
6887
009bc06e
AD
6888 return 0;
6889}
6890
c8f44aff 6891static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features)
9d5c8243
AK
6892{
6893 struct igb_adapter *adapter = netdev_priv(netdev);
6894 struct e1000_hw *hw = &adapter->hw;
6895 u32 ctrl, rctl;
f646968f 6896 bool enable = !!(features & NETIF_F_HW_VLAN_CTAG_RX);
9d5c8243 6897
5faf030c 6898 if (enable) {
9d5c8243
AK
6899 /* enable VLAN tag insert/strip */
6900 ctrl = rd32(E1000_CTRL);
6901 ctrl |= E1000_CTRL_VME;
6902 wr32(E1000_CTRL, ctrl);
6903
51466239 6904 /* Disable CFI check */
9d5c8243 6905 rctl = rd32(E1000_RCTL);
9d5c8243
AK
6906 rctl &= ~E1000_RCTL_CFIEN;
6907 wr32(E1000_RCTL, rctl);
9d5c8243
AK
6908 } else {
6909 /* disable VLAN tag insert/strip */
6910 ctrl = rd32(E1000_CTRL);
6911 ctrl &= ~E1000_CTRL_VME;
6912 wr32(E1000_CTRL, ctrl);
9d5c8243
AK
6913 }
6914
e1739522 6915 igb_rlpml_set(adapter);
9d5c8243
AK
6916}
6917
80d5c368
PM
6918static int igb_vlan_rx_add_vid(struct net_device *netdev,
6919 __be16 proto, u16 vid)
9d5c8243
AK
6920{
6921 struct igb_adapter *adapter = netdev_priv(netdev);
6922 struct e1000_hw *hw = &adapter->hw;
4ae196df 6923 int pf_id = adapter->vfs_allocated_count;
9d5c8243 6924
51466239
AD
6925 /* attempt to add filter to vlvf array */
6926 igb_vlvf_set(adapter, vid, true, pf_id);
4ae196df 6927
51466239
AD
6928 /* add the filter since PF can receive vlans w/o entry in vlvf */
6929 igb_vfta_set(hw, vid, true);
b2cb09b1
JP
6930
6931 set_bit(vid, adapter->active_vlans);
8e586137
JP
6932
6933 return 0;
9d5c8243
AK
6934}
6935
80d5c368
PM
6936static int igb_vlan_rx_kill_vid(struct net_device *netdev,
6937 __be16 proto, u16 vid)
9d5c8243
AK
6938{
6939 struct igb_adapter *adapter = netdev_priv(netdev);
6940 struct e1000_hw *hw = &adapter->hw;
4ae196df 6941 int pf_id = adapter->vfs_allocated_count;
51466239 6942 s32 err;
9d5c8243 6943
51466239
AD
6944 /* remove vlan from VLVF table array */
6945 err = igb_vlvf_set(adapter, vid, false, pf_id);
9d5c8243 6946
51466239
AD
6947 /* if vid was not present in VLVF just remove it from table */
6948 if (err)
4ae196df 6949 igb_vfta_set(hw, vid, false);
b2cb09b1
JP
6950
6951 clear_bit(vid, adapter->active_vlans);
8e586137
JP
6952
6953 return 0;
9d5c8243
AK
6954}
6955
6956static void igb_restore_vlan(struct igb_adapter *adapter)
6957{
b2cb09b1 6958 u16 vid;
9d5c8243 6959
5faf030c
AD
6960 igb_vlan_mode(adapter->netdev, adapter->netdev->features);
6961
b2cb09b1 6962 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
80d5c368 6963 igb_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
9d5c8243
AK
6964}
6965
14ad2513 6966int igb_set_spd_dplx(struct igb_adapter *adapter, u32 spd, u8 dplx)
9d5c8243 6967{
090b1795 6968 struct pci_dev *pdev = adapter->pdev;
9d5c8243
AK
6969 struct e1000_mac_info *mac = &adapter->hw.mac;
6970
6971 mac->autoneg = 0;
6972
14ad2513 6973 /* Make sure dplx is at most 1 bit and lsb of speed is not set
b980ac18
JK
6974 * for the switch() below to work
6975 */
14ad2513
DD
6976 if ((spd & 1) || (dplx & ~1))
6977 goto err_inval;
6978
f502ef7d
AA
6979 /* Fiber NIC's only allow 1000 gbps Full duplex
6980 * and 100Mbps Full duplex for 100baseFx sfp
6981 */
6982 if (adapter->hw.phy.media_type == e1000_media_type_internal_serdes) {
6983 switch (spd + dplx) {
6984 case SPEED_10 + DUPLEX_HALF:
6985 case SPEED_10 + DUPLEX_FULL:
6986 case SPEED_100 + DUPLEX_HALF:
6987 goto err_inval;
6988 default:
6989 break;
6990 }
6991 }
cd2638a8 6992
14ad2513 6993 switch (spd + dplx) {
9d5c8243
AK
6994 case SPEED_10 + DUPLEX_HALF:
6995 mac->forced_speed_duplex = ADVERTISE_10_HALF;
6996 break;
6997 case SPEED_10 + DUPLEX_FULL:
6998 mac->forced_speed_duplex = ADVERTISE_10_FULL;
6999 break;
7000 case SPEED_100 + DUPLEX_HALF:
7001 mac->forced_speed_duplex = ADVERTISE_100_HALF;
7002 break;
7003 case SPEED_100 + DUPLEX_FULL:
7004 mac->forced_speed_duplex = ADVERTISE_100_FULL;
7005 break;
7006 case SPEED_1000 + DUPLEX_FULL:
7007 mac->autoneg = 1;
7008 adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
7009 break;
7010 case SPEED_1000 + DUPLEX_HALF: /* not supported */
7011 default:
14ad2513 7012 goto err_inval;
9d5c8243 7013 }
8376dad0
JB
7014
7015 /* clear MDI, MDI(-X) override is only allowed when autoneg enabled */
7016 adapter->hw.phy.mdix = AUTO_ALL_MODES;
7017
9d5c8243 7018 return 0;
14ad2513
DD
7019
7020err_inval:
7021 dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
7022 return -EINVAL;
9d5c8243
AK
7023}
7024
749ab2cd
YZ
7025static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake,
7026 bool runtime)
9d5c8243
AK
7027{
7028 struct net_device *netdev = pci_get_drvdata(pdev);
7029 struct igb_adapter *adapter = netdev_priv(netdev);
7030 struct e1000_hw *hw = &adapter->hw;
2d064c06 7031 u32 ctrl, rctl, status;
749ab2cd 7032 u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
9d5c8243
AK
7033#ifdef CONFIG_PM
7034 int retval = 0;
7035#endif
7036
7037 netif_device_detach(netdev);
7038
a88f10ec 7039 if (netif_running(netdev))
749ab2cd 7040 __igb_close(netdev, true);
a88f10ec 7041
047e0030 7042 igb_clear_interrupt_scheme(adapter);
9d5c8243
AK
7043
7044#ifdef CONFIG_PM
7045 retval = pci_save_state(pdev);
7046 if (retval)
7047 return retval;
7048#endif
7049
7050 status = rd32(E1000_STATUS);
7051 if (status & E1000_STATUS_LU)
7052 wufc &= ~E1000_WUFC_LNKC;
7053
7054 if (wufc) {
7055 igb_setup_rctl(adapter);
ff41f8dc 7056 igb_set_rx_mode(netdev);
9d5c8243
AK
7057
7058 /* turn on all-multi mode if wake on multicast is enabled */
7059 if (wufc & E1000_WUFC_MC) {
7060 rctl = rd32(E1000_RCTL);
7061 rctl |= E1000_RCTL_MPE;
7062 wr32(E1000_RCTL, rctl);
7063 }
7064
7065 ctrl = rd32(E1000_CTRL);
7066 /* advertise wake from D3Cold */
7067 #define E1000_CTRL_ADVD3WUC 0x00100000
7068 /* phy power management enable */
7069 #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
7070 ctrl |= E1000_CTRL_ADVD3WUC;
7071 wr32(E1000_CTRL, ctrl);
7072
9d5c8243 7073 /* Allow time for pending master requests to run */
330a6d6a 7074 igb_disable_pcie_master(hw);
9d5c8243
AK
7075
7076 wr32(E1000_WUC, E1000_WUC_PME_EN);
7077 wr32(E1000_WUFC, wufc);
9d5c8243
AK
7078 } else {
7079 wr32(E1000_WUC, 0);
7080 wr32(E1000_WUFC, 0);
9d5c8243
AK
7081 }
7082
3fe7c4c9
RW
7083 *enable_wake = wufc || adapter->en_mng_pt;
7084 if (!*enable_wake)
88a268c1
NN
7085 igb_power_down_link(adapter);
7086 else
7087 igb_power_up_link(adapter);
9d5c8243
AK
7088
7089 /* Release control of h/w to f/w. If f/w is AMT enabled, this
b980ac18
JK
7090 * would have already happened in close and is redundant.
7091 */
9d5c8243
AK
7092 igb_release_hw_control(adapter);
7093
7094 pci_disable_device(pdev);
7095
9d5c8243
AK
7096 return 0;
7097}
7098
7099#ifdef CONFIG_PM
d9dd966d 7100#ifdef CONFIG_PM_SLEEP
749ab2cd 7101static int igb_suspend(struct device *dev)
3fe7c4c9
RW
7102{
7103 int retval;
7104 bool wake;
749ab2cd 7105 struct pci_dev *pdev = to_pci_dev(dev);
3fe7c4c9 7106
749ab2cd 7107 retval = __igb_shutdown(pdev, &wake, 0);
3fe7c4c9
RW
7108 if (retval)
7109 return retval;
7110
7111 if (wake) {
7112 pci_prepare_to_sleep(pdev);
7113 } else {
7114 pci_wake_from_d3(pdev, false);
7115 pci_set_power_state(pdev, PCI_D3hot);
7116 }
7117
7118 return 0;
7119}
d9dd966d 7120#endif /* CONFIG_PM_SLEEP */
3fe7c4c9 7121
749ab2cd 7122static int igb_resume(struct device *dev)
9d5c8243 7123{
749ab2cd 7124 struct pci_dev *pdev = to_pci_dev(dev);
9d5c8243
AK
7125 struct net_device *netdev = pci_get_drvdata(pdev);
7126 struct igb_adapter *adapter = netdev_priv(netdev);
7127 struct e1000_hw *hw = &adapter->hw;
7128 u32 err;
7129
7130 pci_set_power_state(pdev, PCI_D0);
7131 pci_restore_state(pdev);
b94f2d77 7132 pci_save_state(pdev);
42bfd33a 7133
aed5dec3 7134 err = pci_enable_device_mem(pdev);
9d5c8243
AK
7135 if (err) {
7136 dev_err(&pdev->dev,
7137 "igb: Cannot enable PCI device from suspend\n");
7138 return err;
7139 }
7140 pci_set_master(pdev);
7141
7142 pci_enable_wake(pdev, PCI_D3hot, 0);
7143 pci_enable_wake(pdev, PCI_D3cold, 0);
7144
53c7d064 7145 if (igb_init_interrupt_scheme(adapter, true)) {
a88f10ec
AD
7146 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
7147 return -ENOMEM;
9d5c8243
AK
7148 }
7149
9d5c8243 7150 igb_reset(adapter);
a8564f03
AD
7151
7152 /* let the f/w know that the h/w is now under the control of the
b980ac18
JK
7153 * driver.
7154 */
a8564f03
AD
7155 igb_get_hw_control(adapter);
7156
9d5c8243
AK
7157 wr32(E1000_WUS, ~0);
7158
749ab2cd 7159 if (netdev->flags & IFF_UP) {
0c2cc02e 7160 rtnl_lock();
749ab2cd 7161 err = __igb_open(netdev, true);
0c2cc02e 7162 rtnl_unlock();
a88f10ec
AD
7163 if (err)
7164 return err;
7165 }
9d5c8243
AK
7166
7167 netif_device_attach(netdev);
749ab2cd
YZ
7168 return 0;
7169}
7170
7171#ifdef CONFIG_PM_RUNTIME
7172static int igb_runtime_idle(struct device *dev)
7173{
7174 struct pci_dev *pdev = to_pci_dev(dev);
7175 struct net_device *netdev = pci_get_drvdata(pdev);
7176 struct igb_adapter *adapter = netdev_priv(netdev);
7177
7178 if (!igb_has_link(adapter))
7179 pm_schedule_suspend(dev, MSEC_PER_SEC * 5);
7180
7181 return -EBUSY;
7182}
7183
7184static int igb_runtime_suspend(struct device *dev)
7185{
7186 struct pci_dev *pdev = to_pci_dev(dev);
7187 int retval;
7188 bool wake;
7189
7190 retval = __igb_shutdown(pdev, &wake, 1);
7191 if (retval)
7192 return retval;
7193
7194 if (wake) {
7195 pci_prepare_to_sleep(pdev);
7196 } else {
7197 pci_wake_from_d3(pdev, false);
7198 pci_set_power_state(pdev, PCI_D3hot);
7199 }
9d5c8243 7200
9d5c8243
AK
7201 return 0;
7202}
749ab2cd
YZ
7203
7204static int igb_runtime_resume(struct device *dev)
7205{
7206 return igb_resume(dev);
7207}
7208#endif /* CONFIG_PM_RUNTIME */
9d5c8243
AK
7209#endif
7210
7211static void igb_shutdown(struct pci_dev *pdev)
7212{
3fe7c4c9
RW
7213 bool wake;
7214
749ab2cd 7215 __igb_shutdown(pdev, &wake, 0);
3fe7c4c9
RW
7216
7217 if (system_state == SYSTEM_POWER_OFF) {
7218 pci_wake_from_d3(pdev, wake);
7219 pci_set_power_state(pdev, PCI_D3hot);
7220 }
9d5c8243
AK
7221}
7222
fa44f2f1
GR
7223#ifdef CONFIG_PCI_IOV
7224static int igb_sriov_reinit(struct pci_dev *dev)
7225{
7226 struct net_device *netdev = pci_get_drvdata(dev);
7227 struct igb_adapter *adapter = netdev_priv(netdev);
7228 struct pci_dev *pdev = adapter->pdev;
7229
7230 rtnl_lock();
7231
7232 if (netif_running(netdev))
7233 igb_close(netdev);
125a0039
SA
7234 else
7235 igb_reset(adapter);
fa44f2f1
GR
7236
7237 igb_clear_interrupt_scheme(adapter);
7238
7239 igb_init_queue_configuration(adapter);
7240
7241 if (igb_init_interrupt_scheme(adapter, true)) {
7242 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
7243 return -ENOMEM;
7244 }
7245
7246 if (netif_running(netdev))
7247 igb_open(netdev);
7248
7249 rtnl_unlock();
7250
7251 return 0;
7252}
7253
7254static int igb_pci_disable_sriov(struct pci_dev *dev)
7255{
7256 int err = igb_disable_sriov(dev);
7257
7258 if (!err)
7259 err = igb_sriov_reinit(dev);
7260
7261 return err;
7262}
7263
7264static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs)
7265{
7266 int err = igb_enable_sriov(dev, num_vfs);
7267
7268 if (err)
7269 goto out;
7270
7271 err = igb_sriov_reinit(dev);
7272 if (!err)
7273 return num_vfs;
7274
7275out:
7276 return err;
7277}
7278
7279#endif
7280static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs)
7281{
7282#ifdef CONFIG_PCI_IOV
7283 if (num_vfs == 0)
7284 return igb_pci_disable_sriov(dev);
7285 else
7286 return igb_pci_enable_sriov(dev, num_vfs);
7287#endif
7288 return 0;
7289}
7290
9d5c8243 7291#ifdef CONFIG_NET_POLL_CONTROLLER
b980ac18 7292/* Polling 'interrupt' - used by things like netconsole to send skbs
9d5c8243
AK
7293 * without having to re-enable interrupts. It's not called while
7294 * the interrupt routine is executing.
7295 */
7296static void igb_netpoll(struct net_device *netdev)
7297{
7298 struct igb_adapter *adapter = netdev_priv(netdev);
eebbbdba 7299 struct e1000_hw *hw = &adapter->hw;
0d1ae7f4 7300 struct igb_q_vector *q_vector;
9d5c8243 7301 int i;
9d5c8243 7302
047e0030 7303 for (i = 0; i < adapter->num_q_vectors; i++) {
0d1ae7f4
AD
7304 q_vector = adapter->q_vector[i];
7305 if (adapter->msix_entries)
7306 wr32(E1000_EIMC, q_vector->eims_value);
7307 else
7308 igb_irq_disable(adapter);
047e0030 7309 napi_schedule(&q_vector->napi);
eebbbdba 7310 }
9d5c8243
AK
7311}
7312#endif /* CONFIG_NET_POLL_CONTROLLER */
7313
7314/**
b980ac18
JK
7315 * igb_io_error_detected - called when PCI error is detected
7316 * @pdev: Pointer to PCI device
7317 * @state: The current pci connection state
9d5c8243 7318 *
b980ac18
JK
7319 * This function is called after a PCI bus error affecting
7320 * this device has been detected.
7321 **/
9d5c8243
AK
7322static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
7323 pci_channel_state_t state)
7324{
7325 struct net_device *netdev = pci_get_drvdata(pdev);
7326 struct igb_adapter *adapter = netdev_priv(netdev);
7327
7328 netif_device_detach(netdev);
7329
59ed6eec
AD
7330 if (state == pci_channel_io_perm_failure)
7331 return PCI_ERS_RESULT_DISCONNECT;
7332
9d5c8243
AK
7333 if (netif_running(netdev))
7334 igb_down(adapter);
7335 pci_disable_device(pdev);
7336
7337 /* Request a slot slot reset. */
7338 return PCI_ERS_RESULT_NEED_RESET;
7339}
7340
7341/**
b980ac18
JK
7342 * igb_io_slot_reset - called after the pci bus has been reset.
7343 * @pdev: Pointer to PCI device
9d5c8243 7344 *
b980ac18
JK
7345 * Restart the card from scratch, as if from a cold-boot. Implementation
7346 * resembles the first-half of the igb_resume routine.
7347 **/
9d5c8243
AK
7348static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
7349{
7350 struct net_device *netdev = pci_get_drvdata(pdev);
7351 struct igb_adapter *adapter = netdev_priv(netdev);
7352 struct e1000_hw *hw = &adapter->hw;
40a914fa 7353 pci_ers_result_t result;
42bfd33a 7354 int err;
9d5c8243 7355
aed5dec3 7356 if (pci_enable_device_mem(pdev)) {
9d5c8243
AK
7357 dev_err(&pdev->dev,
7358 "Cannot re-enable PCI device after reset.\n");
40a914fa
AD
7359 result = PCI_ERS_RESULT_DISCONNECT;
7360 } else {
7361 pci_set_master(pdev);
7362 pci_restore_state(pdev);
b94f2d77 7363 pci_save_state(pdev);
9d5c8243 7364
40a914fa
AD
7365 pci_enable_wake(pdev, PCI_D3hot, 0);
7366 pci_enable_wake(pdev, PCI_D3cold, 0);
9d5c8243 7367
40a914fa
AD
7368 igb_reset(adapter);
7369 wr32(E1000_WUS, ~0);
7370 result = PCI_ERS_RESULT_RECOVERED;
7371 }
9d5c8243 7372
ea943d41
JK
7373 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7374 if (err) {
b980ac18
JK
7375 dev_err(&pdev->dev,
7376 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
7377 err);
ea943d41
JK
7378 /* non-fatal, continue */
7379 }
40a914fa
AD
7380
7381 return result;
9d5c8243
AK
7382}
7383
7384/**
b980ac18
JK
7385 * igb_io_resume - called when traffic can start flowing again.
7386 * @pdev: Pointer to PCI device
9d5c8243 7387 *
b980ac18
JK
7388 * This callback is called when the error recovery driver tells us that
7389 * its OK to resume normal operation. Implementation resembles the
7390 * second-half of the igb_resume routine.
9d5c8243
AK
7391 */
7392static void igb_io_resume(struct pci_dev *pdev)
7393{
7394 struct net_device *netdev = pci_get_drvdata(pdev);
7395 struct igb_adapter *adapter = netdev_priv(netdev);
7396
9d5c8243
AK
7397 if (netif_running(netdev)) {
7398 if (igb_up(adapter)) {
7399 dev_err(&pdev->dev, "igb_up failed after reset\n");
7400 return;
7401 }
7402 }
7403
7404 netif_device_attach(netdev);
7405
7406 /* let the f/w know that the h/w is now under the control of the
b980ac18
JK
7407 * driver.
7408 */
9d5c8243 7409 igb_get_hw_control(adapter);
9d5c8243
AK
7410}
7411
26ad9178 7412static void igb_rar_set_qsel(struct igb_adapter *adapter, u8 *addr, u32 index,
b980ac18 7413 u8 qsel)
26ad9178
AD
7414{
7415 u32 rar_low, rar_high;
7416 struct e1000_hw *hw = &adapter->hw;
7417
7418 /* HW expects these in little endian so we reverse the byte order
7419 * from network order (big endian) to little endian
7420 */
7421 rar_low = ((u32) addr[0] | ((u32) addr[1] << 8) |
b980ac18 7422 ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
26ad9178
AD
7423 rar_high = ((u32) addr[4] | ((u32) addr[5] << 8));
7424
7425 /* Indicate to hardware the Address is Valid. */
7426 rar_high |= E1000_RAH_AV;
7427
7428 if (hw->mac.type == e1000_82575)
7429 rar_high |= E1000_RAH_POOL_1 * qsel;
7430 else
7431 rar_high |= E1000_RAH_POOL_1 << qsel;
7432
7433 wr32(E1000_RAL(index), rar_low);
7434 wrfl();
7435 wr32(E1000_RAH(index), rar_high);
7436 wrfl();
7437}
7438
4ae196df 7439static int igb_set_vf_mac(struct igb_adapter *adapter,
b980ac18 7440 int vf, unsigned char *mac_addr)
4ae196df
AD
7441{
7442 struct e1000_hw *hw = &adapter->hw;
ff41f8dc 7443 /* VF MAC addresses start at end of receive addresses and moves
b980ac18
JK
7444 * towards the first, as a result a collision should not be possible
7445 */
ff41f8dc 7446 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
4ae196df 7447
37680117 7448 memcpy(adapter->vf_data[vf].vf_mac_addresses, mac_addr, ETH_ALEN);
4ae196df 7449
26ad9178 7450 igb_rar_set_qsel(adapter, mac_addr, rar_entry, vf);
4ae196df
AD
7451
7452 return 0;
7453}
7454
8151d294
WM
7455static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
7456{
7457 struct igb_adapter *adapter = netdev_priv(netdev);
7458 if (!is_valid_ether_addr(mac) || (vf >= adapter->vfs_allocated_count))
7459 return -EINVAL;
7460 adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
7461 dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n", mac, vf);
b980ac18
JK
7462 dev_info(&adapter->pdev->dev,
7463 "Reload the VF driver to make this change effective.");
8151d294 7464 if (test_bit(__IGB_DOWN, &adapter->state)) {
b980ac18
JK
7465 dev_warn(&adapter->pdev->dev,
7466 "The VF MAC address has been set, but the PF device is not up.\n");
7467 dev_warn(&adapter->pdev->dev,
7468 "Bring the PF device up before attempting to use the VF device.\n");
8151d294
WM
7469 }
7470 return igb_set_vf_mac(adapter, vf, mac);
7471}
7472
17dc566c
LL
7473static int igb_link_mbps(int internal_link_speed)
7474{
7475 switch (internal_link_speed) {
7476 case SPEED_100:
7477 return 100;
7478 case SPEED_1000:
7479 return 1000;
7480 default:
7481 return 0;
7482 }
7483}
7484
7485static void igb_set_vf_rate_limit(struct e1000_hw *hw, int vf, int tx_rate,
7486 int link_speed)
7487{
7488 int rf_dec, rf_int;
7489 u32 bcnrc_val;
7490
7491 if (tx_rate != 0) {
7492 /* Calculate the rate factor values to set */
7493 rf_int = link_speed / tx_rate;
7494 rf_dec = (link_speed - (rf_int * tx_rate));
b980ac18
JK
7495 rf_dec = (rf_dec * (1 << E1000_RTTBCNRC_RF_INT_SHIFT)) /
7496 tx_rate;
17dc566c
LL
7497
7498 bcnrc_val = E1000_RTTBCNRC_RS_ENA;
b980ac18
JK
7499 bcnrc_val |= ((rf_int << E1000_RTTBCNRC_RF_INT_SHIFT) &
7500 E1000_RTTBCNRC_RF_INT_MASK);
17dc566c
LL
7501 bcnrc_val |= (rf_dec & E1000_RTTBCNRC_RF_DEC_MASK);
7502 } else {
7503 bcnrc_val = 0;
7504 }
7505
7506 wr32(E1000_RTTDQSEL, vf); /* vf X uses queue X */
b980ac18 7507 /* Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
f00b0da7
LL
7508 * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported.
7509 */
7510 wr32(E1000_RTTBCNRM, 0x14);
17dc566c
LL
7511 wr32(E1000_RTTBCNRC, bcnrc_val);
7512}
7513
7514static void igb_check_vf_rate_limit(struct igb_adapter *adapter)
7515{
7516 int actual_link_speed, i;
7517 bool reset_rate = false;
7518
7519 /* VF TX rate limit was not set or not supported */
7520 if ((adapter->vf_rate_link_speed == 0) ||
7521 (adapter->hw.mac.type != e1000_82576))
7522 return;
7523
7524 actual_link_speed = igb_link_mbps(adapter->link_speed);
7525 if (actual_link_speed != adapter->vf_rate_link_speed) {
7526 reset_rate = true;
7527 adapter->vf_rate_link_speed = 0;
7528 dev_info(&adapter->pdev->dev,
b980ac18 7529 "Link speed has been changed. VF Transmit rate is disabled\n");
17dc566c
LL
7530 }
7531
7532 for (i = 0; i < adapter->vfs_allocated_count; i++) {
7533 if (reset_rate)
7534 adapter->vf_data[i].tx_rate = 0;
7535
7536 igb_set_vf_rate_limit(&adapter->hw, i,
b980ac18
JK
7537 adapter->vf_data[i].tx_rate,
7538 actual_link_speed);
17dc566c
LL
7539 }
7540}
7541
8151d294
WM
7542static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate)
7543{
17dc566c
LL
7544 struct igb_adapter *adapter = netdev_priv(netdev);
7545 struct e1000_hw *hw = &adapter->hw;
7546 int actual_link_speed;
7547
7548 if (hw->mac.type != e1000_82576)
7549 return -EOPNOTSUPP;
7550
7551 actual_link_speed = igb_link_mbps(adapter->link_speed);
7552 if ((vf >= adapter->vfs_allocated_count) ||
7553 (!(rd32(E1000_STATUS) & E1000_STATUS_LU)) ||
7554 (tx_rate < 0) || (tx_rate > actual_link_speed))
7555 return -EINVAL;
7556
7557 adapter->vf_rate_link_speed = actual_link_speed;
7558 adapter->vf_data[vf].tx_rate = (u16)tx_rate;
7559 igb_set_vf_rate_limit(hw, vf, tx_rate, actual_link_speed);
7560
7561 return 0;
8151d294
WM
7562}
7563
70ea4783
LL
7564static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
7565 bool setting)
7566{
7567 struct igb_adapter *adapter = netdev_priv(netdev);
7568 struct e1000_hw *hw = &adapter->hw;
7569 u32 reg_val, reg_offset;
7570
7571 if (!adapter->vfs_allocated_count)
7572 return -EOPNOTSUPP;
7573
7574 if (vf >= adapter->vfs_allocated_count)
7575 return -EINVAL;
7576
7577 reg_offset = (hw->mac.type == e1000_82576) ? E1000_DTXSWC : E1000_TXSWC;
7578 reg_val = rd32(reg_offset);
7579 if (setting)
7580 reg_val |= ((1 << vf) |
7581 (1 << (vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT)));
7582 else
7583 reg_val &= ~((1 << vf) |
7584 (1 << (vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT)));
7585 wr32(reg_offset, reg_val);
7586
7587 adapter->vf_data[vf].spoofchk_enabled = setting;
7588 return E1000_SUCCESS;
7589}
7590
8151d294
WM
7591static int igb_ndo_get_vf_config(struct net_device *netdev,
7592 int vf, struct ifla_vf_info *ivi)
7593{
7594 struct igb_adapter *adapter = netdev_priv(netdev);
7595 if (vf >= adapter->vfs_allocated_count)
7596 return -EINVAL;
7597 ivi->vf = vf;
7598 memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
17dc566c 7599 ivi->tx_rate = adapter->vf_data[vf].tx_rate;
8151d294
WM
7600 ivi->vlan = adapter->vf_data[vf].pf_vlan;
7601 ivi->qos = adapter->vf_data[vf].pf_qos;
70ea4783 7602 ivi->spoofchk = adapter->vf_data[vf].spoofchk_enabled;
8151d294
WM
7603 return 0;
7604}
7605
4ae196df
AD
7606static void igb_vmm_control(struct igb_adapter *adapter)
7607{
7608 struct e1000_hw *hw = &adapter->hw;
10d8e907 7609 u32 reg;
4ae196df 7610
52a1dd4d
AD
7611 switch (hw->mac.type) {
7612 case e1000_82575:
f96a8a0b
CW
7613 case e1000_i210:
7614 case e1000_i211:
ceb5f13b 7615 case e1000_i354:
52a1dd4d
AD
7616 default:
7617 /* replication is not supported for 82575 */
4ae196df 7618 return;
52a1dd4d
AD
7619 case e1000_82576:
7620 /* notify HW that the MAC is adding vlan tags */
7621 reg = rd32(E1000_DTXCTL);
7622 reg |= E1000_DTXCTL_VLAN_ADDED;
7623 wr32(E1000_DTXCTL, reg);
7624 case e1000_82580:
7625 /* enable replication vlan tag stripping */
7626 reg = rd32(E1000_RPLOLR);
7627 reg |= E1000_RPLOLR_STRVLAN;
7628 wr32(E1000_RPLOLR, reg);
d2ba2ed8
AD
7629 case e1000_i350:
7630 /* none of the above registers are supported by i350 */
52a1dd4d
AD
7631 break;
7632 }
10d8e907 7633
d4960307
AD
7634 if (adapter->vfs_allocated_count) {
7635 igb_vmdq_set_loopback_pf(hw, true);
7636 igb_vmdq_set_replication_pf(hw, true);
13800469 7637 igb_vmdq_set_anti_spoofing_pf(hw, true,
b980ac18 7638 adapter->vfs_allocated_count);
d4960307
AD
7639 } else {
7640 igb_vmdq_set_loopback_pf(hw, false);
7641 igb_vmdq_set_replication_pf(hw, false);
7642 }
4ae196df
AD
7643}
7644
b6e0c419
CW
7645static void igb_init_dmac(struct igb_adapter *adapter, u32 pba)
7646{
7647 struct e1000_hw *hw = &adapter->hw;
7648 u32 dmac_thr;
7649 u16 hwm;
7650
7651 if (hw->mac.type > e1000_82580) {
7652 if (adapter->flags & IGB_FLAG_DMAC) {
7653 u32 reg;
7654
7655 /* force threshold to 0. */
7656 wr32(E1000_DMCTXTH, 0);
7657
b980ac18 7658 /* DMA Coalescing high water mark needs to be greater
e8c626e9
MV
7659 * than the Rx threshold. Set hwm to PBA - max frame
7660 * size in 16B units, capping it at PBA - 6KB.
b6e0c419 7661 */
e8c626e9
MV
7662 hwm = 64 * pba - adapter->max_frame_size / 16;
7663 if (hwm < 64 * (pba - 6))
7664 hwm = 64 * (pba - 6);
7665 reg = rd32(E1000_FCRTC);
7666 reg &= ~E1000_FCRTC_RTH_COAL_MASK;
7667 reg |= ((hwm << E1000_FCRTC_RTH_COAL_SHIFT)
7668 & E1000_FCRTC_RTH_COAL_MASK);
7669 wr32(E1000_FCRTC, reg);
7670
b980ac18 7671 /* Set the DMA Coalescing Rx threshold to PBA - 2 * max
e8c626e9
MV
7672 * frame size, capping it at PBA - 10KB.
7673 */
7674 dmac_thr = pba - adapter->max_frame_size / 512;
7675 if (dmac_thr < pba - 10)
7676 dmac_thr = pba - 10;
b6e0c419
CW
7677 reg = rd32(E1000_DMACR);
7678 reg &= ~E1000_DMACR_DMACTHR_MASK;
b6e0c419
CW
7679 reg |= ((dmac_thr << E1000_DMACR_DMACTHR_SHIFT)
7680 & E1000_DMACR_DMACTHR_MASK);
7681
7682 /* transition to L0x or L1 if available..*/
7683 reg |= (E1000_DMACR_DMAC_EN | E1000_DMACR_DMAC_LX_MASK);
7684
7685 /* watchdog timer= +-1000 usec in 32usec intervals */
7686 reg |= (1000 >> 5);
0c02dd98
MV
7687
7688 /* Disable BMC-to-OS Watchdog Enable */
ceb5f13b
CW
7689 if (hw->mac.type != e1000_i354)
7690 reg &= ~E1000_DMACR_DC_BMC2OSW_EN;
7691
b6e0c419
CW
7692 wr32(E1000_DMACR, reg);
7693
b980ac18 7694 /* no lower threshold to disable
b6e0c419
CW
7695 * coalescing(smart fifb)-UTRESH=0
7696 */
7697 wr32(E1000_DMCRTRH, 0);
b6e0c419
CW
7698
7699 reg = (IGB_DMCTLX_DCFLUSH_DIS | 0x4);
7700
7701 wr32(E1000_DMCTLX, reg);
7702
b980ac18 7703 /* free space in tx packet buffer to wake from
b6e0c419
CW
7704 * DMA coal
7705 */
7706 wr32(E1000_DMCTXTH, (IGB_MIN_TXPBSIZE -
7707 (IGB_TX_BUF_4096 + adapter->max_frame_size)) >> 6);
7708
b980ac18 7709 /* make low power state decision controlled
b6e0c419
CW
7710 * by DMA coal
7711 */
7712 reg = rd32(E1000_PCIEMISC);
7713 reg &= ~E1000_PCIEMISC_LX_DECISION;
7714 wr32(E1000_PCIEMISC, reg);
7715 } /* endif adapter->dmac is not disabled */
7716 } else if (hw->mac.type == e1000_82580) {
7717 u32 reg = rd32(E1000_PCIEMISC);
7718 wr32(E1000_PCIEMISC, reg & ~E1000_PCIEMISC_LX_DECISION);
7719 wr32(E1000_DMACR, 0);
7720 }
7721}
7722
b980ac18
JK
7723/**
7724 * igb_read_i2c_byte - Reads 8 bit word over I2C
441fc6fd
CW
7725 * @hw: pointer to hardware structure
7726 * @byte_offset: byte offset to read
7727 * @dev_addr: device address
7728 * @data: value read
7729 *
7730 * Performs byte read operation over I2C interface at
7731 * a specified device address.
b980ac18 7732 **/
441fc6fd 7733s32 igb_read_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
b980ac18 7734 u8 dev_addr, u8 *data)
441fc6fd
CW
7735{
7736 struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
603e86fa 7737 struct i2c_client *this_client = adapter->i2c_client;
441fc6fd
CW
7738 s32 status;
7739 u16 swfw_mask = 0;
7740
7741 if (!this_client)
7742 return E1000_ERR_I2C;
7743
7744 swfw_mask = E1000_SWFW_PHY0_SM;
7745
7746 if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask)
7747 != E1000_SUCCESS)
7748 return E1000_ERR_SWFW_SYNC;
7749
7750 status = i2c_smbus_read_byte_data(this_client, byte_offset);
7751 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
7752
7753 if (status < 0)
7754 return E1000_ERR_I2C;
7755 else {
7756 *data = status;
7757 return E1000_SUCCESS;
7758 }
7759}
7760
b980ac18
JK
7761/**
7762 * igb_write_i2c_byte - Writes 8 bit word over I2C
441fc6fd
CW
7763 * @hw: pointer to hardware structure
7764 * @byte_offset: byte offset to write
7765 * @dev_addr: device address
7766 * @data: value to write
7767 *
7768 * Performs byte write operation over I2C interface at
7769 * a specified device address.
b980ac18 7770 **/
441fc6fd 7771s32 igb_write_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
b980ac18 7772 u8 dev_addr, u8 data)
441fc6fd
CW
7773{
7774 struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
603e86fa 7775 struct i2c_client *this_client = adapter->i2c_client;
441fc6fd
CW
7776 s32 status;
7777 u16 swfw_mask = E1000_SWFW_PHY0_SM;
7778
7779 if (!this_client)
7780 return E1000_ERR_I2C;
7781
7782 if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask) != E1000_SUCCESS)
7783 return E1000_ERR_SWFW_SYNC;
7784 status = i2c_smbus_write_byte_data(this_client, byte_offset, data);
7785 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
7786
7787 if (status)
7788 return E1000_ERR_I2C;
7789 else
7790 return E1000_SUCCESS;
7791
7792}
9d5c8243 7793/* igb_main.c */