Merge branch 'linus' into timers/core
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / ethernet / freescale / fec.c
CommitLineData
1da177e4
LT
1/*
2 * Fast Ethernet Controller (FEC) driver for Motorola MPC8xx.
3 * Copyright (c) 1997 Dan Malek (dmalek@jlc.net)
4 *
7dd6a2aa 5 * Right now, I am very wasteful with the buffers. I allocate memory
1da177e4
LT
6 * pages and then divide them into 2K frame buffers. This way I know I
7 * have buffers large enough to hold one frame within one buffer descriptor.
8 * Once I get this working, I will use 64 or 128 byte CPM buffers, which
9 * will be much more memory efficient and will easily handle lots of
10 * small packets.
11 *
12 * Much better multiple PHY support by Magnus Damm.
13 * Copyright (c) 2000 Ericsson Radio Systems AB.
14 *
562d2f8c
GU
15 * Support for FEC controller of ColdFire processors.
16 * Copyright (c) 2001-2005 Greg Ungerer (gerg@snapgear.com)
7dd6a2aa
GU
17 *
18 * Bug fixes and cleanup by Philippe De Muyter (phdm@macqel.be)
677177c5 19 * Copyright (c) 2004-2006 Macq Electronique SA.
b5680e0b 20 *
230dec61 21 * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
1da177e4
LT
22 */
23
1da177e4
LT
24#include <linux/module.h>
25#include <linux/kernel.h>
26#include <linux/string.h>
27#include <linux/ptrace.h>
28#include <linux/errno.h>
29#include <linux/ioport.h>
30#include <linux/slab.h>
31#include <linux/interrupt.h>
32#include <linux/pci.h>
33#include <linux/init.h>
34#include <linux/delay.h>
35#include <linux/netdevice.h>
36#include <linux/etherdevice.h>
37#include <linux/skbuff.h>
38#include <linux/spinlock.h>
39#include <linux/workqueue.h>
40#include <linux/bitops.h>
6f501b17
SH
41#include <linux/io.h>
42#include <linux/irq.h>
196719ec 43#include <linux/clk.h>
ead73183 44#include <linux/platform_device.h>
e6b043d5 45#include <linux/phy.h>
5eb32bd0 46#include <linux/fec.h>
ca2cc333
SG
47#include <linux/of.h>
48#include <linux/of_device.h>
49#include <linux/of_gpio.h>
50#include <linux/of_net.h>
b2bccee1 51#include <linux/pinctrl/consumer.h>
5fa9c0fe 52#include <linux/regulator/consumer.h>
1da177e4 53
080853af 54#include <asm/cacheflush.h>
196719ec 55
b5680e0b 56#ifndef CONFIG_ARM
1da177e4
LT
57#include <asm/coldfire.h>
58#include <asm/mcfsim.h>
196719ec 59#endif
6f501b17 60
1da177e4 61#include "fec.h"
1da177e4 62
085e79ed 63#if defined(CONFIG_ARM)
196719ec
SH
64#define FEC_ALIGNMENT 0xf
65#else
66#define FEC_ALIGNMENT 0x3
67#endif
68
b5680e0b 69#define DRIVER_NAME "fec"
dc975382 70#define FEC_NAPI_WEIGHT 64
b5680e0b 71
baa70a5c
FL
72/* Pause frame feild and FIFO threshold */
73#define FEC_ENET_FCE (1 << 5)
74#define FEC_ENET_RSEM_V 0x84
75#define FEC_ENET_RSFL_V 16
76#define FEC_ENET_RAEM_V 0x8
77#define FEC_ENET_RAFL_V 0x8
78#define FEC_ENET_OPD_V 0xFFF0
79
b5680e0b
SG
80/* Controller is ENET-MAC */
81#define FEC_QUIRK_ENET_MAC (1 << 0)
82/* Controller needs driver to swap frame */
83#define FEC_QUIRK_SWAP_FRAME (1 << 1)
0ca1e290
SG
84/* Controller uses gasket */
85#define FEC_QUIRK_USE_GASKET (1 << 2)
230dec61
SG
86/* Controller has GBIT support */
87#define FEC_QUIRK_HAS_GBIT (1 << 3)
ff43da86
FL
88/* Controller has extend desc buffer */
89#define FEC_QUIRK_HAS_BUFDESC_EX (1 << 4)
b5680e0b
SG
90
91static struct platform_device_id fec_devtype[] = {
92 {
0ca1e290 93 /* keep it for coldfire */
b5680e0b
SG
94 .name = DRIVER_NAME,
95 .driver_data = 0,
0ca1e290
SG
96 }, {
97 .name = "imx25-fec",
98 .driver_data = FEC_QUIRK_USE_GASKET,
99 }, {
100 .name = "imx27-fec",
101 .driver_data = 0,
b5680e0b
SG
102 }, {
103 .name = "imx28-fec",
104 .driver_data = FEC_QUIRK_ENET_MAC | FEC_QUIRK_SWAP_FRAME,
230dec61
SG
105 }, {
106 .name = "imx6q-fec",
ff43da86
FL
107 .driver_data = FEC_QUIRK_ENET_MAC | FEC_QUIRK_HAS_GBIT |
108 FEC_QUIRK_HAS_BUFDESC_EX,
0ca1e290
SG
109 }, {
110 /* sentinel */
111 }
b5680e0b 112};
0ca1e290 113MODULE_DEVICE_TABLE(platform, fec_devtype);
b5680e0b 114
ca2cc333 115enum imx_fec_type {
a7dd3219 116 IMX25_FEC = 1, /* runs on i.mx25/50/53 */
ca2cc333
SG
117 IMX27_FEC, /* runs on i.mx27/35/51 */
118 IMX28_FEC,
230dec61 119 IMX6Q_FEC,
ca2cc333
SG
120};
121
122static const struct of_device_id fec_dt_ids[] = {
123 { .compatible = "fsl,imx25-fec", .data = &fec_devtype[IMX25_FEC], },
124 { .compatible = "fsl,imx27-fec", .data = &fec_devtype[IMX27_FEC], },
125 { .compatible = "fsl,imx28-fec", .data = &fec_devtype[IMX28_FEC], },
230dec61 126 { .compatible = "fsl,imx6q-fec", .data = &fec_devtype[IMX6Q_FEC], },
ca2cc333
SG
127 { /* sentinel */ }
128};
129MODULE_DEVICE_TABLE(of, fec_dt_ids);
130
49da97dc
SG
131static unsigned char macaddr[ETH_ALEN];
132module_param_array(macaddr, byte, NULL, 0);
133MODULE_PARM_DESC(macaddr, "FEC Ethernet MAC address");
1da177e4 134
49da97dc 135#if defined(CONFIG_M5272)
1da177e4
LT
136/*
137 * Some hardware gets it MAC address out of local flash memory.
138 * if this is non-zero then assume it is the address to get MAC from.
139 */
140#if defined(CONFIG_NETtel)
141#define FEC_FLASHMAC 0xf0006006
142#elif defined(CONFIG_GILBARCONAP) || defined(CONFIG_SCALES)
143#define FEC_FLASHMAC 0xf0006000
1da177e4
LT
144#elif defined(CONFIG_CANCam)
145#define FEC_FLASHMAC 0xf0020000
7dd6a2aa
GU
146#elif defined (CONFIG_M5272C3)
147#define FEC_FLASHMAC (0xffe04000 + 4)
148#elif defined(CONFIG_MOD5272)
a7dd3219 149#define FEC_FLASHMAC 0xffc0406b
1da177e4
LT
150#else
151#define FEC_FLASHMAC 0
152#endif
43be6366 153#endif /* CONFIG_M5272 */
ead73183 154
ff43da86 155#if (((RX_RING_SIZE + TX_RING_SIZE) * 32) > PAGE_SIZE)
6b265293 156#error "FEC: descriptor ring size constants too large"
562d2f8c
GU
157#endif
158
22f6b860 159/* Interrupt events/masks. */
1da177e4
LT
160#define FEC_ENET_HBERR ((uint)0x80000000) /* Heartbeat error */
161#define FEC_ENET_BABR ((uint)0x40000000) /* Babbling receiver */
162#define FEC_ENET_BABT ((uint)0x20000000) /* Babbling transmitter */
163#define FEC_ENET_GRA ((uint)0x10000000) /* Graceful stop complete */
164#define FEC_ENET_TXF ((uint)0x08000000) /* Full frame transmitted */
165#define FEC_ENET_TXB ((uint)0x04000000) /* A buffer was transmitted */
166#define FEC_ENET_RXF ((uint)0x02000000) /* Full frame received */
167#define FEC_ENET_RXB ((uint)0x01000000) /* A buffer was received */
168#define FEC_ENET_MII ((uint)0x00800000) /* MII interrupt */
169#define FEC_ENET_EBERR ((uint)0x00400000) /* SDMA bus error */
170
4bee1f9a 171#define FEC_DEFAULT_IMASK (FEC_ENET_TXF | FEC_ENET_RXF | FEC_ENET_MII)
dc975382 172#define FEC_RX_DISABLED_IMASK (FEC_DEFAULT_IMASK & (~FEC_ENET_RXF))
4bee1f9a 173
1da177e4
LT
174/* The FEC stores dest/src/type, data, and checksum for receive packets.
175 */
176#define PKT_MAXBUF_SIZE 1518
177#define PKT_MINBUF_SIZE 64
178#define PKT_MAXBLR_SIZE 1520
179
1da177e4 180/*
6b265293 181 * The 5270/5271/5280/5282/532x RX control register also contains maximum frame
1da177e4
LT
182 * size bits. Other FEC hardware does not, so we need to take that into
183 * account when setting it.
184 */
562d2f8c 185#if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
085e79ed 186 defined(CONFIG_M520x) || defined(CONFIG_M532x) || defined(CONFIG_ARM)
1da177e4
LT
187#define OPT_FRAME_SIZE (PKT_MAXBUF_SIZE << 16)
188#else
189#define OPT_FRAME_SIZE 0
190#endif
191
e6b043d5
BW
192/* FEC MII MMFR bits definition */
193#define FEC_MMFR_ST (1 << 30)
194#define FEC_MMFR_OP_READ (2 << 28)
195#define FEC_MMFR_OP_WRITE (1 << 28)
196#define FEC_MMFR_PA(v) ((v & 0x1f) << 23)
197#define FEC_MMFR_RA(v) ((v & 0x1f) << 18)
198#define FEC_MMFR_TA (2 << 16)
199#define FEC_MMFR_DATA(v) (v & 0xffff)
1da177e4 200
c3b084c2 201#define FEC_MII_TIMEOUT 30000 /* us */
1da177e4 202
22f6b860
SH
203/* Transmitter timeout */
204#define TX_TIMEOUT (2 * HZ)
1da177e4 205
baa70a5c
FL
206#define FEC_PAUSE_FLAG_AUTONEG 0x1
207#define FEC_PAUSE_FLAG_ENABLE 0x2
208
e163cc97
LW
209static int mii_cnt;
210
ff43da86
FL
211static struct bufdesc *fec_enet_get_nextdesc(struct bufdesc *bdp, int is_ex)
212{
213 struct bufdesc_ex *ex = (struct bufdesc_ex *)bdp;
214 if (is_ex)
215 return (struct bufdesc *)(ex + 1);
216 else
217 return bdp + 1;
218}
219
220static struct bufdesc *fec_enet_get_prevdesc(struct bufdesc *bdp, int is_ex)
221{
222 struct bufdesc_ex *ex = (struct bufdesc_ex *)bdp;
223 if (is_ex)
224 return (struct bufdesc *)(ex - 1);
225 else
226 return bdp - 1;
227}
228
b5680e0b
SG
229static void *swap_buffer(void *bufaddr, int len)
230{
231 int i;
232 unsigned int *buf = bufaddr;
233
234 for (i = 0; i < (len + 3) / 4; i++, buf++)
235 *buf = cpu_to_be32(*buf);
236
237 return bufaddr;
238}
239
c7621cb3 240static netdev_tx_t
c556167f 241fec_enet_start_xmit(struct sk_buff *skb, struct net_device *ndev)
1da177e4 242{
c556167f 243 struct fec_enet_private *fep = netdev_priv(ndev);
b5680e0b
SG
244 const struct platform_device_id *id_entry =
245 platform_get_device_id(fep->pdev);
2e28532f 246 struct bufdesc *bdp;
9555b31e 247 void *bufaddr;
0e702ab3 248 unsigned short status;
de5fb0a0 249 unsigned int index;
1da177e4 250
1da177e4
LT
251 if (!fep->link) {
252 /* Link is down or autonegotiation is in progress. */
5b548140 253 return NETDEV_TX_BUSY;
1da177e4
LT
254 }
255
256 /* Fill in a Tx ring entry */
257 bdp = fep->cur_tx;
258
0e702ab3 259 status = bdp->cbd_sc;
22f6b860 260
0e702ab3 261 if (status & BD_ENET_TX_READY) {
1da177e4 262 /* Ooops. All transmit buffers are full. Bail out.
c556167f 263 * This should not happen, since ndev->tbusy should be set.
1da177e4 264 */
c556167f 265 printk("%s: tx queue full!.\n", ndev->name);
5b548140 266 return NETDEV_TX_BUSY;
1da177e4 267 }
1da177e4 268
22f6b860 269 /* Clear all of the status flags */
0e702ab3 270 status &= ~BD_ENET_TX_STATS;
1da177e4 271
22f6b860 272 /* Set buffer length and buffer pointer */
9555b31e 273 bufaddr = skb->data;
1da177e4
LT
274 bdp->cbd_datlen = skb->len;
275
276 /*
22f6b860
SH
277 * On some FEC implementations data must be aligned on
278 * 4-byte boundaries. Use bounce buffers to copy data
279 * and get it aligned. Ugh.
1da177e4 280 */
de5fb0a0
FL
281 if (fep->bufdesc_ex)
282 index = (struct bufdesc_ex *)bdp -
283 (struct bufdesc_ex *)fep->tx_bd_base;
284 else
285 index = bdp - fep->tx_bd_base;
286
9555b31e 287 if (((unsigned long) bufaddr) & FEC_ALIGNMENT) {
8a73b0bc 288 memcpy(fep->tx_bounce[index], skb->data, skb->len);
9555b31e 289 bufaddr = fep->tx_bounce[index];
1da177e4
LT
290 }
291
b5680e0b
SG
292 /*
293 * Some design made an incorrect assumption on endian mode of
294 * the system that it's running on. As the result, driver has to
295 * swap every frame going to and coming from the controller.
296 */
297 if (id_entry->driver_data & FEC_QUIRK_SWAP_FRAME)
298 swap_buffer(bufaddr, skb->len);
299
22f6b860 300 /* Save skb pointer */
de5fb0a0 301 fep->tx_skbuff[index] = skb;
6aa20a22 302
1da177e4
LT
303 /* Push the data cache so the CPM does not get stale memory
304 * data.
305 */
d1ab1f54 306 bdp->cbd_bufaddr = dma_map_single(&fep->pdev->dev, bufaddr,
f0b3fbea 307 FEC_ENET_TX_FRSIZE, DMA_TO_DEVICE);
1da177e4 308
0e702ab3
GU
309 /* Send it on its way. Tell FEC it's ready, interrupt when done,
310 * it's the last BD of the frame, and to put the CRC on the end.
1da177e4 311 */
0e702ab3 312 status |= (BD_ENET_TX_READY | BD_ENET_TX_INTR
1da177e4 313 | BD_ENET_TX_LAST | BD_ENET_TX_TC);
0e702ab3 314 bdp->cbd_sc = status;
1da177e4 315
ff43da86
FL
316 if (fep->bufdesc_ex) {
317
318 struct bufdesc_ex *ebdp = (struct bufdesc_ex *)bdp;
319 ebdp->cbd_bdu = 0;
320 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
6605b730 321 fep->hwts_tx_en)) {
ff43da86 322 ebdp->cbd_esc = (BD_ENET_TX_TS | BD_ENET_TX_INT);
6605b730 323 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
ff43da86 324 } else {
6605b730 325
ff43da86
FL
326 ebdp->cbd_esc = BD_ENET_TX_INT;
327 }
6605b730 328 }
22f6b860
SH
329 /* If this was the last BD in the ring, start at the beginning again. */
330 if (status & BD_ENET_TX_WRAP)
1da177e4 331 bdp = fep->tx_bd_base;
22f6b860 332 else
ff43da86 333 bdp = fec_enet_get_nextdesc(bdp, fep->bufdesc_ex);
1da177e4 334
de5fb0a0
FL
335 fep->cur_tx = bdp;
336
337 if (fep->cur_tx == fep->dirty_tx)
c556167f 338 netif_stop_queue(ndev);
1da177e4 339
de5fb0a0
FL
340 /* Trigger transmission start */
341 writel(0, fep->hwp + FEC_X_DES_ACTIVE);
1da177e4 342
18a03b97
RC
343 skb_tx_timestamp(skb);
344
6ed10654 345 return NETDEV_TX_OK;
1da177e4
LT
346}
347
14109a59
FL
348/* Init RX & TX buffer descriptors
349 */
350static void fec_enet_bd_init(struct net_device *dev)
351{
352 struct fec_enet_private *fep = netdev_priv(dev);
353 struct bufdesc *bdp;
354 unsigned int i;
355
356 /* Initialize the receive buffer descriptors. */
357 bdp = fep->rx_bd_base;
358 for (i = 0; i < RX_RING_SIZE; i++) {
359
360 /* Initialize the BD for every fragment in the page. */
361 if (bdp->cbd_bufaddr)
362 bdp->cbd_sc = BD_ENET_RX_EMPTY;
363 else
364 bdp->cbd_sc = 0;
365 bdp = fec_enet_get_nextdesc(bdp, fep->bufdesc_ex);
366 }
367
368 /* Set the last buffer to wrap */
369 bdp = fec_enet_get_prevdesc(bdp, fep->bufdesc_ex);
370 bdp->cbd_sc |= BD_SC_WRAP;
371
372 fep->cur_rx = fep->rx_bd_base;
373
374 /* ...and the same for transmit */
375 bdp = fep->tx_bd_base;
376 fep->cur_tx = bdp;
377 for (i = 0; i < TX_RING_SIZE; i++) {
378
379 /* Initialize the BD for every fragment in the page. */
380 bdp->cbd_sc = 0;
381 if (bdp->cbd_bufaddr && fep->tx_skbuff[i]) {
382 dev_kfree_skb_any(fep->tx_skbuff[i]);
383 fep->tx_skbuff[i] = NULL;
384 }
385 bdp->cbd_bufaddr = 0;
386 bdp = fec_enet_get_nextdesc(bdp, fep->bufdesc_ex);
387 }
388
389 /* Set the last buffer to wrap */
390 bdp = fec_enet_get_prevdesc(bdp, fep->bufdesc_ex);
391 bdp->cbd_sc |= BD_SC_WRAP;
392 fep->dirty_tx = bdp;
393}
394
45993653
UKK
395/* This function is called to start or restart the FEC during a link
396 * change. This only happens when switching between half and full
397 * duplex.
398 */
1da177e4 399static void
45993653 400fec_restart(struct net_device *ndev, int duplex)
1da177e4 401{
c556167f 402 struct fec_enet_private *fep = netdev_priv(ndev);
45993653
UKK
403 const struct platform_device_id *id_entry =
404 platform_get_device_id(fep->pdev);
405 int i;
cd1f402c
UKK
406 u32 temp_mac[2];
407 u32 rcntl = OPT_FRAME_SIZE | 0x04;
230dec61 408 u32 ecntl = 0x2; /* ETHEREN */
1da177e4 409
45993653
UKK
410 /* Whack a reset. We should wait for this. */
411 writel(1, fep->hwp + FEC_ECNTRL);
412 udelay(10);
1da177e4 413
45993653
UKK
414 /*
415 * enet-mac reset will reset mac address registers too,
416 * so need to reconfigure it.
417 */
418 if (id_entry->driver_data & FEC_QUIRK_ENET_MAC) {
419 memcpy(&temp_mac, ndev->dev_addr, ETH_ALEN);
420 writel(cpu_to_be32(temp_mac[0]), fep->hwp + FEC_ADDR_LOW);
421 writel(cpu_to_be32(temp_mac[1]), fep->hwp + FEC_ADDR_HIGH);
422 }
1da177e4 423
45993653
UKK
424 /* Clear any outstanding interrupt. */
425 writel(0xffc00000, fep->hwp + FEC_IEVENT);
1da177e4 426
45993653
UKK
427 /* Reset all multicast. */
428 writel(0, fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
429 writel(0, fep->hwp + FEC_GRP_HASH_TABLE_LOW);
430#ifndef CONFIG_M5272
431 writel(0, fep->hwp + FEC_HASH_TABLE_HIGH);
432 writel(0, fep->hwp + FEC_HASH_TABLE_LOW);
433#endif
1da177e4 434
45993653
UKK
435 /* Set maximum receive buffer size. */
436 writel(PKT_MAXBLR_SIZE, fep->hwp + FEC_R_BUFF_SIZE);
1da177e4 437
14109a59
FL
438 fec_enet_bd_init(ndev);
439
45993653
UKK
440 /* Set receive and transmit descriptor base. */
441 writel(fep->bd_dma, fep->hwp + FEC_R_DES_START);
ff43da86
FL
442 if (fep->bufdesc_ex)
443 writel((unsigned long)fep->bd_dma + sizeof(struct bufdesc_ex)
444 * RX_RING_SIZE, fep->hwp + FEC_X_DES_START);
445 else
446 writel((unsigned long)fep->bd_dma + sizeof(struct bufdesc)
447 * RX_RING_SIZE, fep->hwp + FEC_X_DES_START);
45993653 448
45993653 449
45993653
UKK
450 for (i = 0; i <= TX_RING_MOD_MASK; i++) {
451 if (fep->tx_skbuff[i]) {
452 dev_kfree_skb_any(fep->tx_skbuff[i]);
453 fep->tx_skbuff[i] = NULL;
1da177e4 454 }
45993653 455 }
97b72e43 456
45993653
UKK
457 /* Enable MII mode */
458 if (duplex) {
cd1f402c 459 /* FD enable */
45993653
UKK
460 writel(0x04, fep->hwp + FEC_X_CNTRL);
461 } else {
cd1f402c
UKK
462 /* No Rcv on Xmit */
463 rcntl |= 0x02;
45993653
UKK
464 writel(0x0, fep->hwp + FEC_X_CNTRL);
465 }
cd1f402c 466
45993653
UKK
467 fep->full_duplex = duplex;
468
469 /* Set MII speed */
470 writel(fep->phy_speed, fep->hwp + FEC_MII_SPEED);
471
472 /*
473 * The phy interface and speed need to get configured
474 * differently on enet-mac.
475 */
476 if (id_entry->driver_data & FEC_QUIRK_ENET_MAC) {
cd1f402c
UKK
477 /* Enable flow control and length check */
478 rcntl |= 0x40000000 | 0x00000020;
45993653 479
230dec61
SG
480 /* RGMII, RMII or MII */
481 if (fep->phy_interface == PHY_INTERFACE_MODE_RGMII)
482 rcntl |= (1 << 6);
483 else if (fep->phy_interface == PHY_INTERFACE_MODE_RMII)
cd1f402c 484 rcntl |= (1 << 8);
45993653 485 else
cd1f402c 486 rcntl &= ~(1 << 8);
45993653 487
230dec61
SG
488 /* 1G, 100M or 10M */
489 if (fep->phy_dev) {
490 if (fep->phy_dev->speed == SPEED_1000)
491 ecntl |= (1 << 5);
492 else if (fep->phy_dev->speed == SPEED_100)
493 rcntl &= ~(1 << 9);
494 else
495 rcntl |= (1 << 9);
496 }
45993653
UKK
497 } else {
498#ifdef FEC_MIIGSK_ENR
0ca1e290 499 if (id_entry->driver_data & FEC_QUIRK_USE_GASKET) {
8d82f219 500 u32 cfgr;
45993653
UKK
501 /* disable the gasket and wait */
502 writel(0, fep->hwp + FEC_MIIGSK_ENR);
503 while (readl(fep->hwp + FEC_MIIGSK_ENR) & 4)
504 udelay(1);
505
506 /*
507 * configure the gasket:
508 * RMII, 50 MHz, no loopback, no echo
0ca1e290 509 * MII, 25 MHz, no loopback, no echo
45993653 510 */
8d82f219
EB
511 cfgr = (fep->phy_interface == PHY_INTERFACE_MODE_RMII)
512 ? BM_MIIGSK_CFGR_RMII : BM_MIIGSK_CFGR_MII;
513 if (fep->phy_dev && fep->phy_dev->speed == SPEED_10)
514 cfgr |= BM_MIIGSK_CFGR_FRCONT_10M;
515 writel(cfgr, fep->hwp + FEC_MIIGSK_CFGR);
45993653
UKK
516
517 /* re-enable the gasket */
518 writel(2, fep->hwp + FEC_MIIGSK_ENR);
97b72e43 519 }
45993653
UKK
520#endif
521 }
baa70a5c
FL
522
523 /* enable pause frame*/
524 if ((fep->pause_flag & FEC_PAUSE_FLAG_ENABLE) ||
525 ((fep->pause_flag & FEC_PAUSE_FLAG_AUTONEG) &&
526 fep->phy_dev && fep->phy_dev->pause)) {
527 rcntl |= FEC_ENET_FCE;
528
529 /* set FIFO thresh hold parameter to reduce overrun */
530 writel(FEC_ENET_RSEM_V, fep->hwp + FEC_R_FIFO_RSEM);
531 writel(FEC_ENET_RSFL_V, fep->hwp + FEC_R_FIFO_RSFL);
532 writel(FEC_ENET_RAEM_V, fep->hwp + FEC_R_FIFO_RAEM);
533 writel(FEC_ENET_RAFL_V, fep->hwp + FEC_R_FIFO_RAFL);
534
535 /* OPD */
536 writel(FEC_ENET_OPD_V, fep->hwp + FEC_OPD);
537 } else {
538 rcntl &= ~FEC_ENET_FCE;
539 }
540
cd1f402c 541 writel(rcntl, fep->hwp + FEC_R_CNTRL);
3b2b74ca 542
230dec61
SG
543 if (id_entry->driver_data & FEC_QUIRK_ENET_MAC) {
544 /* enable ENET endian swap */
545 ecntl |= (1 << 8);
546 /* enable ENET store and forward mode */
547 writel(1 << 8, fep->hwp + FEC_X_WMRK);
548 }
549
ff43da86
FL
550 if (fep->bufdesc_ex)
551 ecntl |= (1 << 4);
6605b730 552
45993653 553 /* And last, enable the transmit and receive processing */
230dec61 554 writel(ecntl, fep->hwp + FEC_ECNTRL);
45993653
UKK
555 writel(0, fep->hwp + FEC_R_DES_ACTIVE);
556
ff43da86
FL
557 if (fep->bufdesc_ex)
558 fec_ptp_start_cyclecounter(ndev);
559
45993653
UKK
560 /* Enable interrupts we wish to service */
561 writel(FEC_DEFAULT_IMASK, fep->hwp + FEC_IMASK);
562}
563
564static void
565fec_stop(struct net_device *ndev)
566{
567 struct fec_enet_private *fep = netdev_priv(ndev);
230dec61
SG
568 const struct platform_device_id *id_entry =
569 platform_get_device_id(fep->pdev);
42431dc2 570 u32 rmii_mode = readl(fep->hwp + FEC_R_CNTRL) & (1 << 8);
45993653
UKK
571
572 /* We cannot expect a graceful transmit stop without link !!! */
573 if (fep->link) {
574 writel(1, fep->hwp + FEC_X_CNTRL); /* Graceful transmit stop */
575 udelay(10);
576 if (!(readl(fep->hwp + FEC_IEVENT) & FEC_ENET_GRA))
577 printk("fec_stop : Graceful transmit stop did not complete !\n");
578 }
579
580 /* Whack a reset. We should wait for this. */
581 writel(1, fep->hwp + FEC_ECNTRL);
582 udelay(10);
583 writel(fep->phy_speed, fep->hwp + FEC_MII_SPEED);
584 writel(FEC_DEFAULT_IMASK, fep->hwp + FEC_IMASK);
230dec61
SG
585
586 /* We have to keep ENET enabled to have MII interrupt stay working */
42431dc2 587 if (id_entry->driver_data & FEC_QUIRK_ENET_MAC) {
230dec61 588 writel(2, fep->hwp + FEC_ECNTRL);
42431dc2
LW
589 writel(rmii_mode, fep->hwp + FEC_R_CNTRL);
590 }
1da177e4
LT
591}
592
593
45993653
UKK
594static void
595fec_timeout(struct net_device *ndev)
596{
597 struct fec_enet_private *fep = netdev_priv(ndev);
598
599 ndev->stats.tx_errors++;
600
601 fec_restart(ndev, fep->full_duplex);
602 netif_wake_queue(ndev);
603}
604
1da177e4 605static void
c556167f 606fec_enet_tx(struct net_device *ndev)
1da177e4
LT
607{
608 struct fec_enet_private *fep;
2e28532f 609 struct bufdesc *bdp;
0e702ab3 610 unsigned short status;
1da177e4 611 struct sk_buff *skb;
de5fb0a0 612 int index = 0;
1da177e4 613
c556167f 614 fep = netdev_priv(ndev);
1da177e4
LT
615 bdp = fep->dirty_tx;
616
de5fb0a0
FL
617 /* get next bdp of dirty_tx */
618 if (bdp->cbd_sc & BD_ENET_TX_WRAP)
619 bdp = fep->tx_bd_base;
620 else
621 bdp = fec_enet_get_nextdesc(bdp, fep->bufdesc_ex);
622
0e702ab3 623 while (((status = bdp->cbd_sc) & BD_ENET_TX_READY) == 0) {
de5fb0a0
FL
624
625 /* current queue is empty */
626 if (bdp == fep->cur_tx)
f0b3fbea
SH
627 break;
628
de5fb0a0
FL
629 if (fep->bufdesc_ex)
630 index = (struct bufdesc_ex *)bdp -
631 (struct bufdesc_ex *)fep->tx_bd_base;
632 else
633 index = bdp - fep->tx_bd_base;
634
d1ab1f54
UKK
635 dma_unmap_single(&fep->pdev->dev, bdp->cbd_bufaddr,
636 FEC_ENET_TX_FRSIZE, DMA_TO_DEVICE);
f0b3fbea 637 bdp->cbd_bufaddr = 0;
1da177e4 638
de5fb0a0
FL
639 skb = fep->tx_skbuff[index];
640
1da177e4 641 /* Check for errors. */
0e702ab3 642 if (status & (BD_ENET_TX_HB | BD_ENET_TX_LC |
1da177e4
LT
643 BD_ENET_TX_RL | BD_ENET_TX_UN |
644 BD_ENET_TX_CSL)) {
c556167f 645 ndev->stats.tx_errors++;
0e702ab3 646 if (status & BD_ENET_TX_HB) /* No heartbeat */
c556167f 647 ndev->stats.tx_heartbeat_errors++;
0e702ab3 648 if (status & BD_ENET_TX_LC) /* Late collision */
c556167f 649 ndev->stats.tx_window_errors++;
0e702ab3 650 if (status & BD_ENET_TX_RL) /* Retrans limit */
c556167f 651 ndev->stats.tx_aborted_errors++;
0e702ab3 652 if (status & BD_ENET_TX_UN) /* Underrun */
c556167f 653 ndev->stats.tx_fifo_errors++;
0e702ab3 654 if (status & BD_ENET_TX_CSL) /* Carrier lost */
c556167f 655 ndev->stats.tx_carrier_errors++;
1da177e4 656 } else {
c556167f 657 ndev->stats.tx_packets++;
1da177e4
LT
658 }
659
ff43da86
FL
660 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS) &&
661 fep->bufdesc_ex) {
6605b730
FL
662 struct skb_shared_hwtstamps shhwtstamps;
663 unsigned long flags;
ff43da86 664 struct bufdesc_ex *ebdp = (struct bufdesc_ex *)bdp;
6605b730
FL
665
666 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
667 spin_lock_irqsave(&fep->tmreg_lock, flags);
668 shhwtstamps.hwtstamp = ns_to_ktime(
ff43da86 669 timecounter_cyc2time(&fep->tc, ebdp->ts));
6605b730
FL
670 spin_unlock_irqrestore(&fep->tmreg_lock, flags);
671 skb_tstamp_tx(skb, &shhwtstamps);
672 }
ff43da86 673
0e702ab3 674 if (status & BD_ENET_TX_READY)
1da177e4 675 printk("HEY! Enet xmit interrupt and TX_READY.\n");
22f6b860 676
1da177e4
LT
677 /* Deferred means some collisions occurred during transmit,
678 * but we eventually sent the packet OK.
679 */
0e702ab3 680 if (status & BD_ENET_TX_DEF)
c556167f 681 ndev->stats.collisions++;
6aa20a22 682
22f6b860 683 /* Free the sk buffer associated with this last transmit */
1da177e4 684 dev_kfree_skb_any(skb);
de5fb0a0
FL
685 fep->tx_skbuff[index] = NULL;
686
687 fep->dirty_tx = bdp;
6aa20a22 688
22f6b860 689 /* Update pointer to next buffer descriptor to be transmitted */
0e702ab3 690 if (status & BD_ENET_TX_WRAP)
1da177e4
LT
691 bdp = fep->tx_bd_base;
692 else
ff43da86 693 bdp = fec_enet_get_nextdesc(bdp, fep->bufdesc_ex);
6aa20a22 694
22f6b860 695 /* Since we have freed up a buffer, the ring is no longer full
1da177e4 696 */
de5fb0a0 697 if (fep->dirty_tx != fep->cur_tx) {
c556167f
UKK
698 if (netif_queue_stopped(ndev))
699 netif_wake_queue(ndev);
1da177e4
LT
700 }
701 }
de5fb0a0 702 return;
1da177e4
LT
703}
704
705
706/* During a receive, the cur_rx points to the current incoming buffer.
707 * When we update through the ring, if the next incoming buffer has
708 * not been given to the system, we just set the empty indicator,
709 * effectively tossing the packet.
710 */
dc975382
FL
711static int
712fec_enet_rx(struct net_device *ndev, int budget)
1da177e4 713{
c556167f 714 struct fec_enet_private *fep = netdev_priv(ndev);
b5680e0b
SG
715 const struct platform_device_id *id_entry =
716 platform_get_device_id(fep->pdev);
2e28532f 717 struct bufdesc *bdp;
0e702ab3 718 unsigned short status;
1da177e4
LT
719 struct sk_buff *skb;
720 ushort pkt_len;
721 __u8 *data;
dc975382 722 int pkt_received = 0;
6aa20a22 723
0e702ab3
GU
724#ifdef CONFIG_M532x
725 flush_cache_all();
6aa20a22 726#endif
1da177e4 727
1da177e4
LT
728 /* First, grab all of the stats for the incoming packet.
729 * These get messed up if we get called due to a busy condition.
730 */
731 bdp = fep->cur_rx;
732
22f6b860 733 while (!((status = bdp->cbd_sc) & BD_ENET_RX_EMPTY)) {
1da177e4 734
dc975382
FL
735 if (pkt_received >= budget)
736 break;
737 pkt_received++;
738
22f6b860
SH
739 /* Since we have allocated space to hold a complete frame,
740 * the last indicator should be set.
741 */
742 if ((status & BD_ENET_RX_LAST) == 0)
743 printk("FEC ENET: rcv is not +last\n");
1da177e4 744
22f6b860
SH
745 if (!fep->opened)
746 goto rx_processing_done;
1da177e4 747
22f6b860
SH
748 /* Check for errors. */
749 if (status & (BD_ENET_RX_LG | BD_ENET_RX_SH | BD_ENET_RX_NO |
1da177e4 750 BD_ENET_RX_CR | BD_ENET_RX_OV)) {
c556167f 751 ndev->stats.rx_errors++;
22f6b860
SH
752 if (status & (BD_ENET_RX_LG | BD_ENET_RX_SH)) {
753 /* Frame too long or too short. */
c556167f 754 ndev->stats.rx_length_errors++;
22f6b860
SH
755 }
756 if (status & BD_ENET_RX_NO) /* Frame alignment */
c556167f 757 ndev->stats.rx_frame_errors++;
22f6b860 758 if (status & BD_ENET_RX_CR) /* CRC Error */
c556167f 759 ndev->stats.rx_crc_errors++;
22f6b860 760 if (status & BD_ENET_RX_OV) /* FIFO overrun */
c556167f 761 ndev->stats.rx_fifo_errors++;
1da177e4 762 }
1da177e4 763
22f6b860
SH
764 /* Report late collisions as a frame error.
765 * On this error, the BD is closed, but we don't know what we
766 * have in the buffer. So, just drop this frame on the floor.
767 */
768 if (status & BD_ENET_RX_CL) {
c556167f
UKK
769 ndev->stats.rx_errors++;
770 ndev->stats.rx_frame_errors++;
22f6b860
SH
771 goto rx_processing_done;
772 }
1da177e4 773
22f6b860 774 /* Process the incoming frame. */
c556167f 775 ndev->stats.rx_packets++;
22f6b860 776 pkt_len = bdp->cbd_datlen;
c556167f 777 ndev->stats.rx_bytes += pkt_len;
22f6b860 778 data = (__u8*)__va(bdp->cbd_bufaddr);
1da177e4 779
d1ab1f54
UKK
780 dma_unmap_single(&fep->pdev->dev, bdp->cbd_bufaddr,
781 FEC_ENET_TX_FRSIZE, DMA_FROM_DEVICE);
ccdc4f19 782
b5680e0b
SG
783 if (id_entry->driver_data & FEC_QUIRK_SWAP_FRAME)
784 swap_buffer(data, pkt_len);
785
22f6b860
SH
786 /* This does 16 byte alignment, exactly what we need.
787 * The packet length includes FCS, but we don't want to
788 * include that when passing upstream as it messes up
789 * bridging applications.
790 */
b72061a3 791 skb = netdev_alloc_skb(ndev, pkt_len - 4 + NET_IP_ALIGN);
1da177e4 792
8549889c 793 if (unlikely(!skb)) {
22f6b860 794 printk("%s: Memory squeeze, dropping packet.\n",
c556167f
UKK
795 ndev->name);
796 ndev->stats.rx_dropped++;
22f6b860 797 } else {
8549889c 798 skb_reserve(skb, NET_IP_ALIGN);
22f6b860
SH
799 skb_put(skb, pkt_len - 4); /* Make room */
800 skb_copy_to_linear_data(skb, data, pkt_len - 4);
c556167f 801 skb->protocol = eth_type_trans(skb, ndev);
ff43da86 802
6605b730 803 /* Get receive timestamp from the skb */
ff43da86 804 if (fep->hwts_rx_en && fep->bufdesc_ex) {
6605b730
FL
805 struct skb_shared_hwtstamps *shhwtstamps =
806 skb_hwtstamps(skb);
807 unsigned long flags;
ff43da86
FL
808 struct bufdesc_ex *ebdp =
809 (struct bufdesc_ex *)bdp;
6605b730
FL
810
811 memset(shhwtstamps, 0, sizeof(*shhwtstamps));
812
813 spin_lock_irqsave(&fep->tmreg_lock, flags);
814 shhwtstamps->hwtstamp = ns_to_ktime(
ff43da86 815 timecounter_cyc2time(&fep->tc, ebdp->ts));
6605b730
FL
816 spin_unlock_irqrestore(&fep->tmreg_lock, flags);
817 }
ff43da86 818
18a03b97 819 if (!skb_defer_rx_timestamp(skb))
dc975382 820 napi_gro_receive(&fep->napi, skb);
22f6b860 821 }
f0b3fbea 822
d1ab1f54
UKK
823 bdp->cbd_bufaddr = dma_map_single(&fep->pdev->dev, data,
824 FEC_ENET_TX_FRSIZE, DMA_FROM_DEVICE);
22f6b860
SH
825rx_processing_done:
826 /* Clear the status flags for this buffer */
827 status &= ~BD_ENET_RX_STATS;
1da177e4 828
22f6b860
SH
829 /* Mark the buffer empty */
830 status |= BD_ENET_RX_EMPTY;
831 bdp->cbd_sc = status;
6aa20a22 832
ff43da86
FL
833 if (fep->bufdesc_ex) {
834 struct bufdesc_ex *ebdp = (struct bufdesc_ex *)bdp;
835
836 ebdp->cbd_esc = BD_ENET_RX_INT;
837 ebdp->cbd_prot = 0;
838 ebdp->cbd_bdu = 0;
839 }
6605b730 840
22f6b860
SH
841 /* Update BD pointer to next entry */
842 if (status & BD_ENET_RX_WRAP)
843 bdp = fep->rx_bd_base;
844 else
ff43da86 845 bdp = fec_enet_get_nextdesc(bdp, fep->bufdesc_ex);
22f6b860
SH
846 /* Doing this here will keep the FEC running while we process
847 * incoming frames. On a heavily loaded network, we should be
848 * able to keep up at the expense of system resources.
849 */
850 writel(0, fep->hwp + FEC_R_DES_ACTIVE);
851 }
2e28532f 852 fep->cur_rx = bdp;
1da177e4 853
dc975382 854 return pkt_received;
1da177e4
LT
855}
856
45993653
UKK
857static irqreturn_t
858fec_enet_interrupt(int irq, void *dev_id)
859{
860 struct net_device *ndev = dev_id;
861 struct fec_enet_private *fep = netdev_priv(ndev);
862 uint int_events;
863 irqreturn_t ret = IRQ_NONE;
864
865 do {
866 int_events = readl(fep->hwp + FEC_IEVENT);
867 writel(int_events, fep->hwp + FEC_IEVENT);
868
de5fb0a0 869 if (int_events & (FEC_ENET_RXF | FEC_ENET_TXF)) {
45993653 870 ret = IRQ_HANDLED;
dc975382
FL
871
872 /* Disable the RX interrupt */
873 if (napi_schedule_prep(&fep->napi)) {
874 writel(FEC_RX_DISABLED_IMASK,
875 fep->hwp + FEC_IMASK);
876 __napi_schedule(&fep->napi);
877 }
45993653
UKK
878 }
879
45993653
UKK
880 if (int_events & FEC_ENET_MII) {
881 ret = IRQ_HANDLED;
882 complete(&fep->mdio_done);
883 }
884 } while (int_events);
885
886 return ret;
887}
888
dc975382
FL
889static int fec_enet_rx_napi(struct napi_struct *napi, int budget)
890{
891 struct net_device *ndev = napi->dev;
892 int pkts = fec_enet_rx(ndev, budget);
893 struct fec_enet_private *fep = netdev_priv(ndev);
45993653 894
de5fb0a0
FL
895 fec_enet_tx(ndev);
896
dc975382
FL
897 if (pkts < budget) {
898 napi_complete(napi);
899 writel(FEC_DEFAULT_IMASK, fep->hwp + FEC_IMASK);
900 }
901 return pkts;
902}
45993653 903
e6b043d5 904/* ------------------------------------------------------------------------- */
0c7768a0 905static void fec_get_mac(struct net_device *ndev)
1da177e4 906{
c556167f 907 struct fec_enet_private *fep = netdev_priv(ndev);
49da97dc 908 struct fec_platform_data *pdata = fep->pdev->dev.platform_data;
e6b043d5 909 unsigned char *iap, tmpaddr[ETH_ALEN];
1da177e4 910
49da97dc
SG
911 /*
912 * try to get mac address in following order:
913 *
914 * 1) module parameter via kernel command line in form
915 * fec.macaddr=0x00,0x04,0x9f,0x01,0x30,0xe0
916 */
917 iap = macaddr;
918
ca2cc333
SG
919#ifdef CONFIG_OF
920 /*
921 * 2) from device tree data
922 */
923 if (!is_valid_ether_addr(iap)) {
924 struct device_node *np = fep->pdev->dev.of_node;
925 if (np) {
926 const char *mac = of_get_mac_address(np);
927 if (mac)
928 iap = (unsigned char *) mac;
929 }
930 }
931#endif
932
49da97dc 933 /*
ca2cc333 934 * 3) from flash or fuse (via platform data)
49da97dc
SG
935 */
936 if (!is_valid_ether_addr(iap)) {
937#ifdef CONFIG_M5272
938 if (FEC_FLASHMAC)
939 iap = (unsigned char *)FEC_FLASHMAC;
940#else
941 if (pdata)
589efdc7 942 iap = (unsigned char *)&pdata->mac;
49da97dc
SG
943#endif
944 }
945
946 /*
ca2cc333 947 * 4) FEC mac registers set by bootloader
49da97dc
SG
948 */
949 if (!is_valid_ether_addr(iap)) {
950 *((unsigned long *) &tmpaddr[0]) =
951 be32_to_cpu(readl(fep->hwp + FEC_ADDR_LOW));
952 *((unsigned short *) &tmpaddr[4]) =
953 be16_to_cpu(readl(fep->hwp + FEC_ADDR_HIGH) >> 16);
e6b043d5 954 iap = &tmpaddr[0];
1da177e4
LT
955 }
956
c556167f 957 memcpy(ndev->dev_addr, iap, ETH_ALEN);
1da177e4 958
49da97dc
SG
959 /* Adjust MAC if using macaddr */
960 if (iap == macaddr)
43af940c 961 ndev->dev_addr[ETH_ALEN-1] = macaddr[ETH_ALEN-1] + fep->dev_id;
1da177e4
LT
962}
963
e6b043d5 964/* ------------------------------------------------------------------------- */
1da177e4 965
e6b043d5
BW
966/*
967 * Phy section
968 */
c556167f 969static void fec_enet_adjust_link(struct net_device *ndev)
1da177e4 970{
c556167f 971 struct fec_enet_private *fep = netdev_priv(ndev);
e6b043d5
BW
972 struct phy_device *phy_dev = fep->phy_dev;
973 unsigned long flags;
1da177e4 974
e6b043d5 975 int status_change = 0;
1da177e4 976
e6b043d5 977 spin_lock_irqsave(&fep->hw_lock, flags);
1da177e4 978
e6b043d5
BW
979 /* Prevent a state halted on mii error */
980 if (fep->mii_timeout && phy_dev->state == PHY_HALTED) {
981 phy_dev->state = PHY_RESUMING;
982 goto spin_unlock;
983 }
1da177e4 984
e6b043d5 985 if (phy_dev->link) {
d97e7497 986 if (!fep->link) {
6ea0722f 987 fep->link = phy_dev->link;
e6b043d5
BW
988 status_change = 1;
989 }
1da177e4 990
d97e7497
LS
991 if (fep->full_duplex != phy_dev->duplex)
992 status_change = 1;
993
994 if (phy_dev->speed != fep->speed) {
995 fep->speed = phy_dev->speed;
996 status_change = 1;
997 }
998
999 /* if any of the above changed restart the FEC */
1000 if (status_change)
c556167f 1001 fec_restart(ndev, phy_dev->duplex);
d97e7497
LS
1002 } else {
1003 if (fep->link) {
c556167f 1004 fec_stop(ndev);
8d7ed0f0 1005 fep->link = phy_dev->link;
d97e7497
LS
1006 status_change = 1;
1007 }
1da177e4 1008 }
6aa20a22 1009
e6b043d5
BW
1010spin_unlock:
1011 spin_unlock_irqrestore(&fep->hw_lock, flags);
1da177e4 1012
e6b043d5
BW
1013 if (status_change)
1014 phy_print_status(phy_dev);
1015}
1da177e4 1016
e6b043d5 1017static int fec_enet_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
1da177e4 1018{
e6b043d5 1019 struct fec_enet_private *fep = bus->priv;
97b72e43 1020 unsigned long time_left;
1da177e4 1021
e6b043d5 1022 fep->mii_timeout = 0;
97b72e43 1023 init_completion(&fep->mdio_done);
e6b043d5
BW
1024
1025 /* start a read op */
1026 writel(FEC_MMFR_ST | FEC_MMFR_OP_READ |
1027 FEC_MMFR_PA(mii_id) | FEC_MMFR_RA(regnum) |
1028 FEC_MMFR_TA, fep->hwp + FEC_MII_DATA);
1029
1030 /* wait for end of transfer */
97b72e43
BS
1031 time_left = wait_for_completion_timeout(&fep->mdio_done,
1032 usecs_to_jiffies(FEC_MII_TIMEOUT));
1033 if (time_left == 0) {
1034 fep->mii_timeout = 1;
1035 printk(KERN_ERR "FEC: MDIO read timeout\n");
1036 return -ETIMEDOUT;
1da177e4 1037 }
1da177e4 1038
e6b043d5
BW
1039 /* return value */
1040 return FEC_MMFR_DATA(readl(fep->hwp + FEC_MII_DATA));
7dd6a2aa 1041}
6aa20a22 1042
e6b043d5
BW
1043static int fec_enet_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
1044 u16 value)
1da177e4 1045{
e6b043d5 1046 struct fec_enet_private *fep = bus->priv;
97b72e43 1047 unsigned long time_left;
1da177e4 1048
e6b043d5 1049 fep->mii_timeout = 0;
97b72e43 1050 init_completion(&fep->mdio_done);
1da177e4 1051
862f0982
SG
1052 /* start a write op */
1053 writel(FEC_MMFR_ST | FEC_MMFR_OP_WRITE |
e6b043d5
BW
1054 FEC_MMFR_PA(mii_id) | FEC_MMFR_RA(regnum) |
1055 FEC_MMFR_TA | FEC_MMFR_DATA(value),
1056 fep->hwp + FEC_MII_DATA);
1057
1058 /* wait for end of transfer */
97b72e43
BS
1059 time_left = wait_for_completion_timeout(&fep->mdio_done,
1060 usecs_to_jiffies(FEC_MII_TIMEOUT));
1061 if (time_left == 0) {
1062 fep->mii_timeout = 1;
1063 printk(KERN_ERR "FEC: MDIO write timeout\n");
1064 return -ETIMEDOUT;
e6b043d5 1065 }
1da177e4 1066
e6b043d5
BW
1067 return 0;
1068}
1da177e4 1069
e6b043d5 1070static int fec_enet_mdio_reset(struct mii_bus *bus)
1da177e4 1071{
e6b043d5 1072 return 0;
1da177e4
LT
1073}
1074
c556167f 1075static int fec_enet_mii_probe(struct net_device *ndev)
562d2f8c 1076{
c556167f 1077 struct fec_enet_private *fep = netdev_priv(ndev);
230dec61
SG
1078 const struct platform_device_id *id_entry =
1079 platform_get_device_id(fep->pdev);
e6b043d5 1080 struct phy_device *phy_dev = NULL;
6fcc040f
GU
1081 char mdio_bus_id[MII_BUS_ID_SIZE];
1082 char phy_name[MII_BUS_ID_SIZE + 3];
1083 int phy_id;
43af940c 1084 int dev_id = fep->dev_id;
562d2f8c 1085
418bd0d4
BW
1086 fep->phy_dev = NULL;
1087
6fcc040f
GU
1088 /* check for attached phy */
1089 for (phy_id = 0; (phy_id < PHY_MAX_ADDR); phy_id++) {
1090 if ((fep->mii_bus->phy_mask & (1 << phy_id)))
1091 continue;
1092 if (fep->mii_bus->phy_map[phy_id] == NULL)
1093 continue;
1094 if (fep->mii_bus->phy_map[phy_id]->phy_id == 0)
1095 continue;
b5680e0b
SG
1096 if (dev_id--)
1097 continue;
6fcc040f
GU
1098 strncpy(mdio_bus_id, fep->mii_bus->id, MII_BUS_ID_SIZE);
1099 break;
e6b043d5 1100 }
1da177e4 1101
6fcc040f 1102 if (phy_id >= PHY_MAX_ADDR) {
a7dd3219
LW
1103 printk(KERN_INFO
1104 "%s: no PHY, assuming direct connection to switch\n",
1105 ndev->name);
ea51ade9 1106 strncpy(mdio_bus_id, "fixed-0", MII_BUS_ID_SIZE);
6fcc040f
GU
1107 phy_id = 0;
1108 }
1109
a7ed07d5 1110 snprintf(phy_name, sizeof(phy_name), PHY_ID_FMT, mdio_bus_id, phy_id);
f9a8f83b 1111 phy_dev = phy_connect(ndev, phy_name, &fec_enet_adjust_link,
230dec61 1112 fep->phy_interface);
6fcc040f 1113 if (IS_ERR(phy_dev)) {
c556167f 1114 printk(KERN_ERR "%s: could not attach to PHY\n", ndev->name);
6fcc040f 1115 return PTR_ERR(phy_dev);
e6b043d5 1116 }
1da177e4 1117
e6b043d5 1118 /* mask with MAC supported features */
baa70a5c 1119 if (id_entry->driver_data & FEC_QUIRK_HAS_GBIT) {
230dec61 1120 phy_dev->supported &= PHY_GBIT_FEATURES;
baa70a5c
FL
1121 phy_dev->supported |= SUPPORTED_Pause;
1122 }
230dec61
SG
1123 else
1124 phy_dev->supported &= PHY_BASIC_FEATURES;
1125
e6b043d5 1126 phy_dev->advertising = phy_dev->supported;
1da177e4 1127
e6b043d5
BW
1128 fep->phy_dev = phy_dev;
1129 fep->link = 0;
1130 fep->full_duplex = 0;
1da177e4 1131
a7dd3219
LW
1132 printk(KERN_INFO
1133 "%s: Freescale FEC PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
1134 ndev->name,
418bd0d4
BW
1135 fep->phy_dev->drv->name, dev_name(&fep->phy_dev->dev),
1136 fep->phy_dev->irq);
1137
e6b043d5 1138 return 0;
1da177e4
LT
1139}
1140
e6b043d5 1141static int fec_enet_mii_init(struct platform_device *pdev)
562d2f8c 1142{
b5680e0b 1143 static struct mii_bus *fec0_mii_bus;
c556167f
UKK
1144 struct net_device *ndev = platform_get_drvdata(pdev);
1145 struct fec_enet_private *fep = netdev_priv(ndev);
b5680e0b
SG
1146 const struct platform_device_id *id_entry =
1147 platform_get_device_id(fep->pdev);
e6b043d5 1148 int err = -ENXIO, i;
6b265293 1149
b5680e0b
SG
1150 /*
1151 * The dual fec interfaces are not equivalent with enet-mac.
1152 * Here are the differences:
1153 *
1154 * - fec0 supports MII & RMII modes while fec1 only supports RMII
1155 * - fec0 acts as the 1588 time master while fec1 is slave
1156 * - external phys can only be configured by fec0
1157 *
1158 * That is to say fec1 can not work independently. It only works
1159 * when fec0 is working. The reason behind this design is that the
1160 * second interface is added primarily for Switch mode.
1161 *
1162 * Because of the last point above, both phys are attached on fec0
1163 * mdio interface in board design, and need to be configured by
1164 * fec0 mii_bus.
1165 */
43af940c 1166 if ((id_entry->driver_data & FEC_QUIRK_ENET_MAC) && fep->dev_id > 0) {
b5680e0b 1167 /* fec1 uses fec0 mii_bus */
e163cc97
LW
1168 if (mii_cnt && fec0_mii_bus) {
1169 fep->mii_bus = fec0_mii_bus;
1170 mii_cnt++;
1171 return 0;
1172 }
1173 return -ENOENT;
b5680e0b
SG
1174 }
1175
e6b043d5 1176 fep->mii_timeout = 0;
1da177e4 1177
e6b043d5
BW
1178 /*
1179 * Set MII speed to 2.5 MHz (= clk_get_rate() / 2 * phy_speed)
230dec61
SG
1180 *
1181 * The formula for FEC MDC is 'ref_freq / (MII_SPEED x 2)' while
1182 * for ENET-MAC is 'ref_freq / ((MII_SPEED + 1) x 2)'. The i.MX28
1183 * Reference Manual has an error on this, and gets fixed on i.MX6Q
1184 * document.
e6b043d5 1185 */
f4d40de3 1186 fep->phy_speed = DIV_ROUND_UP(clk_get_rate(fep->clk_ahb), 5000000);
230dec61
SG
1187 if (id_entry->driver_data & FEC_QUIRK_ENET_MAC)
1188 fep->phy_speed--;
1189 fep->phy_speed <<= 1;
e6b043d5 1190 writel(fep->phy_speed, fep->hwp + FEC_MII_SPEED);
1da177e4 1191
e6b043d5
BW
1192 fep->mii_bus = mdiobus_alloc();
1193 if (fep->mii_bus == NULL) {
1194 err = -ENOMEM;
1195 goto err_out;
1da177e4
LT
1196 }
1197
e6b043d5
BW
1198 fep->mii_bus->name = "fec_enet_mii_bus";
1199 fep->mii_bus->read = fec_enet_mdio_read;
1200 fep->mii_bus->write = fec_enet_mdio_write;
1201 fep->mii_bus->reset = fec_enet_mdio_reset;
391420f7
FF
1202 snprintf(fep->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
1203 pdev->name, fep->dev_id + 1);
e6b043d5
BW
1204 fep->mii_bus->priv = fep;
1205 fep->mii_bus->parent = &pdev->dev;
1206
1207 fep->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
1208 if (!fep->mii_bus->irq) {
1209 err = -ENOMEM;
1210 goto err_out_free_mdiobus;
1da177e4
LT
1211 }
1212
e6b043d5
BW
1213 for (i = 0; i < PHY_MAX_ADDR; i++)
1214 fep->mii_bus->irq[i] = PHY_POLL;
1da177e4 1215
e6b043d5
BW
1216 if (mdiobus_register(fep->mii_bus))
1217 goto err_out_free_mdio_irq;
1da177e4 1218
e163cc97
LW
1219 mii_cnt++;
1220
b5680e0b
SG
1221 /* save fec0 mii_bus */
1222 if (id_entry->driver_data & FEC_QUIRK_ENET_MAC)
1223 fec0_mii_bus = fep->mii_bus;
1224
e6b043d5 1225 return 0;
1da177e4 1226
e6b043d5
BW
1227err_out_free_mdio_irq:
1228 kfree(fep->mii_bus->irq);
1229err_out_free_mdiobus:
1230 mdiobus_free(fep->mii_bus);
1231err_out:
1232 return err;
1da177e4
LT
1233}
1234
e6b043d5 1235static void fec_enet_mii_remove(struct fec_enet_private *fep)
1da177e4 1236{
e163cc97
LW
1237 if (--mii_cnt == 0) {
1238 mdiobus_unregister(fep->mii_bus);
1239 kfree(fep->mii_bus->irq);
1240 mdiobus_free(fep->mii_bus);
1241 }
1da177e4
LT
1242}
1243
c556167f 1244static int fec_enet_get_settings(struct net_device *ndev,
e6b043d5 1245 struct ethtool_cmd *cmd)
1da177e4 1246{
c556167f 1247 struct fec_enet_private *fep = netdev_priv(ndev);
e6b043d5 1248 struct phy_device *phydev = fep->phy_dev;
1da177e4 1249
e6b043d5
BW
1250 if (!phydev)
1251 return -ENODEV;
1da177e4 1252
e6b043d5 1253 return phy_ethtool_gset(phydev, cmd);
1da177e4
LT
1254}
1255
c556167f 1256static int fec_enet_set_settings(struct net_device *ndev,
e6b043d5 1257 struct ethtool_cmd *cmd)
1da177e4 1258{
c556167f 1259 struct fec_enet_private *fep = netdev_priv(ndev);
e6b043d5 1260 struct phy_device *phydev = fep->phy_dev;
1da177e4 1261
e6b043d5
BW
1262 if (!phydev)
1263 return -ENODEV;
1da177e4 1264
e6b043d5 1265 return phy_ethtool_sset(phydev, cmd);
1da177e4
LT
1266}
1267
c556167f 1268static void fec_enet_get_drvinfo(struct net_device *ndev,
e6b043d5 1269 struct ethtool_drvinfo *info)
1da177e4 1270{
c556167f 1271 struct fec_enet_private *fep = netdev_priv(ndev);
6aa20a22 1272
7826d43f
JP
1273 strlcpy(info->driver, fep->pdev->dev.driver->name,
1274 sizeof(info->driver));
1275 strlcpy(info->version, "Revision: 1.0", sizeof(info->version));
1276 strlcpy(info->bus_info, dev_name(&ndev->dev), sizeof(info->bus_info));
1da177e4
LT
1277}
1278
5ebae489
FL
1279static int fec_enet_get_ts_info(struct net_device *ndev,
1280 struct ethtool_ts_info *info)
1281{
1282 struct fec_enet_private *fep = netdev_priv(ndev);
1283
1284 if (fep->bufdesc_ex) {
1285
1286 info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
1287 SOF_TIMESTAMPING_RX_SOFTWARE |
1288 SOF_TIMESTAMPING_SOFTWARE |
1289 SOF_TIMESTAMPING_TX_HARDWARE |
1290 SOF_TIMESTAMPING_RX_HARDWARE |
1291 SOF_TIMESTAMPING_RAW_HARDWARE;
1292 if (fep->ptp_clock)
1293 info->phc_index = ptp_clock_index(fep->ptp_clock);
1294 else
1295 info->phc_index = -1;
1296
1297 info->tx_types = (1 << HWTSTAMP_TX_OFF) |
1298 (1 << HWTSTAMP_TX_ON);
1299
1300 info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
1301 (1 << HWTSTAMP_FILTER_ALL);
1302 return 0;
1303 } else {
1304 return ethtool_op_get_ts_info(ndev, info);
1305 }
1306}
1307
baa70a5c
FL
1308static void fec_enet_get_pauseparam(struct net_device *ndev,
1309 struct ethtool_pauseparam *pause)
1310{
1311 struct fec_enet_private *fep = netdev_priv(ndev);
1312
1313 pause->autoneg = (fep->pause_flag & FEC_PAUSE_FLAG_AUTONEG) != 0;
1314 pause->tx_pause = (fep->pause_flag & FEC_PAUSE_FLAG_ENABLE) != 0;
1315 pause->rx_pause = pause->tx_pause;
1316}
1317
1318static int fec_enet_set_pauseparam(struct net_device *ndev,
1319 struct ethtool_pauseparam *pause)
1320{
1321 struct fec_enet_private *fep = netdev_priv(ndev);
1322
1323 if (pause->tx_pause != pause->rx_pause) {
1324 netdev_info(ndev,
1325 "hardware only support enable/disable both tx and rx");
1326 return -EINVAL;
1327 }
1328
1329 fep->pause_flag = 0;
1330
1331 /* tx pause must be same as rx pause */
1332 fep->pause_flag |= pause->rx_pause ? FEC_PAUSE_FLAG_ENABLE : 0;
1333 fep->pause_flag |= pause->autoneg ? FEC_PAUSE_FLAG_AUTONEG : 0;
1334
1335 if (pause->rx_pause || pause->autoneg) {
1336 fep->phy_dev->supported |= ADVERTISED_Pause;
1337 fep->phy_dev->advertising |= ADVERTISED_Pause;
1338 } else {
1339 fep->phy_dev->supported &= ~ADVERTISED_Pause;
1340 fep->phy_dev->advertising &= ~ADVERTISED_Pause;
1341 }
1342
1343 if (pause->autoneg) {
1344 if (netif_running(ndev))
1345 fec_stop(ndev);
1346 phy_start_aneg(fep->phy_dev);
1347 }
1348 if (netif_running(ndev))
1349 fec_restart(ndev, 0);
1350
1351 return 0;
1352}
1353
9b07be4b 1354static const struct ethtool_ops fec_enet_ethtool_ops = {
baa70a5c
FL
1355 .get_pauseparam = fec_enet_get_pauseparam,
1356 .set_pauseparam = fec_enet_set_pauseparam,
e6b043d5
BW
1357 .get_settings = fec_enet_get_settings,
1358 .set_settings = fec_enet_set_settings,
1359 .get_drvinfo = fec_enet_get_drvinfo,
1360 .get_link = ethtool_op_get_link,
5ebae489 1361 .get_ts_info = fec_enet_get_ts_info,
e6b043d5 1362};
1da177e4 1363
c556167f 1364static int fec_enet_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
1da177e4 1365{
c556167f 1366 struct fec_enet_private *fep = netdev_priv(ndev);
e6b043d5 1367 struct phy_device *phydev = fep->phy_dev;
1da177e4 1368
c556167f 1369 if (!netif_running(ndev))
e6b043d5 1370 return -EINVAL;
1da177e4 1371
e6b043d5
BW
1372 if (!phydev)
1373 return -ENODEV;
1374
ff43da86 1375 if (cmd == SIOCSHWTSTAMP && fep->bufdesc_ex)
6605b730 1376 return fec_ptp_ioctl(ndev, rq, cmd);
ff43da86 1377
28b04113 1378 return phy_mii_ioctl(phydev, rq, cmd);
1da177e4
LT
1379}
1380
c556167f 1381static void fec_enet_free_buffers(struct net_device *ndev)
f0b3fbea 1382{
c556167f 1383 struct fec_enet_private *fep = netdev_priv(ndev);
da2191e3 1384 unsigned int i;
f0b3fbea
SH
1385 struct sk_buff *skb;
1386 struct bufdesc *bdp;
1387
1388 bdp = fep->rx_bd_base;
1389 for (i = 0; i < RX_RING_SIZE; i++) {
1390 skb = fep->rx_skbuff[i];
1391
1392 if (bdp->cbd_bufaddr)
d1ab1f54 1393 dma_unmap_single(&fep->pdev->dev, bdp->cbd_bufaddr,
f0b3fbea
SH
1394 FEC_ENET_RX_FRSIZE, DMA_FROM_DEVICE);
1395 if (skb)
1396 dev_kfree_skb(skb);
ff43da86 1397 bdp = fec_enet_get_nextdesc(bdp, fep->bufdesc_ex);
f0b3fbea
SH
1398 }
1399
1400 bdp = fep->tx_bd_base;
1401 for (i = 0; i < TX_RING_SIZE; i++)
1402 kfree(fep->tx_bounce[i]);
1403}
1404
c556167f 1405static int fec_enet_alloc_buffers(struct net_device *ndev)
f0b3fbea 1406{
c556167f 1407 struct fec_enet_private *fep = netdev_priv(ndev);
da2191e3 1408 unsigned int i;
f0b3fbea
SH
1409 struct sk_buff *skb;
1410 struct bufdesc *bdp;
1411
1412 bdp = fep->rx_bd_base;
1413 for (i = 0; i < RX_RING_SIZE; i++) {
b72061a3 1414 skb = netdev_alloc_skb(ndev, FEC_ENET_RX_FRSIZE);
f0b3fbea 1415 if (!skb) {
c556167f 1416 fec_enet_free_buffers(ndev);
f0b3fbea
SH
1417 return -ENOMEM;
1418 }
1419 fep->rx_skbuff[i] = skb;
1420
d1ab1f54 1421 bdp->cbd_bufaddr = dma_map_single(&fep->pdev->dev, skb->data,
f0b3fbea
SH
1422 FEC_ENET_RX_FRSIZE, DMA_FROM_DEVICE);
1423 bdp->cbd_sc = BD_ENET_RX_EMPTY;
ff43da86
FL
1424
1425 if (fep->bufdesc_ex) {
1426 struct bufdesc_ex *ebdp = (struct bufdesc_ex *)bdp;
1427 ebdp->cbd_esc = BD_ENET_RX_INT;
1428 }
1429
1430 bdp = fec_enet_get_nextdesc(bdp, fep->bufdesc_ex);
f0b3fbea
SH
1431 }
1432
1433 /* Set the last buffer to wrap. */
ff43da86 1434 bdp = fec_enet_get_prevdesc(bdp, fep->bufdesc_ex);
f0b3fbea
SH
1435 bdp->cbd_sc |= BD_SC_WRAP;
1436
1437 bdp = fep->tx_bd_base;
1438 for (i = 0; i < TX_RING_SIZE; i++) {
1439 fep->tx_bounce[i] = kmalloc(FEC_ENET_TX_FRSIZE, GFP_KERNEL);
1440
1441 bdp->cbd_sc = 0;
1442 bdp->cbd_bufaddr = 0;
6605b730 1443
ff43da86
FL
1444 if (fep->bufdesc_ex) {
1445 struct bufdesc_ex *ebdp = (struct bufdesc_ex *)bdp;
1446 ebdp->cbd_esc = BD_ENET_RX_INT;
1447 }
1448
1449 bdp = fec_enet_get_nextdesc(bdp, fep->bufdesc_ex);
f0b3fbea
SH
1450 }
1451
1452 /* Set the last buffer to wrap. */
ff43da86 1453 bdp = fec_enet_get_prevdesc(bdp, fep->bufdesc_ex);
f0b3fbea
SH
1454 bdp->cbd_sc |= BD_SC_WRAP;
1455
1456 return 0;
1457}
1458
1da177e4 1459static int
c556167f 1460fec_enet_open(struct net_device *ndev)
1da177e4 1461{
c556167f 1462 struct fec_enet_private *fep = netdev_priv(ndev);
f0b3fbea 1463 int ret;
1da177e4 1464
dc975382
FL
1465 napi_enable(&fep->napi);
1466
1da177e4
LT
1467 /* I should reset the ring buffers here, but I don't yet know
1468 * a simple way to do that.
1469 */
1da177e4 1470
c556167f 1471 ret = fec_enet_alloc_buffers(ndev);
f0b3fbea
SH
1472 if (ret)
1473 return ret;
1474
418bd0d4 1475 /* Probe and connect to PHY when open the interface */
c556167f 1476 ret = fec_enet_mii_probe(ndev);
418bd0d4 1477 if (ret) {
c556167f 1478 fec_enet_free_buffers(ndev);
418bd0d4
BW
1479 return ret;
1480 }
e6b043d5 1481 phy_start(fep->phy_dev);
c556167f 1482 netif_start_queue(ndev);
1da177e4 1483 fep->opened = 1;
22f6b860 1484 return 0;
1da177e4
LT
1485}
1486
1487static int
c556167f 1488fec_enet_close(struct net_device *ndev)
1da177e4 1489{
c556167f 1490 struct fec_enet_private *fep = netdev_priv(ndev);
1da177e4 1491
22f6b860 1492 /* Don't know what to do yet. */
3f104c38 1493 napi_disable(&fep->napi);
1da177e4 1494 fep->opened = 0;
c556167f
UKK
1495 netif_stop_queue(ndev);
1496 fec_stop(ndev);
1da177e4 1497
e497ba82
UKK
1498 if (fep->phy_dev) {
1499 phy_stop(fep->phy_dev);
418bd0d4 1500 phy_disconnect(fep->phy_dev);
e497ba82 1501 }
418bd0d4 1502
db8880bc 1503 fec_enet_free_buffers(ndev);
f0b3fbea 1504
1da177e4
LT
1505 return 0;
1506}
1507
1da177e4
LT
1508/* Set or clear the multicast filter for this adaptor.
1509 * Skeleton taken from sunlance driver.
1510 * The CPM Ethernet implementation allows Multicast as well as individual
1511 * MAC address filtering. Some of the drivers check to make sure it is
1512 * a group multicast address, and discard those that are not. I guess I
1513 * will do the same for now, but just remove the test if you want
1514 * individual filtering as well (do the upper net layers want or support
1515 * this kind of feature?).
1516 */
1517
1518#define HASH_BITS 6 /* #bits in hash */
1519#define CRC32_POLY 0xEDB88320
1520
c556167f 1521static void set_multicast_list(struct net_device *ndev)
1da177e4 1522{
c556167f 1523 struct fec_enet_private *fep = netdev_priv(ndev);
22bedad3 1524 struct netdev_hw_addr *ha;
48e2f183 1525 unsigned int i, bit, data, crc, tmp;
1da177e4
LT
1526 unsigned char hash;
1527
c556167f 1528 if (ndev->flags & IFF_PROMISC) {
f44d6305
SH
1529 tmp = readl(fep->hwp + FEC_R_CNTRL);
1530 tmp |= 0x8;
1531 writel(tmp, fep->hwp + FEC_R_CNTRL);
4e831836
SH
1532 return;
1533 }
1da177e4 1534
4e831836
SH
1535 tmp = readl(fep->hwp + FEC_R_CNTRL);
1536 tmp &= ~0x8;
1537 writel(tmp, fep->hwp + FEC_R_CNTRL);
1538
c556167f 1539 if (ndev->flags & IFF_ALLMULTI) {
4e831836
SH
1540 /* Catch all multicast addresses, so set the
1541 * filter to all 1's
1542 */
1543 writel(0xffffffff, fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
1544 writel(0xffffffff, fep->hwp + FEC_GRP_HASH_TABLE_LOW);
1545
1546 return;
1547 }
1548
1549 /* Clear filter and add the addresses in hash register
1550 */
1551 writel(0, fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
1552 writel(0, fep->hwp + FEC_GRP_HASH_TABLE_LOW);
1553
c556167f 1554 netdev_for_each_mc_addr(ha, ndev) {
4e831836
SH
1555 /* calculate crc32 value of mac address */
1556 crc = 0xffffffff;
1557
c556167f 1558 for (i = 0; i < ndev->addr_len; i++) {
22bedad3 1559 data = ha->addr[i];
4e831836
SH
1560 for (bit = 0; bit < 8; bit++, data >>= 1) {
1561 crc = (crc >> 1) ^
1562 (((crc ^ data) & 1) ? CRC32_POLY : 0);
1da177e4
LT
1563 }
1564 }
4e831836
SH
1565
1566 /* only upper 6 bits (HASH_BITS) are used
1567 * which point to specific bit in he hash registers
1568 */
1569 hash = (crc >> (32 - HASH_BITS)) & 0x3f;
1570
1571 if (hash > 31) {
1572 tmp = readl(fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
1573 tmp |= 1 << (hash - 32);
1574 writel(tmp, fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
1575 } else {
1576 tmp = readl(fep->hwp + FEC_GRP_HASH_TABLE_LOW);
1577 tmp |= 1 << hash;
1578 writel(tmp, fep->hwp + FEC_GRP_HASH_TABLE_LOW);
1579 }
1da177e4
LT
1580 }
1581}
1582
22f6b860 1583/* Set a MAC change in hardware. */
009fda83 1584static int
c556167f 1585fec_set_mac_address(struct net_device *ndev, void *p)
1da177e4 1586{
c556167f 1587 struct fec_enet_private *fep = netdev_priv(ndev);
009fda83
SH
1588 struct sockaddr *addr = p;
1589
1590 if (!is_valid_ether_addr(addr->sa_data))
1591 return -EADDRNOTAVAIL;
1592
c556167f 1593 memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
1da177e4 1594
c556167f
UKK
1595 writel(ndev->dev_addr[3] | (ndev->dev_addr[2] << 8) |
1596 (ndev->dev_addr[1] << 16) | (ndev->dev_addr[0] << 24),
f44d6305 1597 fep->hwp + FEC_ADDR_LOW);
c556167f 1598 writel((ndev->dev_addr[5] << 16) | (ndev->dev_addr[4] << 24),
7cff0943 1599 fep->hwp + FEC_ADDR_HIGH);
009fda83 1600 return 0;
1da177e4
LT
1601}
1602
7f5c6add 1603#ifdef CONFIG_NET_POLL_CONTROLLER
49ce9c2c
BH
1604/**
1605 * fec_poll_controller - FEC Poll controller function
7f5c6add
XJ
1606 * @dev: The FEC network adapter
1607 *
1608 * Polled functionality used by netconsole and others in non interrupt mode
1609 *
1610 */
1611void fec_poll_controller(struct net_device *dev)
1612{
1613 int i;
1614 struct fec_enet_private *fep = netdev_priv(dev);
1615
1616 for (i = 0; i < FEC_IRQ_NUM; i++) {
1617 if (fep->irq[i] > 0) {
1618 disable_irq(fep->irq[i]);
1619 fec_enet_interrupt(fep->irq[i], dev);
1620 enable_irq(fep->irq[i]);
1621 }
1622 }
1623}
1624#endif
1625
009fda83
SH
1626static const struct net_device_ops fec_netdev_ops = {
1627 .ndo_open = fec_enet_open,
1628 .ndo_stop = fec_enet_close,
1629 .ndo_start_xmit = fec_enet_start_xmit,
afc4b13d 1630 .ndo_set_rx_mode = set_multicast_list,
635ecaa7 1631 .ndo_change_mtu = eth_change_mtu,
009fda83
SH
1632 .ndo_validate_addr = eth_validate_addr,
1633 .ndo_tx_timeout = fec_timeout,
1634 .ndo_set_mac_address = fec_set_mac_address,
db8880bc 1635 .ndo_do_ioctl = fec_enet_ioctl,
7f5c6add
XJ
1636#ifdef CONFIG_NET_POLL_CONTROLLER
1637 .ndo_poll_controller = fec_poll_controller,
1638#endif
009fda83
SH
1639};
1640
1da177e4
LT
1641 /*
1642 * XXX: We need to clean up on failure exits here.
ead73183 1643 *
1da177e4 1644 */
c556167f 1645static int fec_enet_init(struct net_device *ndev)
1da177e4 1646{
c556167f 1647 struct fec_enet_private *fep = netdev_priv(ndev);
f0b3fbea 1648 struct bufdesc *cbd_base;
1da177e4 1649
8d4dd5cf
SH
1650 /* Allocate memory for buffer descriptors. */
1651 cbd_base = dma_alloc_coherent(NULL, PAGE_SIZE, &fep->bd_dma,
1652 GFP_KERNEL);
1653 if (!cbd_base) {
562d2f8c
GU
1654 printk("FEC: allocate descriptor memory failed?\n");
1655 return -ENOMEM;
1656 }
1657
14109a59 1658 memset(cbd_base, 0, PAGE_SIZE);
3b2b74ca 1659 spin_lock_init(&fep->hw_lock);
3b2b74ca 1660
c556167f 1661 fep->netdev = ndev;
1da177e4 1662
49da97dc 1663 /* Get the Ethernet address */
c556167f 1664 fec_get_mac(ndev);
1da177e4 1665
8d4dd5cf 1666 /* Set receive and transmit descriptor base. */
1da177e4 1667 fep->rx_bd_base = cbd_base;
ff43da86
FL
1668 if (fep->bufdesc_ex)
1669 fep->tx_bd_base = (struct bufdesc *)
1670 (((struct bufdesc_ex *)cbd_base) + RX_RING_SIZE);
1671 else
1672 fep->tx_bd_base = cbd_base + RX_RING_SIZE;
1da177e4 1673
22f6b860 1674 /* The FEC Ethernet specific entries in the device structure */
c556167f
UKK
1675 ndev->watchdog_timeo = TX_TIMEOUT;
1676 ndev->netdev_ops = &fec_netdev_ops;
1677 ndev->ethtool_ops = &fec_enet_ethtool_ops;
633e7533 1678
dc975382
FL
1679 writel(FEC_RX_DISABLED_IMASK, fep->hwp + FEC_IMASK);
1680 netif_napi_add(ndev, &fep->napi, fec_enet_rx_napi, FEC_NAPI_WEIGHT);
1681
c556167f 1682 fec_restart(ndev, 0);
1da177e4 1683
1da177e4
LT
1684 return 0;
1685}
1686
ca2cc333 1687#ifdef CONFIG_OF
33897cc8 1688static int fec_get_phy_mode_dt(struct platform_device *pdev)
ca2cc333
SG
1689{
1690 struct device_node *np = pdev->dev.of_node;
1691
1692 if (np)
1693 return of_get_phy_mode(np);
1694
1695 return -ENODEV;
1696}
1697
33897cc8 1698static void fec_reset_phy(struct platform_device *pdev)
ca2cc333
SG
1699{
1700 int err, phy_reset;
a3caad0a 1701 int msec = 1;
ca2cc333
SG
1702 struct device_node *np = pdev->dev.of_node;
1703
1704 if (!np)
a9b2c8ef 1705 return;
ca2cc333 1706
a3caad0a
SG
1707 of_property_read_u32(np, "phy-reset-duration", &msec);
1708 /* A sane reset duration should not be longer than 1s */
1709 if (msec > 1000)
1710 msec = 1;
1711
ca2cc333 1712 phy_reset = of_get_named_gpio(np, "phy-reset-gpios", 0);
07dcf8e9
FE
1713 if (!gpio_is_valid(phy_reset))
1714 return;
1715
119fc007
SG
1716 err = devm_gpio_request_one(&pdev->dev, phy_reset,
1717 GPIOF_OUT_INIT_LOW, "phy-reset");
ca2cc333 1718 if (err) {
07dcf8e9 1719 dev_err(&pdev->dev, "failed to get phy-reset-gpios: %d\n", err);
a9b2c8ef 1720 return;
ca2cc333 1721 }
a3caad0a 1722 msleep(msec);
ca2cc333 1723 gpio_set_value(phy_reset, 1);
ca2cc333
SG
1724}
1725#else /* CONFIG_OF */
0c7768a0 1726static int fec_get_phy_mode_dt(struct platform_device *pdev)
ca2cc333
SG
1727{
1728 return -ENODEV;
1729}
1730
0c7768a0 1731static void fec_reset_phy(struct platform_device *pdev)
ca2cc333
SG
1732{
1733 /*
1734 * In case of platform probe, the reset has been done
1735 * by machine code.
1736 */
ca2cc333
SG
1737}
1738#endif /* CONFIG_OF */
1739
33897cc8 1740static int
ead73183
SH
1741fec_probe(struct platform_device *pdev)
1742{
1743 struct fec_enet_private *fep;
5eb32bd0 1744 struct fec_platform_data *pdata;
ead73183
SH
1745 struct net_device *ndev;
1746 int i, irq, ret = 0;
1747 struct resource *r;
ca2cc333 1748 const struct of_device_id *of_id;
43af940c 1749 static int dev_id;
b2bccee1 1750 struct pinctrl *pinctrl;
5fa9c0fe 1751 struct regulator *reg_phy;
ca2cc333
SG
1752
1753 of_id = of_match_device(fec_dt_ids, &pdev->dev);
1754 if (of_id)
1755 pdev->id_entry = of_id->data;
ead73183
SH
1756
1757 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1758 if (!r)
1759 return -ENXIO;
1760
1761 r = request_mem_region(r->start, resource_size(r), pdev->name);
1762 if (!r)
1763 return -EBUSY;
1764
1765 /* Init network device */
1766 ndev = alloc_etherdev(sizeof(struct fec_enet_private));
28e2188e
UKK
1767 if (!ndev) {
1768 ret = -ENOMEM;
1769 goto failed_alloc_etherdev;
1770 }
ead73183
SH
1771
1772 SET_NETDEV_DEV(ndev, &pdev->dev);
1773
1774 /* setup board info structure */
1775 fep = netdev_priv(ndev);
ead73183 1776
baa70a5c
FL
1777 /* default enable pause frame auto negotiation */
1778 if (pdev->id_entry &&
1779 (pdev->id_entry->driver_data & FEC_QUIRK_HAS_GBIT))
1780 fep->pause_flag |= FEC_PAUSE_FLAG_AUTONEG;
1781
24e531b4 1782 fep->hwp = ioremap(r->start, resource_size(r));
e6b043d5 1783 fep->pdev = pdev;
43af940c 1784 fep->dev_id = dev_id++;
ead73183 1785
ff43da86
FL
1786 fep->bufdesc_ex = 0;
1787
24e531b4 1788 if (!fep->hwp) {
ead73183
SH
1789 ret = -ENOMEM;
1790 goto failed_ioremap;
1791 }
1792
1793 platform_set_drvdata(pdev, ndev);
1794
ca2cc333
SG
1795 ret = fec_get_phy_mode_dt(pdev);
1796 if (ret < 0) {
1797 pdata = pdev->dev.platform_data;
1798 if (pdata)
1799 fep->phy_interface = pdata->phy;
1800 else
1801 fep->phy_interface = PHY_INTERFACE_MODE_MII;
1802 } else {
1803 fep->phy_interface = ret;
1804 }
1805
b2bccee1
SG
1806 pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
1807 if (IS_ERR(pinctrl)) {
1808 ret = PTR_ERR(pinctrl);
1809 goto failed_pin;
1810 }
1811
f4d40de3
SH
1812 fep->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1813 if (IS_ERR(fep->clk_ipg)) {
1814 ret = PTR_ERR(fep->clk_ipg);
ead73183
SH
1815 goto failed_clk;
1816 }
f4d40de3
SH
1817
1818 fep->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
1819 if (IS_ERR(fep->clk_ahb)) {
1820 ret = PTR_ERR(fep->clk_ahb);
1821 goto failed_clk;
1822 }
1823
6605b730 1824 fep->clk_ptp = devm_clk_get(&pdev->dev, "ptp");
e2f8d555
FE
1825 fep->bufdesc_ex =
1826 pdev->id_entry->driver_data & FEC_QUIRK_HAS_BUFDESC_EX;
6605b730
FL
1827 if (IS_ERR(fep->clk_ptp)) {
1828 ret = PTR_ERR(fep->clk_ptp);
ff43da86 1829 fep->bufdesc_ex = 0;
6605b730 1830 }
6605b730 1831
f4d40de3
SH
1832 clk_prepare_enable(fep->clk_ahb);
1833 clk_prepare_enable(fep->clk_ipg);
ff43da86
FL
1834 if (!IS_ERR(fep->clk_ptp))
1835 clk_prepare_enable(fep->clk_ptp);
1836
5fa9c0fe
SG
1837 reg_phy = devm_regulator_get(&pdev->dev, "phy");
1838 if (!IS_ERR(reg_phy)) {
1839 ret = regulator_enable(reg_phy);
1840 if (ret) {
1841 dev_err(&pdev->dev,
1842 "Failed to enable phy regulator: %d\n", ret);
1843 goto failed_regulator;
1844 }
1845 }
1846
2ca9b2aa
SG
1847 fec_reset_phy(pdev);
1848
e2f8d555
FE
1849 if (fep->bufdesc_ex)
1850 fec_ptp_init(ndev, pdev);
1851
1852 ret = fec_enet_init(ndev);
1853 if (ret)
1854 goto failed_init;
1855
1856 for (i = 0; i < FEC_IRQ_NUM; i++) {
1857 irq = platform_get_irq(pdev, i);
1858 if (irq < 0) {
1859 if (i)
1860 break;
1861 ret = irq;
1862 goto failed_irq;
1863 }
1864 ret = request_irq(irq, fec_enet_interrupt, IRQF_DISABLED, pdev->name, ndev);
1865 if (ret) {
1866 while (--i >= 0) {
1867 irq = platform_get_irq(pdev, i);
1868 free_irq(irq, ndev);
1869 }
1870 goto failed_irq;
1871 }
1872 }
1873
e6b043d5
BW
1874 ret = fec_enet_mii_init(pdev);
1875 if (ret)
1876 goto failed_mii_init;
1877
03c698c9
OS
1878 /* Carrier starts down, phylib will bring it up */
1879 netif_carrier_off(ndev);
1880
ead73183
SH
1881 ret = register_netdev(ndev);
1882 if (ret)
1883 goto failed_register;
1884
1885 return 0;
1886
1887failed_register:
e6b043d5
BW
1888 fec_enet_mii_remove(fep);
1889failed_mii_init:
e2f8d555
FE
1890failed_init:
1891 for (i = 0; i < FEC_IRQ_NUM; i++) {
1892 irq = platform_get_irq(pdev, i);
1893 if (irq > 0)
1894 free_irq(irq, ndev);
1895 }
1896failed_irq:
5fa9c0fe 1897failed_regulator:
f4d40de3
SH
1898 clk_disable_unprepare(fep->clk_ahb);
1899 clk_disable_unprepare(fep->clk_ipg);
ff43da86
FL
1900 if (!IS_ERR(fep->clk_ptp))
1901 clk_disable_unprepare(fep->clk_ptp);
b2bccee1 1902failed_pin:
ead73183 1903failed_clk:
24e531b4 1904 iounmap(fep->hwp);
ead73183
SH
1905failed_ioremap:
1906 free_netdev(ndev);
28e2188e
UKK
1907failed_alloc_etherdev:
1908 release_mem_region(r->start, resource_size(r));
ead73183
SH
1909
1910 return ret;
1911}
1912
33897cc8 1913static int
ead73183
SH
1914fec_drv_remove(struct platform_device *pdev)
1915{
1916 struct net_device *ndev = platform_get_drvdata(pdev);
1917 struct fec_enet_private *fep = netdev_priv(ndev);
28e2188e 1918 struct resource *r;
e163cc97 1919 int i;
ead73183 1920
e163cc97 1921 unregister_netdev(ndev);
e6b043d5 1922 fec_enet_mii_remove(fep);
6605b730
FL
1923 del_timer_sync(&fep->time_keep);
1924 clk_disable_unprepare(fep->clk_ptp);
1925 if (fep->ptp_clock)
1926 ptp_clock_unregister(fep->ptp_clock);
f4d40de3
SH
1927 clk_disable_unprepare(fep->clk_ahb);
1928 clk_disable_unprepare(fep->clk_ipg);
7f7d6c28
FE
1929 for (i = 0; i < FEC_IRQ_NUM; i++) {
1930 int irq = platform_get_irq(pdev, i);
1931 if (irq > 0)
1932 free_irq(irq, ndev);
1933 }
24e531b4 1934 iounmap(fep->hwp);
ead73183 1935 free_netdev(ndev);
28e2188e
UKK
1936
1937 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1938 BUG_ON(!r);
1939 release_mem_region(r->start, resource_size(r));
1940
b3cde36c
UKK
1941 platform_set_drvdata(pdev, NULL);
1942
ead73183
SH
1943 return 0;
1944}
1945
59d4289b 1946#ifdef CONFIG_PM
ead73183 1947static int
87cad5c3 1948fec_suspend(struct device *dev)
ead73183 1949{
87cad5c3 1950 struct net_device *ndev = dev_get_drvdata(dev);
04e5216d 1951 struct fec_enet_private *fep = netdev_priv(ndev);
ead73183 1952
04e5216d
UKK
1953 if (netif_running(ndev)) {
1954 fec_stop(ndev);
1955 netif_device_detach(ndev);
ead73183 1956 }
f4d40de3
SH
1957 clk_disable_unprepare(fep->clk_ahb);
1958 clk_disable_unprepare(fep->clk_ipg);
04e5216d 1959
ead73183
SH
1960 return 0;
1961}
1962
1963static int
87cad5c3 1964fec_resume(struct device *dev)
ead73183 1965{
87cad5c3 1966 struct net_device *ndev = dev_get_drvdata(dev);
04e5216d 1967 struct fec_enet_private *fep = netdev_priv(ndev);
ead73183 1968
f4d40de3
SH
1969 clk_prepare_enable(fep->clk_ahb);
1970 clk_prepare_enable(fep->clk_ipg);
04e5216d
UKK
1971 if (netif_running(ndev)) {
1972 fec_restart(ndev, fep->full_duplex);
1973 netif_device_attach(ndev);
ead73183 1974 }
04e5216d 1975
ead73183
SH
1976 return 0;
1977}
1978
59d4289b
DK
1979static const struct dev_pm_ops fec_pm_ops = {
1980 .suspend = fec_suspend,
1981 .resume = fec_resume,
1982 .freeze = fec_suspend,
1983 .thaw = fec_resume,
1984 .poweroff = fec_suspend,
1985 .restore = fec_resume,
1986};
87cad5c3 1987#endif
59d4289b 1988
ead73183
SH
1989static struct platform_driver fec_driver = {
1990 .driver = {
b5680e0b 1991 .name = DRIVER_NAME,
87cad5c3
EB
1992 .owner = THIS_MODULE,
1993#ifdef CONFIG_PM
1994 .pm = &fec_pm_ops,
1995#endif
ca2cc333 1996 .of_match_table = fec_dt_ids,
ead73183 1997 },
b5680e0b 1998 .id_table = fec_devtype,
87cad5c3 1999 .probe = fec_probe,
33897cc8 2000 .remove = fec_drv_remove,
ead73183
SH
2001};
2002
aaca2377 2003module_platform_driver(fec_driver);
1da177e4
LT
2004
2005MODULE_LICENSE("GPL");