ceph: Avoid data inconsistency due to d-cache aliasing in readpage()
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b681b65d 7 * Copyright (C) 2005-2013 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
7e6c63f0 47#include <linux/ssb/ssb_driver_gige.h>
aed93e0b
MC
48#include <linux/hwmon.h>
49#include <linux/hwmon-sysfs.h>
1da177e4
LT
50
51#include <net/checksum.h>
c9bdd4b5 52#include <net/ip.h>
1da177e4 53
27fd9de8 54#include <linux/io.h>
1da177e4 55#include <asm/byteorder.h>
27fd9de8 56#include <linux/uaccess.h>
1da177e4 57
be947307
MC
58#include <uapi/linux/net_tstamp.h>
59#include <linux/ptp_clock_kernel.h>
60
49b6e95f 61#ifdef CONFIG_SPARC
1da177e4 62#include <asm/idprom.h>
49b6e95f 63#include <asm/prom.h>
1da177e4
LT
64#endif
65
63532394
MC
66#define BAR_0 0
67#define BAR_2 2
68
1da177e4
LT
69#include "tg3.h"
70
63c3a66f
JP
71/* Functions & macros to verify TG3_FLAGS types */
72
73static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 return test_bit(flag, bits);
76}
77
78static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 set_bit(flag, bits);
81}
82
83static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
84{
85 clear_bit(flag, bits);
86}
87
88#define tg3_flag(tp, flag) \
89 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
90#define tg3_flag_set(tp, flag) \
91 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
92#define tg3_flag_clear(tp, flag) \
93 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
94
1da177e4 95#define DRV_MODULE_NAME "tg3"
6867c843 96#define TG3_MAJ_NUM 3
c2bba067 97#define TG3_MIN_NUM 132
6867c843
MC
98#define DRV_MODULE_VERSION \
99 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
c2bba067 100#define DRV_MODULE_RELDATE "May 21, 2013"
1da177e4 101
fd6d3f0e
MC
102#define RESET_KIND_SHUTDOWN 0
103#define RESET_KIND_INIT 1
104#define RESET_KIND_SUSPEND 2
105
1da177e4
LT
106#define TG3_DEF_RX_MODE 0
107#define TG3_DEF_TX_MODE 0
108#define TG3_DEF_MSG_ENABLE \
109 (NETIF_MSG_DRV | \
110 NETIF_MSG_PROBE | \
111 NETIF_MSG_LINK | \
112 NETIF_MSG_TIMER | \
113 NETIF_MSG_IFDOWN | \
114 NETIF_MSG_IFUP | \
115 NETIF_MSG_RX_ERR | \
116 NETIF_MSG_TX_ERR)
117
520b2756
MC
118#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
119
1da177e4
LT
120/* length of time before we decide the hardware is borked,
121 * and dev->tx_timeout() should be called to fix the problem
122 */
63c3a66f 123
1da177e4
LT
124#define TG3_TX_TIMEOUT (5 * HZ)
125
126/* hardware minimum and maximum for a single frame's data payload */
127#define TG3_MIN_MTU 60
128#define TG3_MAX_MTU(tp) \
63c3a66f 129 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
130
131/* These numbers seem to be hard coded in the NIC firmware somehow.
132 * You can't change the ring sizes, but you can change where you place
133 * them in the NIC onboard memory.
134 */
7cb32cf2 135#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 136 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 137 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 138#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 139#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 140 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 141 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
142#define TG3_DEF_RX_JUMBO_RING_PENDING 100
143
144/* Do not place this n-ring entries value into the tp struct itself,
145 * we really want to expose these constants to GCC so that modulo et
146 * al. operations are done with shifts and masks instead of with
147 * hw multiply/modulo instructions. Another solution would be to
148 * replace things like '% foo' with '& (foo - 1)'.
149 */
1da177e4
LT
150
151#define TG3_TX_RING_SIZE 512
152#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
153
2c49a44d
MC
154#define TG3_RX_STD_RING_BYTES(tp) \
155 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
156#define TG3_RX_JMB_RING_BYTES(tp) \
157 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
158#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 159 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
160#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
161 TG3_TX_RING_SIZE)
1da177e4
LT
162#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
163
287be12e
MC
164#define TG3_DMA_BYTE_ENAB 64
165
166#define TG3_RX_STD_DMA_SZ 1536
167#define TG3_RX_JMB_DMA_SZ 9046
168
169#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
170
171#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
172#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 173
2c49a44d
MC
174#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
175 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 176
2c49a44d
MC
177#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
178 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 179
d2757fc4
MC
180/* Due to a hardware bug, the 5701 can only DMA to memory addresses
181 * that are at least dword aligned when used in PCIX mode. The driver
182 * works around this bug by double copying the packet. This workaround
183 * is built into the normal double copy length check for efficiency.
184 *
185 * However, the double copy is only necessary on those architectures
186 * where unaligned memory accesses are inefficient. For those architectures
187 * where unaligned memory accesses incur little penalty, we can reintegrate
188 * the 5701 in the normal rx path. Doing so saves a device structure
189 * dereference by hardcoding the double copy threshold in place.
190 */
191#define TG3_RX_COPY_THRESHOLD 256
192#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
193 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
194#else
195 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
196#endif
197
81389f57
MC
198#if (NET_IP_ALIGN != 0)
199#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
200#else
9205fd9c 201#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
202#endif
203
1da177e4 204/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 205#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 206#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 207#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 208
ad829268
MC
209#define TG3_RAW_IP_ALIGN 2
210
c6cdf436 211#define TG3_FW_UPDATE_TIMEOUT_SEC 5
21f7638e 212#define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
c6cdf436 213
077f849d 214#define FIRMWARE_TG3 "tigon/tg3.bin"
c4dab506 215#define FIRMWARE_TG357766 "tigon/tg357766.bin"
077f849d
JSR
216#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
217#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
218
229b1ad1 219static char version[] =
05dbe005 220 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
221
222MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
223MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
224MODULE_LICENSE("GPL");
225MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
226MODULE_FIRMWARE(FIRMWARE_TG3);
227MODULE_FIRMWARE(FIRMWARE_TG3TSO);
228MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
229
1da177e4
LT
230static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
231module_param(tg3_debug, int, 0);
232MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
233
3d567e0e
NNS
234#define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
235#define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
236
a3aa1884 237static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
3d567e0e
NNS
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
257 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
258 TG3_DRV_DATA_FLAG_5705_10_100},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
260 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
261 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
3d567e0e
NNS
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
264 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
265 TG3_DRV_DATA_FLAG_5705_10_100},
13185217 266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
7e6c63f0 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
13185217 269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217 270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
3d567e0e
NNS
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
272 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
3d567e0e
NNS
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
278 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
3d567e0e
NNS
286 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
287 PCI_VENDOR_ID_LENOVO,
288 TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
289 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
3d567e0e
NNS
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
292 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
13185217
HK
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
301 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
302 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
303 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 304 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
305 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
306 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
307 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
308 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
309 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
310 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
3d567e0e
NNS
311 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
312 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
313 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
314 {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
315 PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
316 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
321d32a0
MC
317 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
318 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
3d567e0e
NNS
319 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
320 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
5e7ccf20 321 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6 322 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
79d49695 323 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
5001e2f6 324 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
325 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
326 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
327 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
328 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
3d567e0e
NNS
329 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
330 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
331 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
332 .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
302b500b 333 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 334 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
02eca3f5 335 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
d3f677af 336 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
c86a8560
MC
337 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
338 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
339 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
13185217
HK
340 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
341 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
342 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
343 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
344 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
345 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
346 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 347 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 348 {}
1da177e4
LT
349};
350
351MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
352
50da859d 353static const struct {
1da177e4 354 const char string[ETH_GSTRING_LEN];
48fa55a0 355} ethtool_stats_keys[] = {
1da177e4
LT
356 { "rx_octets" },
357 { "rx_fragments" },
358 { "rx_ucast_packets" },
359 { "rx_mcast_packets" },
360 { "rx_bcast_packets" },
361 { "rx_fcs_errors" },
362 { "rx_align_errors" },
363 { "rx_xon_pause_rcvd" },
364 { "rx_xoff_pause_rcvd" },
365 { "rx_mac_ctrl_rcvd" },
366 { "rx_xoff_entered" },
367 { "rx_frame_too_long_errors" },
368 { "rx_jabbers" },
369 { "rx_undersize_packets" },
370 { "rx_in_length_errors" },
371 { "rx_out_length_errors" },
372 { "rx_64_or_less_octet_packets" },
373 { "rx_65_to_127_octet_packets" },
374 { "rx_128_to_255_octet_packets" },
375 { "rx_256_to_511_octet_packets" },
376 { "rx_512_to_1023_octet_packets" },
377 { "rx_1024_to_1522_octet_packets" },
378 { "rx_1523_to_2047_octet_packets" },
379 { "rx_2048_to_4095_octet_packets" },
380 { "rx_4096_to_8191_octet_packets" },
381 { "rx_8192_to_9022_octet_packets" },
382
383 { "tx_octets" },
384 { "tx_collisions" },
385
386 { "tx_xon_sent" },
387 { "tx_xoff_sent" },
388 { "tx_flow_control" },
389 { "tx_mac_errors" },
390 { "tx_single_collisions" },
391 { "tx_mult_collisions" },
392 { "tx_deferred" },
393 { "tx_excessive_collisions" },
394 { "tx_late_collisions" },
395 { "tx_collide_2times" },
396 { "tx_collide_3times" },
397 { "tx_collide_4times" },
398 { "tx_collide_5times" },
399 { "tx_collide_6times" },
400 { "tx_collide_7times" },
401 { "tx_collide_8times" },
402 { "tx_collide_9times" },
403 { "tx_collide_10times" },
404 { "tx_collide_11times" },
405 { "tx_collide_12times" },
406 { "tx_collide_13times" },
407 { "tx_collide_14times" },
408 { "tx_collide_15times" },
409 { "tx_ucast_packets" },
410 { "tx_mcast_packets" },
411 { "tx_bcast_packets" },
412 { "tx_carrier_sense_errors" },
413 { "tx_discards" },
414 { "tx_errors" },
415
416 { "dma_writeq_full" },
417 { "dma_write_prioq_full" },
418 { "rxbds_empty" },
419 { "rx_discards" },
420 { "rx_errors" },
421 { "rx_threshold_hit" },
422
423 { "dma_readq_full" },
424 { "dma_read_prioq_full" },
425 { "tx_comp_queue_full" },
426
427 { "ring_set_send_prod_index" },
428 { "ring_status_update" },
429 { "nic_irqs" },
430 { "nic_avoided_irqs" },
4452d099
MC
431 { "nic_tx_threshold_hit" },
432
433 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
434};
435
48fa55a0 436#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
93df8b8f
NNS
437#define TG3_NVRAM_TEST 0
438#define TG3_LINK_TEST 1
439#define TG3_REGISTER_TEST 2
440#define TG3_MEMORY_TEST 3
441#define TG3_MAC_LOOPB_TEST 4
442#define TG3_PHY_LOOPB_TEST 5
443#define TG3_EXT_LOOPB_TEST 6
444#define TG3_INTERRUPT_TEST 7
48fa55a0
MC
445
446
50da859d 447static const struct {
4cafd3f5 448 const char string[ETH_GSTRING_LEN];
48fa55a0 449} ethtool_test_keys[] = {
93df8b8f
NNS
450 [TG3_NVRAM_TEST] = { "nvram test (online) " },
451 [TG3_LINK_TEST] = { "link test (online) " },
452 [TG3_REGISTER_TEST] = { "register test (offline)" },
453 [TG3_MEMORY_TEST] = { "memory test (offline)" },
454 [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
455 [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
456 [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
457 [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
4cafd3f5
MC
458};
459
48fa55a0
MC
460#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
461
462
b401e9e2
MC
463static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
464{
465 writel(val, tp->regs + off);
466}
467
468static u32 tg3_read32(struct tg3 *tp, u32 off)
469{
de6f31eb 470 return readl(tp->regs + off);
b401e9e2
MC
471}
472
0d3031d9
MC
473static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
474{
475 writel(val, tp->aperegs + off);
476}
477
478static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
479{
de6f31eb 480 return readl(tp->aperegs + off);
0d3031d9
MC
481}
482
1da177e4
LT
483static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
484{
6892914f
MC
485 unsigned long flags;
486
487 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
488 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
489 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 490 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
491}
492
493static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
494{
495 writel(val, tp->regs + off);
496 readl(tp->regs + off);
1da177e4
LT
497}
498
6892914f 499static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 500{
6892914f
MC
501 unsigned long flags;
502 u32 val;
503
504 spin_lock_irqsave(&tp->indirect_lock, flags);
505 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
506 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
507 spin_unlock_irqrestore(&tp->indirect_lock, flags);
508 return val;
509}
510
511static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
512{
513 unsigned long flags;
514
515 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
516 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
517 TG3_64BIT_REG_LOW, val);
518 return;
519 }
66711e66 520 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
521 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
522 TG3_64BIT_REG_LOW, val);
523 return;
1da177e4 524 }
6892914f
MC
525
526 spin_lock_irqsave(&tp->indirect_lock, flags);
527 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
528 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
529 spin_unlock_irqrestore(&tp->indirect_lock, flags);
530
531 /* In indirect mode when disabling interrupts, we also need
532 * to clear the interrupt bit in the GRC local ctrl register.
533 */
534 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
535 (val == 0x1)) {
536 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
537 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
538 }
539}
540
541static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
542{
543 unsigned long flags;
544 u32 val;
545
546 spin_lock_irqsave(&tp->indirect_lock, flags);
547 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
548 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
549 spin_unlock_irqrestore(&tp->indirect_lock, flags);
550 return val;
551}
552
b401e9e2
MC
553/* usec_wait specifies the wait time in usec when writing to certain registers
554 * where it is unsafe to read back the register without some delay.
555 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
556 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
557 */
558static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 559{
63c3a66f 560 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
561 /* Non-posted methods */
562 tp->write32(tp, off, val);
563 else {
564 /* Posted method */
565 tg3_write32(tp, off, val);
566 if (usec_wait)
567 udelay(usec_wait);
568 tp->read32(tp, off);
569 }
570 /* Wait again after the read for the posted method to guarantee that
571 * the wait time is met.
572 */
573 if (usec_wait)
574 udelay(usec_wait);
1da177e4
LT
575}
576
09ee929c
MC
577static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
578{
579 tp->write32_mbox(tp, off, val);
7e6c63f0
HM
580 if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
581 (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
582 !tg3_flag(tp, ICH_WORKAROUND)))
6892914f 583 tp->read32_mbox(tp, off);
09ee929c
MC
584}
585
20094930 586static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
587{
588 void __iomem *mbox = tp->regs + off;
589 writel(val, mbox);
63c3a66f 590 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 591 writel(val, mbox);
7e6c63f0
HM
592 if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
593 tg3_flag(tp, FLUSH_POSTED_WRITES))
1da177e4
LT
594 readl(mbox);
595}
596
b5d3772c
MC
597static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
598{
de6f31eb 599 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
600}
601
602static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
603{
604 writel(val, tp->regs + off + GRCMBOX_BASE);
605}
606
c6cdf436 607#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 608#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
609#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
610#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
611#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 612
c6cdf436
MC
613#define tw32(reg, val) tp->write32(tp, reg, val)
614#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
615#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
616#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
617
618static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
619{
6892914f
MC
620 unsigned long flags;
621
4153577a 622 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
623 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
624 return;
625
6892914f 626 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 627 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
628 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
629 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 630
bbadf503
MC
631 /* Always leave this as zero. */
632 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
633 } else {
634 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
635 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 636
bbadf503
MC
637 /* Always leave this as zero. */
638 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
639 }
640 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
641}
642
1da177e4
LT
643static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
644{
6892914f
MC
645 unsigned long flags;
646
4153577a 647 if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
b5d3772c
MC
648 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
649 *val = 0;
650 return;
651 }
652
6892914f 653 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 654 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
655 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
656 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 657
bbadf503
MC
658 /* Always leave this as zero. */
659 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
660 } else {
661 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
662 *val = tr32(TG3PCI_MEM_WIN_DATA);
663
664 /* Always leave this as zero. */
665 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
666 }
6892914f 667 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
668}
669
0d3031d9
MC
670static void tg3_ape_lock_init(struct tg3 *tp)
671{
672 int i;
6f5c8f83 673 u32 regbase, bit;
f92d9dc1 674
4153577a 675 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
676 regbase = TG3_APE_LOCK_GRANT;
677 else
678 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
679
680 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
681 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
682 switch (i) {
683 case TG3_APE_LOCK_PHY0:
684 case TG3_APE_LOCK_PHY1:
685 case TG3_APE_LOCK_PHY2:
686 case TG3_APE_LOCK_PHY3:
687 bit = APE_LOCK_GRANT_DRIVER;
688 break;
689 default:
690 if (!tp->pci_fn)
691 bit = APE_LOCK_GRANT_DRIVER;
692 else
693 bit = 1 << tp->pci_fn;
694 }
695 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
696 }
697
0d3031d9
MC
698}
699
700static int tg3_ape_lock(struct tg3 *tp, int locknum)
701{
702 int i, off;
703 int ret = 0;
6f5c8f83 704 u32 status, req, gnt, bit;
0d3031d9 705
63c3a66f 706 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
707 return 0;
708
709 switch (locknum) {
6f5c8f83 710 case TG3_APE_LOCK_GPIO:
4153577a 711 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 712 return 0;
33f401ae
MC
713 case TG3_APE_LOCK_GRC:
714 case TG3_APE_LOCK_MEM:
78f94dc7
MC
715 if (!tp->pci_fn)
716 bit = APE_LOCK_REQ_DRIVER;
717 else
718 bit = 1 << tp->pci_fn;
33f401ae 719 break;
8151ad57
MC
720 case TG3_APE_LOCK_PHY0:
721 case TG3_APE_LOCK_PHY1:
722 case TG3_APE_LOCK_PHY2:
723 case TG3_APE_LOCK_PHY3:
724 bit = APE_LOCK_REQ_DRIVER;
725 break;
33f401ae
MC
726 default:
727 return -EINVAL;
0d3031d9
MC
728 }
729
4153577a 730 if (tg3_asic_rev(tp) == ASIC_REV_5761) {
f92d9dc1
MC
731 req = TG3_APE_LOCK_REQ;
732 gnt = TG3_APE_LOCK_GRANT;
733 } else {
734 req = TG3_APE_PER_LOCK_REQ;
735 gnt = TG3_APE_PER_LOCK_GRANT;
736 }
737
0d3031d9
MC
738 off = 4 * locknum;
739
6f5c8f83 740 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
741
742 /* Wait for up to 1 millisecond to acquire lock. */
743 for (i = 0; i < 100; i++) {
f92d9dc1 744 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 745 if (status == bit)
0d3031d9 746 break;
6d446ec3
GS
747 if (pci_channel_offline(tp->pdev))
748 break;
749
0d3031d9
MC
750 udelay(10);
751 }
752
6f5c8f83 753 if (status != bit) {
0d3031d9 754 /* Revoke the lock request. */
6f5c8f83 755 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
756 ret = -EBUSY;
757 }
758
759 return ret;
760}
761
762static void tg3_ape_unlock(struct tg3 *tp, int locknum)
763{
6f5c8f83 764 u32 gnt, bit;
0d3031d9 765
63c3a66f 766 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
767 return;
768
769 switch (locknum) {
6f5c8f83 770 case TG3_APE_LOCK_GPIO:
4153577a 771 if (tg3_asic_rev(tp) == ASIC_REV_5761)
6f5c8f83 772 return;
33f401ae
MC
773 case TG3_APE_LOCK_GRC:
774 case TG3_APE_LOCK_MEM:
78f94dc7
MC
775 if (!tp->pci_fn)
776 bit = APE_LOCK_GRANT_DRIVER;
777 else
778 bit = 1 << tp->pci_fn;
33f401ae 779 break;
8151ad57
MC
780 case TG3_APE_LOCK_PHY0:
781 case TG3_APE_LOCK_PHY1:
782 case TG3_APE_LOCK_PHY2:
783 case TG3_APE_LOCK_PHY3:
784 bit = APE_LOCK_GRANT_DRIVER;
785 break;
33f401ae
MC
786 default:
787 return;
0d3031d9
MC
788 }
789
4153577a 790 if (tg3_asic_rev(tp) == ASIC_REV_5761)
f92d9dc1
MC
791 gnt = TG3_APE_LOCK_GRANT;
792 else
793 gnt = TG3_APE_PER_LOCK_GRANT;
794
6f5c8f83 795 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
796}
797
b65a372b 798static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
fd6d3f0e 799{
fd6d3f0e
MC
800 u32 apedata;
801
b65a372b
MC
802 while (timeout_us) {
803 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
804 return -EBUSY;
805
806 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
807 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
808 break;
809
810 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
811
812 udelay(10);
813 timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
814 }
815
816 return timeout_us ? 0 : -EBUSY;
817}
818
cf8d55ae
MC
819static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
820{
821 u32 i, apedata;
822
823 for (i = 0; i < timeout_us / 10; i++) {
824 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
825
826 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
827 break;
828
829 udelay(10);
830 }
831
832 return i == timeout_us / 10;
833}
834
86449944
MC
835static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
836 u32 len)
cf8d55ae
MC
837{
838 int err;
839 u32 i, bufoff, msgoff, maxlen, apedata;
840
841 if (!tg3_flag(tp, APE_HAS_NCSI))
842 return 0;
843
844 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
845 if (apedata != APE_SEG_SIG_MAGIC)
846 return -ENODEV;
847
848 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
849 if (!(apedata & APE_FW_STATUS_READY))
850 return -EAGAIN;
851
852 bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
853 TG3_APE_SHMEM_BASE;
854 msgoff = bufoff + 2 * sizeof(u32);
855 maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
856
857 while (len) {
858 u32 length;
859
860 /* Cap xfer sizes to scratchpad limits. */
861 length = (len > maxlen) ? maxlen : len;
862 len -= length;
863
864 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
865 if (!(apedata & APE_FW_STATUS_READY))
866 return -EAGAIN;
867
868 /* Wait for up to 1 msec for APE to service previous event. */
869 err = tg3_ape_event_lock(tp, 1000);
870 if (err)
871 return err;
872
873 apedata = APE_EVENT_STATUS_DRIVER_EVNT |
874 APE_EVENT_STATUS_SCRTCHPD_READ |
875 APE_EVENT_STATUS_EVENT_PENDING;
876 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
877
878 tg3_ape_write32(tp, bufoff, base_off);
879 tg3_ape_write32(tp, bufoff + sizeof(u32), length);
880
881 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
882 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
883
884 base_off += length;
885
886 if (tg3_ape_wait_for_event(tp, 30000))
887 return -EAGAIN;
888
889 for (i = 0; length; i += 4, length -= 4) {
890 u32 val = tg3_ape_read32(tp, msgoff + i);
891 memcpy(data, &val, sizeof(u32));
892 data++;
893 }
894 }
895
896 return 0;
897}
898
b65a372b
MC
899static int tg3_ape_send_event(struct tg3 *tp, u32 event)
900{
901 int err;
902 u32 apedata;
fd6d3f0e
MC
903
904 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
905 if (apedata != APE_SEG_SIG_MAGIC)
b65a372b 906 return -EAGAIN;
fd6d3f0e
MC
907
908 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
909 if (!(apedata & APE_FW_STATUS_READY))
b65a372b 910 return -EAGAIN;
fd6d3f0e
MC
911
912 /* Wait for up to 1 millisecond for APE to service previous event. */
b65a372b
MC
913 err = tg3_ape_event_lock(tp, 1000);
914 if (err)
915 return err;
fd6d3f0e 916
b65a372b
MC
917 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
918 event | APE_EVENT_STATUS_EVENT_PENDING);
fd6d3f0e 919
b65a372b
MC
920 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
921 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
fd6d3f0e 922
b65a372b 923 return 0;
fd6d3f0e
MC
924}
925
926static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
927{
928 u32 event;
929 u32 apedata;
930
931 if (!tg3_flag(tp, ENABLE_APE))
932 return;
933
934 switch (kind) {
935 case RESET_KIND_INIT:
936 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
937 APE_HOST_SEG_SIG_MAGIC);
938 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
939 APE_HOST_SEG_LEN_MAGIC);
940 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
941 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
942 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
943 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
944 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
945 APE_HOST_BEHAV_NO_PHYLOCK);
946 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
947 TG3_APE_HOST_DRVR_STATE_START);
948
949 event = APE_EVENT_STATUS_STATE_START;
950 break;
951 case RESET_KIND_SHUTDOWN:
952 /* With the interface we are currently using,
953 * APE does not track driver state. Wiping
954 * out the HOST SEGMENT SIGNATURE forces
955 * the APE to assume OS absent status.
956 */
957 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
958
959 if (device_may_wakeup(&tp->pdev->dev) &&
960 tg3_flag(tp, WOL_ENABLE)) {
961 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
962 TG3_APE_HOST_WOL_SPEED_AUTO);
963 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
964 } else
965 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
966
967 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
968
969 event = APE_EVENT_STATUS_STATE_UNLOAD;
970 break;
971 case RESET_KIND_SUSPEND:
972 event = APE_EVENT_STATUS_STATE_SUSPEND;
973 break;
974 default:
975 return;
976 }
977
978 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
979
980 tg3_ape_send_event(tp, event);
981}
982
1da177e4
LT
983static void tg3_disable_ints(struct tg3 *tp)
984{
89aeb3bc
MC
985 int i;
986
1da177e4
LT
987 tw32(TG3PCI_MISC_HOST_CTRL,
988 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
989 for (i = 0; i < tp->irq_max; i++)
990 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
991}
992
1da177e4
LT
993static void tg3_enable_ints(struct tg3 *tp)
994{
89aeb3bc 995 int i;
89aeb3bc 996
bbe832c0
MC
997 tp->irq_sync = 0;
998 wmb();
999
1da177e4
LT
1000 tw32(TG3PCI_MISC_HOST_CTRL,
1001 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 1002
f89f38b8 1003 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
1004 for (i = 0; i < tp->irq_cnt; i++) {
1005 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 1006
898a56f8 1007 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 1008 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 1009 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 1010
f89f38b8 1011 tp->coal_now |= tnapi->coal_now;
89aeb3bc 1012 }
f19af9c2
MC
1013
1014 /* Force an initial interrupt */
63c3a66f 1015 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
1016 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
1017 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
1018 else
f89f38b8
MC
1019 tw32(HOSTCC_MODE, tp->coal_now);
1020
1021 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
1022}
1023
17375d25 1024static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 1025{
17375d25 1026 struct tg3 *tp = tnapi->tp;
898a56f8 1027 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
1028 unsigned int work_exists = 0;
1029
1030 /* check for phy events */
63c3a66f 1031 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
1032 if (sblk->status & SD_STATUS_LINK_CHG)
1033 work_exists = 1;
1034 }
f891ea16
MC
1035
1036 /* check for TX work to do */
1037 if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
1038 work_exists = 1;
1039
1040 /* check for RX work to do */
1041 if (tnapi->rx_rcb_prod_idx &&
8d9d7cfc 1042 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
1043 work_exists = 1;
1044
1045 return work_exists;
1046}
1047
17375d25 1048/* tg3_int_reenable
04237ddd
MC
1049 * similar to tg3_enable_ints, but it accurately determines whether there
1050 * is new work pending and can return without flushing the PIO write
6aa20a22 1051 * which reenables interrupts
1da177e4 1052 */
17375d25 1053static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 1054{
17375d25
MC
1055 struct tg3 *tp = tnapi->tp;
1056
898a56f8 1057 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
1058 mmiowb();
1059
fac9b83e
DM
1060 /* When doing tagged status, this work check is unnecessary.
1061 * The last_tag we write above tells the chip which piece of
1062 * work we've completed.
1063 */
63c3a66f 1064 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 1065 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 1066 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
1067}
1068
1da177e4
LT
1069static void tg3_switch_clocks(struct tg3 *tp)
1070{
f6eb9b1f 1071 u32 clock_ctrl;
1da177e4
LT
1072 u32 orig_clock_ctrl;
1073
63c3a66f 1074 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
1075 return;
1076
f6eb9b1f
MC
1077 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
1078
1da177e4
LT
1079 orig_clock_ctrl = clock_ctrl;
1080 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
1081 CLOCK_CTRL_CLKRUN_OENABLE |
1082 0x1f);
1083 tp->pci_clock_ctrl = clock_ctrl;
1084
63c3a66f 1085 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 1086 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
1087 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1088 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
1089 }
1090 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
1091 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1092 clock_ctrl |
1093 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
1094 40);
1095 tw32_wait_f(TG3PCI_CLOCK_CTRL,
1096 clock_ctrl | (CLOCK_CTRL_ALTCLK),
1097 40);
1da177e4 1098 }
b401e9e2 1099 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
1100}
1101
1102#define PHY_BUSY_LOOPS 5000
1103
5c358045
HM
1104static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
1105 u32 *val)
1da177e4
LT
1106{
1107 u32 frame_val;
1108 unsigned int loops;
1109 int ret;
1110
1111 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1112 tw32_f(MAC_MI_MODE,
1113 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1114 udelay(80);
1115 }
1116
8151ad57
MC
1117 tg3_ape_lock(tp, tp->phy_ape_lock);
1118
1da177e4
LT
1119 *val = 0x0;
1120
5c358045 1121 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1122 MI_COM_PHY_ADDR_MASK);
1123 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1124 MI_COM_REG_ADDR_MASK);
1125 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 1126
1da177e4
LT
1127 tw32_f(MAC_MI_COM, frame_val);
1128
1129 loops = PHY_BUSY_LOOPS;
1130 while (loops != 0) {
1131 udelay(10);
1132 frame_val = tr32(MAC_MI_COM);
1133
1134 if ((frame_val & MI_COM_BUSY) == 0) {
1135 udelay(5);
1136 frame_val = tr32(MAC_MI_COM);
1137 break;
1138 }
1139 loops -= 1;
1140 }
1141
1142 ret = -EBUSY;
1143 if (loops != 0) {
1144 *val = frame_val & MI_COM_DATA_MASK;
1145 ret = 0;
1146 }
1147
1148 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1149 tw32_f(MAC_MI_MODE, tp->mi_mode);
1150 udelay(80);
1151 }
1152
8151ad57
MC
1153 tg3_ape_unlock(tp, tp->phy_ape_lock);
1154
1da177e4
LT
1155 return ret;
1156}
1157
5c358045
HM
1158static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
1159{
1160 return __tg3_readphy(tp, tp->phy_addr, reg, val);
1161}
1162
1163static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
1164 u32 val)
1da177e4
LT
1165{
1166 u32 frame_val;
1167 unsigned int loops;
1168 int ret;
1169
f07e9af3 1170 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1171 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1172 return 0;
1173
1da177e4
LT
1174 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1175 tw32_f(MAC_MI_MODE,
1176 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1177 udelay(80);
1178 }
1179
8151ad57
MC
1180 tg3_ape_lock(tp, tp->phy_ape_lock);
1181
5c358045 1182 frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1183 MI_COM_PHY_ADDR_MASK);
1184 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1185 MI_COM_REG_ADDR_MASK);
1186 frame_val |= (val & MI_COM_DATA_MASK);
1187 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1188
1da177e4
LT
1189 tw32_f(MAC_MI_COM, frame_val);
1190
1191 loops = PHY_BUSY_LOOPS;
1192 while (loops != 0) {
1193 udelay(10);
1194 frame_val = tr32(MAC_MI_COM);
1195 if ((frame_val & MI_COM_BUSY) == 0) {
1196 udelay(5);
1197 frame_val = tr32(MAC_MI_COM);
1198 break;
1199 }
1200 loops -= 1;
1201 }
1202
1203 ret = -EBUSY;
1204 if (loops != 0)
1205 ret = 0;
1206
1207 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1208 tw32_f(MAC_MI_MODE, tp->mi_mode);
1209 udelay(80);
1210 }
1211
8151ad57
MC
1212 tg3_ape_unlock(tp, tp->phy_ape_lock);
1213
1da177e4
LT
1214 return ret;
1215}
1216
5c358045
HM
1217static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
1218{
1219 return __tg3_writephy(tp, tp->phy_addr, reg, val);
1220}
1221
b0988c15
MC
1222static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1223{
1224 int err;
1225
1226 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1227 if (err)
1228 goto done;
1229
1230 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1231 if (err)
1232 goto done;
1233
1234 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1235 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1236 if (err)
1237 goto done;
1238
1239 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1240
1241done:
1242 return err;
1243}
1244
1245static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1246{
1247 int err;
1248
1249 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1250 if (err)
1251 goto done;
1252
1253 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1254 if (err)
1255 goto done;
1256
1257 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1258 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1259 if (err)
1260 goto done;
1261
1262 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1263
1264done:
1265 return err;
1266}
1267
1268static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1269{
1270 int err;
1271
1272 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1273 if (!err)
1274 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1275
1276 return err;
1277}
1278
1279static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1280{
1281 int err;
1282
1283 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1284 if (!err)
1285 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1286
1287 return err;
1288}
1289
15ee95c3
MC
1290static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1291{
1292 int err;
1293
1294 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1295 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1296 MII_TG3_AUXCTL_SHDWSEL_MISC);
1297 if (!err)
1298 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1299
1300 return err;
1301}
1302
b4bd2929
MC
1303static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1304{
1305 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1306 set |= MII_TG3_AUXCTL_MISC_WREN;
1307
1308 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1309}
1310
daf3ec68
NNS
1311static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
1312{
1313 u32 val;
1314 int err;
1d36ba45 1315
daf3ec68 1316 err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1d36ba45 1317
daf3ec68
NNS
1318 if (err)
1319 return err;
1320 if (enable)
1321
1322 val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1323 else
1324 val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
1325
1326 err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1327 val | MII_TG3_AUXCTL_ACTL_TX_6DB);
1328
1329 return err;
1330}
1d36ba45 1331
95e2869a
MC
1332static int tg3_bmcr_reset(struct tg3 *tp)
1333{
1334 u32 phy_control;
1335 int limit, err;
1336
1337 /* OK, reset it, and poll the BMCR_RESET bit until it
1338 * clears or we time out.
1339 */
1340 phy_control = BMCR_RESET;
1341 err = tg3_writephy(tp, MII_BMCR, phy_control);
1342 if (err != 0)
1343 return -EBUSY;
1344
1345 limit = 5000;
1346 while (limit--) {
1347 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1348 if (err != 0)
1349 return -EBUSY;
1350
1351 if ((phy_control & BMCR_RESET) == 0) {
1352 udelay(40);
1353 break;
1354 }
1355 udelay(10);
1356 }
d4675b52 1357 if (limit < 0)
95e2869a
MC
1358 return -EBUSY;
1359
1360 return 0;
1361}
1362
158d7abd
MC
1363static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1364{
3d16543d 1365 struct tg3 *tp = bp->priv;
158d7abd
MC
1366 u32 val;
1367
24bb4fb6 1368 spin_lock_bh(&tp->lock);
158d7abd
MC
1369
1370 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1371 val = -EIO;
1372
1373 spin_unlock_bh(&tp->lock);
158d7abd
MC
1374
1375 return val;
1376}
1377
1378static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1379{
3d16543d 1380 struct tg3 *tp = bp->priv;
24bb4fb6 1381 u32 ret = 0;
158d7abd 1382
24bb4fb6 1383 spin_lock_bh(&tp->lock);
158d7abd
MC
1384
1385 if (tg3_writephy(tp, reg, val))
24bb4fb6 1386 ret = -EIO;
158d7abd 1387
24bb4fb6
MC
1388 spin_unlock_bh(&tp->lock);
1389
1390 return ret;
158d7abd
MC
1391}
1392
1393static int tg3_mdio_reset(struct mii_bus *bp)
1394{
1395 return 0;
1396}
1397
9c61d6bc 1398static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1399{
1400 u32 val;
fcb389df 1401 struct phy_device *phydev;
a9daf367 1402
3f0e3ad7 1403 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1404 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1405 case PHY_ID_BCM50610:
1406 case PHY_ID_BCM50610M:
fcb389df
MC
1407 val = MAC_PHYCFG2_50610_LED_MODES;
1408 break;
6a443a0f 1409 case PHY_ID_BCMAC131:
fcb389df
MC
1410 val = MAC_PHYCFG2_AC131_LED_MODES;
1411 break;
6a443a0f 1412 case PHY_ID_RTL8211C:
fcb389df
MC
1413 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1414 break;
6a443a0f 1415 case PHY_ID_RTL8201E:
fcb389df
MC
1416 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1417 break;
1418 default:
a9daf367 1419 return;
fcb389df
MC
1420 }
1421
1422 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1423 tw32(MAC_PHYCFG2, val);
1424
1425 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1426 val &= ~(MAC_PHYCFG1_RGMII_INT |
1427 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1428 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1429 tw32(MAC_PHYCFG1, val);
1430
1431 return;
1432 }
1433
63c3a66f 1434 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1435 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1436 MAC_PHYCFG2_FMODE_MASK_MASK |
1437 MAC_PHYCFG2_GMODE_MASK_MASK |
1438 MAC_PHYCFG2_ACT_MASK_MASK |
1439 MAC_PHYCFG2_QUAL_MASK_MASK |
1440 MAC_PHYCFG2_INBAND_ENABLE;
1441
1442 tw32(MAC_PHYCFG2, val);
a9daf367 1443
bb85fbb6
MC
1444 val = tr32(MAC_PHYCFG1);
1445 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1446 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1447 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1448 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1449 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1450 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1451 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1452 }
bb85fbb6
MC
1453 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1454 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1455 tw32(MAC_PHYCFG1, val);
a9daf367 1456
a9daf367
MC
1457 val = tr32(MAC_EXT_RGMII_MODE);
1458 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1459 MAC_RGMII_MODE_RX_QUALITY |
1460 MAC_RGMII_MODE_RX_ACTIVITY |
1461 MAC_RGMII_MODE_RX_ENG_DET |
1462 MAC_RGMII_MODE_TX_ENABLE |
1463 MAC_RGMII_MODE_TX_LOWPWR |
1464 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1465 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1466 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1467 val |= MAC_RGMII_MODE_RX_INT_B |
1468 MAC_RGMII_MODE_RX_QUALITY |
1469 MAC_RGMII_MODE_RX_ACTIVITY |
1470 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1471 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1472 val |= MAC_RGMII_MODE_TX_ENABLE |
1473 MAC_RGMII_MODE_TX_LOWPWR |
1474 MAC_RGMII_MODE_TX_RESET;
1475 }
1476 tw32(MAC_EXT_RGMII_MODE, val);
1477}
1478
158d7abd
MC
1479static void tg3_mdio_start(struct tg3 *tp)
1480{
158d7abd
MC
1481 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1482 tw32_f(MAC_MI_MODE, tp->mi_mode);
1483 udelay(80);
a9daf367 1484
63c3a66f 1485 if (tg3_flag(tp, MDIOBUS_INITED) &&
4153577a 1486 tg3_asic_rev(tp) == ASIC_REV_5785)
9ea4818d
MC
1487 tg3_mdio_config_5785(tp);
1488}
1489
1490static int tg3_mdio_init(struct tg3 *tp)
1491{
1492 int i;
1493 u32 reg;
1494 struct phy_device *phydev;
1495
63c3a66f 1496 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1497 u32 is_serdes;
882e9793 1498
69f11c99 1499 tp->phy_addr = tp->pci_fn + 1;
882e9793 1500
4153577a 1501 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
d1ec96af
MC
1502 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1503 else
1504 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1505 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1506 if (is_serdes)
1507 tp->phy_addr += 7;
1508 } else
3f0e3ad7 1509 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1510
158d7abd
MC
1511 tg3_mdio_start(tp);
1512
63c3a66f 1513 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1514 return 0;
1515
298cf9be
LB
1516 tp->mdio_bus = mdiobus_alloc();
1517 if (tp->mdio_bus == NULL)
1518 return -ENOMEM;
158d7abd 1519
298cf9be
LB
1520 tp->mdio_bus->name = "tg3 mdio bus";
1521 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1522 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1523 tp->mdio_bus->priv = tp;
1524 tp->mdio_bus->parent = &tp->pdev->dev;
1525 tp->mdio_bus->read = &tg3_mdio_read;
1526 tp->mdio_bus->write = &tg3_mdio_write;
1527 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1528 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1529 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1530
1531 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1532 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1533
1534 /* The bus registration will look for all the PHYs on the mdio bus.
1535 * Unfortunately, it does not ensure the PHY is powered up before
1536 * accessing the PHY ID registers. A chip reset is the
1537 * quickest way to bring the device back to an operational state..
1538 */
1539 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1540 tg3_bmcr_reset(tp);
1541
298cf9be 1542 i = mdiobus_register(tp->mdio_bus);
a9daf367 1543 if (i) {
ab96b241 1544 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1545 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1546 return i;
1547 }
158d7abd 1548
3f0e3ad7 1549 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1550
9c61d6bc 1551 if (!phydev || !phydev->drv) {
ab96b241 1552 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1553 mdiobus_unregister(tp->mdio_bus);
1554 mdiobus_free(tp->mdio_bus);
1555 return -ENODEV;
1556 }
1557
1558 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1559 case PHY_ID_BCM57780:
321d32a0 1560 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1561 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1562 break;
6a443a0f
MC
1563 case PHY_ID_BCM50610:
1564 case PHY_ID_BCM50610M:
32e5a8d6 1565 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1566 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1567 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1568 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1569 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1570 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1571 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1572 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1573 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1574 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1575 /* fallthru */
6a443a0f 1576 case PHY_ID_RTL8211C:
fcb389df 1577 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1578 break;
6a443a0f
MC
1579 case PHY_ID_RTL8201E:
1580 case PHY_ID_BCMAC131:
a9daf367 1581 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1582 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1583 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1584 break;
1585 }
1586
63c3a66f 1587 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc 1588
4153577a 1589 if (tg3_asic_rev(tp) == ASIC_REV_5785)
9c61d6bc 1590 tg3_mdio_config_5785(tp);
a9daf367
MC
1591
1592 return 0;
158d7abd
MC
1593}
1594
1595static void tg3_mdio_fini(struct tg3 *tp)
1596{
63c3a66f
JP
1597 if (tg3_flag(tp, MDIOBUS_INITED)) {
1598 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1599 mdiobus_unregister(tp->mdio_bus);
1600 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1601 }
1602}
1603
4ba526ce
MC
1604/* tp->lock is held. */
1605static inline void tg3_generate_fw_event(struct tg3 *tp)
1606{
1607 u32 val;
1608
1609 val = tr32(GRC_RX_CPU_EVENT);
1610 val |= GRC_RX_CPU_DRIVER_EVENT;
1611 tw32_f(GRC_RX_CPU_EVENT, val);
1612
1613 tp->last_event_jiffies = jiffies;
1614}
1615
1616#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1617
95e2869a
MC
1618/* tp->lock is held. */
1619static void tg3_wait_for_event_ack(struct tg3 *tp)
1620{
1621 int i;
4ba526ce
MC
1622 unsigned int delay_cnt;
1623 long time_remain;
1624
1625 /* If enough time has passed, no wait is necessary. */
1626 time_remain = (long)(tp->last_event_jiffies + 1 +
1627 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1628 (long)jiffies;
1629 if (time_remain < 0)
1630 return;
1631
1632 /* Check if we can shorten the wait time. */
1633 delay_cnt = jiffies_to_usecs(time_remain);
1634 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1635 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1636 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1637
4ba526ce 1638 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1639 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1640 break;
6d446ec3
GS
1641 if (pci_channel_offline(tp->pdev))
1642 break;
1643
4ba526ce 1644 udelay(8);
95e2869a
MC
1645 }
1646}
1647
1648/* tp->lock is held. */
b28f389d 1649static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
95e2869a 1650{
b28f389d 1651 u32 reg, val;
95e2869a
MC
1652
1653 val = 0;
1654 if (!tg3_readphy(tp, MII_BMCR, &reg))
1655 val = reg << 16;
1656 if (!tg3_readphy(tp, MII_BMSR, &reg))
1657 val |= (reg & 0xffff);
b28f389d 1658 *data++ = val;
95e2869a
MC
1659
1660 val = 0;
1661 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1662 val = reg << 16;
1663 if (!tg3_readphy(tp, MII_LPA, &reg))
1664 val |= (reg & 0xffff);
b28f389d 1665 *data++ = val;
95e2869a
MC
1666
1667 val = 0;
f07e9af3 1668 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1669 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1670 val = reg << 16;
1671 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1672 val |= (reg & 0xffff);
1673 }
b28f389d 1674 *data++ = val;
95e2869a
MC
1675
1676 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1677 val = reg << 16;
1678 else
1679 val = 0;
b28f389d
MC
1680 *data++ = val;
1681}
1682
1683/* tp->lock is held. */
1684static void tg3_ump_link_report(struct tg3 *tp)
1685{
1686 u32 data[4];
1687
1688 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1689 return;
1690
1691 tg3_phy_gather_ump_data(tp, data);
1692
1693 tg3_wait_for_event_ack(tp);
1694
1695 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1696 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1697 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1698 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1699 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1700 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
95e2869a 1701
4ba526ce 1702 tg3_generate_fw_event(tp);
95e2869a
MC
1703}
1704
8d5a89b3
MC
1705/* tp->lock is held. */
1706static void tg3_stop_fw(struct tg3 *tp)
1707{
1708 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1709 /* Wait for RX cpu to ACK the previous event. */
1710 tg3_wait_for_event_ack(tp);
1711
1712 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1713
1714 tg3_generate_fw_event(tp);
1715
1716 /* Wait for RX cpu to ACK this event. */
1717 tg3_wait_for_event_ack(tp);
1718 }
1719}
1720
fd6d3f0e
MC
1721/* tp->lock is held. */
1722static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1723{
1724 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1725 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1726
1727 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1728 switch (kind) {
1729 case RESET_KIND_INIT:
1730 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1731 DRV_STATE_START);
1732 break;
1733
1734 case RESET_KIND_SHUTDOWN:
1735 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1736 DRV_STATE_UNLOAD);
1737 break;
1738
1739 case RESET_KIND_SUSPEND:
1740 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1741 DRV_STATE_SUSPEND);
1742 break;
1743
1744 default:
1745 break;
1746 }
1747 }
1748
1749 if (kind == RESET_KIND_INIT ||
1750 kind == RESET_KIND_SUSPEND)
1751 tg3_ape_driver_state_change(tp, kind);
1752}
1753
1754/* tp->lock is held. */
1755static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1756{
1757 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1758 switch (kind) {
1759 case RESET_KIND_INIT:
1760 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1761 DRV_STATE_START_DONE);
1762 break;
1763
1764 case RESET_KIND_SHUTDOWN:
1765 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1766 DRV_STATE_UNLOAD_DONE);
1767 break;
1768
1769 default:
1770 break;
1771 }
1772 }
1773
1774 if (kind == RESET_KIND_SHUTDOWN)
1775 tg3_ape_driver_state_change(tp, kind);
1776}
1777
1778/* tp->lock is held. */
1779static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1780{
1781 if (tg3_flag(tp, ENABLE_ASF)) {
1782 switch (kind) {
1783 case RESET_KIND_INIT:
1784 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1785 DRV_STATE_START);
1786 break;
1787
1788 case RESET_KIND_SHUTDOWN:
1789 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1790 DRV_STATE_UNLOAD);
1791 break;
1792
1793 case RESET_KIND_SUSPEND:
1794 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1795 DRV_STATE_SUSPEND);
1796 break;
1797
1798 default:
1799 break;
1800 }
1801 }
1802}
1803
1804static int tg3_poll_fw(struct tg3 *tp)
1805{
1806 int i;
1807 u32 val;
1808
df465abf
NS
1809 if (tg3_flag(tp, NO_FWARE_REPORTED))
1810 return 0;
1811
7e6c63f0
HM
1812 if (tg3_flag(tp, IS_SSB_CORE)) {
1813 /* We don't use firmware. */
1814 return 0;
1815 }
1816
4153577a 1817 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
fd6d3f0e
MC
1818 /* Wait up to 20ms for init done. */
1819 for (i = 0; i < 200; i++) {
1820 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1821 return 0;
6d446ec3
GS
1822 if (pci_channel_offline(tp->pdev))
1823 return -ENODEV;
1824
fd6d3f0e
MC
1825 udelay(100);
1826 }
1827 return -ENODEV;
1828 }
1829
1830 /* Wait for firmware initialization to complete. */
1831 for (i = 0; i < 100000; i++) {
1832 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1833 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1834 break;
6d446ec3
GS
1835 if (pci_channel_offline(tp->pdev)) {
1836 if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
1837 tg3_flag_set(tp, NO_FWARE_REPORTED);
1838 netdev_info(tp->dev, "No firmware running\n");
1839 }
1840
1841 break;
1842 }
1843
fd6d3f0e
MC
1844 udelay(10);
1845 }
1846
1847 /* Chip might not be fitted with firmware. Some Sun onboard
1848 * parts are configured like that. So don't signal the timeout
1849 * of the above loop as an error, but do report the lack of
1850 * running firmware once.
1851 */
1852 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1853 tg3_flag_set(tp, NO_FWARE_REPORTED);
1854
1855 netdev_info(tp->dev, "No firmware running\n");
1856 }
1857
4153577a 1858 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
fd6d3f0e
MC
1859 /* The 57765 A0 needs a little more
1860 * time to do some important work.
1861 */
1862 mdelay(10);
1863 }
1864
1865 return 0;
1866}
1867
95e2869a
MC
1868static void tg3_link_report(struct tg3 *tp)
1869{
1870 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1871 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1872 tg3_ump_link_report(tp);
1873 } else if (netif_msg_link(tp)) {
05dbe005
JP
1874 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1875 (tp->link_config.active_speed == SPEED_1000 ?
1876 1000 :
1877 (tp->link_config.active_speed == SPEED_100 ?
1878 100 : 10)),
1879 (tp->link_config.active_duplex == DUPLEX_FULL ?
1880 "full" : "half"));
1881
1882 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1883 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1884 "on" : "off",
1885 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1886 "on" : "off");
47007831
MC
1887
1888 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1889 netdev_info(tp->dev, "EEE is %s\n",
1890 tp->setlpicnt ? "enabled" : "disabled");
1891
95e2869a
MC
1892 tg3_ump_link_report(tp);
1893 }
84421b99
NS
1894
1895 tp->link_up = netif_carrier_ok(tp->dev);
95e2869a
MC
1896}
1897
fdad8de4
NS
1898static u32 tg3_decode_flowctrl_1000T(u32 adv)
1899{
1900 u32 flowctrl = 0;
1901
1902 if (adv & ADVERTISE_PAUSE_CAP) {
1903 flowctrl |= FLOW_CTRL_RX;
1904 if (!(adv & ADVERTISE_PAUSE_ASYM))
1905 flowctrl |= FLOW_CTRL_TX;
1906 } else if (adv & ADVERTISE_PAUSE_ASYM)
1907 flowctrl |= FLOW_CTRL_TX;
1908
1909 return flowctrl;
1910}
1911
95e2869a
MC
1912static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1913{
1914 u16 miireg;
1915
e18ce346 1916 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1917 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1918 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1919 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1920 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1921 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1922 else
1923 miireg = 0;
1924
1925 return miireg;
1926}
1927
fdad8de4
NS
1928static u32 tg3_decode_flowctrl_1000X(u32 adv)
1929{
1930 u32 flowctrl = 0;
1931
1932 if (adv & ADVERTISE_1000XPAUSE) {
1933 flowctrl |= FLOW_CTRL_RX;
1934 if (!(adv & ADVERTISE_1000XPSE_ASYM))
1935 flowctrl |= FLOW_CTRL_TX;
1936 } else if (adv & ADVERTISE_1000XPSE_ASYM)
1937 flowctrl |= FLOW_CTRL_TX;
1938
1939 return flowctrl;
1940}
1941
95e2869a
MC
1942static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1943{
1944 u8 cap = 0;
1945
f3791cdf
MC
1946 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1947 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1948 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1949 if (lcladv & ADVERTISE_1000XPAUSE)
1950 cap = FLOW_CTRL_RX;
1951 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1952 cap = FLOW_CTRL_TX;
95e2869a
MC
1953 }
1954
1955 return cap;
1956}
1957
f51f3562 1958static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1959{
b02fd9e3 1960 u8 autoneg;
f51f3562 1961 u8 flowctrl = 0;
95e2869a
MC
1962 u32 old_rx_mode = tp->rx_mode;
1963 u32 old_tx_mode = tp->tx_mode;
1964
63c3a66f 1965 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1966 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1967 else
1968 autoneg = tp->link_config.autoneg;
1969
63c3a66f 1970 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1971 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1972 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1973 else
bc02ff95 1974 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1975 } else
1976 flowctrl = tp->link_config.flowctrl;
95e2869a 1977
f51f3562 1978 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1979
e18ce346 1980 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1981 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1982 else
1983 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1984
f51f3562 1985 if (old_rx_mode != tp->rx_mode)
95e2869a 1986 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1987
e18ce346 1988 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1989 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1990 else
1991 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1992
f51f3562 1993 if (old_tx_mode != tp->tx_mode)
95e2869a 1994 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1995}
1996
b02fd9e3
MC
1997static void tg3_adjust_link(struct net_device *dev)
1998{
1999 u8 oldflowctrl, linkmesg = 0;
2000 u32 mac_mode, lcl_adv, rmt_adv;
2001 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 2002 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2003
24bb4fb6 2004 spin_lock_bh(&tp->lock);
b02fd9e3
MC
2005
2006 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
2007 MAC_MODE_HALF_DUPLEX);
2008
2009 oldflowctrl = tp->link_config.active_flowctrl;
2010
2011 if (phydev->link) {
2012 lcl_adv = 0;
2013 rmt_adv = 0;
2014
2015 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
2016 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748 2017 else if (phydev->speed == SPEED_1000 ||
4153577a 2018 tg3_asic_rev(tp) != ASIC_REV_5785)
b02fd9e3 2019 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
2020 else
2021 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
2022
2023 if (phydev->duplex == DUPLEX_HALF)
2024 mac_mode |= MAC_MODE_HALF_DUPLEX;
2025 else {
f88788f0 2026 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
2027 tp->link_config.flowctrl);
2028
2029 if (phydev->pause)
2030 rmt_adv = LPA_PAUSE_CAP;
2031 if (phydev->asym_pause)
2032 rmt_adv |= LPA_PAUSE_ASYM;
2033 }
2034
2035 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
2036 } else
2037 mac_mode |= MAC_MODE_PORT_MODE_GMII;
2038
2039 if (mac_mode != tp->mac_mode) {
2040 tp->mac_mode = mac_mode;
2041 tw32_f(MAC_MODE, tp->mac_mode);
2042 udelay(40);
2043 }
2044
4153577a 2045 if (tg3_asic_rev(tp) == ASIC_REV_5785) {
fcb389df
MC
2046 if (phydev->speed == SPEED_10)
2047 tw32(MAC_MI_STAT,
2048 MAC_MI_STAT_10MBPS_MODE |
2049 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2050 else
2051 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
2052 }
2053
b02fd9e3
MC
2054 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
2055 tw32(MAC_TX_LENGTHS,
2056 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2057 (6 << TX_LENGTHS_IPG_SHIFT) |
2058 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
2059 else
2060 tw32(MAC_TX_LENGTHS,
2061 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
2062 (6 << TX_LENGTHS_IPG_SHIFT) |
2063 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
2064
34655ad6 2065 if (phydev->link != tp->old_link ||
b02fd9e3
MC
2066 phydev->speed != tp->link_config.active_speed ||
2067 phydev->duplex != tp->link_config.active_duplex ||
2068 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 2069 linkmesg = 1;
b02fd9e3 2070
34655ad6 2071 tp->old_link = phydev->link;
b02fd9e3
MC
2072 tp->link_config.active_speed = phydev->speed;
2073 tp->link_config.active_duplex = phydev->duplex;
2074
24bb4fb6 2075 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
2076
2077 if (linkmesg)
2078 tg3_link_report(tp);
2079}
2080
2081static int tg3_phy_init(struct tg3 *tp)
2082{
2083 struct phy_device *phydev;
2084
f07e9af3 2085 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
2086 return 0;
2087
2088 /* Bring the PHY back to a known state. */
2089 tg3_bmcr_reset(tp);
2090
3f0e3ad7 2091 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
2092
2093 /* Attach the MAC to the PHY. */
f9a8f83b
FF
2094 phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
2095 tg3_adjust_link, phydev->interface);
b02fd9e3 2096 if (IS_ERR(phydev)) {
ab96b241 2097 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
2098 return PTR_ERR(phydev);
2099 }
2100
b02fd9e3 2101 /* Mask with MAC supported features. */
9c61d6bc
MC
2102 switch (phydev->interface) {
2103 case PHY_INTERFACE_MODE_GMII:
2104 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 2105 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
2106 phydev->supported &= (PHY_GBIT_FEATURES |
2107 SUPPORTED_Pause |
2108 SUPPORTED_Asym_Pause);
2109 break;
2110 }
2111 /* fallthru */
9c61d6bc
MC
2112 case PHY_INTERFACE_MODE_MII:
2113 phydev->supported &= (PHY_BASIC_FEATURES |
2114 SUPPORTED_Pause |
2115 SUPPORTED_Asym_Pause);
2116 break;
2117 default:
3f0e3ad7 2118 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
2119 return -EINVAL;
2120 }
2121
f07e9af3 2122 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2123
2124 phydev->advertising = phydev->supported;
2125
b02fd9e3
MC
2126 return 0;
2127}
2128
2129static void tg3_phy_start(struct tg3 *tp)
2130{
2131 struct phy_device *phydev;
2132
f07e9af3 2133 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2134 return;
2135
3f0e3ad7 2136 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2137
80096068
MC
2138 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
2139 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
c6700ce2
MC
2140 phydev->speed = tp->link_config.speed;
2141 phydev->duplex = tp->link_config.duplex;
2142 phydev->autoneg = tp->link_config.autoneg;
2143 phydev->advertising = tp->link_config.advertising;
b02fd9e3
MC
2144 }
2145
2146 phy_start(phydev);
2147
2148 phy_start_aneg(phydev);
2149}
2150
2151static void tg3_phy_stop(struct tg3 *tp)
2152{
f07e9af3 2153 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
2154 return;
2155
3f0e3ad7 2156 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
2157}
2158
2159static void tg3_phy_fini(struct tg3 *tp)
2160{
f07e9af3 2161 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 2162 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 2163 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
2164 }
2165}
2166
941ec90f
MC
2167static int tg3_phy_set_extloopbk(struct tg3 *tp)
2168{
2169 int err;
2170 u32 val;
2171
2172 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
2173 return 0;
2174
2175 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
2176 /* Cannot do read-modify-write on 5401 */
2177 err = tg3_phy_auxctl_write(tp,
2178 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2179 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
2180 0x4c20);
2181 goto done;
2182 }
2183
2184 err = tg3_phy_auxctl_read(tp,
2185 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2186 if (err)
2187 return err;
2188
2189 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
2190 err = tg3_phy_auxctl_write(tp,
2191 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
2192
2193done:
2194 return err;
2195}
2196
7f97a4bd
MC
2197static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
2198{
2199 u32 phytest;
2200
2201 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2202 u32 phy;
2203
2204 tg3_writephy(tp, MII_TG3_FET_TEST,
2205 phytest | MII_TG3_FET_SHADOW_EN);
2206 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
2207 if (enable)
2208 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
2209 else
2210 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
2211 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
2212 }
2213 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2214 }
2215}
2216
6833c043
MC
2217static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
2218{
2219 u32 reg;
2220
63c3a66f
JP
2221 if (!tg3_flag(tp, 5705_PLUS) ||
2222 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2223 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
2224 return;
2225
f07e9af3 2226 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
2227 tg3_phy_fet_toggle_apd(tp, enable);
2228 return;
2229 }
2230
6833c043
MC
2231 reg = MII_TG3_MISC_SHDW_WREN |
2232 MII_TG3_MISC_SHDW_SCR5_SEL |
2233 MII_TG3_MISC_SHDW_SCR5_LPED |
2234 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2235 MII_TG3_MISC_SHDW_SCR5_SDTL |
2236 MII_TG3_MISC_SHDW_SCR5_C125OE;
4153577a 2237 if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
6833c043
MC
2238 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2239
2240 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2241
2242
2243 reg = MII_TG3_MISC_SHDW_WREN |
2244 MII_TG3_MISC_SHDW_APD_SEL |
2245 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2246 if (enable)
2247 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2248
2249 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2250}
2251
953c96e0 2252static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
9ef8ca99
MC
2253{
2254 u32 phy;
2255
63c3a66f 2256 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2257 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2258 return;
2259
f07e9af3 2260 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2261 u32 ephy;
2262
535ef6e1
MC
2263 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2264 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2265
2266 tg3_writephy(tp, MII_TG3_FET_TEST,
2267 ephy | MII_TG3_FET_SHADOW_EN);
2268 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2269 if (enable)
535ef6e1 2270 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2271 else
535ef6e1
MC
2272 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2273 tg3_writephy(tp, reg, phy);
9ef8ca99 2274 }
535ef6e1 2275 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2276 }
2277 } else {
15ee95c3
MC
2278 int ret;
2279
2280 ret = tg3_phy_auxctl_read(tp,
2281 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2282 if (!ret) {
9ef8ca99
MC
2283 if (enable)
2284 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2285 else
2286 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2287 tg3_phy_auxctl_write(tp,
2288 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2289 }
2290 }
2291}
2292
1da177e4
LT
2293static void tg3_phy_set_wirespeed(struct tg3 *tp)
2294{
15ee95c3 2295 int ret;
1da177e4
LT
2296 u32 val;
2297
f07e9af3 2298 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2299 return;
2300
15ee95c3
MC
2301 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2302 if (!ret)
b4bd2929
MC
2303 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2304 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2305}
2306
b2a5c19c
MC
2307static void tg3_phy_apply_otp(struct tg3 *tp)
2308{
2309 u32 otp, phy;
2310
2311 if (!tp->phy_otp)
2312 return;
2313
2314 otp = tp->phy_otp;
2315
daf3ec68 2316 if (tg3_phy_toggle_auxctl_smdsp(tp, true))
1d36ba45 2317 return;
b2a5c19c
MC
2318
2319 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2320 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2321 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2322
2323 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2324 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2325 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2326
2327 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2328 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2329 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2330
2331 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2332 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2333
2334 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2335 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2336
2337 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2338 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2339 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2340
daf3ec68 2341 tg3_phy_toggle_auxctl_smdsp(tp, false);
b2a5c19c
MC
2342}
2343
953c96e0 2344static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
52b02d04
MC
2345{
2346 u32 val;
2347
2348 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2349 return;
2350
2351 tp->setlpicnt = 0;
2352
2353 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
953c96e0 2354 current_link_up &&
a6b68dab
MC
2355 tp->link_config.active_duplex == DUPLEX_FULL &&
2356 (tp->link_config.active_speed == SPEED_100 ||
2357 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2358 u32 eeectl;
2359
2360 if (tp->link_config.active_speed == SPEED_1000)
2361 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2362 else
2363 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2364
2365 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2366
3110f5f5
MC
2367 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2368 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2369
b0c5943f
MC
2370 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2371 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2372 tp->setlpicnt = 2;
2373 }
2374
2375 if (!tp->setlpicnt) {
953c96e0 2376 if (current_link_up &&
daf3ec68 2377 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94 2378 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
daf3ec68 2379 tg3_phy_toggle_auxctl_smdsp(tp, false);
b715ce94
MC
2380 }
2381
52b02d04
MC
2382 val = tr32(TG3_CPMU_EEE_MODE);
2383 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2384 }
2385}
2386
b0c5943f
MC
2387static void tg3_phy_eee_enable(struct tg3 *tp)
2388{
2389 u32 val;
2390
2391 if (tp->link_config.active_speed == SPEED_1000 &&
4153577a
JP
2392 (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2393 tg3_asic_rev(tp) == ASIC_REV_5719 ||
55086ad9 2394 tg3_flag(tp, 57765_CLASS)) &&
daf3ec68 2395 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
b715ce94
MC
2396 val = MII_TG3_DSP_TAP26_ALNOKO |
2397 MII_TG3_DSP_TAP26_RMRXSTO;
2398 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
daf3ec68 2399 tg3_phy_toggle_auxctl_smdsp(tp, false);
b0c5943f
MC
2400 }
2401
2402 val = tr32(TG3_CPMU_EEE_MODE);
2403 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2404}
2405
1da177e4
LT
2406static int tg3_wait_macro_done(struct tg3 *tp)
2407{
2408 int limit = 100;
2409
2410 while (limit--) {
2411 u32 tmp32;
2412
f08aa1a8 2413 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2414 if ((tmp32 & 0x1000) == 0)
2415 break;
2416 }
2417 }
d4675b52 2418 if (limit < 0)
1da177e4
LT
2419 return -EBUSY;
2420
2421 return 0;
2422}
2423
2424static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2425{
2426 static const u32 test_pat[4][6] = {
2427 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2428 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2429 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2430 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2431 };
2432 int chan;
2433
2434 for (chan = 0; chan < 4; chan++) {
2435 int i;
2436
2437 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2438 (chan * 0x2000) | 0x0200);
f08aa1a8 2439 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2440
2441 for (i = 0; i < 6; i++)
2442 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2443 test_pat[chan][i]);
2444
f08aa1a8 2445 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2446 if (tg3_wait_macro_done(tp)) {
2447 *resetp = 1;
2448 return -EBUSY;
2449 }
2450
2451 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2452 (chan * 0x2000) | 0x0200);
f08aa1a8 2453 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2454 if (tg3_wait_macro_done(tp)) {
2455 *resetp = 1;
2456 return -EBUSY;
2457 }
2458
f08aa1a8 2459 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2460 if (tg3_wait_macro_done(tp)) {
2461 *resetp = 1;
2462 return -EBUSY;
2463 }
2464
2465 for (i = 0; i < 6; i += 2) {
2466 u32 low, high;
2467
2468 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2469 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2470 tg3_wait_macro_done(tp)) {
2471 *resetp = 1;
2472 return -EBUSY;
2473 }
2474 low &= 0x7fff;
2475 high &= 0x000f;
2476 if (low != test_pat[chan][i] ||
2477 high != test_pat[chan][i+1]) {
2478 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2479 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2480 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2481
2482 return -EBUSY;
2483 }
2484 }
2485 }
2486
2487 return 0;
2488}
2489
2490static int tg3_phy_reset_chanpat(struct tg3 *tp)
2491{
2492 int chan;
2493
2494 for (chan = 0; chan < 4; chan++) {
2495 int i;
2496
2497 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2498 (chan * 0x2000) | 0x0200);
f08aa1a8 2499 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2500 for (i = 0; i < 6; i++)
2501 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2502 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2503 if (tg3_wait_macro_done(tp))
2504 return -EBUSY;
2505 }
2506
2507 return 0;
2508}
2509
2510static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2511{
2512 u32 reg32, phy9_orig;
2513 int retries, do_phy_reset, err;
2514
2515 retries = 10;
2516 do_phy_reset = 1;
2517 do {
2518 if (do_phy_reset) {
2519 err = tg3_bmcr_reset(tp);
2520 if (err)
2521 return err;
2522 do_phy_reset = 0;
2523 }
2524
2525 /* Disable transmitter and interrupt. */
2526 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2527 continue;
2528
2529 reg32 |= 0x3000;
2530 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2531
2532 /* Set full-duplex, 1000 mbps. */
2533 tg3_writephy(tp, MII_BMCR,
221c5637 2534 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2535
2536 /* Set to master mode. */
221c5637 2537 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2538 continue;
2539
221c5637
MC
2540 tg3_writephy(tp, MII_CTRL1000,
2541 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2542
daf3ec68 2543 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
1d36ba45
MC
2544 if (err)
2545 return err;
1da177e4
LT
2546
2547 /* Block the PHY control access. */
6ee7c0a0 2548 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2549
2550 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2551 if (!err)
2552 break;
2553 } while (--retries);
2554
2555 err = tg3_phy_reset_chanpat(tp);
2556 if (err)
2557 return err;
2558
6ee7c0a0 2559 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2560
2561 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2562 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2563
daf3ec68 2564 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2565
221c5637 2566 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2567
2568 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2569 reg32 &= ~0x3000;
2570 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2571 } else if (!err)
2572 err = -EBUSY;
2573
2574 return err;
2575}
2576
f4a46d1f
NNS
2577static void tg3_carrier_off(struct tg3 *tp)
2578{
2579 netif_carrier_off(tp->dev);
2580 tp->link_up = false;
2581}
2582
ce20f161
NS
2583static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
2584{
2585 if (tg3_flag(tp, ENABLE_ASF))
2586 netdev_warn(tp->dev,
2587 "Management side-band traffic will be interrupted during phy settings change\n");
2588}
2589
1da177e4
LT
2590/* This will reset the tigon3 PHY if there is no valid
2591 * link unless the FORCE argument is non-zero.
2592 */
2593static int tg3_phy_reset(struct tg3 *tp)
2594{
f833c4c1 2595 u32 val, cpmuctrl;
1da177e4
LT
2596 int err;
2597
4153577a 2598 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
2599 val = tr32(GRC_MISC_CFG);
2600 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2601 udelay(40);
2602 }
f833c4c1
MC
2603 err = tg3_readphy(tp, MII_BMSR, &val);
2604 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2605 if (err != 0)
2606 return -EBUSY;
2607
f4a46d1f 2608 if (netif_running(tp->dev) && tp->link_up) {
84421b99 2609 netif_carrier_off(tp->dev);
c8e1e82b
MC
2610 tg3_link_report(tp);
2611 }
2612
4153577a
JP
2613 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
2614 tg3_asic_rev(tp) == ASIC_REV_5704 ||
2615 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
2616 err = tg3_phy_reset_5703_4_5(tp);
2617 if (err)
2618 return err;
2619 goto out;
2620 }
2621
b2a5c19c 2622 cpmuctrl = 0;
4153577a
JP
2623 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
2624 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
2625 cpmuctrl = tr32(TG3_CPMU_CTRL);
2626 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2627 tw32(TG3_CPMU_CTRL,
2628 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2629 }
2630
1da177e4
LT
2631 err = tg3_bmcr_reset(tp);
2632 if (err)
2633 return err;
2634
b2a5c19c 2635 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2636 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2637 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2638
2639 tw32(TG3_CPMU_CTRL, cpmuctrl);
2640 }
2641
4153577a
JP
2642 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
2643 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
2644 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2645 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2646 CPMU_LSPD_1000MB_MACCLK_12_5) {
2647 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2648 udelay(40);
2649 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2650 }
2651 }
2652
63c3a66f 2653 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2654 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2655 return 0;
2656
b2a5c19c
MC
2657 tg3_phy_apply_otp(tp);
2658
f07e9af3 2659 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2660 tg3_phy_toggle_apd(tp, true);
2661 else
2662 tg3_phy_toggle_apd(tp, false);
2663
1da177e4 2664out:
1d36ba45 2665 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
daf3ec68 2666 !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
6ee7c0a0
MC
2667 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2668 tg3_phydsp_write(tp, 0x000a, 0x0323);
daf3ec68 2669 tg3_phy_toggle_auxctl_smdsp(tp, false);
1da177e4 2670 }
1d36ba45 2671
f07e9af3 2672 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2673 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2674 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2675 }
1d36ba45 2676
f07e9af3 2677 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
daf3ec68 2678 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2679 tg3_phydsp_write(tp, 0x000a, 0x310b);
2680 tg3_phydsp_write(tp, 0x201f, 0x9506);
2681 tg3_phydsp_write(tp, 0x401f, 0x14e2);
daf3ec68 2682 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2683 }
f07e9af3 2684 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
daf3ec68 2685 if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
1d36ba45
MC
2686 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2687 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2688 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2689 tg3_writephy(tp, MII_TG3_TEST1,
2690 MII_TG3_TEST1_TRIM_EN | 0x4);
2691 } else
2692 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2693
daf3ec68 2694 tg3_phy_toggle_auxctl_smdsp(tp, false);
1d36ba45 2695 }
c424cb24 2696 }
1d36ba45 2697
1da177e4
LT
2698 /* Set Extended packet length bit (bit 14) on all chips that */
2699 /* support jumbo frames */
79eb6904 2700 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2701 /* Cannot do read-modify-write on 5401 */
b4bd2929 2702 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2703 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2704 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2705 err = tg3_phy_auxctl_read(tp,
2706 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2707 if (!err)
b4bd2929
MC
2708 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2709 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2710 }
2711
2712 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2713 * jumbo frames transmission.
2714 */
63c3a66f 2715 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2716 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2717 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2718 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2719 }
2720
4153577a 2721 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
715116a1 2722 /* adjust output voltage */
535ef6e1 2723 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2724 }
2725
4153577a 2726 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
c65a17f4
MC
2727 tg3_phydsp_write(tp, 0xffb, 0x4000);
2728
953c96e0 2729 tg3_phy_toggle_automdix(tp, true);
1da177e4
LT
2730 tg3_phy_set_wirespeed(tp);
2731 return 0;
2732}
2733
3a1e19d3
MC
2734#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2735#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2736#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2737 TG3_GPIO_MSG_NEED_VAUX)
2738#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2739 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2740 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2741 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2742 (TG3_GPIO_MSG_DRVR_PRES << 12))
2743
2744#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2745 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2746 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2747 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2748 (TG3_GPIO_MSG_NEED_VAUX << 12))
2749
2750static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2751{
2752 u32 status, shift;
2753
4153577a
JP
2754 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2755 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2756 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2757 else
2758 status = tr32(TG3_CPMU_DRV_STATUS);
2759
2760 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2761 status &= ~(TG3_GPIO_MSG_MASK << shift);
2762 status |= (newstat << shift);
2763
4153577a
JP
2764 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2765 tg3_asic_rev(tp) == ASIC_REV_5719)
3a1e19d3
MC
2766 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2767 else
2768 tw32(TG3_CPMU_DRV_STATUS, status);
2769
2770 return status >> TG3_APE_GPIO_MSG_SHIFT;
2771}
2772
520b2756
MC
2773static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2774{
2775 if (!tg3_flag(tp, IS_NIC))
2776 return 0;
2777
4153577a
JP
2778 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2779 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2780 tg3_asic_rev(tp) == ASIC_REV_5720) {
3a1e19d3
MC
2781 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2782 return -EIO;
520b2756 2783
3a1e19d3
MC
2784 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2785
2786 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2787 TG3_GRC_LCLCTL_PWRSW_DELAY);
2788
2789 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2790 } else {
2791 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2792 TG3_GRC_LCLCTL_PWRSW_DELAY);
2793 }
6f5c8f83 2794
520b2756
MC
2795 return 0;
2796}
2797
2798static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2799{
2800 u32 grc_local_ctrl;
2801
2802 if (!tg3_flag(tp, IS_NIC) ||
4153577a
JP
2803 tg3_asic_rev(tp) == ASIC_REV_5700 ||
2804 tg3_asic_rev(tp) == ASIC_REV_5701)
520b2756
MC
2805 return;
2806
2807 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2808
2809 tw32_wait_f(GRC_LOCAL_CTRL,
2810 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2811 TG3_GRC_LCLCTL_PWRSW_DELAY);
2812
2813 tw32_wait_f(GRC_LOCAL_CTRL,
2814 grc_local_ctrl,
2815 TG3_GRC_LCLCTL_PWRSW_DELAY);
2816
2817 tw32_wait_f(GRC_LOCAL_CTRL,
2818 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2819 TG3_GRC_LCLCTL_PWRSW_DELAY);
2820}
2821
2822static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2823{
2824 if (!tg3_flag(tp, IS_NIC))
2825 return;
2826
4153577a
JP
2827 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
2828 tg3_asic_rev(tp) == ASIC_REV_5701) {
520b2756
MC
2829 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2830 (GRC_LCLCTRL_GPIO_OE0 |
2831 GRC_LCLCTRL_GPIO_OE1 |
2832 GRC_LCLCTRL_GPIO_OE2 |
2833 GRC_LCLCTRL_GPIO_OUTPUT0 |
2834 GRC_LCLCTRL_GPIO_OUTPUT1),
2835 TG3_GRC_LCLCTL_PWRSW_DELAY);
2836 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2837 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2838 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2839 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2840 GRC_LCLCTRL_GPIO_OE1 |
2841 GRC_LCLCTRL_GPIO_OE2 |
2842 GRC_LCLCTRL_GPIO_OUTPUT0 |
2843 GRC_LCLCTRL_GPIO_OUTPUT1 |
2844 tp->grc_local_ctrl;
2845 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2846 TG3_GRC_LCLCTL_PWRSW_DELAY);
2847
2848 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2849 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2850 TG3_GRC_LCLCTL_PWRSW_DELAY);
2851
2852 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2853 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2854 TG3_GRC_LCLCTL_PWRSW_DELAY);
2855 } else {
2856 u32 no_gpio2;
2857 u32 grc_local_ctrl = 0;
2858
2859 /* Workaround to prevent overdrawing Amps. */
4153577a 2860 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
520b2756
MC
2861 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2862 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2863 grc_local_ctrl,
2864 TG3_GRC_LCLCTL_PWRSW_DELAY);
2865 }
2866
2867 /* On 5753 and variants, GPIO2 cannot be used. */
2868 no_gpio2 = tp->nic_sram_data_cfg &
2869 NIC_SRAM_DATA_CFG_NO_GPIO2;
2870
2871 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2872 GRC_LCLCTRL_GPIO_OE1 |
2873 GRC_LCLCTRL_GPIO_OE2 |
2874 GRC_LCLCTRL_GPIO_OUTPUT1 |
2875 GRC_LCLCTRL_GPIO_OUTPUT2;
2876 if (no_gpio2) {
2877 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2878 GRC_LCLCTRL_GPIO_OUTPUT2);
2879 }
2880 tw32_wait_f(GRC_LOCAL_CTRL,
2881 tp->grc_local_ctrl | grc_local_ctrl,
2882 TG3_GRC_LCLCTL_PWRSW_DELAY);
2883
2884 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2885
2886 tw32_wait_f(GRC_LOCAL_CTRL,
2887 tp->grc_local_ctrl | grc_local_ctrl,
2888 TG3_GRC_LCLCTL_PWRSW_DELAY);
2889
2890 if (!no_gpio2) {
2891 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2892 tw32_wait_f(GRC_LOCAL_CTRL,
2893 tp->grc_local_ctrl | grc_local_ctrl,
2894 TG3_GRC_LCLCTL_PWRSW_DELAY);
2895 }
2896 }
3a1e19d3
MC
2897}
2898
cd0d7228 2899static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2900{
2901 u32 msg = 0;
2902
2903 /* Serialize power state transitions */
2904 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2905 return;
2906
cd0d7228 2907 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2908 msg = TG3_GPIO_MSG_NEED_VAUX;
2909
2910 msg = tg3_set_function_status(tp, msg);
2911
2912 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2913 goto done;
6f5c8f83 2914
3a1e19d3
MC
2915 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2916 tg3_pwrsrc_switch_to_vaux(tp);
2917 else
2918 tg3_pwrsrc_die_with_vmain(tp);
2919
2920done:
6f5c8f83 2921 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2922}
2923
cd0d7228 2924static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2925{
683644b7 2926 bool need_vaux = false;
1da177e4 2927
334355aa 2928 /* The GPIOs do something completely different on 57765. */
55086ad9 2929 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2930 return;
2931
4153577a
JP
2932 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
2933 tg3_asic_rev(tp) == ASIC_REV_5719 ||
2934 tg3_asic_rev(tp) == ASIC_REV_5720) {
cd0d7228
MC
2935 tg3_frob_aux_power_5717(tp, include_wol ?
2936 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2937 return;
2938 }
2939
2940 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2941 struct net_device *dev_peer;
2942
2943 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2944
bc1c7567 2945 /* remove_one() may have been run on the peer. */
683644b7
MC
2946 if (dev_peer) {
2947 struct tg3 *tp_peer = netdev_priv(dev_peer);
2948
63c3a66f 2949 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2950 return;
2951
cd0d7228 2952 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2953 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2954 need_vaux = true;
2955 }
1da177e4
LT
2956 }
2957
cd0d7228
MC
2958 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2959 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2960 need_vaux = true;
2961
520b2756
MC
2962 if (need_vaux)
2963 tg3_pwrsrc_switch_to_vaux(tp);
2964 else
2965 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2966}
2967
e8f3f6ca
MC
2968static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2969{
2970 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2971 return 1;
79eb6904 2972 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2973 if (speed != SPEED_10)
2974 return 1;
2975 } else if (speed == SPEED_10)
2976 return 1;
2977
2978 return 0;
2979}
2980
44f3b503
NS
2981static bool tg3_phy_power_bug(struct tg3 *tp)
2982{
2983 switch (tg3_asic_rev(tp)) {
2984 case ASIC_REV_5700:
2985 case ASIC_REV_5704:
2986 return true;
2987 case ASIC_REV_5780:
2988 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
2989 return true;
2990 return false;
2991 case ASIC_REV_5717:
2992 if (!tp->pci_fn)
2993 return true;
2994 return false;
2995 case ASIC_REV_5719:
2996 case ASIC_REV_5720:
2997 if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
2998 !tp->pci_fn)
2999 return true;
3000 return false;
3001 }
3002
3003 return false;
3004}
3005
84a38c47
NS
3006static bool tg3_phy_led_bug(struct tg3 *tp)
3007{
3008 switch (tg3_asic_rev(tp)) {
3009 case ASIC_REV_5719:
3010 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
3011 !tp->pci_fn)
3012 return true;
3013 return false;
3014 }
3015
3016 return false;
3017}
3018
0a459aac 3019static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 3020{
ce057f01
MC
3021 u32 val;
3022
942d1af0
NS
3023 if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
3024 return;
3025
f07e9af3 3026 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a 3027 if (tg3_asic_rev(tp) == ASIC_REV_5704) {
5129724a
MC
3028 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3029 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
3030
3031 sg_dig_ctrl |=
3032 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
3033 tw32(SG_DIG_CTRL, sg_dig_ctrl);
3034 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
3035 }
3f7045c1 3036 return;
5129724a 3037 }
3f7045c1 3038
4153577a 3039 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
60189ddf
MC
3040 tg3_bmcr_reset(tp);
3041 val = tr32(GRC_MISC_CFG);
3042 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
3043 udelay(40);
3044 return;
f07e9af3 3045 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
3046 u32 phytest;
3047 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
3048 u32 phy;
3049
3050 tg3_writephy(tp, MII_ADVERTISE, 0);
3051 tg3_writephy(tp, MII_BMCR,
3052 BMCR_ANENABLE | BMCR_ANRESTART);
3053
3054 tg3_writephy(tp, MII_TG3_FET_TEST,
3055 phytest | MII_TG3_FET_SHADOW_EN);
3056 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
3057 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
3058 tg3_writephy(tp,
3059 MII_TG3_FET_SHDW_AUXMODE4,
3060 phy);
3061 }
3062 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
3063 }
3064 return;
0a459aac 3065 } else if (do_low_power) {
84a38c47
NS
3066 if (!tg3_phy_led_bug(tp))
3067 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3068 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 3069
b4bd2929
MC
3070 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3071 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
3072 MII_TG3_AUXCTL_PCTL_VREG_11V;
3073 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 3074 }
3f7045c1 3075
15c3b696
MC
3076 /* The PHY should not be powered down on some chips because
3077 * of bugs.
3078 */
44f3b503 3079 if (tg3_phy_power_bug(tp))
15c3b696 3080 return;
ce057f01 3081
4153577a
JP
3082 if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
3083 tg3_chip_rev(tp) == CHIPREV_5761_AX) {
ce057f01
MC
3084 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
3085 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
3086 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
3087 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
3088 }
3089
15c3b696
MC
3090 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
3091}
3092
ffbcfed4
MC
3093/* tp->lock is held. */
3094static int tg3_nvram_lock(struct tg3 *tp)
3095{
63c3a66f 3096 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3097 int i;
3098
3099 if (tp->nvram_lock_cnt == 0) {
3100 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
3101 for (i = 0; i < 8000; i++) {
3102 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
3103 break;
3104 udelay(20);
3105 }
3106 if (i == 8000) {
3107 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
3108 return -ENODEV;
3109 }
3110 }
3111 tp->nvram_lock_cnt++;
3112 }
3113 return 0;
3114}
3115
3116/* tp->lock is held. */
3117static void tg3_nvram_unlock(struct tg3 *tp)
3118{
63c3a66f 3119 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
3120 if (tp->nvram_lock_cnt > 0)
3121 tp->nvram_lock_cnt--;
3122 if (tp->nvram_lock_cnt == 0)
3123 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
3124 }
3125}
3126
3127/* tp->lock is held. */
3128static void tg3_enable_nvram_access(struct tg3 *tp)
3129{
63c3a66f 3130 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3131 u32 nvaccess = tr32(NVRAM_ACCESS);
3132
3133 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
3134 }
3135}
3136
3137/* tp->lock is held. */
3138static void tg3_disable_nvram_access(struct tg3 *tp)
3139{
63c3a66f 3140 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
3141 u32 nvaccess = tr32(NVRAM_ACCESS);
3142
3143 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
3144 }
3145}
3146
3147static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
3148 u32 offset, u32 *val)
3149{
3150 u32 tmp;
3151 int i;
3152
3153 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
3154 return -EINVAL;
3155
3156 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
3157 EEPROM_ADDR_DEVID_MASK |
3158 EEPROM_ADDR_READ);
3159 tw32(GRC_EEPROM_ADDR,
3160 tmp |
3161 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3162 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
3163 EEPROM_ADDR_ADDR_MASK) |
3164 EEPROM_ADDR_READ | EEPROM_ADDR_START);
3165
3166 for (i = 0; i < 1000; i++) {
3167 tmp = tr32(GRC_EEPROM_ADDR);
3168
3169 if (tmp & EEPROM_ADDR_COMPLETE)
3170 break;
3171 msleep(1);
3172 }
3173 if (!(tmp & EEPROM_ADDR_COMPLETE))
3174 return -EBUSY;
3175
62cedd11
MC
3176 tmp = tr32(GRC_EEPROM_DATA);
3177
3178 /*
3179 * The data will always be opposite the native endian
3180 * format. Perform a blind byteswap to compensate.
3181 */
3182 *val = swab32(tmp);
3183
ffbcfed4
MC
3184 return 0;
3185}
3186
3187#define NVRAM_CMD_TIMEOUT 10000
3188
3189static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
3190{
3191 int i;
3192
3193 tw32(NVRAM_CMD, nvram_cmd);
3194 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
3195 udelay(10);
3196 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
3197 udelay(10);
3198 break;
3199 }
3200 }
3201
3202 if (i == NVRAM_CMD_TIMEOUT)
3203 return -EBUSY;
3204
3205 return 0;
3206}
3207
3208static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
3209{
63c3a66f
JP
3210 if (tg3_flag(tp, NVRAM) &&
3211 tg3_flag(tp, NVRAM_BUFFERED) &&
3212 tg3_flag(tp, FLASH) &&
3213 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3214 (tp->nvram_jedecnum == JEDEC_ATMEL))
3215
3216 addr = ((addr / tp->nvram_pagesize) <<
3217 ATMEL_AT45DB0X1B_PAGE_POS) +
3218 (addr % tp->nvram_pagesize);
3219
3220 return addr;
3221}
3222
3223static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
3224{
63c3a66f
JP
3225 if (tg3_flag(tp, NVRAM) &&
3226 tg3_flag(tp, NVRAM_BUFFERED) &&
3227 tg3_flag(tp, FLASH) &&
3228 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
3229 (tp->nvram_jedecnum == JEDEC_ATMEL))
3230
3231 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
3232 tp->nvram_pagesize) +
3233 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
3234
3235 return addr;
3236}
3237
e4f34110
MC
3238/* NOTE: Data read in from NVRAM is byteswapped according to
3239 * the byteswapping settings for all other register accesses.
3240 * tg3 devices are BE devices, so on a BE machine, the data
3241 * returned will be exactly as it is seen in NVRAM. On a LE
3242 * machine, the 32-bit value will be byteswapped.
3243 */
ffbcfed4
MC
3244static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
3245{
3246 int ret;
3247
63c3a66f 3248 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
3249 return tg3_nvram_read_using_eeprom(tp, offset, val);
3250
3251 offset = tg3_nvram_phys_addr(tp, offset);
3252
3253 if (offset > NVRAM_ADDR_MSK)
3254 return -EINVAL;
3255
3256 ret = tg3_nvram_lock(tp);
3257 if (ret)
3258 return ret;
3259
3260 tg3_enable_nvram_access(tp);
3261
3262 tw32(NVRAM_ADDR, offset);
3263 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
3264 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
3265
3266 if (ret == 0)
e4f34110 3267 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
3268
3269 tg3_disable_nvram_access(tp);
3270
3271 tg3_nvram_unlock(tp);
3272
3273 return ret;
3274}
3275
a9dc529d
MC
3276/* Ensures NVRAM data is in bytestream format. */
3277static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
3278{
3279 u32 v;
a9dc529d 3280 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 3281 if (!res)
a9dc529d 3282 *val = cpu_to_be32(v);
ffbcfed4
MC
3283 return res;
3284}
3285
dbe9b92a
MC
3286static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
3287 u32 offset, u32 len, u8 *buf)
3288{
3289 int i, j, rc = 0;
3290 u32 val;
3291
3292 for (i = 0; i < len; i += 4) {
3293 u32 addr;
3294 __be32 data;
3295
3296 addr = offset + i;
3297
3298 memcpy(&data, buf + i, 4);
3299
3300 /*
3301 * The SEEPROM interface expects the data to always be opposite
3302 * the native endian format. We accomplish this by reversing
3303 * all the operations that would have been performed on the
3304 * data from a call to tg3_nvram_read_be32().
3305 */
3306 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3307
3308 val = tr32(GRC_EEPROM_ADDR);
3309 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3310
3311 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3312 EEPROM_ADDR_READ);
3313 tw32(GRC_EEPROM_ADDR, val |
3314 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3315 (addr & EEPROM_ADDR_ADDR_MASK) |
3316 EEPROM_ADDR_START |
3317 EEPROM_ADDR_WRITE);
3318
3319 for (j = 0; j < 1000; j++) {
3320 val = tr32(GRC_EEPROM_ADDR);
3321
3322 if (val & EEPROM_ADDR_COMPLETE)
3323 break;
3324 msleep(1);
3325 }
3326 if (!(val & EEPROM_ADDR_COMPLETE)) {
3327 rc = -EBUSY;
3328 break;
3329 }
3330 }
3331
3332 return rc;
3333}
3334
3335/* offset and length are dword aligned */
3336static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3337 u8 *buf)
3338{
3339 int ret = 0;
3340 u32 pagesize = tp->nvram_pagesize;
3341 u32 pagemask = pagesize - 1;
3342 u32 nvram_cmd;
3343 u8 *tmp;
3344
3345 tmp = kmalloc(pagesize, GFP_KERNEL);
3346 if (tmp == NULL)
3347 return -ENOMEM;
3348
3349 while (len) {
3350 int j;
3351 u32 phy_addr, page_off, size;
3352
3353 phy_addr = offset & ~pagemask;
3354
3355 for (j = 0; j < pagesize; j += 4) {
3356 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3357 (__be32 *) (tmp + j));
3358 if (ret)
3359 break;
3360 }
3361 if (ret)
3362 break;
3363
3364 page_off = offset & pagemask;
3365 size = pagesize;
3366 if (len < size)
3367 size = len;
3368
3369 len -= size;
3370
3371 memcpy(tmp + page_off, buf, size);
3372
3373 offset = offset + (pagesize - page_off);
3374
3375 tg3_enable_nvram_access(tp);
3376
3377 /*
3378 * Before we can erase the flash page, we need
3379 * to issue a special "write enable" command.
3380 */
3381 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3382
3383 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3384 break;
3385
3386 /* Erase the target page */
3387 tw32(NVRAM_ADDR, phy_addr);
3388
3389 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3390 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3391
3392 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3393 break;
3394
3395 /* Issue another write enable to start the write. */
3396 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3397
3398 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3399 break;
3400
3401 for (j = 0; j < pagesize; j += 4) {
3402 __be32 data;
3403
3404 data = *((__be32 *) (tmp + j));
3405
3406 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3407
3408 tw32(NVRAM_ADDR, phy_addr + j);
3409
3410 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3411 NVRAM_CMD_WR;
3412
3413 if (j == 0)
3414 nvram_cmd |= NVRAM_CMD_FIRST;
3415 else if (j == (pagesize - 4))
3416 nvram_cmd |= NVRAM_CMD_LAST;
3417
3418 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3419 if (ret)
3420 break;
3421 }
3422 if (ret)
3423 break;
3424 }
3425
3426 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3427 tg3_nvram_exec_cmd(tp, nvram_cmd);
3428
3429 kfree(tmp);
3430
3431 return ret;
3432}
3433
3434/* offset and length are dword aligned */
3435static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3436 u8 *buf)
3437{
3438 int i, ret = 0;
3439
3440 for (i = 0; i < len; i += 4, offset += 4) {
3441 u32 page_off, phy_addr, nvram_cmd;
3442 __be32 data;
3443
3444 memcpy(&data, buf + i, 4);
3445 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3446
3447 page_off = offset % tp->nvram_pagesize;
3448
3449 phy_addr = tg3_nvram_phys_addr(tp, offset);
3450
dbe9b92a
MC
3451 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3452
3453 if (page_off == 0 || i == 0)
3454 nvram_cmd |= NVRAM_CMD_FIRST;
3455 if (page_off == (tp->nvram_pagesize - 4))
3456 nvram_cmd |= NVRAM_CMD_LAST;
3457
3458 if (i == (len - 4))
3459 nvram_cmd |= NVRAM_CMD_LAST;
3460
42278224
MC
3461 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3462 !tg3_flag(tp, FLASH) ||
3463 !tg3_flag(tp, 57765_PLUS))
3464 tw32(NVRAM_ADDR, phy_addr);
3465
4153577a 3466 if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
dbe9b92a
MC
3467 !tg3_flag(tp, 5755_PLUS) &&
3468 (tp->nvram_jedecnum == JEDEC_ST) &&
3469 (nvram_cmd & NVRAM_CMD_FIRST)) {
3470 u32 cmd;
3471
3472 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3473 ret = tg3_nvram_exec_cmd(tp, cmd);
3474 if (ret)
3475 break;
3476 }
3477 if (!tg3_flag(tp, FLASH)) {
3478 /* We always do complete word writes to eeprom. */
3479 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3480 }
3481
3482 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3483 if (ret)
3484 break;
3485 }
3486 return ret;
3487}
3488
3489/* offset and length are dword aligned */
3490static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3491{
3492 int ret;
3493
3494 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3495 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3496 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3497 udelay(40);
3498 }
3499
3500 if (!tg3_flag(tp, NVRAM)) {
3501 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3502 } else {
3503 u32 grc_mode;
3504
3505 ret = tg3_nvram_lock(tp);
3506 if (ret)
3507 return ret;
3508
3509 tg3_enable_nvram_access(tp);
3510 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3511 tw32(NVRAM_WRITE1, 0x406);
3512
3513 grc_mode = tr32(GRC_MODE);
3514 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3515
3516 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3517 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3518 buf);
3519 } else {
3520 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3521 buf);
3522 }
3523
3524 grc_mode = tr32(GRC_MODE);
3525 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3526
3527 tg3_disable_nvram_access(tp);
3528 tg3_nvram_unlock(tp);
3529 }
3530
3531 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3532 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3533 udelay(40);
3534 }
3535
3536 return ret;
3537}
3538
997b4f13
MC
3539#define RX_CPU_SCRATCH_BASE 0x30000
3540#define RX_CPU_SCRATCH_SIZE 0x04000
3541#define TX_CPU_SCRATCH_BASE 0x34000
3542#define TX_CPU_SCRATCH_SIZE 0x04000
3543
3544/* tp->lock is held. */
837c45bb 3545static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
997b4f13
MC
3546{
3547 int i;
837c45bb 3548 const int iters = 10000;
997b4f13 3549
837c45bb
NS
3550 for (i = 0; i < iters; i++) {
3551 tw32(cpu_base + CPU_STATE, 0xffffffff);
3552 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3553 if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
3554 break;
6d446ec3
GS
3555 if (pci_channel_offline(tp->pdev))
3556 return -EBUSY;
837c45bb
NS
3557 }
3558
3559 return (i == iters) ? -EBUSY : 0;
3560}
3561
3562/* tp->lock is held. */
3563static int tg3_rxcpu_pause(struct tg3 *tp)
3564{
3565 int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
3566
3567 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3568 tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3569 udelay(10);
3570
3571 return rc;
3572}
3573
3574/* tp->lock is held. */
3575static int tg3_txcpu_pause(struct tg3 *tp)
3576{
3577 return tg3_pause_cpu(tp, TX_CPU_BASE);
3578}
3579
3580/* tp->lock is held. */
3581static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
3582{
3583 tw32(cpu_base + CPU_STATE, 0xffffffff);
3584 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3585}
3586
3587/* tp->lock is held. */
3588static void tg3_rxcpu_resume(struct tg3 *tp)
3589{
3590 tg3_resume_cpu(tp, RX_CPU_BASE);
3591}
3592
3593/* tp->lock is held. */
3594static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
3595{
3596 int rc;
3597
3598 BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
997b4f13 3599
4153577a 3600 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
997b4f13
MC
3601 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3602
3603 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3604 return 0;
3605 }
837c45bb
NS
3606 if (cpu_base == RX_CPU_BASE) {
3607 rc = tg3_rxcpu_pause(tp);
997b4f13 3608 } else {
7e6c63f0
HM
3609 /*
3610 * There is only an Rx CPU for the 5750 derivative in the
3611 * BCM4785.
3612 */
3613 if (tg3_flag(tp, IS_SSB_CORE))
3614 return 0;
3615
837c45bb 3616 rc = tg3_txcpu_pause(tp);
997b4f13
MC
3617 }
3618
837c45bb 3619 if (rc) {
997b4f13 3620 netdev_err(tp->dev, "%s timed out, %s CPU\n",
837c45bb 3621 __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
997b4f13
MC
3622 return -ENODEV;
3623 }
3624
3625 /* Clear firmware's nvram arbitration. */
3626 if (tg3_flag(tp, NVRAM))
3627 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3628 return 0;
3629}
3630
31f11a95
NS
3631static int tg3_fw_data_len(struct tg3 *tp,
3632 const struct tg3_firmware_hdr *fw_hdr)
3633{
3634 int fw_len;
3635
3636 /* Non fragmented firmware have one firmware header followed by a
3637 * contiguous chunk of data to be written. The length field in that
3638 * header is not the length of data to be written but the complete
3639 * length of the bss. The data length is determined based on
3640 * tp->fw->size minus headers.
3641 *
3642 * Fragmented firmware have a main header followed by multiple
3643 * fragments. Each fragment is identical to non fragmented firmware
3644 * with a firmware header followed by a contiguous chunk of data. In
3645 * the main header, the length field is unused and set to 0xffffffff.
3646 * In each fragment header the length is the entire size of that
3647 * fragment i.e. fragment data + header length. Data length is
3648 * therefore length field in the header minus TG3_FW_HDR_LEN.
3649 */
3650 if (tp->fw_len == 0xffffffff)
3651 fw_len = be32_to_cpu(fw_hdr->len);
3652 else
3653 fw_len = tp->fw->size;
3654
3655 return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
3656}
3657
997b4f13
MC
3658/* tp->lock is held. */
3659static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3660 u32 cpu_scratch_base, int cpu_scratch_size,
77997ea3 3661 const struct tg3_firmware_hdr *fw_hdr)
997b4f13 3662{
c4dab506 3663 int err, i;
997b4f13 3664 void (*write_op)(struct tg3 *, u32, u32);
31f11a95 3665 int total_len = tp->fw->size;
997b4f13
MC
3666
3667 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3668 netdev_err(tp->dev,
3669 "%s: Trying to load TX cpu firmware which is 5705\n",
3670 __func__);
3671 return -EINVAL;
3672 }
3673
c4dab506 3674 if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
997b4f13
MC
3675 write_op = tg3_write_mem;
3676 else
3677 write_op = tg3_write_indirect_reg32;
3678
c4dab506
NS
3679 if (tg3_asic_rev(tp) != ASIC_REV_57766) {
3680 /* It is possible that bootcode is still loading at this point.
3681 * Get the nvram lock first before halting the cpu.
3682 */
3683 int lock_err = tg3_nvram_lock(tp);
3684 err = tg3_halt_cpu(tp, cpu_base);
3685 if (!lock_err)
3686 tg3_nvram_unlock(tp);
3687 if (err)
3688 goto out;
997b4f13 3689
c4dab506
NS
3690 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3691 write_op(tp, cpu_scratch_base + i, 0);
3692 tw32(cpu_base + CPU_STATE, 0xffffffff);
3693 tw32(cpu_base + CPU_MODE,
3694 tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
3695 } else {
3696 /* Subtract additional main header for fragmented firmware and
3697 * advance to the first fragment
3698 */
3699 total_len -= TG3_FW_HDR_LEN;
3700 fw_hdr++;
3701 }
77997ea3 3702
31f11a95
NS
3703 do {
3704 u32 *fw_data = (u32 *)(fw_hdr + 1);
3705 for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
3706 write_op(tp, cpu_scratch_base +
3707 (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
3708 (i * sizeof(u32)),
3709 be32_to_cpu(fw_data[i]));
3710
3711 total_len -= be32_to_cpu(fw_hdr->len);
3712
3713 /* Advance to next fragment */
3714 fw_hdr = (struct tg3_firmware_hdr *)
3715 ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
3716 } while (total_len > 0);
997b4f13
MC
3717
3718 err = 0;
3719
3720out:
3721 return err;
3722}
3723
f4bffb28
NS
3724/* tp->lock is held. */
3725static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
3726{
3727 int i;
3728 const int iters = 5;
3729
3730 tw32(cpu_base + CPU_STATE, 0xffffffff);
3731 tw32_f(cpu_base + CPU_PC, pc);
3732
3733 for (i = 0; i < iters; i++) {
3734 if (tr32(cpu_base + CPU_PC) == pc)
3735 break;
3736 tw32(cpu_base + CPU_STATE, 0xffffffff);
3737 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3738 tw32_f(cpu_base + CPU_PC, pc);
3739 udelay(1000);
3740 }
3741
3742 return (i == iters) ? -EBUSY : 0;
3743}
3744
997b4f13
MC
3745/* tp->lock is held. */
3746static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3747{
77997ea3 3748 const struct tg3_firmware_hdr *fw_hdr;
f4bffb28 3749 int err;
997b4f13 3750
77997ea3 3751 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
997b4f13
MC
3752
3753 /* Firmware blob starts with version numbers, followed by
3754 start address and length. We are setting complete length.
3755 length = end_address_of_bss - start_address_of_text.
3756 Remainder is the blob to be loaded contiguously
3757 from start address. */
3758
997b4f13
MC
3759 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3760 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
77997ea3 3761 fw_hdr);
997b4f13
MC
3762 if (err)
3763 return err;
3764
3765 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3766 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
77997ea3 3767 fw_hdr);
997b4f13
MC
3768 if (err)
3769 return err;
3770
3771 /* Now startup only the RX cpu. */
77997ea3
NS
3772 err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
3773 be32_to_cpu(fw_hdr->base_addr));
f4bffb28 3774 if (err) {
997b4f13
MC
3775 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3776 "should be %08x\n", __func__,
77997ea3
NS
3777 tr32(RX_CPU_BASE + CPU_PC),
3778 be32_to_cpu(fw_hdr->base_addr));
997b4f13
MC
3779 return -ENODEV;
3780 }
837c45bb
NS
3781
3782 tg3_rxcpu_resume(tp);
997b4f13
MC
3783
3784 return 0;
3785}
3786
c4dab506
NS
3787static int tg3_validate_rxcpu_state(struct tg3 *tp)
3788{
3789 const int iters = 1000;
3790 int i;
3791 u32 val;
3792
3793 /* Wait for boot code to complete initialization and enter service
3794 * loop. It is then safe to download service patches
3795 */
3796 for (i = 0; i < iters; i++) {
3797 if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
3798 break;
3799
3800 udelay(10);
3801 }
3802
3803 if (i == iters) {
3804 netdev_err(tp->dev, "Boot code not ready for service patches\n");
3805 return -EBUSY;
3806 }
3807
3808 val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
3809 if (val & 0xff) {
3810 netdev_warn(tp->dev,
3811 "Other patches exist. Not downloading EEE patch\n");
3812 return -EEXIST;
3813 }
3814
3815 return 0;
3816}
3817
3818/* tp->lock is held. */
3819static void tg3_load_57766_firmware(struct tg3 *tp)
3820{
3821 struct tg3_firmware_hdr *fw_hdr;
3822
3823 if (!tg3_flag(tp, NO_NVRAM))
3824 return;
3825
3826 if (tg3_validate_rxcpu_state(tp))
3827 return;
3828
3829 if (!tp->fw)
3830 return;
3831
3832 /* This firmware blob has a different format than older firmware
3833 * releases as given below. The main difference is we have fragmented
3834 * data to be written to non-contiguous locations.
3835 *
3836 * In the beginning we have a firmware header identical to other
3837 * firmware which consists of version, base addr and length. The length
3838 * here is unused and set to 0xffffffff.
3839 *
3840 * This is followed by a series of firmware fragments which are
3841 * individually identical to previous firmware. i.e. they have the
3842 * firmware header and followed by data for that fragment. The version
3843 * field of the individual fragment header is unused.
3844 */
3845
3846 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
3847 if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
3848 return;
3849
3850 if (tg3_rxcpu_pause(tp))
3851 return;
3852
3853 /* tg3_load_firmware_cpu() will always succeed for the 57766 */
3854 tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
3855
3856 tg3_rxcpu_resume(tp);
3857}
3858
997b4f13
MC
3859/* tp->lock is held. */
3860static int tg3_load_tso_firmware(struct tg3 *tp)
3861{
77997ea3 3862 const struct tg3_firmware_hdr *fw_hdr;
997b4f13 3863 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
f4bffb28 3864 int err;
997b4f13 3865
1caf13eb 3866 if (!tg3_flag(tp, FW_TSO))
997b4f13
MC
3867 return 0;
3868
77997ea3 3869 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
997b4f13
MC
3870
3871 /* Firmware blob starts with version numbers, followed by
3872 start address and length. We are setting complete length.
3873 length = end_address_of_bss - start_address_of_text.
3874 Remainder is the blob to be loaded contiguously
3875 from start address. */
3876
997b4f13 3877 cpu_scratch_size = tp->fw_len;
997b4f13 3878
4153577a 3879 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
997b4f13
MC
3880 cpu_base = RX_CPU_BASE;
3881 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3882 } else {
3883 cpu_base = TX_CPU_BASE;
3884 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3885 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3886 }
3887
3888 err = tg3_load_firmware_cpu(tp, cpu_base,
3889 cpu_scratch_base, cpu_scratch_size,
77997ea3 3890 fw_hdr);
997b4f13
MC
3891 if (err)
3892 return err;
3893
3894 /* Now startup the cpu. */
77997ea3
NS
3895 err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
3896 be32_to_cpu(fw_hdr->base_addr));
f4bffb28 3897 if (err) {
997b4f13
MC
3898 netdev_err(tp->dev,
3899 "%s fails to set CPU PC, is %08x should be %08x\n",
77997ea3
NS
3900 __func__, tr32(cpu_base + CPU_PC),
3901 be32_to_cpu(fw_hdr->base_addr));
997b4f13
MC
3902 return -ENODEV;
3903 }
837c45bb
NS
3904
3905 tg3_resume_cpu(tp, cpu_base);
997b4f13
MC
3906 return 0;
3907}
3908
3909
3f007891 3910/* tp->lock is held. */
953c96e0 3911static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
3f007891
MC
3912{
3913 u32 addr_high, addr_low;
3914 int i;
3915
3916 addr_high = ((tp->dev->dev_addr[0] << 8) |
3917 tp->dev->dev_addr[1]);
3918 addr_low = ((tp->dev->dev_addr[2] << 24) |
3919 (tp->dev->dev_addr[3] << 16) |
3920 (tp->dev->dev_addr[4] << 8) |
3921 (tp->dev->dev_addr[5] << 0));
3922 for (i = 0; i < 4; i++) {
3923 if (i == 1 && skip_mac_1)
3924 continue;
3925 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3926 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3927 }
3928
4153577a
JP
3929 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
3930 tg3_asic_rev(tp) == ASIC_REV_5704) {
3f007891
MC
3931 for (i = 0; i < 12; i++) {
3932 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3933 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3934 }
3935 }
3936
3937 addr_high = (tp->dev->dev_addr[0] +
3938 tp->dev->dev_addr[1] +
3939 tp->dev->dev_addr[2] +
3940 tp->dev->dev_addr[3] +
3941 tp->dev->dev_addr[4] +
3942 tp->dev->dev_addr[5]) &
3943 TX_BACKOFF_SEED_MASK;
3944 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3945}
3946
c866b7ea 3947static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3948{
c866b7ea
RW
3949 /*
3950 * Make sure register accesses (indirect or otherwise) will function
3951 * correctly.
1da177e4
LT
3952 */
3953 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3954 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3955}
1da177e4 3956
c866b7ea
RW
3957static int tg3_power_up(struct tg3 *tp)
3958{
bed9829f 3959 int err;
8c6bda1a 3960
bed9829f 3961 tg3_enable_register_access(tp);
1da177e4 3962
bed9829f
MC
3963 err = pci_set_power_state(tp->pdev, PCI_D0);
3964 if (!err) {
3965 /* Switch out of Vaux if it is a NIC */
3966 tg3_pwrsrc_switch_to_vmain(tp);
3967 } else {
3968 netdev_err(tp->dev, "Transition to D0 failed\n");
3969 }
1da177e4 3970
bed9829f 3971 return err;
c866b7ea 3972}
1da177e4 3973
953c96e0 3974static int tg3_setup_phy(struct tg3 *, bool);
4b409522 3975
c866b7ea
RW
3976static int tg3_power_down_prepare(struct tg3 *tp)
3977{
3978 u32 misc_host_ctrl;
3979 bool device_should_wake, do_low_power;
3980
3981 tg3_enable_register_access(tp);
5e7dfd0f
MC
3982
3983 /* Restore the CLKREQ setting. */
0f49bfbd
JL
3984 if (tg3_flag(tp, CLKREQ_BUG))
3985 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
3986 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 3987
1da177e4
LT
3988 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3989 tw32(TG3PCI_MISC_HOST_CTRL,
3990 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3991
c866b7ea 3992 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3993 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3994
63c3a66f 3995 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3996 do_low_power = false;
f07e9af3 3997 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3998 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3999 struct phy_device *phydev;
0a459aac 4000 u32 phyid, advertising;
b02fd9e3 4001
3f0e3ad7 4002 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 4003
80096068 4004 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3 4005
c6700ce2
MC
4006 tp->link_config.speed = phydev->speed;
4007 tp->link_config.duplex = phydev->duplex;
4008 tp->link_config.autoneg = phydev->autoneg;
4009 tp->link_config.advertising = phydev->advertising;
b02fd9e3
MC
4010
4011 advertising = ADVERTISED_TP |
4012 ADVERTISED_Pause |
4013 ADVERTISED_Autoneg |
4014 ADVERTISED_10baseT_Half;
4015
63c3a66f
JP
4016 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
4017 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
4018 advertising |=
4019 ADVERTISED_100baseT_Half |
4020 ADVERTISED_100baseT_Full |
4021 ADVERTISED_10baseT_Full;
4022 else
4023 advertising |= ADVERTISED_10baseT_Full;
4024 }
4025
4026 phydev->advertising = advertising;
4027
4028 phy_start_aneg(phydev);
0a459aac
MC
4029
4030 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
4031 if (phyid != PHY_ID_BCMAC131) {
4032 phyid &= PHY_BCM_OUI_MASK;
4033 if (phyid == PHY_BCM_OUI_1 ||
4034 phyid == PHY_BCM_OUI_2 ||
4035 phyid == PHY_BCM_OUI_3)
0a459aac
MC
4036 do_low_power = true;
4037 }
b02fd9e3 4038 }
dd477003 4039 } else {
2023276e 4040 do_low_power = true;
0a459aac 4041
c6700ce2 4042 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
80096068 4043 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
1da177e4 4044
2855b9fe 4045 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
953c96e0 4046 tg3_setup_phy(tp, false);
1da177e4
LT
4047 }
4048
4153577a 4049 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
4050 u32 val;
4051
4052 val = tr32(GRC_VCPU_EXT_CTRL);
4053 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 4054 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
4055 int i;
4056 u32 val;
4057
4058 for (i = 0; i < 200; i++) {
4059 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
4060 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
4061 break;
4062 msleep(1);
4063 }
4064 }
63c3a66f 4065 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
4066 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
4067 WOL_DRV_STATE_SHUTDOWN |
4068 WOL_DRV_WOL |
4069 WOL_SET_MAGIC_PKT);
6921d201 4070
05ac4cb7 4071 if (device_should_wake) {
1da177e4
LT
4072 u32 mac_mode;
4073
f07e9af3 4074 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
4075 if (do_low_power &&
4076 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
4077 tg3_phy_auxctl_write(tp,
4078 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
4079 MII_TG3_AUXCTL_PCTL_WOL_EN |
4080 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
4081 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
4082 udelay(40);
4083 }
1da177e4 4084
f07e9af3 4085 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1 4086 mac_mode = MAC_MODE_PORT_MODE_GMII;
942d1af0
NS
4087 else if (tp->phy_flags &
4088 TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
4089 if (tp->link_config.active_speed == SPEED_1000)
4090 mac_mode = MAC_MODE_PORT_MODE_GMII;
4091 else
4092 mac_mode = MAC_MODE_PORT_MODE_MII;
4093 } else
3f7045c1 4094 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 4095
e8f3f6ca 4096 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
4153577a 4097 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
63c3a66f 4098 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
4099 SPEED_100 : SPEED_10;
4100 if (tg3_5700_link_polarity(tp, speed))
4101 mac_mode |= MAC_MODE_LINK_POLARITY;
4102 else
4103 mac_mode &= ~MAC_MODE_LINK_POLARITY;
4104 }
1da177e4
LT
4105 } else {
4106 mac_mode = MAC_MODE_PORT_MODE_TBI;
4107 }
4108
63c3a66f 4109 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
4110 tw32(MAC_LED_CTRL, tp->led_ctrl);
4111
05ac4cb7 4112 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
4113 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
4114 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 4115 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 4116
63c3a66f 4117 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
4118 mac_mode |= MAC_MODE_APE_TX_EN |
4119 MAC_MODE_APE_RX_EN |
4120 MAC_MODE_TDE_ENABLE;
3bda1258 4121
1da177e4
LT
4122 tw32_f(MAC_MODE, mac_mode);
4123 udelay(100);
4124
4125 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
4126 udelay(10);
4127 }
4128
63c3a66f 4129 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
4153577a
JP
4130 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4131 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
4132 u32 base_val;
4133
4134 base_val = tp->pci_clock_ctrl;
4135 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
4136 CLOCK_CTRL_TXCLK_DISABLE);
4137
b401e9e2
MC
4138 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
4139 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
4140 } else if (tg3_flag(tp, 5780_CLASS) ||
4141 tg3_flag(tp, CPMU_PRESENT) ||
4153577a 4142 tg3_asic_rev(tp) == ASIC_REV_5906) {
4cf78e4f 4143 /* do nothing */
63c3a66f 4144 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
4145 u32 newbits1, newbits2;
4146
4153577a
JP
4147 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4148 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4149 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
4150 CLOCK_CTRL_TXCLK_DISABLE |
4151 CLOCK_CTRL_ALTCLK);
4152 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 4153 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4154 newbits1 = CLOCK_CTRL_625_CORE;
4155 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
4156 } else {
4157 newbits1 = CLOCK_CTRL_ALTCLK;
4158 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
4159 }
4160
b401e9e2
MC
4161 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
4162 40);
1da177e4 4163
b401e9e2
MC
4164 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
4165 40);
1da177e4 4166
63c3a66f 4167 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4168 u32 newbits3;
4169
4153577a
JP
4170 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4171 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4172 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
4173 CLOCK_CTRL_TXCLK_DISABLE |
4174 CLOCK_CTRL_44MHZ_CORE);
4175 } else {
4176 newbits3 = CLOCK_CTRL_44MHZ_CORE;
4177 }
4178
b401e9e2
MC
4179 tw32_wait_f(TG3PCI_CLOCK_CTRL,
4180 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
4181 }
4182 }
4183
63c3a66f 4184 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 4185 tg3_power_down_phy(tp, do_low_power);
6921d201 4186
cd0d7228 4187 tg3_frob_aux_power(tp, true);
1da177e4
LT
4188
4189 /* Workaround for unstable PLL clock */
7e6c63f0 4190 if ((!tg3_flag(tp, IS_SSB_CORE)) &&
4153577a
JP
4191 ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
4192 (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
1da177e4
LT
4193 u32 val = tr32(0x7d00);
4194
4195 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
4196 tw32(0x7d00, val);
63c3a66f 4197 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
4198 int err;
4199
4200 err = tg3_nvram_lock(tp);
1da177e4 4201 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
4202 if (!err)
4203 tg3_nvram_unlock(tp);
6921d201 4204 }
1da177e4
LT
4205 }
4206
bbadf503
MC
4207 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
4208
c866b7ea
RW
4209 return 0;
4210}
12dac075 4211
c866b7ea
RW
4212static void tg3_power_down(struct tg3 *tp)
4213{
4214 tg3_power_down_prepare(tp);
1da177e4 4215
63c3a66f 4216 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 4217 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
4218}
4219
1da177e4
LT
4220static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
4221{
4222 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
4223 case MII_TG3_AUX_STAT_10HALF:
4224 *speed = SPEED_10;
4225 *duplex = DUPLEX_HALF;
4226 break;
4227
4228 case MII_TG3_AUX_STAT_10FULL:
4229 *speed = SPEED_10;
4230 *duplex = DUPLEX_FULL;
4231 break;
4232
4233 case MII_TG3_AUX_STAT_100HALF:
4234 *speed = SPEED_100;
4235 *duplex = DUPLEX_HALF;
4236 break;
4237
4238 case MII_TG3_AUX_STAT_100FULL:
4239 *speed = SPEED_100;
4240 *duplex = DUPLEX_FULL;
4241 break;
4242
4243 case MII_TG3_AUX_STAT_1000HALF:
4244 *speed = SPEED_1000;
4245 *duplex = DUPLEX_HALF;
4246 break;
4247
4248 case MII_TG3_AUX_STAT_1000FULL:
4249 *speed = SPEED_1000;
4250 *duplex = DUPLEX_FULL;
4251 break;
4252
4253 default:
f07e9af3 4254 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
4255 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
4256 SPEED_10;
4257 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
4258 DUPLEX_HALF;
4259 break;
4260 }
e740522e
MC
4261 *speed = SPEED_UNKNOWN;
4262 *duplex = DUPLEX_UNKNOWN;
1da177e4 4263 break;
855e1111 4264 }
1da177e4
LT
4265}
4266
42b64a45 4267static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 4268{
42b64a45
MC
4269 int err = 0;
4270 u32 val, new_adv;
1da177e4 4271
42b64a45 4272 new_adv = ADVERTISE_CSMA;
202ff1c2 4273 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 4274 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 4275
42b64a45
MC
4276 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
4277 if (err)
4278 goto done;
ba4d07a8 4279
4f272096
MC
4280 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4281 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 4282
4153577a
JP
4283 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4284 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
4f272096 4285 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 4286
4f272096
MC
4287 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
4288 if (err)
4289 goto done;
4290 }
1da177e4 4291
42b64a45
MC
4292 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4293 goto done;
52b02d04 4294
42b64a45
MC
4295 tw32(TG3_CPMU_EEE_MODE,
4296 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 4297
daf3ec68 4298 err = tg3_phy_toggle_auxctl_smdsp(tp, true);
42b64a45
MC
4299 if (!err) {
4300 u32 err2;
52b02d04 4301
b715ce94
MC
4302 val = 0;
4303 /* Advertise 100-BaseTX EEE ability */
4304 if (advertise & ADVERTISED_100baseT_Full)
4305 val |= MDIO_AN_EEE_ADV_100TX;
4306 /* Advertise 1000-BaseT EEE ability */
4307 if (advertise & ADVERTISED_1000baseT_Full)
4308 val |= MDIO_AN_EEE_ADV_1000T;
4309 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
4310 if (err)
4311 val = 0;
4312
4153577a 4313 switch (tg3_asic_rev(tp)) {
21a00ab2
MC
4314 case ASIC_REV_5717:
4315 case ASIC_REV_57765:
55086ad9 4316 case ASIC_REV_57766:
21a00ab2 4317 case ASIC_REV_5719:
b715ce94
MC
4318 /* If we advertised any eee advertisements above... */
4319 if (val)
4320 val = MII_TG3_DSP_TAP26_ALNOKO |
4321 MII_TG3_DSP_TAP26_RMRXSTO |
4322 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 4323 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
4324 /* Fall through */
4325 case ASIC_REV_5720:
c65a17f4 4326 case ASIC_REV_5762:
be671947
MC
4327 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
4328 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
4329 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 4330 }
52b02d04 4331
daf3ec68 4332 err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
42b64a45
MC
4333 if (!err)
4334 err = err2;
4335 }
4336
4337done:
4338 return err;
4339}
4340
4341static void tg3_phy_copper_begin(struct tg3 *tp)
4342{
d13ba512
MC
4343 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
4344 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
4345 u32 adv, fc;
4346
942d1af0
NS
4347 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4348 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
d13ba512
MC
4349 adv = ADVERTISED_10baseT_Half |
4350 ADVERTISED_10baseT_Full;
4351 if (tg3_flag(tp, WOL_SPEED_100MB))
4352 adv |= ADVERTISED_100baseT_Half |
4353 ADVERTISED_100baseT_Full;
942d1af0
NS
4354 if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK)
4355 adv |= ADVERTISED_1000baseT_Half |
4356 ADVERTISED_1000baseT_Full;
d13ba512
MC
4357
4358 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
42b64a45 4359 } else {
d13ba512
MC
4360 adv = tp->link_config.advertising;
4361 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
4362 adv &= ~(ADVERTISED_1000baseT_Half |
4363 ADVERTISED_1000baseT_Full);
4364
4365 fc = tp->link_config.flowctrl;
52b02d04 4366 }
52b02d04 4367
d13ba512 4368 tg3_phy_autoneg_cfg(tp, adv, fc);
52b02d04 4369
942d1af0
NS
4370 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
4371 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
4372 /* Normally during power down we want to autonegotiate
4373 * the lowest possible speed for WOL. However, to avoid
4374 * link flap, we leave it untouched.
4375 */
4376 return;
4377 }
4378
d13ba512
MC
4379 tg3_writephy(tp, MII_BMCR,
4380 BMCR_ANENABLE | BMCR_ANRESTART);
4381 } else {
4382 int i;
1da177e4
LT
4383 u32 bmcr, orig_bmcr;
4384
4385 tp->link_config.active_speed = tp->link_config.speed;
4386 tp->link_config.active_duplex = tp->link_config.duplex;
4387
7c6cdead
NS
4388 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
4389 /* With autoneg disabled, 5715 only links up when the
4390 * advertisement register has the configured speed
4391 * enabled.
4392 */
4393 tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
4394 }
4395
1da177e4
LT
4396 bmcr = 0;
4397 switch (tp->link_config.speed) {
4398 default:
4399 case SPEED_10:
4400 break;
4401
4402 case SPEED_100:
4403 bmcr |= BMCR_SPEED100;
4404 break;
4405
4406 case SPEED_1000:
221c5637 4407 bmcr |= BMCR_SPEED1000;
1da177e4 4408 break;
855e1111 4409 }
1da177e4
LT
4410
4411 if (tp->link_config.duplex == DUPLEX_FULL)
4412 bmcr |= BMCR_FULLDPLX;
4413
4414 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
4415 (bmcr != orig_bmcr)) {
4416 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
4417 for (i = 0; i < 1500; i++) {
4418 u32 tmp;
4419
4420 udelay(10);
4421 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
4422 tg3_readphy(tp, MII_BMSR, &tmp))
4423 continue;
4424 if (!(tmp & BMSR_LSTATUS)) {
4425 udelay(40);
4426 break;
4427 }
4428 }
4429 tg3_writephy(tp, MII_BMCR, bmcr);
4430 udelay(40);
4431 }
1da177e4
LT
4432 }
4433}
4434
fdad8de4
NS
4435static int tg3_phy_pull_config(struct tg3 *tp)
4436{
4437 int err;
4438 u32 val;
4439
4440 err = tg3_readphy(tp, MII_BMCR, &val);
4441 if (err)
4442 goto done;
4443
4444 if (!(val & BMCR_ANENABLE)) {
4445 tp->link_config.autoneg = AUTONEG_DISABLE;
4446 tp->link_config.advertising = 0;
4447 tg3_flag_clear(tp, PAUSE_AUTONEG);
4448
4449 err = -EIO;
4450
4451 switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
4452 case 0:
4453 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4454 goto done;
4455
4456 tp->link_config.speed = SPEED_10;
4457 break;
4458 case BMCR_SPEED100:
4459 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
4460 goto done;
4461
4462 tp->link_config.speed = SPEED_100;
4463 break;
4464 case BMCR_SPEED1000:
4465 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4466 tp->link_config.speed = SPEED_1000;
4467 break;
4468 }
4469 /* Fall through */
4470 default:
4471 goto done;
4472 }
4473
4474 if (val & BMCR_FULLDPLX)
4475 tp->link_config.duplex = DUPLEX_FULL;
4476 else
4477 tp->link_config.duplex = DUPLEX_HALF;
4478
4479 tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
4480
4481 err = 0;
4482 goto done;
4483 }
4484
4485 tp->link_config.autoneg = AUTONEG_ENABLE;
4486 tp->link_config.advertising = ADVERTISED_Autoneg;
4487 tg3_flag_set(tp, PAUSE_AUTONEG);
4488
4489 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4490 u32 adv;
4491
4492 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4493 if (err)
4494 goto done;
4495
4496 adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
4497 tp->link_config.advertising |= adv | ADVERTISED_TP;
4498
4499 tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
4500 } else {
4501 tp->link_config.advertising |= ADVERTISED_FIBRE;
4502 }
4503
4504 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4505 u32 adv;
4506
4507 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
4508 err = tg3_readphy(tp, MII_CTRL1000, &val);
4509 if (err)
4510 goto done;
4511
4512 adv = mii_ctrl1000_to_ethtool_adv_t(val);
4513 } else {
4514 err = tg3_readphy(tp, MII_ADVERTISE, &val);
4515 if (err)
4516 goto done;
4517
4518 adv = tg3_decode_flowctrl_1000X(val);
4519 tp->link_config.flowctrl = adv;
4520
4521 val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
4522 adv = mii_adv_to_ethtool_adv_x(val);
4523 }
4524
4525 tp->link_config.advertising |= adv;
4526 }
4527
4528done:
4529 return err;
4530}
4531
1da177e4
LT
4532static int tg3_init_5401phy_dsp(struct tg3 *tp)
4533{
4534 int err;
4535
4536 /* Turn off tap power management. */
4537 /* Set Extended packet length bit */
b4bd2929 4538 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 4539
6ee7c0a0
MC
4540 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
4541 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
4542 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
4543 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
4544 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
4545
4546 udelay(40);
4547
4548 return err;
4549}
4550
ed1ff5c3
NS
4551static bool tg3_phy_eee_config_ok(struct tg3 *tp)
4552{
4553 u32 val;
4554 u32 tgtadv = 0;
4555 u32 advertising = tp->link_config.advertising;
4556
4557 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
4558 return true;
4559
4560 if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
4561 return false;
4562
4563 val &= (MDIO_AN_EEE_ADV_100TX | MDIO_AN_EEE_ADV_1000T);
4564
4565
4566 if (advertising & ADVERTISED_100baseT_Full)
4567 tgtadv |= MDIO_AN_EEE_ADV_100TX;
4568 if (advertising & ADVERTISED_1000baseT_Full)
4569 tgtadv |= MDIO_AN_EEE_ADV_1000T;
4570
4571 if (val != tgtadv)
4572 return false;
4573
4574 return true;
4575}
4576
e2bf73e7 4577static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 4578{
e2bf73e7 4579 u32 advmsk, tgtadv, advertising;
3600d918 4580
e2bf73e7
MC
4581 advertising = tp->link_config.advertising;
4582 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 4583
e2bf73e7
MC
4584 advmsk = ADVERTISE_ALL;
4585 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 4586 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
4587 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4588 }
1da177e4 4589
e2bf73e7
MC
4590 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4591 return false;
4592
4593 if ((*lcladv & advmsk) != tgtadv)
4594 return false;
b99d2a57 4595
f07e9af3 4596 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4597 u32 tg3_ctrl;
4598
e2bf73e7 4599 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4600
221c5637 4601 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4602 return false;
1da177e4 4603
3198e07f 4604 if (tgtadv &&
4153577a
JP
4605 (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4606 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
3198e07f
MC
4607 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4608 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4609 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4610 } else {
4611 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4612 }
4613
e2bf73e7
MC
4614 if (tg3_ctrl != tgtadv)
4615 return false;
ef167e27
MC
4616 }
4617
e2bf73e7 4618 return true;
ef167e27
MC
4619}
4620
859edb26
MC
4621static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4622{
4623 u32 lpeth = 0;
4624
4625 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4626 u32 val;
4627
4628 if (tg3_readphy(tp, MII_STAT1000, &val))
4629 return false;
4630
4631 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4632 }
4633
4634 if (tg3_readphy(tp, MII_LPA, rmtadv))
4635 return false;
4636
4637 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4638 tp->link_config.rmt_adv = lpeth;
4639
4640 return true;
4641}
4642
953c96e0 4643static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
f4a46d1f
NNS
4644{
4645 if (curr_link_up != tp->link_up) {
4646 if (curr_link_up) {
84421b99 4647 netif_carrier_on(tp->dev);
f4a46d1f 4648 } else {
84421b99 4649 netif_carrier_off(tp->dev);
f4a46d1f
NNS
4650 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
4651 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
4652 }
4653
4654 tg3_link_report(tp);
4655 return true;
4656 }
4657
4658 return false;
4659}
4660
3310e248
MC
4661static void tg3_clear_mac_status(struct tg3 *tp)
4662{
4663 tw32(MAC_EVENT, 0);
4664
4665 tw32_f(MAC_STATUS,
4666 MAC_STATUS_SYNC_CHANGED |
4667 MAC_STATUS_CFG_CHANGED |
4668 MAC_STATUS_MI_COMPLETION |
4669 MAC_STATUS_LNKSTATE_CHANGED);
4670 udelay(40);
4671}
4672
953c96e0 4673static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
1da177e4 4674{
953c96e0 4675 bool current_link_up;
f833c4c1 4676 u32 bmsr, val;
ef167e27 4677 u32 lcl_adv, rmt_adv;
1da177e4
LT
4678 u16 current_speed;
4679 u8 current_duplex;
4680 int i, err;
4681
3310e248 4682 tg3_clear_mac_status(tp);
1da177e4 4683
8ef21428
MC
4684 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4685 tw32_f(MAC_MI_MODE,
4686 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4687 udelay(80);
4688 }
1da177e4 4689
b4bd2929 4690 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4691
4692 /* Some third-party PHYs need to be reset on link going
4693 * down.
4694 */
4153577a
JP
4695 if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
4696 tg3_asic_rev(tp) == ASIC_REV_5704 ||
4697 tg3_asic_rev(tp) == ASIC_REV_5705) &&
f4a46d1f 4698 tp->link_up) {
1da177e4
LT
4699 tg3_readphy(tp, MII_BMSR, &bmsr);
4700 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4701 !(bmsr & BMSR_LSTATUS))
953c96e0 4702 force_reset = true;
1da177e4
LT
4703 }
4704 if (force_reset)
4705 tg3_phy_reset(tp);
4706
79eb6904 4707 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4708 tg3_readphy(tp, MII_BMSR, &bmsr);
4709 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4710 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4711 bmsr = 0;
4712
4713 if (!(bmsr & BMSR_LSTATUS)) {
4714 err = tg3_init_5401phy_dsp(tp);
4715 if (err)
4716 return err;
4717
4718 tg3_readphy(tp, MII_BMSR, &bmsr);
4719 for (i = 0; i < 1000; i++) {
4720 udelay(10);
4721 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4722 (bmsr & BMSR_LSTATUS)) {
4723 udelay(40);
4724 break;
4725 }
4726 }
4727
79eb6904
MC
4728 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4729 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4730 !(bmsr & BMSR_LSTATUS) &&
4731 tp->link_config.active_speed == SPEED_1000) {
4732 err = tg3_phy_reset(tp);
4733 if (!err)
4734 err = tg3_init_5401phy_dsp(tp);
4735 if (err)
4736 return err;
4737 }
4738 }
4153577a
JP
4739 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
4740 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
1da177e4
LT
4741 /* 5701 {A0,B0} CRC bug workaround */
4742 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4743 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4744 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4745 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4746 }
4747
4748 /* Clear pending interrupts... */
f833c4c1
MC
4749 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4750 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4751
f07e9af3 4752 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4753 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4754 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4755 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4756
4153577a
JP
4757 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
4758 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
4759 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4760 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4761 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4762 else
4763 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4764 }
4765
953c96e0 4766 current_link_up = false;
e740522e
MC
4767 current_speed = SPEED_UNKNOWN;
4768 current_duplex = DUPLEX_UNKNOWN;
e348c5e7 4769 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4770 tp->link_config.rmt_adv = 0;
1da177e4 4771
f07e9af3 4772 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4773 err = tg3_phy_auxctl_read(tp,
4774 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4775 &val);
4776 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4777 tg3_phy_auxctl_write(tp,
4778 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4779 val | (1 << 10));
1da177e4
LT
4780 goto relink;
4781 }
4782 }
4783
4784 bmsr = 0;
4785 for (i = 0; i < 100; i++) {
4786 tg3_readphy(tp, MII_BMSR, &bmsr);
4787 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4788 (bmsr & BMSR_LSTATUS))
4789 break;
4790 udelay(40);
4791 }
4792
4793 if (bmsr & BMSR_LSTATUS) {
4794 u32 aux_stat, bmcr;
4795
4796 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4797 for (i = 0; i < 2000; i++) {
4798 udelay(10);
4799 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4800 aux_stat)
4801 break;
4802 }
4803
4804 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4805 &current_speed,
4806 &current_duplex);
4807
4808 bmcr = 0;
4809 for (i = 0; i < 200; i++) {
4810 tg3_readphy(tp, MII_BMCR, &bmcr);
4811 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4812 continue;
4813 if (bmcr && bmcr != 0x7fff)
4814 break;
4815 udelay(10);
4816 }
4817
ef167e27
MC
4818 lcl_adv = 0;
4819 rmt_adv = 0;
1da177e4 4820
ef167e27
MC
4821 tp->link_config.active_speed = current_speed;
4822 tp->link_config.active_duplex = current_duplex;
4823
4824 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
ed1ff5c3
NS
4825 bool eee_config_ok = tg3_phy_eee_config_ok(tp);
4826
ef167e27 4827 if ((bmcr & BMCR_ANENABLE) &&
ed1ff5c3 4828 eee_config_ok &&
e2bf73e7 4829 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4830 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
953c96e0 4831 current_link_up = true;
ed1ff5c3
NS
4832
4833 /* EEE settings changes take effect only after a phy
4834 * reset. If we have skipped a reset due to Link Flap
4835 * Avoidance being enabled, do it now.
4836 */
4837 if (!eee_config_ok &&
4838 (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
4839 !force_reset)
4840 tg3_phy_reset(tp);
1da177e4
LT
4841 } else {
4842 if (!(bmcr & BMCR_ANENABLE) &&
4843 tp->link_config.speed == current_speed &&
f0fcd7a9 4844 tp->link_config.duplex == current_duplex) {
953c96e0 4845 current_link_up = true;
1da177e4
LT
4846 }
4847 }
4848
953c96e0 4849 if (current_link_up &&
e348c5e7
MC
4850 tp->link_config.active_duplex == DUPLEX_FULL) {
4851 u32 reg, bit;
4852
4853 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4854 reg = MII_TG3_FET_GEN_STAT;
4855 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4856 } else {
4857 reg = MII_TG3_EXT_STAT;
4858 bit = MII_TG3_EXT_STAT_MDIX;
4859 }
4860
4861 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4862 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4863
ef167e27 4864 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4865 }
1da177e4
LT
4866 }
4867
1da177e4 4868relink:
953c96e0 4869 if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4870 tg3_phy_copper_begin(tp);
4871
7e6c63f0 4872 if (tg3_flag(tp, ROBOSWITCH)) {
953c96e0 4873 current_link_up = true;
7e6c63f0
HM
4874 /* FIXME: when BCM5325 switch is used use 100 MBit/s */
4875 current_speed = SPEED_1000;
4876 current_duplex = DUPLEX_FULL;
4877 tp->link_config.active_speed = current_speed;
4878 tp->link_config.active_duplex = current_duplex;
4879 }
4880
f833c4c1 4881 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4882 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4883 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
953c96e0 4884 current_link_up = true;
1da177e4
LT
4885 }
4886
4887 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
953c96e0 4888 if (current_link_up) {
1da177e4
LT
4889 if (tp->link_config.active_speed == SPEED_100 ||
4890 tp->link_config.active_speed == SPEED_10)
4891 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4892 else
4893 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4894 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4895 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4896 else
1da177e4
LT
4897 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4898
7e6c63f0
HM
4899 /* In order for the 5750 core in BCM4785 chip to work properly
4900 * in RGMII mode, the Led Control Register must be set up.
4901 */
4902 if (tg3_flag(tp, RGMII_MODE)) {
4903 u32 led_ctrl = tr32(MAC_LED_CTRL);
4904 led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
4905
4906 if (tp->link_config.active_speed == SPEED_10)
4907 led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
4908 else if (tp->link_config.active_speed == SPEED_100)
4909 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
4910 LED_CTRL_100MBPS_ON);
4911 else if (tp->link_config.active_speed == SPEED_1000)
4912 led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
4913 LED_CTRL_1000MBPS_ON);
4914
4915 tw32(MAC_LED_CTRL, led_ctrl);
4916 udelay(40);
4917 }
4918
1da177e4
LT
4919 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4920 if (tp->link_config.active_duplex == DUPLEX_HALF)
4921 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4922
4153577a 4923 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
953c96e0 4924 if (current_link_up &&
e8f3f6ca 4925 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4926 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4927 else
4928 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4929 }
4930
4931 /* ??? Without this setting Netgear GA302T PHY does not
4932 * ??? send/receive packets...
4933 */
79eb6904 4934 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
4153577a 4935 tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
1da177e4
LT
4936 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4937 tw32_f(MAC_MI_MODE, tp->mi_mode);
4938 udelay(80);
4939 }
4940
4941 tw32_f(MAC_MODE, tp->mac_mode);
4942 udelay(40);
4943
52b02d04
MC
4944 tg3_phy_eee_adjust(tp, current_link_up);
4945
63c3a66f 4946 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4947 /* Polled via timer. */
4948 tw32_f(MAC_EVENT, 0);
4949 } else {
4950 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4951 }
4952 udelay(40);
4953
4153577a 4954 if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
953c96e0 4955 current_link_up &&
1da177e4 4956 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4957 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4958 udelay(120);
4959 tw32_f(MAC_STATUS,
4960 (MAC_STATUS_SYNC_CHANGED |
4961 MAC_STATUS_CFG_CHANGED));
4962 udelay(40);
4963 tg3_write_mem(tp,
4964 NIC_SRAM_FIRMWARE_MBOX,
4965 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4966 }
4967
5e7dfd0f 4968 /* Prevent send BD corruption. */
63c3a66f 4969 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4970 if (tp->link_config.active_speed == SPEED_100 ||
4971 tp->link_config.active_speed == SPEED_10)
0f49bfbd
JL
4972 pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
4973 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f 4974 else
0f49bfbd
JL
4975 pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
4976 PCI_EXP_LNKCTL_CLKREQ_EN);
5e7dfd0f
MC
4977 }
4978
f4a46d1f 4979 tg3_test_and_report_link_chg(tp, current_link_up);
1da177e4
LT
4980
4981 return 0;
4982}
4983
4984struct tg3_fiber_aneginfo {
4985 int state;
4986#define ANEG_STATE_UNKNOWN 0
4987#define ANEG_STATE_AN_ENABLE 1
4988#define ANEG_STATE_RESTART_INIT 2
4989#define ANEG_STATE_RESTART 3
4990#define ANEG_STATE_DISABLE_LINK_OK 4
4991#define ANEG_STATE_ABILITY_DETECT_INIT 5
4992#define ANEG_STATE_ABILITY_DETECT 6
4993#define ANEG_STATE_ACK_DETECT_INIT 7
4994#define ANEG_STATE_ACK_DETECT 8
4995#define ANEG_STATE_COMPLETE_ACK_INIT 9
4996#define ANEG_STATE_COMPLETE_ACK 10
4997#define ANEG_STATE_IDLE_DETECT_INIT 11
4998#define ANEG_STATE_IDLE_DETECT 12
4999#define ANEG_STATE_LINK_OK 13
5000#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
5001#define ANEG_STATE_NEXT_PAGE_WAIT 15
5002
5003 u32 flags;
5004#define MR_AN_ENABLE 0x00000001
5005#define MR_RESTART_AN 0x00000002
5006#define MR_AN_COMPLETE 0x00000004
5007#define MR_PAGE_RX 0x00000008
5008#define MR_NP_LOADED 0x00000010
5009#define MR_TOGGLE_TX 0x00000020
5010#define MR_LP_ADV_FULL_DUPLEX 0x00000040
5011#define MR_LP_ADV_HALF_DUPLEX 0x00000080
5012#define MR_LP_ADV_SYM_PAUSE 0x00000100
5013#define MR_LP_ADV_ASYM_PAUSE 0x00000200
5014#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
5015#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
5016#define MR_LP_ADV_NEXT_PAGE 0x00001000
5017#define MR_TOGGLE_RX 0x00002000
5018#define MR_NP_RX 0x00004000
5019
5020#define MR_LINK_OK 0x80000000
5021
5022 unsigned long link_time, cur_time;
5023
5024 u32 ability_match_cfg;
5025 int ability_match_count;
5026
5027 char ability_match, idle_match, ack_match;
5028
5029 u32 txconfig, rxconfig;
5030#define ANEG_CFG_NP 0x00000080
5031#define ANEG_CFG_ACK 0x00000040
5032#define ANEG_CFG_RF2 0x00000020
5033#define ANEG_CFG_RF1 0x00000010
5034#define ANEG_CFG_PS2 0x00000001
5035#define ANEG_CFG_PS1 0x00008000
5036#define ANEG_CFG_HD 0x00004000
5037#define ANEG_CFG_FD 0x00002000
5038#define ANEG_CFG_INVAL 0x00001f06
5039
5040};
5041#define ANEG_OK 0
5042#define ANEG_DONE 1
5043#define ANEG_TIMER_ENAB 2
5044#define ANEG_FAILED -1
5045
5046#define ANEG_STATE_SETTLE_TIME 10000
5047
5048static int tg3_fiber_aneg_smachine(struct tg3 *tp,
5049 struct tg3_fiber_aneginfo *ap)
5050{
5be73b47 5051 u16 flowctrl;
1da177e4
LT
5052 unsigned long delta;
5053 u32 rx_cfg_reg;
5054 int ret;
5055
5056 if (ap->state == ANEG_STATE_UNKNOWN) {
5057 ap->rxconfig = 0;
5058 ap->link_time = 0;
5059 ap->cur_time = 0;
5060 ap->ability_match_cfg = 0;
5061 ap->ability_match_count = 0;
5062 ap->ability_match = 0;
5063 ap->idle_match = 0;
5064 ap->ack_match = 0;
5065 }
5066 ap->cur_time++;
5067
5068 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
5069 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
5070
5071 if (rx_cfg_reg != ap->ability_match_cfg) {
5072 ap->ability_match_cfg = rx_cfg_reg;
5073 ap->ability_match = 0;
5074 ap->ability_match_count = 0;
5075 } else {
5076 if (++ap->ability_match_count > 1) {
5077 ap->ability_match = 1;
5078 ap->ability_match_cfg = rx_cfg_reg;
5079 }
5080 }
5081 if (rx_cfg_reg & ANEG_CFG_ACK)
5082 ap->ack_match = 1;
5083 else
5084 ap->ack_match = 0;
5085
5086 ap->idle_match = 0;
5087 } else {
5088 ap->idle_match = 1;
5089 ap->ability_match_cfg = 0;
5090 ap->ability_match_count = 0;
5091 ap->ability_match = 0;
5092 ap->ack_match = 0;
5093
5094 rx_cfg_reg = 0;
5095 }
5096
5097 ap->rxconfig = rx_cfg_reg;
5098 ret = ANEG_OK;
5099
33f401ae 5100 switch (ap->state) {
1da177e4
LT
5101 case ANEG_STATE_UNKNOWN:
5102 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
5103 ap->state = ANEG_STATE_AN_ENABLE;
5104
5105 /* fallthru */
5106 case ANEG_STATE_AN_ENABLE:
5107 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
5108 if (ap->flags & MR_AN_ENABLE) {
5109 ap->link_time = 0;
5110 ap->cur_time = 0;
5111 ap->ability_match_cfg = 0;
5112 ap->ability_match_count = 0;
5113 ap->ability_match = 0;
5114 ap->idle_match = 0;
5115 ap->ack_match = 0;
5116
5117 ap->state = ANEG_STATE_RESTART_INIT;
5118 } else {
5119 ap->state = ANEG_STATE_DISABLE_LINK_OK;
5120 }
5121 break;
5122
5123 case ANEG_STATE_RESTART_INIT:
5124 ap->link_time = ap->cur_time;
5125 ap->flags &= ~(MR_NP_LOADED);
5126 ap->txconfig = 0;
5127 tw32(MAC_TX_AUTO_NEG, 0);
5128 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5129 tw32_f(MAC_MODE, tp->mac_mode);
5130 udelay(40);
5131
5132 ret = ANEG_TIMER_ENAB;
5133 ap->state = ANEG_STATE_RESTART;
5134
5135 /* fallthru */
5136 case ANEG_STATE_RESTART:
5137 delta = ap->cur_time - ap->link_time;
859a5887 5138 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 5139 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 5140 else
1da177e4 5141 ret = ANEG_TIMER_ENAB;
1da177e4
LT
5142 break;
5143
5144 case ANEG_STATE_DISABLE_LINK_OK:
5145 ret = ANEG_DONE;
5146 break;
5147
5148 case ANEG_STATE_ABILITY_DETECT_INIT:
5149 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
5150 ap->txconfig = ANEG_CFG_FD;
5151 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5152 if (flowctrl & ADVERTISE_1000XPAUSE)
5153 ap->txconfig |= ANEG_CFG_PS1;
5154 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5155 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
5156 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5157 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5158 tw32_f(MAC_MODE, tp->mac_mode);
5159 udelay(40);
5160
5161 ap->state = ANEG_STATE_ABILITY_DETECT;
5162 break;
5163
5164 case ANEG_STATE_ABILITY_DETECT:
859a5887 5165 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 5166 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
5167 break;
5168
5169 case ANEG_STATE_ACK_DETECT_INIT:
5170 ap->txconfig |= ANEG_CFG_ACK;
5171 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
5172 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
5173 tw32_f(MAC_MODE, tp->mac_mode);
5174 udelay(40);
5175
5176 ap->state = ANEG_STATE_ACK_DETECT;
5177
5178 /* fallthru */
5179 case ANEG_STATE_ACK_DETECT:
5180 if (ap->ack_match != 0) {
5181 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
5182 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
5183 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
5184 } else {
5185 ap->state = ANEG_STATE_AN_ENABLE;
5186 }
5187 } else if (ap->ability_match != 0 &&
5188 ap->rxconfig == 0) {
5189 ap->state = ANEG_STATE_AN_ENABLE;
5190 }
5191 break;
5192
5193 case ANEG_STATE_COMPLETE_ACK_INIT:
5194 if (ap->rxconfig & ANEG_CFG_INVAL) {
5195 ret = ANEG_FAILED;
5196 break;
5197 }
5198 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
5199 MR_LP_ADV_HALF_DUPLEX |
5200 MR_LP_ADV_SYM_PAUSE |
5201 MR_LP_ADV_ASYM_PAUSE |
5202 MR_LP_ADV_REMOTE_FAULT1 |
5203 MR_LP_ADV_REMOTE_FAULT2 |
5204 MR_LP_ADV_NEXT_PAGE |
5205 MR_TOGGLE_RX |
5206 MR_NP_RX);
5207 if (ap->rxconfig & ANEG_CFG_FD)
5208 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
5209 if (ap->rxconfig & ANEG_CFG_HD)
5210 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
5211 if (ap->rxconfig & ANEG_CFG_PS1)
5212 ap->flags |= MR_LP_ADV_SYM_PAUSE;
5213 if (ap->rxconfig & ANEG_CFG_PS2)
5214 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
5215 if (ap->rxconfig & ANEG_CFG_RF1)
5216 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
5217 if (ap->rxconfig & ANEG_CFG_RF2)
5218 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
5219 if (ap->rxconfig & ANEG_CFG_NP)
5220 ap->flags |= MR_LP_ADV_NEXT_PAGE;
5221
5222 ap->link_time = ap->cur_time;
5223
5224 ap->flags ^= (MR_TOGGLE_TX);
5225 if (ap->rxconfig & 0x0008)
5226 ap->flags |= MR_TOGGLE_RX;
5227 if (ap->rxconfig & ANEG_CFG_NP)
5228 ap->flags |= MR_NP_RX;
5229 ap->flags |= MR_PAGE_RX;
5230
5231 ap->state = ANEG_STATE_COMPLETE_ACK;
5232 ret = ANEG_TIMER_ENAB;
5233 break;
5234
5235 case ANEG_STATE_COMPLETE_ACK:
5236 if (ap->ability_match != 0 &&
5237 ap->rxconfig == 0) {
5238 ap->state = ANEG_STATE_AN_ENABLE;
5239 break;
5240 }
5241 delta = ap->cur_time - ap->link_time;
5242 if (delta > ANEG_STATE_SETTLE_TIME) {
5243 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
5244 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5245 } else {
5246 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
5247 !(ap->flags & MR_NP_RX)) {
5248 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
5249 } else {
5250 ret = ANEG_FAILED;
5251 }
5252 }
5253 }
5254 break;
5255
5256 case ANEG_STATE_IDLE_DETECT_INIT:
5257 ap->link_time = ap->cur_time;
5258 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5259 tw32_f(MAC_MODE, tp->mac_mode);
5260 udelay(40);
5261
5262 ap->state = ANEG_STATE_IDLE_DETECT;
5263 ret = ANEG_TIMER_ENAB;
5264 break;
5265
5266 case ANEG_STATE_IDLE_DETECT:
5267 if (ap->ability_match != 0 &&
5268 ap->rxconfig == 0) {
5269 ap->state = ANEG_STATE_AN_ENABLE;
5270 break;
5271 }
5272 delta = ap->cur_time - ap->link_time;
5273 if (delta > ANEG_STATE_SETTLE_TIME) {
5274 /* XXX another gem from the Broadcom driver :( */
5275 ap->state = ANEG_STATE_LINK_OK;
5276 }
5277 break;
5278
5279 case ANEG_STATE_LINK_OK:
5280 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
5281 ret = ANEG_DONE;
5282 break;
5283
5284 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
5285 /* ??? unimplemented */
5286 break;
5287
5288 case ANEG_STATE_NEXT_PAGE_WAIT:
5289 /* ??? unimplemented */
5290 break;
5291
5292 default:
5293 ret = ANEG_FAILED;
5294 break;
855e1111 5295 }
1da177e4
LT
5296
5297 return ret;
5298}
5299
5be73b47 5300static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
5301{
5302 int res = 0;
5303 struct tg3_fiber_aneginfo aninfo;
5304 int status = ANEG_FAILED;
5305 unsigned int tick;
5306 u32 tmp;
5307
5308 tw32_f(MAC_TX_AUTO_NEG, 0);
5309
5310 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
5311 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
5312 udelay(40);
5313
5314 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
5315 udelay(40);
5316
5317 memset(&aninfo, 0, sizeof(aninfo));
5318 aninfo.flags |= MR_AN_ENABLE;
5319 aninfo.state = ANEG_STATE_UNKNOWN;
5320 aninfo.cur_time = 0;
5321 tick = 0;
5322 while (++tick < 195000) {
5323 status = tg3_fiber_aneg_smachine(tp, &aninfo);
5324 if (status == ANEG_DONE || status == ANEG_FAILED)
5325 break;
5326
5327 udelay(1);
5328 }
5329
5330 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
5331 tw32_f(MAC_MODE, tp->mac_mode);
5332 udelay(40);
5333
5be73b47
MC
5334 *txflags = aninfo.txconfig;
5335 *rxflags = aninfo.flags;
1da177e4
LT
5336
5337 if (status == ANEG_DONE &&
5338 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
5339 MR_LP_ADV_FULL_DUPLEX)))
5340 res = 1;
5341
5342 return res;
5343}
5344
5345static void tg3_init_bcm8002(struct tg3 *tp)
5346{
5347 u32 mac_status = tr32(MAC_STATUS);
5348 int i;
5349
5350 /* Reset when initting first time or we have a link. */
63c3a66f 5351 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
5352 !(mac_status & MAC_STATUS_PCS_SYNCED))
5353 return;
5354
5355 /* Set PLL lock range. */
5356 tg3_writephy(tp, 0x16, 0x8007);
5357
5358 /* SW reset */
5359 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
5360
5361 /* Wait for reset to complete. */
5362 /* XXX schedule_timeout() ... */
5363 for (i = 0; i < 500; i++)
5364 udelay(10);
5365
5366 /* Config mode; select PMA/Ch 1 regs. */
5367 tg3_writephy(tp, 0x10, 0x8411);
5368
5369 /* Enable auto-lock and comdet, select txclk for tx. */
5370 tg3_writephy(tp, 0x11, 0x0a10);
5371
5372 tg3_writephy(tp, 0x18, 0x00a0);
5373 tg3_writephy(tp, 0x16, 0x41ff);
5374
5375 /* Assert and deassert POR. */
5376 tg3_writephy(tp, 0x13, 0x0400);
5377 udelay(40);
5378 tg3_writephy(tp, 0x13, 0x0000);
5379
5380 tg3_writephy(tp, 0x11, 0x0a50);
5381 udelay(40);
5382 tg3_writephy(tp, 0x11, 0x0a10);
5383
5384 /* Wait for signal to stabilize */
5385 /* XXX schedule_timeout() ... */
5386 for (i = 0; i < 15000; i++)
5387 udelay(10);
5388
5389 /* Deselect the channel register so we can read the PHYID
5390 * later.
5391 */
5392 tg3_writephy(tp, 0x10, 0x8011);
5393}
5394
953c96e0 5395static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
1da177e4 5396{
82cd3d11 5397 u16 flowctrl;
953c96e0 5398 bool current_link_up;
1da177e4
LT
5399 u32 sg_dig_ctrl, sg_dig_status;
5400 u32 serdes_cfg, expected_sg_dig_ctrl;
5401 int workaround, port_a;
1da177e4
LT
5402
5403 serdes_cfg = 0;
5404 expected_sg_dig_ctrl = 0;
5405 workaround = 0;
5406 port_a = 1;
953c96e0 5407 current_link_up = false;
1da177e4 5408
4153577a
JP
5409 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
5410 tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
1da177e4
LT
5411 workaround = 1;
5412 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
5413 port_a = 0;
5414
5415 /* preserve bits 0-11,13,14 for signal pre-emphasis */
5416 /* preserve bits 20-23 for voltage regulator */
5417 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
5418 }
5419
5420 sg_dig_ctrl = tr32(SG_DIG_CTRL);
5421
5422 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 5423 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
5424 if (workaround) {
5425 u32 val = serdes_cfg;
5426
5427 if (port_a)
5428 val |= 0xc010000;
5429 else
5430 val |= 0x4010000;
5431 tw32_f(MAC_SERDES_CFG, val);
5432 }
c98f6e3b
MC
5433
5434 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5435 }
5436 if (mac_status & MAC_STATUS_PCS_SYNCED) {
5437 tg3_setup_flow_control(tp, 0, 0);
953c96e0 5438 current_link_up = true;
1da177e4
LT
5439 }
5440 goto out;
5441 }
5442
5443 /* Want auto-negotiation. */
c98f6e3b 5444 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 5445
82cd3d11
MC
5446 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
5447 if (flowctrl & ADVERTISE_1000XPAUSE)
5448 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
5449 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
5450 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
5451
5452 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 5453 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
5454 tp->serdes_counter &&
5455 ((mac_status & (MAC_STATUS_PCS_SYNCED |
5456 MAC_STATUS_RCVD_CFG)) ==
5457 MAC_STATUS_PCS_SYNCED)) {
5458 tp->serdes_counter--;
953c96e0 5459 current_link_up = true;
3d3ebe74
MC
5460 goto out;
5461 }
5462restart_autoneg:
1da177e4
LT
5463 if (workaround)
5464 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 5465 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
5466 udelay(5);
5467 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
5468
3d3ebe74 5469 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5470 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5471 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
5472 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 5473 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
5474 mac_status = tr32(MAC_STATUS);
5475
c98f6e3b 5476 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 5477 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
5478 u32 local_adv = 0, remote_adv = 0;
5479
5480 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
5481 local_adv |= ADVERTISE_1000XPAUSE;
5482 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
5483 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 5484
c98f6e3b 5485 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 5486 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 5487 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 5488 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5489
859edb26
MC
5490 tp->link_config.rmt_adv =
5491 mii_adv_to_ethtool_adv_x(remote_adv);
5492
1da177e4 5493 tg3_setup_flow_control(tp, local_adv, remote_adv);
953c96e0 5494 current_link_up = true;
3d3ebe74 5495 tp->serdes_counter = 0;
f07e9af3 5496 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 5497 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
5498 if (tp->serdes_counter)
5499 tp->serdes_counter--;
1da177e4
LT
5500 else {
5501 if (workaround) {
5502 u32 val = serdes_cfg;
5503
5504 if (port_a)
5505 val |= 0xc010000;
5506 else
5507 val |= 0x4010000;
5508
5509 tw32_f(MAC_SERDES_CFG, val);
5510 }
5511
c98f6e3b 5512 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
5513 udelay(40);
5514
5515 /* Link parallel detection - link is up */
5516 /* only if we have PCS_SYNC and not */
5517 /* receiving config code words */
5518 mac_status = tr32(MAC_STATUS);
5519 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
5520 !(mac_status & MAC_STATUS_RCVD_CFG)) {
5521 tg3_setup_flow_control(tp, 0, 0);
953c96e0 5522 current_link_up = true;
f07e9af3
MC
5523 tp->phy_flags |=
5524 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
5525 tp->serdes_counter =
5526 SERDES_PARALLEL_DET_TIMEOUT;
5527 } else
5528 goto restart_autoneg;
1da177e4
LT
5529 }
5530 }
3d3ebe74
MC
5531 } else {
5532 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 5533 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
5534 }
5535
5536out:
5537 return current_link_up;
5538}
5539
953c96e0 5540static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
1da177e4 5541{
953c96e0 5542 bool current_link_up = false;
1da177e4 5543
5cf64b8a 5544 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 5545 goto out;
1da177e4
LT
5546
5547 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 5548 u32 txflags, rxflags;
1da177e4 5549 int i;
6aa20a22 5550
5be73b47
MC
5551 if (fiber_autoneg(tp, &txflags, &rxflags)) {
5552 u32 local_adv = 0, remote_adv = 0;
1da177e4 5553
5be73b47
MC
5554 if (txflags & ANEG_CFG_PS1)
5555 local_adv |= ADVERTISE_1000XPAUSE;
5556 if (txflags & ANEG_CFG_PS2)
5557 local_adv |= ADVERTISE_1000XPSE_ASYM;
5558
5559 if (rxflags & MR_LP_ADV_SYM_PAUSE)
5560 remote_adv |= LPA_1000XPAUSE;
5561 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
5562 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 5563
859edb26
MC
5564 tp->link_config.rmt_adv =
5565 mii_adv_to_ethtool_adv_x(remote_adv);
5566
1da177e4
LT
5567 tg3_setup_flow_control(tp, local_adv, remote_adv);
5568
953c96e0 5569 current_link_up = true;
1da177e4
LT
5570 }
5571 for (i = 0; i < 30; i++) {
5572 udelay(20);
5573 tw32_f(MAC_STATUS,
5574 (MAC_STATUS_SYNC_CHANGED |
5575 MAC_STATUS_CFG_CHANGED));
5576 udelay(40);
5577 if ((tr32(MAC_STATUS) &
5578 (MAC_STATUS_SYNC_CHANGED |
5579 MAC_STATUS_CFG_CHANGED)) == 0)
5580 break;
5581 }
5582
5583 mac_status = tr32(MAC_STATUS);
953c96e0 5584 if (!current_link_up &&
1da177e4
LT
5585 (mac_status & MAC_STATUS_PCS_SYNCED) &&
5586 !(mac_status & MAC_STATUS_RCVD_CFG))
953c96e0 5587 current_link_up = true;
1da177e4 5588 } else {
5be73b47
MC
5589 tg3_setup_flow_control(tp, 0, 0);
5590
1da177e4 5591 /* Forcing 1000FD link up. */
953c96e0 5592 current_link_up = true;
1da177e4
LT
5593
5594 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
5595 udelay(40);
e8f3f6ca
MC
5596
5597 tw32_f(MAC_MODE, tp->mac_mode);
5598 udelay(40);
1da177e4
LT
5599 }
5600
5601out:
5602 return current_link_up;
5603}
5604
953c96e0 5605static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
1da177e4
LT
5606{
5607 u32 orig_pause_cfg;
5608 u16 orig_active_speed;
5609 u8 orig_active_duplex;
5610 u32 mac_status;
953c96e0 5611 bool current_link_up;
1da177e4
LT
5612 int i;
5613
8d018621 5614 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5615 orig_active_speed = tp->link_config.active_speed;
5616 orig_active_duplex = tp->link_config.active_duplex;
5617
63c3a66f 5618 if (!tg3_flag(tp, HW_AUTONEG) &&
f4a46d1f 5619 tp->link_up &&
63c3a66f 5620 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
5621 mac_status = tr32(MAC_STATUS);
5622 mac_status &= (MAC_STATUS_PCS_SYNCED |
5623 MAC_STATUS_SIGNAL_DET |
5624 MAC_STATUS_CFG_CHANGED |
5625 MAC_STATUS_RCVD_CFG);
5626 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5627 MAC_STATUS_SIGNAL_DET)) {
5628 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5629 MAC_STATUS_CFG_CHANGED));
5630 return 0;
5631 }
5632 }
5633
5634 tw32_f(MAC_TX_AUTO_NEG, 0);
5635
5636 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5637 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5638 tw32_f(MAC_MODE, tp->mac_mode);
5639 udelay(40);
5640
79eb6904 5641 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5642 tg3_init_bcm8002(tp);
5643
5644 /* Enable link change event even when serdes polling. */
5645 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5646 udelay(40);
5647
953c96e0 5648 current_link_up = false;
859edb26 5649 tp->link_config.rmt_adv = 0;
1da177e4
LT
5650 mac_status = tr32(MAC_STATUS);
5651
63c3a66f 5652 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5653 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5654 else
5655 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5656
898a56f8 5657 tp->napi[0].hw_status->status =
1da177e4 5658 (SD_STATUS_UPDATED |
898a56f8 5659 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5660
5661 for (i = 0; i < 100; i++) {
5662 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5663 MAC_STATUS_CFG_CHANGED));
5664 udelay(5);
5665 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5666 MAC_STATUS_CFG_CHANGED |
5667 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5668 break;
5669 }
5670
5671 mac_status = tr32(MAC_STATUS);
5672 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
953c96e0 5673 current_link_up = false;
3d3ebe74
MC
5674 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5675 tp->serdes_counter == 0) {
1da177e4
LT
5676 tw32_f(MAC_MODE, (tp->mac_mode |
5677 MAC_MODE_SEND_CONFIGS));
5678 udelay(1);
5679 tw32_f(MAC_MODE, tp->mac_mode);
5680 }
5681 }
5682
953c96e0 5683 if (current_link_up) {
1da177e4
LT
5684 tp->link_config.active_speed = SPEED_1000;
5685 tp->link_config.active_duplex = DUPLEX_FULL;
5686 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5687 LED_CTRL_LNKLED_OVERRIDE |
5688 LED_CTRL_1000MBPS_ON));
5689 } else {
e740522e
MC
5690 tp->link_config.active_speed = SPEED_UNKNOWN;
5691 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
1da177e4
LT
5692 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5693 LED_CTRL_LNKLED_OVERRIDE |
5694 LED_CTRL_TRAFFIC_OVERRIDE));
5695 }
5696
f4a46d1f 5697 if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
8d018621 5698 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5699 if (orig_pause_cfg != now_pause_cfg ||
5700 orig_active_speed != tp->link_config.active_speed ||
5701 orig_active_duplex != tp->link_config.active_duplex)
5702 tg3_link_report(tp);
5703 }
5704
5705 return 0;
5706}
5707
953c96e0 5708static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
747e8f8b 5709{
953c96e0 5710 int err = 0;
747e8f8b 5711 u32 bmsr, bmcr;
85730a63
MC
5712 u16 current_speed = SPEED_UNKNOWN;
5713 u8 current_duplex = DUPLEX_UNKNOWN;
953c96e0 5714 bool current_link_up = false;
85730a63
MC
5715 u32 local_adv, remote_adv, sgsr;
5716
5717 if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
5718 tg3_asic_rev(tp) == ASIC_REV_5720) &&
5719 !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
5720 (sgsr & SERDES_TG3_SGMII_MODE)) {
5721
5722 if (force_reset)
5723 tg3_phy_reset(tp);
5724
5725 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
5726
5727 if (!(sgsr & SERDES_TG3_LINK_UP)) {
5728 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5729 } else {
953c96e0 5730 current_link_up = true;
85730a63
MC
5731 if (sgsr & SERDES_TG3_SPEED_1000) {
5732 current_speed = SPEED_1000;
5733 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5734 } else if (sgsr & SERDES_TG3_SPEED_100) {
5735 current_speed = SPEED_100;
5736 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5737 } else {
5738 current_speed = SPEED_10;
5739 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
5740 }
5741
5742 if (sgsr & SERDES_TG3_FULL_DUPLEX)
5743 current_duplex = DUPLEX_FULL;
5744 else
5745 current_duplex = DUPLEX_HALF;
5746 }
5747
5748 tw32_f(MAC_MODE, tp->mac_mode);
5749 udelay(40);
5750
5751 tg3_clear_mac_status(tp);
5752
5753 goto fiber_setup_done;
5754 }
747e8f8b
MC
5755
5756 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5757 tw32_f(MAC_MODE, tp->mac_mode);
5758 udelay(40);
5759
3310e248 5760 tg3_clear_mac_status(tp);
747e8f8b
MC
5761
5762 if (force_reset)
5763 tg3_phy_reset(tp);
5764
859edb26 5765 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5766
5767 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5768 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5769 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5770 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5771 bmsr |= BMSR_LSTATUS;
5772 else
5773 bmsr &= ~BMSR_LSTATUS;
5774 }
747e8f8b
MC
5775
5776 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5777
5778 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5779 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5780 /* do nothing, just check for link up at the end */
5781 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5782 u32 adv, newadv;
747e8f8b
MC
5783
5784 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5785 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5786 ADVERTISE_1000XPAUSE |
5787 ADVERTISE_1000XPSE_ASYM |
5788 ADVERTISE_SLCT);
747e8f8b 5789
28011cf1 5790 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5791 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5792
28011cf1
MC
5793 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5794 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5795 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5796 tg3_writephy(tp, MII_BMCR, bmcr);
5797
5798 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5799 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5800 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5801
5802 return err;
5803 }
5804 } else {
5805 u32 new_bmcr;
5806
5807 bmcr &= ~BMCR_SPEED1000;
5808 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5809
5810 if (tp->link_config.duplex == DUPLEX_FULL)
5811 new_bmcr |= BMCR_FULLDPLX;
5812
5813 if (new_bmcr != bmcr) {
5814 /* BMCR_SPEED1000 is a reserved bit that needs
5815 * to be set on write.
5816 */
5817 new_bmcr |= BMCR_SPEED1000;
5818
5819 /* Force a linkdown */
f4a46d1f 5820 if (tp->link_up) {
747e8f8b
MC
5821 u32 adv;
5822
5823 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5824 adv &= ~(ADVERTISE_1000XFULL |
5825 ADVERTISE_1000XHALF |
5826 ADVERTISE_SLCT);
5827 tg3_writephy(tp, MII_ADVERTISE, adv);
5828 tg3_writephy(tp, MII_BMCR, bmcr |
5829 BMCR_ANRESTART |
5830 BMCR_ANENABLE);
5831 udelay(10);
f4a46d1f 5832 tg3_carrier_off(tp);
747e8f8b
MC
5833 }
5834 tg3_writephy(tp, MII_BMCR, new_bmcr);
5835 bmcr = new_bmcr;
5836 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5837 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4153577a 5838 if (tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
5839 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5840 bmsr |= BMSR_LSTATUS;
5841 else
5842 bmsr &= ~BMSR_LSTATUS;
5843 }
f07e9af3 5844 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5845 }
5846 }
5847
5848 if (bmsr & BMSR_LSTATUS) {
5849 current_speed = SPEED_1000;
953c96e0 5850 current_link_up = true;
747e8f8b
MC
5851 if (bmcr & BMCR_FULLDPLX)
5852 current_duplex = DUPLEX_FULL;
5853 else
5854 current_duplex = DUPLEX_HALF;
5855
ef167e27
MC
5856 local_adv = 0;
5857 remote_adv = 0;
5858
747e8f8b 5859 if (bmcr & BMCR_ANENABLE) {
ef167e27 5860 u32 common;
747e8f8b
MC
5861
5862 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5863 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5864 common = local_adv & remote_adv;
5865 if (common & (ADVERTISE_1000XHALF |
5866 ADVERTISE_1000XFULL)) {
5867 if (common & ADVERTISE_1000XFULL)
5868 current_duplex = DUPLEX_FULL;
5869 else
5870 current_duplex = DUPLEX_HALF;
859edb26
MC
5871
5872 tp->link_config.rmt_adv =
5873 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5874 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5875 /* Link is up via parallel detect */
859a5887 5876 } else {
953c96e0 5877 current_link_up = false;
859a5887 5878 }
747e8f8b
MC
5879 }
5880 }
5881
85730a63 5882fiber_setup_done:
953c96e0 5883 if (current_link_up && current_duplex == DUPLEX_FULL)
ef167e27
MC
5884 tg3_setup_flow_control(tp, local_adv, remote_adv);
5885
747e8f8b
MC
5886 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5887 if (tp->link_config.active_duplex == DUPLEX_HALF)
5888 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5889
5890 tw32_f(MAC_MODE, tp->mac_mode);
5891 udelay(40);
5892
5893 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5894
5895 tp->link_config.active_speed = current_speed;
5896 tp->link_config.active_duplex = current_duplex;
5897
f4a46d1f 5898 tg3_test_and_report_link_chg(tp, current_link_up);
747e8f8b
MC
5899 return err;
5900}
5901
5902static void tg3_serdes_parallel_detect(struct tg3 *tp)
5903{
3d3ebe74 5904 if (tp->serdes_counter) {
747e8f8b 5905 /* Give autoneg time to complete. */
3d3ebe74 5906 tp->serdes_counter--;
747e8f8b
MC
5907 return;
5908 }
c6cdf436 5909
f4a46d1f 5910 if (!tp->link_up &&
747e8f8b
MC
5911 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5912 u32 bmcr;
5913
5914 tg3_readphy(tp, MII_BMCR, &bmcr);
5915 if (bmcr & BMCR_ANENABLE) {
5916 u32 phy1, phy2;
5917
5918 /* Select shadow register 0x1f */
f08aa1a8
MC
5919 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5920 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5921
5922 /* Select expansion interrupt status register */
f08aa1a8
MC
5923 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5924 MII_TG3_DSP_EXP1_INT_STAT);
5925 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5926 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5927
5928 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5929 /* We have signal detect and not receiving
5930 * config code words, link is up by parallel
5931 * detection.
5932 */
5933
5934 bmcr &= ~BMCR_ANENABLE;
5935 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5936 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5937 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5938 }
5939 }
f4a46d1f 5940 } else if (tp->link_up &&
859a5887 5941 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5942 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5943 u32 phy2;
5944
5945 /* Select expansion interrupt status register */
f08aa1a8
MC
5946 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5947 MII_TG3_DSP_EXP1_INT_STAT);
5948 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5949 if (phy2 & 0x20) {
5950 u32 bmcr;
5951
5952 /* Config code words received, turn on autoneg. */
5953 tg3_readphy(tp, MII_BMCR, &bmcr);
5954 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5955
f07e9af3 5956 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5957
5958 }
5959 }
5960}
5961
953c96e0 5962static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
1da177e4 5963{
f2096f94 5964 u32 val;
1da177e4
LT
5965 int err;
5966
f07e9af3 5967 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5968 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5969 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5970 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5971 else
1da177e4 5972 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5973
4153577a 5974 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
f2096f94 5975 u32 scale;
aa6c91fe
MC
5976
5977 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5978 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5979 scale = 65;
5980 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5981 scale = 6;
5982 else
5983 scale = 12;
5984
5985 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5986 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5987 tw32(GRC_MISC_CFG, val);
5988 }
5989
f2096f94
MC
5990 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5991 (6 << TX_LENGTHS_IPG_SHIFT);
4153577a
JP
5992 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
5993 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
5994 val |= tr32(MAC_TX_LENGTHS) &
5995 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5996 TX_LENGTHS_CNT_DWN_VAL_MSK);
5997
1da177e4
LT
5998 if (tp->link_config.active_speed == SPEED_1000 &&
5999 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
6000 tw32(MAC_TX_LENGTHS, val |
6001 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 6002 else
f2096f94
MC
6003 tw32(MAC_TX_LENGTHS, val |
6004 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 6005
63c3a66f 6006 if (!tg3_flag(tp, 5705_PLUS)) {
f4a46d1f 6007 if (tp->link_up) {
1da177e4 6008 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 6009 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
6010 } else {
6011 tw32(HOSTCC_STAT_COAL_TICKS, 0);
6012 }
6013 }
6014
63c3a66f 6015 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 6016 val = tr32(PCIE_PWR_MGMT_THRESH);
f4a46d1f 6017 if (!tp->link_up)
8ed5d97e
MC
6018 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
6019 tp->pwrmgmt_thresh;
6020 else
6021 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
6022 tw32(PCIE_PWR_MGMT_THRESH, val);
6023 }
6024
1da177e4
LT
6025 return err;
6026}
6027
7d41e49a
MC
6028/* tp->lock must be held */
6029static u64 tg3_refclk_read(struct tg3 *tp)
6030{
6031 u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
6032 return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
6033}
6034
be947307
MC
6035/* tp->lock must be held */
6036static void tg3_refclk_write(struct tg3 *tp, u64 newval)
6037{
6038 tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
6039 tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
6040 tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
6041 tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
6042}
6043
7d41e49a
MC
6044static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
6045static inline void tg3_full_unlock(struct tg3 *tp);
6046static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
6047{
6048 struct tg3 *tp = netdev_priv(dev);
6049
6050 info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
6051 SOF_TIMESTAMPING_RX_SOFTWARE |
f233a976
FL
6052 SOF_TIMESTAMPING_SOFTWARE;
6053
6054 if (tg3_flag(tp, PTP_CAPABLE)) {
32e19272 6055 info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
f233a976
FL
6056 SOF_TIMESTAMPING_RX_HARDWARE |
6057 SOF_TIMESTAMPING_RAW_HARDWARE;
6058 }
7d41e49a
MC
6059
6060 if (tp->ptp_clock)
6061 info->phc_index = ptp_clock_index(tp->ptp_clock);
6062 else
6063 info->phc_index = -1;
6064
6065 info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
6066
6067 info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
6068 (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
6069 (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
6070 (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
6071 return 0;
6072}
6073
6074static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
6075{
6076 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6077 bool neg_adj = false;
6078 u32 correction = 0;
6079
6080 if (ppb < 0) {
6081 neg_adj = true;
6082 ppb = -ppb;
6083 }
6084
6085 /* Frequency adjustment is performed using hardware with a 24 bit
6086 * accumulator and a programmable correction value. On each clk, the
6087 * correction value gets added to the accumulator and when it
6088 * overflows, the time counter is incremented/decremented.
6089 *
6090 * So conversion from ppb to correction value is
6091 * ppb * (1 << 24) / 1000000000
6092 */
6093 correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
6094 TG3_EAV_REF_CLK_CORRECT_MASK;
6095
6096 tg3_full_lock(tp, 0);
6097
6098 if (correction)
6099 tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
6100 TG3_EAV_REF_CLK_CORRECT_EN |
6101 (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
6102 else
6103 tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
6104
6105 tg3_full_unlock(tp);
6106
6107 return 0;
6108}
6109
6110static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
6111{
6112 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6113
6114 tg3_full_lock(tp, 0);
6115 tp->ptp_adjust += delta;
6116 tg3_full_unlock(tp);
6117
6118 return 0;
6119}
6120
6121static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
6122{
6123 u64 ns;
6124 u32 remainder;
6125 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6126
6127 tg3_full_lock(tp, 0);
6128 ns = tg3_refclk_read(tp);
6129 ns += tp->ptp_adjust;
6130 tg3_full_unlock(tp);
6131
6132 ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
6133 ts->tv_nsec = remainder;
6134
6135 return 0;
6136}
6137
6138static int tg3_ptp_settime(struct ptp_clock_info *ptp,
6139 const struct timespec *ts)
6140{
6141 u64 ns;
6142 struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
6143
6144 ns = timespec_to_ns(ts);
6145
6146 tg3_full_lock(tp, 0);
6147 tg3_refclk_write(tp, ns);
6148 tp->ptp_adjust = 0;
6149 tg3_full_unlock(tp);
6150
6151 return 0;
6152}
6153
6154static int tg3_ptp_enable(struct ptp_clock_info *ptp,
6155 struct ptp_clock_request *rq, int on)
6156{
6157 return -EOPNOTSUPP;
6158}
6159
6160static const struct ptp_clock_info tg3_ptp_caps = {
6161 .owner = THIS_MODULE,
6162 .name = "tg3 clock",
6163 .max_adj = 250000000,
6164 .n_alarm = 0,
6165 .n_ext_ts = 0,
6166 .n_per_out = 0,
6167 .pps = 0,
6168 .adjfreq = tg3_ptp_adjfreq,
6169 .adjtime = tg3_ptp_adjtime,
6170 .gettime = tg3_ptp_gettime,
6171 .settime = tg3_ptp_settime,
6172 .enable = tg3_ptp_enable,
6173};
6174
fb4ce8ad
MC
6175static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
6176 struct skb_shared_hwtstamps *timestamp)
6177{
6178 memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
6179 timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
6180 tp->ptp_adjust);
6181}
6182
be947307
MC
6183/* tp->lock must be held */
6184static void tg3_ptp_init(struct tg3 *tp)
6185{
6186 if (!tg3_flag(tp, PTP_CAPABLE))
6187 return;
6188
6189 /* Initialize the hardware clock to the system time. */
6190 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
6191 tp->ptp_adjust = 0;
7d41e49a 6192 tp->ptp_info = tg3_ptp_caps;
be947307
MC
6193}
6194
6195/* tp->lock must be held */
6196static void tg3_ptp_resume(struct tg3 *tp)
6197{
6198 if (!tg3_flag(tp, PTP_CAPABLE))
6199 return;
6200
6201 tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
6202 tp->ptp_adjust = 0;
6203}
6204
6205static void tg3_ptp_fini(struct tg3 *tp)
6206{
6207 if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
6208 return;
6209
7d41e49a 6210 ptp_clock_unregister(tp->ptp_clock);
be947307
MC
6211 tp->ptp_clock = NULL;
6212 tp->ptp_adjust = 0;
6213}
6214
66cfd1bd
MC
6215static inline int tg3_irq_sync(struct tg3 *tp)
6216{
6217 return tp->irq_sync;
6218}
6219
97bd8e49
MC
6220static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
6221{
6222 int i;
6223
6224 dst = (u32 *)((u8 *)dst + off);
6225 for (i = 0; i < len; i += sizeof(u32))
6226 *dst++ = tr32(off + i);
6227}
6228
6229static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
6230{
6231 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
6232 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
6233 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
6234 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
6235 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
6236 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
6237 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
6238 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
6239 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
6240 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
6241 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
6242 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
6243 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
6244 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
6245 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
6246 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
6247 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
6248 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
6249 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
6250
63c3a66f 6251 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
6252 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
6253
6254 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
6255 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
6256 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
6257 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
6258 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
6259 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
6260 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
6261 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
6262
63c3a66f 6263 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
6264 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
6265 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
6266 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
6267 }
6268
6269 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
6270 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
6271 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
6272 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
6273 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
6274
63c3a66f 6275 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
6276 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
6277}
6278
6279static void tg3_dump_state(struct tg3 *tp)
6280{
6281 int i;
6282 u32 *regs;
6283
6284 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
b2adaca9 6285 if (!regs)
97bd8e49 6286 return;
97bd8e49 6287
63c3a66f 6288 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
6289 /* Read up to but not including private PCI registers */
6290 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
6291 regs[i / sizeof(u32)] = tr32(i);
6292 } else
6293 tg3_dump_legacy_regs(tp, regs);
6294
6295 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
6296 if (!regs[i + 0] && !regs[i + 1] &&
6297 !regs[i + 2] && !regs[i + 3])
6298 continue;
6299
6300 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
6301 i * 4,
6302 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
6303 }
6304
6305 kfree(regs);
6306
6307 for (i = 0; i < tp->irq_cnt; i++) {
6308 struct tg3_napi *tnapi = &tp->napi[i];
6309
6310 /* SW status block */
6311 netdev_err(tp->dev,
6312 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
6313 i,
6314 tnapi->hw_status->status,
6315 tnapi->hw_status->status_tag,
6316 tnapi->hw_status->rx_jumbo_consumer,
6317 tnapi->hw_status->rx_consumer,
6318 tnapi->hw_status->rx_mini_consumer,
6319 tnapi->hw_status->idx[0].rx_producer,
6320 tnapi->hw_status->idx[0].tx_consumer);
6321
6322 netdev_err(tp->dev,
6323 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
6324 i,
6325 tnapi->last_tag, tnapi->last_irq_tag,
6326 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
6327 tnapi->rx_rcb_ptr,
6328 tnapi->prodring.rx_std_prod_idx,
6329 tnapi->prodring.rx_std_cons_idx,
6330 tnapi->prodring.rx_jmb_prod_idx,
6331 tnapi->prodring.rx_jmb_cons_idx);
6332 }
6333}
6334
df3e6548
MC
6335/* This is called whenever we suspect that the system chipset is re-
6336 * ordering the sequence of MMIO to the tx send mailbox. The symptom
6337 * is bogus tx completions. We try to recover by setting the
6338 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
6339 * in the workqueue.
6340 */
6341static void tg3_tx_recover(struct tg3 *tp)
6342{
63c3a66f 6343 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
6344 tp->write32_tx_mbox == tg3_write_indirect_mbox);
6345
5129c3a3
MC
6346 netdev_warn(tp->dev,
6347 "The system may be re-ordering memory-mapped I/O "
6348 "cycles to the network device, attempting to recover. "
6349 "Please report the problem to the driver maintainer "
6350 "and include system chipset information.\n");
df3e6548
MC
6351
6352 spin_lock(&tp->lock);
63c3a66f 6353 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
6354 spin_unlock(&tp->lock);
6355}
6356
f3f3f27e 6357static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 6358{
f65aac16
MC
6359 /* Tell compiler to fetch tx indices from memory. */
6360 barrier();
f3f3f27e
MC
6361 return tnapi->tx_pending -
6362 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
6363}
6364
1da177e4
LT
6365/* Tigon3 never reports partial packet sends. So we do not
6366 * need special logic to handle SKBs that have not had all
6367 * of their frags sent yet, like SunGEM does.
6368 */
17375d25 6369static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 6370{
17375d25 6371 struct tg3 *tp = tnapi->tp;
898a56f8 6372 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 6373 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
6374 struct netdev_queue *txq;
6375 int index = tnapi - tp->napi;
298376d3 6376 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 6377
63c3a66f 6378 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
6379 index--;
6380
6381 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
6382
6383 while (sw_idx != hw_idx) {
df8944cf 6384 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 6385 struct sk_buff *skb = ri->skb;
df3e6548
MC
6386 int i, tx_bug = 0;
6387
6388 if (unlikely(skb == NULL)) {
6389 tg3_tx_recover(tp);
6390 return;
6391 }
1da177e4 6392
fb4ce8ad
MC
6393 if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
6394 struct skb_shared_hwtstamps timestamp;
6395 u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
6396 hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
6397
6398 tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
6399
6400 skb_tstamp_tx(skb, &timestamp);
6401 }
6402
f4188d8a 6403 pci_unmap_single(tp->pdev,
4e5e4f0d 6404 dma_unmap_addr(ri, mapping),
f4188d8a
AD
6405 skb_headlen(skb),
6406 PCI_DMA_TODEVICE);
1da177e4
LT
6407
6408 ri->skb = NULL;
6409
e01ee14d
MC
6410 while (ri->fragmented) {
6411 ri->fragmented = false;
6412 sw_idx = NEXT_TX(sw_idx);
6413 ri = &tnapi->tx_buffers[sw_idx];
6414 }
6415
1da177e4
LT
6416 sw_idx = NEXT_TX(sw_idx);
6417
6418 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 6419 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
6420 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
6421 tx_bug = 1;
f4188d8a
AD
6422
6423 pci_unmap_page(tp->pdev,
4e5e4f0d 6424 dma_unmap_addr(ri, mapping),
9e903e08 6425 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 6426 PCI_DMA_TODEVICE);
e01ee14d
MC
6427
6428 while (ri->fragmented) {
6429 ri->fragmented = false;
6430 sw_idx = NEXT_TX(sw_idx);
6431 ri = &tnapi->tx_buffers[sw_idx];
6432 }
6433
1da177e4
LT
6434 sw_idx = NEXT_TX(sw_idx);
6435 }
6436
298376d3
TH
6437 pkts_compl++;
6438 bytes_compl += skb->len;
6439
f47c11ee 6440 dev_kfree_skb(skb);
df3e6548
MC
6441
6442 if (unlikely(tx_bug)) {
6443 tg3_tx_recover(tp);
6444 return;
6445 }
1da177e4
LT
6446 }
6447
5cb917bc 6448 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
298376d3 6449
f3f3f27e 6450 tnapi->tx_cons = sw_idx;
1da177e4 6451
1b2a7205
MC
6452 /* Need to make the tx_cons update visible to tg3_start_xmit()
6453 * before checking for netif_queue_stopped(). Without the
6454 * memory barrier, there is a small possibility that tg3_start_xmit()
6455 * will miss it and cause the queue to be stopped forever.
6456 */
6457 smp_mb();
6458
fe5f5787 6459 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 6460 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
6461 __netif_tx_lock(txq, smp_processor_id());
6462 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 6463 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
6464 netif_tx_wake_queue(txq);
6465 __netif_tx_unlock(txq);
51b91468 6466 }
1da177e4
LT
6467}
6468
8d4057a9
ED
6469static void tg3_frag_free(bool is_frag, void *data)
6470{
6471 if (is_frag)
6472 put_page(virt_to_head_page(data));
6473 else
6474 kfree(data);
6475}
6476
9205fd9c 6477static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 6478{
8d4057a9
ED
6479 unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
6480 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
6481
9205fd9c 6482 if (!ri->data)
2b2cdb65
MC
6483 return;
6484
4e5e4f0d 6485 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 6486 map_sz, PCI_DMA_FROMDEVICE);
a1e8b307 6487 tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
9205fd9c 6488 ri->data = NULL;
2b2cdb65
MC
6489}
6490
8d4057a9 6491
1da177e4
LT
6492/* Returns size of skb allocated or < 0 on error.
6493 *
6494 * We only need to fill in the address because the other members
6495 * of the RX descriptor are invariant, see tg3_init_rings.
6496 *
6497 * Note the purposeful assymetry of cpu vs. chip accesses. For
6498 * posting buffers we only dirty the first cache line of the RX
6499 * descriptor (containing the address). Whereas for the RX status
6500 * buffers the cpu only reads the last cacheline of the RX descriptor
6501 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
6502 */
9205fd9c 6503static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
8d4057a9
ED
6504 u32 opaque_key, u32 dest_idx_unmasked,
6505 unsigned int *frag_size)
1da177e4
LT
6506{
6507 struct tg3_rx_buffer_desc *desc;
f94e290e 6508 struct ring_info *map;
9205fd9c 6509 u8 *data;
1da177e4 6510 dma_addr_t mapping;
9205fd9c 6511 int skb_size, data_size, dest_idx;
1da177e4 6512
1da177e4
LT
6513 switch (opaque_key) {
6514 case RXD_OPAQUE_RING_STD:
2c49a44d 6515 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
6516 desc = &tpr->rx_std[dest_idx];
6517 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 6518 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
6519 break;
6520
6521 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6522 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 6523 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 6524 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 6525 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
6526 break;
6527
6528 default:
6529 return -EINVAL;
855e1111 6530 }
1da177e4
LT
6531
6532 /* Do not overwrite any of the map or rp information
6533 * until we are sure we can commit to a new buffer.
6534 *
6535 * Callers depend upon this behavior and assume that
6536 * we leave everything unchanged if we fail.
6537 */
9205fd9c
ED
6538 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
6539 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
a1e8b307
ED
6540 if (skb_size <= PAGE_SIZE) {
6541 data = netdev_alloc_frag(skb_size);
6542 *frag_size = skb_size;
8d4057a9
ED
6543 } else {
6544 data = kmalloc(skb_size, GFP_ATOMIC);
6545 *frag_size = 0;
6546 }
9205fd9c 6547 if (!data)
1da177e4
LT
6548 return -ENOMEM;
6549
9205fd9c
ED
6550 mapping = pci_map_single(tp->pdev,
6551 data + TG3_RX_OFFSET(tp),
6552 data_size,
1da177e4 6553 PCI_DMA_FROMDEVICE);
8d4057a9 6554 if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
a1e8b307 6555 tg3_frag_free(skb_size <= PAGE_SIZE, data);
a21771dd
MC
6556 return -EIO;
6557 }
1da177e4 6558
9205fd9c 6559 map->data = data;
4e5e4f0d 6560 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 6561
1da177e4
LT
6562 desc->addr_hi = ((u64)mapping >> 32);
6563 desc->addr_lo = ((u64)mapping & 0xffffffff);
6564
9205fd9c 6565 return data_size;
1da177e4
LT
6566}
6567
6568/* We only need to move over in the address because the other
6569 * members of the RX descriptor are invariant. See notes above
9205fd9c 6570 * tg3_alloc_rx_data for full details.
1da177e4 6571 */
a3896167
MC
6572static void tg3_recycle_rx(struct tg3_napi *tnapi,
6573 struct tg3_rx_prodring_set *dpr,
6574 u32 opaque_key, int src_idx,
6575 u32 dest_idx_unmasked)
1da177e4 6576{
17375d25 6577 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6578 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
6579 struct ring_info *src_map, *dest_map;
8fea32b9 6580 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 6581 int dest_idx;
1da177e4
LT
6582
6583 switch (opaque_key) {
6584 case RXD_OPAQUE_RING_STD:
2c49a44d 6585 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
6586 dest_desc = &dpr->rx_std[dest_idx];
6587 dest_map = &dpr->rx_std_buffers[dest_idx];
6588 src_desc = &spr->rx_std[src_idx];
6589 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
6590 break;
6591
6592 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 6593 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
6594 dest_desc = &dpr->rx_jmb[dest_idx].std;
6595 dest_map = &dpr->rx_jmb_buffers[dest_idx];
6596 src_desc = &spr->rx_jmb[src_idx].std;
6597 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
6598 break;
6599
6600 default:
6601 return;
855e1111 6602 }
1da177e4 6603
9205fd9c 6604 dest_map->data = src_map->data;
4e5e4f0d
FT
6605 dma_unmap_addr_set(dest_map, mapping,
6606 dma_unmap_addr(src_map, mapping));
1da177e4
LT
6607 dest_desc->addr_hi = src_desc->addr_hi;
6608 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
6609
6610 /* Ensure that the update to the skb happens after the physical
6611 * addresses have been transferred to the new BD location.
6612 */
6613 smp_wmb();
6614
9205fd9c 6615 src_map->data = NULL;
1da177e4
LT
6616}
6617
1da177e4
LT
6618/* The RX ring scheme is composed of multiple rings which post fresh
6619 * buffers to the chip, and one special ring the chip uses to report
6620 * status back to the host.
6621 *
6622 * The special ring reports the status of received packets to the
6623 * host. The chip does not write into the original descriptor the
6624 * RX buffer was obtained from. The chip simply takes the original
6625 * descriptor as provided by the host, updates the status and length
6626 * field, then writes this into the next status ring entry.
6627 *
6628 * Each ring the host uses to post buffers to the chip is described
6629 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
6630 * it is first placed into the on-chip ram. When the packet's length
6631 * is known, it walks down the TG3_BDINFO entries to select the ring.
6632 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
6633 * which is within the range of the new packet's length is chosen.
6634 *
6635 * The "separate ring for rx status" scheme may sound queer, but it makes
6636 * sense from a cache coherency perspective. If only the host writes
6637 * to the buffer post rings, and only the chip writes to the rx status
6638 * rings, then cache lines never move beyond shared-modified state.
6639 * If both the host and chip were to write into the same ring, cache line
6640 * eviction could occur since both entities want it in an exclusive state.
6641 */
17375d25 6642static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 6643{
17375d25 6644 struct tg3 *tp = tnapi->tp;
f92905de 6645 u32 work_mask, rx_std_posted = 0;
4361935a 6646 u32 std_prod_idx, jmb_prod_idx;
72334482 6647 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 6648 u16 hw_idx;
1da177e4 6649 int received;
8fea32b9 6650 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 6651
8d9d7cfc 6652 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
6653 /*
6654 * We need to order the read of hw_idx and the read of
6655 * the opaque cookie.
6656 */
6657 rmb();
1da177e4
LT
6658 work_mask = 0;
6659 received = 0;
4361935a
MC
6660 std_prod_idx = tpr->rx_std_prod_idx;
6661 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 6662 while (sw_idx != hw_idx && budget > 0) {
afc081f8 6663 struct ring_info *ri;
72334482 6664 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
6665 unsigned int len;
6666 struct sk_buff *skb;
6667 dma_addr_t dma_addr;
6668 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 6669 u8 *data;
fb4ce8ad 6670 u64 tstamp = 0;
1da177e4
LT
6671
6672 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
6673 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
6674 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 6675 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 6676 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6677 data = ri->data;
4361935a 6678 post_ptr = &std_prod_idx;
f92905de 6679 rx_std_posted++;
1da177e4 6680 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 6681 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 6682 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 6683 data = ri->data;
4361935a 6684 post_ptr = &jmb_prod_idx;
21f581a5 6685 } else
1da177e4 6686 goto next_pkt_nopost;
1da177e4
LT
6687
6688 work_mask |= opaque_key;
6689
6690 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
6691 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
6692 drop_it:
a3896167 6693 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6694 desc_idx, *post_ptr);
6695 drop_it_no_recycle:
6696 /* Other statistics kept track of by card. */
b0057c51 6697 tp->rx_dropped++;
1da177e4
LT
6698 goto next_pkt;
6699 }
6700
9205fd9c 6701 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
6702 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
6703 ETH_FCS_LEN;
1da177e4 6704
fb4ce8ad
MC
6705 if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6706 RXD_FLAG_PTPSTAT_PTPV1 ||
6707 (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
6708 RXD_FLAG_PTPSTAT_PTPV2) {
6709 tstamp = tr32(TG3_RX_TSTAMP_LSB);
6710 tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
6711 }
6712
d2757fc4 6713 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4 6714 int skb_size;
8d4057a9 6715 unsigned int frag_size;
1da177e4 6716
9205fd9c 6717 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
8d4057a9 6718 *post_ptr, &frag_size);
1da177e4
LT
6719 if (skb_size < 0)
6720 goto drop_it;
6721
287be12e 6722 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
6723 PCI_DMA_FROMDEVICE);
6724
9205fd9c 6725 /* Ensure that the update to the data happens
61e800cf
MC
6726 * after the usage of the old DMA mapping.
6727 */
6728 smp_wmb();
6729
9205fd9c 6730 ri->data = NULL;
61e800cf 6731
6c02a5a2
IV
6732 skb = build_skb(data, frag_size);
6733 if (!skb) {
6734 tg3_frag_free(frag_size != 0, data);
6735 goto drop_it_no_recycle;
6736 }
6737 skb_reserve(skb, TG3_RX_OFFSET(tp));
1da177e4 6738 } else {
a3896167 6739 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
6740 desc_idx, *post_ptr);
6741
9205fd9c
ED
6742 skb = netdev_alloc_skb(tp->dev,
6743 len + TG3_RAW_IP_ALIGN);
6744 if (skb == NULL)
1da177e4
LT
6745 goto drop_it_no_recycle;
6746
9205fd9c 6747 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 6748 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
6749 memcpy(skb->data,
6750 data + TG3_RX_OFFSET(tp),
6751 len);
1da177e4 6752 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
6753 }
6754
9205fd9c 6755 skb_put(skb, len);
fb4ce8ad
MC
6756 if (tstamp)
6757 tg3_hwclock_to_timestamp(tp, tstamp,
6758 skb_hwtstamps(skb));
6759
dc668910 6760 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
6761 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
6762 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
6763 >> RXD_TCPCSUM_SHIFT) == 0xffff))
6764 skb->ip_summed = CHECKSUM_UNNECESSARY;
6765 else
bc8acf2c 6766 skb_checksum_none_assert(skb);
1da177e4
LT
6767
6768 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
6769
6770 if (len > (tp->dev->mtu + ETH_HLEN) &&
6771 skb->protocol != htons(ETH_P_8021Q)) {
6772 dev_kfree_skb(skb);
b0057c51 6773 goto drop_it_no_recycle;
f7b493e0
MC
6774 }
6775
9dc7a113 6776 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80 6777 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
86a9bad3 6778 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
bf933c80 6779 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 6780
bf933c80 6781 napi_gro_receive(&tnapi->napi, skb);
1da177e4 6782
1da177e4
LT
6783 received++;
6784 budget--;
6785
6786next_pkt:
6787 (*post_ptr)++;
f92905de
MC
6788
6789 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
6790 tpr->rx_std_prod_idx = std_prod_idx &
6791 tp->rx_std_ring_mask;
86cfe4ff
MC
6792 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6793 tpr->rx_std_prod_idx);
f92905de
MC
6794 work_mask &= ~RXD_OPAQUE_RING_STD;
6795 rx_std_posted = 0;
6796 }
1da177e4 6797next_pkt_nopost:
483ba50b 6798 sw_idx++;
7cb32cf2 6799 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
6800
6801 /* Refresh hw_idx to see if there is new work */
6802 if (sw_idx == hw_idx) {
8d9d7cfc 6803 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
6804 rmb();
6805 }
1da177e4
LT
6806 }
6807
6808 /* ACK the status ring. */
72334482
MC
6809 tnapi->rx_rcb_ptr = sw_idx;
6810 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
6811
6812 /* Refill RX ring(s). */
63c3a66f 6813 if (!tg3_flag(tp, ENABLE_RSS)) {
6541b806
MC
6814 /* Sync BD data before updating mailbox */
6815 wmb();
6816
b196c7e4 6817 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
6818 tpr->rx_std_prod_idx = std_prod_idx &
6819 tp->rx_std_ring_mask;
b196c7e4
MC
6820 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6821 tpr->rx_std_prod_idx);
6822 }
6823 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
6824 tpr->rx_jmb_prod_idx = jmb_prod_idx &
6825 tp->rx_jmb_ring_mask;
b196c7e4
MC
6826 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6827 tpr->rx_jmb_prod_idx);
6828 }
6829 mmiowb();
6830 } else if (work_mask) {
6831 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
6832 * updated before the producer indices can be updated.
6833 */
6834 smp_wmb();
6835
2c49a44d
MC
6836 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
6837 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 6838
7ae52890
MC
6839 if (tnapi != &tp->napi[1]) {
6840 tp->rx_refill = true;
e4af1af9 6841 napi_schedule(&tp->napi[1].napi);
7ae52890 6842 }
1da177e4 6843 }
1da177e4
LT
6844
6845 return received;
6846}
6847
35f2d7d0 6848static void tg3_poll_link(struct tg3 *tp)
1da177e4 6849{
1da177e4 6850 /* handle link change and other phy events */
63c3a66f 6851 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
6852 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
6853
1da177e4
LT
6854 if (sblk->status & SD_STATUS_LINK_CHG) {
6855 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 6856 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 6857 spin_lock(&tp->lock);
63c3a66f 6858 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
6859 tw32_f(MAC_STATUS,
6860 (MAC_STATUS_SYNC_CHANGED |
6861 MAC_STATUS_CFG_CHANGED |
6862 MAC_STATUS_MI_COMPLETION |
6863 MAC_STATUS_LNKSTATE_CHANGED));
6864 udelay(40);
6865 } else
953c96e0 6866 tg3_setup_phy(tp, false);
f47c11ee 6867 spin_unlock(&tp->lock);
1da177e4
LT
6868 }
6869 }
35f2d7d0
MC
6870}
6871
f89f38b8
MC
6872static int tg3_rx_prodring_xfer(struct tg3 *tp,
6873 struct tg3_rx_prodring_set *dpr,
6874 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
6875{
6876 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 6877 int i, err = 0;
b196c7e4
MC
6878
6879 while (1) {
6880 src_prod_idx = spr->rx_std_prod_idx;
6881
6882 /* Make sure updates to the rx_std_buffers[] entries and the
6883 * standard producer index are seen in the correct order.
6884 */
6885 smp_rmb();
6886
6887 if (spr->rx_std_cons_idx == src_prod_idx)
6888 break;
6889
6890 if (spr->rx_std_cons_idx < src_prod_idx)
6891 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
6892 else
2c49a44d
MC
6893 cpycnt = tp->rx_std_ring_mask + 1 -
6894 spr->rx_std_cons_idx;
b196c7e4 6895
2c49a44d
MC
6896 cpycnt = min(cpycnt,
6897 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
6898
6899 si = spr->rx_std_cons_idx;
6900 di = dpr->rx_std_prod_idx;
6901
e92967bf 6902 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6903 if (dpr->rx_std_buffers[i].data) {
e92967bf 6904 cpycnt = i - di;
f89f38b8 6905 err = -ENOSPC;
e92967bf
MC
6906 break;
6907 }
6908 }
6909
6910 if (!cpycnt)
6911 break;
6912
6913 /* Ensure that updates to the rx_std_buffers ring and the
6914 * shadowed hardware producer ring from tg3_recycle_skb() are
6915 * ordered correctly WRT the skb check above.
6916 */
6917 smp_rmb();
6918
b196c7e4
MC
6919 memcpy(&dpr->rx_std_buffers[di],
6920 &spr->rx_std_buffers[si],
6921 cpycnt * sizeof(struct ring_info));
6922
6923 for (i = 0; i < cpycnt; i++, di++, si++) {
6924 struct tg3_rx_buffer_desc *sbd, *dbd;
6925 sbd = &spr->rx_std[si];
6926 dbd = &dpr->rx_std[di];
6927 dbd->addr_hi = sbd->addr_hi;
6928 dbd->addr_lo = sbd->addr_lo;
6929 }
6930
2c49a44d
MC
6931 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
6932 tp->rx_std_ring_mask;
6933 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
6934 tp->rx_std_ring_mask;
b196c7e4
MC
6935 }
6936
6937 while (1) {
6938 src_prod_idx = spr->rx_jmb_prod_idx;
6939
6940 /* Make sure updates to the rx_jmb_buffers[] entries and
6941 * the jumbo producer index are seen in the correct order.
6942 */
6943 smp_rmb();
6944
6945 if (spr->rx_jmb_cons_idx == src_prod_idx)
6946 break;
6947
6948 if (spr->rx_jmb_cons_idx < src_prod_idx)
6949 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
6950 else
2c49a44d
MC
6951 cpycnt = tp->rx_jmb_ring_mask + 1 -
6952 spr->rx_jmb_cons_idx;
b196c7e4
MC
6953
6954 cpycnt = min(cpycnt,
2c49a44d 6955 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
6956
6957 si = spr->rx_jmb_cons_idx;
6958 di = dpr->rx_jmb_prod_idx;
6959
e92967bf 6960 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6961 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 6962 cpycnt = i - di;
f89f38b8 6963 err = -ENOSPC;
e92967bf
MC
6964 break;
6965 }
6966 }
6967
6968 if (!cpycnt)
6969 break;
6970
6971 /* Ensure that updates to the rx_jmb_buffers ring and the
6972 * shadowed hardware producer ring from tg3_recycle_skb() are
6973 * ordered correctly WRT the skb check above.
6974 */
6975 smp_rmb();
6976
b196c7e4
MC
6977 memcpy(&dpr->rx_jmb_buffers[di],
6978 &spr->rx_jmb_buffers[si],
6979 cpycnt * sizeof(struct ring_info));
6980
6981 for (i = 0; i < cpycnt; i++, di++, si++) {
6982 struct tg3_rx_buffer_desc *sbd, *dbd;
6983 sbd = &spr->rx_jmb[si].std;
6984 dbd = &dpr->rx_jmb[di].std;
6985 dbd->addr_hi = sbd->addr_hi;
6986 dbd->addr_lo = sbd->addr_lo;
6987 }
6988
2c49a44d
MC
6989 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
6990 tp->rx_jmb_ring_mask;
6991 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
6992 tp->rx_jmb_ring_mask;
b196c7e4 6993 }
f89f38b8
MC
6994
6995 return err;
b196c7e4
MC
6996}
6997
35f2d7d0
MC
6998static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
6999{
7000 struct tg3 *tp = tnapi->tp;
1da177e4
LT
7001
7002 /* run TX completion thread */
f3f3f27e 7003 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 7004 tg3_tx(tnapi);
63c3a66f 7005 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 7006 return work_done;
1da177e4
LT
7007 }
7008
f891ea16
MC
7009 if (!tnapi->rx_rcb_prod_idx)
7010 return work_done;
7011
1da177e4
LT
7012 /* run RX thread, within the bounds set by NAPI.
7013 * All RX "locking" is done by ensuring outside
bea3348e 7014 * code synchronizes with tg3->napi.poll()
1da177e4 7015 */
8d9d7cfc 7016 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 7017 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 7018
63c3a66f 7019 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 7020 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 7021 int i, err = 0;
e4af1af9
MC
7022 u32 std_prod_idx = dpr->rx_std_prod_idx;
7023 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 7024
7ae52890 7025 tp->rx_refill = false;
9102426a 7026 for (i = 1; i <= tp->rxq_cnt; i++)
f89f38b8 7027 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 7028 &tp->napi[i].prodring);
b196c7e4
MC
7029
7030 wmb();
7031
e4af1af9
MC
7032 if (std_prod_idx != dpr->rx_std_prod_idx)
7033 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
7034 dpr->rx_std_prod_idx);
b196c7e4 7035
e4af1af9
MC
7036 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
7037 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
7038 dpr->rx_jmb_prod_idx);
b196c7e4
MC
7039
7040 mmiowb();
f89f38b8
MC
7041
7042 if (err)
7043 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
7044 }
7045
6f535763
DM
7046 return work_done;
7047}
7048
db219973
MC
7049static inline void tg3_reset_task_schedule(struct tg3 *tp)
7050{
7051 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
7052 schedule_work(&tp->reset_task);
7053}
7054
7055static inline void tg3_reset_task_cancel(struct tg3 *tp)
7056{
7057 cancel_work_sync(&tp->reset_task);
7058 tg3_flag_clear(tp, RESET_TASK_PENDING);
c7101359 7059 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
db219973
MC
7060}
7061
35f2d7d0
MC
7062static int tg3_poll_msix(struct napi_struct *napi, int budget)
7063{
7064 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7065 struct tg3 *tp = tnapi->tp;
7066 int work_done = 0;
7067 struct tg3_hw_status *sblk = tnapi->hw_status;
7068
7069 while (1) {
7070 work_done = tg3_poll_work(tnapi, work_done, budget);
7071
63c3a66f 7072 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
7073 goto tx_recovery;
7074
7075 if (unlikely(work_done >= budget))
7076 break;
7077
c6cdf436 7078 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
7079 * to tell the hw how much work has been processed,
7080 * so we must read it before checking for more work.
7081 */
7082 tnapi->last_tag = sblk->status_tag;
7083 tnapi->last_irq_tag = tnapi->last_tag;
7084 rmb();
7085
7086 /* check for RX/TX work to do */
6d40db7b
MC
7087 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
7088 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
7ae52890
MC
7089
7090 /* This test here is not race free, but will reduce
7091 * the number of interrupts by looping again.
7092 */
7093 if (tnapi == &tp->napi[1] && tp->rx_refill)
7094 continue;
7095
35f2d7d0
MC
7096 napi_complete(napi);
7097 /* Reenable interrupts. */
7098 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
7ae52890
MC
7099
7100 /* This test here is synchronized by napi_schedule()
7101 * and napi_complete() to close the race condition.
7102 */
7103 if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
7104 tw32(HOSTCC_MODE, tp->coalesce_mode |
7105 HOSTCC_MODE_ENABLE |
7106 tnapi->coal_now);
7107 }
35f2d7d0
MC
7108 mmiowb();
7109 break;
7110 }
7111 }
7112
7113 return work_done;
7114
7115tx_recovery:
7116 /* work_done is guaranteed to be less than budget. */
7117 napi_complete(napi);
db219973 7118 tg3_reset_task_schedule(tp);
35f2d7d0
MC
7119 return work_done;
7120}
7121
e64de4e6
MC
7122static void tg3_process_error(struct tg3 *tp)
7123{
7124 u32 val;
7125 bool real_error = false;
7126
63c3a66f 7127 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
7128 return;
7129
7130 /* Check Flow Attention register */
7131 val = tr32(HOSTCC_FLOW_ATTN);
7132 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
7133 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
7134 real_error = true;
7135 }
7136
7137 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
7138 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
7139 real_error = true;
7140 }
7141
7142 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
7143 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
7144 real_error = true;
7145 }
7146
7147 if (!real_error)
7148 return;
7149
7150 tg3_dump_state(tp);
7151
63c3a66f 7152 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 7153 tg3_reset_task_schedule(tp);
e64de4e6
MC
7154}
7155
6f535763
DM
7156static int tg3_poll(struct napi_struct *napi, int budget)
7157{
8ef0442f
MC
7158 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
7159 struct tg3 *tp = tnapi->tp;
6f535763 7160 int work_done = 0;
898a56f8 7161 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
7162
7163 while (1) {
e64de4e6
MC
7164 if (sblk->status & SD_STATUS_ERROR)
7165 tg3_process_error(tp);
7166
35f2d7d0
MC
7167 tg3_poll_link(tp);
7168
17375d25 7169 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 7170
63c3a66f 7171 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
7172 goto tx_recovery;
7173
7174 if (unlikely(work_done >= budget))
7175 break;
7176
63c3a66f 7177 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 7178 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
7179 * to tell the hw how much work has been processed,
7180 * so we must read it before checking for more work.
7181 */
898a56f8
MC
7182 tnapi->last_tag = sblk->status_tag;
7183 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
7184 rmb();
7185 } else
7186 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 7187
17375d25 7188 if (likely(!tg3_has_work(tnapi))) {
288379f0 7189 napi_complete(napi);
17375d25 7190 tg3_int_reenable(tnapi);
6f535763
DM
7191 break;
7192 }
1da177e4
LT
7193 }
7194
bea3348e 7195 return work_done;
6f535763
DM
7196
7197tx_recovery:
4fd7ab59 7198 /* work_done is guaranteed to be less than budget. */
288379f0 7199 napi_complete(napi);
db219973 7200 tg3_reset_task_schedule(tp);
4fd7ab59 7201 return work_done;
1da177e4
LT
7202}
7203
66cfd1bd
MC
7204static void tg3_napi_disable(struct tg3 *tp)
7205{
7206 int i;
7207
7208 for (i = tp->irq_cnt - 1; i >= 0; i--)
7209 napi_disable(&tp->napi[i].napi);
7210}
7211
7212static void tg3_napi_enable(struct tg3 *tp)
7213{
7214 int i;
7215
7216 for (i = 0; i < tp->irq_cnt; i++)
7217 napi_enable(&tp->napi[i].napi);
7218}
7219
7220static void tg3_napi_init(struct tg3 *tp)
7221{
7222 int i;
7223
7224 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
7225 for (i = 1; i < tp->irq_cnt; i++)
7226 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
7227}
7228
7229static void tg3_napi_fini(struct tg3 *tp)
7230{
7231 int i;
7232
7233 for (i = 0; i < tp->irq_cnt; i++)
7234 netif_napi_del(&tp->napi[i].napi);
7235}
7236
7237static inline void tg3_netif_stop(struct tg3 *tp)
7238{
7239 tp->dev->trans_start = jiffies; /* prevent tx timeout */
7240 tg3_napi_disable(tp);
f4a46d1f 7241 netif_carrier_off(tp->dev);
66cfd1bd
MC
7242 netif_tx_disable(tp->dev);
7243}
7244
35763066 7245/* tp->lock must be held */
66cfd1bd
MC
7246static inline void tg3_netif_start(struct tg3 *tp)
7247{
be947307
MC
7248 tg3_ptp_resume(tp);
7249
66cfd1bd
MC
7250 /* NOTE: unconditional netif_tx_wake_all_queues is only
7251 * appropriate so long as all callers are assured to
7252 * have free tx slots (such as after tg3_init_hw)
7253 */
7254 netif_tx_wake_all_queues(tp->dev);
7255
f4a46d1f
NNS
7256 if (tp->link_up)
7257 netif_carrier_on(tp->dev);
7258
66cfd1bd
MC
7259 tg3_napi_enable(tp);
7260 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
7261 tg3_enable_ints(tp);
7262}
7263
f47c11ee
DM
7264static void tg3_irq_quiesce(struct tg3 *tp)
7265{
4f125f42
MC
7266 int i;
7267
f47c11ee
DM
7268 BUG_ON(tp->irq_sync);
7269
7270 tp->irq_sync = 1;
7271 smp_mb();
7272
4f125f42
MC
7273 for (i = 0; i < tp->irq_cnt; i++)
7274 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
7275}
7276
f47c11ee
DM
7277/* Fully shutdown all tg3 driver activity elsewhere in the system.
7278 * If irq_sync is non-zero, then the IRQ handler must be synchronized
7279 * with as well. Most of the time, this is not necessary except when
7280 * shutting down the device.
7281 */
7282static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
7283{
46966545 7284 spin_lock_bh(&tp->lock);
f47c11ee
DM
7285 if (irq_sync)
7286 tg3_irq_quiesce(tp);
f47c11ee
DM
7287}
7288
7289static inline void tg3_full_unlock(struct tg3 *tp)
7290{
f47c11ee
DM
7291 spin_unlock_bh(&tp->lock);
7292}
7293
fcfa0a32
MC
7294/* One-shot MSI handler - Chip automatically disables interrupt
7295 * after sending MSI so driver doesn't have to do it.
7296 */
7d12e780 7297static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 7298{
09943a18
MC
7299 struct tg3_napi *tnapi = dev_id;
7300 struct tg3 *tp = tnapi->tp;
fcfa0a32 7301
898a56f8 7302 prefetch(tnapi->hw_status);
0c1d0e2b
MC
7303 if (tnapi->rx_rcb)
7304 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
7305
7306 if (likely(!tg3_irq_sync(tp)))
09943a18 7307 napi_schedule(&tnapi->napi);
fcfa0a32
MC
7308
7309 return IRQ_HANDLED;
7310}
7311
88b06bc2
MC
7312/* MSI ISR - No need to check for interrupt sharing and no need to
7313 * flush status block and interrupt mailbox. PCI ordering rules
7314 * guarantee that MSI will arrive after the status block.
7315 */
7d12e780 7316static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 7317{
09943a18
MC
7318 struct tg3_napi *tnapi = dev_id;
7319 struct tg3 *tp = tnapi->tp;
88b06bc2 7320
898a56f8 7321 prefetch(tnapi->hw_status);
0c1d0e2b
MC
7322 if (tnapi->rx_rcb)
7323 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 7324 /*
fac9b83e 7325 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 7326 * chip-internal interrupt pending events.
fac9b83e 7327 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
7328 * NIC to stop sending us irqs, engaging "in-intr-handler"
7329 * event coalescing.
7330 */
5b39de91 7331 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 7332 if (likely(!tg3_irq_sync(tp)))
09943a18 7333 napi_schedule(&tnapi->napi);
61487480 7334
88b06bc2
MC
7335 return IRQ_RETVAL(1);
7336}
7337
7d12e780 7338static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 7339{
09943a18
MC
7340 struct tg3_napi *tnapi = dev_id;
7341 struct tg3 *tp = tnapi->tp;
898a56f8 7342 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
7343 unsigned int handled = 1;
7344
1da177e4
LT
7345 /* In INTx mode, it is possible for the interrupt to arrive at
7346 * the CPU before the status block posted prior to the interrupt.
7347 * Reading the PCI State register will confirm whether the
7348 * interrupt is ours and will flush the status block.
7349 */
d18edcb2 7350 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 7351 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
7352 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7353 handled = 0;
f47c11ee 7354 goto out;
fac9b83e 7355 }
d18edcb2
MC
7356 }
7357
7358 /*
7359 * Writing any value to intr-mbox-0 clears PCI INTA# and
7360 * chip-internal interrupt pending events.
7361 * Writing non-zero to intr-mbox-0 additional tells the
7362 * NIC to stop sending us irqs, engaging "in-intr-handler"
7363 * event coalescing.
c04cb347
MC
7364 *
7365 * Flush the mailbox to de-assert the IRQ immediately to prevent
7366 * spurious interrupts. The flush impacts performance but
7367 * excessive spurious interrupts can be worse in some cases.
d18edcb2 7368 */
c04cb347 7369 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
7370 if (tg3_irq_sync(tp))
7371 goto out;
7372 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 7373 if (likely(tg3_has_work(tnapi))) {
72334482 7374 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 7375 napi_schedule(&tnapi->napi);
d18edcb2
MC
7376 } else {
7377 /* No work, shared interrupt perhaps? re-enable
7378 * interrupts, and flush that PCI write
7379 */
7380 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
7381 0x00000000);
fac9b83e 7382 }
f47c11ee 7383out:
fac9b83e
DM
7384 return IRQ_RETVAL(handled);
7385}
7386
7d12e780 7387static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 7388{
09943a18
MC
7389 struct tg3_napi *tnapi = dev_id;
7390 struct tg3 *tp = tnapi->tp;
898a56f8 7391 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
7392 unsigned int handled = 1;
7393
fac9b83e
DM
7394 /* In INTx mode, it is possible for the interrupt to arrive at
7395 * the CPU before the status block posted prior to the interrupt.
7396 * Reading the PCI State register will confirm whether the
7397 * interrupt is ours and will flush the status block.
7398 */
898a56f8 7399 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 7400 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
7401 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
7402 handled = 0;
f47c11ee 7403 goto out;
1da177e4 7404 }
d18edcb2
MC
7405 }
7406
7407 /*
7408 * writing any value to intr-mbox-0 clears PCI INTA# and
7409 * chip-internal interrupt pending events.
7410 * writing non-zero to intr-mbox-0 additional tells the
7411 * NIC to stop sending us irqs, engaging "in-intr-handler"
7412 * event coalescing.
c04cb347
MC
7413 *
7414 * Flush the mailbox to de-assert the IRQ immediately to prevent
7415 * spurious interrupts. The flush impacts performance but
7416 * excessive spurious interrupts can be worse in some cases.
d18edcb2 7417 */
c04cb347 7418 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
7419
7420 /*
7421 * In a shared interrupt configuration, sometimes other devices'
7422 * interrupts will scream. We record the current status tag here
7423 * so that the above check can report that the screaming interrupts
7424 * are unhandled. Eventually they will be silenced.
7425 */
898a56f8 7426 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 7427
d18edcb2
MC
7428 if (tg3_irq_sync(tp))
7429 goto out;
624f8e50 7430
72334482 7431 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 7432
09943a18 7433 napi_schedule(&tnapi->napi);
624f8e50 7434
f47c11ee 7435out:
1da177e4
LT
7436 return IRQ_RETVAL(handled);
7437}
7438
7938109f 7439/* ISR for interrupt test */
7d12e780 7440static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 7441{
09943a18
MC
7442 struct tg3_napi *tnapi = dev_id;
7443 struct tg3 *tp = tnapi->tp;
898a56f8 7444 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 7445
f9804ddb
MC
7446 if ((sblk->status & SD_STATUS_UPDATED) ||
7447 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 7448 tg3_disable_ints(tp);
7938109f
MC
7449 return IRQ_RETVAL(1);
7450 }
7451 return IRQ_RETVAL(0);
7452}
7453
1da177e4
LT
7454#ifdef CONFIG_NET_POLL_CONTROLLER
7455static void tg3_poll_controller(struct net_device *dev)
7456{
4f125f42 7457 int i;
88b06bc2
MC
7458 struct tg3 *tp = netdev_priv(dev);
7459
9c13cb8b
NNS
7460 if (tg3_irq_sync(tp))
7461 return;
7462
4f125f42 7463 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 7464 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
7465}
7466#endif
7467
1da177e4
LT
7468static void tg3_tx_timeout(struct net_device *dev)
7469{
7470 struct tg3 *tp = netdev_priv(dev);
7471
b0408751 7472 if (netif_msg_tx_err(tp)) {
05dbe005 7473 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 7474 tg3_dump_state(tp);
b0408751 7475 }
1da177e4 7476
db219973 7477 tg3_reset_task_schedule(tp);
1da177e4
LT
7478}
7479
c58ec932
MC
7480/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
7481static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
7482{
7483 u32 base = (u32) mapping & 0xffffffff;
7484
807540ba 7485 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
7486}
7487
0f0d1510
MC
7488/* Test for TSO DMA buffers that cross into regions which are within MSS bytes
7489 * of any 4GB boundaries: 4G, 8G, etc
7490 */
7491static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7492 u32 len, u32 mss)
7493{
7494 if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
7495 u32 base = (u32) mapping & 0xffffffff;
7496
7497 return ((base + len + (mss & 0x3fff)) < base);
7498 }
7499 return 0;
7500}
7501
72f2afb8
MC
7502/* Test for DMA addresses > 40-bit */
7503static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
7504 int len)
7505{
7506#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 7507 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 7508 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
7509 return 0;
7510#else
7511 return 0;
7512#endif
7513}
7514
d1a3b737 7515static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
7516 dma_addr_t mapping, u32 len, u32 flags,
7517 u32 mss, u32 vlan)
2ffcc981 7518{
92cd3a17
MC
7519 txbd->addr_hi = ((u64) mapping >> 32);
7520 txbd->addr_lo = ((u64) mapping & 0xffffffff);
7521 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
7522 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 7523}
1da177e4 7524
84b67b27 7525static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
7526 dma_addr_t map, u32 len, u32 flags,
7527 u32 mss, u32 vlan)
7528{
7529 struct tg3 *tp = tnapi->tp;
7530 bool hwbug = false;
7531
7532 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 7533 hwbug = true;
d1a3b737
MC
7534
7535 if (tg3_4g_overflow_test(map, len))
3db1cd5c 7536 hwbug = true;
d1a3b737 7537
0f0d1510
MC
7538 if (tg3_4g_tso_overflow_test(tp, map, len, mss))
7539 hwbug = true;
7540
d1a3b737 7541 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 7542 hwbug = true;
d1a3b737 7543
a4cb428d 7544 if (tp->dma_limit) {
b9e45482 7545 u32 prvidx = *entry;
e31aa987 7546 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
7547 while (len > tp->dma_limit && *budget) {
7548 u32 frag_len = tp->dma_limit;
7549 len -= tp->dma_limit;
e31aa987 7550
b9e45482
MC
7551 /* Avoid the 8byte DMA problem */
7552 if (len <= 8) {
a4cb428d
MC
7553 len += tp->dma_limit / 2;
7554 frag_len = tp->dma_limit / 2;
e31aa987
MC
7555 }
7556
b9e45482
MC
7557 tnapi->tx_buffers[*entry].fragmented = true;
7558
7559 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7560 frag_len, tmp_flag, mss, vlan);
7561 *budget -= 1;
7562 prvidx = *entry;
7563 *entry = NEXT_TX(*entry);
7564
e31aa987
MC
7565 map += frag_len;
7566 }
7567
7568 if (len) {
7569 if (*budget) {
7570 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7571 len, flags, mss, vlan);
b9e45482 7572 *budget -= 1;
e31aa987
MC
7573 *entry = NEXT_TX(*entry);
7574 } else {
3db1cd5c 7575 hwbug = true;
b9e45482 7576 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
7577 }
7578 }
7579 } else {
84b67b27
MC
7580 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
7581 len, flags, mss, vlan);
e31aa987
MC
7582 *entry = NEXT_TX(*entry);
7583 }
d1a3b737
MC
7584
7585 return hwbug;
7586}
7587
0d681b27 7588static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
7589{
7590 int i;
0d681b27 7591 struct sk_buff *skb;
df8944cf 7592 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 7593
0d681b27
MC
7594 skb = txb->skb;
7595 txb->skb = NULL;
7596
432aa7ed
MC
7597 pci_unmap_single(tnapi->tp->pdev,
7598 dma_unmap_addr(txb, mapping),
7599 skb_headlen(skb),
7600 PCI_DMA_TODEVICE);
e01ee14d
MC
7601
7602 while (txb->fragmented) {
7603 txb->fragmented = false;
7604 entry = NEXT_TX(entry);
7605 txb = &tnapi->tx_buffers[entry];
7606 }
7607
ba1142e4 7608 for (i = 0; i <= last; i++) {
9e903e08 7609 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
7610
7611 entry = NEXT_TX(entry);
7612 txb = &tnapi->tx_buffers[entry];
7613
7614 pci_unmap_page(tnapi->tp->pdev,
7615 dma_unmap_addr(txb, mapping),
9e903e08 7616 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
7617
7618 while (txb->fragmented) {
7619 txb->fragmented = false;
7620 entry = NEXT_TX(entry);
7621 txb = &tnapi->tx_buffers[entry];
7622 }
432aa7ed
MC
7623 }
7624}
7625
72f2afb8 7626/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 7627static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 7628 struct sk_buff **pskb,
84b67b27 7629 u32 *entry, u32 *budget,
92cd3a17 7630 u32 base_flags, u32 mss, u32 vlan)
1da177e4 7631{
24f4efd4 7632 struct tg3 *tp = tnapi->tp;
f7ff1987 7633 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 7634 dma_addr_t new_addr = 0;
432aa7ed 7635 int ret = 0;
1da177e4 7636
4153577a 7637 if (tg3_asic_rev(tp) != ASIC_REV_5701)
41588ba1
MC
7638 new_skb = skb_copy(skb, GFP_ATOMIC);
7639 else {
7640 int more_headroom = 4 - ((unsigned long)skb->data & 3);
7641
7642 new_skb = skb_copy_expand(skb,
7643 skb_headroom(skb) + more_headroom,
7644 skb_tailroom(skb), GFP_ATOMIC);
7645 }
7646
1da177e4 7647 if (!new_skb) {
c58ec932
MC
7648 ret = -1;
7649 } else {
7650 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
7651 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
7652 PCI_DMA_TODEVICE);
7653 /* Make sure the mapping succeeded */
7654 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 7655 dev_kfree_skb(new_skb);
c58ec932 7656 ret = -1;
c58ec932 7657 } else {
b9e45482
MC
7658 u32 save_entry = *entry;
7659
92cd3a17
MC
7660 base_flags |= TXD_FLAG_END;
7661
84b67b27
MC
7662 tnapi->tx_buffers[*entry].skb = new_skb;
7663 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
7664 mapping, new_addr);
7665
84b67b27 7666 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
7667 new_skb->len, base_flags,
7668 mss, vlan)) {
ba1142e4 7669 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
7670 dev_kfree_skb(new_skb);
7671 ret = -1;
7672 }
f4188d8a 7673 }
1da177e4
LT
7674 }
7675
7676 dev_kfree_skb(skb);
f7ff1987 7677 *pskb = new_skb;
c58ec932 7678 return ret;
1da177e4
LT
7679}
7680
2ffcc981 7681static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
7682
7683/* Use GSO to workaround a rare TSO bug that may be triggered when the
7684 * TSO header is greater than 80 bytes.
7685 */
7686static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
7687{
7688 struct sk_buff *segs, *nskb;
f3f3f27e 7689 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
7690
7691 /* Estimate the number of fragments in the worst case */
f3f3f27e 7692 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 7693 netif_stop_queue(tp->dev);
f65aac16
MC
7694
7695 /* netif_tx_stop_queue() must be done before checking
7696 * checking tx index in tg3_tx_avail() below, because in
7697 * tg3_tx(), we update tx index before checking for
7698 * netif_tx_queue_stopped().
7699 */
7700 smp_mb();
f3f3f27e 7701 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
7702 return NETDEV_TX_BUSY;
7703
7704 netif_wake_queue(tp->dev);
52c0fd83
MC
7705 }
7706
7707 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 7708 if (IS_ERR(segs))
52c0fd83
MC
7709 goto tg3_tso_bug_end;
7710
7711 do {
7712 nskb = segs;
7713 segs = segs->next;
7714 nskb->next = NULL;
2ffcc981 7715 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
7716 } while (segs);
7717
7718tg3_tso_bug_end:
7719 dev_kfree_skb(skb);
7720
7721 return NETDEV_TX_OK;
7722}
52c0fd83 7723
5a6f3074 7724/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 7725 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 7726 */
2ffcc981 7727static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
7728{
7729 struct tg3 *tp = netdev_priv(dev);
92cd3a17 7730 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 7731 u32 budget;
432aa7ed 7732 int i = -1, would_hit_hwbug;
90079ce8 7733 dma_addr_t mapping;
24f4efd4
MC
7734 struct tg3_napi *tnapi;
7735 struct netdev_queue *txq;
432aa7ed 7736 unsigned int last;
f4188d8a 7737
24f4efd4
MC
7738 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
7739 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 7740 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 7741 tnapi++;
1da177e4 7742
84b67b27
MC
7743 budget = tg3_tx_avail(tnapi);
7744
00b70504 7745 /* We are running in BH disabled context with netif_tx_lock
bea3348e 7746 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
7747 * interrupt. Furthermore, IRQ processing runs lockless so we have
7748 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 7749 */
84b67b27 7750 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
7751 if (!netif_tx_queue_stopped(txq)) {
7752 netif_tx_stop_queue(txq);
1f064a87
SH
7753
7754 /* This is a hard error, log it. */
5129c3a3
MC
7755 netdev_err(dev,
7756 "BUG! Tx Ring full when queue awake!\n");
1f064a87 7757 }
1da177e4
LT
7758 return NETDEV_TX_BUSY;
7759 }
7760
f3f3f27e 7761 entry = tnapi->tx_prod;
1da177e4 7762 base_flags = 0;
84fa7933 7763 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 7764 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 7765
be98da6a
MC
7766 mss = skb_shinfo(skb)->gso_size;
7767 if (mss) {
eddc9ec5 7768 struct iphdr *iph;
34195c3d 7769 u32 tcp_opt_len, hdr_len;
1da177e4
LT
7770
7771 if (skb_header_cloned(skb) &&
48855432
ED
7772 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
7773 goto drop;
1da177e4 7774
34195c3d 7775 iph = ip_hdr(skb);
ab6a5bb6 7776 tcp_opt_len = tcp_optlen(skb);
1da177e4 7777
a5a11955 7778 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 7779
a5a11955 7780 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
7781 iph->check = 0;
7782 iph->tot_len = htons(mss + hdr_len);
7783 }
7784
52c0fd83 7785 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 7786 tg3_flag(tp, TSO_BUG))
de6f31eb 7787 return tg3_tso_bug(tp, skb);
52c0fd83 7788
1da177e4
LT
7789 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
7790 TXD_FLAG_CPU_POST_DMA);
7791
63c3a66f
JP
7792 if (tg3_flag(tp, HW_TSO_1) ||
7793 tg3_flag(tp, HW_TSO_2) ||
7794 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 7795 tcp_hdr(skb)->check = 0;
1da177e4 7796 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
7797 } else
7798 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
7799 iph->daddr, 0,
7800 IPPROTO_TCP,
7801 0);
1da177e4 7802
63c3a66f 7803 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
7804 mss |= (hdr_len & 0xc) << 12;
7805 if (hdr_len & 0x10)
7806 base_flags |= 0x00000010;
7807 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 7808 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 7809 mss |= hdr_len << 9;
63c3a66f 7810 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 7811 tg3_asic_rev(tp) == ASIC_REV_5705) {
eddc9ec5 7812 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7813 int tsflags;
7814
eddc9ec5 7815 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7816 mss |= (tsflags << 11);
7817 }
7818 } else {
eddc9ec5 7819 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
7820 int tsflags;
7821
eddc9ec5 7822 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
7823 base_flags |= tsflags << 12;
7824 }
7825 }
7826 }
bf933c80 7827
93a700a9
MC
7828 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
7829 !mss && skb->len > VLAN_ETH_FRAME_LEN)
7830 base_flags |= TXD_FLAG_JMB_PKT;
7831
92cd3a17
MC
7832 if (vlan_tx_tag_present(skb)) {
7833 base_flags |= TXD_FLAG_VLAN;
7834 vlan = vlan_tx_tag_get(skb);
7835 }
1da177e4 7836
fb4ce8ad
MC
7837 if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
7838 tg3_flag(tp, TX_TSTAMP_EN)) {
7839 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
7840 base_flags |= TXD_FLAG_HWTSTAMP;
7841 }
7842
f4188d8a
AD
7843 len = skb_headlen(skb);
7844
7845 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
7846 if (pci_dma_mapping_error(tp->pdev, mapping))
7847 goto drop;
7848
90079ce8 7849
f3f3f27e 7850 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 7851 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
7852
7853 would_hit_hwbug = 0;
7854
63c3a66f 7855 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 7856 would_hit_hwbug = 1;
1da177e4 7857
84b67b27 7858 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 7859 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 7860 mss, vlan)) {
d1a3b737 7861 would_hit_hwbug = 1;
ba1142e4 7862 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
7863 u32 tmp_mss = mss;
7864
7865 if (!tg3_flag(tp, HW_TSO_1) &&
7866 !tg3_flag(tp, HW_TSO_2) &&
7867 !tg3_flag(tp, HW_TSO_3))
7868 tmp_mss = 0;
7869
c5665a53
MC
7870 /* Now loop through additional data
7871 * fragments, and queue them.
7872 */
1da177e4
LT
7873 last = skb_shinfo(skb)->nr_frags - 1;
7874 for (i = 0; i <= last; i++) {
7875 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
7876
9e903e08 7877 len = skb_frag_size(frag);
dc234d0b 7878 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 7879 len, DMA_TO_DEVICE);
1da177e4 7880
f3f3f27e 7881 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 7882 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 7883 mapping);
5d6bcdfe 7884 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 7885 goto dma_error;
1da177e4 7886
b9e45482
MC
7887 if (!budget ||
7888 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
7889 len, base_flags |
7890 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 7891 tmp_mss, vlan)) {
72f2afb8 7892 would_hit_hwbug = 1;
b9e45482
MC
7893 break;
7894 }
1da177e4
LT
7895 }
7896 }
7897
7898 if (would_hit_hwbug) {
0d681b27 7899 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
7900
7901 /* If the workaround fails due to memory/mapping
7902 * failure, silently drop this packet.
7903 */
84b67b27
MC
7904 entry = tnapi->tx_prod;
7905 budget = tg3_tx_avail(tnapi);
f7ff1987 7906 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 7907 base_flags, mss, vlan))
48855432 7908 goto drop_nofree;
1da177e4
LT
7909 }
7910
d515b450 7911 skb_tx_timestamp(skb);
5cb917bc 7912 netdev_tx_sent_queue(txq, skb->len);
d515b450 7913
6541b806
MC
7914 /* Sync BD data before updating mailbox */
7915 wmb();
7916
1da177e4 7917 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 7918 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 7919
f3f3f27e
MC
7920 tnapi->tx_prod = entry;
7921 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 7922 netif_tx_stop_queue(txq);
f65aac16
MC
7923
7924 /* netif_tx_stop_queue() must be done before checking
7925 * checking tx index in tg3_tx_avail() below, because in
7926 * tg3_tx(), we update tx index before checking for
7927 * netif_tx_queue_stopped().
7928 */
7929 smp_mb();
f3f3f27e 7930 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 7931 netif_tx_wake_queue(txq);
51b91468 7932 }
1da177e4 7933
cdd0db05 7934 mmiowb();
1da177e4 7935 return NETDEV_TX_OK;
f4188d8a
AD
7936
7937dma_error:
ba1142e4 7938 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 7939 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
7940drop:
7941 dev_kfree_skb(skb);
7942drop_nofree:
7943 tp->tx_dropped++;
f4188d8a 7944 return NETDEV_TX_OK;
1da177e4
LT
7945}
7946
6e01b20b
MC
7947static void tg3_mac_loopback(struct tg3 *tp, bool enable)
7948{
7949 if (enable) {
7950 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
7951 MAC_MODE_PORT_MODE_MASK);
7952
7953 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
7954
7955 if (!tg3_flag(tp, 5705_PLUS))
7956 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
7957
7958 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
7959 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
7960 else
7961 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7962 } else {
7963 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
7964
7965 if (tg3_flag(tp, 5705_PLUS) ||
7966 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
4153577a 7967 tg3_asic_rev(tp) == ASIC_REV_5700)
6e01b20b
MC
7968 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
7969 }
7970
7971 tw32(MAC_MODE, tp->mac_mode);
7972 udelay(40);
7973}
7974
941ec90f 7975static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 7976{
941ec90f 7977 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
7978
7979 tg3_phy_toggle_apd(tp, false);
953c96e0 7980 tg3_phy_toggle_automdix(tp, false);
5e5a7f37 7981
941ec90f
MC
7982 if (extlpbk && tg3_phy_set_extloopbk(tp))
7983 return -EIO;
7984
7985 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
7986 switch (speed) {
7987 case SPEED_10:
7988 break;
7989 case SPEED_100:
7990 bmcr |= BMCR_SPEED100;
7991 break;
7992 case SPEED_1000:
7993 default:
7994 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7995 speed = SPEED_100;
7996 bmcr |= BMCR_SPEED100;
7997 } else {
7998 speed = SPEED_1000;
7999 bmcr |= BMCR_SPEED1000;
8000 }
8001 }
8002
941ec90f
MC
8003 if (extlpbk) {
8004 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
8005 tg3_readphy(tp, MII_CTRL1000, &val);
8006 val |= CTL1000_AS_MASTER |
8007 CTL1000_ENABLE_MASTER;
8008 tg3_writephy(tp, MII_CTRL1000, val);
8009 } else {
8010 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
8011 MII_TG3_FET_PTEST_TRIM_2;
8012 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
8013 }
8014 } else
8015 bmcr |= BMCR_LOOPBACK;
8016
5e5a7f37
MC
8017 tg3_writephy(tp, MII_BMCR, bmcr);
8018
8019 /* The write needs to be flushed for the FETs */
8020 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
8021 tg3_readphy(tp, MII_BMCR, &bmcr);
8022
8023 udelay(40);
8024
8025 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a 8026 tg3_asic_rev(tp) == ASIC_REV_5785) {
941ec90f 8027 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
8028 MII_TG3_FET_PTEST_FRC_TX_LINK |
8029 MII_TG3_FET_PTEST_FRC_TX_LOCK);
8030
8031 /* The write needs to be flushed for the AC131 */
8032 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
8033 }
8034
8035 /* Reset to prevent losing 1st rx packet intermittently */
8036 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
8037 tg3_flag(tp, 5780_CLASS)) {
8038 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8039 udelay(10);
8040 tw32_f(MAC_RX_MODE, tp->rx_mode);
8041 }
8042
8043 mac_mode = tp->mac_mode &
8044 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
8045 if (speed == SPEED_1000)
8046 mac_mode |= MAC_MODE_PORT_MODE_GMII;
8047 else
8048 mac_mode |= MAC_MODE_PORT_MODE_MII;
8049
4153577a 8050 if (tg3_asic_rev(tp) == ASIC_REV_5700) {
5e5a7f37
MC
8051 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
8052
8053 if (masked_phy_id == TG3_PHY_ID_BCM5401)
8054 mac_mode &= ~MAC_MODE_LINK_POLARITY;
8055 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
8056 mac_mode |= MAC_MODE_LINK_POLARITY;
8057
8058 tg3_writephy(tp, MII_TG3_EXT_CTRL,
8059 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
8060 }
8061
8062 tw32(MAC_MODE, mac_mode);
8063 udelay(40);
941ec90f
MC
8064
8065 return 0;
5e5a7f37
MC
8066}
8067
c8f44aff 8068static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
8069{
8070 struct tg3 *tp = netdev_priv(dev);
8071
8072 if (features & NETIF_F_LOOPBACK) {
8073 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
8074 return;
8075
06c03c02 8076 spin_lock_bh(&tp->lock);
6e01b20b 8077 tg3_mac_loopback(tp, true);
06c03c02
MB
8078 netif_carrier_on(tp->dev);
8079 spin_unlock_bh(&tp->lock);
8080 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
8081 } else {
8082 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
8083 return;
8084
06c03c02 8085 spin_lock_bh(&tp->lock);
6e01b20b 8086 tg3_mac_loopback(tp, false);
06c03c02 8087 /* Force link status check */
953c96e0 8088 tg3_setup_phy(tp, true);
06c03c02
MB
8089 spin_unlock_bh(&tp->lock);
8090 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
8091 }
8092}
8093
c8f44aff
MM
8094static netdev_features_t tg3_fix_features(struct net_device *dev,
8095 netdev_features_t features)
dc668910
MM
8096{
8097 struct tg3 *tp = netdev_priv(dev);
8098
63c3a66f 8099 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
8100 features &= ~NETIF_F_ALL_TSO;
8101
8102 return features;
8103}
8104
c8f44aff 8105static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 8106{
c8f44aff 8107 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
8108
8109 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
8110 tg3_set_loopback(dev, features);
8111
8112 return 0;
8113}
8114
21f581a5
MC
8115static void tg3_rx_prodring_free(struct tg3 *tp,
8116 struct tg3_rx_prodring_set *tpr)
1da177e4 8117{
1da177e4
LT
8118 int i;
8119
8fea32b9 8120 if (tpr != &tp->napi[0].prodring) {
b196c7e4 8121 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 8122 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 8123 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
8124 tp->rx_pkt_map_sz);
8125
63c3a66f 8126 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
8127 for (i = tpr->rx_jmb_cons_idx;
8128 i != tpr->rx_jmb_prod_idx;
2c49a44d 8129 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 8130 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
8131 TG3_RX_JMB_MAP_SZ);
8132 }
8133 }
8134
2b2cdb65 8135 return;
b196c7e4 8136 }
1da177e4 8137
2c49a44d 8138 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 8139 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 8140 tp->rx_pkt_map_sz);
1da177e4 8141
63c3a66f 8142 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 8143 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 8144 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 8145 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
8146 }
8147}
8148
c6cdf436 8149/* Initialize rx rings for packet processing.
1da177e4
LT
8150 *
8151 * The chip has been shut down and the driver detached from
8152 * the networking, so no interrupts or new tx packets will
8153 * end up in the driver. tp->{tx,}lock are held and thus
8154 * we may not sleep.
8155 */
21f581a5
MC
8156static int tg3_rx_prodring_alloc(struct tg3 *tp,
8157 struct tg3_rx_prodring_set *tpr)
1da177e4 8158{
287be12e 8159 u32 i, rx_pkt_dma_sz;
1da177e4 8160
b196c7e4
MC
8161 tpr->rx_std_cons_idx = 0;
8162 tpr->rx_std_prod_idx = 0;
8163 tpr->rx_jmb_cons_idx = 0;
8164 tpr->rx_jmb_prod_idx = 0;
8165
8fea32b9 8166 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
8167 memset(&tpr->rx_std_buffers[0], 0,
8168 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 8169 if (tpr->rx_jmb_buffers)
2b2cdb65 8170 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 8171 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
8172 goto done;
8173 }
8174
1da177e4 8175 /* Zero out all descriptors. */
2c49a44d 8176 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 8177
287be12e 8178 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 8179 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
8180 tp->dev->mtu > ETH_DATA_LEN)
8181 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
8182 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 8183
1da177e4
LT
8184 /* Initialize invariants of the rings, we only set this
8185 * stuff once. This works because the card does not
8186 * write into the rx buffer posting rings.
8187 */
2c49a44d 8188 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
8189 struct tg3_rx_buffer_desc *rxd;
8190
21f581a5 8191 rxd = &tpr->rx_std[i];
287be12e 8192 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
8193 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
8194 rxd->opaque = (RXD_OPAQUE_RING_STD |
8195 (i << RXD_OPAQUE_INDEX_SHIFT));
8196 }
8197
1da177e4
LT
8198 /* Now allocate fresh SKBs for each rx ring. */
8199 for (i = 0; i < tp->rx_pending; i++) {
8d4057a9
ED
8200 unsigned int frag_size;
8201
8202 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
8203 &frag_size) < 0) {
5129c3a3
MC
8204 netdev_warn(tp->dev,
8205 "Using a smaller RX standard ring. Only "
8206 "%d out of %d buffers were allocated "
8207 "successfully\n", i, tp->rx_pending);
32d8c572 8208 if (i == 0)
cf7a7298 8209 goto initfail;
32d8c572 8210 tp->rx_pending = i;
1da177e4 8211 break;
32d8c572 8212 }
1da177e4
LT
8213 }
8214
63c3a66f 8215 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
8216 goto done;
8217
2c49a44d 8218 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 8219
63c3a66f 8220 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 8221 goto done;
cf7a7298 8222
2c49a44d 8223 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
8224 struct tg3_rx_buffer_desc *rxd;
8225
8226 rxd = &tpr->rx_jmb[i].std;
8227 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
8228 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
8229 RXD_FLAG_JUMBO;
8230 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
8231 (i << RXD_OPAQUE_INDEX_SHIFT));
8232 }
8233
8234 for (i = 0; i < tp->rx_jumbo_pending; i++) {
8d4057a9
ED
8235 unsigned int frag_size;
8236
8237 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
8238 &frag_size) < 0) {
5129c3a3
MC
8239 netdev_warn(tp->dev,
8240 "Using a smaller RX jumbo ring. Only %d "
8241 "out of %d buffers were allocated "
8242 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
8243 if (i == 0)
8244 goto initfail;
8245 tp->rx_jumbo_pending = i;
8246 break;
1da177e4
LT
8247 }
8248 }
cf7a7298
MC
8249
8250done:
32d8c572 8251 return 0;
cf7a7298
MC
8252
8253initfail:
21f581a5 8254 tg3_rx_prodring_free(tp, tpr);
cf7a7298 8255 return -ENOMEM;
1da177e4
LT
8256}
8257
21f581a5
MC
8258static void tg3_rx_prodring_fini(struct tg3 *tp,
8259 struct tg3_rx_prodring_set *tpr)
1da177e4 8260{
21f581a5
MC
8261 kfree(tpr->rx_std_buffers);
8262 tpr->rx_std_buffers = NULL;
8263 kfree(tpr->rx_jmb_buffers);
8264 tpr->rx_jmb_buffers = NULL;
8265 if (tpr->rx_std) {
4bae65c8
MC
8266 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
8267 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 8268 tpr->rx_std = NULL;
1da177e4 8269 }
21f581a5 8270 if (tpr->rx_jmb) {
4bae65c8
MC
8271 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
8272 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 8273 tpr->rx_jmb = NULL;
1da177e4 8274 }
cf7a7298
MC
8275}
8276
21f581a5
MC
8277static int tg3_rx_prodring_init(struct tg3 *tp,
8278 struct tg3_rx_prodring_set *tpr)
cf7a7298 8279{
2c49a44d
MC
8280 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
8281 GFP_KERNEL);
21f581a5 8282 if (!tpr->rx_std_buffers)
cf7a7298
MC
8283 return -ENOMEM;
8284
4bae65c8
MC
8285 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
8286 TG3_RX_STD_RING_BYTES(tp),
8287 &tpr->rx_std_mapping,
8288 GFP_KERNEL);
21f581a5 8289 if (!tpr->rx_std)
cf7a7298
MC
8290 goto err_out;
8291
63c3a66f 8292 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 8293 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
8294 GFP_KERNEL);
8295 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
8296 goto err_out;
8297
4bae65c8
MC
8298 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
8299 TG3_RX_JMB_RING_BYTES(tp),
8300 &tpr->rx_jmb_mapping,
8301 GFP_KERNEL);
21f581a5 8302 if (!tpr->rx_jmb)
cf7a7298
MC
8303 goto err_out;
8304 }
8305
8306 return 0;
8307
8308err_out:
21f581a5 8309 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
8310 return -ENOMEM;
8311}
8312
8313/* Free up pending packets in all rx/tx rings.
8314 *
8315 * The chip has been shut down and the driver detached from
8316 * the networking, so no interrupts or new tx packets will
8317 * end up in the driver. tp->{tx,}lock is not held and we are not
8318 * in an interrupt context and thus may sleep.
8319 */
8320static void tg3_free_rings(struct tg3 *tp)
8321{
f77a6a8e 8322 int i, j;
cf7a7298 8323
f77a6a8e
MC
8324 for (j = 0; j < tp->irq_cnt; j++) {
8325 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 8326
8fea32b9 8327 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 8328
0c1d0e2b
MC
8329 if (!tnapi->tx_buffers)
8330 continue;
8331
0d681b27
MC
8332 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
8333 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 8334
0d681b27 8335 if (!skb)
f77a6a8e 8336 continue;
cf7a7298 8337
ba1142e4
MC
8338 tg3_tx_skb_unmap(tnapi, i,
8339 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
8340
8341 dev_kfree_skb_any(skb);
8342 }
5cb917bc 8343 netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
2b2cdb65 8344 }
cf7a7298
MC
8345}
8346
8347/* Initialize tx/rx rings for packet processing.
8348 *
8349 * The chip has been shut down and the driver detached from
8350 * the networking, so no interrupts or new tx packets will
8351 * end up in the driver. tp->{tx,}lock are held and thus
8352 * we may not sleep.
8353 */
8354static int tg3_init_rings(struct tg3 *tp)
8355{
f77a6a8e 8356 int i;
72334482 8357
cf7a7298
MC
8358 /* Free up all the SKBs. */
8359 tg3_free_rings(tp);
8360
f77a6a8e
MC
8361 for (i = 0; i < tp->irq_cnt; i++) {
8362 struct tg3_napi *tnapi = &tp->napi[i];
8363
8364 tnapi->last_tag = 0;
8365 tnapi->last_irq_tag = 0;
8366 tnapi->hw_status->status = 0;
8367 tnapi->hw_status->status_tag = 0;
8368 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 8369
f77a6a8e
MC
8370 tnapi->tx_prod = 0;
8371 tnapi->tx_cons = 0;
0c1d0e2b
MC
8372 if (tnapi->tx_ring)
8373 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
8374
8375 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
8376 if (tnapi->rx_rcb)
8377 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 8378
8fea32b9 8379 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 8380 tg3_free_rings(tp);
2b2cdb65 8381 return -ENOMEM;
e4af1af9 8382 }
f77a6a8e 8383 }
72334482 8384
2b2cdb65 8385 return 0;
cf7a7298
MC
8386}
8387
49a359e3 8388static void tg3_mem_tx_release(struct tg3 *tp)
cf7a7298 8389{
f77a6a8e 8390 int i;
898a56f8 8391
49a359e3 8392 for (i = 0; i < tp->irq_max; i++) {
f77a6a8e
MC
8393 struct tg3_napi *tnapi = &tp->napi[i];
8394
8395 if (tnapi->tx_ring) {
4bae65c8 8396 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
8397 tnapi->tx_ring, tnapi->tx_desc_mapping);
8398 tnapi->tx_ring = NULL;
8399 }
8400
8401 kfree(tnapi->tx_buffers);
8402 tnapi->tx_buffers = NULL;
49a359e3
MC
8403 }
8404}
f77a6a8e 8405
49a359e3
MC
8406static int tg3_mem_tx_acquire(struct tg3 *tp)
8407{
8408 int i;
8409 struct tg3_napi *tnapi = &tp->napi[0];
8410
8411 /* If multivector TSS is enabled, vector 0 does not handle
8412 * tx interrupts. Don't allocate any resources for it.
8413 */
8414 if (tg3_flag(tp, ENABLE_TSS))
8415 tnapi++;
8416
8417 for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
8418 tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
8419 TG3_TX_RING_SIZE, GFP_KERNEL);
8420 if (!tnapi->tx_buffers)
8421 goto err_out;
8422
8423 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
8424 TG3_TX_RING_BYTES,
8425 &tnapi->tx_desc_mapping,
8426 GFP_KERNEL);
8427 if (!tnapi->tx_ring)
8428 goto err_out;
8429 }
8430
8431 return 0;
8432
8433err_out:
8434 tg3_mem_tx_release(tp);
8435 return -ENOMEM;
8436}
8437
8438static void tg3_mem_rx_release(struct tg3 *tp)
8439{
8440 int i;
8441
8442 for (i = 0; i < tp->irq_max; i++) {
8443 struct tg3_napi *tnapi = &tp->napi[i];
f77a6a8e 8444
8fea32b9
MC
8445 tg3_rx_prodring_fini(tp, &tnapi->prodring);
8446
49a359e3
MC
8447 if (!tnapi->rx_rcb)
8448 continue;
8449
8450 dma_free_coherent(&tp->pdev->dev,
8451 TG3_RX_RCB_RING_BYTES(tp),
8452 tnapi->rx_rcb,
8453 tnapi->rx_rcb_mapping);
8454 tnapi->rx_rcb = NULL;
8455 }
8456}
8457
8458static int tg3_mem_rx_acquire(struct tg3 *tp)
8459{
8460 unsigned int i, limit;
8461
8462 limit = tp->rxq_cnt;
8463
8464 /* If RSS is enabled, we need a (dummy) producer ring
8465 * set on vector zero. This is the true hw prodring.
8466 */
8467 if (tg3_flag(tp, ENABLE_RSS))
8468 limit++;
8469
8470 for (i = 0; i < limit; i++) {
8471 struct tg3_napi *tnapi = &tp->napi[i];
8472
8473 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
8474 goto err_out;
8475
8476 /* If multivector RSS is enabled, vector 0
8477 * does not handle rx or tx interrupts.
8478 * Don't allocate any resources for it.
8479 */
8480 if (!i && tg3_flag(tp, ENABLE_RSS))
8481 continue;
8482
8483 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
8484 TG3_RX_RCB_RING_BYTES(tp),
8485 &tnapi->rx_rcb_mapping,
1f9061d2 8486 GFP_KERNEL | __GFP_ZERO);
49a359e3
MC
8487 if (!tnapi->rx_rcb)
8488 goto err_out;
49a359e3
MC
8489 }
8490
8491 return 0;
8492
8493err_out:
8494 tg3_mem_rx_release(tp);
8495 return -ENOMEM;
8496}
8497
8498/*
8499 * Must not be invoked with interrupt sources disabled and
8500 * the hardware shutdown down.
8501 */
8502static void tg3_free_consistent(struct tg3 *tp)
8503{
8504 int i;
8505
8506 for (i = 0; i < tp->irq_cnt; i++) {
8507 struct tg3_napi *tnapi = &tp->napi[i];
8508
f77a6a8e 8509 if (tnapi->hw_status) {
4bae65c8
MC
8510 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
8511 tnapi->hw_status,
8512 tnapi->status_mapping);
f77a6a8e
MC
8513 tnapi->hw_status = NULL;
8514 }
1da177e4 8515 }
f77a6a8e 8516
49a359e3
MC
8517 tg3_mem_rx_release(tp);
8518 tg3_mem_tx_release(tp);
8519
1da177e4 8520 if (tp->hw_stats) {
4bae65c8
MC
8521 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
8522 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
8523 tp->hw_stats = NULL;
8524 }
8525}
8526
8527/*
8528 * Must not be invoked with interrupt sources disabled and
8529 * the hardware shutdown down. Can sleep.
8530 */
8531static int tg3_alloc_consistent(struct tg3 *tp)
8532{
f77a6a8e 8533 int i;
898a56f8 8534
4bae65c8
MC
8535 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
8536 sizeof(struct tg3_hw_stats),
8537 &tp->stats_mapping,
1f9061d2 8538 GFP_KERNEL | __GFP_ZERO);
f77a6a8e 8539 if (!tp->hw_stats)
1da177e4
LT
8540 goto err_out;
8541
f77a6a8e
MC
8542 for (i = 0; i < tp->irq_cnt; i++) {
8543 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 8544 struct tg3_hw_status *sblk;
1da177e4 8545
4bae65c8
MC
8546 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
8547 TG3_HW_STATUS_SIZE,
8548 &tnapi->status_mapping,
1f9061d2 8549 GFP_KERNEL | __GFP_ZERO);
f77a6a8e
MC
8550 if (!tnapi->hw_status)
8551 goto err_out;
898a56f8 8552
8d9d7cfc
MC
8553 sblk = tnapi->hw_status;
8554
49a359e3 8555 if (tg3_flag(tp, ENABLE_RSS)) {
86449944 8556 u16 *prodptr = NULL;
8fea32b9 8557
49a359e3
MC
8558 /*
8559 * When RSS is enabled, the status block format changes
8560 * slightly. The "rx_jumbo_consumer", "reserved",
8561 * and "rx_mini_consumer" members get mapped to the
8562 * other three rx return ring producer indexes.
8563 */
8564 switch (i) {
8565 case 1:
8566 prodptr = &sblk->idx[0].rx_producer;
8567 break;
8568 case 2:
8569 prodptr = &sblk->rx_jumbo_consumer;
8570 break;
8571 case 3:
8572 prodptr = &sblk->reserved;
8573 break;
8574 case 4:
8575 prodptr = &sblk->rx_mini_consumer;
f891ea16
MC
8576 break;
8577 }
49a359e3
MC
8578 tnapi->rx_rcb_prod_idx = prodptr;
8579 } else {
8d9d7cfc 8580 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
8d9d7cfc 8581 }
f77a6a8e 8582 }
1da177e4 8583
49a359e3
MC
8584 if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
8585 goto err_out;
8586
1da177e4
LT
8587 return 0;
8588
8589err_out:
8590 tg3_free_consistent(tp);
8591 return -ENOMEM;
8592}
8593
8594#define MAX_WAIT_CNT 1000
8595
8596/* To stop a block, clear the enable bit and poll till it
8597 * clears. tp->lock is held.
8598 */
953c96e0 8599static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
1da177e4
LT
8600{
8601 unsigned int i;
8602 u32 val;
8603
63c3a66f 8604 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8605 switch (ofs) {
8606 case RCVLSC_MODE:
8607 case DMAC_MODE:
8608 case MBFREE_MODE:
8609 case BUFMGR_MODE:
8610 case MEMARB_MODE:
8611 /* We can't enable/disable these bits of the
8612 * 5705/5750, just say success.
8613 */
8614 return 0;
8615
8616 default:
8617 break;
855e1111 8618 }
1da177e4
LT
8619 }
8620
8621 val = tr32(ofs);
8622 val &= ~enable_bit;
8623 tw32_f(ofs, val);
8624
8625 for (i = 0; i < MAX_WAIT_CNT; i++) {
6d446ec3
GS
8626 if (pci_channel_offline(tp->pdev)) {
8627 dev_err(&tp->pdev->dev,
8628 "tg3_stop_block device offline, "
8629 "ofs=%lx enable_bit=%x\n",
8630 ofs, enable_bit);
8631 return -ENODEV;
8632 }
8633
1da177e4
LT
8634 udelay(100);
8635 val = tr32(ofs);
8636 if ((val & enable_bit) == 0)
8637 break;
8638 }
8639
b3b7d6be 8640 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
8641 dev_err(&tp->pdev->dev,
8642 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
8643 ofs, enable_bit);
1da177e4
LT
8644 return -ENODEV;
8645 }
8646
8647 return 0;
8648}
8649
8650/* tp->lock is held. */
953c96e0 8651static int tg3_abort_hw(struct tg3 *tp, bool silent)
1da177e4
LT
8652{
8653 int i, err;
8654
8655 tg3_disable_ints(tp);
8656
6d446ec3
GS
8657 if (pci_channel_offline(tp->pdev)) {
8658 tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
8659 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8660 err = -ENODEV;
8661 goto err_no_dev;
8662 }
8663
1da177e4
LT
8664 tp->rx_mode &= ~RX_MODE_ENABLE;
8665 tw32_f(MAC_RX_MODE, tp->rx_mode);
8666 udelay(10);
8667
b3b7d6be
DM
8668 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
8669 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
8670 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
8671 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
8672 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
8673 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
8674
8675 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
8676 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
8677 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
8678 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
8679 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
8680 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
8681 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
8682
8683 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
8684 tw32_f(MAC_MODE, tp->mac_mode);
8685 udelay(40);
8686
8687 tp->tx_mode &= ~TX_MODE_ENABLE;
8688 tw32_f(MAC_TX_MODE, tp->tx_mode);
8689
8690 for (i = 0; i < MAX_WAIT_CNT; i++) {
8691 udelay(100);
8692 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
8693 break;
8694 }
8695 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
8696 dev_err(&tp->pdev->dev,
8697 "%s timed out, TX_MODE_ENABLE will not clear "
8698 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 8699 err |= -ENODEV;
1da177e4
LT
8700 }
8701
e6de8ad1 8702 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
8703 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
8704 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
8705
8706 tw32(FTQ_RESET, 0xffffffff);
8707 tw32(FTQ_RESET, 0x00000000);
8708
b3b7d6be
DM
8709 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
8710 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 8711
6d446ec3 8712err_no_dev:
f77a6a8e
MC
8713 for (i = 0; i < tp->irq_cnt; i++) {
8714 struct tg3_napi *tnapi = &tp->napi[i];
8715 if (tnapi->hw_status)
8716 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8717 }
1da177e4 8718
1da177e4
LT
8719 return err;
8720}
8721
ee6a99b5
MC
8722/* Save PCI command register before chip reset */
8723static void tg3_save_pci_state(struct tg3 *tp)
8724{
8a6eac90 8725 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
8726}
8727
8728/* Restore PCI state after chip reset */
8729static void tg3_restore_pci_state(struct tg3 *tp)
8730{
8731 u32 val;
8732
8733 /* Re-enable indirect register accesses. */
8734 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
8735 tp->misc_host_ctrl);
8736
8737 /* Set MAX PCI retry to zero. */
8738 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
4153577a 8739 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 8740 tg3_flag(tp, PCIX_MODE))
ee6a99b5 8741 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 8742 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 8743 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 8744 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8745 PCISTATE_ALLOW_APE_SHMEM_WR |
8746 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
8747 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
8748
8a6eac90 8749 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 8750
2c55a3d0
MC
8751 if (!tg3_flag(tp, PCI_EXPRESS)) {
8752 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
8753 tp->pci_cacheline_sz);
8754 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
8755 tp->pci_lat_timer);
114342f2 8756 }
5f5c51e3 8757
ee6a99b5 8758 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 8759 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8760 u16 pcix_cmd;
8761
8762 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8763 &pcix_cmd);
8764 pcix_cmd &= ~PCI_X_CMD_ERO;
8765 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8766 pcix_cmd);
8767 }
ee6a99b5 8768
63c3a66f 8769 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
8770
8771 /* Chip reset on 5780 will reset MSI enable bit,
8772 * so need to restore it.
8773 */
63c3a66f 8774 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
8775 u16 ctrl;
8776
8777 pci_read_config_word(tp->pdev,
8778 tp->msi_cap + PCI_MSI_FLAGS,
8779 &ctrl);
8780 pci_write_config_word(tp->pdev,
8781 tp->msi_cap + PCI_MSI_FLAGS,
8782 ctrl | PCI_MSI_FLAGS_ENABLE);
8783 val = tr32(MSGINT_MODE);
8784 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
8785 }
8786 }
8787}
8788
1da177e4
LT
8789/* tp->lock is held. */
8790static int tg3_chip_reset(struct tg3 *tp)
8791{
8792 u32 val;
1ee582d8 8793 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 8794 int i, err;
1da177e4 8795
f49639e6
DM
8796 tg3_nvram_lock(tp);
8797
77b483f1
MC
8798 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
8799
f49639e6
DM
8800 /* No matching tg3_nvram_unlock() after this because
8801 * chip reset below will undo the nvram lock.
8802 */
8803 tp->nvram_lock_cnt = 0;
1da177e4 8804
ee6a99b5
MC
8805 /* GRC_MISC_CFG core clock reset will clear the memory
8806 * enable bit in PCI register 4 and the MSI enable bit
8807 * on some chips, so we save relevant registers here.
8808 */
8809 tg3_save_pci_state(tp);
8810
4153577a 8811 if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
63c3a66f 8812 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
8813 tw32(GRC_FASTBOOT_PC, 0);
8814
1da177e4
LT
8815 /*
8816 * We must avoid the readl() that normally takes place.
8817 * It locks machines, causes machine checks, and other
8818 * fun things. So, temporarily disable the 5701
8819 * hardware workaround, while we do the reset.
8820 */
1ee582d8
MC
8821 write_op = tp->write32;
8822 if (write_op == tg3_write_flush_reg32)
8823 tp->write32 = tg3_write32;
1da177e4 8824
d18edcb2
MC
8825 /* Prevent the irq handler from reading or writing PCI registers
8826 * during chip reset when the memory enable bit in the PCI command
8827 * register may be cleared. The chip does not generate interrupt
8828 * at this time, but the irq handler may still be called due to irq
8829 * sharing or irqpoll.
8830 */
63c3a66f 8831 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
8832 for (i = 0; i < tp->irq_cnt; i++) {
8833 struct tg3_napi *tnapi = &tp->napi[i];
8834 if (tnapi->hw_status) {
8835 tnapi->hw_status->status = 0;
8836 tnapi->hw_status->status_tag = 0;
8837 }
8838 tnapi->last_tag = 0;
8839 tnapi->last_irq_tag = 0;
b8fa2f3a 8840 }
d18edcb2 8841 smp_mb();
4f125f42
MC
8842
8843 for (i = 0; i < tp->irq_cnt; i++)
8844 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 8845
4153577a 8846 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
255ca311
MC
8847 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8848 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
8849 }
8850
1da177e4
LT
8851 /* do the reset */
8852 val = GRC_MISC_CFG_CORECLK_RESET;
8853
63c3a66f 8854 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91 8855 /* Force PCIe 1.0a mode */
4153577a 8856 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 8857 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
8858 tr32(TG3_PCIE_PHY_TSTCTL) ==
8859 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
8860 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
8861
4153577a 8862 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
1da177e4
LT
8863 tw32(GRC_MISC_CFG, (1 << 29));
8864 val |= (1 << 29);
8865 }
8866 }
8867
4153577a 8868 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
8869 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
8870 tw32(GRC_VCPU_EXT_CTRL,
8871 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
8872 }
8873
f37500d3 8874 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 8875 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 8876 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 8877
1da177e4
LT
8878 tw32(GRC_MISC_CFG, val);
8879
1ee582d8
MC
8880 /* restore 5701 hardware bug workaround write method */
8881 tp->write32 = write_op;
1da177e4
LT
8882
8883 /* Unfortunately, we have to delay before the PCI read back.
8884 * Some 575X chips even will not respond to a PCI cfg access
8885 * when the reset command is given to the chip.
8886 *
8887 * How do these hardware designers expect things to work
8888 * properly if the PCI write is posted for a long period
8889 * of time? It is always necessary to have some method by
8890 * which a register read back can occur to push the write
8891 * out which does the reset.
8892 *
8893 * For most tg3 variants the trick below was working.
8894 * Ho hum...
8895 */
8896 udelay(120);
8897
8898 /* Flush PCI posted writes. The normal MMIO registers
8899 * are inaccessible at this time so this is the only
8900 * way to make this reliably (actually, this is no longer
8901 * the case, see above). I tried to use indirect
8902 * register read/write but this upset some 5701 variants.
8903 */
8904 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
8905
8906 udelay(120);
8907
0f49bfbd 8908 if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
e7126997
MC
8909 u16 val16;
8910
4153577a 8911 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
86449944 8912 int j;
1da177e4
LT
8913 u32 cfg_val;
8914
8915 /* Wait for link training to complete. */
86449944 8916 for (j = 0; j < 5000; j++)
1da177e4
LT
8917 udelay(100);
8918
8919 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
8920 pci_write_config_dword(tp->pdev, 0xc4,
8921 cfg_val | (1 << 15));
8922 }
5e7dfd0f 8923
e7126997 8924 /* Clear the "no snoop" and "relaxed ordering" bits. */
0f49bfbd 8925 val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
e7126997
MC
8926 /*
8927 * Older PCIe devices only support the 128 byte
8928 * MPS setting. Enforce the restriction.
5e7dfd0f 8929 */
63c3a66f 8930 if (!tg3_flag(tp, CPMU_PRESENT))
0f49bfbd
JL
8931 val16 |= PCI_EXP_DEVCTL_PAYLOAD;
8932 pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
5e7dfd0f 8933
5e7dfd0f 8934 /* Clear error status */
0f49bfbd 8935 pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
5e7dfd0f
MC
8936 PCI_EXP_DEVSTA_CED |
8937 PCI_EXP_DEVSTA_NFED |
8938 PCI_EXP_DEVSTA_FED |
8939 PCI_EXP_DEVSTA_URD);
1da177e4
LT
8940 }
8941
ee6a99b5 8942 tg3_restore_pci_state(tp);
1da177e4 8943
63c3a66f
JP
8944 tg3_flag_clear(tp, CHIP_RESETTING);
8945 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 8946
ee6a99b5 8947 val = 0;
63c3a66f 8948 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 8949 val = tr32(MEMARB_MODE);
ee6a99b5 8950 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4 8951
4153577a 8952 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
1da177e4
LT
8953 tg3_stop_fw(tp);
8954 tw32(0x5000, 0x400);
8955 }
8956
7e6c63f0
HM
8957 if (tg3_flag(tp, IS_SSB_CORE)) {
8958 /*
8959 * BCM4785: In order to avoid repercussions from using
8960 * potentially defective internal ROM, stop the Rx RISC CPU,
8961 * which is not required.
8962 */
8963 tg3_stop_fw(tp);
8964 tg3_halt_cpu(tp, RX_CPU_BASE);
8965 }
8966
fb03a43f
NS
8967 err = tg3_poll_fw(tp);
8968 if (err)
8969 return err;
8970
1da177e4
LT
8971 tw32(GRC_MODE, tp->grc_mode);
8972
4153577a 8973 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
ab0049b4 8974 val = tr32(0xc4);
1da177e4
LT
8975
8976 tw32(0xc4, val | (1 << 15));
8977 }
8978
8979 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
4153577a 8980 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4 8981 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
4153577a 8982 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
1da177e4
LT
8983 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
8984 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8985 }
8986
f07e9af3 8987 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 8988 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 8989 val = tp->mac_mode;
f07e9af3 8990 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 8991 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 8992 val = tp->mac_mode;
1da177e4 8993 } else
d2394e6b
MC
8994 val = 0;
8995
8996 tw32_f(MAC_MODE, val);
1da177e4
LT
8997 udelay(40);
8998
77b483f1
MC
8999 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
9000
0a9140cf
MC
9001 tg3_mdio_start(tp);
9002
63c3a66f 9003 if (tg3_flag(tp, PCI_EXPRESS) &&
4153577a
JP
9004 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
9005 tg3_asic_rev(tp) != ASIC_REV_5785 &&
63c3a66f 9006 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 9007 val = tr32(0x7c00);
1da177e4
LT
9008
9009 tw32(0x7c00, val | (1 << 25));
9010 }
9011
4153577a 9012 if (tg3_asic_rev(tp) == ASIC_REV_5720) {
d78b59f5
MC
9013 val = tr32(TG3_CPMU_CLCK_ORIDE);
9014 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
9015 }
9016
1da177e4 9017 /* Reprobe ASF enable state. */
63c3a66f 9018 tg3_flag_clear(tp, ENABLE_ASF);
942d1af0
NS
9019 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
9020 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
9021
63c3a66f 9022 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
9023 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
9024 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
9025 u32 nic_cfg;
9026
9027 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
9028 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 9029 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 9030 tp->last_event_jiffies = jiffies;
63c3a66f
JP
9031 if (tg3_flag(tp, 5750_PLUS))
9032 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
942d1af0
NS
9033
9034 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
9035 if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
9036 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
9037 if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
9038 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
1da177e4
LT
9039 }
9040 }
9041
9042 return 0;
9043}
9044
65ec698d
MC
9045static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
9046static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
92feeabf 9047
1da177e4 9048/* tp->lock is held. */
953c96e0 9049static int tg3_halt(struct tg3 *tp, int kind, bool silent)
1da177e4
LT
9050{
9051 int err;
9052
9053 tg3_stop_fw(tp);
9054
944d980e 9055 tg3_write_sig_pre_reset(tp, kind);
1da177e4 9056
b3b7d6be 9057 tg3_abort_hw(tp, silent);
1da177e4
LT
9058 err = tg3_chip_reset(tp);
9059
953c96e0 9060 __tg3_set_mac_addr(tp, false);
daba2a63 9061
944d980e
MC
9062 tg3_write_sig_legacy(tp, kind);
9063 tg3_write_sig_post_reset(tp, kind);
1da177e4 9064
92feeabf
MC
9065 if (tp->hw_stats) {
9066 /* Save the stats across chip resets... */
b4017c53 9067 tg3_get_nstats(tp, &tp->net_stats_prev);
92feeabf
MC
9068 tg3_get_estats(tp, &tp->estats_prev);
9069
9070 /* And make sure the next sample is new data */
9071 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
9072 }
9073
1da177e4
LT
9074 if (err)
9075 return err;
9076
9077 return 0;
9078}
9079
1da177e4
LT
9080static int tg3_set_mac_addr(struct net_device *dev, void *p)
9081{
9082 struct tg3 *tp = netdev_priv(dev);
9083 struct sockaddr *addr = p;
953c96e0
JP
9084 int err = 0;
9085 bool skip_mac_1 = false;
1da177e4 9086
f9804ddb 9087 if (!is_valid_ether_addr(addr->sa_data))
504f9b5a 9088 return -EADDRNOTAVAIL;
f9804ddb 9089
1da177e4
LT
9090 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
9091
e75f7c90
MC
9092 if (!netif_running(dev))
9093 return 0;
9094
63c3a66f 9095 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 9096 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 9097
986e0aeb
MC
9098 addr0_high = tr32(MAC_ADDR_0_HIGH);
9099 addr0_low = tr32(MAC_ADDR_0_LOW);
9100 addr1_high = tr32(MAC_ADDR_1_HIGH);
9101 addr1_low = tr32(MAC_ADDR_1_LOW);
9102
9103 /* Skip MAC addr 1 if ASF is using it. */
9104 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
9105 !(addr1_high == 0 && addr1_low == 0))
953c96e0 9106 skip_mac_1 = true;
58712ef9 9107 }
986e0aeb
MC
9108 spin_lock_bh(&tp->lock);
9109 __tg3_set_mac_addr(tp, skip_mac_1);
9110 spin_unlock_bh(&tp->lock);
1da177e4 9111
b9ec6c1b 9112 return err;
1da177e4
LT
9113}
9114
9115/* tp->lock is held. */
9116static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
9117 dma_addr_t mapping, u32 maxlen_flags,
9118 u32 nic_addr)
9119{
9120 tg3_write_mem(tp,
9121 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
9122 ((u64) mapping >> 32));
9123 tg3_write_mem(tp,
9124 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
9125 ((u64) mapping & 0xffffffff));
9126 tg3_write_mem(tp,
9127 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
9128 maxlen_flags);
9129
63c3a66f 9130 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9131 tg3_write_mem(tp,
9132 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
9133 nic_addr);
9134}
9135
a489b6d9
MC
9136
9137static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 9138{
a489b6d9 9139 int i = 0;
b6080e12 9140
63c3a66f 9141 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
9142 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
9143 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
9144 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
9145 } else {
9146 tw32(HOSTCC_TXCOL_TICKS, 0);
9147 tw32(HOSTCC_TXMAX_FRAMES, 0);
9148 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
a489b6d9
MC
9149
9150 for (; i < tp->txq_cnt; i++) {
9151 u32 reg;
9152
9153 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
9154 tw32(reg, ec->tx_coalesce_usecs);
9155 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
9156 tw32(reg, ec->tx_max_coalesced_frames);
9157 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
9158 tw32(reg, ec->tx_max_coalesced_frames_irq);
9159 }
19cfaecc 9160 }
b6080e12 9161
a489b6d9
MC
9162 for (; i < tp->irq_max - 1; i++) {
9163 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
9164 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
9165 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
9166 }
9167}
9168
9169static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
9170{
9171 int i = 0;
9172 u32 limit = tp->rxq_cnt;
9173
63c3a66f 9174 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
9175 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
9176 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
9177 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
a489b6d9 9178 limit--;
19cfaecc 9179 } else {
b6080e12
MC
9180 tw32(HOSTCC_RXCOL_TICKS, 0);
9181 tw32(HOSTCC_RXMAX_FRAMES, 0);
9182 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 9183 }
b6080e12 9184
a489b6d9 9185 for (; i < limit; i++) {
b6080e12
MC
9186 u32 reg;
9187
9188 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
9189 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
9190 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
9191 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
9192 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
9193 tw32(reg, ec->rx_max_coalesced_frames_irq);
b6080e12
MC
9194 }
9195
9196 for (; i < tp->irq_max - 1; i++) {
9197 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 9198 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 9199 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
a489b6d9
MC
9200 }
9201}
19cfaecc 9202
a489b6d9
MC
9203static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
9204{
9205 tg3_coal_tx_init(tp, ec);
9206 tg3_coal_rx_init(tp, ec);
9207
9208 if (!tg3_flag(tp, 5705_PLUS)) {
9209 u32 val = ec->stats_block_coalesce_usecs;
9210
9211 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
9212 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
9213
f4a46d1f 9214 if (!tp->link_up)
a489b6d9
MC
9215 val = 0;
9216
9217 tw32(HOSTCC_STAT_COAL_TICKS, val);
b6080e12 9218 }
15f9850d 9219}
1da177e4 9220
2d31ecaf
MC
9221/* tp->lock is held. */
9222static void tg3_rings_reset(struct tg3 *tp)
9223{
9224 int i;
f77a6a8e 9225 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
9226 struct tg3_napi *tnapi = &tp->napi[0];
9227
9228 /* Disable all transmit rings but the first. */
63c3a66f 9229 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 9230 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 9231 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 9232 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
c65a17f4 9233 else if (tg3_flag(tp, 57765_CLASS) ||
4153577a 9234 tg3_asic_rev(tp) == ASIC_REV_5762)
b703df6f 9235 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
9236 else
9237 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9238
9239 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
9240 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
9241 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
9242 BDINFO_FLAGS_DISABLED);
9243
9244
9245 /* Disable all receive return rings but the first. */
63c3a66f 9246 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 9247 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 9248 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 9249 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
4153577a
JP
9250 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9251 tg3_asic_rev(tp) == ASIC_REV_5762 ||
55086ad9 9252 tg3_flag(tp, 57765_CLASS))
2d31ecaf
MC
9253 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
9254 else
9255 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9256
9257 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
9258 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
9259 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
9260 BDINFO_FLAGS_DISABLED);
9261
9262 /* Disable interrupts */
9263 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
9264 tp->napi[0].chk_msi_cnt = 0;
9265 tp->napi[0].last_rx_cons = 0;
9266 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
9267
9268 /* Zero mailbox registers. */
63c3a66f 9269 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 9270 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
9271 tp->napi[i].tx_prod = 0;
9272 tp->napi[i].tx_cons = 0;
63c3a66f 9273 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 9274 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
9275 tw32_rx_mbox(tp->napi[i].consmbox, 0);
9276 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 9277 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
9278 tp->napi[i].last_rx_cons = 0;
9279 tp->napi[i].last_tx_cons = 0;
f77a6a8e 9280 }
63c3a66f 9281 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 9282 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
9283 } else {
9284 tp->napi[0].tx_prod = 0;
9285 tp->napi[0].tx_cons = 0;
9286 tw32_mailbox(tp->napi[0].prodmbox, 0);
9287 tw32_rx_mbox(tp->napi[0].consmbox, 0);
9288 }
2d31ecaf
MC
9289
9290 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 9291 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
9292 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
9293 for (i = 0; i < 16; i++)
9294 tw32_tx_mbox(mbox + i * 8, 0);
9295 }
9296
9297 txrcb = NIC_SRAM_SEND_RCB;
9298 rxrcb = NIC_SRAM_RCV_RET_RCB;
9299
9300 /* Clear status block in ram. */
9301 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
9302
9303 /* Set status block DMA address */
9304 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
9305 ((u64) tnapi->status_mapping >> 32));
9306 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
9307 ((u64) tnapi->status_mapping & 0xffffffff));
9308
f77a6a8e
MC
9309 if (tnapi->tx_ring) {
9310 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
9311 (TG3_TX_RING_SIZE <<
9312 BDINFO_FLAGS_MAXLEN_SHIFT),
9313 NIC_SRAM_TX_BUFFER_DESC);
9314 txrcb += TG3_BDINFO_SIZE;
9315 }
9316
9317 if (tnapi->rx_rcb) {
9318 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
9319 (tp->rx_ret_ring_mask + 1) <<
9320 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
9321 rxrcb += TG3_BDINFO_SIZE;
9322 }
9323
9324 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 9325
f77a6a8e
MC
9326 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
9327 u64 mapping = (u64)tnapi->status_mapping;
9328 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
9329 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
9330
9331 /* Clear status block in ram. */
9332 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
9333
19cfaecc
MC
9334 if (tnapi->tx_ring) {
9335 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
9336 (TG3_TX_RING_SIZE <<
9337 BDINFO_FLAGS_MAXLEN_SHIFT),
9338 NIC_SRAM_TX_BUFFER_DESC);
9339 txrcb += TG3_BDINFO_SIZE;
9340 }
f77a6a8e
MC
9341
9342 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 9343 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
9344 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
9345
9346 stblk += 8;
f77a6a8e
MC
9347 rxrcb += TG3_BDINFO_SIZE;
9348 }
2d31ecaf
MC
9349}
9350
eb07a940
MC
9351static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
9352{
9353 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
9354
63c3a66f
JP
9355 if (!tg3_flag(tp, 5750_PLUS) ||
9356 tg3_flag(tp, 5780_CLASS) ||
4153577a
JP
9357 tg3_asic_rev(tp) == ASIC_REV_5750 ||
9358 tg3_asic_rev(tp) == ASIC_REV_5752 ||
513aa6ea 9359 tg3_flag(tp, 57765_PLUS))
eb07a940 9360 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
4153577a
JP
9361 else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
9362 tg3_asic_rev(tp) == ASIC_REV_5787)
eb07a940
MC
9363 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
9364 else
9365 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
9366
9367 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
9368 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
9369
9370 val = min(nic_rep_thresh, host_rep_thresh);
9371 tw32(RCVBDI_STD_THRESH, val);
9372
63c3a66f 9373 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
9374 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
9375
63c3a66f 9376 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
9377 return;
9378
513aa6ea 9379 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
9380
9381 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
9382
9383 val = min(bdcache_maxcnt / 2, host_rep_thresh);
9384 tw32(RCVBDI_JUMBO_THRESH, val);
9385
63c3a66f 9386 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
9387 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
9388}
9389
ccd5ba9d
MC
9390static inline u32 calc_crc(unsigned char *buf, int len)
9391{
9392 u32 reg;
9393 u32 tmp;
9394 int j, k;
9395
9396 reg = 0xffffffff;
9397
9398 for (j = 0; j < len; j++) {
9399 reg ^= buf[j];
9400
9401 for (k = 0; k < 8; k++) {
9402 tmp = reg & 0x01;
9403
9404 reg >>= 1;
9405
9406 if (tmp)
9407 reg ^= 0xedb88320;
9408 }
9409 }
9410
9411 return ~reg;
9412}
9413
9414static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9415{
9416 /* accept or reject all multicast frames */
9417 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9418 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9419 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9420 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9421}
9422
9423static void __tg3_set_rx_mode(struct net_device *dev)
9424{
9425 struct tg3 *tp = netdev_priv(dev);
9426 u32 rx_mode;
9427
9428 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9429 RX_MODE_KEEP_VLAN_TAG);
9430
9431#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
9432 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9433 * flag clear.
9434 */
9435 if (!tg3_flag(tp, ENABLE_ASF))
9436 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9437#endif
9438
9439 if (dev->flags & IFF_PROMISC) {
9440 /* Promiscuous mode. */
9441 rx_mode |= RX_MODE_PROMISC;
9442 } else if (dev->flags & IFF_ALLMULTI) {
9443 /* Accept all multicast. */
9444 tg3_set_multi(tp, 1);
9445 } else if (netdev_mc_empty(dev)) {
9446 /* Reject all multicast. */
9447 tg3_set_multi(tp, 0);
9448 } else {
9449 /* Accept one or more multicast(s). */
9450 struct netdev_hw_addr *ha;
9451 u32 mc_filter[4] = { 0, };
9452 u32 regidx;
9453 u32 bit;
9454 u32 crc;
9455
9456 netdev_for_each_mc_addr(ha, dev) {
9457 crc = calc_crc(ha->addr, ETH_ALEN);
9458 bit = ~crc & 0x7f;
9459 regidx = (bit & 0x60) >> 5;
9460 bit &= 0x1f;
9461 mc_filter[regidx] |= (1 << bit);
9462 }
9463
9464 tw32(MAC_HASH_REG_0, mc_filter[0]);
9465 tw32(MAC_HASH_REG_1, mc_filter[1]);
9466 tw32(MAC_HASH_REG_2, mc_filter[2]);
9467 tw32(MAC_HASH_REG_3, mc_filter[3]);
9468 }
9469
9470 if (rx_mode != tp->rx_mode) {
9471 tp->rx_mode = rx_mode;
9472 tw32_f(MAC_RX_MODE, rx_mode);
9473 udelay(10);
9474 }
9475}
9476
9102426a 9477static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
90415477
MC
9478{
9479 int i;
9480
9481 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
9102426a 9482 tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
90415477
MC
9483}
9484
9485static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9486{
9487 int i;
9488
9489 if (!tg3_flag(tp, SUPPORT_MSIX))
9490 return;
9491
0b3ba055 9492 if (tp->rxq_cnt == 1) {
bcebcc46 9493 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
9494 return;
9495 }
9496
9497 /* Validate table against current IRQ count */
9498 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
0b3ba055 9499 if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
90415477
MC
9500 break;
9501 }
9502
9503 if (i != TG3_RSS_INDIR_TBL_SIZE)
9102426a 9504 tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
bcebcc46
MC
9505}
9506
90415477 9507static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
9508{
9509 int i = 0;
9510 u32 reg = MAC_RSS_INDIR_TBL_0;
9511
9512 while (i < TG3_RSS_INDIR_TBL_SIZE) {
9513 u32 val = tp->rss_ind_tbl[i];
9514 i++;
9515 for (; i % 8; i++) {
9516 val <<= 4;
9517 val |= tp->rss_ind_tbl[i];
9518 }
9519 tw32(reg, val);
9520 reg += 4;
9521 }
9522}
9523
9bc297ea
NS
9524static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
9525{
9526 if (tg3_asic_rev(tp) == ASIC_REV_5719)
9527 return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
9528 else
9529 return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
9530}
9531
1da177e4 9532/* tp->lock is held. */
953c96e0 9533static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
1da177e4
LT
9534{
9535 u32 val, rdmac_mode;
9536 int i, err, limit;
8fea32b9 9537 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
9538
9539 tg3_disable_ints(tp);
9540
9541 tg3_stop_fw(tp);
9542
9543 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
9544
63c3a66f 9545 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 9546 tg3_abort_hw(tp, 1);
1da177e4 9547
699c0193
MC
9548 /* Enable MAC control of LPI */
9549 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
c65a17f4
MC
9550 val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
9551 TG3_CPMU_EEE_LNKIDL_UART_IDL;
4153577a 9552 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
c65a17f4
MC
9553 val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
9554
9555 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
699c0193
MC
9556
9557 tw32_f(TG3_CPMU_EEE_CTRL,
9558 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
9559
a386b901
MC
9560 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
9561 TG3_CPMU_EEEMD_LPI_IN_TX |
9562 TG3_CPMU_EEEMD_LPI_IN_RX |
9563 TG3_CPMU_EEEMD_EEE_ENABLE;
9564
4153577a 9565 if (tg3_asic_rev(tp) != ASIC_REV_5717)
a386b901
MC
9566 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
9567
63c3a66f 9568 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
9569 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
9570
9571 tw32_f(TG3_CPMU_EEE_MODE, val);
9572
9573 tw32_f(TG3_CPMU_EEE_DBTMR1,
9574 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
9575 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
9576
9577 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 9578 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 9579 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
9580 }
9581
fdad8de4
NS
9582 if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
9583 !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
9584 tg3_phy_pull_config(tp);
9585 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
9586 }
9587
603f1173 9588 if (reset_phy)
d4d2c558
MC
9589 tg3_phy_reset(tp);
9590
1da177e4
LT
9591 err = tg3_chip_reset(tp);
9592 if (err)
9593 return err;
9594
9595 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
9596
4153577a 9597 if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
d30cdd28
MC
9598 val = tr32(TG3_CPMU_CTRL);
9599 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
9600 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
9601
9602 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9603 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9604 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9605 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
9606
9607 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
9608 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
9609 val |= CPMU_LNK_AWARE_MACCLK_6_25;
9610 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
9611
9612 val = tr32(TG3_CPMU_HST_ACC);
9613 val &= ~CPMU_HST_ACC_MACCLK_MASK;
9614 val |= CPMU_HST_ACC_MACCLK_6_25;
9615 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
9616 }
9617
4153577a 9618 if (tg3_asic_rev(tp) == ASIC_REV_57780) {
33466d93
MC
9619 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
9620 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
9621 PCIE_PWR_MGMT_L1_THRESH_4MS;
9622 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
9623
9624 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
9625 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
9626
9627 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 9628
f40386c8
MC
9629 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
9630 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
9631 }
9632
63c3a66f 9633 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
9634 u32 grc_mode = tr32(GRC_MODE);
9635
9636 /* Access the lower 1K of PL PCIE block registers. */
9637 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9638 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
9639
9640 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
9641 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
9642 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
9643
9644 tw32(GRC_MODE, grc_mode);
9645 }
9646
55086ad9 9647 if (tg3_flag(tp, 57765_CLASS)) {
4153577a 9648 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
5093eedc 9649 u32 grc_mode = tr32(GRC_MODE);
cea46462 9650
5093eedc
MC
9651 /* Access the lower 1K of PL PCIE block registers. */
9652 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9653 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 9654
5093eedc
MC
9655 val = tr32(TG3_PCIE_TLDLPL_PORT +
9656 TG3_PCIE_PL_LO_PHYCTL5);
9657 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
9658 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 9659
5093eedc
MC
9660 tw32(GRC_MODE, grc_mode);
9661 }
a977dbe8 9662
4153577a 9663 if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
d3f677af
MC
9664 u32 grc_mode;
9665
9666 /* Fix transmit hangs */
9667 val = tr32(TG3_CPMU_PADRNG_CTL);
9668 val |= TG3_CPMU_PADRNG_CTL_RDIV2;
9669 tw32(TG3_CPMU_PADRNG_CTL, val);
9670
9671 grc_mode = tr32(GRC_MODE);
1ff30a59
MC
9672
9673 /* Access the lower 1K of DL PCIE block registers. */
9674 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
9675 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
9676
9677 val = tr32(TG3_PCIE_TLDLPL_PORT +
9678 TG3_PCIE_DL_LO_FTSMAX);
9679 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
9680 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
9681 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
9682
9683 tw32(GRC_MODE, grc_mode);
9684 }
9685
a977dbe8
MC
9686 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
9687 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
9688 val |= CPMU_LSPD_10MB_MACCLK_6_25;
9689 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
9690 }
9691
1da177e4
LT
9692 /* This works around an issue with Athlon chipsets on
9693 * B3 tigon3 silicon. This bit has no effect on any
9694 * other revision. But do not set this on PCI Express
795d01c5 9695 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 9696 */
63c3a66f
JP
9697 if (!tg3_flag(tp, CPMU_PRESENT)) {
9698 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
9699 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
9700 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
9701 }
1da177e4 9702
4153577a 9703 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
63c3a66f 9704 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
9705 val = tr32(TG3PCI_PCISTATE);
9706 val |= PCISTATE_RETRY_SAME_DMA;
9707 tw32(TG3PCI_PCISTATE, val);
9708 }
9709
63c3a66f 9710 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
9711 /* Allow reads and writes to the
9712 * APE register and memory space.
9713 */
9714 val = tr32(TG3PCI_PCISTATE);
9715 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
9716 PCISTATE_ALLOW_APE_SHMEM_WR |
9717 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
9718 tw32(TG3PCI_PCISTATE, val);
9719 }
9720
4153577a 9721 if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
1da177e4
LT
9722 /* Enable some hw fixes. */
9723 val = tr32(TG3PCI_MSI_DATA);
9724 val |= (1 << 26) | (1 << 28) | (1 << 29);
9725 tw32(TG3PCI_MSI_DATA, val);
9726 }
9727
9728 /* Descriptor ring init may make accesses to the
9729 * NIC SRAM area to setup the TX descriptors, so we
9730 * can only do this after the hardware has been
9731 * successfully reset.
9732 */
32d8c572
MC
9733 err = tg3_init_rings(tp);
9734 if (err)
9735 return err;
1da177e4 9736
63c3a66f 9737 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
9738 val = tr32(TG3PCI_DMA_RW_CTRL) &
9739 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
4153577a 9740 if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
1a319025 9741 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 9742 if (!tg3_flag(tp, 57765_CLASS) &&
4153577a
JP
9743 tg3_asic_rev(tp) != ASIC_REV_5717 &&
9744 tg3_asic_rev(tp) != ASIC_REV_5762)
0aebff48 9745 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c 9746 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
4153577a
JP
9747 } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
9748 tg3_asic_rev(tp) != ASIC_REV_5761) {
d30cdd28
MC
9749 /* This value is determined during the probe time DMA
9750 * engine test, tg3_test_dma.
9751 */
9752 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
9753 }
1da177e4
LT
9754
9755 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
9756 GRC_MODE_4X_NIC_SEND_RINGS |
9757 GRC_MODE_NO_TX_PHDR_CSUM |
9758 GRC_MODE_NO_RX_PHDR_CSUM);
9759 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
9760
9761 /* Pseudo-header checksum is done by hardware logic and not
9762 * the offload processers, so make the chip do the pseudo-
9763 * header checksums on receive. For transmit it is more
9764 * convenient to do the pseudo-header checksum in software
9765 * as Linux does that on transmit for us in all cases.
9766 */
9767 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4 9768
fb4ce8ad
MC
9769 val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
9770 if (tp->rxptpctl)
9771 tw32(TG3_RX_PTP_CTL,
9772 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
9773
9774 if (tg3_flag(tp, PTP_CAPABLE))
9775 val |= GRC_MODE_TIME_SYNC_ENABLE;
9776
9777 tw32(GRC_MODE, tp->grc_mode | val);
1da177e4
LT
9778
9779 /* Setup the timer prescalar register. Clock is always 66Mhz. */
9780 val = tr32(GRC_MISC_CFG);
9781 val &= ~0xff;
9782 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
9783 tw32(GRC_MISC_CFG, val);
9784
9785 /* Initialize MBUF/DESC pool. */
63c3a66f 9786 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4 9787 /* Do nothing. */
4153577a 9788 } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
1da177e4 9789 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
4153577a 9790 if (tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
9791 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
9792 else
9793 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
9794 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
9795 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 9796 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9797 int fw_len;
9798
077f849d 9799 fw_len = tp->fw_len;
1da177e4
LT
9800 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
9801 tw32(BUFMGR_MB_POOL_ADDR,
9802 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
9803 tw32(BUFMGR_MB_POOL_SIZE,
9804 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
9805 }
1da177e4 9806
0f893dc6 9807 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
9808 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9809 tp->bufmgr_config.mbuf_read_dma_low_water);
9810 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9811 tp->bufmgr_config.mbuf_mac_rx_low_water);
9812 tw32(BUFMGR_MB_HIGH_WATER,
9813 tp->bufmgr_config.mbuf_high_water);
9814 } else {
9815 tw32(BUFMGR_MB_RDMA_LOW_WATER,
9816 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
9817 tw32(BUFMGR_MB_MACRX_LOW_WATER,
9818 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
9819 tw32(BUFMGR_MB_HIGH_WATER,
9820 tp->bufmgr_config.mbuf_high_water_jumbo);
9821 }
9822 tw32(BUFMGR_DMA_LOW_WATER,
9823 tp->bufmgr_config.dma_low_water);
9824 tw32(BUFMGR_DMA_HIGH_WATER,
9825 tp->bufmgr_config.dma_high_water);
9826
d309a46e 9827 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
4153577a 9828 if (tg3_asic_rev(tp) == ASIC_REV_5719)
d309a46e 9829 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4153577a
JP
9830 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
9831 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
9832 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
4d958473 9833 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 9834 tw32(BUFMGR_MODE, val);
1da177e4
LT
9835 for (i = 0; i < 2000; i++) {
9836 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
9837 break;
9838 udelay(10);
9839 }
9840 if (i >= 2000) {
05dbe005 9841 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
9842 return -ENODEV;
9843 }
9844
4153577a 9845 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
eb07a940 9846 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 9847
eb07a940 9848 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
9849
9850 /* Initialize TG3_BDINFO's at:
9851 * RCVDBDI_STD_BD: standard eth size rx ring
9852 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
9853 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
9854 *
9855 * like so:
9856 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
9857 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
9858 * ring attribute flags
9859 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
9860 *
9861 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
9862 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
9863 *
9864 * The size of each ring is fixed in the firmware, but the location is
9865 * configurable.
9866 */
9867 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9868 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 9869 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9870 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 9871 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
9872 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
9873 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 9874
fdb72b38 9875 /* Disable the mini ring */
63c3a66f 9876 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9877 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
9878 BDINFO_FLAGS_DISABLED);
9879
fdb72b38
MC
9880 /* Program the jumbo buffer descriptor ring control
9881 * blocks on those devices that have them.
9882 */
4153577a 9883 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
63c3a66f 9884 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 9885
63c3a66f 9886 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 9887 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 9888 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 9889 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 9890 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
9891 val = TG3_RX_JMB_RING_SIZE(tp) <<
9892 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 9893 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 9894 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 9895 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
c65a17f4 9896 tg3_flag(tp, 57765_CLASS) ||
4153577a 9897 tg3_asic_rev(tp) == ASIC_REV_5762)
87668d35
MC
9898 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
9899 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
9900 } else {
9901 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
9902 BDINFO_FLAGS_DISABLED);
9903 }
9904
63c3a66f 9905 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 9906 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
9907 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
9908 val |= (TG3_RX_STD_DMA_SZ << 2);
9909 } else
04380d40 9910 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 9911 } else
de9f5230 9912 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
9913
9914 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 9915
411da640 9916 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 9917 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 9918
63c3a66f
JP
9919 tpr->rx_jmb_prod_idx =
9920 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 9921 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 9922
2d31ecaf
MC
9923 tg3_rings_reset(tp);
9924
1da177e4 9925 /* Initialize MAC address and backoff seed. */
953c96e0 9926 __tg3_set_mac_addr(tp, false);
1da177e4
LT
9927
9928 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
9929 tw32(MAC_RX_MTU_SIZE,
9930 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
9931
9932 /* The slot time is changed by tg3_setup_phy if we
9933 * run at gigabit with half duplex.
9934 */
f2096f94
MC
9935 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
9936 (6 << TX_LENGTHS_IPG_SHIFT) |
9937 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
9938
4153577a
JP
9939 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
9940 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
9941 val |= tr32(MAC_TX_LENGTHS) &
9942 (TX_LENGTHS_JMB_FRM_LEN_MSK |
9943 TX_LENGTHS_CNT_DWN_VAL_MSK);
9944
9945 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
9946
9947 /* Receive rules. */
9948 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
9949 tw32(RCVLPC_CONFIG, 0x0181);
9950
9951 /* Calculate RDMAC_MODE setting early, we need it to determine
9952 * the RCVLPC_STATE_ENABLE mask.
9953 */
9954 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
9955 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
9956 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
9957 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
9958 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 9959
4153577a 9960 if (tg3_asic_rev(tp) == ASIC_REV_5717)
0339e4e3
MC
9961 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
9962
4153577a
JP
9963 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
9964 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9965 tg3_asic_rev(tp) == ASIC_REV_57780)
d30cdd28
MC
9966 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
9967 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
9968 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
9969
4153577a
JP
9970 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
9971 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 9972 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a 9973 tg3_asic_rev(tp) == ASIC_REV_5705) {
1da177e4
LT
9974 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
9975 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9976 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9977 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9978 }
9979 }
9980
63c3a66f 9981 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
9982 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
9983
4153577a 9984 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
d3f677af
MC
9985 tp->dma_limit = 0;
9986 if (tp->dev->mtu <= ETH_DATA_LEN) {
9987 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
9988 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
9989 }
9990 }
9991
63c3a66f
JP
9992 if (tg3_flag(tp, HW_TSO_1) ||
9993 tg3_flag(tp, HW_TSO_2) ||
9994 tg3_flag(tp, HW_TSO_3))
027455ad
MC
9995 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
9996
108a6c16 9997 if (tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
9998 tg3_asic_rev(tp) == ASIC_REV_5785 ||
9999 tg3_asic_rev(tp) == ASIC_REV_57780)
027455ad 10000 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 10001
4153577a
JP
10002 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10003 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
10004 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
10005
4153577a
JP
10006 if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
10007 tg3_asic_rev(tp) == ASIC_REV_5784 ||
10008 tg3_asic_rev(tp) == ASIC_REV_5785 ||
10009 tg3_asic_rev(tp) == ASIC_REV_57780 ||
63c3a66f 10010 tg3_flag(tp, 57765_PLUS)) {
c65a17f4
MC
10011 u32 tgtreg;
10012
4153577a 10013 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
10014 tgtreg = TG3_RDMA_RSRVCTRL_REG2;
10015 else
10016 tgtreg = TG3_RDMA_RSRVCTRL_REG;
10017
10018 val = tr32(tgtreg);
4153577a
JP
10019 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
10020 tg3_asic_rev(tp) == ASIC_REV_5762) {
b4495ed8
MC
10021 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
10022 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
10023 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
10024 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
10025 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
10026 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 10027 }
c65a17f4 10028 tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
41a8a7ee
MC
10029 }
10030
4153577a
JP
10031 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
10032 tg3_asic_rev(tp) == ASIC_REV_5720 ||
10033 tg3_asic_rev(tp) == ASIC_REV_5762) {
c65a17f4
MC
10034 u32 tgtreg;
10035
4153577a 10036 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c65a17f4
MC
10037 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
10038 else
10039 tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
10040
10041 val = tr32(tgtreg);
10042 tw32(tgtreg, val |
d309a46e
MC
10043 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
10044 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
10045 }
10046
1da177e4 10047 /* Receive/send statistics. */
63c3a66f 10048 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
10049 val = tr32(RCVLPC_STATS_ENABLE);
10050 val &= ~RCVLPC_STATSENAB_DACK_FIX;
10051 tw32(RCVLPC_STATS_ENABLE, val);
10052 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 10053 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
10054 val = tr32(RCVLPC_STATS_ENABLE);
10055 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
10056 tw32(RCVLPC_STATS_ENABLE, val);
10057 } else {
10058 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
10059 }
10060 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
10061 tw32(SNDDATAI_STATSENAB, 0xffffff);
10062 tw32(SNDDATAI_STATSCTRL,
10063 (SNDDATAI_SCTRL_ENABLE |
10064 SNDDATAI_SCTRL_FASTUPD));
10065
10066 /* Setup host coalescing engine. */
10067 tw32(HOSTCC_MODE, 0);
10068 for (i = 0; i < 2000; i++) {
10069 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
10070 break;
10071 udelay(10);
10072 }
10073
d244c892 10074 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 10075
63c3a66f 10076 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
10077 /* Status/statistics block address. See tg3_timer,
10078 * the tg3_periodic_fetch_stats call there, and
10079 * tg3_get_stats to see how this works for 5705/5750 chips.
10080 */
1da177e4
LT
10081 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
10082 ((u64) tp->stats_mapping >> 32));
10083 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
10084 ((u64) tp->stats_mapping & 0xffffffff));
10085 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 10086
1da177e4 10087 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
10088
10089 /* Clear statistics and status block memory areas */
10090 for (i = NIC_SRAM_STATS_BLK;
10091 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
10092 i += sizeof(u32)) {
10093 tg3_write_mem(tp, i, 0);
10094 udelay(40);
10095 }
1da177e4
LT
10096 }
10097
10098 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
10099
10100 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
10101 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 10102 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
10103 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
10104
f07e9af3
MC
10105 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
10106 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
10107 /* reset to prevent losing 1st rx packet intermittently */
10108 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10109 udelay(10);
10110 }
10111
3bda1258 10112 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
10113 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
10114 MAC_MODE_FHDE_ENABLE;
10115 if (tg3_flag(tp, ENABLE_APE))
10116 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 10117 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 10118 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a 10119 tg3_asic_rev(tp) != ASIC_REV_5700)
e8f3f6ca 10120 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
10121 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
10122 udelay(40);
10123
314fba34 10124 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 10125 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
10126 * register to preserve the GPIO settings for LOMs. The GPIOs,
10127 * whether used as inputs or outputs, are set by boot code after
10128 * reset.
10129 */
63c3a66f 10130 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
10131 u32 gpio_mask;
10132
9d26e213
MC
10133 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
10134 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
10135 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc 10136
4153577a 10137 if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc
MC
10138 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
10139 GRC_LCLCTRL_GPIO_OUTPUT3;
10140
4153577a 10141 if (tg3_asic_rev(tp) == ASIC_REV_5755)
af36e6b6
MC
10142 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
10143
aaf84465 10144 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
10145 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
10146
10147 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 10148 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
10149 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
10150 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 10151 }
1da177e4
LT
10152 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10153 udelay(100);
10154
c3b5003b 10155 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 10156 val = tr32(MSGINT_MODE);
c3b5003b
MC
10157 val |= MSGINT_MODE_ENABLE;
10158 if (tp->irq_cnt > 1)
10159 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
10160 if (!tg3_flag(tp, 1SHOT_MSI))
10161 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
10162 tw32(MSGINT_MODE, val);
10163 }
10164
63c3a66f 10165 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
10166 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
10167 udelay(40);
10168 }
10169
10170 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
10171 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
10172 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
10173 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
10174 WDMAC_MODE_LNGREAD_ENAB);
10175
4153577a
JP
10176 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
10177 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
63c3a66f 10178 if (tg3_flag(tp, TSO_CAPABLE) &&
4153577a
JP
10179 (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
10180 tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
1da177e4
LT
10181 /* nothing */
10182 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 10183 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
10184 val |= WDMAC_MODE_RX_ACCEL;
10185 }
10186 }
10187
d9ab5ad1 10188 /* Enable host coalescing bug fix */
63c3a66f 10189 if (tg3_flag(tp, 5755_PLUS))
f51f3562 10190 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 10191
4153577a 10192 if (tg3_asic_rev(tp) == ASIC_REV_5785)
788a035e
MC
10193 val |= WDMAC_MODE_BURST_ALL_DATA;
10194
1da177e4
LT
10195 tw32_f(WDMAC_MODE, val);
10196 udelay(40);
10197
63c3a66f 10198 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
10199 u16 pcix_cmd;
10200
10201 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10202 &pcix_cmd);
4153577a 10203 if (tg3_asic_rev(tp) == ASIC_REV_5703) {
9974a356
MC
10204 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
10205 pcix_cmd |= PCI_X_CMD_READ_2K;
4153577a 10206 } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
9974a356
MC
10207 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
10208 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 10209 }
9974a356
MC
10210 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
10211 pcix_cmd);
1da177e4
LT
10212 }
10213
10214 tw32_f(RDMAC_MODE, rdmac_mode);
10215 udelay(40);
10216
9bc297ea
NS
10217 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
10218 tg3_asic_rev(tp) == ASIC_REV_5720) {
091f0ea3
MC
10219 for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
10220 if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
10221 break;
10222 }
10223 if (i < TG3_NUM_RDMA_CHANNELS) {
10224 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
9bc297ea 10225 val |= tg3_lso_rd_dma_workaround_bit(tp);
091f0ea3 10226 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
9bc297ea 10227 tg3_flag_set(tp, 5719_5720_RDMA_BUG);
091f0ea3
MC
10228 }
10229 }
10230
1da177e4 10231 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 10232 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 10233 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6 10234
4153577a 10235 if (tg3_asic_rev(tp) == ASIC_REV_5761)
9936bcf6
MC
10236 tw32(SNDDATAC_MODE,
10237 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
10238 else
10239 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
10240
1da177e4
LT
10241 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
10242 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 10243 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 10244 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
10245 val |= RCVDBDI_MODE_LRG_RING_SZ;
10246 tw32(RCVDBDI_MODE, val);
1da177e4 10247 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
10248 if (tg3_flag(tp, HW_TSO_1) ||
10249 tg3_flag(tp, HW_TSO_2) ||
10250 tg3_flag(tp, HW_TSO_3))
1da177e4 10251 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 10252 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 10253 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
10254 val |= SNDBDI_MODE_MULTI_TXQ_EN;
10255 tw32(SNDBDI_MODE, val);
1da177e4
LT
10256 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
10257
4153577a 10258 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
1da177e4
LT
10259 err = tg3_load_5701_a0_firmware_fix(tp);
10260 if (err)
10261 return err;
10262 }
10263
c4dab506
NS
10264 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
10265 /* Ignore any errors for the firmware download. If download
10266 * fails, the device will operate with EEE disabled
10267 */
10268 tg3_load_57766_firmware(tp);
10269 }
10270
63c3a66f 10271 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
10272 err = tg3_load_tso_firmware(tp);
10273 if (err)
10274 return err;
10275 }
1da177e4
LT
10276
10277 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 10278
63c3a66f 10279 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 10280 tg3_asic_rev(tp) == ASIC_REV_5906)
b1d05210 10281 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94 10282
4153577a
JP
10283 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
10284 tg3_asic_rev(tp) == ASIC_REV_5762) {
f2096f94
MC
10285 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
10286 tp->tx_mode &= ~val;
10287 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
10288 }
10289
1da177e4
LT
10290 tw32_f(MAC_TX_MODE, tp->tx_mode);
10291 udelay(100);
10292
63c3a66f 10293 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 10294 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
10295
10296 /* Setup the "secret" hash key. */
10297 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
10298 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
10299 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
10300 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
10301 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
10302 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
10303 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
10304 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
10305 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
10306 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
10307 }
10308
1da177e4 10309 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 10310 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
10311 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
10312
63c3a66f 10313 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
10314 tp->rx_mode |= RX_MODE_RSS_ENABLE |
10315 RX_MODE_RSS_ITBL_HASH_BITS_7 |
10316 RX_MODE_RSS_IPV6_HASH_EN |
10317 RX_MODE_RSS_TCP_IPV6_HASH_EN |
10318 RX_MODE_RSS_IPV4_HASH_EN |
10319 RX_MODE_RSS_TCP_IPV4_HASH_EN;
10320
1da177e4
LT
10321 tw32_f(MAC_RX_MODE, tp->rx_mode);
10322 udelay(10);
10323
1da177e4
LT
10324 tw32(MAC_LED_CTRL, tp->led_ctrl);
10325
10326 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 10327 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
10328 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10329 udelay(10);
10330 }
10331 tw32_f(MAC_RX_MODE, tp->rx_mode);
10332 udelay(10);
10333
f07e9af3 10334 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
4153577a
JP
10335 if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
10336 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
10337 /* Set drive transmission level to 1.2V */
10338 /* only if the signal pre-emphasis bit is not set */
10339 val = tr32(MAC_SERDES_CFG);
10340 val &= 0xfffff000;
10341 val |= 0x880;
10342 tw32(MAC_SERDES_CFG, val);
10343 }
4153577a 10344 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
1da177e4
LT
10345 tw32(MAC_SERDES_CFG, 0x616000);
10346 }
10347
10348 /* Prevent chip from dropping frames when flow control
10349 * is enabled.
10350 */
55086ad9 10351 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
10352 val = 1;
10353 else
10354 val = 2;
10355 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4 10356
4153577a 10357 if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
f07e9af3 10358 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 10359 /* Use hardware link auto-negotiation */
63c3a66f 10360 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
10361 }
10362
f07e9af3 10363 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
4153577a 10364 tg3_asic_rev(tp) == ASIC_REV_5714) {
d4d2c558
MC
10365 u32 tmp;
10366
10367 tmp = tr32(SERDES_RX_CTRL);
10368 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
10369 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
10370 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
10371 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
10372 }
10373
63c3a66f 10374 if (!tg3_flag(tp, USE_PHYLIB)) {
c6700ce2 10375 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
80096068 10376 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
1da177e4 10377
953c96e0 10378 err = tg3_setup_phy(tp, false);
dd477003
MC
10379 if (err)
10380 return err;
1da177e4 10381
f07e9af3
MC
10382 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
10383 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
10384 u32 tmp;
10385
10386 /* Clear CRC stats. */
10387 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
10388 tg3_writephy(tp, MII_TG3_TEST1,
10389 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10390 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 10391 }
1da177e4
LT
10392 }
10393 }
10394
10395 __tg3_set_rx_mode(tp->dev);
10396
10397 /* Initialize receive rules. */
10398 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
10399 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
10400 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
10401 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
10402
63c3a66f 10403 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
10404 limit = 8;
10405 else
10406 limit = 16;
63c3a66f 10407 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10408 limit -= 4;
10409 switch (limit) {
10410 case 16:
10411 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
10412 case 15:
10413 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
10414 case 14:
10415 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
10416 case 13:
10417 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
10418 case 12:
10419 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
10420 case 11:
10421 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
10422 case 10:
10423 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
10424 case 9:
10425 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
10426 case 8:
10427 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
10428 case 7:
10429 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
10430 case 6:
10431 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
10432 case 5:
10433 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
10434 case 4:
10435 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
10436 case 3:
10437 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
10438 case 2:
10439 case 1:
10440
10441 default:
10442 break;
855e1111 10443 }
1da177e4 10444
63c3a66f 10445 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
10446 /* Write our heartbeat update interval to APE. */
10447 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
10448 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 10449
1da177e4
LT
10450 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
10451
1da177e4
LT
10452 return 0;
10453}
10454
10455/* Called at device open time to get the chip ready for
10456 * packet processing. Invoked with tp->lock held.
10457 */
953c96e0 10458static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
1da177e4 10459{
df465abf
NS
10460 /* Chip may have been just powered on. If so, the boot code may still
10461 * be running initialization. Wait for it to finish to avoid races in
10462 * accessing the hardware.
10463 */
10464 tg3_enable_register_access(tp);
10465 tg3_poll_fw(tp);
10466
1da177e4
LT
10467 tg3_switch_clocks(tp);
10468
10469 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
10470
2f751b67 10471 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
10472}
10473
aed93e0b
MC
10474static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
10475{
10476 int i;
10477
10478 for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
10479 u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
10480
10481 tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
10482 off += len;
10483
10484 if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
10485 !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
10486 memset(ocir, 0, TG3_OCIR_LEN);
10487 }
10488}
10489
10490/* sysfs attributes for hwmon */
10491static ssize_t tg3_show_temp(struct device *dev,
10492 struct device_attribute *devattr, char *buf)
10493{
10494 struct pci_dev *pdev = to_pci_dev(dev);
10495 struct net_device *netdev = pci_get_drvdata(pdev);
10496 struct tg3 *tp = netdev_priv(netdev);
10497 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
10498 u32 temperature;
10499
10500 spin_lock_bh(&tp->lock);
10501 tg3_ape_scratchpad_read(tp, &temperature, attr->index,
10502 sizeof(temperature));
10503 spin_unlock_bh(&tp->lock);
10504 return sprintf(buf, "%u\n", temperature);
10505}
10506
10507
10508static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
10509 TG3_TEMP_SENSOR_OFFSET);
10510static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
10511 TG3_TEMP_CAUTION_OFFSET);
10512static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
10513 TG3_TEMP_MAX_OFFSET);
10514
10515static struct attribute *tg3_attributes[] = {
10516 &sensor_dev_attr_temp1_input.dev_attr.attr,
10517 &sensor_dev_attr_temp1_crit.dev_attr.attr,
10518 &sensor_dev_attr_temp1_max.dev_attr.attr,
10519 NULL
10520};
10521
10522static const struct attribute_group tg3_group = {
10523 .attrs = tg3_attributes,
10524};
10525
aed93e0b
MC
10526static void tg3_hwmon_close(struct tg3 *tp)
10527{
aed93e0b
MC
10528 if (tp->hwmon_dev) {
10529 hwmon_device_unregister(tp->hwmon_dev);
10530 tp->hwmon_dev = NULL;
10531 sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
10532 }
aed93e0b
MC
10533}
10534
10535static void tg3_hwmon_open(struct tg3 *tp)
10536{
aed93e0b
MC
10537 int i, err;
10538 u32 size = 0;
10539 struct pci_dev *pdev = tp->pdev;
10540 struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
10541
10542 tg3_sd_scan_scratchpad(tp, ocirs);
10543
10544 for (i = 0; i < TG3_SD_NUM_RECS; i++) {
10545 if (!ocirs[i].src_data_length)
10546 continue;
10547
10548 size += ocirs[i].src_hdr_length;
10549 size += ocirs[i].src_data_length;
10550 }
10551
10552 if (!size)
10553 return;
10554
10555 /* Register hwmon sysfs hooks */
10556 err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
10557 if (err) {
10558 dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
10559 return;
10560 }
10561
10562 tp->hwmon_dev = hwmon_device_register(&pdev->dev);
10563 if (IS_ERR(tp->hwmon_dev)) {
10564 tp->hwmon_dev = NULL;
10565 dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
10566 sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
10567 }
aed93e0b
MC
10568}
10569
10570
1da177e4
LT
10571#define TG3_STAT_ADD32(PSTAT, REG) \
10572do { u32 __val = tr32(REG); \
10573 (PSTAT)->low += __val; \
10574 if ((PSTAT)->low < __val) \
10575 (PSTAT)->high += 1; \
10576} while (0)
10577
10578static void tg3_periodic_fetch_stats(struct tg3 *tp)
10579{
10580 struct tg3_hw_stats *sp = tp->hw_stats;
10581
f4a46d1f 10582 if (!tp->link_up)
1da177e4
LT
10583 return;
10584
10585 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
10586 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
10587 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
10588 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
10589 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
10590 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
10591 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
10592 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
10593 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
10594 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
10595 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
10596 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
10597 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9bc297ea 10598 if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
091f0ea3
MC
10599 (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
10600 sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
10601 u32 val;
10602
10603 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
9bc297ea 10604 val &= ~tg3_lso_rd_dma_workaround_bit(tp);
091f0ea3 10605 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
9bc297ea 10606 tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
091f0ea3 10607 }
1da177e4
LT
10608
10609 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
10610 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
10611 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
10612 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
10613 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
10614 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
10615 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
10616 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
10617 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
10618 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
10619 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
10620 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
10621 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
10622 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
10623
10624 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
4153577a
JP
10625 if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
10626 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
10627 tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
4d958473
MC
10628 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
10629 } else {
10630 u32 val = tr32(HOSTCC_FLOW_ATTN);
10631 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
10632 if (val) {
10633 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
10634 sp->rx_discards.low += val;
10635 if (sp->rx_discards.low < val)
10636 sp->rx_discards.high += 1;
10637 }
10638 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
10639 }
463d305b 10640 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
10641}
10642
0e6cf6a9
MC
10643static void tg3_chk_missed_msi(struct tg3 *tp)
10644{
10645 u32 i;
10646
10647 for (i = 0; i < tp->irq_cnt; i++) {
10648 struct tg3_napi *tnapi = &tp->napi[i];
10649
10650 if (tg3_has_work(tnapi)) {
10651 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
10652 tnapi->last_tx_cons == tnapi->tx_cons) {
10653 if (tnapi->chk_msi_cnt < 1) {
10654 tnapi->chk_msi_cnt++;
10655 return;
10656 }
7f230735 10657 tg3_msi(0, tnapi);
0e6cf6a9
MC
10658 }
10659 }
10660 tnapi->chk_msi_cnt = 0;
10661 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
10662 tnapi->last_tx_cons = tnapi->tx_cons;
10663 }
10664}
10665
1da177e4
LT
10666static void tg3_timer(unsigned long __opaque)
10667{
10668 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 10669
5b190624 10670 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
10671 goto restart_timer;
10672
f47c11ee 10673 spin_lock(&tp->lock);
1da177e4 10674
4153577a 10675 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
55086ad9 10676 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
10677 tg3_chk_missed_msi(tp);
10678
7e6c63f0
HM
10679 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
10680 /* BCM4785: Flush posted writes from GbE to host memory. */
10681 tr32(HOSTCC_MODE);
10682 }
10683
63c3a66f 10684 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
10685 /* All of this garbage is because when using non-tagged
10686 * IRQ status the mailbox/status_block protocol the chip
10687 * uses with the cpu is race prone.
10688 */
898a56f8 10689 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
10690 tw32(GRC_LOCAL_CTRL,
10691 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
10692 } else {
10693 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 10694 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 10695 }
1da177e4 10696
fac9b83e 10697 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 10698 spin_unlock(&tp->lock);
db219973 10699 tg3_reset_task_schedule(tp);
5b190624 10700 goto restart_timer;
fac9b83e 10701 }
1da177e4
LT
10702 }
10703
1da177e4
LT
10704 /* This part only runs once per second. */
10705 if (!--tp->timer_counter) {
63c3a66f 10706 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
10707 tg3_periodic_fetch_stats(tp);
10708
b0c5943f
MC
10709 if (tp->setlpicnt && !--tp->setlpicnt)
10710 tg3_phy_eee_enable(tp);
52b02d04 10711
63c3a66f 10712 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
10713 u32 mac_stat;
10714 int phy_event;
10715
10716 mac_stat = tr32(MAC_STATUS);
10717
10718 phy_event = 0;
f07e9af3 10719 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
10720 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
10721 phy_event = 1;
10722 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
10723 phy_event = 1;
10724
10725 if (phy_event)
953c96e0 10726 tg3_setup_phy(tp, false);
63c3a66f 10727 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
10728 u32 mac_stat = tr32(MAC_STATUS);
10729 int need_setup = 0;
10730
f4a46d1f 10731 if (tp->link_up &&
1da177e4
LT
10732 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
10733 need_setup = 1;
10734 }
f4a46d1f 10735 if (!tp->link_up &&
1da177e4
LT
10736 (mac_stat & (MAC_STATUS_PCS_SYNCED |
10737 MAC_STATUS_SIGNAL_DET))) {
10738 need_setup = 1;
10739 }
10740 if (need_setup) {
3d3ebe74
MC
10741 if (!tp->serdes_counter) {
10742 tw32_f(MAC_MODE,
10743 (tp->mac_mode &
10744 ~MAC_MODE_PORT_MODE_MASK));
10745 udelay(40);
10746 tw32_f(MAC_MODE, tp->mac_mode);
10747 udelay(40);
10748 }
953c96e0 10749 tg3_setup_phy(tp, false);
1da177e4 10750 }
f07e9af3 10751 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 10752 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 10753 tg3_serdes_parallel_detect(tp);
57d8b880 10754 }
1da177e4
LT
10755
10756 tp->timer_counter = tp->timer_multiplier;
10757 }
10758
130b8e4d
MC
10759 /* Heartbeat is only sent once every 2 seconds.
10760 *
10761 * The heartbeat is to tell the ASF firmware that the host
10762 * driver is still alive. In the event that the OS crashes,
10763 * ASF needs to reset the hardware to free up the FIFO space
10764 * that may be filled with rx packets destined for the host.
10765 * If the FIFO is full, ASF will no longer function properly.
10766 *
10767 * Unintended resets have been reported on real time kernels
10768 * where the timer doesn't run on time. Netpoll will also have
10769 * same problem.
10770 *
10771 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
10772 * to check the ring condition when the heartbeat is expiring
10773 * before doing the reset. This will prevent most unintended
10774 * resets.
10775 */
1da177e4 10776 if (!--tp->asf_counter) {
63c3a66f 10777 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
10778 tg3_wait_for_event_ack(tp);
10779
bbadf503 10780 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 10781 FWCMD_NICDRV_ALIVE3);
bbadf503 10782 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
10783 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
10784 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
10785
10786 tg3_generate_fw_event(tp);
1da177e4
LT
10787 }
10788 tp->asf_counter = tp->asf_multiplier;
10789 }
10790
f47c11ee 10791 spin_unlock(&tp->lock);
1da177e4 10792
f475f163 10793restart_timer:
1da177e4
LT
10794 tp->timer.expires = jiffies + tp->timer_offset;
10795 add_timer(&tp->timer);
10796}
10797
229b1ad1 10798static void tg3_timer_init(struct tg3 *tp)
21f7638e
MC
10799{
10800 if (tg3_flag(tp, TAGGED_STATUS) &&
4153577a 10801 tg3_asic_rev(tp) != ASIC_REV_5717 &&
21f7638e
MC
10802 !tg3_flag(tp, 57765_CLASS))
10803 tp->timer_offset = HZ;
10804 else
10805 tp->timer_offset = HZ / 10;
10806
10807 BUG_ON(tp->timer_offset > HZ);
10808
10809 tp->timer_multiplier = (HZ / tp->timer_offset);
10810 tp->asf_multiplier = (HZ / tp->timer_offset) *
10811 TG3_FW_UPDATE_FREQ_SEC;
10812
10813 init_timer(&tp->timer);
10814 tp->timer.data = (unsigned long) tp;
10815 tp->timer.function = tg3_timer;
10816}
10817
10818static void tg3_timer_start(struct tg3 *tp)
10819{
10820 tp->asf_counter = tp->asf_multiplier;
10821 tp->timer_counter = tp->timer_multiplier;
10822
10823 tp->timer.expires = jiffies + tp->timer_offset;
10824 add_timer(&tp->timer);
10825}
10826
10827static void tg3_timer_stop(struct tg3 *tp)
10828{
10829 del_timer_sync(&tp->timer);
10830}
10831
10832/* Restart hardware after configuration changes, self-test, etc.
10833 * Invoked with tp->lock held.
10834 */
953c96e0 10835static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
21f7638e
MC
10836 __releases(tp->lock)
10837 __acquires(tp->lock)
10838{
10839 int err;
10840
10841 err = tg3_init_hw(tp, reset_phy);
10842 if (err) {
10843 netdev_err(tp->dev,
10844 "Failed to re-initialize device, aborting\n");
10845 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10846 tg3_full_unlock(tp);
10847 tg3_timer_stop(tp);
10848 tp->irq_sync = 0;
10849 tg3_napi_enable(tp);
10850 dev_close(tp->dev);
10851 tg3_full_lock(tp, 0);
10852 }
10853 return err;
10854}
10855
10856static void tg3_reset_task(struct work_struct *work)
10857{
10858 struct tg3 *tp = container_of(work, struct tg3, reset_task);
10859 int err;
10860
10861 tg3_full_lock(tp, 0);
10862
10863 if (!netif_running(tp->dev)) {
10864 tg3_flag_clear(tp, RESET_TASK_PENDING);
10865 tg3_full_unlock(tp);
10866 return;
10867 }
10868
10869 tg3_full_unlock(tp);
10870
10871 tg3_phy_stop(tp);
10872
10873 tg3_netif_stop(tp);
10874
10875 tg3_full_lock(tp, 1);
10876
10877 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
10878 tp->write32_tx_mbox = tg3_write32_tx_mbox;
10879 tp->write32_rx_mbox = tg3_write_flush_reg32;
10880 tg3_flag_set(tp, MBOX_WRITE_REORDER);
10881 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
10882 }
10883
10884 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
953c96e0 10885 err = tg3_init_hw(tp, true);
21f7638e
MC
10886 if (err)
10887 goto out;
10888
10889 tg3_netif_start(tp);
10890
10891out:
10892 tg3_full_unlock(tp);
10893
10894 if (!err)
10895 tg3_phy_start(tp);
10896
10897 tg3_flag_clear(tp, RESET_TASK_PENDING);
10898}
10899
4f125f42 10900static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 10901{
7d12e780 10902 irq_handler_t fn;
fcfa0a32 10903 unsigned long flags;
4f125f42
MC
10904 char *name;
10905 struct tg3_napi *tnapi = &tp->napi[irq_num];
10906
10907 if (tp->irq_cnt == 1)
10908 name = tp->dev->name;
10909 else {
10910 name = &tnapi->irq_lbl[0];
10911 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
10912 name[IFNAMSIZ-1] = 0;
10913 }
fcfa0a32 10914
63c3a66f 10915 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 10916 fn = tg3_msi;
63c3a66f 10917 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 10918 fn = tg3_msi_1shot;
ab392d2d 10919 flags = 0;
fcfa0a32
MC
10920 } else {
10921 fn = tg3_interrupt;
63c3a66f 10922 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 10923 fn = tg3_interrupt_tagged;
ab392d2d 10924 flags = IRQF_SHARED;
fcfa0a32 10925 }
4f125f42
MC
10926
10927 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
10928}
10929
7938109f
MC
10930static int tg3_test_interrupt(struct tg3 *tp)
10931{
09943a18 10932 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 10933 struct net_device *dev = tp->dev;
b16250e3 10934 int err, i, intr_ok = 0;
f6eb9b1f 10935 u32 val;
7938109f 10936
d4bc3927
MC
10937 if (!netif_running(dev))
10938 return -ENODEV;
10939
7938109f
MC
10940 tg3_disable_ints(tp);
10941
4f125f42 10942 free_irq(tnapi->irq_vec, tnapi);
7938109f 10943
f6eb9b1f
MC
10944 /*
10945 * Turn off MSI one shot mode. Otherwise this test has no
10946 * observable way to know whether the interrupt was delivered.
10947 */
3aa1cdf8 10948 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
10949 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
10950 tw32(MSGINT_MODE, val);
10951 }
10952
4f125f42 10953 err = request_irq(tnapi->irq_vec, tg3_test_isr,
f274fd9a 10954 IRQF_SHARED, dev->name, tnapi);
7938109f
MC
10955 if (err)
10956 return err;
10957
898a56f8 10958 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
10959 tg3_enable_ints(tp);
10960
10961 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10962 tnapi->coal_now);
7938109f
MC
10963
10964 for (i = 0; i < 5; i++) {
b16250e3
MC
10965 u32 int_mbox, misc_host_ctrl;
10966
898a56f8 10967 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
10968 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
10969
10970 if ((int_mbox != 0) ||
10971 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
10972 intr_ok = 1;
7938109f 10973 break;
b16250e3
MC
10974 }
10975
3aa1cdf8
MC
10976 if (tg3_flag(tp, 57765_PLUS) &&
10977 tnapi->hw_status->status_tag != tnapi->last_tag)
10978 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
10979
7938109f
MC
10980 msleep(10);
10981 }
10982
10983 tg3_disable_ints(tp);
10984
4f125f42 10985 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 10986
4f125f42 10987 err = tg3_request_irq(tp, 0);
7938109f
MC
10988
10989 if (err)
10990 return err;
10991
f6eb9b1f
MC
10992 if (intr_ok) {
10993 /* Reenable MSI one shot mode. */
5b39de91 10994 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
10995 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
10996 tw32(MSGINT_MODE, val);
10997 }
7938109f 10998 return 0;
f6eb9b1f 10999 }
7938109f
MC
11000
11001 return -EIO;
11002}
11003
11004/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
11005 * successfully restored
11006 */
11007static int tg3_test_msi(struct tg3 *tp)
11008{
7938109f
MC
11009 int err;
11010 u16 pci_cmd;
11011
63c3a66f 11012 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
11013 return 0;
11014
11015 /* Turn off SERR reporting in case MSI terminates with Master
11016 * Abort.
11017 */
11018 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
11019 pci_write_config_word(tp->pdev, PCI_COMMAND,
11020 pci_cmd & ~PCI_COMMAND_SERR);
11021
11022 err = tg3_test_interrupt(tp);
11023
11024 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
11025
11026 if (!err)
11027 return 0;
11028
11029 /* other failures */
11030 if (err != -EIO)
11031 return err;
11032
11033 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
11034 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
11035 "to INTx mode. Please report this failure to the PCI "
11036 "maintainer and include system chipset information\n");
7938109f 11037
4f125f42 11038 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 11039
7938109f
MC
11040 pci_disable_msi(tp->pdev);
11041
63c3a66f 11042 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 11043 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 11044
4f125f42 11045 err = tg3_request_irq(tp, 0);
7938109f
MC
11046 if (err)
11047 return err;
11048
11049 /* Need to reset the chip because the MSI cycle may have terminated
11050 * with Master Abort.
11051 */
f47c11ee 11052 tg3_full_lock(tp, 1);
7938109f 11053
944d980e 11054 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 11055 err = tg3_init_hw(tp, true);
7938109f 11056
f47c11ee 11057 tg3_full_unlock(tp);
7938109f
MC
11058
11059 if (err)
4f125f42 11060 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
11061
11062 return err;
11063}
11064
9e9fd12d
MC
11065static int tg3_request_firmware(struct tg3 *tp)
11066{
77997ea3 11067 const struct tg3_firmware_hdr *fw_hdr;
9e9fd12d
MC
11068
11069 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
11070 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
11071 tp->fw_needed);
9e9fd12d
MC
11072 return -ENOENT;
11073 }
11074
77997ea3 11075 fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
9e9fd12d
MC
11076
11077 /* Firmware blob starts with version numbers, followed by
11078 * start address and _full_ length including BSS sections
11079 * (which must be longer than the actual data, of course
11080 */
11081
77997ea3
NS
11082 tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
11083 if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
05dbe005
JP
11084 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
11085 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
11086 release_firmware(tp->fw);
11087 tp->fw = NULL;
11088 return -EINVAL;
11089 }
11090
11091 /* We no longer need firmware; we have it. */
11092 tp->fw_needed = NULL;
11093 return 0;
11094}
11095
9102426a 11096static u32 tg3_irq_count(struct tg3 *tp)
679563f4 11097{
9102426a 11098 u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
679563f4 11099
9102426a 11100 if (irq_cnt > 1) {
c3b5003b
MC
11101 /* We want as many rx rings enabled as there are cpus.
11102 * In multiqueue MSI-X mode, the first MSI-X vector
11103 * only deals with link interrupts, etc, so we add
11104 * one to the number of vectors we are requesting.
11105 */
9102426a 11106 irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
c3b5003b 11107 }
679563f4 11108
9102426a
MC
11109 return irq_cnt;
11110}
11111
11112static bool tg3_enable_msix(struct tg3 *tp)
11113{
11114 int i, rc;
86449944 11115 struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
9102426a 11116
0968169c
MC
11117 tp->txq_cnt = tp->txq_req;
11118 tp->rxq_cnt = tp->rxq_req;
11119 if (!tp->rxq_cnt)
11120 tp->rxq_cnt = netif_get_num_default_rss_queues();
9102426a
MC
11121 if (tp->rxq_cnt > tp->rxq_max)
11122 tp->rxq_cnt = tp->rxq_max;
cf6d6ea6
MC
11123
11124 /* Disable multiple TX rings by default. Simple round-robin hardware
11125 * scheduling of the TX rings can cause starvation of rings with
11126 * small packets when other rings have TSO or jumbo packets.
11127 */
11128 if (!tp->txq_req)
11129 tp->txq_cnt = 1;
9102426a
MC
11130
11131 tp->irq_cnt = tg3_irq_count(tp);
11132
679563f4
MC
11133 for (i = 0; i < tp->irq_max; i++) {
11134 msix_ent[i].entry = i;
11135 msix_ent[i].vector = 0;
11136 }
11137
11138 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
11139 if (rc < 0) {
11140 return false;
11141 } else if (rc != 0) {
679563f4
MC
11142 if (pci_enable_msix(tp->pdev, msix_ent, rc))
11143 return false;
05dbe005
JP
11144 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
11145 tp->irq_cnt, rc);
679563f4 11146 tp->irq_cnt = rc;
49a359e3 11147 tp->rxq_cnt = max(rc - 1, 1);
9102426a
MC
11148 if (tp->txq_cnt)
11149 tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
679563f4
MC
11150 }
11151
11152 for (i = 0; i < tp->irq_max; i++)
11153 tp->napi[i].irq_vec = msix_ent[i].vector;
11154
49a359e3 11155 if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
2ddaad39
BH
11156 pci_disable_msix(tp->pdev);
11157 return false;
11158 }
b92b9040 11159
9102426a
MC
11160 if (tp->irq_cnt == 1)
11161 return true;
d78b59f5 11162
9102426a
MC
11163 tg3_flag_set(tp, ENABLE_RSS);
11164
11165 if (tp->txq_cnt > 1)
11166 tg3_flag_set(tp, ENABLE_TSS);
11167
11168 netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
2430b031 11169
679563f4
MC
11170 return true;
11171}
11172
07b0173c
MC
11173static void tg3_ints_init(struct tg3 *tp)
11174{
63c3a66f
JP
11175 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
11176 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
11177 /* All MSI supporting chips should support tagged
11178 * status. Assert that this is the case.
11179 */
5129c3a3
MC
11180 netdev_warn(tp->dev,
11181 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 11182 goto defcfg;
07b0173c 11183 }
4f125f42 11184
63c3a66f
JP
11185 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
11186 tg3_flag_set(tp, USING_MSIX);
11187 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
11188 tg3_flag_set(tp, USING_MSI);
679563f4 11189
63c3a66f 11190 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 11191 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 11192 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 11193 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
11194 if (!tg3_flag(tp, 1SHOT_MSI))
11195 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
11196 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
11197 }
11198defcfg:
63c3a66f 11199 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
11200 tp->irq_cnt = 1;
11201 tp->napi[0].irq_vec = tp->pdev->irq;
49a359e3
MC
11202 }
11203
11204 if (tp->irq_cnt == 1) {
11205 tp->txq_cnt = 1;
11206 tp->rxq_cnt = 1;
2ddaad39 11207 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 11208 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 11209 }
07b0173c
MC
11210}
11211
11212static void tg3_ints_fini(struct tg3 *tp)
11213{
63c3a66f 11214 if (tg3_flag(tp, USING_MSIX))
679563f4 11215 pci_disable_msix(tp->pdev);
63c3a66f 11216 else if (tg3_flag(tp, USING_MSI))
679563f4 11217 pci_disable_msi(tp->pdev);
63c3a66f
JP
11218 tg3_flag_clear(tp, USING_MSI);
11219 tg3_flag_clear(tp, USING_MSIX);
11220 tg3_flag_clear(tp, ENABLE_RSS);
11221 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
11222}
11223
be947307
MC
11224static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
11225 bool init)
1da177e4 11226{
d8f4cd38 11227 struct net_device *dev = tp->dev;
4f125f42 11228 int i, err;
1da177e4 11229
679563f4
MC
11230 /*
11231 * Setup interrupts first so we know how
11232 * many NAPI resources to allocate
11233 */
11234 tg3_ints_init(tp);
11235
90415477 11236 tg3_rss_check_indir_tbl(tp);
bcebcc46 11237
1da177e4
LT
11238 /* The placement of this call is tied
11239 * to the setup and use of Host TX descriptors.
11240 */
11241 err = tg3_alloc_consistent(tp);
11242 if (err)
679563f4 11243 goto err_out1;
88b06bc2 11244
66cfd1bd
MC
11245 tg3_napi_init(tp);
11246
fed97810 11247 tg3_napi_enable(tp);
1da177e4 11248
4f125f42
MC
11249 for (i = 0; i < tp->irq_cnt; i++) {
11250 struct tg3_napi *tnapi = &tp->napi[i];
11251 err = tg3_request_irq(tp, i);
11252 if (err) {
5bc09186
MC
11253 for (i--; i >= 0; i--) {
11254 tnapi = &tp->napi[i];
4f125f42 11255 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
11256 }
11257 goto err_out2;
4f125f42
MC
11258 }
11259 }
1da177e4 11260
f47c11ee 11261 tg3_full_lock(tp, 0);
1da177e4 11262
d8f4cd38 11263 err = tg3_init_hw(tp, reset_phy);
1da177e4 11264 if (err) {
944d980e 11265 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 11266 tg3_free_rings(tp);
1da177e4
LT
11267 }
11268
f47c11ee 11269 tg3_full_unlock(tp);
1da177e4 11270
07b0173c 11271 if (err)
679563f4 11272 goto err_out3;
1da177e4 11273
d8f4cd38 11274 if (test_irq && tg3_flag(tp, USING_MSI)) {
7938109f 11275 err = tg3_test_msi(tp);
fac9b83e 11276
7938109f 11277 if (err) {
f47c11ee 11278 tg3_full_lock(tp, 0);
944d980e 11279 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 11280 tg3_free_rings(tp);
f47c11ee 11281 tg3_full_unlock(tp);
7938109f 11282
679563f4 11283 goto err_out2;
7938109f 11284 }
fcfa0a32 11285
63c3a66f 11286 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 11287 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 11288
f6eb9b1f
MC
11289 tw32(PCIE_TRANSACTION_CFG,
11290 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 11291 }
7938109f
MC
11292 }
11293
b02fd9e3
MC
11294 tg3_phy_start(tp);
11295
aed93e0b
MC
11296 tg3_hwmon_open(tp);
11297
f47c11ee 11298 tg3_full_lock(tp, 0);
1da177e4 11299
21f7638e 11300 tg3_timer_start(tp);
63c3a66f 11301 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
11302 tg3_enable_ints(tp);
11303
be947307
MC
11304 if (init)
11305 tg3_ptp_init(tp);
11306 else
11307 tg3_ptp_resume(tp);
11308
11309
f47c11ee 11310 tg3_full_unlock(tp);
1da177e4 11311
fe5f5787 11312 netif_tx_start_all_queues(dev);
1da177e4 11313
06c03c02
MB
11314 /*
11315 * Reset loopback feature if it was turned on while the device was down
11316 * make sure that it's installed properly now.
11317 */
11318 if (dev->features & NETIF_F_LOOPBACK)
11319 tg3_set_loopback(dev, dev->features);
11320
1da177e4 11321 return 0;
07b0173c 11322
679563f4 11323err_out3:
4f125f42
MC
11324 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11325 struct tg3_napi *tnapi = &tp->napi[i];
11326 free_irq(tnapi->irq_vec, tnapi);
11327 }
07b0173c 11328
679563f4 11329err_out2:
fed97810 11330 tg3_napi_disable(tp);
66cfd1bd 11331 tg3_napi_fini(tp);
07b0173c 11332 tg3_free_consistent(tp);
679563f4
MC
11333
11334err_out1:
11335 tg3_ints_fini(tp);
d8f4cd38 11336
07b0173c 11337 return err;
1da177e4
LT
11338}
11339
65138594 11340static void tg3_stop(struct tg3 *tp)
1da177e4 11341{
4f125f42 11342 int i;
1da177e4 11343
db219973 11344 tg3_reset_task_cancel(tp);
bd473da3 11345 tg3_netif_stop(tp);
1da177e4 11346
21f7638e 11347 tg3_timer_stop(tp);
1da177e4 11348
aed93e0b
MC
11349 tg3_hwmon_close(tp);
11350
24bb4fb6
MC
11351 tg3_phy_stop(tp);
11352
f47c11ee 11353 tg3_full_lock(tp, 1);
1da177e4
LT
11354
11355 tg3_disable_ints(tp);
11356
944d980e 11357 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 11358 tg3_free_rings(tp);
63c3a66f 11359 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 11360
f47c11ee 11361 tg3_full_unlock(tp);
1da177e4 11362
4f125f42
MC
11363 for (i = tp->irq_cnt - 1; i >= 0; i--) {
11364 struct tg3_napi *tnapi = &tp->napi[i];
11365 free_irq(tnapi->irq_vec, tnapi);
11366 }
07b0173c
MC
11367
11368 tg3_ints_fini(tp);
1da177e4 11369
66cfd1bd
MC
11370 tg3_napi_fini(tp);
11371
1da177e4 11372 tg3_free_consistent(tp);
65138594
MC
11373}
11374
d8f4cd38
MC
11375static int tg3_open(struct net_device *dev)
11376{
11377 struct tg3 *tp = netdev_priv(dev);
11378 int err;
11379
11380 if (tp->fw_needed) {
11381 err = tg3_request_firmware(tp);
c4dab506
NS
11382 if (tg3_asic_rev(tp) == ASIC_REV_57766) {
11383 if (err) {
11384 netdev_warn(tp->dev, "EEE capability disabled\n");
11385 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11386 } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
11387 netdev_warn(tp->dev, "EEE capability restored\n");
11388 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
11389 }
11390 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
d8f4cd38
MC
11391 if (err)
11392 return err;
11393 } else if (err) {
11394 netdev_warn(tp->dev, "TSO capability disabled\n");
11395 tg3_flag_clear(tp, TSO_CAPABLE);
11396 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
11397 netdev_notice(tp->dev, "TSO capability restored\n");
11398 tg3_flag_set(tp, TSO_CAPABLE);
11399 }
11400 }
11401
f4a46d1f 11402 tg3_carrier_off(tp);
d8f4cd38
MC
11403
11404 err = tg3_power_up(tp);
11405 if (err)
11406 return err;
11407
11408 tg3_full_lock(tp, 0);
11409
11410 tg3_disable_ints(tp);
11411 tg3_flag_clear(tp, INIT_COMPLETE);
11412
11413 tg3_full_unlock(tp);
11414
942d1af0
NS
11415 err = tg3_start(tp,
11416 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
11417 true, true);
d8f4cd38
MC
11418 if (err) {
11419 tg3_frob_aux_power(tp, false);
11420 pci_set_power_state(tp->pdev, PCI_D3hot);
11421 }
be947307 11422
7d41e49a
MC
11423 if (tg3_flag(tp, PTP_CAPABLE)) {
11424 tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
11425 &tp->pdev->dev);
11426 if (IS_ERR(tp->ptp_clock))
11427 tp->ptp_clock = NULL;
11428 }
11429
07b0173c 11430 return err;
1da177e4
LT
11431}
11432
1da177e4
LT
11433static int tg3_close(struct net_device *dev)
11434{
11435 struct tg3 *tp = netdev_priv(dev);
11436
be947307
MC
11437 tg3_ptp_fini(tp);
11438
65138594 11439 tg3_stop(tp);
1da177e4 11440
92feeabf
MC
11441 /* Clear stats across close / open calls */
11442 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
11443 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 11444
c866b7ea 11445 tg3_power_down(tp);
bc1c7567 11446
f4a46d1f 11447 tg3_carrier_off(tp);
bc1c7567 11448
1da177e4
LT
11449 return 0;
11450}
11451
511d2224 11452static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
11453{
11454 return ((u64)val->high << 32) | ((u64)val->low);
11455}
11456
65ec698d 11457static u64 tg3_calc_crc_errors(struct tg3 *tp)
1da177e4
LT
11458{
11459 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11460
f07e9af3 11461 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
4153577a
JP
11462 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
11463 tg3_asic_rev(tp) == ASIC_REV_5701)) {
1da177e4
LT
11464 u32 val;
11465
569a5df8
MC
11466 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
11467 tg3_writephy(tp, MII_TG3_TEST1,
11468 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 11469 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
11470 } else
11471 val = 0;
1da177e4
LT
11472
11473 tp->phy_crc_errors += val;
11474
11475 return tp->phy_crc_errors;
11476 }
11477
11478 return get_stat64(&hw_stats->rx_fcs_errors);
11479}
11480
11481#define ESTAT_ADD(member) \
11482 estats->member = old_estats->member + \
511d2224 11483 get_stat64(&hw_stats->member)
1da177e4 11484
65ec698d 11485static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
1da177e4 11486{
1da177e4
LT
11487 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
11488 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11489
1da177e4
LT
11490 ESTAT_ADD(rx_octets);
11491 ESTAT_ADD(rx_fragments);
11492 ESTAT_ADD(rx_ucast_packets);
11493 ESTAT_ADD(rx_mcast_packets);
11494 ESTAT_ADD(rx_bcast_packets);
11495 ESTAT_ADD(rx_fcs_errors);
11496 ESTAT_ADD(rx_align_errors);
11497 ESTAT_ADD(rx_xon_pause_rcvd);
11498 ESTAT_ADD(rx_xoff_pause_rcvd);
11499 ESTAT_ADD(rx_mac_ctrl_rcvd);
11500 ESTAT_ADD(rx_xoff_entered);
11501 ESTAT_ADD(rx_frame_too_long_errors);
11502 ESTAT_ADD(rx_jabbers);
11503 ESTAT_ADD(rx_undersize_packets);
11504 ESTAT_ADD(rx_in_length_errors);
11505 ESTAT_ADD(rx_out_length_errors);
11506 ESTAT_ADD(rx_64_or_less_octet_packets);
11507 ESTAT_ADD(rx_65_to_127_octet_packets);
11508 ESTAT_ADD(rx_128_to_255_octet_packets);
11509 ESTAT_ADD(rx_256_to_511_octet_packets);
11510 ESTAT_ADD(rx_512_to_1023_octet_packets);
11511 ESTAT_ADD(rx_1024_to_1522_octet_packets);
11512 ESTAT_ADD(rx_1523_to_2047_octet_packets);
11513 ESTAT_ADD(rx_2048_to_4095_octet_packets);
11514 ESTAT_ADD(rx_4096_to_8191_octet_packets);
11515 ESTAT_ADD(rx_8192_to_9022_octet_packets);
11516
11517 ESTAT_ADD(tx_octets);
11518 ESTAT_ADD(tx_collisions);
11519 ESTAT_ADD(tx_xon_sent);
11520 ESTAT_ADD(tx_xoff_sent);
11521 ESTAT_ADD(tx_flow_control);
11522 ESTAT_ADD(tx_mac_errors);
11523 ESTAT_ADD(tx_single_collisions);
11524 ESTAT_ADD(tx_mult_collisions);
11525 ESTAT_ADD(tx_deferred);
11526 ESTAT_ADD(tx_excessive_collisions);
11527 ESTAT_ADD(tx_late_collisions);
11528 ESTAT_ADD(tx_collide_2times);
11529 ESTAT_ADD(tx_collide_3times);
11530 ESTAT_ADD(tx_collide_4times);
11531 ESTAT_ADD(tx_collide_5times);
11532 ESTAT_ADD(tx_collide_6times);
11533 ESTAT_ADD(tx_collide_7times);
11534 ESTAT_ADD(tx_collide_8times);
11535 ESTAT_ADD(tx_collide_9times);
11536 ESTAT_ADD(tx_collide_10times);
11537 ESTAT_ADD(tx_collide_11times);
11538 ESTAT_ADD(tx_collide_12times);
11539 ESTAT_ADD(tx_collide_13times);
11540 ESTAT_ADD(tx_collide_14times);
11541 ESTAT_ADD(tx_collide_15times);
11542 ESTAT_ADD(tx_ucast_packets);
11543 ESTAT_ADD(tx_mcast_packets);
11544 ESTAT_ADD(tx_bcast_packets);
11545 ESTAT_ADD(tx_carrier_sense_errors);
11546 ESTAT_ADD(tx_discards);
11547 ESTAT_ADD(tx_errors);
11548
11549 ESTAT_ADD(dma_writeq_full);
11550 ESTAT_ADD(dma_write_prioq_full);
11551 ESTAT_ADD(rxbds_empty);
11552 ESTAT_ADD(rx_discards);
11553 ESTAT_ADD(rx_errors);
11554 ESTAT_ADD(rx_threshold_hit);
11555
11556 ESTAT_ADD(dma_readq_full);
11557 ESTAT_ADD(dma_read_prioq_full);
11558 ESTAT_ADD(tx_comp_queue_full);
11559
11560 ESTAT_ADD(ring_set_send_prod_index);
11561 ESTAT_ADD(ring_status_update);
11562 ESTAT_ADD(nic_irqs);
11563 ESTAT_ADD(nic_avoided_irqs);
11564 ESTAT_ADD(nic_tx_threshold_hit);
11565
4452d099 11566 ESTAT_ADD(mbuf_lwm_thresh_hit);
1da177e4
LT
11567}
11568
65ec698d 11569static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
1da177e4 11570{
511d2224 11571 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
11572 struct tg3_hw_stats *hw_stats = tp->hw_stats;
11573
1da177e4
LT
11574 stats->rx_packets = old_stats->rx_packets +
11575 get_stat64(&hw_stats->rx_ucast_packets) +
11576 get_stat64(&hw_stats->rx_mcast_packets) +
11577 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 11578
1da177e4
LT
11579 stats->tx_packets = old_stats->tx_packets +
11580 get_stat64(&hw_stats->tx_ucast_packets) +
11581 get_stat64(&hw_stats->tx_mcast_packets) +
11582 get_stat64(&hw_stats->tx_bcast_packets);
11583
11584 stats->rx_bytes = old_stats->rx_bytes +
11585 get_stat64(&hw_stats->rx_octets);
11586 stats->tx_bytes = old_stats->tx_bytes +
11587 get_stat64(&hw_stats->tx_octets);
11588
11589 stats->rx_errors = old_stats->rx_errors +
4f63b877 11590 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
11591 stats->tx_errors = old_stats->tx_errors +
11592 get_stat64(&hw_stats->tx_errors) +
11593 get_stat64(&hw_stats->tx_mac_errors) +
11594 get_stat64(&hw_stats->tx_carrier_sense_errors) +
11595 get_stat64(&hw_stats->tx_discards);
11596
11597 stats->multicast = old_stats->multicast +
11598 get_stat64(&hw_stats->rx_mcast_packets);
11599 stats->collisions = old_stats->collisions +
11600 get_stat64(&hw_stats->tx_collisions);
11601
11602 stats->rx_length_errors = old_stats->rx_length_errors +
11603 get_stat64(&hw_stats->rx_frame_too_long_errors) +
11604 get_stat64(&hw_stats->rx_undersize_packets);
11605
11606 stats->rx_over_errors = old_stats->rx_over_errors +
11607 get_stat64(&hw_stats->rxbds_empty);
11608 stats->rx_frame_errors = old_stats->rx_frame_errors +
11609 get_stat64(&hw_stats->rx_align_errors);
11610 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
11611 get_stat64(&hw_stats->tx_discards);
11612 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
11613 get_stat64(&hw_stats->tx_carrier_sense_errors);
11614
11615 stats->rx_crc_errors = old_stats->rx_crc_errors +
65ec698d 11616 tg3_calc_crc_errors(tp);
1da177e4 11617
4f63b877
JL
11618 stats->rx_missed_errors = old_stats->rx_missed_errors +
11619 get_stat64(&hw_stats->rx_discards);
11620
b0057c51 11621 stats->rx_dropped = tp->rx_dropped;
48855432 11622 stats->tx_dropped = tp->tx_dropped;
1da177e4
LT
11623}
11624
1da177e4
LT
11625static int tg3_get_regs_len(struct net_device *dev)
11626{
97bd8e49 11627 return TG3_REG_BLK_SIZE;
1da177e4
LT
11628}
11629
11630static void tg3_get_regs(struct net_device *dev,
11631 struct ethtool_regs *regs, void *_p)
11632{
1da177e4 11633 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
11634
11635 regs->version = 0;
11636
97bd8e49 11637 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 11638
80096068 11639 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11640 return;
11641
f47c11ee 11642 tg3_full_lock(tp, 0);
1da177e4 11643
97bd8e49 11644 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 11645
f47c11ee 11646 tg3_full_unlock(tp);
1da177e4
LT
11647}
11648
11649static int tg3_get_eeprom_len(struct net_device *dev)
11650{
11651 struct tg3 *tp = netdev_priv(dev);
11652
11653 return tp->nvram_size;
11654}
11655
1da177e4
LT
11656static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11657{
11658 struct tg3 *tp = netdev_priv(dev);
11659 int ret;
11660 u8 *pd;
b9fc7dc5 11661 u32 i, offset, len, b_offset, b_count;
a9dc529d 11662 __be32 val;
1da177e4 11663
63c3a66f 11664 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11665 return -EINVAL;
11666
80096068 11667 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11668 return -EAGAIN;
11669
1da177e4
LT
11670 offset = eeprom->offset;
11671 len = eeprom->len;
11672 eeprom->len = 0;
11673
11674 eeprom->magic = TG3_EEPROM_MAGIC;
11675
11676 if (offset & 3) {
11677 /* adjustments to start on required 4 byte boundary */
11678 b_offset = offset & 3;
11679 b_count = 4 - b_offset;
11680 if (b_count > len) {
11681 /* i.e. offset=1 len=2 */
11682 b_count = len;
11683 }
a9dc529d 11684 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
11685 if (ret)
11686 return ret;
be98da6a 11687 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
11688 len -= b_count;
11689 offset += b_count;
c6cdf436 11690 eeprom->len += b_count;
1da177e4
LT
11691 }
11692
25985edc 11693 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
11694 pd = &data[eeprom->len];
11695 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 11696 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
11697 if (ret) {
11698 eeprom->len += i;
11699 return ret;
11700 }
1da177e4
LT
11701 memcpy(pd + i, &val, 4);
11702 }
11703 eeprom->len += i;
11704
11705 if (len & 3) {
11706 /* read last bytes not ending on 4 byte boundary */
11707 pd = &data[eeprom->len];
11708 b_count = len & 3;
11709 b_offset = offset + len - b_count;
a9dc529d 11710 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
11711 if (ret)
11712 return ret;
b9fc7dc5 11713 memcpy(pd, &val, b_count);
1da177e4
LT
11714 eeprom->len += b_count;
11715 }
11716 return 0;
11717}
11718
1da177e4
LT
11719static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
11720{
11721 struct tg3 *tp = netdev_priv(dev);
11722 int ret;
b9fc7dc5 11723 u32 offset, len, b_offset, odd_len;
1da177e4 11724 u8 *buf;
a9dc529d 11725 __be32 start, end;
1da177e4 11726
80096068 11727 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11728 return -EAGAIN;
11729
63c3a66f 11730 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 11731 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
11732 return -EINVAL;
11733
11734 offset = eeprom->offset;
11735 len = eeprom->len;
11736
11737 if ((b_offset = (offset & 3))) {
11738 /* adjustments to start on required 4 byte boundary */
a9dc529d 11739 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
11740 if (ret)
11741 return ret;
1da177e4
LT
11742 len += b_offset;
11743 offset &= ~3;
1c8594b4
MC
11744 if (len < 4)
11745 len = 4;
1da177e4
LT
11746 }
11747
11748 odd_len = 0;
1c8594b4 11749 if (len & 3) {
1da177e4
LT
11750 /* adjustments to end on required 4 byte boundary */
11751 odd_len = 1;
11752 len = (len + 3) & ~3;
a9dc529d 11753 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
11754 if (ret)
11755 return ret;
1da177e4
LT
11756 }
11757
11758 buf = data;
11759 if (b_offset || odd_len) {
11760 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 11761 if (!buf)
1da177e4
LT
11762 return -ENOMEM;
11763 if (b_offset)
11764 memcpy(buf, &start, 4);
11765 if (odd_len)
11766 memcpy(buf+len-4, &end, 4);
11767 memcpy(buf + b_offset, data, eeprom->len);
11768 }
11769
11770 ret = tg3_nvram_write_block(tp, offset, len, buf);
11771
11772 if (buf != data)
11773 kfree(buf);
11774
11775 return ret;
11776}
11777
11778static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11779{
b02fd9e3
MC
11780 struct tg3 *tp = netdev_priv(dev);
11781
63c3a66f 11782 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11783 struct phy_device *phydev;
f07e9af3 11784 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11785 return -EAGAIN;
3f0e3ad7
MC
11786 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
11787 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 11788 }
6aa20a22 11789
1da177e4
LT
11790 cmd->supported = (SUPPORTED_Autoneg);
11791
f07e9af3 11792 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
11793 cmd->supported |= (SUPPORTED_1000baseT_Half |
11794 SUPPORTED_1000baseT_Full);
11795
f07e9af3 11796 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
11797 cmd->supported |= (SUPPORTED_100baseT_Half |
11798 SUPPORTED_100baseT_Full |
11799 SUPPORTED_10baseT_Half |
11800 SUPPORTED_10baseT_Full |
3bebab59 11801 SUPPORTED_TP);
ef348144
KK
11802 cmd->port = PORT_TP;
11803 } else {
1da177e4 11804 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
11805 cmd->port = PORT_FIBRE;
11806 }
6aa20a22 11807
1da177e4 11808 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
11809 if (tg3_flag(tp, PAUSE_AUTONEG)) {
11810 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
11811 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11812 cmd->advertising |= ADVERTISED_Pause;
11813 } else {
11814 cmd->advertising |= ADVERTISED_Pause |
11815 ADVERTISED_Asym_Pause;
11816 }
11817 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
11818 cmd->advertising |= ADVERTISED_Asym_Pause;
11819 }
11820 }
f4a46d1f 11821 if (netif_running(dev) && tp->link_up) {
70739497 11822 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 11823 cmd->duplex = tp->link_config.active_duplex;
859edb26 11824 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
11825 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
11826 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
11827 cmd->eth_tp_mdix = ETH_TP_MDI_X;
11828 else
11829 cmd->eth_tp_mdix = ETH_TP_MDI;
11830 }
64c22182 11831 } else {
e740522e
MC
11832 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
11833 cmd->duplex = DUPLEX_UNKNOWN;
e348c5e7 11834 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 11835 }
882e9793 11836 cmd->phy_address = tp->phy_addr;
7e5856bd 11837 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
11838 cmd->autoneg = tp->link_config.autoneg;
11839 cmd->maxtxpkt = 0;
11840 cmd->maxrxpkt = 0;
11841 return 0;
11842}
6aa20a22 11843
1da177e4
LT
11844static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
11845{
11846 struct tg3 *tp = netdev_priv(dev);
25db0338 11847 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 11848
63c3a66f 11849 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11850 struct phy_device *phydev;
f07e9af3 11851 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11852 return -EAGAIN;
3f0e3ad7
MC
11853 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
11854 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
11855 }
11856
7e5856bd
MC
11857 if (cmd->autoneg != AUTONEG_ENABLE &&
11858 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 11859 return -EINVAL;
7e5856bd
MC
11860
11861 if (cmd->autoneg == AUTONEG_DISABLE &&
11862 cmd->duplex != DUPLEX_FULL &&
11863 cmd->duplex != DUPLEX_HALF)
37ff238d 11864 return -EINVAL;
1da177e4 11865
7e5856bd
MC
11866 if (cmd->autoneg == AUTONEG_ENABLE) {
11867 u32 mask = ADVERTISED_Autoneg |
11868 ADVERTISED_Pause |
11869 ADVERTISED_Asym_Pause;
11870
f07e9af3 11871 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
11872 mask |= ADVERTISED_1000baseT_Half |
11873 ADVERTISED_1000baseT_Full;
11874
f07e9af3 11875 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
11876 mask |= ADVERTISED_100baseT_Half |
11877 ADVERTISED_100baseT_Full |
11878 ADVERTISED_10baseT_Half |
11879 ADVERTISED_10baseT_Full |
11880 ADVERTISED_TP;
11881 else
11882 mask |= ADVERTISED_FIBRE;
11883
11884 if (cmd->advertising & ~mask)
11885 return -EINVAL;
11886
11887 mask &= (ADVERTISED_1000baseT_Half |
11888 ADVERTISED_1000baseT_Full |
11889 ADVERTISED_100baseT_Half |
11890 ADVERTISED_100baseT_Full |
11891 ADVERTISED_10baseT_Half |
11892 ADVERTISED_10baseT_Full);
11893
11894 cmd->advertising &= mask;
11895 } else {
f07e9af3 11896 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 11897 if (speed != SPEED_1000)
7e5856bd
MC
11898 return -EINVAL;
11899
11900 if (cmd->duplex != DUPLEX_FULL)
11901 return -EINVAL;
11902 } else {
25db0338
DD
11903 if (speed != SPEED_100 &&
11904 speed != SPEED_10)
7e5856bd
MC
11905 return -EINVAL;
11906 }
11907 }
11908
f47c11ee 11909 tg3_full_lock(tp, 0);
1da177e4
LT
11910
11911 tp->link_config.autoneg = cmd->autoneg;
11912 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
11913 tp->link_config.advertising = (cmd->advertising |
11914 ADVERTISED_Autoneg);
e740522e
MC
11915 tp->link_config.speed = SPEED_UNKNOWN;
11916 tp->link_config.duplex = DUPLEX_UNKNOWN;
1da177e4
LT
11917 } else {
11918 tp->link_config.advertising = 0;
25db0338 11919 tp->link_config.speed = speed;
1da177e4 11920 tp->link_config.duplex = cmd->duplex;
b02fd9e3 11921 }
6aa20a22 11922
fdad8de4
NS
11923 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
11924
ce20f161
NS
11925 tg3_warn_mgmt_link_flap(tp);
11926
1da177e4 11927 if (netif_running(dev))
953c96e0 11928 tg3_setup_phy(tp, true);
1da177e4 11929
f47c11ee 11930 tg3_full_unlock(tp);
6aa20a22 11931
1da177e4
LT
11932 return 0;
11933}
6aa20a22 11934
1da177e4
LT
11935static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
11936{
11937 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11938
68aad78c
RJ
11939 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
11940 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
11941 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
11942 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 11943}
6aa20a22 11944
1da177e4
LT
11945static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11946{
11947 struct tg3 *tp = netdev_priv(dev);
6aa20a22 11948
63c3a66f 11949 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
11950 wol->supported = WAKE_MAGIC;
11951 else
11952 wol->supported = 0;
1da177e4 11953 wol->wolopts = 0;
63c3a66f 11954 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
11955 wol->wolopts = WAKE_MAGIC;
11956 memset(&wol->sopass, 0, sizeof(wol->sopass));
11957}
6aa20a22 11958
1da177e4
LT
11959static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
11960{
11961 struct tg3 *tp = netdev_priv(dev);
12dac075 11962 struct device *dp = &tp->pdev->dev;
6aa20a22 11963
1da177e4
LT
11964 if (wol->wolopts & ~WAKE_MAGIC)
11965 return -EINVAL;
11966 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 11967 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 11968 return -EINVAL;
6aa20a22 11969
f2dc0d18
RW
11970 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
11971
f47c11ee 11972 spin_lock_bh(&tp->lock);
f2dc0d18 11973 if (device_may_wakeup(dp))
63c3a66f 11974 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 11975 else
63c3a66f 11976 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 11977 spin_unlock_bh(&tp->lock);
6aa20a22 11978
1da177e4
LT
11979 return 0;
11980}
6aa20a22 11981
1da177e4
LT
11982static u32 tg3_get_msglevel(struct net_device *dev)
11983{
11984 struct tg3 *tp = netdev_priv(dev);
11985 return tp->msg_enable;
11986}
6aa20a22 11987
1da177e4
LT
11988static void tg3_set_msglevel(struct net_device *dev, u32 value)
11989{
11990 struct tg3 *tp = netdev_priv(dev);
11991 tp->msg_enable = value;
11992}
6aa20a22 11993
1da177e4
LT
11994static int tg3_nway_reset(struct net_device *dev)
11995{
11996 struct tg3 *tp = netdev_priv(dev);
1da177e4 11997 int r;
6aa20a22 11998
1da177e4
LT
11999 if (!netif_running(dev))
12000 return -EAGAIN;
12001
f07e9af3 12002 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
12003 return -EINVAL;
12004
ce20f161
NS
12005 tg3_warn_mgmt_link_flap(tp);
12006
63c3a66f 12007 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 12008 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 12009 return -EAGAIN;
3f0e3ad7 12010 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
12011 } else {
12012 u32 bmcr;
12013
12014 spin_lock_bh(&tp->lock);
12015 r = -EINVAL;
12016 tg3_readphy(tp, MII_BMCR, &bmcr);
12017 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
12018 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 12019 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
12020 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
12021 BMCR_ANENABLE);
12022 r = 0;
12023 }
12024 spin_unlock_bh(&tp->lock);
1da177e4 12025 }
6aa20a22 12026
1da177e4
LT
12027 return r;
12028}
6aa20a22 12029
1da177e4
LT
12030static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12031{
12032 struct tg3 *tp = netdev_priv(dev);
6aa20a22 12033
2c49a44d 12034 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 12035 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 12036 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
12037 else
12038 ering->rx_jumbo_max_pending = 0;
12039
12040 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
12041
12042 ering->rx_pending = tp->rx_pending;
63c3a66f 12043 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
12044 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
12045 else
12046 ering->rx_jumbo_pending = 0;
12047
f3f3f27e 12048 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 12049}
6aa20a22 12050
1da177e4
LT
12051static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
12052{
12053 struct tg3 *tp = netdev_priv(dev);
646c9edd 12054 int i, irq_sync = 0, err = 0;
6aa20a22 12055
2c49a44d
MC
12056 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
12057 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
12058 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
12059 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 12060 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 12061 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 12062 return -EINVAL;
6aa20a22 12063
bbe832c0 12064 if (netif_running(dev)) {
b02fd9e3 12065 tg3_phy_stop(tp);
1da177e4 12066 tg3_netif_stop(tp);
bbe832c0
MC
12067 irq_sync = 1;
12068 }
1da177e4 12069
bbe832c0 12070 tg3_full_lock(tp, irq_sync);
6aa20a22 12071
1da177e4
LT
12072 tp->rx_pending = ering->rx_pending;
12073
63c3a66f 12074 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
12075 tp->rx_pending > 63)
12076 tp->rx_pending = 63;
12077 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 12078
6fd45cb8 12079 for (i = 0; i < tp->irq_max; i++)
646c9edd 12080 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
12081
12082 if (netif_running(dev)) {
944d980e 12083 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 12084 err = tg3_restart_hw(tp, false);
b9ec6c1b
MC
12085 if (!err)
12086 tg3_netif_start(tp);
1da177e4
LT
12087 }
12088
f47c11ee 12089 tg3_full_unlock(tp);
6aa20a22 12090
b02fd9e3
MC
12091 if (irq_sync && !err)
12092 tg3_phy_start(tp);
12093
b9ec6c1b 12094 return err;
1da177e4 12095}
6aa20a22 12096
1da177e4
LT
12097static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12098{
12099 struct tg3 *tp = netdev_priv(dev);
6aa20a22 12100
63c3a66f 12101 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 12102
4a2db503 12103 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
12104 epause->rx_pause = 1;
12105 else
12106 epause->rx_pause = 0;
12107
4a2db503 12108 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
12109 epause->tx_pause = 1;
12110 else
12111 epause->tx_pause = 0;
1da177e4 12112}
6aa20a22 12113
1da177e4
LT
12114static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
12115{
12116 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 12117 int err = 0;
6aa20a22 12118
ce20f161
NS
12119 if (tp->link_config.autoneg == AUTONEG_ENABLE)
12120 tg3_warn_mgmt_link_flap(tp);
12121
63c3a66f 12122 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
12123 u32 newadv;
12124 struct phy_device *phydev;
1da177e4 12125
2712168f 12126 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 12127
2712168f
MC
12128 if (!(phydev->supported & SUPPORTED_Pause) ||
12129 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 12130 (epause->rx_pause != epause->tx_pause)))
2712168f 12131 return -EINVAL;
1da177e4 12132
2712168f
MC
12133 tp->link_config.flowctrl = 0;
12134 if (epause->rx_pause) {
12135 tp->link_config.flowctrl |= FLOW_CTRL_RX;
12136
12137 if (epause->tx_pause) {
12138 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12139 newadv = ADVERTISED_Pause;
b02fd9e3 12140 } else
2712168f
MC
12141 newadv = ADVERTISED_Pause |
12142 ADVERTISED_Asym_Pause;
12143 } else if (epause->tx_pause) {
12144 tp->link_config.flowctrl |= FLOW_CTRL_TX;
12145 newadv = ADVERTISED_Asym_Pause;
12146 } else
12147 newadv = 0;
12148
12149 if (epause->autoneg)
63c3a66f 12150 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 12151 else
63c3a66f 12152 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 12153
f07e9af3 12154 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
12155 u32 oldadv = phydev->advertising &
12156 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
12157 if (oldadv != newadv) {
12158 phydev->advertising &=
12159 ~(ADVERTISED_Pause |
12160 ADVERTISED_Asym_Pause);
12161 phydev->advertising |= newadv;
12162 if (phydev->autoneg) {
12163 /*
12164 * Always renegotiate the link to
12165 * inform our link partner of our
12166 * flow control settings, even if the
12167 * flow control is forced. Let
12168 * tg3_adjust_link() do the final
12169 * flow control setup.
12170 */
12171 return phy_start_aneg(phydev);
b02fd9e3 12172 }
b02fd9e3 12173 }
b02fd9e3 12174
2712168f 12175 if (!epause->autoneg)
b02fd9e3 12176 tg3_setup_flow_control(tp, 0, 0);
2712168f 12177 } else {
c6700ce2 12178 tp->link_config.advertising &=
2712168f
MC
12179 ~(ADVERTISED_Pause |
12180 ADVERTISED_Asym_Pause);
c6700ce2 12181 tp->link_config.advertising |= newadv;
b02fd9e3
MC
12182 }
12183 } else {
12184 int irq_sync = 0;
12185
12186 if (netif_running(dev)) {
12187 tg3_netif_stop(tp);
12188 irq_sync = 1;
12189 }
12190
12191 tg3_full_lock(tp, irq_sync);
12192
12193 if (epause->autoneg)
63c3a66f 12194 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 12195 else
63c3a66f 12196 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 12197 if (epause->rx_pause)
e18ce346 12198 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 12199 else
e18ce346 12200 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 12201 if (epause->tx_pause)
e18ce346 12202 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 12203 else
e18ce346 12204 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
12205
12206 if (netif_running(dev)) {
12207 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
953c96e0 12208 err = tg3_restart_hw(tp, false);
b02fd9e3
MC
12209 if (!err)
12210 tg3_netif_start(tp);
12211 }
12212
12213 tg3_full_unlock(tp);
12214 }
6aa20a22 12215
fdad8de4
NS
12216 tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
12217
b9ec6c1b 12218 return err;
1da177e4 12219}
6aa20a22 12220
de6f31eb 12221static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 12222{
b9f2c044
JG
12223 switch (sset) {
12224 case ETH_SS_TEST:
12225 return TG3_NUM_TEST;
12226 case ETH_SS_STATS:
12227 return TG3_NUM_STATS;
12228 default:
12229 return -EOPNOTSUPP;
12230 }
4cafd3f5
MC
12231}
12232
90415477
MC
12233static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
12234 u32 *rules __always_unused)
12235{
12236 struct tg3 *tp = netdev_priv(dev);
12237
12238 if (!tg3_flag(tp, SUPPORT_MSIX))
12239 return -EOPNOTSUPP;
12240
12241 switch (info->cmd) {
12242 case ETHTOOL_GRXRINGS:
12243 if (netif_running(tp->dev))
9102426a 12244 info->data = tp->rxq_cnt;
90415477
MC
12245 else {
12246 info->data = num_online_cpus();
9102426a
MC
12247 if (info->data > TG3_RSS_MAX_NUM_QS)
12248 info->data = TG3_RSS_MAX_NUM_QS;
90415477
MC
12249 }
12250
12251 /* The first interrupt vector only
12252 * handles link interrupts.
12253 */
12254 info->data -= 1;
12255 return 0;
12256
12257 default:
12258 return -EOPNOTSUPP;
12259 }
12260}
12261
12262static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
12263{
12264 u32 size = 0;
12265 struct tg3 *tp = netdev_priv(dev);
12266
12267 if (tg3_flag(tp, SUPPORT_MSIX))
12268 size = TG3_RSS_INDIR_TBL_SIZE;
12269
12270 return size;
12271}
12272
12273static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
12274{
12275 struct tg3 *tp = netdev_priv(dev);
12276 int i;
12277
12278 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12279 indir[i] = tp->rss_ind_tbl[i];
12280
12281 return 0;
12282}
12283
12284static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
12285{
12286 struct tg3 *tp = netdev_priv(dev);
12287 size_t i;
12288
12289 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
12290 tp->rss_ind_tbl[i] = indir[i];
12291
12292 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
12293 return 0;
12294
12295 /* It is legal to write the indirection
12296 * table while the device is running.
12297 */
12298 tg3_full_lock(tp, 0);
12299 tg3_rss_write_indir_tbl(tp);
12300 tg3_full_unlock(tp);
12301
12302 return 0;
12303}
12304
0968169c
MC
12305static void tg3_get_channels(struct net_device *dev,
12306 struct ethtool_channels *channel)
12307{
12308 struct tg3 *tp = netdev_priv(dev);
12309 u32 deflt_qs = netif_get_num_default_rss_queues();
12310
12311 channel->max_rx = tp->rxq_max;
12312 channel->max_tx = tp->txq_max;
12313
12314 if (netif_running(dev)) {
12315 channel->rx_count = tp->rxq_cnt;
12316 channel->tx_count = tp->txq_cnt;
12317 } else {
12318 if (tp->rxq_req)
12319 channel->rx_count = tp->rxq_req;
12320 else
12321 channel->rx_count = min(deflt_qs, tp->rxq_max);
12322
12323 if (tp->txq_req)
12324 channel->tx_count = tp->txq_req;
12325 else
12326 channel->tx_count = min(deflt_qs, tp->txq_max);
12327 }
12328}
12329
12330static int tg3_set_channels(struct net_device *dev,
12331 struct ethtool_channels *channel)
12332{
12333 struct tg3 *tp = netdev_priv(dev);
12334
12335 if (!tg3_flag(tp, SUPPORT_MSIX))
12336 return -EOPNOTSUPP;
12337
12338 if (channel->rx_count > tp->rxq_max ||
12339 channel->tx_count > tp->txq_max)
12340 return -EINVAL;
12341
12342 tp->rxq_req = channel->rx_count;
12343 tp->txq_req = channel->tx_count;
12344
12345 if (!netif_running(dev))
12346 return 0;
12347
12348 tg3_stop(tp);
12349
f4a46d1f 12350 tg3_carrier_off(tp);
0968169c 12351
be947307 12352 tg3_start(tp, true, false, false);
0968169c
MC
12353
12354 return 0;
12355}
12356
de6f31eb 12357static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
12358{
12359 switch (stringset) {
12360 case ETH_SS_STATS:
12361 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
12362 break;
4cafd3f5
MC
12363 case ETH_SS_TEST:
12364 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
12365 break;
1da177e4
LT
12366 default:
12367 WARN_ON(1); /* we need a WARN() */
12368 break;
12369 }
12370}
12371
81b8709c 12372static int tg3_set_phys_id(struct net_device *dev,
12373 enum ethtool_phys_id_state state)
4009a93d
MC
12374{
12375 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
12376
12377 if (!netif_running(tp->dev))
12378 return -EAGAIN;
12379
81b8709c 12380 switch (state) {
12381 case ETHTOOL_ID_ACTIVE:
fce55922 12382 return 1; /* cycle on/off once per second */
4009a93d 12383
81b8709c 12384 case ETHTOOL_ID_ON:
12385 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12386 LED_CTRL_1000MBPS_ON |
12387 LED_CTRL_100MBPS_ON |
12388 LED_CTRL_10MBPS_ON |
12389 LED_CTRL_TRAFFIC_OVERRIDE |
12390 LED_CTRL_TRAFFIC_BLINK |
12391 LED_CTRL_TRAFFIC_LED);
12392 break;
6aa20a22 12393
81b8709c 12394 case ETHTOOL_ID_OFF:
12395 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
12396 LED_CTRL_TRAFFIC_OVERRIDE);
12397 break;
4009a93d 12398
81b8709c 12399 case ETHTOOL_ID_INACTIVE:
12400 tw32(MAC_LED_CTRL, tp->led_ctrl);
12401 break;
4009a93d 12402 }
81b8709c 12403
4009a93d
MC
12404 return 0;
12405}
12406
de6f31eb 12407static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
12408 struct ethtool_stats *estats, u64 *tmp_stats)
12409{
12410 struct tg3 *tp = netdev_priv(dev);
0e6c9da3 12411
b546e46f
MC
12412 if (tp->hw_stats)
12413 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
12414 else
12415 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
1da177e4
LT
12416}
12417
535a490e 12418static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
12419{
12420 int i;
12421 __be32 *buf;
12422 u32 offset = 0, len = 0;
12423 u32 magic, val;
12424
63c3a66f 12425 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
12426 return NULL;
12427
12428 if (magic == TG3_EEPROM_MAGIC) {
12429 for (offset = TG3_NVM_DIR_START;
12430 offset < TG3_NVM_DIR_END;
12431 offset += TG3_NVM_DIRENT_SIZE) {
12432 if (tg3_nvram_read(tp, offset, &val))
12433 return NULL;
12434
12435 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
12436 TG3_NVM_DIRTYPE_EXTVPD)
12437 break;
12438 }
12439
12440 if (offset != TG3_NVM_DIR_END) {
12441 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
12442 if (tg3_nvram_read(tp, offset + 4, &offset))
12443 return NULL;
12444
12445 offset = tg3_nvram_logical_addr(tp, offset);
12446 }
12447 }
12448
12449 if (!offset || !len) {
12450 offset = TG3_NVM_VPD_OFF;
12451 len = TG3_NVM_VPD_LEN;
12452 }
12453
12454 buf = kmalloc(len, GFP_KERNEL);
12455 if (buf == NULL)
12456 return NULL;
12457
12458 if (magic == TG3_EEPROM_MAGIC) {
12459 for (i = 0; i < len; i += 4) {
12460 /* The data is in little-endian format in NVRAM.
12461 * Use the big-endian read routines to preserve
12462 * the byte order as it exists in NVRAM.
12463 */
12464 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
12465 goto error;
12466 }
12467 } else {
12468 u8 *ptr;
12469 ssize_t cnt;
12470 unsigned int pos = 0;
12471
12472 ptr = (u8 *)&buf[0];
12473 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
12474 cnt = pci_read_vpd(tp->pdev, pos,
12475 len - pos, ptr);
12476 if (cnt == -ETIMEDOUT || cnt == -EINTR)
12477 cnt = 0;
12478 else if (cnt < 0)
12479 goto error;
12480 }
12481 if (pos != len)
12482 goto error;
12483 }
12484
535a490e
MC
12485 *vpdlen = len;
12486
c3e94500
MC
12487 return buf;
12488
12489error:
12490 kfree(buf);
12491 return NULL;
12492}
12493
566f86ad 12494#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
12495#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
12496#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
12497#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
12498#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
12499#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 12500#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
12501#define NVRAM_SELFBOOT_HW_SIZE 0x20
12502#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
12503
12504static int tg3_test_nvram(struct tg3 *tp)
12505{
535a490e 12506 u32 csum, magic, len;
a9dc529d 12507 __be32 *buf;
ab0049b4 12508 int i, j, k, err = 0, size;
566f86ad 12509
63c3a66f 12510 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
12511 return 0;
12512
e4f34110 12513 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
12514 return -EIO;
12515
1b27777a
MC
12516 if (magic == TG3_EEPROM_MAGIC)
12517 size = NVRAM_TEST_SIZE;
b16250e3 12518 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
12519 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
12520 TG3_EEPROM_SB_FORMAT_1) {
12521 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
12522 case TG3_EEPROM_SB_REVISION_0:
12523 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
12524 break;
12525 case TG3_EEPROM_SB_REVISION_2:
12526 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
12527 break;
12528 case TG3_EEPROM_SB_REVISION_3:
12529 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
12530 break;
727a6d9f
MC
12531 case TG3_EEPROM_SB_REVISION_4:
12532 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
12533 break;
12534 case TG3_EEPROM_SB_REVISION_5:
12535 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
12536 break;
12537 case TG3_EEPROM_SB_REVISION_6:
12538 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
12539 break;
a5767dec 12540 default:
727a6d9f 12541 return -EIO;
a5767dec
MC
12542 }
12543 } else
1b27777a 12544 return 0;
b16250e3
MC
12545 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12546 size = NVRAM_SELFBOOT_HW_SIZE;
12547 else
1b27777a
MC
12548 return -EIO;
12549
12550 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
12551 if (buf == NULL)
12552 return -ENOMEM;
12553
1b27777a
MC
12554 err = -EIO;
12555 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
12556 err = tg3_nvram_read_be32(tp, i, &buf[j]);
12557 if (err)
566f86ad 12558 break;
566f86ad 12559 }
1b27777a 12560 if (i < size)
566f86ad
MC
12561 goto out;
12562
1b27777a 12563 /* Selfboot format */
a9dc529d 12564 magic = be32_to_cpu(buf[0]);
b9fc7dc5 12565 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 12566 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
12567 u8 *buf8 = (u8 *) buf, csum8 = 0;
12568
b9fc7dc5 12569 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
12570 TG3_EEPROM_SB_REVISION_2) {
12571 /* For rev 2, the csum doesn't include the MBA. */
12572 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
12573 csum8 += buf8[i];
12574 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
12575 csum8 += buf8[i];
12576 } else {
12577 for (i = 0; i < size; i++)
12578 csum8 += buf8[i];
12579 }
1b27777a 12580
ad96b485
AB
12581 if (csum8 == 0) {
12582 err = 0;
12583 goto out;
12584 }
12585
12586 err = -EIO;
12587 goto out;
1b27777a 12588 }
566f86ad 12589
b9fc7dc5 12590 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
12591 TG3_EEPROM_MAGIC_HW) {
12592 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 12593 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 12594 u8 *buf8 = (u8 *) buf;
b16250e3
MC
12595
12596 /* Separate the parity bits and the data bytes. */
12597 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
12598 if ((i == 0) || (i == 8)) {
12599 int l;
12600 u8 msk;
12601
12602 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
12603 parity[k++] = buf8[i] & msk;
12604 i++;
859a5887 12605 } else if (i == 16) {
b16250e3
MC
12606 int l;
12607 u8 msk;
12608
12609 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
12610 parity[k++] = buf8[i] & msk;
12611 i++;
12612
12613 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
12614 parity[k++] = buf8[i] & msk;
12615 i++;
12616 }
12617 data[j++] = buf8[i];
12618 }
12619
12620 err = -EIO;
12621 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
12622 u8 hw8 = hweight8(data[i]);
12623
12624 if ((hw8 & 0x1) && parity[i])
12625 goto out;
12626 else if (!(hw8 & 0x1) && !parity[i])
12627 goto out;
12628 }
12629 err = 0;
12630 goto out;
12631 }
12632
01c3a392
MC
12633 err = -EIO;
12634
566f86ad
MC
12635 /* Bootstrap checksum at offset 0x10 */
12636 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 12637 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
12638 goto out;
12639
12640 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
12641 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 12642 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 12643 goto out;
566f86ad 12644
c3e94500
MC
12645 kfree(buf);
12646
535a490e 12647 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
12648 if (!buf)
12649 return -ENOMEM;
d4894f3e 12650
535a490e 12651 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
12652 if (i > 0) {
12653 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
12654 if (j < 0)
12655 goto out;
12656
535a490e 12657 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
12658 goto out;
12659
12660 i += PCI_VPD_LRDT_TAG_SIZE;
12661 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
12662 PCI_VPD_RO_KEYWORD_CHKSUM);
12663 if (j > 0) {
12664 u8 csum8 = 0;
12665
12666 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12667
12668 for (i = 0; i <= j; i++)
12669 csum8 += ((u8 *)buf)[i];
12670
12671 if (csum8)
12672 goto out;
12673 }
12674 }
12675
566f86ad
MC
12676 err = 0;
12677
12678out:
12679 kfree(buf);
12680 return err;
12681}
12682
ca43007a
MC
12683#define TG3_SERDES_TIMEOUT_SEC 2
12684#define TG3_COPPER_TIMEOUT_SEC 6
12685
12686static int tg3_test_link(struct tg3 *tp)
12687{
12688 int i, max;
12689
12690 if (!netif_running(tp->dev))
12691 return -ENODEV;
12692
f07e9af3 12693 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
12694 max = TG3_SERDES_TIMEOUT_SEC;
12695 else
12696 max = TG3_COPPER_TIMEOUT_SEC;
12697
12698 for (i = 0; i < max; i++) {
f4a46d1f 12699 if (tp->link_up)
ca43007a
MC
12700 return 0;
12701
12702 if (msleep_interruptible(1000))
12703 break;
12704 }
12705
12706 return -EIO;
12707}
12708
a71116d1 12709/* Only test the commonly used registers */
30ca3e37 12710static int tg3_test_registers(struct tg3 *tp)
a71116d1 12711{
b16250e3 12712 int i, is_5705, is_5750;
a71116d1
MC
12713 u32 offset, read_mask, write_mask, val, save_val, read_val;
12714 static struct {
12715 u16 offset;
12716 u16 flags;
12717#define TG3_FL_5705 0x1
12718#define TG3_FL_NOT_5705 0x2
12719#define TG3_FL_NOT_5788 0x4
b16250e3 12720#define TG3_FL_NOT_5750 0x8
a71116d1
MC
12721 u32 read_mask;
12722 u32 write_mask;
12723 } reg_tbl[] = {
12724 /* MAC Control Registers */
12725 { MAC_MODE, TG3_FL_NOT_5705,
12726 0x00000000, 0x00ef6f8c },
12727 { MAC_MODE, TG3_FL_5705,
12728 0x00000000, 0x01ef6b8c },
12729 { MAC_STATUS, TG3_FL_NOT_5705,
12730 0x03800107, 0x00000000 },
12731 { MAC_STATUS, TG3_FL_5705,
12732 0x03800100, 0x00000000 },
12733 { MAC_ADDR_0_HIGH, 0x0000,
12734 0x00000000, 0x0000ffff },
12735 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 12736 0x00000000, 0xffffffff },
a71116d1
MC
12737 { MAC_RX_MTU_SIZE, 0x0000,
12738 0x00000000, 0x0000ffff },
12739 { MAC_TX_MODE, 0x0000,
12740 0x00000000, 0x00000070 },
12741 { MAC_TX_LENGTHS, 0x0000,
12742 0x00000000, 0x00003fff },
12743 { MAC_RX_MODE, TG3_FL_NOT_5705,
12744 0x00000000, 0x000007fc },
12745 { MAC_RX_MODE, TG3_FL_5705,
12746 0x00000000, 0x000007dc },
12747 { MAC_HASH_REG_0, 0x0000,
12748 0x00000000, 0xffffffff },
12749 { MAC_HASH_REG_1, 0x0000,
12750 0x00000000, 0xffffffff },
12751 { MAC_HASH_REG_2, 0x0000,
12752 0x00000000, 0xffffffff },
12753 { MAC_HASH_REG_3, 0x0000,
12754 0x00000000, 0xffffffff },
12755
12756 /* Receive Data and Receive BD Initiator Control Registers. */
12757 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
12758 0x00000000, 0xffffffff },
12759 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
12760 0x00000000, 0xffffffff },
12761 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
12762 0x00000000, 0x00000003 },
12763 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
12764 0x00000000, 0xffffffff },
12765 { RCVDBDI_STD_BD+0, 0x0000,
12766 0x00000000, 0xffffffff },
12767 { RCVDBDI_STD_BD+4, 0x0000,
12768 0x00000000, 0xffffffff },
12769 { RCVDBDI_STD_BD+8, 0x0000,
12770 0x00000000, 0xffff0002 },
12771 { RCVDBDI_STD_BD+0xc, 0x0000,
12772 0x00000000, 0xffffffff },
6aa20a22 12773
a71116d1
MC
12774 /* Receive BD Initiator Control Registers. */
12775 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
12776 0x00000000, 0xffffffff },
12777 { RCVBDI_STD_THRESH, TG3_FL_5705,
12778 0x00000000, 0x000003ff },
12779 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
12780 0x00000000, 0xffffffff },
6aa20a22 12781
a71116d1
MC
12782 /* Host Coalescing Control Registers. */
12783 { HOSTCC_MODE, TG3_FL_NOT_5705,
12784 0x00000000, 0x00000004 },
12785 { HOSTCC_MODE, TG3_FL_5705,
12786 0x00000000, 0x000000f6 },
12787 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
12788 0x00000000, 0xffffffff },
12789 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
12790 0x00000000, 0x000003ff },
12791 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
12792 0x00000000, 0xffffffff },
12793 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
12794 0x00000000, 0x000003ff },
12795 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
12796 0x00000000, 0xffffffff },
12797 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12798 0x00000000, 0x000000ff },
12799 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
12800 0x00000000, 0xffffffff },
12801 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
12802 0x00000000, 0x000000ff },
12803 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
12804 0x00000000, 0xffffffff },
12805 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
12806 0x00000000, 0xffffffff },
12807 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12808 0x00000000, 0xffffffff },
12809 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12810 0x00000000, 0x000000ff },
12811 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
12812 0x00000000, 0xffffffff },
12813 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
12814 0x00000000, 0x000000ff },
12815 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
12816 0x00000000, 0xffffffff },
12817 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
12818 0x00000000, 0xffffffff },
12819 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
12820 0x00000000, 0xffffffff },
12821 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
12822 0x00000000, 0xffffffff },
12823 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
12824 0x00000000, 0xffffffff },
12825 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
12826 0xffffffff, 0x00000000 },
12827 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
12828 0xffffffff, 0x00000000 },
12829
12830 /* Buffer Manager Control Registers. */
b16250e3 12831 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 12832 0x00000000, 0x007fff80 },
b16250e3 12833 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
12834 0x00000000, 0x007fffff },
12835 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
12836 0x00000000, 0x0000003f },
12837 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
12838 0x00000000, 0x000001ff },
12839 { BUFMGR_MB_HIGH_WATER, 0x0000,
12840 0x00000000, 0x000001ff },
12841 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
12842 0xffffffff, 0x00000000 },
12843 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
12844 0xffffffff, 0x00000000 },
6aa20a22 12845
a71116d1
MC
12846 /* Mailbox Registers */
12847 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
12848 0x00000000, 0x000001ff },
12849 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
12850 0x00000000, 0x000001ff },
12851 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
12852 0x00000000, 0x000007ff },
12853 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
12854 0x00000000, 0x000001ff },
12855
12856 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
12857 };
12858
b16250e3 12859 is_5705 = is_5750 = 0;
63c3a66f 12860 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 12861 is_5705 = 1;
63c3a66f 12862 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
12863 is_5750 = 1;
12864 }
a71116d1
MC
12865
12866 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
12867 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
12868 continue;
12869
12870 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
12871 continue;
12872
63c3a66f 12873 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
12874 (reg_tbl[i].flags & TG3_FL_NOT_5788))
12875 continue;
12876
b16250e3
MC
12877 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
12878 continue;
12879
a71116d1
MC
12880 offset = (u32) reg_tbl[i].offset;
12881 read_mask = reg_tbl[i].read_mask;
12882 write_mask = reg_tbl[i].write_mask;
12883
12884 /* Save the original register content */
12885 save_val = tr32(offset);
12886
12887 /* Determine the read-only value. */
12888 read_val = save_val & read_mask;
12889
12890 /* Write zero to the register, then make sure the read-only bits
12891 * are not changed and the read/write bits are all zeros.
12892 */
12893 tw32(offset, 0);
12894
12895 val = tr32(offset);
12896
12897 /* Test the read-only and read/write bits. */
12898 if (((val & read_mask) != read_val) || (val & write_mask))
12899 goto out;
12900
12901 /* Write ones to all the bits defined by RdMask and WrMask, then
12902 * make sure the read-only bits are not changed and the
12903 * read/write bits are all ones.
12904 */
12905 tw32(offset, read_mask | write_mask);
12906
12907 val = tr32(offset);
12908
12909 /* Test the read-only bits. */
12910 if ((val & read_mask) != read_val)
12911 goto out;
12912
12913 /* Test the read/write bits. */
12914 if ((val & write_mask) != write_mask)
12915 goto out;
12916
12917 tw32(offset, save_val);
12918 }
12919
12920 return 0;
12921
12922out:
9f88f29f 12923 if (netif_msg_hw(tp))
2445e461
MC
12924 netdev_err(tp->dev,
12925 "Register test failed at offset %x\n", offset);
a71116d1
MC
12926 tw32(offset, save_val);
12927 return -EIO;
12928}
12929
7942e1db
MC
12930static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
12931{
f71e1309 12932 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
12933 int i;
12934 u32 j;
12935
e9edda69 12936 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
12937 for (j = 0; j < len; j += 4) {
12938 u32 val;
12939
12940 tg3_write_mem(tp, offset + j, test_pattern[i]);
12941 tg3_read_mem(tp, offset + j, &val);
12942 if (val != test_pattern[i])
12943 return -EIO;
12944 }
12945 }
12946 return 0;
12947}
12948
12949static int tg3_test_memory(struct tg3 *tp)
12950{
12951 static struct mem_entry {
12952 u32 offset;
12953 u32 len;
12954 } mem_tbl_570x[] = {
38690194 12955 { 0x00000000, 0x00b50},
7942e1db
MC
12956 { 0x00002000, 0x1c000},
12957 { 0xffffffff, 0x00000}
12958 }, mem_tbl_5705[] = {
12959 { 0x00000100, 0x0000c},
12960 { 0x00000200, 0x00008},
7942e1db
MC
12961 { 0x00004000, 0x00800},
12962 { 0x00006000, 0x01000},
12963 { 0x00008000, 0x02000},
12964 { 0x00010000, 0x0e000},
12965 { 0xffffffff, 0x00000}
79f4d13a
MC
12966 }, mem_tbl_5755[] = {
12967 { 0x00000200, 0x00008},
12968 { 0x00004000, 0x00800},
12969 { 0x00006000, 0x00800},
12970 { 0x00008000, 0x02000},
12971 { 0x00010000, 0x0c000},
12972 { 0xffffffff, 0x00000}
b16250e3
MC
12973 }, mem_tbl_5906[] = {
12974 { 0x00000200, 0x00008},
12975 { 0x00004000, 0x00400},
12976 { 0x00006000, 0x00400},
12977 { 0x00008000, 0x01000},
12978 { 0x00010000, 0x01000},
12979 { 0xffffffff, 0x00000}
8b5a6c42
MC
12980 }, mem_tbl_5717[] = {
12981 { 0x00000200, 0x00008},
12982 { 0x00010000, 0x0a000},
12983 { 0x00020000, 0x13c00},
12984 { 0xffffffff, 0x00000}
12985 }, mem_tbl_57765[] = {
12986 { 0x00000200, 0x00008},
12987 { 0x00004000, 0x00800},
12988 { 0x00006000, 0x09800},
12989 { 0x00010000, 0x0a000},
12990 { 0xffffffff, 0x00000}
7942e1db
MC
12991 };
12992 struct mem_entry *mem_tbl;
12993 int err = 0;
12994 int i;
12995
63c3a66f 12996 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 12997 mem_tbl = mem_tbl_5717;
c65a17f4 12998 else if (tg3_flag(tp, 57765_CLASS) ||
4153577a 12999 tg3_asic_rev(tp) == ASIC_REV_5762)
8b5a6c42 13000 mem_tbl = mem_tbl_57765;
63c3a66f 13001 else if (tg3_flag(tp, 5755_PLUS))
321d32a0 13002 mem_tbl = mem_tbl_5755;
4153577a 13003 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
321d32a0 13004 mem_tbl = mem_tbl_5906;
63c3a66f 13005 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
13006 mem_tbl = mem_tbl_5705;
13007 else
7942e1db
MC
13008 mem_tbl = mem_tbl_570x;
13009
13010 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
13011 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
13012 if (err)
7942e1db
MC
13013 break;
13014 }
6aa20a22 13015
7942e1db
MC
13016 return err;
13017}
13018
bb158d69
MC
13019#define TG3_TSO_MSS 500
13020
13021#define TG3_TSO_IP_HDR_LEN 20
13022#define TG3_TSO_TCP_HDR_LEN 20
13023#define TG3_TSO_TCP_OPT_LEN 12
13024
13025static const u8 tg3_tso_header[] = {
130260x08, 0x00,
130270x45, 0x00, 0x00, 0x00,
130280x00, 0x00, 0x40, 0x00,
130290x40, 0x06, 0x00, 0x00,
130300x0a, 0x00, 0x00, 0x01,
130310x0a, 0x00, 0x00, 0x02,
130320x0d, 0x00, 0xe0, 0x00,
130330x00, 0x00, 0x01, 0x00,
130340x00, 0x00, 0x02, 0x00,
130350x80, 0x10, 0x10, 0x00,
130360x14, 0x09, 0x00, 0x00,
130370x01, 0x01, 0x08, 0x0a,
130380x11, 0x11, 0x11, 0x11,
130390x11, 0x11, 0x11, 0x11,
13040};
9f40dead 13041
28a45957 13042static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 13043{
5e5a7f37 13044 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 13045 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 13046 u32 budget;
9205fd9c
ED
13047 struct sk_buff *skb;
13048 u8 *tx_data, *rx_data;
c76949a6
MC
13049 dma_addr_t map;
13050 int num_pkts, tx_len, rx_len, i, err;
13051 struct tg3_rx_buffer_desc *desc;
898a56f8 13052 struct tg3_napi *tnapi, *rnapi;
8fea32b9 13053 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 13054
c8873405
MC
13055 tnapi = &tp->napi[0];
13056 rnapi = &tp->napi[0];
0c1d0e2b 13057 if (tp->irq_cnt > 1) {
63c3a66f 13058 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 13059 rnapi = &tp->napi[1];
63c3a66f 13060 if (tg3_flag(tp, ENABLE_TSS))
c8873405 13061 tnapi = &tp->napi[1];
0c1d0e2b 13062 }
fd2ce37f 13063 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 13064
c76949a6
MC
13065 err = -EIO;
13066
4852a861 13067 tx_len = pktsz;
a20e9c62 13068 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
13069 if (!skb)
13070 return -ENOMEM;
13071
c76949a6
MC
13072 tx_data = skb_put(skb, tx_len);
13073 memcpy(tx_data, tp->dev->dev_addr, 6);
13074 memset(tx_data + 6, 0x0, 8);
13075
4852a861 13076 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 13077
28a45957 13078 if (tso_loopback) {
bb158d69
MC
13079 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
13080
13081 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
13082 TG3_TSO_TCP_OPT_LEN;
13083
13084 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
13085 sizeof(tg3_tso_header));
13086 mss = TG3_TSO_MSS;
13087
13088 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
13089 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
13090
13091 /* Set the total length field in the IP header */
13092 iph->tot_len = htons((u16)(mss + hdr_len));
13093
13094 base_flags = (TXD_FLAG_CPU_PRE_DMA |
13095 TXD_FLAG_CPU_POST_DMA);
13096
63c3a66f
JP
13097 if (tg3_flag(tp, HW_TSO_1) ||
13098 tg3_flag(tp, HW_TSO_2) ||
13099 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
13100 struct tcphdr *th;
13101 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
13102 th = (struct tcphdr *)&tx_data[val];
13103 th->check = 0;
13104 } else
13105 base_flags |= TXD_FLAG_TCPUDP_CSUM;
13106
63c3a66f 13107 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
13108 mss |= (hdr_len & 0xc) << 12;
13109 if (hdr_len & 0x10)
13110 base_flags |= 0x00000010;
13111 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 13112 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 13113 mss |= hdr_len << 9;
63c3a66f 13114 else if (tg3_flag(tp, HW_TSO_1) ||
4153577a 13115 tg3_asic_rev(tp) == ASIC_REV_5705) {
bb158d69
MC
13116 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
13117 } else {
13118 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
13119 }
13120
13121 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
13122 } else {
13123 num_pkts = 1;
13124 data_off = ETH_HLEN;
c441b456
MC
13125
13126 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
13127 tx_len > VLAN_ETH_FRAME_LEN)
13128 base_flags |= TXD_FLAG_JMB_PKT;
bb158d69
MC
13129 }
13130
13131 for (i = data_off; i < tx_len; i++)
c76949a6
MC
13132 tx_data[i] = (u8) (i & 0xff);
13133
f4188d8a
AD
13134 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
13135 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
13136 dev_kfree_skb(skb);
13137 return -EIO;
13138 }
c76949a6 13139
0d681b27
MC
13140 val = tnapi->tx_prod;
13141 tnapi->tx_buffers[val].skb = skb;
13142 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
13143
c76949a6 13144 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 13145 rnapi->coal_now);
c76949a6
MC
13146
13147 udelay(10);
13148
898a56f8 13149 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 13150
84b67b27
MC
13151 budget = tg3_tx_avail(tnapi);
13152 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
13153 base_flags | TXD_FLAG_END, mss, 0)) {
13154 tnapi->tx_buffers[val].skb = NULL;
13155 dev_kfree_skb(skb);
13156 return -EIO;
13157 }
c76949a6 13158
f3f3f27e 13159 tnapi->tx_prod++;
c76949a6 13160
6541b806
MC
13161 /* Sync BD data before updating mailbox */
13162 wmb();
13163
f3f3f27e
MC
13164 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
13165 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
13166
13167 udelay(10);
13168
303fc921
MC
13169 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
13170 for (i = 0; i < 35; i++) {
c76949a6 13171 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 13172 coal_now);
c76949a6
MC
13173
13174 udelay(10);
13175
898a56f8
MC
13176 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
13177 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 13178 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
13179 (rx_idx == (rx_start_idx + num_pkts)))
13180 break;
13181 }
13182
ba1142e4 13183 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
13184 dev_kfree_skb(skb);
13185
f3f3f27e 13186 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
13187 goto out;
13188
13189 if (rx_idx != rx_start_idx + num_pkts)
13190 goto out;
13191
bb158d69
MC
13192 val = data_off;
13193 while (rx_idx != rx_start_idx) {
13194 desc = &rnapi->rx_rcb[rx_start_idx++];
13195 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
13196 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 13197
bb158d69
MC
13198 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
13199 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
13200 goto out;
c76949a6 13201
bb158d69
MC
13202 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
13203 - ETH_FCS_LEN;
c76949a6 13204
28a45957 13205 if (!tso_loopback) {
bb158d69
MC
13206 if (rx_len != tx_len)
13207 goto out;
4852a861 13208
bb158d69
MC
13209 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
13210 if (opaque_key != RXD_OPAQUE_RING_STD)
13211 goto out;
13212 } else {
13213 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
13214 goto out;
13215 }
13216 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
13217 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 13218 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 13219 goto out;
bb158d69 13220 }
4852a861 13221
bb158d69 13222 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 13223 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
13224 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
13225 mapping);
13226 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 13227 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
13228 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
13229 mapping);
13230 } else
13231 goto out;
c76949a6 13232
bb158d69
MC
13233 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
13234 PCI_DMA_FROMDEVICE);
c76949a6 13235
9205fd9c 13236 rx_data += TG3_RX_OFFSET(tp);
bb158d69 13237 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 13238 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
13239 goto out;
13240 }
c76949a6 13241 }
bb158d69 13242
c76949a6 13243 err = 0;
6aa20a22 13244
9205fd9c 13245 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
13246out:
13247 return err;
13248}
13249
00c266b7
MC
13250#define TG3_STD_LOOPBACK_FAILED 1
13251#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 13252#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
13253#define TG3_LOOPBACK_FAILED \
13254 (TG3_STD_LOOPBACK_FAILED | \
13255 TG3_JMB_LOOPBACK_FAILED | \
13256 TG3_TSO_LOOPBACK_FAILED)
00c266b7 13257
941ec90f 13258static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 13259{
28a45957 13260 int err = -EIO;
2215e24c 13261 u32 eee_cap;
c441b456
MC
13262 u32 jmb_pkt_sz = 9000;
13263
13264 if (tp->dma_limit)
13265 jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
9f40dead 13266
ab789046
MC
13267 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
13268 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
13269
28a45957 13270 if (!netif_running(tp->dev)) {
93df8b8f
NNS
13271 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13272 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 13273 if (do_extlpbk)
93df8b8f 13274 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
28a45957
MC
13275 goto done;
13276 }
13277
953c96e0 13278 err = tg3_reset_hw(tp, true);
ab789046 13279 if (err) {
93df8b8f
NNS
13280 data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
13281 data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
941ec90f 13282 if (do_extlpbk)
93df8b8f 13283 data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
ab789046
MC
13284 goto done;
13285 }
9f40dead 13286
63c3a66f 13287 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
13288 int i;
13289
13290 /* Reroute all rx packets to the 1st queue */
13291 for (i = MAC_RSS_INDIR_TBL_0;
13292 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
13293 tw32(i, 0x0);
13294 }
13295
6e01b20b
MC
13296 /* HW errata - mac loopback fails in some cases on 5780.
13297 * Normal traffic and PHY loopback are not affected by
13298 * errata. Also, the MAC loopback test is deprecated for
13299 * all newer ASIC revisions.
13300 */
4153577a 13301 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
6e01b20b
MC
13302 !tg3_flag(tp, CPMU_PRESENT)) {
13303 tg3_mac_loopback(tp, true);
9936bcf6 13304
28a45957 13305 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 13306 data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
13307
13308 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13309 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 13310 data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
13311
13312 tg3_mac_loopback(tp, false);
13313 }
4852a861 13314
f07e9af3 13315 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 13316 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
13317 int i;
13318
941ec90f 13319 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
13320
13321 /* Wait for link */
13322 for (i = 0; i < 100; i++) {
13323 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
13324 break;
13325 mdelay(1);
13326 }
13327
28a45957 13328 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f 13329 data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 13330 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957 13331 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f 13332 data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 13333 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13334 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f 13335 data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 13336
941ec90f
MC
13337 if (do_extlpbk) {
13338 tg3_phy_lpbk_set(tp, 0, true);
13339
13340 /* All link indications report up, but the hardware
13341 * isn't really ready for about 20 msec. Double it
13342 * to be sure.
13343 */
13344 mdelay(40);
13345
13346 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
93df8b8f
NNS
13347 data[TG3_EXT_LOOPB_TEST] |=
13348 TG3_STD_LOOPBACK_FAILED;
941ec90f
MC
13349 if (tg3_flag(tp, TSO_CAPABLE) &&
13350 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
93df8b8f
NNS
13351 data[TG3_EXT_LOOPB_TEST] |=
13352 TG3_TSO_LOOPBACK_FAILED;
941ec90f 13353 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 13354 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
93df8b8f
NNS
13355 data[TG3_EXT_LOOPB_TEST] |=
13356 TG3_JMB_LOOPBACK_FAILED;
941ec90f
MC
13357 }
13358
5e5a7f37
MC
13359 /* Re-enable gphy autopowerdown. */
13360 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
13361 tg3_phy_toggle_apd(tp, true);
13362 }
6833c043 13363
93df8b8f
NNS
13364 err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
13365 data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
28a45957 13366
ab789046
MC
13367done:
13368 tp->phy_flags |= eee_cap;
13369
9f40dead
MC
13370 return err;
13371}
13372
4cafd3f5
MC
13373static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
13374 u64 *data)
13375{
566f86ad 13376 struct tg3 *tp = netdev_priv(dev);
941ec90f 13377 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 13378
bed9829f
MC
13379 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
13380 tg3_power_up(tp)) {
13381 etest->flags |= ETH_TEST_FL_FAILED;
13382 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
13383 return;
13384 }
bc1c7567 13385
566f86ad
MC
13386 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
13387
13388 if (tg3_test_nvram(tp) != 0) {
13389 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13390 data[TG3_NVRAM_TEST] = 1;
566f86ad 13391 }
941ec90f 13392 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a 13393 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13394 data[TG3_LINK_TEST] = 1;
ca43007a 13395 }
a71116d1 13396 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 13397 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
13398
13399 if (netif_running(dev)) {
b02fd9e3 13400 tg3_phy_stop(tp);
a71116d1 13401 tg3_netif_stop(tp);
bbe832c0
MC
13402 irq_sync = 1;
13403 }
a71116d1 13404
bbe832c0 13405 tg3_full_lock(tp, irq_sync);
a71116d1 13406 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 13407 err = tg3_nvram_lock(tp);
a71116d1 13408 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 13409 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 13410 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
13411 if (!err)
13412 tg3_nvram_unlock(tp);
a71116d1 13413
f07e9af3 13414 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
13415 tg3_phy_reset(tp);
13416
a71116d1
MC
13417 if (tg3_test_registers(tp) != 0) {
13418 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13419 data[TG3_REGISTER_TEST] = 1;
a71116d1 13420 }
28a45957 13421
7942e1db
MC
13422 if (tg3_test_memory(tp) != 0) {
13423 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13424 data[TG3_MEMORY_TEST] = 1;
7942e1db 13425 }
28a45957 13426
941ec90f
MC
13427 if (doextlpbk)
13428 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
13429
93df8b8f 13430 if (tg3_test_loopback(tp, data, doextlpbk))
c76949a6 13431 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 13432
f47c11ee
DM
13433 tg3_full_unlock(tp);
13434
d4bc3927
MC
13435 if (tg3_test_interrupt(tp) != 0) {
13436 etest->flags |= ETH_TEST_FL_FAILED;
93df8b8f 13437 data[TG3_INTERRUPT_TEST] = 1;
d4bc3927 13438 }
f47c11ee
DM
13439
13440 tg3_full_lock(tp, 0);
d4bc3927 13441
a71116d1
MC
13442 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13443 if (netif_running(dev)) {
63c3a66f 13444 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 13445 err2 = tg3_restart_hw(tp, true);
b02fd9e3 13446 if (!err2)
b9ec6c1b 13447 tg3_netif_start(tp);
a71116d1 13448 }
f47c11ee
DM
13449
13450 tg3_full_unlock(tp);
b02fd9e3
MC
13451
13452 if (irq_sync && !err2)
13453 tg3_phy_start(tp);
a71116d1 13454 }
80096068 13455 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 13456 tg3_power_down(tp);
bc1c7567 13457
4cafd3f5
MC
13458}
13459
0a633ac2
MC
13460static int tg3_hwtstamp_ioctl(struct net_device *dev,
13461 struct ifreq *ifr, int cmd)
13462{
13463 struct tg3 *tp = netdev_priv(dev);
13464 struct hwtstamp_config stmpconf;
13465
13466 if (!tg3_flag(tp, PTP_CAPABLE))
13467 return -EINVAL;
13468
13469 if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
13470 return -EFAULT;
13471
13472 if (stmpconf.flags)
13473 return -EINVAL;
13474
13475 switch (stmpconf.tx_type) {
13476 case HWTSTAMP_TX_ON:
13477 tg3_flag_set(tp, TX_TSTAMP_EN);
13478 break;
13479 case HWTSTAMP_TX_OFF:
13480 tg3_flag_clear(tp, TX_TSTAMP_EN);
13481 break;
13482 default:
13483 return -ERANGE;
13484 }
13485
13486 switch (stmpconf.rx_filter) {
13487 case HWTSTAMP_FILTER_NONE:
13488 tp->rxptpctl = 0;
13489 break;
13490 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
13491 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13492 TG3_RX_PTP_CTL_ALL_V1_EVENTS;
13493 break;
13494 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
13495 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13496 TG3_RX_PTP_CTL_SYNC_EVNT;
13497 break;
13498 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
13499 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
13500 TG3_RX_PTP_CTL_DELAY_REQ;
13501 break;
13502 case HWTSTAMP_FILTER_PTP_V2_EVENT:
13503 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13504 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13505 break;
13506 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
13507 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13508 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13509 break;
13510 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
13511 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13512 TG3_RX_PTP_CTL_ALL_V2_EVENTS;
13513 break;
13514 case HWTSTAMP_FILTER_PTP_V2_SYNC:
13515 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13516 TG3_RX_PTP_CTL_SYNC_EVNT;
13517 break;
13518 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
13519 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13520 TG3_RX_PTP_CTL_SYNC_EVNT;
13521 break;
13522 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
13523 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13524 TG3_RX_PTP_CTL_SYNC_EVNT;
13525 break;
13526 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
13527 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
13528 TG3_RX_PTP_CTL_DELAY_REQ;
13529 break;
13530 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
13531 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
13532 TG3_RX_PTP_CTL_DELAY_REQ;
13533 break;
13534 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
13535 tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
13536 TG3_RX_PTP_CTL_DELAY_REQ;
13537 break;
13538 default:
13539 return -ERANGE;
13540 }
13541
13542 if (netif_running(dev) && tp->rxptpctl)
13543 tw32(TG3_RX_PTP_CTL,
13544 tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
13545
13546 return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
13547 -EFAULT : 0;
13548}
13549
1da177e4
LT
13550static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
13551{
13552 struct mii_ioctl_data *data = if_mii(ifr);
13553 struct tg3 *tp = netdev_priv(dev);
13554 int err;
13555
63c3a66f 13556 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 13557 struct phy_device *phydev;
f07e9af3 13558 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 13559 return -EAGAIN;
3f0e3ad7 13560 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 13561 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
13562 }
13563
33f401ae 13564 switch (cmd) {
1da177e4 13565 case SIOCGMIIPHY:
882e9793 13566 data->phy_id = tp->phy_addr;
1da177e4
LT
13567
13568 /* fallthru */
13569 case SIOCGMIIREG: {
13570 u32 mii_regval;
13571
f07e9af3 13572 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13573 break; /* We have no PHY */
13574
34eea5ac 13575 if (!netif_running(dev))
bc1c7567
MC
13576 return -EAGAIN;
13577
f47c11ee 13578 spin_lock_bh(&tp->lock);
5c358045
HM
13579 err = __tg3_readphy(tp, data->phy_id & 0x1f,
13580 data->reg_num & 0x1f, &mii_regval);
f47c11ee 13581 spin_unlock_bh(&tp->lock);
1da177e4
LT
13582
13583 data->val_out = mii_regval;
13584
13585 return err;
13586 }
13587
13588 case SIOCSMIIREG:
f07e9af3 13589 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13590 break; /* We have no PHY */
13591
34eea5ac 13592 if (!netif_running(dev))
bc1c7567
MC
13593 return -EAGAIN;
13594
f47c11ee 13595 spin_lock_bh(&tp->lock);
5c358045
HM
13596 err = __tg3_writephy(tp, data->phy_id & 0x1f,
13597 data->reg_num & 0x1f, data->val_in);
f47c11ee 13598 spin_unlock_bh(&tp->lock);
1da177e4
LT
13599
13600 return err;
13601
0a633ac2
MC
13602 case SIOCSHWTSTAMP:
13603 return tg3_hwtstamp_ioctl(dev, ifr, cmd);
13604
1da177e4
LT
13605 default:
13606 /* do nothing */
13607 break;
13608 }
13609 return -EOPNOTSUPP;
13610}
13611
15f9850d
DM
13612static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13613{
13614 struct tg3 *tp = netdev_priv(dev);
13615
13616 memcpy(ec, &tp->coal, sizeof(*ec));
13617 return 0;
13618}
13619
d244c892
MC
13620static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
13621{
13622 struct tg3 *tp = netdev_priv(dev);
13623 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
13624 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
13625
63c3a66f 13626 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
13627 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
13628 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
13629 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
13630 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
13631 }
13632
13633 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
13634 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
13635 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
13636 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
13637 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
13638 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
13639 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
13640 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
13641 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
13642 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
13643 return -EINVAL;
13644
13645 /* No rx interrupts will be generated if both are zero */
13646 if ((ec->rx_coalesce_usecs == 0) &&
13647 (ec->rx_max_coalesced_frames == 0))
13648 return -EINVAL;
13649
13650 /* No tx interrupts will be generated if both are zero */
13651 if ((ec->tx_coalesce_usecs == 0) &&
13652 (ec->tx_max_coalesced_frames == 0))
13653 return -EINVAL;
13654
13655 /* Only copy relevant parameters, ignore all others. */
13656 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
13657 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
13658 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
13659 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
13660 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
13661 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
13662 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
13663 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
13664 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
13665
13666 if (netif_running(dev)) {
13667 tg3_full_lock(tp, 0);
13668 __tg3_set_coalesce(tp, &tp->coal);
13669 tg3_full_unlock(tp);
13670 }
13671 return 0;
13672}
13673
7282d491 13674static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
13675 .get_settings = tg3_get_settings,
13676 .set_settings = tg3_set_settings,
13677 .get_drvinfo = tg3_get_drvinfo,
13678 .get_regs_len = tg3_get_regs_len,
13679 .get_regs = tg3_get_regs,
13680 .get_wol = tg3_get_wol,
13681 .set_wol = tg3_set_wol,
13682 .get_msglevel = tg3_get_msglevel,
13683 .set_msglevel = tg3_set_msglevel,
13684 .nway_reset = tg3_nway_reset,
13685 .get_link = ethtool_op_get_link,
13686 .get_eeprom_len = tg3_get_eeprom_len,
13687 .get_eeprom = tg3_get_eeprom,
13688 .set_eeprom = tg3_set_eeprom,
13689 .get_ringparam = tg3_get_ringparam,
13690 .set_ringparam = tg3_set_ringparam,
13691 .get_pauseparam = tg3_get_pauseparam,
13692 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 13693 .self_test = tg3_self_test,
1da177e4 13694 .get_strings = tg3_get_strings,
81b8709c 13695 .set_phys_id = tg3_set_phys_id,
1da177e4 13696 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 13697 .get_coalesce = tg3_get_coalesce,
d244c892 13698 .set_coalesce = tg3_set_coalesce,
b9f2c044 13699 .get_sset_count = tg3_get_sset_count,
90415477
MC
13700 .get_rxnfc = tg3_get_rxnfc,
13701 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
13702 .get_rxfh_indir = tg3_get_rxfh_indir,
13703 .set_rxfh_indir = tg3_set_rxfh_indir,
0968169c
MC
13704 .get_channels = tg3_get_channels,
13705 .set_channels = tg3_set_channels,
7d41e49a 13706 .get_ts_info = tg3_get_ts_info,
1da177e4
LT
13707};
13708
b4017c53
DM
13709static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
13710 struct rtnl_link_stats64 *stats)
13711{
13712 struct tg3 *tp = netdev_priv(dev);
13713
0f566b20
MC
13714 spin_lock_bh(&tp->lock);
13715 if (!tp->hw_stats) {
13716 spin_unlock_bh(&tp->lock);
b4017c53 13717 return &tp->net_stats_prev;
0f566b20 13718 }
b4017c53 13719
b4017c53
DM
13720 tg3_get_nstats(tp, stats);
13721 spin_unlock_bh(&tp->lock);
13722
13723 return stats;
13724}
13725
ccd5ba9d
MC
13726static void tg3_set_rx_mode(struct net_device *dev)
13727{
13728 struct tg3 *tp = netdev_priv(dev);
13729
13730 if (!netif_running(dev))
13731 return;
13732
13733 tg3_full_lock(tp, 0);
13734 __tg3_set_rx_mode(dev);
13735 tg3_full_unlock(tp);
13736}
13737
faf1627a
MC
13738static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
13739 int new_mtu)
13740{
13741 dev->mtu = new_mtu;
13742
13743 if (new_mtu > ETH_DATA_LEN) {
13744 if (tg3_flag(tp, 5780_CLASS)) {
13745 netdev_update_features(dev);
13746 tg3_flag_clear(tp, TSO_CAPABLE);
13747 } else {
13748 tg3_flag_set(tp, JUMBO_RING_ENABLE);
13749 }
13750 } else {
13751 if (tg3_flag(tp, 5780_CLASS)) {
13752 tg3_flag_set(tp, TSO_CAPABLE);
13753 netdev_update_features(dev);
13754 }
13755 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
13756 }
13757}
13758
13759static int tg3_change_mtu(struct net_device *dev, int new_mtu)
13760{
13761 struct tg3 *tp = netdev_priv(dev);
953c96e0
JP
13762 int err;
13763 bool reset_phy = false;
faf1627a
MC
13764
13765 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
13766 return -EINVAL;
13767
13768 if (!netif_running(dev)) {
13769 /* We'll just catch it later when the
13770 * device is up'd.
13771 */
13772 tg3_set_mtu(dev, tp, new_mtu);
13773 return 0;
13774 }
13775
13776 tg3_phy_stop(tp);
13777
13778 tg3_netif_stop(tp);
13779
13780 tg3_full_lock(tp, 1);
13781
13782 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13783
13784 tg3_set_mtu(dev, tp, new_mtu);
13785
2fae5e36
MC
13786 /* Reset PHY, otherwise the read DMA engine will be in a mode that
13787 * breaks all requests to 256 bytes.
13788 */
4153577a 13789 if (tg3_asic_rev(tp) == ASIC_REV_57766)
953c96e0 13790 reset_phy = true;
2fae5e36
MC
13791
13792 err = tg3_restart_hw(tp, reset_phy);
faf1627a
MC
13793
13794 if (!err)
13795 tg3_netif_start(tp);
13796
13797 tg3_full_unlock(tp);
13798
13799 if (!err)
13800 tg3_phy_start(tp);
13801
13802 return err;
13803}
13804
13805static const struct net_device_ops tg3_netdev_ops = {
13806 .ndo_open = tg3_open,
13807 .ndo_stop = tg3_close,
13808 .ndo_start_xmit = tg3_start_xmit,
13809 .ndo_get_stats64 = tg3_get_stats64,
13810 .ndo_validate_addr = eth_validate_addr,
13811 .ndo_set_rx_mode = tg3_set_rx_mode,
13812 .ndo_set_mac_address = tg3_set_mac_addr,
13813 .ndo_do_ioctl = tg3_ioctl,
13814 .ndo_tx_timeout = tg3_tx_timeout,
13815 .ndo_change_mtu = tg3_change_mtu,
13816 .ndo_fix_features = tg3_fix_features,
13817 .ndo_set_features = tg3_set_features,
13818#ifdef CONFIG_NET_POLL_CONTROLLER
13819 .ndo_poll_controller = tg3_poll_controller,
13820#endif
13821};
13822
229b1ad1 13823static void tg3_get_eeprom_size(struct tg3 *tp)
1da177e4 13824{
1b27777a 13825 u32 cursize, val, magic;
1da177e4
LT
13826
13827 tp->nvram_size = EEPROM_CHIP_SIZE;
13828
e4f34110 13829 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
13830 return;
13831
b16250e3
MC
13832 if ((magic != TG3_EEPROM_MAGIC) &&
13833 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
13834 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
13835 return;
13836
13837 /*
13838 * Size the chip by reading offsets at increasing powers of two.
13839 * When we encounter our validation signature, we know the addressing
13840 * has wrapped around, and thus have our chip size.
13841 */
1b27777a 13842 cursize = 0x10;
1da177e4
LT
13843
13844 while (cursize < tp->nvram_size) {
e4f34110 13845 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
13846 return;
13847
1820180b 13848 if (val == magic)
1da177e4
LT
13849 break;
13850
13851 cursize <<= 1;
13852 }
13853
13854 tp->nvram_size = cursize;
13855}
6aa20a22 13856
229b1ad1 13857static void tg3_get_nvram_size(struct tg3 *tp)
1da177e4
LT
13858{
13859 u32 val;
13860
63c3a66f 13861 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
13862 return;
13863
13864 /* Selfboot format */
1820180b 13865 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
13866 tg3_get_eeprom_size(tp);
13867 return;
13868 }
13869
6d348f2c 13870 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 13871 if (val != 0) {
6d348f2c
MC
13872 /* This is confusing. We want to operate on the
13873 * 16-bit value at offset 0xf2. The tg3_nvram_read()
13874 * call will read from NVRAM and byteswap the data
13875 * according to the byteswapping settings for all
13876 * other register accesses. This ensures the data we
13877 * want will always reside in the lower 16-bits.
13878 * However, the data in NVRAM is in LE format, which
13879 * means the data from the NVRAM read will always be
13880 * opposite the endianness of the CPU. The 16-bit
13881 * byteswap then brings the data to CPU endianness.
13882 */
13883 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
13884 return;
13885 }
13886 }
fd1122a2 13887 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
13888}
13889
229b1ad1 13890static void tg3_get_nvram_info(struct tg3 *tp)
1da177e4
LT
13891{
13892 u32 nvcfg1;
13893
13894 nvcfg1 = tr32(NVRAM_CFG1);
13895 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 13896 tg3_flag_set(tp, FLASH);
8590a603 13897 } else {
1da177e4
LT
13898 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
13899 tw32(NVRAM_CFG1, nvcfg1);
13900 }
13901
4153577a 13902 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
63c3a66f 13903 tg3_flag(tp, 5780_CLASS)) {
1da177e4 13904 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
13905 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
13906 tp->nvram_jedecnum = JEDEC_ATMEL;
13907 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 13908 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13909 break;
13910 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
13911 tp->nvram_jedecnum = JEDEC_ATMEL;
13912 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
13913 break;
13914 case FLASH_VENDOR_ATMEL_EEPROM:
13915 tp->nvram_jedecnum = JEDEC_ATMEL;
13916 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 13917 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13918 break;
13919 case FLASH_VENDOR_ST:
13920 tp->nvram_jedecnum = JEDEC_ST;
13921 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 13922 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13923 break;
13924 case FLASH_VENDOR_SAIFUN:
13925 tp->nvram_jedecnum = JEDEC_SAIFUN;
13926 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
13927 break;
13928 case FLASH_VENDOR_SST_SMALL:
13929 case FLASH_VENDOR_SST_LARGE:
13930 tp->nvram_jedecnum = JEDEC_SST;
13931 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
13932 break;
1da177e4 13933 }
8590a603 13934 } else {
1da177e4
LT
13935 tp->nvram_jedecnum = JEDEC_ATMEL;
13936 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 13937 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
13938 }
13939}
13940
229b1ad1 13941static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
a1b950d5
MC
13942{
13943 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
13944 case FLASH_5752PAGE_SIZE_256:
13945 tp->nvram_pagesize = 256;
13946 break;
13947 case FLASH_5752PAGE_SIZE_512:
13948 tp->nvram_pagesize = 512;
13949 break;
13950 case FLASH_5752PAGE_SIZE_1K:
13951 tp->nvram_pagesize = 1024;
13952 break;
13953 case FLASH_5752PAGE_SIZE_2K:
13954 tp->nvram_pagesize = 2048;
13955 break;
13956 case FLASH_5752PAGE_SIZE_4K:
13957 tp->nvram_pagesize = 4096;
13958 break;
13959 case FLASH_5752PAGE_SIZE_264:
13960 tp->nvram_pagesize = 264;
13961 break;
13962 case FLASH_5752PAGE_SIZE_528:
13963 tp->nvram_pagesize = 528;
13964 break;
13965 }
13966}
13967
229b1ad1 13968static void tg3_get_5752_nvram_info(struct tg3 *tp)
361b4ac2
MC
13969{
13970 u32 nvcfg1;
13971
13972 nvcfg1 = tr32(NVRAM_CFG1);
13973
e6af301b
MC
13974 /* NVRAM protection for TPM */
13975 if (nvcfg1 & (1 << 27))
63c3a66f 13976 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 13977
361b4ac2 13978 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
13979 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
13980 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
13981 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 13982 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
13983 break;
13984 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
13985 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
13986 tg3_flag_set(tp, NVRAM_BUFFERED);
13987 tg3_flag_set(tp, FLASH);
8590a603
MC
13988 break;
13989 case FLASH_5752VENDOR_ST_M45PE10:
13990 case FLASH_5752VENDOR_ST_M45PE20:
13991 case FLASH_5752VENDOR_ST_M45PE40:
13992 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
13993 tg3_flag_set(tp, NVRAM_BUFFERED);
13994 tg3_flag_set(tp, FLASH);
8590a603 13995 break;
361b4ac2
MC
13996 }
13997
63c3a66f 13998 if (tg3_flag(tp, FLASH)) {
a1b950d5 13999 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 14000 } else {
361b4ac2
MC
14001 /* For eeprom, set pagesize to maximum eeprom size */
14002 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14003
14004 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14005 tw32(NVRAM_CFG1, nvcfg1);
14006 }
14007}
14008
229b1ad1 14009static void tg3_get_5755_nvram_info(struct tg3 *tp)
d3c7b886 14010{
989a9d23 14011 u32 nvcfg1, protect = 0;
d3c7b886
MC
14012
14013 nvcfg1 = tr32(NVRAM_CFG1);
14014
14015 /* NVRAM protection for TPM */
989a9d23 14016 if (nvcfg1 & (1 << 27)) {
63c3a66f 14017 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
14018 protect = 1;
14019 }
d3c7b886 14020
989a9d23
MC
14021 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14022 switch (nvcfg1) {
8590a603
MC
14023 case FLASH_5755VENDOR_ATMEL_FLASH_1:
14024 case FLASH_5755VENDOR_ATMEL_FLASH_2:
14025 case FLASH_5755VENDOR_ATMEL_FLASH_3:
14026 case FLASH_5755VENDOR_ATMEL_FLASH_5:
14027 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14028 tg3_flag_set(tp, NVRAM_BUFFERED);
14029 tg3_flag_set(tp, FLASH);
8590a603
MC
14030 tp->nvram_pagesize = 264;
14031 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
14032 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
14033 tp->nvram_size = (protect ? 0x3e200 :
14034 TG3_NVRAM_SIZE_512KB);
14035 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
14036 tp->nvram_size = (protect ? 0x1f200 :
14037 TG3_NVRAM_SIZE_256KB);
14038 else
14039 tp->nvram_size = (protect ? 0x1f200 :
14040 TG3_NVRAM_SIZE_128KB);
14041 break;
14042 case FLASH_5752VENDOR_ST_M45PE10:
14043 case FLASH_5752VENDOR_ST_M45PE20:
14044 case FLASH_5752VENDOR_ST_M45PE40:
14045 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14046 tg3_flag_set(tp, NVRAM_BUFFERED);
14047 tg3_flag_set(tp, FLASH);
8590a603
MC
14048 tp->nvram_pagesize = 256;
14049 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
14050 tp->nvram_size = (protect ?
14051 TG3_NVRAM_SIZE_64KB :
14052 TG3_NVRAM_SIZE_128KB);
14053 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
14054 tp->nvram_size = (protect ?
14055 TG3_NVRAM_SIZE_64KB :
14056 TG3_NVRAM_SIZE_256KB);
14057 else
14058 tp->nvram_size = (protect ?
14059 TG3_NVRAM_SIZE_128KB :
14060 TG3_NVRAM_SIZE_512KB);
14061 break;
d3c7b886
MC
14062 }
14063}
14064
229b1ad1 14065static void tg3_get_5787_nvram_info(struct tg3 *tp)
1b27777a
MC
14066{
14067 u32 nvcfg1;
14068
14069 nvcfg1 = tr32(NVRAM_CFG1);
14070
14071 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
14072 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
14073 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14074 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
14075 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14076 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14077 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 14078 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 14079
8590a603
MC
14080 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14081 tw32(NVRAM_CFG1, nvcfg1);
14082 break;
14083 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14084 case FLASH_5755VENDOR_ATMEL_FLASH_1:
14085 case FLASH_5755VENDOR_ATMEL_FLASH_2:
14086 case FLASH_5755VENDOR_ATMEL_FLASH_3:
14087 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14088 tg3_flag_set(tp, NVRAM_BUFFERED);
14089 tg3_flag_set(tp, FLASH);
8590a603
MC
14090 tp->nvram_pagesize = 264;
14091 break;
14092 case FLASH_5752VENDOR_ST_M45PE10:
14093 case FLASH_5752VENDOR_ST_M45PE20:
14094 case FLASH_5752VENDOR_ST_M45PE40:
14095 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14096 tg3_flag_set(tp, NVRAM_BUFFERED);
14097 tg3_flag_set(tp, FLASH);
8590a603
MC
14098 tp->nvram_pagesize = 256;
14099 break;
1b27777a
MC
14100 }
14101}
14102
229b1ad1 14103static void tg3_get_5761_nvram_info(struct tg3 *tp)
6b91fa02
MC
14104{
14105 u32 nvcfg1, protect = 0;
14106
14107 nvcfg1 = tr32(NVRAM_CFG1);
14108
14109 /* NVRAM protection for TPM */
14110 if (nvcfg1 & (1 << 27)) {
63c3a66f 14111 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
14112 protect = 1;
14113 }
14114
14115 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
14116 switch (nvcfg1) {
8590a603
MC
14117 case FLASH_5761VENDOR_ATMEL_ADB021D:
14118 case FLASH_5761VENDOR_ATMEL_ADB041D:
14119 case FLASH_5761VENDOR_ATMEL_ADB081D:
14120 case FLASH_5761VENDOR_ATMEL_ADB161D:
14121 case FLASH_5761VENDOR_ATMEL_MDB021D:
14122 case FLASH_5761VENDOR_ATMEL_MDB041D:
14123 case FLASH_5761VENDOR_ATMEL_MDB081D:
14124 case FLASH_5761VENDOR_ATMEL_MDB161D:
14125 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14126 tg3_flag_set(tp, NVRAM_BUFFERED);
14127 tg3_flag_set(tp, FLASH);
14128 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
14129 tp->nvram_pagesize = 256;
14130 break;
14131 case FLASH_5761VENDOR_ST_A_M45PE20:
14132 case FLASH_5761VENDOR_ST_A_M45PE40:
14133 case FLASH_5761VENDOR_ST_A_M45PE80:
14134 case FLASH_5761VENDOR_ST_A_M45PE16:
14135 case FLASH_5761VENDOR_ST_M_M45PE20:
14136 case FLASH_5761VENDOR_ST_M_M45PE40:
14137 case FLASH_5761VENDOR_ST_M_M45PE80:
14138 case FLASH_5761VENDOR_ST_M_M45PE16:
14139 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14140 tg3_flag_set(tp, NVRAM_BUFFERED);
14141 tg3_flag_set(tp, FLASH);
8590a603
MC
14142 tp->nvram_pagesize = 256;
14143 break;
6b91fa02
MC
14144 }
14145
14146 if (protect) {
14147 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
14148 } else {
14149 switch (nvcfg1) {
8590a603
MC
14150 case FLASH_5761VENDOR_ATMEL_ADB161D:
14151 case FLASH_5761VENDOR_ATMEL_MDB161D:
14152 case FLASH_5761VENDOR_ST_A_M45PE16:
14153 case FLASH_5761VENDOR_ST_M_M45PE16:
14154 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
14155 break;
14156 case FLASH_5761VENDOR_ATMEL_ADB081D:
14157 case FLASH_5761VENDOR_ATMEL_MDB081D:
14158 case FLASH_5761VENDOR_ST_A_M45PE80:
14159 case FLASH_5761VENDOR_ST_M_M45PE80:
14160 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14161 break;
14162 case FLASH_5761VENDOR_ATMEL_ADB041D:
14163 case FLASH_5761VENDOR_ATMEL_MDB041D:
14164 case FLASH_5761VENDOR_ST_A_M45PE40:
14165 case FLASH_5761VENDOR_ST_M_M45PE40:
14166 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14167 break;
14168 case FLASH_5761VENDOR_ATMEL_ADB021D:
14169 case FLASH_5761VENDOR_ATMEL_MDB021D:
14170 case FLASH_5761VENDOR_ST_A_M45PE20:
14171 case FLASH_5761VENDOR_ST_M_M45PE20:
14172 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14173 break;
6b91fa02
MC
14174 }
14175 }
14176}
14177
229b1ad1 14178static void tg3_get_5906_nvram_info(struct tg3 *tp)
b5d3772c
MC
14179{
14180 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14181 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
14182 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14183}
14184
229b1ad1 14185static void tg3_get_57780_nvram_info(struct tg3 *tp)
321d32a0
MC
14186{
14187 u32 nvcfg1;
14188
14189 nvcfg1 = tr32(NVRAM_CFG1);
14190
14191 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14192 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
14193 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
14194 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14195 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
14196 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14197
14198 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14199 tw32(NVRAM_CFG1, nvcfg1);
14200 return;
14201 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14202 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14203 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14204 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14205 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14206 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14207 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14208 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14209 tg3_flag_set(tp, NVRAM_BUFFERED);
14210 tg3_flag_set(tp, FLASH);
321d32a0
MC
14211
14212 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14213 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
14214 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
14215 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
14216 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14217 break;
14218 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
14219 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
14220 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14221 break;
14222 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
14223 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
14224 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14225 break;
14226 }
14227 break;
14228 case FLASH_5752VENDOR_ST_M45PE10:
14229 case FLASH_5752VENDOR_ST_M45PE20:
14230 case FLASH_5752VENDOR_ST_M45PE40:
14231 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14232 tg3_flag_set(tp, NVRAM_BUFFERED);
14233 tg3_flag_set(tp, FLASH);
321d32a0
MC
14234
14235 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14236 case FLASH_5752VENDOR_ST_M45PE10:
14237 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14238 break;
14239 case FLASH_5752VENDOR_ST_M45PE20:
14240 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14241 break;
14242 case FLASH_5752VENDOR_ST_M45PE40:
14243 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14244 break;
14245 }
14246 break;
14247 default:
63c3a66f 14248 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
14249 return;
14250 }
14251
a1b950d5
MC
14252 tg3_nvram_get_pagesize(tp, nvcfg1);
14253 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14254 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
14255}
14256
14257
229b1ad1 14258static void tg3_get_5717_nvram_info(struct tg3 *tp)
a1b950d5
MC
14259{
14260 u32 nvcfg1;
14261
14262 nvcfg1 = tr32(NVRAM_CFG1);
14263
14264 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14265 case FLASH_5717VENDOR_ATMEL_EEPROM:
14266 case FLASH_5717VENDOR_MICRO_EEPROM:
14267 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14268 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
14269 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14270
14271 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14272 tw32(NVRAM_CFG1, nvcfg1);
14273 return;
14274 case FLASH_5717VENDOR_ATMEL_MDB011D:
14275 case FLASH_5717VENDOR_ATMEL_ADB011B:
14276 case FLASH_5717VENDOR_ATMEL_ADB011D:
14277 case FLASH_5717VENDOR_ATMEL_MDB021D:
14278 case FLASH_5717VENDOR_ATMEL_ADB021B:
14279 case FLASH_5717VENDOR_ATMEL_ADB021D:
14280 case FLASH_5717VENDOR_ATMEL_45USPT:
14281 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14282 tg3_flag_set(tp, NVRAM_BUFFERED);
14283 tg3_flag_set(tp, FLASH);
a1b950d5
MC
14284
14285 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14286 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
14287 /* Detect size with tg3_nvram_get_size() */
14288 break;
a1b950d5
MC
14289 case FLASH_5717VENDOR_ATMEL_ADB021B:
14290 case FLASH_5717VENDOR_ATMEL_ADB021D:
14291 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14292 break;
14293 default:
14294 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14295 break;
14296 }
321d32a0 14297 break;
a1b950d5
MC
14298 case FLASH_5717VENDOR_ST_M_M25PE10:
14299 case FLASH_5717VENDOR_ST_A_M25PE10:
14300 case FLASH_5717VENDOR_ST_M_M45PE10:
14301 case FLASH_5717VENDOR_ST_A_M45PE10:
14302 case FLASH_5717VENDOR_ST_M_M25PE20:
14303 case FLASH_5717VENDOR_ST_A_M25PE20:
14304 case FLASH_5717VENDOR_ST_M_M45PE20:
14305 case FLASH_5717VENDOR_ST_A_M45PE20:
14306 case FLASH_5717VENDOR_ST_25USPT:
14307 case FLASH_5717VENDOR_ST_45USPT:
14308 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14309 tg3_flag_set(tp, NVRAM_BUFFERED);
14310 tg3_flag_set(tp, FLASH);
a1b950d5
MC
14311
14312 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
14313 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 14314 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
14315 /* Detect size with tg3_nvram_get_size() */
14316 break;
14317 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
14318 case FLASH_5717VENDOR_ST_A_M45PE20:
14319 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14320 break;
14321 default:
14322 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
14323 break;
14324 }
321d32a0 14325 break;
a1b950d5 14326 default:
63c3a66f 14327 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 14328 return;
321d32a0 14329 }
a1b950d5
MC
14330
14331 tg3_nvram_get_pagesize(tp, nvcfg1);
14332 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14333 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
14334}
14335
229b1ad1 14336static void tg3_get_5720_nvram_info(struct tg3 *tp)
9b91b5f1
MC
14337{
14338 u32 nvcfg1, nvmpinstrp;
14339
14340 nvcfg1 = tr32(NVRAM_CFG1);
14341 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
14342
4153577a 14343 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
14344 if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
14345 tg3_flag_set(tp, NO_NVRAM);
14346 return;
14347 }
14348
14349 switch (nvmpinstrp) {
14350 case FLASH_5762_EEPROM_HD:
14351 nvmpinstrp = FLASH_5720_EEPROM_HD;
17e1a42f 14352 break;
c86a8560
MC
14353 case FLASH_5762_EEPROM_LD:
14354 nvmpinstrp = FLASH_5720_EEPROM_LD;
17e1a42f 14355 break;
f6334bb8
MC
14356 case FLASH_5720VENDOR_M_ST_M45PE20:
14357 /* This pinstrap supports multiple sizes, so force it
14358 * to read the actual size from location 0xf0.
14359 */
14360 nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
14361 break;
c86a8560
MC
14362 }
14363 }
14364
9b91b5f1
MC
14365 switch (nvmpinstrp) {
14366 case FLASH_5720_EEPROM_HD:
14367 case FLASH_5720_EEPROM_LD:
14368 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 14369 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
14370
14371 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
14372 tw32(NVRAM_CFG1, nvcfg1);
14373 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
14374 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
14375 else
14376 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
14377 return;
14378 case FLASH_5720VENDOR_M_ATMEL_DB011D:
14379 case FLASH_5720VENDOR_A_ATMEL_DB011B:
14380 case FLASH_5720VENDOR_A_ATMEL_DB011D:
14381 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14382 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14383 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14384 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14385 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14386 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14387 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14388 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14389 case FLASH_5720VENDOR_ATMEL_45USPT:
14390 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
14391 tg3_flag_set(tp, NVRAM_BUFFERED);
14392 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
14393
14394 switch (nvmpinstrp) {
14395 case FLASH_5720VENDOR_M_ATMEL_DB021D:
14396 case FLASH_5720VENDOR_A_ATMEL_DB021B:
14397 case FLASH_5720VENDOR_A_ATMEL_DB021D:
14398 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14399 break;
14400 case FLASH_5720VENDOR_M_ATMEL_DB041D:
14401 case FLASH_5720VENDOR_A_ATMEL_DB041B:
14402 case FLASH_5720VENDOR_A_ATMEL_DB041D:
14403 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14404 break;
14405 case FLASH_5720VENDOR_M_ATMEL_DB081D:
14406 case FLASH_5720VENDOR_A_ATMEL_DB081D:
14407 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14408 break;
14409 default:
4153577a 14410 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 14411 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
14412 break;
14413 }
14414 break;
14415 case FLASH_5720VENDOR_M_ST_M25PE10:
14416 case FLASH_5720VENDOR_M_ST_M45PE10:
14417 case FLASH_5720VENDOR_A_ST_M25PE10:
14418 case FLASH_5720VENDOR_A_ST_M45PE10:
14419 case FLASH_5720VENDOR_M_ST_M25PE20:
14420 case FLASH_5720VENDOR_M_ST_M45PE20:
14421 case FLASH_5720VENDOR_A_ST_M25PE20:
14422 case FLASH_5720VENDOR_A_ST_M45PE20:
14423 case FLASH_5720VENDOR_M_ST_M25PE40:
14424 case FLASH_5720VENDOR_M_ST_M45PE40:
14425 case FLASH_5720VENDOR_A_ST_M25PE40:
14426 case FLASH_5720VENDOR_A_ST_M45PE40:
14427 case FLASH_5720VENDOR_M_ST_M25PE80:
14428 case FLASH_5720VENDOR_M_ST_M45PE80:
14429 case FLASH_5720VENDOR_A_ST_M25PE80:
14430 case FLASH_5720VENDOR_A_ST_M45PE80:
14431 case FLASH_5720VENDOR_ST_25USPT:
14432 case FLASH_5720VENDOR_ST_45USPT:
14433 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
14434 tg3_flag_set(tp, NVRAM_BUFFERED);
14435 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
14436
14437 switch (nvmpinstrp) {
14438 case FLASH_5720VENDOR_M_ST_M25PE20:
14439 case FLASH_5720VENDOR_M_ST_M45PE20:
14440 case FLASH_5720VENDOR_A_ST_M25PE20:
14441 case FLASH_5720VENDOR_A_ST_M45PE20:
14442 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
14443 break;
14444 case FLASH_5720VENDOR_M_ST_M25PE40:
14445 case FLASH_5720VENDOR_M_ST_M45PE40:
14446 case FLASH_5720VENDOR_A_ST_M25PE40:
14447 case FLASH_5720VENDOR_A_ST_M45PE40:
14448 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
14449 break;
14450 case FLASH_5720VENDOR_M_ST_M25PE80:
14451 case FLASH_5720VENDOR_M_ST_M45PE80:
14452 case FLASH_5720VENDOR_A_ST_M25PE80:
14453 case FLASH_5720VENDOR_A_ST_M45PE80:
14454 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
14455 break;
14456 default:
4153577a 14457 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c5d0b72e 14458 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
9b91b5f1
MC
14459 break;
14460 }
14461 break;
14462 default:
63c3a66f 14463 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
14464 return;
14465 }
14466
14467 tg3_nvram_get_pagesize(tp, nvcfg1);
14468 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 14469 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
c86a8560 14470
4153577a 14471 if (tg3_asic_rev(tp) == ASIC_REV_5762) {
c86a8560
MC
14472 u32 val;
14473
14474 if (tg3_nvram_read(tp, 0, &val))
14475 return;
14476
14477 if (val != TG3_EEPROM_MAGIC &&
14478 (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
14479 tg3_flag_set(tp, NO_NVRAM);
14480 }
9b91b5f1
MC
14481}
14482
1da177e4 14483/* Chips other than 5700/5701 use the NVRAM for fetching info. */
229b1ad1 14484static void tg3_nvram_init(struct tg3 *tp)
1da177e4 14485{
7e6c63f0
HM
14486 if (tg3_flag(tp, IS_SSB_CORE)) {
14487 /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
14488 tg3_flag_clear(tp, NVRAM);
14489 tg3_flag_clear(tp, NVRAM_BUFFERED);
14490 tg3_flag_set(tp, NO_NVRAM);
14491 return;
14492 }
14493
1da177e4
LT
14494 tw32_f(GRC_EEPROM_ADDR,
14495 (EEPROM_ADDR_FSM_RESET |
14496 (EEPROM_DEFAULT_CLOCK_PERIOD <<
14497 EEPROM_ADDR_CLKPERD_SHIFT)));
14498
9d57f01c 14499 msleep(1);
1da177e4
LT
14500
14501 /* Enable seeprom accesses. */
14502 tw32_f(GRC_LOCAL_CTRL,
14503 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
14504 udelay(100);
14505
4153577a
JP
14506 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14507 tg3_asic_rev(tp) != ASIC_REV_5701) {
63c3a66f 14508 tg3_flag_set(tp, NVRAM);
1da177e4 14509
ec41c7df 14510 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
14511 netdev_warn(tp->dev,
14512 "Cannot get nvram lock, %s failed\n",
05dbe005 14513 __func__);
ec41c7df
MC
14514 return;
14515 }
e6af301b 14516 tg3_enable_nvram_access(tp);
1da177e4 14517
989a9d23
MC
14518 tp->nvram_size = 0;
14519
4153577a 14520 if (tg3_asic_rev(tp) == ASIC_REV_5752)
361b4ac2 14521 tg3_get_5752_nvram_info(tp);
4153577a 14522 else if (tg3_asic_rev(tp) == ASIC_REV_5755)
d3c7b886 14523 tg3_get_5755_nvram_info(tp);
4153577a
JP
14524 else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
14525 tg3_asic_rev(tp) == ASIC_REV_5784 ||
14526 tg3_asic_rev(tp) == ASIC_REV_5785)
1b27777a 14527 tg3_get_5787_nvram_info(tp);
4153577a 14528 else if (tg3_asic_rev(tp) == ASIC_REV_5761)
6b91fa02 14529 tg3_get_5761_nvram_info(tp);
4153577a 14530 else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 14531 tg3_get_5906_nvram_info(tp);
4153577a 14532 else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 14533 tg3_flag(tp, 57765_CLASS))
321d32a0 14534 tg3_get_57780_nvram_info(tp);
4153577a
JP
14535 else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
14536 tg3_asic_rev(tp) == ASIC_REV_5719)
a1b950d5 14537 tg3_get_5717_nvram_info(tp);
4153577a
JP
14538 else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
14539 tg3_asic_rev(tp) == ASIC_REV_5762)
9b91b5f1 14540 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
14541 else
14542 tg3_get_nvram_info(tp);
14543
989a9d23
MC
14544 if (tp->nvram_size == 0)
14545 tg3_get_nvram_size(tp);
1da177e4 14546
e6af301b 14547 tg3_disable_nvram_access(tp);
381291b7 14548 tg3_nvram_unlock(tp);
1da177e4
LT
14549
14550 } else {
63c3a66f
JP
14551 tg3_flag_clear(tp, NVRAM);
14552 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
14553
14554 tg3_get_eeprom_size(tp);
14555 }
14556}
14557
1da177e4
LT
14558struct subsys_tbl_ent {
14559 u16 subsys_vendor, subsys_devid;
14560 u32 phy_id;
14561};
14562
229b1ad1 14563static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
1da177e4 14564 /* Broadcom boards. */
24daf2b0 14565 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14566 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 14567 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14568 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 14569 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14570 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
14571 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14572 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
14573 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14574 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 14575 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14576 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14577 { TG3PCI_SUBVENDOR_ID_BROADCOM,
14578 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
14579 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14580 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 14581 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14582 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 14583 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14584 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 14585 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 14586 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
14587
14588 /* 3com boards. */
24daf2b0 14589 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14590 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 14591 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14592 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14593 { TG3PCI_SUBVENDOR_ID_3COM,
14594 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
14595 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14596 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 14597 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 14598 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14599
14600 /* DELL boards. */
24daf2b0 14601 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14602 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 14603 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14604 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 14605 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14606 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 14607 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 14608 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
14609
14610 /* Compaq boards. */
24daf2b0 14611 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14612 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 14613 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14614 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
14615 { TG3PCI_SUBVENDOR_ID_COMPAQ,
14616 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
14617 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14618 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 14619 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 14620 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
14621
14622 /* IBM boards. */
24daf2b0
MC
14623 { TG3PCI_SUBVENDOR_ID_IBM,
14624 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
14625};
14626
229b1ad1 14627static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
14628{
14629 int i;
14630
14631 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
14632 if ((subsys_id_to_phy_id[i].subsys_vendor ==
14633 tp->pdev->subsystem_vendor) &&
14634 (subsys_id_to_phy_id[i].subsys_devid ==
14635 tp->pdev->subsystem_device))
14636 return &subsys_id_to_phy_id[i];
14637 }
14638 return NULL;
14639}
14640
229b1ad1 14641static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 14642{
1da177e4 14643 u32 val;
f49639e6 14644
79eb6904 14645 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
14646 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14647
a85feb8c 14648 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
14649 tg3_flag_set(tp, EEPROM_WRITE_PROT);
14650 tg3_flag_set(tp, WOL_CAP);
72b845e0 14651
4153577a 14652 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
9d26e213 14653 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
14654 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
14655 tg3_flag_set(tp, IS_NIC);
9d26e213 14656 }
0527ba35
MC
14657 val = tr32(VCPU_CFGSHDW);
14658 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 14659 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 14660 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 14661 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 14662 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
14663 device_set_wakeup_enable(&tp->pdev->dev, true);
14664 }
05ac4cb7 14665 goto done;
b5d3772c
MC
14666 }
14667
1da177e4
LT
14668 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
14669 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
14670 u32 nic_cfg, led_cfg;
a9daf367 14671 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 14672 int eeprom_phy_serdes = 0;
1da177e4
LT
14673
14674 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
14675 tp->nic_sram_data_cfg = nic_cfg;
14676
14677 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
14678 ver >>= NIC_SRAM_DATA_VER_SHIFT;
4153577a
JP
14679 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
14680 tg3_asic_rev(tp) != ASIC_REV_5701 &&
14681 tg3_asic_rev(tp) != ASIC_REV_5703 &&
1da177e4
LT
14682 (ver > 0) && (ver < 0x100))
14683 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
14684
4153577a 14685 if (tg3_asic_rev(tp) == ASIC_REV_5785)
a9daf367
MC
14686 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
14687
1da177e4
LT
14688 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
14689 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
14690 eeprom_phy_serdes = 1;
14691
14692 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
14693 if (nic_phy_id != 0) {
14694 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
14695 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
14696
14697 eeprom_phy_id = (id1 >> 16) << 10;
14698 eeprom_phy_id |= (id2 & 0xfc00) << 16;
14699 eeprom_phy_id |= (id2 & 0x03ff) << 0;
14700 } else
14701 eeprom_phy_id = 0;
14702
7d0c41ef 14703 tp->phy_id = eeprom_phy_id;
747e8f8b 14704 if (eeprom_phy_serdes) {
63c3a66f 14705 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 14706 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 14707 else
f07e9af3 14708 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 14709 }
7d0c41ef 14710
63c3a66f 14711 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
14712 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
14713 SHASTA_EXT_LED_MODE_MASK);
cbf46853 14714 else
1da177e4
LT
14715 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
14716
14717 switch (led_cfg) {
14718 default:
14719 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
14720 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14721 break;
14722
14723 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
14724 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
14725 break;
14726
14727 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
14728 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
14729
14730 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
14731 * read on some older 5700/5701 bootcode.
14732 */
4153577a
JP
14733 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
14734 tg3_asic_rev(tp) == ASIC_REV_5701)
9ba27794
MC
14735 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
14736
1da177e4
LT
14737 break;
14738
14739 case SHASTA_EXT_LED_SHARED:
14740 tp->led_ctrl = LED_CTRL_MODE_SHARED;
4153577a
JP
14741 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
14742 tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
1da177e4
LT
14743 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
14744 LED_CTRL_MODE_PHY_2);
14745 break;
14746
14747 case SHASTA_EXT_LED_MAC:
14748 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
14749 break;
14750
14751 case SHASTA_EXT_LED_COMBO:
14752 tp->led_ctrl = LED_CTRL_MODE_COMBO;
4153577a 14753 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
1da177e4
LT
14754 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
14755 LED_CTRL_MODE_PHY_2);
14756 break;
14757
855e1111 14758 }
1da177e4 14759
4153577a
JP
14760 if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
14761 tg3_asic_rev(tp) == ASIC_REV_5701) &&
1da177e4
LT
14762 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
14763 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
14764
4153577a 14765 if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
b2a5c19c 14766 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 14767
9d26e213 14768 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 14769 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
14770 if ((tp->pdev->subsystem_vendor ==
14771 PCI_VENDOR_ID_ARIMA) &&
14772 (tp->pdev->subsystem_device == 0x205a ||
14773 tp->pdev->subsystem_device == 0x2063))
63c3a66f 14774 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 14775 } else {
63c3a66f
JP
14776 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
14777 tg3_flag_set(tp, IS_NIC);
9d26e213 14778 }
1da177e4
LT
14779
14780 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
14781 tg3_flag_set(tp, ENABLE_ASF);
14782 if (tg3_flag(tp, 5750_PLUS))
14783 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 14784 }
b2b98d4a
MC
14785
14786 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
14787 tg3_flag(tp, 5750_PLUS))
14788 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 14789
f07e9af3 14790 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 14791 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 14792 tg3_flag_clear(tp, WOL_CAP);
1da177e4 14793
63c3a66f 14794 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 14795 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 14796 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
14797 device_set_wakeup_enable(&tp->pdev->dev, true);
14798 }
0527ba35 14799
1da177e4 14800 if (cfg2 & (1 << 17))
f07e9af3 14801 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
14802
14803 /* serdes signal pre-emphasis in register 0x590 set by */
14804 /* bootcode if bit 18 is set */
14805 if (cfg2 & (1 << 18))
f07e9af3 14806 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 14807
63c3a66f 14808 if ((tg3_flag(tp, 57765_PLUS) ||
4153577a
JP
14809 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
14810 tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
6833c043 14811 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 14812 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 14813
942d1af0 14814 if (tg3_flag(tp, PCI_EXPRESS)) {
8ed5d97e
MC
14815 u32 cfg3;
14816
14817 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
942d1af0
NS
14818 if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
14819 !tg3_flag(tp, 57765_PLUS) &&
14820 (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
63c3a66f 14821 tg3_flag_set(tp, ASPM_WORKAROUND);
942d1af0
NS
14822 if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
14823 tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
14824 if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
14825 tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
8ed5d97e 14826 }
a9daf367 14827
14417063 14828 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 14829 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 14830 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 14831 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 14832 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 14833 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 14834 }
05ac4cb7 14835done:
63c3a66f 14836 if (tg3_flag(tp, WOL_CAP))
43067ed8 14837 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 14838 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
14839 else
14840 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
14841}
14842
c86a8560
MC
14843static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
14844{
14845 int i, err;
14846 u32 val2, off = offset * 8;
14847
14848 err = tg3_nvram_lock(tp);
14849 if (err)
14850 return err;
14851
14852 tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
14853 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
14854 APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
14855 tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
14856 udelay(10);
14857
14858 for (i = 0; i < 100; i++) {
14859 val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
14860 if (val2 & APE_OTP_STATUS_CMD_DONE) {
14861 *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
14862 break;
14863 }
14864 udelay(10);
14865 }
14866
14867 tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
14868
14869 tg3_nvram_unlock(tp);
14870 if (val2 & APE_OTP_STATUS_CMD_DONE)
14871 return 0;
14872
14873 return -EBUSY;
14874}
14875
229b1ad1 14876static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
b2a5c19c
MC
14877{
14878 int i;
14879 u32 val;
14880
14881 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
14882 tw32(OTP_CTRL, cmd);
14883
14884 /* Wait for up to 1 ms for command to execute. */
14885 for (i = 0; i < 100; i++) {
14886 val = tr32(OTP_STATUS);
14887 if (val & OTP_STATUS_CMD_DONE)
14888 break;
14889 udelay(10);
14890 }
14891
14892 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
14893}
14894
14895/* Read the gphy configuration from the OTP region of the chip. The gphy
14896 * configuration is a 32-bit value that straddles the alignment boundary.
14897 * We do two 32-bit reads and then shift and merge the results.
14898 */
229b1ad1 14899static u32 tg3_read_otp_phycfg(struct tg3 *tp)
b2a5c19c
MC
14900{
14901 u32 bhalf_otp, thalf_otp;
14902
14903 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
14904
14905 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
14906 return 0;
14907
14908 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
14909
14910 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
14911 return 0;
14912
14913 thalf_otp = tr32(OTP_READ_DATA);
14914
14915 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
14916
14917 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
14918 return 0;
14919
14920 bhalf_otp = tr32(OTP_READ_DATA);
14921
14922 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
14923}
14924
229b1ad1 14925static void tg3_phy_init_link_config(struct tg3 *tp)
e256f8a3 14926{
202ff1c2 14927 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
14928
14929 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
14930 adv |= ADVERTISED_1000baseT_Half |
14931 ADVERTISED_1000baseT_Full;
14932
14933 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14934 adv |= ADVERTISED_100baseT_Half |
14935 ADVERTISED_100baseT_Full |
14936 ADVERTISED_10baseT_Half |
14937 ADVERTISED_10baseT_Full |
14938 ADVERTISED_TP;
14939 else
14940 adv |= ADVERTISED_FIBRE;
14941
14942 tp->link_config.advertising = adv;
e740522e
MC
14943 tp->link_config.speed = SPEED_UNKNOWN;
14944 tp->link_config.duplex = DUPLEX_UNKNOWN;
e256f8a3 14945 tp->link_config.autoneg = AUTONEG_ENABLE;
e740522e
MC
14946 tp->link_config.active_speed = SPEED_UNKNOWN;
14947 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
34655ad6
MC
14948
14949 tp->old_link = -1;
e256f8a3
MC
14950}
14951
229b1ad1 14952static int tg3_phy_probe(struct tg3 *tp)
7d0c41ef
MC
14953{
14954 u32 hw_phy_id_1, hw_phy_id_2;
14955 u32 hw_phy_id, hw_phy_id_masked;
14956 int err;
1da177e4 14957
e256f8a3 14958 /* flow control autonegotiation is default behavior */
63c3a66f 14959 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
14960 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
14961
8151ad57
MC
14962 if (tg3_flag(tp, ENABLE_APE)) {
14963 switch (tp->pci_fn) {
14964 case 0:
14965 tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
14966 break;
14967 case 1:
14968 tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
14969 break;
14970 case 2:
14971 tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
14972 break;
14973 case 3:
14974 tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
14975 break;
14976 }
14977 }
14978
942d1af0
NS
14979 if (!tg3_flag(tp, ENABLE_ASF) &&
14980 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
14981 !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
14982 tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
14983 TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
14984
63c3a66f 14985 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
14986 return tg3_phy_init(tp);
14987
1da177e4 14988 /* Reading the PHY ID register can conflict with ASF
877d0310 14989 * firmware access to the PHY hardware.
1da177e4
LT
14990 */
14991 err = 0;
63c3a66f 14992 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 14993 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
14994 } else {
14995 /* Now read the physical PHY_ID from the chip and verify
14996 * that it is sane. If it doesn't look good, we fall back
14997 * to either the hard-coded table based PHY_ID and failing
14998 * that the value found in the eeprom area.
14999 */
15000 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
15001 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
15002
15003 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
15004 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
15005 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
15006
79eb6904 15007 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
15008 }
15009
79eb6904 15010 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 15011 tp->phy_id = hw_phy_id;
79eb6904 15012 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 15013 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 15014 else
f07e9af3 15015 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 15016 } else {
79eb6904 15017 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
15018 /* Do nothing, phy ID already set up in
15019 * tg3_get_eeprom_hw_cfg().
15020 */
1da177e4
LT
15021 } else {
15022 struct subsys_tbl_ent *p;
15023
15024 /* No eeprom signature? Try the hardcoded
15025 * subsys device table.
15026 */
24daf2b0 15027 p = tg3_lookup_by_subsys(tp);
7e6c63f0
HM
15028 if (p) {
15029 tp->phy_id = p->phy_id;
15030 } else if (!tg3_flag(tp, IS_SSB_CORE)) {
15031 /* For now we saw the IDs 0xbc050cd0,
15032 * 0xbc050f80 and 0xbc050c30 on devices
15033 * connected to an BCM4785 and there are
15034 * probably more. Just assume that the phy is
15035 * supported when it is connected to a SSB core
15036 * for now.
15037 */
1da177e4 15038 return -ENODEV;
7e6c63f0 15039 }
1da177e4 15040
1da177e4 15041 if (!tp->phy_id ||
79eb6904 15042 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 15043 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
15044 }
15045 }
15046
a6b68dab 15047 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
4153577a
JP
15048 (tg3_asic_rev(tp) == ASIC_REV_5719 ||
15049 tg3_asic_rev(tp) == ASIC_REV_5720 ||
c4dab506 15050 tg3_asic_rev(tp) == ASIC_REV_57766 ||
4153577a
JP
15051 tg3_asic_rev(tp) == ASIC_REV_5762 ||
15052 (tg3_asic_rev(tp) == ASIC_REV_5717 &&
15053 tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
15054 (tg3_asic_rev(tp) == ASIC_REV_57765 &&
15055 tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0)))
52b02d04
MC
15056 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
15057
e256f8a3
MC
15058 tg3_phy_init_link_config(tp);
15059
942d1af0
NS
15060 if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
15061 !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
15062 !tg3_flag(tp, ENABLE_APE) &&
15063 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 15064 u32 bmsr, dummy;
1da177e4
LT
15065
15066 tg3_readphy(tp, MII_BMSR, &bmsr);
15067 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
15068 (bmsr & BMSR_LSTATUS))
15069 goto skip_phy_reset;
6aa20a22 15070
1da177e4
LT
15071 err = tg3_phy_reset(tp);
15072 if (err)
15073 return err;
15074
42b64a45 15075 tg3_phy_set_wirespeed(tp);
1da177e4 15076
e2bf73e7 15077 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
15078 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
15079 tp->link_config.flowctrl);
1da177e4
LT
15080
15081 tg3_writephy(tp, MII_BMCR,
15082 BMCR_ANENABLE | BMCR_ANRESTART);
15083 }
1da177e4
LT
15084 }
15085
15086skip_phy_reset:
79eb6904 15087 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
15088 err = tg3_init_5401phy_dsp(tp);
15089 if (err)
15090 return err;
1da177e4 15091
1da177e4
LT
15092 err = tg3_init_5401phy_dsp(tp);
15093 }
15094
1da177e4
LT
15095 return err;
15096}
15097
229b1ad1 15098static void tg3_read_vpd(struct tg3 *tp)
1da177e4 15099{
a4a8bb15 15100 u8 *vpd_data;
4181b2c8 15101 unsigned int block_end, rosize, len;
535a490e 15102 u32 vpdlen;
184b8904 15103 int j, i = 0;
a4a8bb15 15104
535a490e 15105 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
15106 if (!vpd_data)
15107 goto out_no_vpd;
1da177e4 15108
535a490e 15109 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
15110 if (i < 0)
15111 goto out_not_found;
1da177e4 15112
4181b2c8
MC
15113 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
15114 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
15115 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 15116
535a490e 15117 if (block_end > vpdlen)
4181b2c8 15118 goto out_not_found;
af2c6a4a 15119
184b8904
MC
15120 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15121 PCI_VPD_RO_KEYWORD_MFR_ID);
15122 if (j > 0) {
15123 len = pci_vpd_info_field_size(&vpd_data[j]);
15124
15125 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15126 if (j + len > block_end || len != 4 ||
15127 memcmp(&vpd_data[j], "1028", 4))
15128 goto partno;
15129
15130 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15131 PCI_VPD_RO_KEYWORD_VENDOR0);
15132 if (j < 0)
15133 goto partno;
15134
15135 len = pci_vpd_info_field_size(&vpd_data[j]);
15136
15137 j += PCI_VPD_INFO_FLD_HDR_SIZE;
15138 if (j + len > block_end)
15139 goto partno;
15140
715230a4
KC
15141 if (len >= sizeof(tp->fw_ver))
15142 len = sizeof(tp->fw_ver) - 1;
15143 memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
15144 snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
15145 &vpd_data[j]);
184b8904
MC
15146 }
15147
15148partno:
4181b2c8
MC
15149 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
15150 PCI_VPD_RO_KEYWORD_PARTNO);
15151 if (i < 0)
15152 goto out_not_found;
af2c6a4a 15153
4181b2c8 15154 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 15155
4181b2c8
MC
15156 i += PCI_VPD_INFO_FLD_HDR_SIZE;
15157 if (len > TG3_BPN_SIZE ||
535a490e 15158 (len + i) > vpdlen)
4181b2c8 15159 goto out_not_found;
1da177e4 15160
4181b2c8 15161 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 15162
1da177e4 15163out_not_found:
a4a8bb15 15164 kfree(vpd_data);
37a949c5 15165 if (tp->board_part_number[0])
a4a8bb15
MC
15166 return;
15167
15168out_no_vpd:
4153577a 15169 if (tg3_asic_rev(tp) == ASIC_REV_5717) {
79d49695
MC
15170 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15171 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
37a949c5
MC
15172 strcpy(tp->board_part_number, "BCM5717");
15173 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
15174 strcpy(tp->board_part_number, "BCM5718");
15175 else
15176 goto nomatch;
4153577a 15177 } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
37a949c5
MC
15178 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
15179 strcpy(tp->board_part_number, "BCM57780");
15180 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
15181 strcpy(tp->board_part_number, "BCM57760");
15182 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
15183 strcpy(tp->board_part_number, "BCM57790");
15184 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
15185 strcpy(tp->board_part_number, "BCM57788");
15186 else
15187 goto nomatch;
4153577a 15188 } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
37a949c5
MC
15189 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
15190 strcpy(tp->board_part_number, "BCM57761");
15191 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
15192 strcpy(tp->board_part_number, "BCM57765");
15193 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
15194 strcpy(tp->board_part_number, "BCM57781");
15195 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
15196 strcpy(tp->board_part_number, "BCM57785");
15197 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
15198 strcpy(tp->board_part_number, "BCM57791");
15199 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
15200 strcpy(tp->board_part_number, "BCM57795");
15201 else
15202 goto nomatch;
4153577a 15203 } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
55086ad9
MC
15204 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
15205 strcpy(tp->board_part_number, "BCM57762");
15206 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
15207 strcpy(tp->board_part_number, "BCM57766");
15208 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
15209 strcpy(tp->board_part_number, "BCM57782");
15210 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15211 strcpy(tp->board_part_number, "BCM57786");
15212 else
15213 goto nomatch;
4153577a 15214 } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c 15215 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
15216 } else {
15217nomatch:
b5d3772c 15218 strcpy(tp->board_part_number, "none");
37a949c5 15219 }
1da177e4
LT
15220}
15221
229b1ad1 15222static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
9c8a620e
MC
15223{
15224 u32 val;
15225
e4f34110 15226 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 15227 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 15228 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
15229 val != 0)
15230 return 0;
15231
15232 return 1;
15233}
15234
229b1ad1 15235static void tg3_read_bc_ver(struct tg3 *tp)
acd9c119 15236{
ff3a7cb2 15237 u32 val, offset, start, ver_offset;
75f9936e 15238 int i, dst_off;
ff3a7cb2 15239 bool newver = false;
acd9c119
MC
15240
15241 if (tg3_nvram_read(tp, 0xc, &offset) ||
15242 tg3_nvram_read(tp, 0x4, &start))
15243 return;
15244
15245 offset = tg3_nvram_logical_addr(tp, offset);
15246
ff3a7cb2 15247 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
15248 return;
15249
ff3a7cb2
MC
15250 if ((val & 0xfc000000) == 0x0c000000) {
15251 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
15252 return;
15253
ff3a7cb2
MC
15254 if (val == 0)
15255 newver = true;
15256 }
15257
75f9936e
MC
15258 dst_off = strlen(tp->fw_ver);
15259
ff3a7cb2 15260 if (newver) {
75f9936e
MC
15261 if (TG3_VER_SIZE - dst_off < 16 ||
15262 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
15263 return;
15264
15265 offset = offset + ver_offset - start;
15266 for (i = 0; i < 16; i += 4) {
15267 __be32 v;
15268 if (tg3_nvram_read_be32(tp, offset + i, &v))
15269 return;
15270
75f9936e 15271 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
15272 }
15273 } else {
15274 u32 major, minor;
15275
15276 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
15277 return;
15278
15279 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
15280 TG3_NVM_BCVER_MAJSFT;
15281 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
15282 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
15283 "v%d.%02d", major, minor);
acd9c119
MC
15284 }
15285}
15286
229b1ad1 15287static void tg3_read_hwsb_ver(struct tg3 *tp)
a6f6cb1c
MC
15288{
15289 u32 val, major, minor;
15290
15291 /* Use native endian representation */
15292 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
15293 return;
15294
15295 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
15296 TG3_NVM_HWSB_CFG1_MAJSFT;
15297 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
15298 TG3_NVM_HWSB_CFG1_MINSFT;
15299
15300 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
15301}
15302
229b1ad1 15303static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
dfe00d7d
MC
15304{
15305 u32 offset, major, minor, build;
15306
75f9936e 15307 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
15308
15309 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
15310 return;
15311
15312 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
15313 case TG3_EEPROM_SB_REVISION_0:
15314 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
15315 break;
15316 case TG3_EEPROM_SB_REVISION_2:
15317 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
15318 break;
15319 case TG3_EEPROM_SB_REVISION_3:
15320 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
15321 break;
a4153d40
MC
15322 case TG3_EEPROM_SB_REVISION_4:
15323 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
15324 break;
15325 case TG3_EEPROM_SB_REVISION_5:
15326 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
15327 break;
bba226ac
MC
15328 case TG3_EEPROM_SB_REVISION_6:
15329 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
15330 break;
dfe00d7d
MC
15331 default:
15332 return;
15333 }
15334
e4f34110 15335 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
15336 return;
15337
15338 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
15339 TG3_EEPROM_SB_EDH_BLD_SHFT;
15340 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
15341 TG3_EEPROM_SB_EDH_MAJ_SHFT;
15342 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
15343
15344 if (minor > 99 || build > 26)
15345 return;
15346
75f9936e
MC
15347 offset = strlen(tp->fw_ver);
15348 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
15349 " v%d.%02d", major, minor);
dfe00d7d
MC
15350
15351 if (build > 0) {
75f9936e
MC
15352 offset = strlen(tp->fw_ver);
15353 if (offset < TG3_VER_SIZE - 1)
15354 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
15355 }
15356}
15357
229b1ad1 15358static void tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
15359{
15360 u32 val, offset, start;
acd9c119 15361 int i, vlen;
9c8a620e
MC
15362
15363 for (offset = TG3_NVM_DIR_START;
15364 offset < TG3_NVM_DIR_END;
15365 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 15366 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
15367 return;
15368
9c8a620e
MC
15369 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
15370 break;
15371 }
15372
15373 if (offset == TG3_NVM_DIR_END)
15374 return;
15375
63c3a66f 15376 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 15377 start = 0x08000000;
e4f34110 15378 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
15379 return;
15380
e4f34110 15381 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 15382 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 15383 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
15384 return;
15385
15386 offset += val - start;
15387
acd9c119 15388 vlen = strlen(tp->fw_ver);
9c8a620e 15389
acd9c119
MC
15390 tp->fw_ver[vlen++] = ',';
15391 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
15392
15393 for (i = 0; i < 4; i++) {
a9dc529d
MC
15394 __be32 v;
15395 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
15396 return;
15397
b9fc7dc5 15398 offset += sizeof(v);
c4e6575c 15399
acd9c119
MC
15400 if (vlen > TG3_VER_SIZE - sizeof(v)) {
15401 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 15402 break;
c4e6575c 15403 }
9c8a620e 15404
acd9c119
MC
15405 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
15406 vlen += sizeof(v);
c4e6575c 15407 }
acd9c119
MC
15408}
15409
229b1ad1 15410static void tg3_probe_ncsi(struct tg3 *tp)
7fd76445 15411{
7fd76445 15412 u32 apedata;
7fd76445
MC
15413
15414 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
15415 if (apedata != APE_SEG_SIG_MAGIC)
15416 return;
15417
15418 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
15419 if (!(apedata & APE_FW_STATUS_READY))
15420 return;
15421
165f4d1c
MC
15422 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
15423 tg3_flag_set(tp, APE_HAS_NCSI);
15424}
15425
229b1ad1 15426static void tg3_read_dash_ver(struct tg3 *tp)
165f4d1c
MC
15427{
15428 int vlen;
15429 u32 apedata;
15430 char *fwtype;
15431
7fd76445
MC
15432 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
15433
165f4d1c 15434 if (tg3_flag(tp, APE_HAS_NCSI))
ecc79648 15435 fwtype = "NCSI";
c86a8560
MC
15436 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
15437 fwtype = "SMASH";
165f4d1c 15438 else
ecc79648
MC
15439 fwtype = "DASH";
15440
7fd76445
MC
15441 vlen = strlen(tp->fw_ver);
15442
ecc79648
MC
15443 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
15444 fwtype,
7fd76445
MC
15445 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
15446 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
15447 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
15448 (apedata & APE_FW_VERSION_BLDMSK));
15449}
15450
c86a8560
MC
15451static void tg3_read_otp_ver(struct tg3 *tp)
15452{
15453 u32 val, val2;
15454
4153577a 15455 if (tg3_asic_rev(tp) != ASIC_REV_5762)
c86a8560
MC
15456 return;
15457
15458 if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
15459 !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
15460 TG3_OTP_MAGIC0_VALID(val)) {
15461 u64 val64 = (u64) val << 32 | val2;
15462 u32 ver = 0;
15463 int i, vlen;
15464
15465 for (i = 0; i < 7; i++) {
15466 if ((val64 & 0xff) == 0)
15467 break;
15468 ver = val64 & 0xff;
15469 val64 >>= 8;
15470 }
15471 vlen = strlen(tp->fw_ver);
15472 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
15473 }
15474}
15475
229b1ad1 15476static void tg3_read_fw_ver(struct tg3 *tp)
acd9c119
MC
15477{
15478 u32 val;
75f9936e 15479 bool vpd_vers = false;
acd9c119 15480
75f9936e
MC
15481 if (tp->fw_ver[0] != 0)
15482 vpd_vers = true;
df259d8c 15483
63c3a66f 15484 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 15485 strcat(tp->fw_ver, "sb");
c86a8560 15486 tg3_read_otp_ver(tp);
df259d8c
MC
15487 return;
15488 }
15489
acd9c119
MC
15490 if (tg3_nvram_read(tp, 0, &val))
15491 return;
15492
15493 if (val == TG3_EEPROM_MAGIC)
15494 tg3_read_bc_ver(tp);
15495 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
15496 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
15497 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
15498 tg3_read_hwsb_ver(tp);
acd9c119 15499
165f4d1c
MC
15500 if (tg3_flag(tp, ENABLE_ASF)) {
15501 if (tg3_flag(tp, ENABLE_APE)) {
15502 tg3_probe_ncsi(tp);
15503 if (!vpd_vers)
15504 tg3_read_dash_ver(tp);
15505 } else if (!vpd_vers) {
15506 tg3_read_mgmtfw_ver(tp);
15507 }
c9cab24e 15508 }
9c8a620e
MC
15509
15510 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
15511}
15512
7cb32cf2
MC
15513static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
15514{
63c3a66f 15515 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 15516 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 15517 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 15518 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 15519 else
de9f5230 15520 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
15521}
15522
4143470c 15523static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
15524 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
15525 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
15526 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
15527 { },
15528};
15529
229b1ad1 15530static struct pci_dev *tg3_find_peer(struct tg3 *tp)
16c7fa7d
MC
15531{
15532 struct pci_dev *peer;
15533 unsigned int func, devnr = tp->pdev->devfn & ~7;
15534
15535 for (func = 0; func < 8; func++) {
15536 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15537 if (peer && peer != tp->pdev)
15538 break;
15539 pci_dev_put(peer);
15540 }
15541 /* 5704 can be configured in single-port mode, set peer to
15542 * tp->pdev in that case.
15543 */
15544 if (!peer) {
15545 peer = tp->pdev;
15546 return peer;
15547 }
15548
15549 /*
15550 * We don't need to keep the refcount elevated; there's no way
15551 * to remove one half of this device without removing the other
15552 */
15553 pci_dev_put(peer);
15554
15555 return peer;
15556}
15557
229b1ad1 15558static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
42b123b1
MC
15559{
15560 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
4153577a 15561 if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
42b123b1
MC
15562 u32 reg;
15563
15564 /* All devices that use the alternate
15565 * ASIC REV location have a CPMU.
15566 */
15567 tg3_flag_set(tp, CPMU_PRESENT);
15568
15569 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 15570 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
42b123b1
MC
15571 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15572 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4
MC
15573 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
15574 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
15575 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
15576 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
42b123b1
MC
15577 reg = TG3PCI_GEN2_PRODID_ASICREV;
15578 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
15579 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
15580 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
15581 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
15582 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
15583 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
15584 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
15585 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
15586 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
15587 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
15588 reg = TG3PCI_GEN15_PRODID_ASICREV;
15589 else
15590 reg = TG3PCI_PRODID_ASICREV;
15591
15592 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
15593 }
15594
15595 /* Wrong chip ID in 5752 A0. This code can be removed later
15596 * as A0 is not in production.
15597 */
4153577a 15598 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
42b123b1
MC
15599 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
15600
4153577a 15601 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
79d49695
MC
15602 tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
15603
4153577a
JP
15604 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15605 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15606 tg3_asic_rev(tp) == ASIC_REV_5720)
42b123b1
MC
15607 tg3_flag_set(tp, 5717_PLUS);
15608
4153577a
JP
15609 if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
15610 tg3_asic_rev(tp) == ASIC_REV_57766)
42b123b1
MC
15611 tg3_flag_set(tp, 57765_CLASS);
15612
c65a17f4 15613 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
4153577a 15614 tg3_asic_rev(tp) == ASIC_REV_5762)
42b123b1
MC
15615 tg3_flag_set(tp, 57765_PLUS);
15616
15617 /* Intentionally exclude ASIC_REV_5906 */
4153577a
JP
15618 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
15619 tg3_asic_rev(tp) == ASIC_REV_5787 ||
15620 tg3_asic_rev(tp) == ASIC_REV_5784 ||
15621 tg3_asic_rev(tp) == ASIC_REV_5761 ||
15622 tg3_asic_rev(tp) == ASIC_REV_5785 ||
15623 tg3_asic_rev(tp) == ASIC_REV_57780 ||
42b123b1
MC
15624 tg3_flag(tp, 57765_PLUS))
15625 tg3_flag_set(tp, 5755_PLUS);
15626
4153577a
JP
15627 if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
15628 tg3_asic_rev(tp) == ASIC_REV_5714)
42b123b1
MC
15629 tg3_flag_set(tp, 5780_CLASS);
15630
4153577a
JP
15631 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
15632 tg3_asic_rev(tp) == ASIC_REV_5752 ||
15633 tg3_asic_rev(tp) == ASIC_REV_5906 ||
42b123b1
MC
15634 tg3_flag(tp, 5755_PLUS) ||
15635 tg3_flag(tp, 5780_CLASS))
15636 tg3_flag_set(tp, 5750_PLUS);
15637
4153577a 15638 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
42b123b1
MC
15639 tg3_flag(tp, 5750_PLUS))
15640 tg3_flag_set(tp, 5705_PLUS);
15641}
15642
3d567e0e
NNS
15643static bool tg3_10_100_only_device(struct tg3 *tp,
15644 const struct pci_device_id *ent)
15645{
15646 u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
15647
4153577a
JP
15648 if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
15649 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
3d567e0e
NNS
15650 (tp->phy_flags & TG3_PHYFLG_IS_FET))
15651 return true;
15652
15653 if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
4153577a 15654 if (tg3_asic_rev(tp) == ASIC_REV_5705) {
3d567e0e
NNS
15655 if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
15656 return true;
15657 } else {
15658 return true;
15659 }
15660 }
15661
15662 return false;
15663}
15664
1dd06ae8 15665static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
1da177e4 15666{
1da177e4 15667 u32 misc_ctrl_reg;
1da177e4
LT
15668 u32 pci_state_reg, grc_misc_cfg;
15669 u32 val;
15670 u16 pci_cmd;
5e7dfd0f 15671 int err;
1da177e4 15672
1da177e4
LT
15673 /* Force memory write invalidate off. If we leave it on,
15674 * then on 5700_BX chips we have to enable a workaround.
15675 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
15676 * to match the cacheline size. The Broadcom driver have this
15677 * workaround but turns MWI off all the times so never uses
15678 * it. This seems to suggest that the workaround is insufficient.
15679 */
15680 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
15681 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
15682 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
15683
16821285
MC
15684 /* Important! -- Make sure register accesses are byteswapped
15685 * correctly. Also, for those chips that require it, make
15686 * sure that indirect register accesses are enabled before
15687 * the first operation.
1da177e4
LT
15688 */
15689 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15690 &misc_ctrl_reg);
16821285
MC
15691 tp->misc_host_ctrl |= (misc_ctrl_reg &
15692 MISC_HOST_CTRL_CHIPREV);
15693 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
15694 tp->misc_host_ctrl);
1da177e4 15695
42b123b1 15696 tg3_detect_asic_rev(tp, misc_ctrl_reg);
ff645bec 15697
6892914f
MC
15698 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
15699 * we need to disable memory and use config. cycles
15700 * only to access all registers. The 5702/03 chips
15701 * can mistakenly decode the special cycles from the
15702 * ICH chipsets as memory write cycles, causing corruption
15703 * of register and memory space. Only certain ICH bridges
15704 * will drive special cycles with non-zero data during the
15705 * address phase which can fall within the 5703's address
15706 * range. This is not an ICH bug as the PCI spec allows
15707 * non-zero address during special cycles. However, only
15708 * these ICH bridges are known to drive non-zero addresses
15709 * during special cycles.
15710 *
15711 * Since special cycles do not cross PCI bridges, we only
15712 * enable this workaround if the 5703 is on the secondary
15713 * bus of these ICH bridges.
15714 */
4153577a
JP
15715 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
15716 (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
6892914f
MC
15717 static struct tg3_dev_id {
15718 u32 vendor;
15719 u32 device;
15720 u32 rev;
15721 } ich_chipsets[] = {
15722 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
15723 PCI_ANY_ID },
15724 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
15725 PCI_ANY_ID },
15726 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
15727 0xa },
15728 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
15729 PCI_ANY_ID },
15730 { },
15731 };
15732 struct tg3_dev_id *pci_id = &ich_chipsets[0];
15733 struct pci_dev *bridge = NULL;
15734
15735 while (pci_id->vendor != 0) {
15736 bridge = pci_get_device(pci_id->vendor, pci_id->device,
15737 bridge);
15738 if (!bridge) {
15739 pci_id++;
15740 continue;
15741 }
15742 if (pci_id->rev != PCI_ANY_ID) {
44c10138 15743 if (bridge->revision > pci_id->rev)
6892914f
MC
15744 continue;
15745 }
15746 if (bridge->subordinate &&
15747 (bridge->subordinate->number ==
15748 tp->pdev->bus->number)) {
63c3a66f 15749 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
15750 pci_dev_put(bridge);
15751 break;
15752 }
15753 }
15754 }
15755
4153577a 15756 if (tg3_asic_rev(tp) == ASIC_REV_5701) {
41588ba1
MC
15757 static struct tg3_dev_id {
15758 u32 vendor;
15759 u32 device;
15760 } bridge_chipsets[] = {
15761 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
15762 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
15763 { },
15764 };
15765 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
15766 struct pci_dev *bridge = NULL;
15767
15768 while (pci_id->vendor != 0) {
15769 bridge = pci_get_device(pci_id->vendor,
15770 pci_id->device,
15771 bridge);
15772 if (!bridge) {
15773 pci_id++;
15774 continue;
15775 }
15776 if (bridge->subordinate &&
15777 (bridge->subordinate->number <=
15778 tp->pdev->bus->number) &&
b918c62e 15779 (bridge->subordinate->busn_res.end >=
41588ba1 15780 tp->pdev->bus->number)) {
63c3a66f 15781 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
15782 pci_dev_put(bridge);
15783 break;
15784 }
15785 }
15786 }
15787
4a29cc2e
MC
15788 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
15789 * DMA addresses > 40-bit. This bridge may have other additional
15790 * 57xx devices behind it in some 4-port NIC designs for example.
15791 * Any tg3 device found behind the bridge will also need the 40-bit
15792 * DMA workaround.
15793 */
42b123b1 15794 if (tg3_flag(tp, 5780_CLASS)) {
63c3a66f 15795 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 15796 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 15797 } else {
4a29cc2e
MC
15798 struct pci_dev *bridge = NULL;
15799
15800 do {
15801 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
15802 PCI_DEVICE_ID_SERVERWORKS_EPB,
15803 bridge);
15804 if (bridge && bridge->subordinate &&
15805 (bridge->subordinate->number <=
15806 tp->pdev->bus->number) &&
b918c62e 15807 (bridge->subordinate->busn_res.end >=
4a29cc2e 15808 tp->pdev->bus->number)) {
63c3a66f 15809 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
15810 pci_dev_put(bridge);
15811 break;
15812 }
15813 } while (bridge);
15814 }
4cf78e4f 15815
4153577a
JP
15816 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
15817 tg3_asic_rev(tp) == ASIC_REV_5714)
7544b097
MC
15818 tp->pdev_peer = tg3_find_peer(tp);
15819
507399f1 15820 /* Determine TSO capabilities */
4153577a 15821 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
4d163b75 15822 ; /* Do nothing. HW bug. */
63c3a66f
JP
15823 else if (tg3_flag(tp, 57765_PLUS))
15824 tg3_flag_set(tp, HW_TSO_3);
15825 else if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15826 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f
JP
15827 tg3_flag_set(tp, HW_TSO_2);
15828 else if (tg3_flag(tp, 5750_PLUS)) {
15829 tg3_flag_set(tp, HW_TSO_1);
15830 tg3_flag_set(tp, TSO_BUG);
4153577a
JP
15831 if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
15832 tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
63c3a66f 15833 tg3_flag_clear(tp, TSO_BUG);
4153577a
JP
15834 } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
15835 tg3_asic_rev(tp) != ASIC_REV_5701 &&
15836 tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
1caf13eb
MC
15837 tg3_flag_set(tp, FW_TSO);
15838 tg3_flag_set(tp, TSO_BUG);
4153577a 15839 if (tg3_asic_rev(tp) == ASIC_REV_5705)
507399f1
MC
15840 tp->fw_needed = FIRMWARE_TG3TSO5;
15841 else
15842 tp->fw_needed = FIRMWARE_TG3TSO;
15843 }
15844
dabc5c67 15845 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
15846 if (tg3_flag(tp, HW_TSO_1) ||
15847 tg3_flag(tp, HW_TSO_2) ||
15848 tg3_flag(tp, HW_TSO_3) ||
1caf13eb 15849 tg3_flag(tp, FW_TSO)) {
cf9ecf4b
MC
15850 /* For firmware TSO, assume ASF is disabled.
15851 * We'll disable TSO later if we discover ASF
15852 * is enabled in tg3_get_eeprom_hw_cfg().
15853 */
dabc5c67 15854 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 15855 } else {
dabc5c67
MC
15856 tg3_flag_clear(tp, TSO_CAPABLE);
15857 tg3_flag_clear(tp, TSO_BUG);
15858 tp->fw_needed = NULL;
15859 }
15860
4153577a 15861 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
dabc5c67
MC
15862 tp->fw_needed = FIRMWARE_TG3;
15863
c4dab506
NS
15864 if (tg3_asic_rev(tp) == ASIC_REV_57766)
15865 tp->fw_needed = FIRMWARE_TG357766;
15866
507399f1
MC
15867 tp->irq_max = 1;
15868
63c3a66f
JP
15869 if (tg3_flag(tp, 5750_PLUS)) {
15870 tg3_flag_set(tp, SUPPORT_MSI);
4153577a
JP
15871 if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
15872 tg3_chip_rev(tp) == CHIPREV_5750_BX ||
15873 (tg3_asic_rev(tp) == ASIC_REV_5714 &&
15874 tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
7544b097 15875 tp->pdev_peer == tp->pdev))
63c3a66f 15876 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 15877
63c3a66f 15878 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15879 tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 15880 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 15881 }
4f125f42 15882
63c3a66f
JP
15883 if (tg3_flag(tp, 57765_PLUS)) {
15884 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
15885 tp->irq_max = TG3_IRQ_MAX_VECS;
15886 }
f6eb9b1f 15887 }
0e1406dd 15888
9102426a
MC
15889 tp->txq_max = 1;
15890 tp->rxq_max = 1;
15891 if (tp->irq_max > 1) {
15892 tp->rxq_max = TG3_RSS_MAX_NUM_QS;
15893 tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
15894
4153577a
JP
15895 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
15896 tg3_asic_rev(tp) == ASIC_REV_5720)
9102426a
MC
15897 tp->txq_max = tp->irq_max - 1;
15898 }
15899
b7abee6e 15900 if (tg3_flag(tp, 5755_PLUS) ||
4153577a 15901 tg3_asic_rev(tp) == ASIC_REV_5906)
63c3a66f 15902 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 15903
4153577a 15904 if (tg3_asic_rev(tp) == ASIC_REV_5719)
a4cb428d 15905 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
e31aa987 15906
4153577a
JP
15907 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
15908 tg3_asic_rev(tp) == ASIC_REV_5719 ||
15909 tg3_asic_rev(tp) == ASIC_REV_5720 ||
15910 tg3_asic_rev(tp) == ASIC_REV_5762)
63c3a66f 15911 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 15912
63c3a66f 15913 if (tg3_flag(tp, 57765_PLUS) &&
4153577a 15914 tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
63c3a66f 15915 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 15916
63c3a66f
JP
15917 if (!tg3_flag(tp, 5705_PLUS) ||
15918 tg3_flag(tp, 5780_CLASS) ||
15919 tg3_flag(tp, USE_JUMBO_BDFLAG))
15920 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 15921
52f4490c
MC
15922 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
15923 &pci_state_reg);
15924
708ebb3a 15925 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
15926 u16 lnkctl;
15927
63c3a66f 15928 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 15929
0f49bfbd 15930 pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
5e7dfd0f 15931 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
4153577a 15932 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
63c3a66f 15933 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 15934 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 15935 }
4153577a
JP
15936 if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
15937 tg3_asic_rev(tp) == ASIC_REV_5761 ||
15938 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
15939 tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
63c3a66f 15940 tg3_flag_set(tp, CLKREQ_BUG);
4153577a 15941 } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
63c3a66f 15942 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 15943 }
4153577a 15944 } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
708ebb3a
JM
15945 /* BCM5785 devices are effectively PCIe devices, and should
15946 * follow PCIe codepaths, but do not have a PCIe capabilities
15947 * section.
93a700a9 15948 */
63c3a66f
JP
15949 tg3_flag_set(tp, PCI_EXPRESS);
15950 } else if (!tg3_flag(tp, 5705_PLUS) ||
15951 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
15952 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
15953 if (!tp->pcix_cap) {
2445e461
MC
15954 dev_err(&tp->pdev->dev,
15955 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
15956 return -EIO;
15957 }
15958
15959 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 15960 tg3_flag_set(tp, PCIX_MODE);
52f4490c 15961 }
1da177e4 15962
399de50b
MC
15963 /* If we have an AMD 762 or VIA K8T800 chipset, write
15964 * reordering to the mailbox registers done by the host
15965 * controller can cause major troubles. We read back from
15966 * every mailbox register write to force the writes to be
15967 * posted to the chip in order.
15968 */
4143470c 15969 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
15970 !tg3_flag(tp, PCI_EXPRESS))
15971 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 15972
69fc4053
MC
15973 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
15974 &tp->pci_cacheline_sz);
15975 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
15976 &tp->pci_lat_timer);
4153577a 15977 if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
1da177e4
LT
15978 tp->pci_lat_timer < 64) {
15979 tp->pci_lat_timer = 64;
69fc4053
MC
15980 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
15981 tp->pci_lat_timer);
1da177e4
LT
15982 }
15983
16821285
MC
15984 /* Important! -- It is critical that the PCI-X hw workaround
15985 * situation is decided before the first MMIO register access.
15986 */
4153577a 15987 if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
52f4490c
MC
15988 /* 5700 BX chips need to have their TX producer index
15989 * mailboxes written twice to workaround a bug.
15990 */
63c3a66f 15991 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 15992
52f4490c 15993 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
15994 *
15995 * The workaround is to use indirect register accesses
15996 * for all chip writes not to mailbox registers.
15997 */
63c3a66f 15998 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 15999 u32 pm_reg;
1da177e4 16000
63c3a66f 16001 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
16002
16003 /* The chip can have it's power management PCI config
16004 * space registers clobbered due to this bug.
16005 * So explicitly force the chip into D0 here.
16006 */
9974a356
MC
16007 pci_read_config_dword(tp->pdev,
16008 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
16009 &pm_reg);
16010 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
16011 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
16012 pci_write_config_dword(tp->pdev,
16013 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
16014 pm_reg);
16015
16016 /* Also, force SERR#/PERR# in PCI command. */
16017 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16018 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
16019 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16020 }
16021 }
16022
1da177e4 16023 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 16024 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 16025 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 16026 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
16027
16028 /* Chip-specific fixup from Broadcom driver */
4153577a 16029 if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
1da177e4
LT
16030 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
16031 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
16032 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
16033 }
16034
1ee582d8 16035 /* Default fast path register access methods */
20094930 16036 tp->read32 = tg3_read32;
1ee582d8 16037 tp->write32 = tg3_write32;
09ee929c 16038 tp->read32_mbox = tg3_read32;
20094930 16039 tp->write32_mbox = tg3_write32;
1ee582d8
MC
16040 tp->write32_tx_mbox = tg3_write32;
16041 tp->write32_rx_mbox = tg3_write32;
16042
16043 /* Various workaround register access methods */
63c3a66f 16044 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 16045 tp->write32 = tg3_write_indirect_reg32;
4153577a 16046 else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
63c3a66f 16047 (tg3_flag(tp, PCI_EXPRESS) &&
4153577a 16048 tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
98efd8a6
MC
16049 /*
16050 * Back to back register writes can cause problems on these
16051 * chips, the workaround is to read back all reg writes
16052 * except those to mailbox regs.
16053 *
16054 * See tg3_write_indirect_reg32().
16055 */
1ee582d8 16056 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
16057 }
16058
63c3a66f 16059 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 16060 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 16061 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
16062 tp->write32_rx_mbox = tg3_write_flush_reg32;
16063 }
20094930 16064
63c3a66f 16065 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
16066 tp->read32 = tg3_read_indirect_reg32;
16067 tp->write32 = tg3_write_indirect_reg32;
16068 tp->read32_mbox = tg3_read_indirect_mbox;
16069 tp->write32_mbox = tg3_write_indirect_mbox;
16070 tp->write32_tx_mbox = tg3_write_indirect_mbox;
16071 tp->write32_rx_mbox = tg3_write_indirect_mbox;
16072
16073 iounmap(tp->regs);
22abe310 16074 tp->regs = NULL;
6892914f
MC
16075
16076 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
16077 pci_cmd &= ~PCI_COMMAND_MEMORY;
16078 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
16079 }
4153577a 16080 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
16081 tp->read32_mbox = tg3_read32_mbox_5906;
16082 tp->write32_mbox = tg3_write32_mbox_5906;
16083 tp->write32_tx_mbox = tg3_write32_mbox_5906;
16084 tp->write32_rx_mbox = tg3_write32_mbox_5906;
16085 }
6892914f 16086
bbadf503 16087 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 16088 (tg3_flag(tp, PCIX_MODE) &&
4153577a
JP
16089 (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16090 tg3_asic_rev(tp) == ASIC_REV_5701)))
63c3a66f 16091 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 16092
16821285
MC
16093 /* The memory arbiter has to be enabled in order for SRAM accesses
16094 * to succeed. Normally on powerup the tg3 chip firmware will make
16095 * sure it is enabled, but other entities such as system netboot
16096 * code might disable it.
16097 */
16098 val = tr32(MEMARB_MODE);
16099 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
16100
9dc5e342 16101 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
4153577a 16102 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
9dc5e342
MC
16103 tg3_flag(tp, 5780_CLASS)) {
16104 if (tg3_flag(tp, PCIX_MODE)) {
16105 pci_read_config_dword(tp->pdev,
16106 tp->pcix_cap + PCI_X_STATUS,
16107 &val);
16108 tp->pci_fn = val & 0x7;
16109 }
4153577a
JP
16110 } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16111 tg3_asic_rev(tp) == ASIC_REV_5719 ||
16112 tg3_asic_rev(tp) == ASIC_REV_5720) {
9dc5e342 16113 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
857001f0
MC
16114 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
16115 val = tr32(TG3_CPMU_STATUS);
16116
4153577a 16117 if (tg3_asic_rev(tp) == ASIC_REV_5717)
857001f0
MC
16118 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
16119 else
9dc5e342
MC
16120 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
16121 TG3_CPMU_STATUS_FSHFT_5719;
69f11c99
MC
16122 }
16123
7e6c63f0
HM
16124 if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
16125 tp->write32_tx_mbox = tg3_write_flush_reg32;
16126 tp->write32_rx_mbox = tg3_write_flush_reg32;
16127 }
16128
7d0c41ef 16129 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 16130 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
16131 * determined before calling tg3_set_power_state() so that
16132 * we know whether or not to switch out of Vaux power.
16133 * When the flag is set, it means that GPIO1 is used for eeprom
16134 * write protect and also implies that it is a LOM where GPIOs
16135 * are not used to switch power.
6aa20a22 16136 */
7d0c41ef
MC
16137 tg3_get_eeprom_hw_cfg(tp);
16138
1caf13eb 16139 if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
cf9ecf4b
MC
16140 tg3_flag_clear(tp, TSO_CAPABLE);
16141 tg3_flag_clear(tp, TSO_BUG);
16142 tp->fw_needed = NULL;
16143 }
16144
63c3a66f 16145 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
16146 /* Allow reads and writes to the
16147 * APE register and memory space.
16148 */
16149 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
16150 PCISTATE_ALLOW_APE_SHMEM_WR |
16151 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
16152 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
16153 pci_state_reg);
c9cab24e
MC
16154
16155 tg3_ape_lock_init(tp);
0d3031d9
MC
16156 }
16157
16821285
MC
16158 /* Set up tp->grc_local_ctrl before calling
16159 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
16160 * will bring 5700's external PHY out of reset.
314fba34
MC
16161 * It is also used as eeprom write protect on LOMs.
16162 */
16163 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
4153577a 16164 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
63c3a66f 16165 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
16166 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
16167 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
16168 /* Unused GPIO3 must be driven as output on 5752 because there
16169 * are no pull-up resistors on unused GPIO pins.
16170 */
4153577a 16171 else if (tg3_asic_rev(tp) == ASIC_REV_5752)
3e7d83bc 16172 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 16173
4153577a
JP
16174 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16175 tg3_asic_rev(tp) == ASIC_REV_57780 ||
55086ad9 16176 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
16177 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
16178
8d519ab2
MC
16179 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
16180 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
16181 /* Turn off the debug UART. */
16182 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 16183 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
16184 /* Keep VMain power. */
16185 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
16186 GRC_LCLCTRL_GPIO_OUTPUT0;
16187 }
16188
4153577a 16189 if (tg3_asic_rev(tp) == ASIC_REV_5762)
c86a8560
MC
16190 tp->grc_local_ctrl |=
16191 tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
16192
16821285
MC
16193 /* Switch out of Vaux if it is a NIC */
16194 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 16195
1da177e4
LT
16196 /* Derive initial jumbo mode from MTU assigned in
16197 * ether_setup() via the alloc_etherdev() call
16198 */
63c3a66f
JP
16199 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
16200 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
16201
16202 /* Determine WakeOnLan speed to use. */
4153577a
JP
16203 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16204 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16205 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16206 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
63c3a66f 16207 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 16208 } else {
63c3a66f 16209 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
16210 }
16211
4153577a 16212 if (tg3_asic_rev(tp) == ASIC_REV_5906)
f07e9af3 16213 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 16214
1da177e4 16215 /* A few boards don't want Ethernet@WireSpeed phy feature */
4153577a
JP
16216 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16217 (tg3_asic_rev(tp) == ASIC_REV_5705 &&
16218 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
16219 (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
16220 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
16221 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
16222 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4 16223
4153577a
JP
16224 if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
16225 tg3_chip_rev(tp) == CHIPREV_5704_AX)
f07e9af3 16226 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
4153577a 16227 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
f07e9af3 16228 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 16229
63c3a66f 16230 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 16231 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
4153577a
JP
16232 tg3_asic_rev(tp) != ASIC_REV_5785 &&
16233 tg3_asic_rev(tp) != ASIC_REV_57780 &&
63c3a66f 16234 !tg3_flag(tp, 57765_PLUS)) {
4153577a
JP
16235 if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
16236 tg3_asic_rev(tp) == ASIC_REV_5787 ||
16237 tg3_asic_rev(tp) == ASIC_REV_5784 ||
16238 tg3_asic_rev(tp) == ASIC_REV_5761) {
d4011ada
MC
16239 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
16240 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 16241 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 16242 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 16243 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 16244 } else
f07e9af3 16245 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 16246 }
1da177e4 16247
4153577a
JP
16248 if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
16249 tg3_chip_rev(tp) != CHIPREV_5784_AX) {
b2a5c19c
MC
16250 tp->phy_otp = tg3_read_otp_phycfg(tp);
16251 if (tp->phy_otp == 0)
16252 tp->phy_otp = TG3_OTP_DEFAULT;
16253 }
16254
63c3a66f 16255 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
16256 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
16257 else
16258 tp->mi_mode = MAC_MI_MODE_BASE;
16259
1da177e4 16260 tp->coalesce_mode = 0;
4153577a
JP
16261 if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
16262 tg3_chip_rev(tp) != CHIPREV_5700_BX)
1da177e4
LT
16263 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
16264
4d958473 16265 /* Set these bits to enable statistics workaround. */
4153577a
JP
16266 if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
16267 tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
16268 tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
4d958473
MC
16269 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
16270 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
16271 }
16272
4153577a
JP
16273 if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
16274 tg3_asic_rev(tp) == ASIC_REV_57780)
63c3a66f 16275 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 16276
158d7abd
MC
16277 err = tg3_mdio_init(tp);
16278 if (err)
16279 return err;
1da177e4
LT
16280
16281 /* Initialize data/descriptor byte/word swapping. */
16282 val = tr32(GRC_MODE);
4153577a
JP
16283 if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
16284 tg3_asic_rev(tp) == ASIC_REV_5762)
f2096f94
MC
16285 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
16286 GRC_MODE_WORD_SWAP_B2HRX_DATA |
16287 GRC_MODE_B2HRX_ENABLE |
16288 GRC_MODE_HTX2B_ENABLE |
16289 GRC_MODE_HOST_STACKUP);
16290 else
16291 val &= GRC_MODE_HOST_STACKUP;
16292
1da177e4
LT
16293 tw32(GRC_MODE, val | tp->grc_mode);
16294
16295 tg3_switch_clocks(tp);
16296
16297 /* Clear this out for sanity. */
16298 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
16299
16300 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
16301 &pci_state_reg);
16302 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 16303 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
4153577a
JP
16304 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
16305 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
16306 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
16307 tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
1da177e4
LT
16308 void __iomem *sram_base;
16309
16310 /* Write some dummy words into the SRAM status block
16311 * area, see if it reads back correctly. If the return
16312 * value is bad, force enable the PCIX workaround.
16313 */
16314 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
16315
16316 writel(0x00000000, sram_base);
16317 writel(0x00000000, sram_base + 4);
16318 writel(0xffffffff, sram_base + 4);
16319 if (readl(sram_base) != 0x00000000)
63c3a66f 16320 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
16321 }
16322 }
16323
16324 udelay(50);
16325 tg3_nvram_init(tp);
16326
c4dab506
NS
16327 /* If the device has an NVRAM, no need to load patch firmware */
16328 if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
16329 !tg3_flag(tp, NO_NVRAM))
16330 tp->fw_needed = NULL;
16331
1da177e4
LT
16332 grc_misc_cfg = tr32(GRC_MISC_CFG);
16333 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
16334
4153577a 16335 if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
1da177e4
LT
16336 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
16337 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 16338 tg3_flag_set(tp, IS_5788);
1da177e4 16339
63c3a66f 16340 if (!tg3_flag(tp, IS_5788) &&
4153577a 16341 tg3_asic_rev(tp) != ASIC_REV_5700)
63c3a66f
JP
16342 tg3_flag_set(tp, TAGGED_STATUS);
16343 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
16344 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
16345 HOSTCC_MODE_CLRTICK_TXBD);
16346
16347 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
16348 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
16349 tp->misc_host_ctrl);
16350 }
16351
3bda1258 16352 /* Preserve the APE MAC_MODE bits */
63c3a66f 16353 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 16354 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 16355 else
6e01b20b 16356 tp->mac_mode = 0;
3bda1258 16357
3d567e0e 16358 if (tg3_10_100_only_device(tp, ent))
f07e9af3 16359 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
16360
16361 err = tg3_phy_probe(tp);
16362 if (err) {
2445e461 16363 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 16364 /* ... but do not return immediately ... */
b02fd9e3 16365 tg3_mdio_fini(tp);
1da177e4
LT
16366 }
16367
184b8904 16368 tg3_read_vpd(tp);
c4e6575c 16369 tg3_read_fw_ver(tp);
1da177e4 16370
f07e9af3
MC
16371 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
16372 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 16373 } else {
4153577a 16374 if (tg3_asic_rev(tp) == ASIC_REV_5700)
f07e9af3 16375 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 16376 else
f07e9af3 16377 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
16378 }
16379
16380 /* 5700 {AX,BX} chips have a broken status block link
16381 * change bit implementation, so we must use the
16382 * status register in those cases.
16383 */
4153577a 16384 if (tg3_asic_rev(tp) == ASIC_REV_5700)
63c3a66f 16385 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 16386 else
63c3a66f 16387 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
16388
16389 /* The led_ctrl is set during tg3_phy_probe, here we might
16390 * have to force the link status polling mechanism based
16391 * upon subsystem IDs.
16392 */
16393 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
4153577a 16394 tg3_asic_rev(tp) == ASIC_REV_5701 &&
f07e9af3
MC
16395 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
16396 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 16397 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
16398 }
16399
16400 /* For all SERDES we poll the MAC status register. */
f07e9af3 16401 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 16402 tg3_flag_set(tp, POLL_SERDES);
1da177e4 16403 else
63c3a66f 16404 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 16405
9205fd9c 16406 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 16407 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
4153577a 16408 if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
63c3a66f 16409 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 16410 tp->rx_offset = NET_SKB_PAD;
d2757fc4 16411#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 16412 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
16413#endif
16414 }
1da177e4 16415
2c49a44d
MC
16416 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
16417 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
16418 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
16419
2c49a44d 16420 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
16421
16422 /* Increment the rx prod index on the rx std ring by at most
16423 * 8 for these chips to workaround hw errata.
16424 */
4153577a
JP
16425 if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
16426 tg3_asic_rev(tp) == ASIC_REV_5752 ||
16427 tg3_asic_rev(tp) == ASIC_REV_5755)
f92905de
MC
16428 tp->rx_std_max_post = 8;
16429
63c3a66f 16430 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
16431 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
16432 PCIE_PWR_MGMT_L1_THRESH_MSK;
16433
1da177e4
LT
16434 return err;
16435}
16436
49b6e95f 16437#ifdef CONFIG_SPARC
229b1ad1 16438static int tg3_get_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
16439{
16440 struct net_device *dev = tp->dev;
16441 struct pci_dev *pdev = tp->pdev;
49b6e95f 16442 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 16443 const unsigned char *addr;
49b6e95f
DM
16444 int len;
16445
16446 addr = of_get_property(dp, "local-mac-address", &len);
16447 if (addr && len == 6) {
16448 memcpy(dev->dev_addr, addr, 6);
49b6e95f 16449 return 0;
1da177e4
LT
16450 }
16451 return -ENODEV;
16452}
16453
229b1ad1 16454static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
1da177e4
LT
16455{
16456 struct net_device *dev = tp->dev;
16457
16458 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
16459 return 0;
16460}
16461#endif
16462
229b1ad1 16463static int tg3_get_device_address(struct tg3 *tp)
1da177e4
LT
16464{
16465 struct net_device *dev = tp->dev;
16466 u32 hi, lo, mac_offset;
008652b3 16467 int addr_ok = 0;
7e6c63f0 16468 int err;
1da177e4 16469
49b6e95f 16470#ifdef CONFIG_SPARC
1da177e4
LT
16471 if (!tg3_get_macaddr_sparc(tp))
16472 return 0;
16473#endif
16474
7e6c63f0
HM
16475 if (tg3_flag(tp, IS_SSB_CORE)) {
16476 err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
16477 if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
16478 return 0;
16479 }
16480
1da177e4 16481 mac_offset = 0x7c;
4153577a 16482 if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
63c3a66f 16483 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
16484 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
16485 mac_offset = 0xcc;
16486 if (tg3_nvram_lock(tp))
16487 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
16488 else
16489 tg3_nvram_unlock(tp);
63c3a66f 16490 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 16491 if (tp->pci_fn & 1)
a1b950d5 16492 mac_offset = 0xcc;
69f11c99 16493 if (tp->pci_fn > 1)
a50d0796 16494 mac_offset += 0x18c;
4153577a 16495 } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
b5d3772c 16496 mac_offset = 0x10;
1da177e4
LT
16497
16498 /* First try to get it from MAC address mailbox. */
16499 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
16500 if ((hi >> 16) == 0x484b) {
16501 dev->dev_addr[0] = (hi >> 8) & 0xff;
16502 dev->dev_addr[1] = (hi >> 0) & 0xff;
16503
16504 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
16505 dev->dev_addr[2] = (lo >> 24) & 0xff;
16506 dev->dev_addr[3] = (lo >> 16) & 0xff;
16507 dev->dev_addr[4] = (lo >> 8) & 0xff;
16508 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 16509
008652b3
MC
16510 /* Some old bootcode may report a 0 MAC address in SRAM */
16511 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
16512 }
16513 if (!addr_ok) {
16514 /* Next, try NVRAM. */
63c3a66f 16515 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 16516 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 16517 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
16518 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
16519 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
16520 }
16521 /* Finally just fetch it out of the MAC control regs. */
16522 else {
16523 hi = tr32(MAC_ADDR_0_HIGH);
16524 lo = tr32(MAC_ADDR_0_LOW);
16525
16526 dev->dev_addr[5] = lo & 0xff;
16527 dev->dev_addr[4] = (lo >> 8) & 0xff;
16528 dev->dev_addr[3] = (lo >> 16) & 0xff;
16529 dev->dev_addr[2] = (lo >> 24) & 0xff;
16530 dev->dev_addr[1] = hi & 0xff;
16531 dev->dev_addr[0] = (hi >> 8) & 0xff;
16532 }
1da177e4
LT
16533 }
16534
16535 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 16536#ifdef CONFIG_SPARC
1da177e4
LT
16537 if (!tg3_get_default_macaddr_sparc(tp))
16538 return 0;
16539#endif
16540 return -EINVAL;
16541 }
16542 return 0;
16543}
16544
59e6b434
DM
16545#define BOUNDARY_SINGLE_CACHELINE 1
16546#define BOUNDARY_MULTI_CACHELINE 2
16547
229b1ad1 16548static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
59e6b434
DM
16549{
16550 int cacheline_size;
16551 u8 byte;
16552 int goal;
16553
16554 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
16555 if (byte == 0)
16556 cacheline_size = 1024;
16557 else
16558 cacheline_size = (int) byte * 4;
16559
16560 /* On 5703 and later chips, the boundary bits have no
16561 * effect.
16562 */
4153577a
JP
16563 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16564 tg3_asic_rev(tp) != ASIC_REV_5701 &&
63c3a66f 16565 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
16566 goto out;
16567
16568#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
16569 goal = BOUNDARY_MULTI_CACHELINE;
16570#else
16571#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
16572 goal = BOUNDARY_SINGLE_CACHELINE;
16573#else
16574 goal = 0;
16575#endif
16576#endif
16577
63c3a66f 16578 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
16579 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
16580 goto out;
16581 }
16582
59e6b434
DM
16583 if (!goal)
16584 goto out;
16585
16586 /* PCI controllers on most RISC systems tend to disconnect
16587 * when a device tries to burst across a cache-line boundary.
16588 * Therefore, letting tg3 do so just wastes PCI bandwidth.
16589 *
16590 * Unfortunately, for PCI-E there are only limited
16591 * write-side controls for this, and thus for reads
16592 * we will still get the disconnects. We'll also waste
16593 * these PCI cycles for both read and write for chips
16594 * other than 5700 and 5701 which do not implement the
16595 * boundary bits.
16596 */
63c3a66f 16597 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16598 switch (cacheline_size) {
16599 case 16:
16600 case 32:
16601 case 64:
16602 case 128:
16603 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16604 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
16605 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
16606 } else {
16607 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16608 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16609 }
16610 break;
16611
16612 case 256:
16613 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
16614 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
16615 break;
16616
16617 default:
16618 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
16619 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
16620 break;
855e1111 16621 }
63c3a66f 16622 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
16623 switch (cacheline_size) {
16624 case 16:
16625 case 32:
16626 case 64:
16627 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16628 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16629 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
16630 break;
16631 }
16632 /* fallthrough */
16633 case 128:
16634 default:
16635 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
16636 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
16637 break;
855e1111 16638 }
59e6b434
DM
16639 } else {
16640 switch (cacheline_size) {
16641 case 16:
16642 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16643 val |= (DMA_RWCTRL_READ_BNDRY_16 |
16644 DMA_RWCTRL_WRITE_BNDRY_16);
16645 break;
16646 }
16647 /* fallthrough */
16648 case 32:
16649 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16650 val |= (DMA_RWCTRL_READ_BNDRY_32 |
16651 DMA_RWCTRL_WRITE_BNDRY_32);
16652 break;
16653 }
16654 /* fallthrough */
16655 case 64:
16656 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16657 val |= (DMA_RWCTRL_READ_BNDRY_64 |
16658 DMA_RWCTRL_WRITE_BNDRY_64);
16659 break;
16660 }
16661 /* fallthrough */
16662 case 128:
16663 if (goal == BOUNDARY_SINGLE_CACHELINE) {
16664 val |= (DMA_RWCTRL_READ_BNDRY_128 |
16665 DMA_RWCTRL_WRITE_BNDRY_128);
16666 break;
16667 }
16668 /* fallthrough */
16669 case 256:
16670 val |= (DMA_RWCTRL_READ_BNDRY_256 |
16671 DMA_RWCTRL_WRITE_BNDRY_256);
16672 break;
16673 case 512:
16674 val |= (DMA_RWCTRL_READ_BNDRY_512 |
16675 DMA_RWCTRL_WRITE_BNDRY_512);
16676 break;
16677 case 1024:
16678 default:
16679 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
16680 DMA_RWCTRL_WRITE_BNDRY_1024);
16681 break;
855e1111 16682 }
59e6b434
DM
16683 }
16684
16685out:
16686 return val;
16687}
16688
229b1ad1 16689static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
953c96e0 16690 int size, bool to_device)
1da177e4
LT
16691{
16692 struct tg3_internal_buffer_desc test_desc;
16693 u32 sram_dma_descs;
16694 int i, ret;
16695
16696 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
16697
16698 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
16699 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
16700 tw32(RDMAC_STATUS, 0);
16701 tw32(WDMAC_STATUS, 0);
16702
16703 tw32(BUFMGR_MODE, 0);
16704 tw32(FTQ_RESET, 0);
16705
16706 test_desc.addr_hi = ((u64) buf_dma) >> 32;
16707 test_desc.addr_lo = buf_dma & 0xffffffff;
16708 test_desc.nic_mbuf = 0x00002100;
16709 test_desc.len = size;
16710
16711 /*
16712 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
16713 * the *second* time the tg3 driver was getting loaded after an
16714 * initial scan.
16715 *
16716 * Broadcom tells me:
16717 * ...the DMA engine is connected to the GRC block and a DMA
16718 * reset may affect the GRC block in some unpredictable way...
16719 * The behavior of resets to individual blocks has not been tested.
16720 *
16721 * Broadcom noted the GRC reset will also reset all sub-components.
16722 */
16723 if (to_device) {
16724 test_desc.cqid_sqid = (13 << 8) | 2;
16725
16726 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
16727 udelay(40);
16728 } else {
16729 test_desc.cqid_sqid = (16 << 8) | 7;
16730
16731 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
16732 udelay(40);
16733 }
16734 test_desc.flags = 0x00000005;
16735
16736 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
16737 u32 val;
16738
16739 val = *(((u32 *)&test_desc) + i);
16740 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
16741 sram_dma_descs + (i * sizeof(u32)));
16742 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
16743 }
16744 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
16745
859a5887 16746 if (to_device)
1da177e4 16747 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 16748 else
1da177e4 16749 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
16750
16751 ret = -ENODEV;
16752 for (i = 0; i < 40; i++) {
16753 u32 val;
16754
16755 if (to_device)
16756 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
16757 else
16758 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
16759 if ((val & 0xffff) == sram_dma_descs) {
16760 ret = 0;
16761 break;
16762 }
16763
16764 udelay(100);
16765 }
16766
16767 return ret;
16768}
16769
ded7340d 16770#define TEST_BUFFER_SIZE 0x2000
1da177e4 16771
4143470c 16772static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
16773 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
16774 { },
16775};
16776
229b1ad1 16777static int tg3_test_dma(struct tg3 *tp)
1da177e4
LT
16778{
16779 dma_addr_t buf_dma;
59e6b434 16780 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 16781 int ret = 0;
1da177e4 16782
4bae65c8
MC
16783 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
16784 &buf_dma, GFP_KERNEL);
1da177e4
LT
16785 if (!buf) {
16786 ret = -ENOMEM;
16787 goto out_nofree;
16788 }
16789
16790 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
16791 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
16792
59e6b434 16793 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 16794
63c3a66f 16795 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
16796 goto out;
16797
63c3a66f 16798 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
16799 /* DMA read watermark not used on PCIE */
16800 tp->dma_rwctrl |= 0x00180000;
63c3a66f 16801 } else if (!tg3_flag(tp, PCIX_MODE)) {
4153577a
JP
16802 if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
16803 tg3_asic_rev(tp) == ASIC_REV_5750)
1da177e4
LT
16804 tp->dma_rwctrl |= 0x003f0000;
16805 else
16806 tp->dma_rwctrl |= 0x003f000f;
16807 } else {
4153577a
JP
16808 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
16809 tg3_asic_rev(tp) == ASIC_REV_5704) {
1da177e4 16810 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 16811 u32 read_water = 0x7;
1da177e4 16812
4a29cc2e
MC
16813 /* If the 5704 is behind the EPB bridge, we can
16814 * do the less restrictive ONE_DMA workaround for
16815 * better performance.
16816 */
63c3a66f 16817 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4153577a 16818 tg3_asic_rev(tp) == ASIC_REV_5704)
4a29cc2e
MC
16819 tp->dma_rwctrl |= 0x8000;
16820 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
16821 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
16822
4153577a 16823 if (tg3_asic_rev(tp) == ASIC_REV_5703)
49afdeb6 16824 read_water = 4;
59e6b434 16825 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
16826 tp->dma_rwctrl |=
16827 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
16828 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
16829 (1 << 23);
4153577a 16830 } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
4cf78e4f
MC
16831 /* 5780 always in PCIX mode */
16832 tp->dma_rwctrl |= 0x00144000;
4153577a 16833 } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
a4e2b347
MC
16834 /* 5714 always in PCIX mode */
16835 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
16836 } else {
16837 tp->dma_rwctrl |= 0x001b000f;
16838 }
16839 }
7e6c63f0
HM
16840 if (tg3_flag(tp, ONE_DMA_AT_ONCE))
16841 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
1da177e4 16842
4153577a
JP
16843 if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
16844 tg3_asic_rev(tp) == ASIC_REV_5704)
1da177e4
LT
16845 tp->dma_rwctrl &= 0xfffffff0;
16846
4153577a
JP
16847 if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
16848 tg3_asic_rev(tp) == ASIC_REV_5701) {
1da177e4
LT
16849 /* Remove this if it causes problems for some boards. */
16850 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
16851
16852 /* On 5700/5701 chips, we need to set this bit.
16853 * Otherwise the chip will issue cacheline transactions
16854 * to streamable DMA memory with not all the byte
16855 * enables turned on. This is an error on several
16856 * RISC PCI controllers, in particular sparc64.
16857 *
16858 * On 5703/5704 chips, this bit has been reassigned
16859 * a different meaning. In particular, it is used
16860 * on those chips to enable a PCI-X workaround.
16861 */
16862 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
16863 }
16864
16865 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16866
16867#if 0
16868 /* Unneeded, already done by tg3_get_invariants. */
16869 tg3_switch_clocks(tp);
16870#endif
16871
4153577a
JP
16872 if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
16873 tg3_asic_rev(tp) != ASIC_REV_5701)
1da177e4
LT
16874 goto out;
16875
59e6b434
DM
16876 /* It is best to perform DMA test with maximum write burst size
16877 * to expose the 5700/5701 write DMA bug.
16878 */
16879 saved_dma_rwctrl = tp->dma_rwctrl;
16880 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
16881 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16882
1da177e4
LT
16883 while (1) {
16884 u32 *p = buf, i;
16885
16886 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
16887 p[i] = i;
16888
16889 /* Send the buffer to the chip. */
953c96e0 16890 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
1da177e4 16891 if (ret) {
2445e461
MC
16892 dev_err(&tp->pdev->dev,
16893 "%s: Buffer write failed. err = %d\n",
16894 __func__, ret);
1da177e4
LT
16895 break;
16896 }
16897
16898#if 0
16899 /* validate data reached card RAM correctly. */
16900 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
16901 u32 val;
16902 tg3_read_mem(tp, 0x2100 + (i*4), &val);
16903 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
16904 dev_err(&tp->pdev->dev,
16905 "%s: Buffer corrupted on device! "
16906 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
16907 /* ret = -ENODEV here? */
16908 }
16909 p[i] = 0;
16910 }
16911#endif
16912 /* Now read it back. */
953c96e0 16913 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
1da177e4 16914 if (ret) {
5129c3a3
MC
16915 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
16916 "err = %d\n", __func__, ret);
1da177e4
LT
16917 break;
16918 }
16919
16920 /* Verify it. */
16921 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
16922 if (p[i] == i)
16923 continue;
16924
59e6b434
DM
16925 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
16926 DMA_RWCTRL_WRITE_BNDRY_16) {
16927 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
16928 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
16929 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16930 break;
16931 } else {
2445e461
MC
16932 dev_err(&tp->pdev->dev,
16933 "%s: Buffer corrupted on read back! "
16934 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
16935 ret = -ENODEV;
16936 goto out;
16937 }
16938 }
16939
16940 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
16941 /* Success. */
16942 ret = 0;
16943 break;
16944 }
16945 }
59e6b434
DM
16946 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
16947 DMA_RWCTRL_WRITE_BNDRY_16) {
16948 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
16949 * now look for chipsets that are known to expose the
16950 * DMA bug without failing the test.
59e6b434 16951 */
4143470c 16952 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
16953 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
16954 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 16955 } else {
6d1cfbab
MC
16956 /* Safe to use the calculated DMA boundary. */
16957 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 16958 }
6d1cfbab 16959
59e6b434
DM
16960 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
16961 }
1da177e4
LT
16962
16963out:
4bae65c8 16964 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
16965out_nofree:
16966 return ret;
16967}
16968
229b1ad1 16969static void tg3_init_bufmgr_config(struct tg3 *tp)
1da177e4 16970{
63c3a66f 16971 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
16972 tp->bufmgr_config.mbuf_read_dma_low_water =
16973 DEFAULT_MB_RDMA_LOW_WATER_5705;
16974 tp->bufmgr_config.mbuf_mac_rx_low_water =
16975 DEFAULT_MB_MACRX_LOW_WATER_57765;
16976 tp->bufmgr_config.mbuf_high_water =
16977 DEFAULT_MB_HIGH_WATER_57765;
16978
16979 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
16980 DEFAULT_MB_RDMA_LOW_WATER_5705;
16981 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
16982 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
16983 tp->bufmgr_config.mbuf_high_water_jumbo =
16984 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 16985 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
16986 tp->bufmgr_config.mbuf_read_dma_low_water =
16987 DEFAULT_MB_RDMA_LOW_WATER_5705;
16988 tp->bufmgr_config.mbuf_mac_rx_low_water =
16989 DEFAULT_MB_MACRX_LOW_WATER_5705;
16990 tp->bufmgr_config.mbuf_high_water =
16991 DEFAULT_MB_HIGH_WATER_5705;
4153577a 16992 if (tg3_asic_rev(tp) == ASIC_REV_5906) {
b5d3772c
MC
16993 tp->bufmgr_config.mbuf_mac_rx_low_water =
16994 DEFAULT_MB_MACRX_LOW_WATER_5906;
16995 tp->bufmgr_config.mbuf_high_water =
16996 DEFAULT_MB_HIGH_WATER_5906;
16997 }
fdfec172
MC
16998
16999 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17000 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
17001 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17002 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
17003 tp->bufmgr_config.mbuf_high_water_jumbo =
17004 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
17005 } else {
17006 tp->bufmgr_config.mbuf_read_dma_low_water =
17007 DEFAULT_MB_RDMA_LOW_WATER;
17008 tp->bufmgr_config.mbuf_mac_rx_low_water =
17009 DEFAULT_MB_MACRX_LOW_WATER;
17010 tp->bufmgr_config.mbuf_high_water =
17011 DEFAULT_MB_HIGH_WATER;
17012
17013 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
17014 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
17015 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
17016 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
17017 tp->bufmgr_config.mbuf_high_water_jumbo =
17018 DEFAULT_MB_HIGH_WATER_JUMBO;
17019 }
1da177e4
LT
17020
17021 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
17022 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
17023}
17024
229b1ad1 17025static char *tg3_phy_string(struct tg3 *tp)
1da177e4 17026{
79eb6904
MC
17027 switch (tp->phy_id & TG3_PHY_ID_MASK) {
17028 case TG3_PHY_ID_BCM5400: return "5400";
17029 case TG3_PHY_ID_BCM5401: return "5401";
17030 case TG3_PHY_ID_BCM5411: return "5411";
17031 case TG3_PHY_ID_BCM5701: return "5701";
17032 case TG3_PHY_ID_BCM5703: return "5703";
17033 case TG3_PHY_ID_BCM5704: return "5704";
17034 case TG3_PHY_ID_BCM5705: return "5705";
17035 case TG3_PHY_ID_BCM5750: return "5750";
17036 case TG3_PHY_ID_BCM5752: return "5752";
17037 case TG3_PHY_ID_BCM5714: return "5714";
17038 case TG3_PHY_ID_BCM5780: return "5780";
17039 case TG3_PHY_ID_BCM5755: return "5755";
17040 case TG3_PHY_ID_BCM5787: return "5787";
17041 case TG3_PHY_ID_BCM5784: return "5784";
17042 case TG3_PHY_ID_BCM5756: return "5722/5756";
17043 case TG3_PHY_ID_BCM5906: return "5906";
17044 case TG3_PHY_ID_BCM5761: return "5761";
17045 case TG3_PHY_ID_BCM5718C: return "5718C";
17046 case TG3_PHY_ID_BCM5718S: return "5718S";
17047 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 17048 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 17049 case TG3_PHY_ID_BCM5720C: return "5720C";
c65a17f4 17050 case TG3_PHY_ID_BCM5762: return "5762C";
79eb6904 17051 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
17052 case 0: return "serdes";
17053 default: return "unknown";
855e1111 17054 }
1da177e4
LT
17055}
17056
229b1ad1 17057static char *tg3_bus_string(struct tg3 *tp, char *str)
f9804ddb 17058{
63c3a66f 17059 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
17060 strcpy(str, "PCI Express");
17061 return str;
63c3a66f 17062 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
17063 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
17064
17065 strcpy(str, "PCIX:");
17066
17067 if ((clock_ctrl == 7) ||
17068 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
17069 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
17070 strcat(str, "133MHz");
17071 else if (clock_ctrl == 0)
17072 strcat(str, "33MHz");
17073 else if (clock_ctrl == 2)
17074 strcat(str, "50MHz");
17075 else if (clock_ctrl == 4)
17076 strcat(str, "66MHz");
17077 else if (clock_ctrl == 6)
17078 strcat(str, "100MHz");
f9804ddb
MC
17079 } else {
17080 strcpy(str, "PCI:");
63c3a66f 17081 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
17082 strcat(str, "66MHz");
17083 else
17084 strcat(str, "33MHz");
17085 }
63c3a66f 17086 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
17087 strcat(str, ":32-bit");
17088 else
17089 strcat(str, ":64-bit");
17090 return str;
17091}
17092
229b1ad1 17093static void tg3_init_coal(struct tg3 *tp)
15f9850d
DM
17094{
17095 struct ethtool_coalesce *ec = &tp->coal;
17096
17097 memset(ec, 0, sizeof(*ec));
17098 ec->cmd = ETHTOOL_GCOALESCE;
17099 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
17100 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
17101 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
17102 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
17103 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
17104 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
17105 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
17106 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
17107 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
17108
17109 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
17110 HOSTCC_MODE_CLRTICK_TXBD)) {
17111 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
17112 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
17113 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
17114 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
17115 }
d244c892 17116
63c3a66f 17117 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
17118 ec->rx_coalesce_usecs_irq = 0;
17119 ec->tx_coalesce_usecs_irq = 0;
17120 ec->stats_block_coalesce_usecs = 0;
17121 }
15f9850d
DM
17122}
17123
229b1ad1 17124static int tg3_init_one(struct pci_dev *pdev,
1da177e4
LT
17125 const struct pci_device_id *ent)
17126{
1da177e4
LT
17127 struct net_device *dev;
17128 struct tg3 *tp;
646c9edd
MC
17129 int i, err, pm_cap;
17130 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 17131 char str[40];
72f2afb8 17132 u64 dma_mask, persist_dma_mask;
c8f44aff 17133 netdev_features_t features = 0;
1da177e4 17134
05dbe005 17135 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
17136
17137 err = pci_enable_device(pdev);
17138 if (err) {
2445e461 17139 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
17140 return err;
17141 }
17142
1da177e4
LT
17143 err = pci_request_regions(pdev, DRV_MODULE_NAME);
17144 if (err) {
2445e461 17145 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
17146 goto err_out_disable_pdev;
17147 }
17148
17149 pci_set_master(pdev);
17150
17151 /* Find power-management capability. */
17152 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
17153 if (pm_cap == 0) {
2445e461
MC
17154 dev_err(&pdev->dev,
17155 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
17156 err = -EIO;
17157 goto err_out_free_res;
17158 }
17159
16821285
MC
17160 err = pci_set_power_state(pdev, PCI_D0);
17161 if (err) {
17162 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
17163 goto err_out_free_res;
17164 }
17165
fe5f5787 17166 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 17167 if (!dev) {
1da177e4 17168 err = -ENOMEM;
16821285 17169 goto err_out_power_down;
1da177e4
LT
17170 }
17171
1da177e4
LT
17172 SET_NETDEV_DEV(dev, &pdev->dev);
17173
1da177e4
LT
17174 tp = netdev_priv(dev);
17175 tp->pdev = pdev;
17176 tp->dev = dev;
17177 tp->pm_cap = pm_cap;
1da177e4
LT
17178 tp->rx_mode = TG3_DEF_RX_MODE;
17179 tp->tx_mode = TG3_DEF_TX_MODE;
9c13cb8b 17180 tp->irq_sync = 1;
8ef21428 17181
1da177e4
LT
17182 if (tg3_debug > 0)
17183 tp->msg_enable = tg3_debug;
17184 else
17185 tp->msg_enable = TG3_DEF_MSG_ENABLE;
17186
7e6c63f0
HM
17187 if (pdev_is_ssb_gige_core(pdev)) {
17188 tg3_flag_set(tp, IS_SSB_CORE);
17189 if (ssb_gige_must_flush_posted_writes(pdev))
17190 tg3_flag_set(tp, FLUSH_POSTED_WRITES);
17191 if (ssb_gige_one_dma_at_once(pdev))
17192 tg3_flag_set(tp, ONE_DMA_AT_ONCE);
17193 if (ssb_gige_have_roboswitch(pdev))
17194 tg3_flag_set(tp, ROBOSWITCH);
17195 if (ssb_gige_is_rgmii(pdev))
17196 tg3_flag_set(tp, RGMII_MODE);
17197 }
17198
1da177e4
LT
17199 /* The word/byte swap controls here control register access byte
17200 * swapping. DMA data byte swapping is controlled in the GRC_MODE
17201 * setting below.
17202 */
17203 tp->misc_host_ctrl =
17204 MISC_HOST_CTRL_MASK_PCI_INT |
17205 MISC_HOST_CTRL_WORD_SWAP |
17206 MISC_HOST_CTRL_INDIR_ACCESS |
17207 MISC_HOST_CTRL_PCISTATE_RW;
17208
17209 /* The NONFRM (non-frame) byte/word swap controls take effect
17210 * on descriptor entries, anything which isn't packet data.
17211 *
17212 * The StrongARM chips on the board (one for tx, one for rx)
17213 * are running in big-endian mode.
17214 */
17215 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
17216 GRC_MODE_WSWAP_NONFRM_DATA);
17217#ifdef __BIG_ENDIAN
17218 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
17219#endif
17220 spin_lock_init(&tp->lock);
1da177e4 17221 spin_lock_init(&tp->indirect_lock);
c4028958 17222 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 17223
d5fe488a 17224 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 17225 if (!tp->regs) {
ab96b241 17226 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
17227 err = -ENOMEM;
17228 goto err_out_free_dev;
17229 }
17230
c9cab24e
MC
17231 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
17232 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
17233 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
17234 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
17235 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
79d49695 17236 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
c9cab24e
MC
17237 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
17238 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
c65a17f4
MC
17239 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
17240 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
17241 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
17242 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
c9cab24e
MC
17243 tg3_flag_set(tp, ENABLE_APE);
17244 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
17245 if (!tp->aperegs) {
17246 dev_err(&pdev->dev,
17247 "Cannot map APE registers, aborting\n");
17248 err = -ENOMEM;
17249 goto err_out_iounmap;
17250 }
17251 }
17252
1da177e4
LT
17253 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
17254 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 17255
1da177e4 17256 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 17257 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 17258 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 17259 dev->irq = pdev->irq;
1da177e4 17260
3d567e0e 17261 err = tg3_get_invariants(tp, ent);
1da177e4 17262 if (err) {
ab96b241
MC
17263 dev_err(&pdev->dev,
17264 "Problem fetching invariants of chip, aborting\n");
c9cab24e 17265 goto err_out_apeunmap;
1da177e4
LT
17266 }
17267
4a29cc2e
MC
17268 /* The EPB bridge inside 5714, 5715, and 5780 and any
17269 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
17270 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
17271 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
17272 * do DMA address check in tg3_start_xmit().
17273 */
63c3a66f 17274 if (tg3_flag(tp, IS_5788))
284901a9 17275 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 17276 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 17277 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 17278#ifdef CONFIG_HIGHMEM
6a35528a 17279 dma_mask = DMA_BIT_MASK(64);
72f2afb8 17280#endif
4a29cc2e 17281 } else
6a35528a 17282 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
17283
17284 /* Configure DMA attributes. */
284901a9 17285 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
17286 err = pci_set_dma_mask(pdev, dma_mask);
17287 if (!err) {
0da0606f 17288 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
17289 err = pci_set_consistent_dma_mask(pdev,
17290 persist_dma_mask);
17291 if (err < 0) {
ab96b241
MC
17292 dev_err(&pdev->dev, "Unable to obtain 64 bit "
17293 "DMA for consistent allocations\n");
c9cab24e 17294 goto err_out_apeunmap;
72f2afb8
MC
17295 }
17296 }
17297 }
284901a9
YH
17298 if (err || dma_mask == DMA_BIT_MASK(32)) {
17299 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 17300 if (err) {
ab96b241
MC
17301 dev_err(&pdev->dev,
17302 "No usable DMA configuration, aborting\n");
c9cab24e 17303 goto err_out_apeunmap;
72f2afb8
MC
17304 }
17305 }
17306
fdfec172 17307 tg3_init_bufmgr_config(tp);
1da177e4 17308
f646968f 17309 features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
0da0606f
MC
17310
17311 /* 5700 B0 chips do not support checksumming correctly due
17312 * to hardware bugs.
17313 */
4153577a 17314 if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
0da0606f
MC
17315 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
17316
17317 if (tg3_flag(tp, 5755_PLUS))
17318 features |= NETIF_F_IPV6_CSUM;
17319 }
17320
4e3a7aaa
MC
17321 /* TSO is on by default on chips that support hardware TSO.
17322 * Firmware TSO on older chips gives lower performance, so it
17323 * is off by default, but can be enabled using ethtool.
17324 */
63c3a66f
JP
17325 if ((tg3_flag(tp, HW_TSO_1) ||
17326 tg3_flag(tp, HW_TSO_2) ||
17327 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
17328 (features & NETIF_F_IP_CSUM))
17329 features |= NETIF_F_TSO;
63c3a66f 17330 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
17331 if (features & NETIF_F_IPV6_CSUM)
17332 features |= NETIF_F_TSO6;
63c3a66f 17333 if (tg3_flag(tp, HW_TSO_3) ||
4153577a
JP
17334 tg3_asic_rev(tp) == ASIC_REV_5761 ||
17335 (tg3_asic_rev(tp) == ASIC_REV_5784 &&
17336 tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
17337 tg3_asic_rev(tp) == ASIC_REV_5785 ||
17338 tg3_asic_rev(tp) == ASIC_REV_57780)
0da0606f 17339 features |= NETIF_F_TSO_ECN;
b0026624 17340 }
1da177e4 17341
d542fe27
MC
17342 dev->features |= features;
17343 dev->vlan_features |= features;
17344
06c03c02
MB
17345 /*
17346 * Add loopback capability only for a subset of devices that support
17347 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
17348 * loopback for the remaining devices.
17349 */
4153577a 17350 if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
06c03c02
MB
17351 !tg3_flag(tp, CPMU_PRESENT))
17352 /* Add the loopback capability */
0da0606f
MC
17353 features |= NETIF_F_LOOPBACK;
17354
0da0606f 17355 dev->hw_features |= features;
06c03c02 17356
4153577a 17357 if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
63c3a66f 17358 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 17359 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 17360 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
17361 tp->rx_pending = 63;
17362 }
17363
1da177e4
LT
17364 err = tg3_get_device_address(tp);
17365 if (err) {
ab96b241
MC
17366 dev_err(&pdev->dev,
17367 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 17368 goto err_out_apeunmap;
c88864df
MC
17369 }
17370
1da177e4
LT
17371 /*
17372 * Reset chip in case UNDI or EFI driver did not shutdown
17373 * DMA self test will enable WDMAC and we'll see (spurious)
17374 * pending DMA on the PCI bus at that point.
17375 */
17376 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
17377 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 17378 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 17379 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
17380 }
17381
17382 err = tg3_test_dma(tp);
17383 if (err) {
ab96b241 17384 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 17385 goto err_out_apeunmap;
1da177e4
LT
17386 }
17387
78f90dcf
MC
17388 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
17389 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
17390 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 17391 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
17392 struct tg3_napi *tnapi = &tp->napi[i];
17393
17394 tnapi->tp = tp;
17395 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
17396
17397 tnapi->int_mbox = intmbx;
93a700a9 17398 if (i <= 4)
78f90dcf
MC
17399 intmbx += 0x8;
17400 else
17401 intmbx += 0x4;
17402
17403 tnapi->consmbox = rcvmbx;
17404 tnapi->prodmbox = sndmbx;
17405
66cfd1bd 17406 if (i)
78f90dcf 17407 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 17408 else
78f90dcf 17409 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 17410
63c3a66f 17411 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
17412 break;
17413
17414 /*
17415 * If we support MSIX, we'll be using RSS. If we're using
17416 * RSS, the first vector only handles link interrupts and the
17417 * remaining vectors handle rx and tx interrupts. Reuse the
17418 * mailbox values for the next iteration. The values we setup
17419 * above are still useful for the single vectored mode.
17420 */
17421 if (!i)
17422 continue;
17423
17424 rcvmbx += 0x8;
17425
17426 if (sndmbx & 0x4)
17427 sndmbx -= 0x4;
17428 else
17429 sndmbx += 0xc;
17430 }
17431
15f9850d
DM
17432 tg3_init_coal(tp);
17433
c49a1561
MC
17434 pci_set_drvdata(pdev, dev);
17435
4153577a
JP
17436 if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
17437 tg3_asic_rev(tp) == ASIC_REV_5720 ||
17438 tg3_asic_rev(tp) == ASIC_REV_5762)
fb4ce8ad
MC
17439 tg3_flag_set(tp, PTP_CAPABLE);
17440
cd0d7228
MC
17441 if (tg3_flag(tp, 5717_PLUS)) {
17442 /* Resume a low-power mode */
17443 tg3_frob_aux_power(tp, false);
17444 }
17445
21f7638e
MC
17446 tg3_timer_init(tp);
17447
402e1398
MC
17448 tg3_carrier_off(tp);
17449
1da177e4
LT
17450 err = register_netdev(dev);
17451 if (err) {
ab96b241 17452 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 17453 goto err_out_apeunmap;
1da177e4
LT
17454 }
17455
05dbe005
JP
17456 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
17457 tp->board_part_number,
4153577a 17458 tg3_chip_rev_id(tp),
05dbe005
JP
17459 tg3_bus_string(tp, str),
17460 dev->dev_addr);
1da177e4 17461
f07e9af3 17462 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
17463 struct phy_device *phydev;
17464 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
17465 netdev_info(dev,
17466 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 17467 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
17468 } else {
17469 char *ethtype;
17470
17471 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
17472 ethtype = "10/100Base-TX";
17473 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
17474 ethtype = "1000Base-SX";
17475 else
17476 ethtype = "10/100/1000Base-T";
17477
5129c3a3 17478 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
17479 "(WireSpeed[%d], EEE[%d])\n",
17480 tg3_phy_string(tp), ethtype,
17481 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
17482 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 17483 }
05dbe005
JP
17484
17485 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 17486 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 17487 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 17488 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
17489 tg3_flag(tp, ENABLE_ASF) != 0,
17490 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
17491 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
17492 tp->dma_rwctrl,
17493 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
17494 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 17495
b45aa2f6
MC
17496 pci_save_state(pdev);
17497
1da177e4
LT
17498 return 0;
17499
0d3031d9
MC
17500err_out_apeunmap:
17501 if (tp->aperegs) {
17502 iounmap(tp->aperegs);
17503 tp->aperegs = NULL;
17504 }
17505
1da177e4 17506err_out_iounmap:
6892914f
MC
17507 if (tp->regs) {
17508 iounmap(tp->regs);
22abe310 17509 tp->regs = NULL;
6892914f 17510 }
1da177e4
LT
17511
17512err_out_free_dev:
17513 free_netdev(dev);
17514
16821285
MC
17515err_out_power_down:
17516 pci_set_power_state(pdev, PCI_D3hot);
17517
1da177e4
LT
17518err_out_free_res:
17519 pci_release_regions(pdev);
17520
17521err_out_disable_pdev:
17522 pci_disable_device(pdev);
17523 pci_set_drvdata(pdev, NULL);
17524 return err;
17525}
17526
229b1ad1 17527static void tg3_remove_one(struct pci_dev *pdev)
1da177e4
LT
17528{
17529 struct net_device *dev = pci_get_drvdata(pdev);
17530
17531 if (dev) {
17532 struct tg3 *tp = netdev_priv(dev);
17533
e3c5530b 17534 release_firmware(tp->fw);
077f849d 17535
db219973 17536 tg3_reset_task_cancel(tp);
158d7abd 17537
e730c823 17538 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 17539 tg3_phy_fini(tp);
158d7abd 17540 tg3_mdio_fini(tp);
b02fd9e3 17541 }
158d7abd 17542
1da177e4 17543 unregister_netdev(dev);
0d3031d9
MC
17544 if (tp->aperegs) {
17545 iounmap(tp->aperegs);
17546 tp->aperegs = NULL;
17547 }
6892914f
MC
17548 if (tp->regs) {
17549 iounmap(tp->regs);
22abe310 17550 tp->regs = NULL;
6892914f 17551 }
1da177e4
LT
17552 free_netdev(dev);
17553 pci_release_regions(pdev);
17554 pci_disable_device(pdev);
17555 pci_set_drvdata(pdev, NULL);
17556 }
17557}
17558
aa6027ca 17559#ifdef CONFIG_PM_SLEEP
c866b7ea 17560static int tg3_suspend(struct device *device)
1da177e4 17561{
c866b7ea 17562 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17563 struct net_device *dev = pci_get_drvdata(pdev);
17564 struct tg3 *tp = netdev_priv(dev);
17565 int err;
17566
17567 if (!netif_running(dev))
17568 return 0;
17569
db219973 17570 tg3_reset_task_cancel(tp);
b02fd9e3 17571 tg3_phy_stop(tp);
1da177e4
LT
17572 tg3_netif_stop(tp);
17573
21f7638e 17574 tg3_timer_stop(tp);
1da177e4 17575
f47c11ee 17576 tg3_full_lock(tp, 1);
1da177e4 17577 tg3_disable_ints(tp);
f47c11ee 17578 tg3_full_unlock(tp);
1da177e4
LT
17579
17580 netif_device_detach(dev);
17581
f47c11ee 17582 tg3_full_lock(tp, 0);
944d980e 17583 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 17584 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 17585 tg3_full_unlock(tp);
1da177e4 17586
c866b7ea 17587 err = tg3_power_down_prepare(tp);
1da177e4 17588 if (err) {
b02fd9e3
MC
17589 int err2;
17590
f47c11ee 17591 tg3_full_lock(tp, 0);
1da177e4 17592
63c3a66f 17593 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 17594 err2 = tg3_restart_hw(tp, true);
b02fd9e3 17595 if (err2)
b9ec6c1b 17596 goto out;
1da177e4 17597
21f7638e 17598 tg3_timer_start(tp);
1da177e4
LT
17599
17600 netif_device_attach(dev);
17601 tg3_netif_start(tp);
17602
b9ec6c1b 17603out:
f47c11ee 17604 tg3_full_unlock(tp);
b02fd9e3
MC
17605
17606 if (!err2)
17607 tg3_phy_start(tp);
1da177e4
LT
17608 }
17609
17610 return err;
17611}
17612
c866b7ea 17613static int tg3_resume(struct device *device)
1da177e4 17614{
c866b7ea 17615 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
17616 struct net_device *dev = pci_get_drvdata(pdev);
17617 struct tg3 *tp = netdev_priv(dev);
17618 int err;
17619
17620 if (!netif_running(dev))
17621 return 0;
17622
1da177e4
LT
17623 netif_device_attach(dev);
17624
f47c11ee 17625 tg3_full_lock(tp, 0);
1da177e4 17626
63c3a66f 17627 tg3_flag_set(tp, INIT_COMPLETE);
942d1af0
NS
17628 err = tg3_restart_hw(tp,
17629 !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
b9ec6c1b
MC
17630 if (err)
17631 goto out;
1da177e4 17632
21f7638e 17633 tg3_timer_start(tp);
1da177e4 17634
1da177e4
LT
17635 tg3_netif_start(tp);
17636
b9ec6c1b 17637out:
f47c11ee 17638 tg3_full_unlock(tp);
1da177e4 17639
b02fd9e3
MC
17640 if (!err)
17641 tg3_phy_start(tp);
17642
b9ec6c1b 17643 return err;
1da177e4 17644}
42df36a6 17645#endif /* CONFIG_PM_SLEEP */
1da177e4 17646
c866b7ea
RW
17647static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
17648
b45aa2f6
MC
17649/**
17650 * tg3_io_error_detected - called when PCI error is detected
17651 * @pdev: Pointer to PCI device
17652 * @state: The current pci connection state
17653 *
17654 * This function is called after a PCI bus error affecting
17655 * this device has been detected.
17656 */
17657static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
17658 pci_channel_state_t state)
17659{
17660 struct net_device *netdev = pci_get_drvdata(pdev);
17661 struct tg3 *tp = netdev_priv(netdev);
17662 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
17663
17664 netdev_info(netdev, "PCI I/O error detected\n");
17665
17666 rtnl_lock();
17667
17668 if (!netif_running(netdev))
17669 goto done;
17670
17671 tg3_phy_stop(tp);
17672
17673 tg3_netif_stop(tp);
17674
21f7638e 17675 tg3_timer_stop(tp);
b45aa2f6
MC
17676
17677 /* Want to make sure that the reset task doesn't run */
db219973 17678 tg3_reset_task_cancel(tp);
b45aa2f6
MC
17679
17680 netif_device_detach(netdev);
17681
17682 /* Clean up software state, even if MMIO is blocked */
17683 tg3_full_lock(tp, 0);
17684 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
17685 tg3_full_unlock(tp);
17686
17687done:
17688 if (state == pci_channel_io_perm_failure)
17689 err = PCI_ERS_RESULT_DISCONNECT;
17690 else
17691 pci_disable_device(pdev);
17692
17693 rtnl_unlock();
17694
17695 return err;
17696}
17697
17698/**
17699 * tg3_io_slot_reset - called after the pci bus has been reset.
17700 * @pdev: Pointer to PCI device
17701 *
17702 * Restart the card from scratch, as if from a cold-boot.
17703 * At this point, the card has exprienced a hard reset,
17704 * followed by fixups by BIOS, and has its config space
17705 * set up identically to what it was at cold boot.
17706 */
17707static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
17708{
17709 struct net_device *netdev = pci_get_drvdata(pdev);
17710 struct tg3 *tp = netdev_priv(netdev);
17711 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
17712 int err;
17713
17714 rtnl_lock();
17715
17716 if (pci_enable_device(pdev)) {
17717 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
17718 goto done;
17719 }
17720
17721 pci_set_master(pdev);
17722 pci_restore_state(pdev);
17723 pci_save_state(pdev);
17724
17725 if (!netif_running(netdev)) {
17726 rc = PCI_ERS_RESULT_RECOVERED;
17727 goto done;
17728 }
17729
17730 err = tg3_power_up(tp);
bed9829f 17731 if (err)
b45aa2f6 17732 goto done;
b45aa2f6
MC
17733
17734 rc = PCI_ERS_RESULT_RECOVERED;
17735
17736done:
17737 rtnl_unlock();
17738
17739 return rc;
17740}
17741
17742/**
17743 * tg3_io_resume - called when traffic can start flowing again.
17744 * @pdev: Pointer to PCI device
17745 *
17746 * This callback is called when the error recovery driver tells
17747 * us that its OK to resume normal operation.
17748 */
17749static void tg3_io_resume(struct pci_dev *pdev)
17750{
17751 struct net_device *netdev = pci_get_drvdata(pdev);
17752 struct tg3 *tp = netdev_priv(netdev);
17753 int err;
17754
17755 rtnl_lock();
17756
17757 if (!netif_running(netdev))
17758 goto done;
17759
17760 tg3_full_lock(tp, 0);
63c3a66f 17761 tg3_flag_set(tp, INIT_COMPLETE);
953c96e0 17762 err = tg3_restart_hw(tp, true);
b45aa2f6 17763 if (err) {
35763066 17764 tg3_full_unlock(tp);
b45aa2f6
MC
17765 netdev_err(netdev, "Cannot restart hardware after reset.\n");
17766 goto done;
17767 }
17768
17769 netif_device_attach(netdev);
17770
21f7638e 17771 tg3_timer_start(tp);
b45aa2f6
MC
17772
17773 tg3_netif_start(tp);
17774
35763066
NNS
17775 tg3_full_unlock(tp);
17776
b45aa2f6
MC
17777 tg3_phy_start(tp);
17778
17779done:
17780 rtnl_unlock();
17781}
17782
3646f0e5 17783static const struct pci_error_handlers tg3_err_handler = {
b45aa2f6
MC
17784 .error_detected = tg3_io_error_detected,
17785 .slot_reset = tg3_io_slot_reset,
17786 .resume = tg3_io_resume
17787};
17788
1da177e4
LT
17789static struct pci_driver tg3_driver = {
17790 .name = DRV_MODULE_NAME,
17791 .id_table = tg3_pci_tbl,
17792 .probe = tg3_init_one,
229b1ad1 17793 .remove = tg3_remove_one,
b45aa2f6 17794 .err_handler = &tg3_err_handler,
42df36a6 17795 .driver.pm = &tg3_pm_ops,
1da177e4
LT
17796};
17797
17798static int __init tg3_init(void)
17799{
29917620 17800 return pci_register_driver(&tg3_driver);
1da177e4
LT
17801}
17802
17803static void __exit tg3_cleanup(void)
17804{
17805 pci_unregister_driver(&tg3_driver);
17806}
17807
17808module_init(tg3_init);
17809module_exit(tg3_cleanup);