bnx2: Add bnx2_shutdown_chip().
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / bnx2.c
CommitLineData
b6016b76
MC
1/* bnx2.c: Broadcom NX2 network driver.
2 *
feebb331 3 * Copyright (c) 2004-2008 Broadcom Corporation
b6016b76
MC
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
f2a4f052
MC
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15
16#include <linux/kernel.h>
17#include <linux/timer.h>
18#include <linux/errno.h>
19#include <linux/ioport.h>
20#include <linux/slab.h>
21#include <linux/vmalloc.h>
22#include <linux/interrupt.h>
23#include <linux/pci.h>
24#include <linux/init.h>
25#include <linux/netdevice.h>
26#include <linux/etherdevice.h>
27#include <linux/skbuff.h>
28#include <linux/dma-mapping.h>
1977f032 29#include <linux/bitops.h>
f2a4f052
MC
30#include <asm/io.h>
31#include <asm/irq.h>
32#include <linux/delay.h>
33#include <asm/byteorder.h>
c86a31f4 34#include <asm/page.h>
f2a4f052
MC
35#include <linux/time.h>
36#include <linux/ethtool.h>
37#include <linux/mii.h>
f2a4f052 38#include <linux/if_vlan.h>
08013fa3 39#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
f2a4f052
MC
40#define BCM_VLAN 1
41#endif
f2a4f052 42#include <net/ip.h>
de081fa5 43#include <net/tcp.h>
f2a4f052 44#include <net/checksum.h>
f2a4f052
MC
45#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
29b12174 48#include <linux/cache.h>
fba9fe91 49#include <linux/zlib.h>
706bf240 50#include <linux/log2.h>
f2a4f052 51
b6016b76
MC
52#include "bnx2.h"
53#include "bnx2_fw.h"
d43584c8 54#include "bnx2_fw2.h"
b6016b76 55
110d0ef9 56#define FW_BUF_SIZE 0x10000
b3448b0b 57
b6016b76
MC
58#define DRV_MODULE_NAME "bnx2"
59#define PFX DRV_MODULE_NAME ": "
0eb8b1fe
MC
60#define DRV_MODULE_VERSION "1.8.0"
61#define DRV_MODULE_RELDATE "Aug 14, 2008"
b6016b76
MC
62
63#define RUN_AT(x) (jiffies + (x))
64
65/* Time in jiffies before concluding the transmitter is hung. */
66#define TX_TIMEOUT (5*HZ)
67
fefa8645 68static char version[] __devinitdata =
b6016b76
MC
69 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
70
71MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
453a9c6e 72MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
b6016b76
MC
73MODULE_LICENSE("GPL");
74MODULE_VERSION(DRV_MODULE_VERSION);
75
76static int disable_msi = 0;
77
78module_param(disable_msi, int, 0);
79MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
80
81typedef enum {
82 BCM5706 = 0,
83 NC370T,
84 NC370I,
85 BCM5706S,
86 NC370F,
5b0c76ad
MC
87 BCM5708,
88 BCM5708S,
bac0dff6 89 BCM5709,
27a005b8 90 BCM5709S,
7bb0a04f 91 BCM5716,
b6016b76
MC
92} board_t;
93
94/* indexed by board_t, above */
fefa8645 95static struct {
b6016b76
MC
96 char *name;
97} board_info[] __devinitdata = {
98 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
99 { "HP NC370T Multifunction Gigabit Server Adapter" },
100 { "HP NC370i Multifunction Gigabit Server Adapter" },
101 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
102 { "HP NC370F Multifunction Gigabit Server Adapter" },
5b0c76ad
MC
103 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
104 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
bac0dff6 105 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
27a005b8 106 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
7bb0a04f 107 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
b6016b76
MC
108 };
109
7bb0a04f 110static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
b6016b76
MC
111 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
112 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
113 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
114 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
115 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
116 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
5b0c76ad
MC
117 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
118 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
b6016b76
MC
119 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
120 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
121 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
122 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
5b0c76ad
MC
123 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
124 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
bac0dff6
MC
125 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
126 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
27a005b8
MC
127 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
128 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
7bb0a04f
MC
129 { PCI_VENDOR_ID_BROADCOM, 0x163b,
130 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
b6016b76
MC
131 { 0, }
132};
133
134static struct flash_spec flash_table[] =
135{
e30372c9
MC
136#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
137#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
b6016b76 138 /* Slow EEPROM */
37137709 139 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
e30372c9 140 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
b6016b76
MC
141 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
142 "EEPROM - slow"},
37137709
MC
143 /* Expansion entry 0001 */
144 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 145 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
146 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
147 "Entry 0001"},
b6016b76
MC
148 /* Saifun SA25F010 (non-buffered flash) */
149 /* strap, cfg1, & write1 need updates */
37137709 150 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 151 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
b6016b76
MC
152 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
153 "Non-buffered flash (128kB)"},
154 /* Saifun SA25F020 (non-buffered flash) */
155 /* strap, cfg1, & write1 need updates */
37137709 156 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 157 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
b6016b76
MC
158 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
159 "Non-buffered flash (256kB)"},
37137709
MC
160 /* Expansion entry 0100 */
161 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 162 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
163 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
164 "Entry 0100"},
165 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
6aa20a22 166 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
e30372c9 167 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
37137709
MC
168 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
169 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
170 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
171 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
e30372c9 172 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
37137709
MC
173 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
174 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
175 /* Saifun SA25F005 (non-buffered flash) */
176 /* strap, cfg1, & write1 need updates */
177 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 178 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
179 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
180 "Non-buffered flash (64kB)"},
181 /* Fast EEPROM */
182 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
e30372c9 183 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
37137709
MC
184 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
185 "EEPROM - fast"},
186 /* Expansion entry 1001 */
187 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 188 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
189 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
190 "Entry 1001"},
191 /* Expansion entry 1010 */
192 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 193 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
194 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
195 "Entry 1010"},
196 /* ATMEL AT45DB011B (buffered flash) */
197 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
e30372c9 198 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
37137709
MC
199 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
200 "Buffered flash (128kB)"},
201 /* Expansion entry 1100 */
202 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1100"},
206 /* Expansion entry 1101 */
207 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
e30372c9 208 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
37137709
MC
209 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1101"},
211 /* Ateml Expansion entry 1110 */
212 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
e30372c9 213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
37137709
MC
214 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
215 "Entry 1110 (Atmel)"},
216 /* ATMEL AT45DB021B (buffered flash) */
217 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
e30372c9 218 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
37137709
MC
219 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
220 "Buffered flash (256kB)"},
b6016b76
MC
221};
222
e30372c9
MC
223static struct flash_spec flash_5709 = {
224 .flags = BNX2_NV_BUFFERED,
225 .page_bits = BCM5709_FLASH_PAGE_BITS,
226 .page_size = BCM5709_FLASH_PAGE_SIZE,
227 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
228 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
229 .name = "5709 Buffered flash (256kB)",
230};
231
b6016b76
MC
232MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
233
35e9010b 234static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
e89bbf10 235{
2f8af120 236 u32 diff;
e89bbf10 237
2f8af120 238 smp_mb();
faac9c4b
MC
239
240 /* The ring uses 256 indices for 255 entries, one of them
241 * needs to be skipped.
242 */
35e9010b 243 diff = txr->tx_prod - txr->tx_cons;
faac9c4b
MC
244 if (unlikely(diff >= TX_DESC_CNT)) {
245 diff &= 0xffff;
246 if (diff == TX_DESC_CNT)
247 diff = MAX_TX_DESC_CNT;
248 }
e89bbf10
MC
249 return (bp->tx_ring_size - diff);
250}
251
b6016b76
MC
252static u32
253bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
254{
1b8227c4
MC
255 u32 val;
256
257 spin_lock_bh(&bp->indirect_lock);
b6016b76 258 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
1b8227c4
MC
259 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
260 spin_unlock_bh(&bp->indirect_lock);
261 return val;
b6016b76
MC
262}
263
264static void
265bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
266{
1b8227c4 267 spin_lock_bh(&bp->indirect_lock);
b6016b76
MC
268 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
269 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
1b8227c4 270 spin_unlock_bh(&bp->indirect_lock);
b6016b76
MC
271}
272
2726d6e1
MC
273static void
274bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
275{
276 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
277}
278
279static u32
280bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
281{
282 return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
283}
284
b6016b76
MC
285static void
286bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
287{
288 offset += cid_addr;
1b8227c4 289 spin_lock_bh(&bp->indirect_lock);
59b47d8a
MC
290 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
291 int i;
292
293 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
294 REG_WR(bp, BNX2_CTX_CTX_CTRL,
295 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
296 for (i = 0; i < 5; i++) {
59b47d8a
MC
297 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
298 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
299 break;
300 udelay(5);
301 }
302 } else {
303 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
304 REG_WR(bp, BNX2_CTX_DATA, val);
305 }
1b8227c4 306 spin_unlock_bh(&bp->indirect_lock);
b6016b76
MC
307}
308
309static int
310bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
311{
312 u32 val1;
313 int i, ret;
314
583c28e5 315 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
b6016b76
MC
316 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
317 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
318
319 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
320 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
321
322 udelay(40);
323 }
324
325 val1 = (bp->phy_addr << 21) | (reg << 16) |
326 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
327 BNX2_EMAC_MDIO_COMM_START_BUSY;
328 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
329
330 for (i = 0; i < 50; i++) {
331 udelay(10);
332
333 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
334 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
335 udelay(5);
336
337 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
338 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
339
340 break;
341 }
342 }
343
344 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
345 *val = 0x0;
346 ret = -EBUSY;
347 }
348 else {
349 *val = val1;
350 ret = 0;
351 }
352
583c28e5 353 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
b6016b76
MC
354 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
355 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
356
357 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
358 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
359
360 udelay(40);
361 }
362
363 return ret;
364}
365
366static int
367bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
368{
369 u32 val1;
370 int i, ret;
371
583c28e5 372 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
b6016b76
MC
373 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
374 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
375
376 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
377 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
378
379 udelay(40);
380 }
381
382 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
383 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
384 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
385 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
6aa20a22 386
b6016b76
MC
387 for (i = 0; i < 50; i++) {
388 udelay(10);
389
390 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
391 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
392 udelay(5);
393 break;
394 }
395 }
396
397 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
398 ret = -EBUSY;
399 else
400 ret = 0;
401
583c28e5 402 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
b6016b76
MC
403 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
404 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
405
406 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
407 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
408
409 udelay(40);
410 }
411
412 return ret;
413}
414
415static void
416bnx2_disable_int(struct bnx2 *bp)
417{
b4b36042
MC
418 int i;
419 struct bnx2_napi *bnapi;
420
421 for (i = 0; i < bp->irq_nvecs; i++) {
422 bnapi = &bp->bnx2_napi[i];
423 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
424 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
425 }
b6016b76
MC
426 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
427}
428
429static void
430bnx2_enable_int(struct bnx2 *bp)
431{
b4b36042
MC
432 int i;
433 struct bnx2_napi *bnapi;
35efa7c1 434
b4b36042
MC
435 for (i = 0; i < bp->irq_nvecs; i++) {
436 bnapi = &bp->bnx2_napi[i];
1269a8a6 437
b4b36042
MC
438 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
439 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
440 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
441 bnapi->last_status_idx);
b6016b76 442
b4b36042
MC
443 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
444 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
445 bnapi->last_status_idx);
446 }
bf5295bb 447 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
b6016b76
MC
448}
449
450static void
451bnx2_disable_int_sync(struct bnx2 *bp)
452{
b4b36042
MC
453 int i;
454
b6016b76
MC
455 atomic_inc(&bp->intr_sem);
456 bnx2_disable_int(bp);
b4b36042
MC
457 for (i = 0; i < bp->irq_nvecs; i++)
458 synchronize_irq(bp->irq_tbl[i].vector);
b6016b76
MC
459}
460
35efa7c1
MC
461static void
462bnx2_napi_disable(struct bnx2 *bp)
463{
b4b36042
MC
464 int i;
465
466 for (i = 0; i < bp->irq_nvecs; i++)
467 napi_disable(&bp->bnx2_napi[i].napi);
35efa7c1
MC
468}
469
470static void
471bnx2_napi_enable(struct bnx2 *bp)
472{
b4b36042
MC
473 int i;
474
475 for (i = 0; i < bp->irq_nvecs; i++)
476 napi_enable(&bp->bnx2_napi[i].napi);
35efa7c1
MC
477}
478
b6016b76
MC
479static void
480bnx2_netif_stop(struct bnx2 *bp)
481{
482 bnx2_disable_int_sync(bp);
483 if (netif_running(bp->dev)) {
35efa7c1 484 bnx2_napi_disable(bp);
b6016b76
MC
485 netif_tx_disable(bp->dev);
486 bp->dev->trans_start = jiffies; /* prevent tx timeout */
487 }
488}
489
490static void
491bnx2_netif_start(struct bnx2 *bp)
492{
493 if (atomic_dec_and_test(&bp->intr_sem)) {
494 if (netif_running(bp->dev)) {
706bf240 495 netif_tx_wake_all_queues(bp->dev);
35efa7c1 496 bnx2_napi_enable(bp);
b6016b76
MC
497 bnx2_enable_int(bp);
498 }
499 }
500}
501
35e9010b
MC
502static void
503bnx2_free_tx_mem(struct bnx2 *bp)
504{
505 int i;
506
507 for (i = 0; i < bp->num_tx_rings; i++) {
508 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
509 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
510
511 if (txr->tx_desc_ring) {
512 pci_free_consistent(bp->pdev, TXBD_RING_SIZE,
513 txr->tx_desc_ring,
514 txr->tx_desc_mapping);
515 txr->tx_desc_ring = NULL;
516 }
517 kfree(txr->tx_buf_ring);
518 txr->tx_buf_ring = NULL;
519 }
520}
521
bb4f98ab
MC
522static void
523bnx2_free_rx_mem(struct bnx2 *bp)
524{
525 int i;
526
527 for (i = 0; i < bp->num_rx_rings; i++) {
528 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
529 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
530 int j;
531
532 for (j = 0; j < bp->rx_max_ring; j++) {
533 if (rxr->rx_desc_ring[j])
534 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
535 rxr->rx_desc_ring[j],
536 rxr->rx_desc_mapping[j]);
537 rxr->rx_desc_ring[j] = NULL;
538 }
539 if (rxr->rx_buf_ring)
540 vfree(rxr->rx_buf_ring);
541 rxr->rx_buf_ring = NULL;
542
543 for (j = 0; j < bp->rx_max_pg_ring; j++) {
544 if (rxr->rx_pg_desc_ring[j])
545 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
546 rxr->rx_pg_desc_ring[i],
547 rxr->rx_pg_desc_mapping[i]);
548 rxr->rx_pg_desc_ring[i] = NULL;
549 }
550 if (rxr->rx_pg_ring)
551 vfree(rxr->rx_pg_ring);
552 rxr->rx_pg_ring = NULL;
553 }
554}
555
35e9010b
MC
556static int
557bnx2_alloc_tx_mem(struct bnx2 *bp)
558{
559 int i;
560
561 for (i = 0; i < bp->num_tx_rings; i++) {
562 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
563 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
564
565 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
566 if (txr->tx_buf_ring == NULL)
567 return -ENOMEM;
568
569 txr->tx_desc_ring =
570 pci_alloc_consistent(bp->pdev, TXBD_RING_SIZE,
571 &txr->tx_desc_mapping);
572 if (txr->tx_desc_ring == NULL)
573 return -ENOMEM;
574 }
575 return 0;
576}
577
bb4f98ab
MC
578static int
579bnx2_alloc_rx_mem(struct bnx2 *bp)
580{
581 int i;
582
583 for (i = 0; i < bp->num_rx_rings; i++) {
584 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
585 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
586 int j;
587
588 rxr->rx_buf_ring =
589 vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
590 if (rxr->rx_buf_ring == NULL)
591 return -ENOMEM;
592
593 memset(rxr->rx_buf_ring, 0,
594 SW_RXBD_RING_SIZE * bp->rx_max_ring);
595
596 for (j = 0; j < bp->rx_max_ring; j++) {
597 rxr->rx_desc_ring[j] =
598 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
599 &rxr->rx_desc_mapping[j]);
600 if (rxr->rx_desc_ring[j] == NULL)
601 return -ENOMEM;
602
603 }
604
605 if (bp->rx_pg_ring_size) {
606 rxr->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
607 bp->rx_max_pg_ring);
608 if (rxr->rx_pg_ring == NULL)
609 return -ENOMEM;
610
611 memset(rxr->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
612 bp->rx_max_pg_ring);
613 }
614
615 for (j = 0; j < bp->rx_max_pg_ring; j++) {
616 rxr->rx_pg_desc_ring[j] =
617 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
618 &rxr->rx_pg_desc_mapping[j]);
619 if (rxr->rx_pg_desc_ring[j] == NULL)
620 return -ENOMEM;
621
622 }
623 }
624 return 0;
625}
626
b6016b76
MC
627static void
628bnx2_free_mem(struct bnx2 *bp)
629{
13daffa2 630 int i;
43e80b89 631 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
13daffa2 632
35e9010b 633 bnx2_free_tx_mem(bp);
bb4f98ab 634 bnx2_free_rx_mem(bp);
35e9010b 635
59b47d8a
MC
636 for (i = 0; i < bp->ctx_pages; i++) {
637 if (bp->ctx_blk[i]) {
638 pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
639 bp->ctx_blk[i],
640 bp->ctx_blk_mapping[i]);
641 bp->ctx_blk[i] = NULL;
642 }
643 }
43e80b89 644 if (bnapi->status_blk.msi) {
0f31f994 645 pci_free_consistent(bp->pdev, bp->status_stats_size,
43e80b89
MC
646 bnapi->status_blk.msi,
647 bp->status_blk_mapping);
648 bnapi->status_blk.msi = NULL;
0f31f994 649 bp->stats_blk = NULL;
b6016b76 650 }
b6016b76
MC
651}
652
653static int
654bnx2_alloc_mem(struct bnx2 *bp)
655{
35e9010b 656 int i, status_blk_size, err;
43e80b89
MC
657 struct bnx2_napi *bnapi;
658 void *status_blk;
b6016b76 659
0f31f994
MC
660 /* Combine status and statistics blocks into one allocation. */
661 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
f86e82fb 662 if (bp->flags & BNX2_FLAG_MSIX_CAP)
b4b36042
MC
663 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
664 BNX2_SBLK_MSIX_ALIGN_SIZE);
0f31f994
MC
665 bp->status_stats_size = status_blk_size +
666 sizeof(struct statistics_block);
667
43e80b89
MC
668 status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
669 &bp->status_blk_mapping);
670 if (status_blk == NULL)
b6016b76
MC
671 goto alloc_mem_err;
672
43e80b89 673 memset(status_blk, 0, bp->status_stats_size);
b6016b76 674
43e80b89
MC
675 bnapi = &bp->bnx2_napi[0];
676 bnapi->status_blk.msi = status_blk;
677 bnapi->hw_tx_cons_ptr =
678 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
679 bnapi->hw_rx_cons_ptr =
680 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
f86e82fb 681 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
b4b36042 682 for (i = 1; i < BNX2_MAX_MSIX_VEC; i++) {
43e80b89
MC
683 struct status_block_msix *sblk;
684
685 bnapi = &bp->bnx2_napi[i];
b4b36042 686
43e80b89
MC
687 sblk = (void *) (status_blk +
688 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
689 bnapi->status_blk.msix = sblk;
690 bnapi->hw_tx_cons_ptr =
691 &sblk->status_tx_quick_consumer_index;
692 bnapi->hw_rx_cons_ptr =
693 &sblk->status_rx_quick_consumer_index;
b4b36042
MC
694 bnapi->int_num = i << 24;
695 }
696 }
35efa7c1 697
43e80b89 698 bp->stats_blk = status_blk + status_blk_size;
b6016b76 699
0f31f994 700 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
b6016b76 701
59b47d8a
MC
702 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
703 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
704 if (bp->ctx_pages == 0)
705 bp->ctx_pages = 1;
706 for (i = 0; i < bp->ctx_pages; i++) {
707 bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
708 BCM_PAGE_SIZE,
709 &bp->ctx_blk_mapping[i]);
710 if (bp->ctx_blk[i] == NULL)
711 goto alloc_mem_err;
712 }
713 }
35e9010b 714
bb4f98ab
MC
715 err = bnx2_alloc_rx_mem(bp);
716 if (err)
717 goto alloc_mem_err;
718
35e9010b
MC
719 err = bnx2_alloc_tx_mem(bp);
720 if (err)
721 goto alloc_mem_err;
722
b6016b76
MC
723 return 0;
724
725alloc_mem_err:
726 bnx2_free_mem(bp);
727 return -ENOMEM;
728}
729
e3648b3d
MC
730static void
731bnx2_report_fw_link(struct bnx2 *bp)
732{
733 u32 fw_link_status = 0;
734
583c28e5 735 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
0d8a6571
MC
736 return;
737
e3648b3d
MC
738 if (bp->link_up) {
739 u32 bmsr;
740
741 switch (bp->line_speed) {
742 case SPEED_10:
743 if (bp->duplex == DUPLEX_HALF)
744 fw_link_status = BNX2_LINK_STATUS_10HALF;
745 else
746 fw_link_status = BNX2_LINK_STATUS_10FULL;
747 break;
748 case SPEED_100:
749 if (bp->duplex == DUPLEX_HALF)
750 fw_link_status = BNX2_LINK_STATUS_100HALF;
751 else
752 fw_link_status = BNX2_LINK_STATUS_100FULL;
753 break;
754 case SPEED_1000:
755 if (bp->duplex == DUPLEX_HALF)
756 fw_link_status = BNX2_LINK_STATUS_1000HALF;
757 else
758 fw_link_status = BNX2_LINK_STATUS_1000FULL;
759 break;
760 case SPEED_2500:
761 if (bp->duplex == DUPLEX_HALF)
762 fw_link_status = BNX2_LINK_STATUS_2500HALF;
763 else
764 fw_link_status = BNX2_LINK_STATUS_2500FULL;
765 break;
766 }
767
768 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
769
770 if (bp->autoneg) {
771 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
772
ca58c3af
MC
773 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
774 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
e3648b3d
MC
775
776 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
583c28e5 777 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
e3648b3d
MC
778 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
779 else
780 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
781 }
782 }
783 else
784 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
785
2726d6e1 786 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
e3648b3d
MC
787}
788
9b1084b8
MC
789static char *
790bnx2_xceiver_str(struct bnx2 *bp)
791{
792 return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
583c28e5 793 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
9b1084b8
MC
794 "Copper"));
795}
796
b6016b76
MC
797static void
798bnx2_report_link(struct bnx2 *bp)
799{
800 if (bp->link_up) {
801 netif_carrier_on(bp->dev);
9b1084b8
MC
802 printk(KERN_INFO PFX "%s NIC %s Link is Up, ", bp->dev->name,
803 bnx2_xceiver_str(bp));
b6016b76
MC
804
805 printk("%d Mbps ", bp->line_speed);
806
807 if (bp->duplex == DUPLEX_FULL)
808 printk("full duplex");
809 else
810 printk("half duplex");
811
812 if (bp->flow_ctrl) {
813 if (bp->flow_ctrl & FLOW_CTRL_RX) {
814 printk(", receive ");
815 if (bp->flow_ctrl & FLOW_CTRL_TX)
816 printk("& transmit ");
817 }
818 else {
819 printk(", transmit ");
820 }
821 printk("flow control ON");
822 }
823 printk("\n");
824 }
825 else {
826 netif_carrier_off(bp->dev);
9b1084b8
MC
827 printk(KERN_ERR PFX "%s NIC %s Link is Down\n", bp->dev->name,
828 bnx2_xceiver_str(bp));
b6016b76 829 }
e3648b3d
MC
830
831 bnx2_report_fw_link(bp);
b6016b76
MC
832}
833
834static void
835bnx2_resolve_flow_ctrl(struct bnx2 *bp)
836{
837 u32 local_adv, remote_adv;
838
839 bp->flow_ctrl = 0;
6aa20a22 840 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
b6016b76
MC
841 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
842
843 if (bp->duplex == DUPLEX_FULL) {
844 bp->flow_ctrl = bp->req_flow_ctrl;
845 }
846 return;
847 }
848
849 if (bp->duplex != DUPLEX_FULL) {
850 return;
851 }
852
583c28e5 853 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
5b0c76ad
MC
854 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
855 u32 val;
856
857 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
858 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
859 bp->flow_ctrl |= FLOW_CTRL_TX;
860 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
861 bp->flow_ctrl |= FLOW_CTRL_RX;
862 return;
863 }
864
ca58c3af
MC
865 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
866 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
b6016b76 867
583c28e5 868 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
b6016b76
MC
869 u32 new_local_adv = 0;
870 u32 new_remote_adv = 0;
871
872 if (local_adv & ADVERTISE_1000XPAUSE)
873 new_local_adv |= ADVERTISE_PAUSE_CAP;
874 if (local_adv & ADVERTISE_1000XPSE_ASYM)
875 new_local_adv |= ADVERTISE_PAUSE_ASYM;
876 if (remote_adv & ADVERTISE_1000XPAUSE)
877 new_remote_adv |= ADVERTISE_PAUSE_CAP;
878 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
879 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
880
881 local_adv = new_local_adv;
882 remote_adv = new_remote_adv;
883 }
884
885 /* See Table 28B-3 of 802.3ab-1999 spec. */
886 if (local_adv & ADVERTISE_PAUSE_CAP) {
887 if(local_adv & ADVERTISE_PAUSE_ASYM) {
888 if (remote_adv & ADVERTISE_PAUSE_CAP) {
889 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
890 }
891 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
892 bp->flow_ctrl = FLOW_CTRL_RX;
893 }
894 }
895 else {
896 if (remote_adv & ADVERTISE_PAUSE_CAP) {
897 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
898 }
899 }
900 }
901 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
902 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
903 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
904
905 bp->flow_ctrl = FLOW_CTRL_TX;
906 }
907 }
908}
909
27a005b8
MC
910static int
911bnx2_5709s_linkup(struct bnx2 *bp)
912{
913 u32 val, speed;
914
915 bp->link_up = 1;
916
917 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
918 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
919 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
920
921 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
922 bp->line_speed = bp->req_line_speed;
923 bp->duplex = bp->req_duplex;
924 return 0;
925 }
926 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
927 switch (speed) {
928 case MII_BNX2_GP_TOP_AN_SPEED_10:
929 bp->line_speed = SPEED_10;
930 break;
931 case MII_BNX2_GP_TOP_AN_SPEED_100:
932 bp->line_speed = SPEED_100;
933 break;
934 case MII_BNX2_GP_TOP_AN_SPEED_1G:
935 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
936 bp->line_speed = SPEED_1000;
937 break;
938 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
939 bp->line_speed = SPEED_2500;
940 break;
941 }
942 if (val & MII_BNX2_GP_TOP_AN_FD)
943 bp->duplex = DUPLEX_FULL;
944 else
945 bp->duplex = DUPLEX_HALF;
946 return 0;
947}
948
b6016b76 949static int
5b0c76ad
MC
950bnx2_5708s_linkup(struct bnx2 *bp)
951{
952 u32 val;
953
954 bp->link_up = 1;
955 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
956 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
957 case BCM5708S_1000X_STAT1_SPEED_10:
958 bp->line_speed = SPEED_10;
959 break;
960 case BCM5708S_1000X_STAT1_SPEED_100:
961 bp->line_speed = SPEED_100;
962 break;
963 case BCM5708S_1000X_STAT1_SPEED_1G:
964 bp->line_speed = SPEED_1000;
965 break;
966 case BCM5708S_1000X_STAT1_SPEED_2G5:
967 bp->line_speed = SPEED_2500;
968 break;
969 }
970 if (val & BCM5708S_1000X_STAT1_FD)
971 bp->duplex = DUPLEX_FULL;
972 else
973 bp->duplex = DUPLEX_HALF;
974
975 return 0;
976}
977
978static int
979bnx2_5706s_linkup(struct bnx2 *bp)
b6016b76
MC
980{
981 u32 bmcr, local_adv, remote_adv, common;
982
983 bp->link_up = 1;
984 bp->line_speed = SPEED_1000;
985
ca58c3af 986 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76
MC
987 if (bmcr & BMCR_FULLDPLX) {
988 bp->duplex = DUPLEX_FULL;
989 }
990 else {
991 bp->duplex = DUPLEX_HALF;
992 }
993
994 if (!(bmcr & BMCR_ANENABLE)) {
995 return 0;
996 }
997
ca58c3af
MC
998 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
999 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
b6016b76
MC
1000
1001 common = local_adv & remote_adv;
1002 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1003
1004 if (common & ADVERTISE_1000XFULL) {
1005 bp->duplex = DUPLEX_FULL;
1006 }
1007 else {
1008 bp->duplex = DUPLEX_HALF;
1009 }
1010 }
1011
1012 return 0;
1013}
1014
1015static int
1016bnx2_copper_linkup(struct bnx2 *bp)
1017{
1018 u32 bmcr;
1019
ca58c3af 1020 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76
MC
1021 if (bmcr & BMCR_ANENABLE) {
1022 u32 local_adv, remote_adv, common;
1023
1024 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1025 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1026
1027 common = local_adv & (remote_adv >> 2);
1028 if (common & ADVERTISE_1000FULL) {
1029 bp->line_speed = SPEED_1000;
1030 bp->duplex = DUPLEX_FULL;
1031 }
1032 else if (common & ADVERTISE_1000HALF) {
1033 bp->line_speed = SPEED_1000;
1034 bp->duplex = DUPLEX_HALF;
1035 }
1036 else {
ca58c3af
MC
1037 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1038 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
b6016b76
MC
1039
1040 common = local_adv & remote_adv;
1041 if (common & ADVERTISE_100FULL) {
1042 bp->line_speed = SPEED_100;
1043 bp->duplex = DUPLEX_FULL;
1044 }
1045 else if (common & ADVERTISE_100HALF) {
1046 bp->line_speed = SPEED_100;
1047 bp->duplex = DUPLEX_HALF;
1048 }
1049 else if (common & ADVERTISE_10FULL) {
1050 bp->line_speed = SPEED_10;
1051 bp->duplex = DUPLEX_FULL;
1052 }
1053 else if (common & ADVERTISE_10HALF) {
1054 bp->line_speed = SPEED_10;
1055 bp->duplex = DUPLEX_HALF;
1056 }
1057 else {
1058 bp->line_speed = 0;
1059 bp->link_up = 0;
1060 }
1061 }
1062 }
1063 else {
1064 if (bmcr & BMCR_SPEED100) {
1065 bp->line_speed = SPEED_100;
1066 }
1067 else {
1068 bp->line_speed = SPEED_10;
1069 }
1070 if (bmcr & BMCR_FULLDPLX) {
1071 bp->duplex = DUPLEX_FULL;
1072 }
1073 else {
1074 bp->duplex = DUPLEX_HALF;
1075 }
1076 }
1077
1078 return 0;
1079}
1080
83e3fc89 1081static void
bb4f98ab 1082bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
83e3fc89 1083{
bb4f98ab 1084 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
83e3fc89
MC
1085
1086 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1087 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1088 val |= 0x02 << 8;
1089
1090 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1091 u32 lo_water, hi_water;
1092
1093 if (bp->flow_ctrl & FLOW_CTRL_TX)
1094 lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
1095 else
1096 lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
1097 if (lo_water >= bp->rx_ring_size)
1098 lo_water = 0;
1099
1100 hi_water = bp->rx_ring_size / 4;
1101
1102 if (hi_water <= lo_water)
1103 lo_water = 0;
1104
1105 hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
1106 lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
1107
1108 if (hi_water > 0xf)
1109 hi_water = 0xf;
1110 else if (hi_water == 0)
1111 lo_water = 0;
1112 val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
1113 }
1114 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1115}
1116
bb4f98ab
MC
1117static void
1118bnx2_init_all_rx_contexts(struct bnx2 *bp)
1119{
1120 int i;
1121 u32 cid;
1122
1123 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1124 if (i == 1)
1125 cid = RX_RSS_CID;
1126 bnx2_init_rx_context(bp, cid);
1127 }
1128}
1129
344478db 1130static void
b6016b76
MC
1131bnx2_set_mac_link(struct bnx2 *bp)
1132{
1133 u32 val;
1134
1135 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1136 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1137 (bp->duplex == DUPLEX_HALF)) {
1138 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1139 }
1140
1141 /* Configure the EMAC mode register. */
1142 val = REG_RD(bp, BNX2_EMAC_MODE);
1143
1144 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
5b0c76ad 1145 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
59b47d8a 1146 BNX2_EMAC_MODE_25G_MODE);
b6016b76
MC
1147
1148 if (bp->link_up) {
5b0c76ad
MC
1149 switch (bp->line_speed) {
1150 case SPEED_10:
59b47d8a
MC
1151 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1152 val |= BNX2_EMAC_MODE_PORT_MII_10M;
5b0c76ad
MC
1153 break;
1154 }
1155 /* fall through */
1156 case SPEED_100:
1157 val |= BNX2_EMAC_MODE_PORT_MII;
1158 break;
1159 case SPEED_2500:
59b47d8a 1160 val |= BNX2_EMAC_MODE_25G_MODE;
5b0c76ad
MC
1161 /* fall through */
1162 case SPEED_1000:
1163 val |= BNX2_EMAC_MODE_PORT_GMII;
1164 break;
1165 }
b6016b76
MC
1166 }
1167 else {
1168 val |= BNX2_EMAC_MODE_PORT_GMII;
1169 }
1170
1171 /* Set the MAC to operate in the appropriate duplex mode. */
1172 if (bp->duplex == DUPLEX_HALF)
1173 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1174 REG_WR(bp, BNX2_EMAC_MODE, val);
1175
1176 /* Enable/disable rx PAUSE. */
1177 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1178
1179 if (bp->flow_ctrl & FLOW_CTRL_RX)
1180 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1181 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1182
1183 /* Enable/disable tx PAUSE. */
1184 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1185 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1186
1187 if (bp->flow_ctrl & FLOW_CTRL_TX)
1188 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1189 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1190
1191 /* Acknowledge the interrupt. */
1192 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1193
83e3fc89 1194 if (CHIP_NUM(bp) == CHIP_NUM_5709)
bb4f98ab 1195 bnx2_init_all_rx_contexts(bp);
b6016b76
MC
1196}
1197
27a005b8
MC
1198static void
1199bnx2_enable_bmsr1(struct bnx2 *bp)
1200{
583c28e5 1201 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
27a005b8
MC
1202 (CHIP_NUM(bp) == CHIP_NUM_5709))
1203 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1204 MII_BNX2_BLK_ADDR_GP_STATUS);
1205}
1206
1207static void
1208bnx2_disable_bmsr1(struct bnx2 *bp)
1209{
583c28e5 1210 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
27a005b8
MC
1211 (CHIP_NUM(bp) == CHIP_NUM_5709))
1212 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1213 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1214}
1215
605a9e20
MC
1216static int
1217bnx2_test_and_enable_2g5(struct bnx2 *bp)
1218{
1219 u32 up1;
1220 int ret = 1;
1221
583c28e5 1222 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
605a9e20
MC
1223 return 0;
1224
1225 if (bp->autoneg & AUTONEG_SPEED)
1226 bp->advertising |= ADVERTISED_2500baseX_Full;
1227
27a005b8
MC
1228 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1229 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1230
605a9e20
MC
1231 bnx2_read_phy(bp, bp->mii_up1, &up1);
1232 if (!(up1 & BCM5708S_UP1_2G5)) {
1233 up1 |= BCM5708S_UP1_2G5;
1234 bnx2_write_phy(bp, bp->mii_up1, up1);
1235 ret = 0;
1236 }
1237
27a005b8
MC
1238 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1239 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1240 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1241
605a9e20
MC
1242 return ret;
1243}
1244
1245static int
1246bnx2_test_and_disable_2g5(struct bnx2 *bp)
1247{
1248 u32 up1;
1249 int ret = 0;
1250
583c28e5 1251 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
605a9e20
MC
1252 return 0;
1253
27a005b8
MC
1254 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1255 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1256
605a9e20
MC
1257 bnx2_read_phy(bp, bp->mii_up1, &up1);
1258 if (up1 & BCM5708S_UP1_2G5) {
1259 up1 &= ~BCM5708S_UP1_2G5;
1260 bnx2_write_phy(bp, bp->mii_up1, up1);
1261 ret = 1;
1262 }
1263
27a005b8
MC
1264 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1265 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1266 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1267
605a9e20
MC
1268 return ret;
1269}
1270
1271static void
1272bnx2_enable_forced_2g5(struct bnx2 *bp)
1273{
1274 u32 bmcr;
1275
583c28e5 1276 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
605a9e20
MC
1277 return;
1278
27a005b8
MC
1279 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1280 u32 val;
1281
1282 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1283 MII_BNX2_BLK_ADDR_SERDES_DIG);
1284 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1285 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1286 val |= MII_BNX2_SD_MISC1_FORCE | MII_BNX2_SD_MISC1_FORCE_2_5G;
1287 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1288
1289 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1290 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1291 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1292
1293 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
605a9e20
MC
1294 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1295 bmcr |= BCM5708S_BMCR_FORCE_2500;
1296 }
1297
1298 if (bp->autoneg & AUTONEG_SPEED) {
1299 bmcr &= ~BMCR_ANENABLE;
1300 if (bp->req_duplex == DUPLEX_FULL)
1301 bmcr |= BMCR_FULLDPLX;
1302 }
1303 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1304}
1305
1306static void
1307bnx2_disable_forced_2g5(struct bnx2 *bp)
1308{
1309 u32 bmcr;
1310
583c28e5 1311 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
605a9e20
MC
1312 return;
1313
27a005b8
MC
1314 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1315 u32 val;
1316
1317 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1318 MII_BNX2_BLK_ADDR_SERDES_DIG);
1319 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1320 val &= ~MII_BNX2_SD_MISC1_FORCE;
1321 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1322
1323 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1324 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1325 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1326
1327 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
605a9e20
MC
1328 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1329 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
1330 }
1331
1332 if (bp->autoneg & AUTONEG_SPEED)
1333 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1334 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1335}
1336
b2fadeae
MC
1337static void
1338bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1339{
1340 u32 val;
1341
1342 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1343 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1344 if (start)
1345 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1346 else
1347 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1348}
1349
b6016b76
MC
1350static int
1351bnx2_set_link(struct bnx2 *bp)
1352{
1353 u32 bmsr;
1354 u8 link_up;
1355
80be4434 1356 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
b6016b76
MC
1357 bp->link_up = 1;
1358 return 0;
1359 }
1360
583c28e5 1361 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
0d8a6571
MC
1362 return 0;
1363
b6016b76
MC
1364 link_up = bp->link_up;
1365
27a005b8
MC
1366 bnx2_enable_bmsr1(bp);
1367 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1368 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1369 bnx2_disable_bmsr1(bp);
b6016b76 1370
583c28e5 1371 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
b6016b76 1372 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
a2724e25 1373 u32 val, an_dbg;
b6016b76 1374
583c28e5 1375 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
b2fadeae 1376 bnx2_5706s_force_link_dn(bp, 0);
583c28e5 1377 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
b2fadeae 1378 }
b6016b76 1379 val = REG_RD(bp, BNX2_EMAC_STATUS);
a2724e25
MC
1380
1381 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1382 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1383 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1384
1385 if ((val & BNX2_EMAC_STATUS_LINK) &&
1386 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
b6016b76
MC
1387 bmsr |= BMSR_LSTATUS;
1388 else
1389 bmsr &= ~BMSR_LSTATUS;
1390 }
1391
1392 if (bmsr & BMSR_LSTATUS) {
1393 bp->link_up = 1;
1394
583c28e5 1395 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
5b0c76ad
MC
1396 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1397 bnx2_5706s_linkup(bp);
1398 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1399 bnx2_5708s_linkup(bp);
27a005b8
MC
1400 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1401 bnx2_5709s_linkup(bp);
b6016b76
MC
1402 }
1403 else {
1404 bnx2_copper_linkup(bp);
1405 }
1406 bnx2_resolve_flow_ctrl(bp);
1407 }
1408 else {
583c28e5 1409 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
605a9e20
MC
1410 (bp->autoneg & AUTONEG_SPEED))
1411 bnx2_disable_forced_2g5(bp);
b6016b76 1412
583c28e5 1413 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
b2fadeae
MC
1414 u32 bmcr;
1415
1416 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1417 bmcr |= BMCR_ANENABLE;
1418 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1419
583c28e5 1420 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
b2fadeae 1421 }
b6016b76
MC
1422 bp->link_up = 0;
1423 }
1424
1425 if (bp->link_up != link_up) {
1426 bnx2_report_link(bp);
1427 }
1428
1429 bnx2_set_mac_link(bp);
1430
1431 return 0;
1432}
1433
1434static int
1435bnx2_reset_phy(struct bnx2 *bp)
1436{
1437 int i;
1438 u32 reg;
1439
ca58c3af 1440 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
b6016b76
MC
1441
1442#define PHY_RESET_MAX_WAIT 100
1443 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1444 udelay(10);
1445
ca58c3af 1446 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
b6016b76
MC
1447 if (!(reg & BMCR_RESET)) {
1448 udelay(20);
1449 break;
1450 }
1451 }
1452 if (i == PHY_RESET_MAX_WAIT) {
1453 return -EBUSY;
1454 }
1455 return 0;
1456}
1457
1458static u32
1459bnx2_phy_get_pause_adv(struct bnx2 *bp)
1460{
1461 u32 adv = 0;
1462
1463 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1464 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1465
583c28e5 1466 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
b6016b76
MC
1467 adv = ADVERTISE_1000XPAUSE;
1468 }
1469 else {
1470 adv = ADVERTISE_PAUSE_CAP;
1471 }
1472 }
1473 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
583c28e5 1474 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
b6016b76
MC
1475 adv = ADVERTISE_1000XPSE_ASYM;
1476 }
1477 else {
1478 adv = ADVERTISE_PAUSE_ASYM;
1479 }
1480 }
1481 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
583c28e5 1482 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
b6016b76
MC
1483 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1484 }
1485 else {
1486 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1487 }
1488 }
1489 return adv;
1490}
1491
a2f13890 1492static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
0d8a6571 1493
b6016b76 1494static int
0d8a6571
MC
1495bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
1496{
1497 u32 speed_arg = 0, pause_adv;
1498
1499 pause_adv = bnx2_phy_get_pause_adv(bp);
1500
1501 if (bp->autoneg & AUTONEG_SPEED) {
1502 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1503 if (bp->advertising & ADVERTISED_10baseT_Half)
1504 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1505 if (bp->advertising & ADVERTISED_10baseT_Full)
1506 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1507 if (bp->advertising & ADVERTISED_100baseT_Half)
1508 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1509 if (bp->advertising & ADVERTISED_100baseT_Full)
1510 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1511 if (bp->advertising & ADVERTISED_1000baseT_Full)
1512 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1513 if (bp->advertising & ADVERTISED_2500baseX_Full)
1514 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1515 } else {
1516 if (bp->req_line_speed == SPEED_2500)
1517 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1518 else if (bp->req_line_speed == SPEED_1000)
1519 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1520 else if (bp->req_line_speed == SPEED_100) {
1521 if (bp->req_duplex == DUPLEX_FULL)
1522 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1523 else
1524 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1525 } else if (bp->req_line_speed == SPEED_10) {
1526 if (bp->req_duplex == DUPLEX_FULL)
1527 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1528 else
1529 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1530 }
1531 }
1532
1533 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1534 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
c26736ec 1535 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
0d8a6571
MC
1536 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1537
1538 if (port == PORT_TP)
1539 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1540 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1541
2726d6e1 1542 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
0d8a6571
MC
1543
1544 spin_unlock_bh(&bp->phy_lock);
a2f13890 1545 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
0d8a6571
MC
1546 spin_lock_bh(&bp->phy_lock);
1547
1548 return 0;
1549}
1550
1551static int
1552bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
b6016b76 1553{
605a9e20 1554 u32 adv, bmcr;
b6016b76
MC
1555 u32 new_adv = 0;
1556
583c28e5 1557 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
0d8a6571
MC
1558 return (bnx2_setup_remote_phy(bp, port));
1559
b6016b76
MC
1560 if (!(bp->autoneg & AUTONEG_SPEED)) {
1561 u32 new_bmcr;
5b0c76ad
MC
1562 int force_link_down = 0;
1563
605a9e20
MC
1564 if (bp->req_line_speed == SPEED_2500) {
1565 if (!bnx2_test_and_enable_2g5(bp))
1566 force_link_down = 1;
1567 } else if (bp->req_line_speed == SPEED_1000) {
1568 if (bnx2_test_and_disable_2g5(bp))
1569 force_link_down = 1;
1570 }
ca58c3af 1571 bnx2_read_phy(bp, bp->mii_adv, &adv);
80be4434
MC
1572 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1573
ca58c3af 1574 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
605a9e20 1575 new_bmcr = bmcr & ~BMCR_ANENABLE;
80be4434 1576 new_bmcr |= BMCR_SPEED1000;
605a9e20 1577
27a005b8
MC
1578 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1579 if (bp->req_line_speed == SPEED_2500)
1580 bnx2_enable_forced_2g5(bp);
1581 else if (bp->req_line_speed == SPEED_1000) {
1582 bnx2_disable_forced_2g5(bp);
1583 new_bmcr &= ~0x2000;
1584 }
1585
1586 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
605a9e20
MC
1587 if (bp->req_line_speed == SPEED_2500)
1588 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1589 else
1590 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
5b0c76ad
MC
1591 }
1592
b6016b76 1593 if (bp->req_duplex == DUPLEX_FULL) {
5b0c76ad 1594 adv |= ADVERTISE_1000XFULL;
b6016b76
MC
1595 new_bmcr |= BMCR_FULLDPLX;
1596 }
1597 else {
5b0c76ad 1598 adv |= ADVERTISE_1000XHALF;
b6016b76
MC
1599 new_bmcr &= ~BMCR_FULLDPLX;
1600 }
5b0c76ad 1601 if ((new_bmcr != bmcr) || (force_link_down)) {
b6016b76
MC
1602 /* Force a link down visible on the other side */
1603 if (bp->link_up) {
ca58c3af 1604 bnx2_write_phy(bp, bp->mii_adv, adv &
5b0c76ad
MC
1605 ~(ADVERTISE_1000XFULL |
1606 ADVERTISE_1000XHALF));
ca58c3af 1607 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
b6016b76
MC
1608 BMCR_ANRESTART | BMCR_ANENABLE);
1609
1610 bp->link_up = 0;
1611 netif_carrier_off(bp->dev);
ca58c3af 1612 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
80be4434 1613 bnx2_report_link(bp);
b6016b76 1614 }
ca58c3af
MC
1615 bnx2_write_phy(bp, bp->mii_adv, adv);
1616 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
605a9e20
MC
1617 } else {
1618 bnx2_resolve_flow_ctrl(bp);
1619 bnx2_set_mac_link(bp);
b6016b76
MC
1620 }
1621 return 0;
1622 }
1623
605a9e20 1624 bnx2_test_and_enable_2g5(bp);
5b0c76ad 1625
b6016b76
MC
1626 if (bp->advertising & ADVERTISED_1000baseT_Full)
1627 new_adv |= ADVERTISE_1000XFULL;
1628
1629 new_adv |= bnx2_phy_get_pause_adv(bp);
1630
ca58c3af
MC
1631 bnx2_read_phy(bp, bp->mii_adv, &adv);
1632 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76
MC
1633
1634 bp->serdes_an_pending = 0;
1635 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1636 /* Force a link down visible on the other side */
1637 if (bp->link_up) {
ca58c3af 1638 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
80be4434
MC
1639 spin_unlock_bh(&bp->phy_lock);
1640 msleep(20);
1641 spin_lock_bh(&bp->phy_lock);
b6016b76
MC
1642 }
1643
ca58c3af
MC
1644 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1645 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
b6016b76 1646 BMCR_ANENABLE);
f8dd064e
MC
1647 /* Speed up link-up time when the link partner
1648 * does not autonegotiate which is very common
1649 * in blade servers. Some blade servers use
1650 * IPMI for kerboard input and it's important
1651 * to minimize link disruptions. Autoneg. involves
1652 * exchanging base pages plus 3 next pages and
1653 * normally completes in about 120 msec.
1654 */
1655 bp->current_interval = SERDES_AN_TIMEOUT;
1656 bp->serdes_an_pending = 1;
1657 mod_timer(&bp->timer, jiffies + bp->current_interval);
605a9e20
MC
1658 } else {
1659 bnx2_resolve_flow_ctrl(bp);
1660 bnx2_set_mac_link(bp);
b6016b76
MC
1661 }
1662
1663 return 0;
1664}
1665
1666#define ETHTOOL_ALL_FIBRE_SPEED \
583c28e5 1667 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
deaf391b
MC
1668 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1669 (ADVERTISED_1000baseT_Full)
b6016b76
MC
1670
1671#define ETHTOOL_ALL_COPPER_SPEED \
1672 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1673 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1674 ADVERTISED_1000baseT_Full)
1675
1676#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1677 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
6aa20a22 1678
b6016b76
MC
1679#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1680
0d8a6571
MC
1681static void
1682bnx2_set_default_remote_link(struct bnx2 *bp)
1683{
1684 u32 link;
1685
1686 if (bp->phy_port == PORT_TP)
2726d6e1 1687 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
0d8a6571 1688 else
2726d6e1 1689 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
0d8a6571
MC
1690
1691 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1692 bp->req_line_speed = 0;
1693 bp->autoneg |= AUTONEG_SPEED;
1694 bp->advertising = ADVERTISED_Autoneg;
1695 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1696 bp->advertising |= ADVERTISED_10baseT_Half;
1697 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1698 bp->advertising |= ADVERTISED_10baseT_Full;
1699 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1700 bp->advertising |= ADVERTISED_100baseT_Half;
1701 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1702 bp->advertising |= ADVERTISED_100baseT_Full;
1703 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1704 bp->advertising |= ADVERTISED_1000baseT_Full;
1705 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1706 bp->advertising |= ADVERTISED_2500baseX_Full;
1707 } else {
1708 bp->autoneg = 0;
1709 bp->advertising = 0;
1710 bp->req_duplex = DUPLEX_FULL;
1711 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1712 bp->req_line_speed = SPEED_10;
1713 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1714 bp->req_duplex = DUPLEX_HALF;
1715 }
1716 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1717 bp->req_line_speed = SPEED_100;
1718 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1719 bp->req_duplex = DUPLEX_HALF;
1720 }
1721 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1722 bp->req_line_speed = SPEED_1000;
1723 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1724 bp->req_line_speed = SPEED_2500;
1725 }
1726}
1727
deaf391b
MC
1728static void
1729bnx2_set_default_link(struct bnx2 *bp)
1730{
ab59859d
HH
1731 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1732 bnx2_set_default_remote_link(bp);
1733 return;
1734 }
0d8a6571 1735
deaf391b
MC
1736 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1737 bp->req_line_speed = 0;
583c28e5 1738 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
deaf391b
MC
1739 u32 reg;
1740
1741 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1742
2726d6e1 1743 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
deaf391b
MC
1744 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1745 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1746 bp->autoneg = 0;
1747 bp->req_line_speed = bp->line_speed = SPEED_1000;
1748 bp->req_duplex = DUPLEX_FULL;
1749 }
1750 } else
1751 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1752}
1753
df149d70
MC
1754static void
1755bnx2_send_heart_beat(struct bnx2 *bp)
1756{
1757 u32 msg;
1758 u32 addr;
1759
1760 spin_lock(&bp->indirect_lock);
1761 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1762 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1763 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1764 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1765 spin_unlock(&bp->indirect_lock);
1766}
1767
0d8a6571
MC
1768static void
1769bnx2_remote_phy_event(struct bnx2 *bp)
1770{
1771 u32 msg;
1772 u8 link_up = bp->link_up;
1773 u8 old_port;
1774
2726d6e1 1775 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
0d8a6571 1776
df149d70
MC
1777 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1778 bnx2_send_heart_beat(bp);
1779
1780 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1781
0d8a6571
MC
1782 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1783 bp->link_up = 0;
1784 else {
1785 u32 speed;
1786
1787 bp->link_up = 1;
1788 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1789 bp->duplex = DUPLEX_FULL;
1790 switch (speed) {
1791 case BNX2_LINK_STATUS_10HALF:
1792 bp->duplex = DUPLEX_HALF;
1793 case BNX2_LINK_STATUS_10FULL:
1794 bp->line_speed = SPEED_10;
1795 break;
1796 case BNX2_LINK_STATUS_100HALF:
1797 bp->duplex = DUPLEX_HALF;
1798 case BNX2_LINK_STATUS_100BASE_T4:
1799 case BNX2_LINK_STATUS_100FULL:
1800 bp->line_speed = SPEED_100;
1801 break;
1802 case BNX2_LINK_STATUS_1000HALF:
1803 bp->duplex = DUPLEX_HALF;
1804 case BNX2_LINK_STATUS_1000FULL:
1805 bp->line_speed = SPEED_1000;
1806 break;
1807 case BNX2_LINK_STATUS_2500HALF:
1808 bp->duplex = DUPLEX_HALF;
1809 case BNX2_LINK_STATUS_2500FULL:
1810 bp->line_speed = SPEED_2500;
1811 break;
1812 default:
1813 bp->line_speed = 0;
1814 break;
1815 }
1816
0d8a6571
MC
1817 bp->flow_ctrl = 0;
1818 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
1819 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1820 if (bp->duplex == DUPLEX_FULL)
1821 bp->flow_ctrl = bp->req_flow_ctrl;
1822 } else {
1823 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
1824 bp->flow_ctrl |= FLOW_CTRL_TX;
1825 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
1826 bp->flow_ctrl |= FLOW_CTRL_RX;
1827 }
1828
1829 old_port = bp->phy_port;
1830 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
1831 bp->phy_port = PORT_FIBRE;
1832 else
1833 bp->phy_port = PORT_TP;
1834
1835 if (old_port != bp->phy_port)
1836 bnx2_set_default_link(bp);
1837
0d8a6571
MC
1838 }
1839 if (bp->link_up != link_up)
1840 bnx2_report_link(bp);
1841
1842 bnx2_set_mac_link(bp);
1843}
1844
1845static int
1846bnx2_set_remote_link(struct bnx2 *bp)
1847{
1848 u32 evt_code;
1849
2726d6e1 1850 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
0d8a6571
MC
1851 switch (evt_code) {
1852 case BNX2_FW_EVT_CODE_LINK_EVENT:
1853 bnx2_remote_phy_event(bp);
1854 break;
1855 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
1856 default:
df149d70 1857 bnx2_send_heart_beat(bp);
0d8a6571
MC
1858 break;
1859 }
1860 return 0;
1861}
1862
b6016b76
MC
1863static int
1864bnx2_setup_copper_phy(struct bnx2 *bp)
1865{
1866 u32 bmcr;
1867 u32 new_bmcr;
1868
ca58c3af 1869 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76
MC
1870
1871 if (bp->autoneg & AUTONEG_SPEED) {
1872 u32 adv_reg, adv1000_reg;
1873 u32 new_adv_reg = 0;
1874 u32 new_adv1000_reg = 0;
1875
ca58c3af 1876 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
b6016b76
MC
1877 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
1878 ADVERTISE_PAUSE_ASYM);
1879
1880 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
1881 adv1000_reg &= PHY_ALL_1000_SPEED;
1882
1883 if (bp->advertising & ADVERTISED_10baseT_Half)
1884 new_adv_reg |= ADVERTISE_10HALF;
1885 if (bp->advertising & ADVERTISED_10baseT_Full)
1886 new_adv_reg |= ADVERTISE_10FULL;
1887 if (bp->advertising & ADVERTISED_100baseT_Half)
1888 new_adv_reg |= ADVERTISE_100HALF;
1889 if (bp->advertising & ADVERTISED_100baseT_Full)
1890 new_adv_reg |= ADVERTISE_100FULL;
1891 if (bp->advertising & ADVERTISED_1000baseT_Full)
1892 new_adv1000_reg |= ADVERTISE_1000FULL;
6aa20a22 1893
b6016b76
MC
1894 new_adv_reg |= ADVERTISE_CSMA;
1895
1896 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
1897
1898 if ((adv1000_reg != new_adv1000_reg) ||
1899 (adv_reg != new_adv_reg) ||
1900 ((bmcr & BMCR_ANENABLE) == 0)) {
1901
ca58c3af 1902 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
b6016b76 1903 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
ca58c3af 1904 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
b6016b76
MC
1905 BMCR_ANENABLE);
1906 }
1907 else if (bp->link_up) {
1908 /* Flow ctrl may have changed from auto to forced */
1909 /* or vice-versa. */
1910
1911 bnx2_resolve_flow_ctrl(bp);
1912 bnx2_set_mac_link(bp);
1913 }
1914 return 0;
1915 }
1916
1917 new_bmcr = 0;
1918 if (bp->req_line_speed == SPEED_100) {
1919 new_bmcr |= BMCR_SPEED100;
1920 }
1921 if (bp->req_duplex == DUPLEX_FULL) {
1922 new_bmcr |= BMCR_FULLDPLX;
1923 }
1924 if (new_bmcr != bmcr) {
1925 u32 bmsr;
b6016b76 1926
ca58c3af
MC
1927 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1928 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
6aa20a22 1929
b6016b76
MC
1930 if (bmsr & BMSR_LSTATUS) {
1931 /* Force link down */
ca58c3af 1932 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
a16dda0e
MC
1933 spin_unlock_bh(&bp->phy_lock);
1934 msleep(50);
1935 spin_lock_bh(&bp->phy_lock);
1936
ca58c3af
MC
1937 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1938 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
b6016b76
MC
1939 }
1940
ca58c3af 1941 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
b6016b76
MC
1942
1943 /* Normally, the new speed is setup after the link has
1944 * gone down and up again. In some cases, link will not go
1945 * down so we need to set up the new speed here.
1946 */
1947 if (bmsr & BMSR_LSTATUS) {
1948 bp->line_speed = bp->req_line_speed;
1949 bp->duplex = bp->req_duplex;
1950 bnx2_resolve_flow_ctrl(bp);
1951 bnx2_set_mac_link(bp);
1952 }
27a005b8
MC
1953 } else {
1954 bnx2_resolve_flow_ctrl(bp);
1955 bnx2_set_mac_link(bp);
b6016b76
MC
1956 }
1957 return 0;
1958}
1959
1960static int
0d8a6571 1961bnx2_setup_phy(struct bnx2 *bp, u8 port)
b6016b76
MC
1962{
1963 if (bp->loopback == MAC_LOOPBACK)
1964 return 0;
1965
583c28e5 1966 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
0d8a6571 1967 return (bnx2_setup_serdes_phy(bp, port));
b6016b76
MC
1968 }
1969 else {
1970 return (bnx2_setup_copper_phy(bp));
1971 }
1972}
1973
27a005b8 1974static int
9a120bc5 1975bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
27a005b8
MC
1976{
1977 u32 val;
1978
1979 bp->mii_bmcr = MII_BMCR + 0x10;
1980 bp->mii_bmsr = MII_BMSR + 0x10;
1981 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
1982 bp->mii_adv = MII_ADVERTISE + 0x10;
1983 bp->mii_lpa = MII_LPA + 0x10;
1984 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
1985
1986 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
1987 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
1988
1989 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
9a120bc5
MC
1990 if (reset_phy)
1991 bnx2_reset_phy(bp);
27a005b8
MC
1992
1993 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
1994
1995 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
1996 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
1997 val |= MII_BNX2_SD_1000XCTL1_FIBER;
1998 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
1999
2000 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2001 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
583c28e5 2002 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
27a005b8
MC
2003 val |= BCM5708S_UP1_2G5;
2004 else
2005 val &= ~BCM5708S_UP1_2G5;
2006 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2007
2008 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2009 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2010 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2011 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2012
2013 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2014
2015 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2016 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2017 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2018
2019 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2020
2021 return 0;
2022}
2023
b6016b76 2024static int
9a120bc5 2025bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
5b0c76ad
MC
2026{
2027 u32 val;
2028
9a120bc5
MC
2029 if (reset_phy)
2030 bnx2_reset_phy(bp);
27a005b8
MC
2031
2032 bp->mii_up1 = BCM5708S_UP1;
2033
5b0c76ad
MC
2034 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2035 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2036 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2037
2038 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2039 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2040 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2041
2042 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2043 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2044 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2045
583c28e5 2046 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
5b0c76ad
MC
2047 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2048 val |= BCM5708S_UP1_2G5;
2049 bnx2_write_phy(bp, BCM5708S_UP1, val);
2050 }
2051
2052 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
dda1e390
MC
2053 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
2054 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
5b0c76ad
MC
2055 /* increase tx signal amplitude */
2056 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2057 BCM5708S_BLK_ADDR_TX_MISC);
2058 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2059 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2060 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2061 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2062 }
2063
2726d6e1 2064 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
5b0c76ad
MC
2065 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2066
2067 if (val) {
2068 u32 is_backplane;
2069
2726d6e1 2070 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
5b0c76ad
MC
2071 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2072 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2073 BCM5708S_BLK_ADDR_TX_MISC);
2074 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2075 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2076 BCM5708S_BLK_ADDR_DIG);
2077 }
2078 }
2079 return 0;
2080}
2081
2082static int
9a120bc5 2083bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
b6016b76 2084{
9a120bc5
MC
2085 if (reset_phy)
2086 bnx2_reset_phy(bp);
27a005b8 2087
583c28e5 2088 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
b6016b76 2089
59b47d8a
MC
2090 if (CHIP_NUM(bp) == CHIP_NUM_5706)
2091 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
b6016b76
MC
2092
2093 if (bp->dev->mtu > 1500) {
2094 u32 val;
2095
2096 /* Set extended packet length bit */
2097 bnx2_write_phy(bp, 0x18, 0x7);
2098 bnx2_read_phy(bp, 0x18, &val);
2099 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2100
2101 bnx2_write_phy(bp, 0x1c, 0x6c00);
2102 bnx2_read_phy(bp, 0x1c, &val);
2103 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2104 }
2105 else {
2106 u32 val;
2107
2108 bnx2_write_phy(bp, 0x18, 0x7);
2109 bnx2_read_phy(bp, 0x18, &val);
2110 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2111
2112 bnx2_write_phy(bp, 0x1c, 0x6c00);
2113 bnx2_read_phy(bp, 0x1c, &val);
2114 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2115 }
2116
2117 return 0;
2118}
2119
2120static int
9a120bc5 2121bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
b6016b76 2122{
5b0c76ad
MC
2123 u32 val;
2124
9a120bc5
MC
2125 if (reset_phy)
2126 bnx2_reset_phy(bp);
27a005b8 2127
583c28e5 2128 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
b6016b76
MC
2129 bnx2_write_phy(bp, 0x18, 0x0c00);
2130 bnx2_write_phy(bp, 0x17, 0x000a);
2131 bnx2_write_phy(bp, 0x15, 0x310b);
2132 bnx2_write_phy(bp, 0x17, 0x201f);
2133 bnx2_write_phy(bp, 0x15, 0x9506);
2134 bnx2_write_phy(bp, 0x17, 0x401f);
2135 bnx2_write_phy(bp, 0x15, 0x14e2);
2136 bnx2_write_phy(bp, 0x18, 0x0400);
2137 }
2138
583c28e5 2139 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
b659f44e
MC
2140 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2141 MII_BNX2_DSP_EXPAND_REG | 0x8);
2142 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2143 val &= ~(1 << 8);
2144 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2145 }
2146
b6016b76 2147 if (bp->dev->mtu > 1500) {
b6016b76
MC
2148 /* Set extended packet length bit */
2149 bnx2_write_phy(bp, 0x18, 0x7);
2150 bnx2_read_phy(bp, 0x18, &val);
2151 bnx2_write_phy(bp, 0x18, val | 0x4000);
2152
2153 bnx2_read_phy(bp, 0x10, &val);
2154 bnx2_write_phy(bp, 0x10, val | 0x1);
2155 }
2156 else {
b6016b76
MC
2157 bnx2_write_phy(bp, 0x18, 0x7);
2158 bnx2_read_phy(bp, 0x18, &val);
2159 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2160
2161 bnx2_read_phy(bp, 0x10, &val);
2162 bnx2_write_phy(bp, 0x10, val & ~0x1);
2163 }
2164
5b0c76ad
MC
2165 /* ethernet@wirespeed */
2166 bnx2_write_phy(bp, 0x18, 0x7007);
2167 bnx2_read_phy(bp, 0x18, &val);
2168 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
b6016b76
MC
2169 return 0;
2170}
2171
2172
2173static int
9a120bc5 2174bnx2_init_phy(struct bnx2 *bp, int reset_phy)
b6016b76
MC
2175{
2176 u32 val;
2177 int rc = 0;
2178
583c28e5
MC
2179 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2180 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
b6016b76 2181
ca58c3af
MC
2182 bp->mii_bmcr = MII_BMCR;
2183 bp->mii_bmsr = MII_BMSR;
27a005b8 2184 bp->mii_bmsr1 = MII_BMSR;
ca58c3af
MC
2185 bp->mii_adv = MII_ADVERTISE;
2186 bp->mii_lpa = MII_LPA;
2187
b6016b76
MC
2188 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2189
583c28e5 2190 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
0d8a6571
MC
2191 goto setup_phy;
2192
b6016b76
MC
2193 bnx2_read_phy(bp, MII_PHYSID1, &val);
2194 bp->phy_id = val << 16;
2195 bnx2_read_phy(bp, MII_PHYSID2, &val);
2196 bp->phy_id |= val & 0xffff;
2197
583c28e5 2198 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
5b0c76ad 2199 if (CHIP_NUM(bp) == CHIP_NUM_5706)
9a120bc5 2200 rc = bnx2_init_5706s_phy(bp, reset_phy);
5b0c76ad 2201 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
9a120bc5 2202 rc = bnx2_init_5708s_phy(bp, reset_phy);
27a005b8 2203 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
9a120bc5 2204 rc = bnx2_init_5709s_phy(bp, reset_phy);
b6016b76
MC
2205 }
2206 else {
9a120bc5 2207 rc = bnx2_init_copper_phy(bp, reset_phy);
b6016b76
MC
2208 }
2209
0d8a6571
MC
2210setup_phy:
2211 if (!rc)
2212 rc = bnx2_setup_phy(bp, bp->phy_port);
b6016b76
MC
2213
2214 return rc;
2215}
2216
2217static int
2218bnx2_set_mac_loopback(struct bnx2 *bp)
2219{
2220 u32 mac_mode;
2221
2222 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2223 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2224 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2225 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2226 bp->link_up = 1;
2227 return 0;
2228}
2229
bc5a0690
MC
2230static int bnx2_test_link(struct bnx2 *);
2231
2232static int
2233bnx2_set_phy_loopback(struct bnx2 *bp)
2234{
2235 u32 mac_mode;
2236 int rc, i;
2237
2238 spin_lock_bh(&bp->phy_lock);
ca58c3af 2239 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
bc5a0690
MC
2240 BMCR_SPEED1000);
2241 spin_unlock_bh(&bp->phy_lock);
2242 if (rc)
2243 return rc;
2244
2245 for (i = 0; i < 10; i++) {
2246 if (bnx2_test_link(bp) == 0)
2247 break;
80be4434 2248 msleep(100);
bc5a0690
MC
2249 }
2250
2251 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2252 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2253 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
59b47d8a 2254 BNX2_EMAC_MODE_25G_MODE);
bc5a0690
MC
2255
2256 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2257 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2258 bp->link_up = 1;
2259 return 0;
2260}
2261
b6016b76 2262static int
a2f13890 2263bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
b6016b76
MC
2264{
2265 int i;
2266 u32 val;
2267
b6016b76
MC
2268 bp->fw_wr_seq++;
2269 msg_data |= bp->fw_wr_seq;
2270
2726d6e1 2271 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
b6016b76 2272
a2f13890
MC
2273 if (!ack)
2274 return 0;
2275
b6016b76 2276 /* wait for an acknowledgement. */
b090ae2b
MC
2277 for (i = 0; i < (FW_ACK_TIME_OUT_MS / 10); i++) {
2278 msleep(10);
b6016b76 2279
2726d6e1 2280 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
b6016b76
MC
2281
2282 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2283 break;
2284 }
b090ae2b
MC
2285 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2286 return 0;
b6016b76
MC
2287
2288 /* If we timed out, inform the firmware that this is the case. */
b090ae2b
MC
2289 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
2290 if (!silent)
2291 printk(KERN_ERR PFX "fw sync timeout, reset code = "
2292 "%x\n", msg_data);
b6016b76
MC
2293
2294 msg_data &= ~BNX2_DRV_MSG_CODE;
2295 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2296
2726d6e1 2297 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
b6016b76 2298
b6016b76
MC
2299 return -EBUSY;
2300 }
2301
b090ae2b
MC
2302 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2303 return -EIO;
2304
b6016b76
MC
2305 return 0;
2306}
2307
59b47d8a
MC
2308static int
2309bnx2_init_5709_context(struct bnx2 *bp)
2310{
2311 int i, ret = 0;
2312 u32 val;
2313
2314 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2315 val |= (BCM_PAGE_BITS - 8) << 16;
2316 REG_WR(bp, BNX2_CTX_COMMAND, val);
641bdcd5
MC
2317 for (i = 0; i < 10; i++) {
2318 val = REG_RD(bp, BNX2_CTX_COMMAND);
2319 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2320 break;
2321 udelay(2);
2322 }
2323 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2324 return -EBUSY;
2325
59b47d8a
MC
2326 for (i = 0; i < bp->ctx_pages; i++) {
2327 int j;
2328
352f7687
MC
2329 if (bp->ctx_blk[i])
2330 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2331 else
2332 return -ENOMEM;
2333
59b47d8a
MC
2334 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2335 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2336 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2337 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2338 (u64) bp->ctx_blk_mapping[i] >> 32);
2339 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2340 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2341 for (j = 0; j < 10; j++) {
2342
2343 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2344 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2345 break;
2346 udelay(5);
2347 }
2348 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2349 ret = -EBUSY;
2350 break;
2351 }
2352 }
2353 return ret;
2354}
2355
b6016b76
MC
2356static void
2357bnx2_init_context(struct bnx2 *bp)
2358{
2359 u32 vcid;
2360
2361 vcid = 96;
2362 while (vcid) {
2363 u32 vcid_addr, pcid_addr, offset;
7947b20e 2364 int i;
b6016b76
MC
2365
2366 vcid--;
2367
2368 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2369 u32 new_vcid;
2370
2371 vcid_addr = GET_PCID_ADDR(vcid);
2372 if (vcid & 0x8) {
2373 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2374 }
2375 else {
2376 new_vcid = vcid;
2377 }
2378 pcid_addr = GET_PCID_ADDR(new_vcid);
2379 }
2380 else {
2381 vcid_addr = GET_CID_ADDR(vcid);
2382 pcid_addr = vcid_addr;
2383 }
2384
7947b20e
MC
2385 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2386 vcid_addr += (i << PHY_CTX_SHIFT);
2387 pcid_addr += (i << PHY_CTX_SHIFT);
b6016b76 2388
5d5d0015 2389 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
7947b20e 2390 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
b6016b76 2391
7947b20e
MC
2392 /* Zero out the context. */
2393 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
62a8313c 2394 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
7947b20e 2395 }
b6016b76
MC
2396 }
2397}
2398
2399static int
2400bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2401{
2402 u16 *good_mbuf;
2403 u32 good_mbuf_cnt;
2404 u32 val;
2405
2406 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2407 if (good_mbuf == NULL) {
2408 printk(KERN_ERR PFX "Failed to allocate memory in "
2409 "bnx2_alloc_bad_rbuf\n");
2410 return -ENOMEM;
2411 }
2412
2413 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2414 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2415
2416 good_mbuf_cnt = 0;
2417
2418 /* Allocate a bunch of mbufs and save the good ones in an array. */
2726d6e1 2419 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
b6016b76 2420 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
2726d6e1
MC
2421 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2422 BNX2_RBUF_COMMAND_ALLOC_REQ);
b6016b76 2423
2726d6e1 2424 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
b6016b76
MC
2425
2426 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2427
2428 /* The addresses with Bit 9 set are bad memory blocks. */
2429 if (!(val & (1 << 9))) {
2430 good_mbuf[good_mbuf_cnt] = (u16) val;
2431 good_mbuf_cnt++;
2432 }
2433
2726d6e1 2434 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
b6016b76
MC
2435 }
2436
2437 /* Free the good ones back to the mbuf pool thus discarding
2438 * all the bad ones. */
2439 while (good_mbuf_cnt) {
2440 good_mbuf_cnt--;
2441
2442 val = good_mbuf[good_mbuf_cnt];
2443 val = (val << 9) | val | 1;
2444
2726d6e1 2445 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
b6016b76
MC
2446 }
2447 kfree(good_mbuf);
2448 return 0;
2449}
2450
2451static void
5fcaed01 2452bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
b6016b76
MC
2453{
2454 u32 val;
b6016b76
MC
2455
2456 val = (mac_addr[0] << 8) | mac_addr[1];
2457
5fcaed01 2458 REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
b6016b76 2459
6aa20a22 2460 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
b6016b76
MC
2461 (mac_addr[4] << 8) | mac_addr[5];
2462
5fcaed01 2463 REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
b6016b76
MC
2464}
2465
47bf4246 2466static inline int
bb4f98ab 2467bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
47bf4246
MC
2468{
2469 dma_addr_t mapping;
bb4f98ab 2470 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
47bf4246 2471 struct rx_bd *rxbd =
bb4f98ab 2472 &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
47bf4246
MC
2473 struct page *page = alloc_page(GFP_ATOMIC);
2474
2475 if (!page)
2476 return -ENOMEM;
2477 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2478 PCI_DMA_FROMDEVICE);
2479 rx_pg->page = page;
2480 pci_unmap_addr_set(rx_pg, mapping, mapping);
2481 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2482 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2483 return 0;
2484}
2485
2486static void
bb4f98ab 2487bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
47bf4246 2488{
bb4f98ab 2489 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
47bf4246
MC
2490 struct page *page = rx_pg->page;
2491
2492 if (!page)
2493 return;
2494
2495 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping), PAGE_SIZE,
2496 PCI_DMA_FROMDEVICE);
2497
2498 __free_page(page);
2499 rx_pg->page = NULL;
2500}
2501
b6016b76 2502static inline int
bb4f98ab 2503bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
b6016b76
MC
2504{
2505 struct sk_buff *skb;
bb4f98ab 2506 struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
b6016b76 2507 dma_addr_t mapping;
bb4f98ab 2508 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
b6016b76
MC
2509 unsigned long align;
2510
932f3772 2511 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
b6016b76
MC
2512 if (skb == NULL) {
2513 return -ENOMEM;
2514 }
2515
59b47d8a
MC
2516 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2517 skb_reserve(skb, BNX2_RX_ALIGN - align);
b6016b76 2518
b6016b76
MC
2519 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
2520 PCI_DMA_FROMDEVICE);
2521
2522 rx_buf->skb = skb;
2523 pci_unmap_addr_set(rx_buf, mapping, mapping);
2524
2525 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2526 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2527
bb4f98ab 2528 rxr->rx_prod_bseq += bp->rx_buf_use_size;
b6016b76
MC
2529
2530 return 0;
2531}
2532
da3e4fbe 2533static int
35efa7c1 2534bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
b6016b76 2535{
43e80b89 2536 struct status_block *sblk = bnapi->status_blk.msi;
b6016b76 2537 u32 new_link_state, old_link_state;
da3e4fbe 2538 int is_set = 1;
b6016b76 2539
da3e4fbe
MC
2540 new_link_state = sblk->status_attn_bits & event;
2541 old_link_state = sblk->status_attn_bits_ack & event;
b6016b76 2542 if (new_link_state != old_link_state) {
da3e4fbe
MC
2543 if (new_link_state)
2544 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2545 else
2546 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2547 } else
2548 is_set = 0;
2549
2550 return is_set;
2551}
2552
2553static void
35efa7c1 2554bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
da3e4fbe 2555{
74ecc62d
MC
2556 spin_lock(&bp->phy_lock);
2557
2558 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
b6016b76 2559 bnx2_set_link(bp);
35efa7c1 2560 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
0d8a6571
MC
2561 bnx2_set_remote_link(bp);
2562
74ecc62d
MC
2563 spin_unlock(&bp->phy_lock);
2564
b6016b76
MC
2565}
2566
ead7270b 2567static inline u16
35efa7c1 2568bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
ead7270b
MC
2569{
2570 u16 cons;
2571
43e80b89
MC
2572 /* Tell compiler that status block fields can change. */
2573 barrier();
2574 cons = *bnapi->hw_tx_cons_ptr;
ead7270b
MC
2575 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2576 cons++;
2577 return cons;
2578}
2579
57851d84
MC
2580static int
2581bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
b6016b76 2582{
35e9010b 2583 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
b6016b76 2584 u16 hw_cons, sw_cons, sw_ring_cons;
706bf240
BL
2585 int tx_pkt = 0, index;
2586 struct netdev_queue *txq;
2587
2588 index = (bnapi - bp->bnx2_napi);
2589 txq = netdev_get_tx_queue(bp->dev, index);
b6016b76 2590
35efa7c1 2591 hw_cons = bnx2_get_hw_tx_cons(bnapi);
35e9010b 2592 sw_cons = txr->tx_cons;
b6016b76
MC
2593
2594 while (sw_cons != hw_cons) {
2595 struct sw_bd *tx_buf;
2596 struct sk_buff *skb;
2597 int i, last;
2598
2599 sw_ring_cons = TX_RING_IDX(sw_cons);
2600
35e9010b 2601 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
b6016b76 2602 skb = tx_buf->skb;
1d39ed56 2603
b6016b76 2604 /* partial BD completions possible with TSO packets */
89114afd 2605 if (skb_is_gso(skb)) {
b6016b76
MC
2606 u16 last_idx, last_ring_idx;
2607
2608 last_idx = sw_cons +
2609 skb_shinfo(skb)->nr_frags + 1;
2610 last_ring_idx = sw_ring_cons +
2611 skb_shinfo(skb)->nr_frags + 1;
2612 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2613 last_idx++;
2614 }
2615 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2616 break;
2617 }
2618 }
1d39ed56 2619
b6016b76
MC
2620 pci_unmap_single(bp->pdev, pci_unmap_addr(tx_buf, mapping),
2621 skb_headlen(skb), PCI_DMA_TODEVICE);
2622
2623 tx_buf->skb = NULL;
2624 last = skb_shinfo(skb)->nr_frags;
2625
2626 for (i = 0; i < last; i++) {
2627 sw_cons = NEXT_TX_BD(sw_cons);
2628
2629 pci_unmap_page(bp->pdev,
2630 pci_unmap_addr(
35e9010b 2631 &txr->tx_buf_ring[TX_RING_IDX(sw_cons)],
b6016b76
MC
2632 mapping),
2633 skb_shinfo(skb)->frags[i].size,
2634 PCI_DMA_TODEVICE);
2635 }
2636
2637 sw_cons = NEXT_TX_BD(sw_cons);
2638
745720e5 2639 dev_kfree_skb(skb);
57851d84
MC
2640 tx_pkt++;
2641 if (tx_pkt == budget)
2642 break;
b6016b76 2643
35efa7c1 2644 hw_cons = bnx2_get_hw_tx_cons(bnapi);
b6016b76
MC
2645 }
2646
35e9010b
MC
2647 txr->hw_tx_cons = hw_cons;
2648 txr->tx_cons = sw_cons;
706bf240 2649
2f8af120 2650 /* Need to make the tx_cons update visible to bnx2_start_xmit()
706bf240 2651 * before checking for netif_tx_queue_stopped(). Without the
2f8af120
MC
2652 * memory barrier, there is a small possibility that bnx2_start_xmit()
2653 * will miss it and cause the queue to be stopped forever.
2654 */
2655 smp_mb();
b6016b76 2656
706bf240 2657 if (unlikely(netif_tx_queue_stopped(txq)) &&
35e9010b 2658 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
706bf240
BL
2659 __netif_tx_lock(txq, smp_processor_id());
2660 if ((netif_tx_queue_stopped(txq)) &&
35e9010b 2661 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
706bf240
BL
2662 netif_tx_wake_queue(txq);
2663 __netif_tx_unlock(txq);
b6016b76 2664 }
706bf240 2665
57851d84 2666 return tx_pkt;
b6016b76
MC
2667}
2668
1db82f2a 2669static void
bb4f98ab 2670bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
a1f60190 2671 struct sk_buff *skb, int count)
1db82f2a
MC
2672{
2673 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2674 struct rx_bd *cons_bd, *prod_bd;
2675 dma_addr_t mapping;
2676 int i;
bb4f98ab
MC
2677 u16 hw_prod = rxr->rx_pg_prod, prod;
2678 u16 cons = rxr->rx_pg_cons;
1db82f2a
MC
2679
2680 for (i = 0; i < count; i++) {
2681 prod = RX_PG_RING_IDX(hw_prod);
2682
bb4f98ab
MC
2683 prod_rx_pg = &rxr->rx_pg_ring[prod];
2684 cons_rx_pg = &rxr->rx_pg_ring[cons];
2685 cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2686 prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
1db82f2a
MC
2687
2688 if (i == 0 && skb) {
2689 struct page *page;
2690 struct skb_shared_info *shinfo;
2691
2692 shinfo = skb_shinfo(skb);
2693 shinfo->nr_frags--;
2694 page = shinfo->frags[shinfo->nr_frags].page;
2695 shinfo->frags[shinfo->nr_frags].page = NULL;
2696 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2697 PCI_DMA_FROMDEVICE);
2698 cons_rx_pg->page = page;
2699 pci_unmap_addr_set(cons_rx_pg, mapping, mapping);
2700 dev_kfree_skb(skb);
2701 }
2702 if (prod != cons) {
2703 prod_rx_pg->page = cons_rx_pg->page;
2704 cons_rx_pg->page = NULL;
2705 pci_unmap_addr_set(prod_rx_pg, mapping,
2706 pci_unmap_addr(cons_rx_pg, mapping));
2707
2708 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2709 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2710
2711 }
2712 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2713 hw_prod = NEXT_RX_BD(hw_prod);
2714 }
bb4f98ab
MC
2715 rxr->rx_pg_prod = hw_prod;
2716 rxr->rx_pg_cons = cons;
1db82f2a
MC
2717}
2718
b6016b76 2719static inline void
bb4f98ab
MC
2720bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2721 struct sk_buff *skb, u16 cons, u16 prod)
b6016b76 2722{
236b6394
MC
2723 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2724 struct rx_bd *cons_bd, *prod_bd;
2725
bb4f98ab
MC
2726 cons_rx_buf = &rxr->rx_buf_ring[cons];
2727 prod_rx_buf = &rxr->rx_buf_ring[prod];
b6016b76
MC
2728
2729 pci_dma_sync_single_for_device(bp->pdev,
2730 pci_unmap_addr(cons_rx_buf, mapping),
601d3d18 2731 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
b6016b76 2732
bb4f98ab 2733 rxr->rx_prod_bseq += bp->rx_buf_use_size;
b6016b76 2734
236b6394 2735 prod_rx_buf->skb = skb;
b6016b76 2736
236b6394
MC
2737 if (cons == prod)
2738 return;
b6016b76 2739
236b6394
MC
2740 pci_unmap_addr_set(prod_rx_buf, mapping,
2741 pci_unmap_addr(cons_rx_buf, mapping));
2742
bb4f98ab
MC
2743 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2744 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
236b6394
MC
2745 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2746 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
b6016b76
MC
2747}
2748
85833c62 2749static int
bb4f98ab 2750bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, struct sk_buff *skb,
a1f60190
MC
2751 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2752 u32 ring_idx)
85833c62
MC
2753{
2754 int err;
2755 u16 prod = ring_idx & 0xffff;
2756
bb4f98ab 2757 err = bnx2_alloc_rx_skb(bp, rxr, prod);
85833c62 2758 if (unlikely(err)) {
bb4f98ab 2759 bnx2_reuse_rx_skb(bp, rxr, skb, (u16) (ring_idx >> 16), prod);
1db82f2a
MC
2760 if (hdr_len) {
2761 unsigned int raw_len = len + 4;
2762 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
2763
bb4f98ab 2764 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
1db82f2a 2765 }
85833c62
MC
2766 return err;
2767 }
2768
d89cb6af 2769 skb_reserve(skb, BNX2_RX_OFFSET);
85833c62
MC
2770 pci_unmap_single(bp->pdev, dma_addr, bp->rx_buf_use_size,
2771 PCI_DMA_FROMDEVICE);
2772
1db82f2a
MC
2773 if (hdr_len == 0) {
2774 skb_put(skb, len);
2775 return 0;
2776 } else {
2777 unsigned int i, frag_len, frag_size, pages;
2778 struct sw_pg *rx_pg;
bb4f98ab
MC
2779 u16 pg_cons = rxr->rx_pg_cons;
2780 u16 pg_prod = rxr->rx_pg_prod;
1db82f2a
MC
2781
2782 frag_size = len + 4 - hdr_len;
2783 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
2784 skb_put(skb, hdr_len);
2785
2786 for (i = 0; i < pages; i++) {
2787 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
2788 if (unlikely(frag_len <= 4)) {
2789 unsigned int tail = 4 - frag_len;
2790
bb4f98ab
MC
2791 rxr->rx_pg_cons = pg_cons;
2792 rxr->rx_pg_prod = pg_prod;
2793 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
a1f60190 2794 pages - i);
1db82f2a
MC
2795 skb->len -= tail;
2796 if (i == 0) {
2797 skb->tail -= tail;
2798 } else {
2799 skb_frag_t *frag =
2800 &skb_shinfo(skb)->frags[i - 1];
2801 frag->size -= tail;
2802 skb->data_len -= tail;
2803 skb->truesize -= tail;
2804 }
2805 return 0;
2806 }
bb4f98ab 2807 rx_pg = &rxr->rx_pg_ring[pg_cons];
1db82f2a
MC
2808
2809 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping),
2810 PAGE_SIZE, PCI_DMA_FROMDEVICE);
2811
2812 if (i == pages - 1)
2813 frag_len -= 4;
2814
2815 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
2816 rx_pg->page = NULL;
2817
bb4f98ab
MC
2818 err = bnx2_alloc_rx_page(bp, rxr,
2819 RX_PG_RING_IDX(pg_prod));
1db82f2a 2820 if (unlikely(err)) {
bb4f98ab
MC
2821 rxr->rx_pg_cons = pg_cons;
2822 rxr->rx_pg_prod = pg_prod;
2823 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
a1f60190 2824 pages - i);
1db82f2a
MC
2825 return err;
2826 }
2827
2828 frag_size -= frag_len;
2829 skb->data_len += frag_len;
2830 skb->truesize += frag_len;
2831 skb->len += frag_len;
2832
2833 pg_prod = NEXT_RX_BD(pg_prod);
2834 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
2835 }
bb4f98ab
MC
2836 rxr->rx_pg_prod = pg_prod;
2837 rxr->rx_pg_cons = pg_cons;
1db82f2a 2838 }
85833c62
MC
2839 return 0;
2840}
2841
c09c2627 2842static inline u16
35efa7c1 2843bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
c09c2627 2844{
bb4f98ab
MC
2845 u16 cons;
2846
43e80b89
MC
2847 /* Tell compiler that status block fields can change. */
2848 barrier();
2849 cons = *bnapi->hw_rx_cons_ptr;
c09c2627
MC
2850 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
2851 cons++;
2852 return cons;
2853}
2854
b6016b76 2855static int
35efa7c1 2856bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
b6016b76 2857{
bb4f98ab 2858 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
b6016b76
MC
2859 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
2860 struct l2_fhdr *rx_hdr;
1db82f2a 2861 int rx_pkt = 0, pg_ring_used = 0;
b6016b76 2862
35efa7c1 2863 hw_cons = bnx2_get_hw_rx_cons(bnapi);
bb4f98ab
MC
2864 sw_cons = rxr->rx_cons;
2865 sw_prod = rxr->rx_prod;
b6016b76
MC
2866
2867 /* Memory barrier necessary as speculative reads of the rx
2868 * buffer can be ahead of the index in the status block
2869 */
2870 rmb();
2871 while (sw_cons != hw_cons) {
1db82f2a 2872 unsigned int len, hdr_len;
ade2bfe7 2873 u32 status;
b6016b76
MC
2874 struct sw_bd *rx_buf;
2875 struct sk_buff *skb;
236b6394 2876 dma_addr_t dma_addr;
f22828e8
MC
2877 u16 vtag = 0;
2878 int hw_vlan __maybe_unused = 0;
b6016b76
MC
2879
2880 sw_ring_cons = RX_RING_IDX(sw_cons);
2881 sw_ring_prod = RX_RING_IDX(sw_prod);
2882
bb4f98ab 2883 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
b6016b76 2884 skb = rx_buf->skb;
236b6394
MC
2885
2886 rx_buf->skb = NULL;
2887
2888 dma_addr = pci_unmap_addr(rx_buf, mapping);
2889
2890 pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
601d3d18
BL
2891 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
2892 PCI_DMA_FROMDEVICE);
b6016b76
MC
2893
2894 rx_hdr = (struct l2_fhdr *) skb->data;
1db82f2a 2895 len = rx_hdr->l2_fhdr_pkt_len;
b6016b76 2896
ade2bfe7 2897 if ((status = rx_hdr->l2_fhdr_status) &
b6016b76
MC
2898 (L2_FHDR_ERRORS_BAD_CRC |
2899 L2_FHDR_ERRORS_PHY_DECODE |
2900 L2_FHDR_ERRORS_ALIGNMENT |
2901 L2_FHDR_ERRORS_TOO_SHORT |
2902 L2_FHDR_ERRORS_GIANT_FRAME)) {
2903
bb4f98ab 2904 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
a1f60190 2905 sw_ring_prod);
85833c62 2906 goto next_rx;
b6016b76 2907 }
1db82f2a
MC
2908 hdr_len = 0;
2909 if (status & L2_FHDR_STATUS_SPLIT) {
2910 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
2911 pg_ring_used = 1;
2912 } else if (len > bp->rx_jumbo_thresh) {
2913 hdr_len = bp->rx_jumbo_thresh;
2914 pg_ring_used = 1;
2915 }
2916
2917 len -= 4;
b6016b76 2918
5d5d0015 2919 if (len <= bp->rx_copy_thresh) {
b6016b76
MC
2920 struct sk_buff *new_skb;
2921
f22828e8 2922 new_skb = netdev_alloc_skb(bp->dev, len + 6);
85833c62 2923 if (new_skb == NULL) {
bb4f98ab 2924 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
85833c62
MC
2925 sw_ring_prod);
2926 goto next_rx;
2927 }
b6016b76
MC
2928
2929 /* aligned copy */
d89cb6af 2930 skb_copy_from_linear_data_offset(skb,
f22828e8
MC
2931 BNX2_RX_OFFSET - 6,
2932 new_skb->data, len + 6);
2933 skb_reserve(new_skb, 6);
b6016b76 2934 skb_put(new_skb, len);
b6016b76 2935
bb4f98ab 2936 bnx2_reuse_rx_skb(bp, rxr, skb,
b6016b76
MC
2937 sw_ring_cons, sw_ring_prod);
2938
2939 skb = new_skb;
bb4f98ab 2940 } else if (unlikely(bnx2_rx_skb(bp, rxr, skb, len, hdr_len,
a1f60190 2941 dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
b6016b76 2942 goto next_rx;
b6016b76 2943
f22828e8
MC
2944 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
2945 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) {
2946 vtag = rx_hdr->l2_fhdr_vlan_tag;
2947#ifdef BCM_VLAN
2948 if (bp->vlgrp)
2949 hw_vlan = 1;
2950 else
2951#endif
2952 {
2953 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
2954 __skb_push(skb, 4);
2955
2956 memmove(ve, skb->data + 4, ETH_ALEN * 2);
2957 ve->h_vlan_proto = htons(ETH_P_8021Q);
2958 ve->h_vlan_TCI = htons(vtag);
2959 len += 4;
2960 }
2961 }
2962
b6016b76
MC
2963 skb->protocol = eth_type_trans(skb, bp->dev);
2964
2965 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
d1e100ba 2966 (ntohs(skb->protocol) != 0x8100)) {
b6016b76 2967
745720e5 2968 dev_kfree_skb(skb);
b6016b76
MC
2969 goto next_rx;
2970
2971 }
2972
b6016b76
MC
2973 skb->ip_summed = CHECKSUM_NONE;
2974 if (bp->rx_csum &&
2975 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
2976 L2_FHDR_STATUS_UDP_DATAGRAM))) {
2977
ade2bfe7
MC
2978 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
2979 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
b6016b76
MC
2980 skb->ip_summed = CHECKSUM_UNNECESSARY;
2981 }
2982
2983#ifdef BCM_VLAN
f22828e8
MC
2984 if (hw_vlan)
2985 vlan_hwaccel_receive_skb(skb, bp->vlgrp, vtag);
b6016b76
MC
2986 else
2987#endif
2988 netif_receive_skb(skb);
2989
2990 bp->dev->last_rx = jiffies;
2991 rx_pkt++;
2992
2993next_rx:
b6016b76
MC
2994 sw_cons = NEXT_RX_BD(sw_cons);
2995 sw_prod = NEXT_RX_BD(sw_prod);
2996
2997 if ((rx_pkt == budget))
2998 break;
f4e418f7
MC
2999
3000 /* Refresh hw_cons to see if there is new work */
3001 if (sw_cons == hw_cons) {
35efa7c1 3002 hw_cons = bnx2_get_hw_rx_cons(bnapi);
f4e418f7
MC
3003 rmb();
3004 }
b6016b76 3005 }
bb4f98ab
MC
3006 rxr->rx_cons = sw_cons;
3007 rxr->rx_prod = sw_prod;
b6016b76 3008
1db82f2a 3009 if (pg_ring_used)
bb4f98ab 3010 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
1db82f2a 3011
bb4f98ab 3012 REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
b6016b76 3013
bb4f98ab 3014 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
b6016b76
MC
3015
3016 mmiowb();
3017
3018 return rx_pkt;
3019
3020}
3021
3022/* MSI ISR - The only difference between this and the INTx ISR
3023 * is that the MSI interrupt is always serviced.
3024 */
3025static irqreturn_t
7d12e780 3026bnx2_msi(int irq, void *dev_instance)
b6016b76 3027{
f0ea2e63
MC
3028 struct bnx2_napi *bnapi = dev_instance;
3029 struct bnx2 *bp = bnapi->bp;
3030 struct net_device *dev = bp->dev;
b6016b76 3031
43e80b89 3032 prefetch(bnapi->status_blk.msi);
b6016b76
MC
3033 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3034 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3035 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3036
3037 /* Return here if interrupt is disabled. */
73eef4cd
MC
3038 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3039 return IRQ_HANDLED;
b6016b76 3040
35efa7c1 3041 netif_rx_schedule(dev, &bnapi->napi);
b6016b76 3042
73eef4cd 3043 return IRQ_HANDLED;
b6016b76
MC
3044}
3045
8e6a72c4
MC
3046static irqreturn_t
3047bnx2_msi_1shot(int irq, void *dev_instance)
3048{
f0ea2e63
MC
3049 struct bnx2_napi *bnapi = dev_instance;
3050 struct bnx2 *bp = bnapi->bp;
3051 struct net_device *dev = bp->dev;
8e6a72c4 3052
43e80b89 3053 prefetch(bnapi->status_blk.msi);
8e6a72c4
MC
3054
3055 /* Return here if interrupt is disabled. */
3056 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3057 return IRQ_HANDLED;
3058
35efa7c1 3059 netif_rx_schedule(dev, &bnapi->napi);
8e6a72c4
MC
3060
3061 return IRQ_HANDLED;
3062}
3063
b6016b76 3064static irqreturn_t
7d12e780 3065bnx2_interrupt(int irq, void *dev_instance)
b6016b76 3066{
f0ea2e63
MC
3067 struct bnx2_napi *bnapi = dev_instance;
3068 struct bnx2 *bp = bnapi->bp;
3069 struct net_device *dev = bp->dev;
43e80b89 3070 struct status_block *sblk = bnapi->status_blk.msi;
b6016b76
MC
3071
3072 /* When using INTx, it is possible for the interrupt to arrive
3073 * at the CPU before the status block posted prior to the
3074 * interrupt. Reading a register will flush the status block.
3075 * When using MSI, the MSI message will always complete after
3076 * the status block write.
3077 */
35efa7c1 3078 if ((sblk->status_idx == bnapi->last_status_idx) &&
b6016b76
MC
3079 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
3080 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
73eef4cd 3081 return IRQ_NONE;
b6016b76
MC
3082
3083 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3084 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3085 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3086
b8a7ce7b
MC
3087 /* Read back to deassert IRQ immediately to avoid too many
3088 * spurious interrupts.
3089 */
3090 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
3091
b6016b76 3092 /* Return here if interrupt is shared and is disabled. */
73eef4cd
MC
3093 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3094 return IRQ_HANDLED;
b6016b76 3095
35efa7c1
MC
3096 if (netif_rx_schedule_prep(dev, &bnapi->napi)) {
3097 bnapi->last_status_idx = sblk->status_idx;
3098 __netif_rx_schedule(dev, &bnapi->napi);
b8a7ce7b 3099 }
b6016b76 3100
73eef4cd 3101 return IRQ_HANDLED;
b6016b76
MC
3102}
3103
f4e418f7 3104static inline int
43e80b89 3105bnx2_has_fast_work(struct bnx2_napi *bnapi)
f4e418f7 3106{
35e9010b 3107 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
bb4f98ab 3108 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
f4e418f7 3109
bb4f98ab 3110 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
35e9010b 3111 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
f4e418f7 3112 return 1;
43e80b89
MC
3113 return 0;
3114}
3115
3116#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3117 STATUS_ATTN_BITS_TIMER_ABORT)
3118
3119static inline int
3120bnx2_has_work(struct bnx2_napi *bnapi)
3121{
3122 struct status_block *sblk = bnapi->status_blk.msi;
3123
3124 if (bnx2_has_fast_work(bnapi))
3125 return 1;
f4e418f7 3126
da3e4fbe
MC
3127 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3128 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
f4e418f7
MC
3129 return 1;
3130
3131 return 0;
3132}
3133
43e80b89 3134static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
b6016b76 3135{
43e80b89 3136 struct status_block *sblk = bnapi->status_blk.msi;
da3e4fbe
MC
3137 u32 status_attn_bits = sblk->status_attn_bits;
3138 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
b6016b76 3139
da3e4fbe
MC
3140 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3141 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
b6016b76 3142
35efa7c1 3143 bnx2_phy_int(bp, bnapi);
bf5295bb
MC
3144
3145 /* This is needed to take care of transient status
3146 * during link changes.
3147 */
3148 REG_WR(bp, BNX2_HC_COMMAND,
3149 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3150 REG_RD(bp, BNX2_HC_COMMAND);
b6016b76 3151 }
43e80b89
MC
3152}
3153
3154static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3155 int work_done, int budget)
3156{
3157 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3158 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
b6016b76 3159
35e9010b 3160 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
57851d84 3161 bnx2_tx_int(bp, bnapi, 0);
b6016b76 3162
bb4f98ab 3163 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
35efa7c1 3164 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
6aa20a22 3165
6f535763
DM
3166 return work_done;
3167}
3168
f0ea2e63
MC
3169static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3170{
3171 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3172 struct bnx2 *bp = bnapi->bp;
3173 int work_done = 0;
3174 struct status_block_msix *sblk = bnapi->status_blk.msix;
3175
3176 while (1) {
3177 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3178 if (unlikely(work_done >= budget))
3179 break;
3180
3181 bnapi->last_status_idx = sblk->status_idx;
3182 /* status idx must be read before checking for more work. */
3183 rmb();
3184 if (likely(!bnx2_has_fast_work(bnapi))) {
3185
3186 netif_rx_complete(bp->dev, napi);
3187 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3188 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3189 bnapi->last_status_idx);
3190 break;
3191 }
3192 }
3193 return work_done;
3194}
3195
6f535763
DM
3196static int bnx2_poll(struct napi_struct *napi, int budget)
3197{
35efa7c1
MC
3198 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3199 struct bnx2 *bp = bnapi->bp;
6f535763 3200 int work_done = 0;
43e80b89 3201 struct status_block *sblk = bnapi->status_blk.msi;
6f535763
DM
3202
3203 while (1) {
43e80b89
MC
3204 bnx2_poll_link(bp, bnapi);
3205
35efa7c1 3206 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
f4e418f7 3207
6f535763
DM
3208 if (unlikely(work_done >= budget))
3209 break;
3210
35efa7c1 3211 /* bnapi->last_status_idx is used below to tell the hw how
6dee6421
MC
3212 * much work has been processed, so we must read it before
3213 * checking for more work.
3214 */
35efa7c1 3215 bnapi->last_status_idx = sblk->status_idx;
6dee6421 3216 rmb();
35efa7c1 3217 if (likely(!bnx2_has_work(bnapi))) {
6f535763 3218 netif_rx_complete(bp->dev, napi);
f86e82fb 3219 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
6f535763
DM
3220 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3221 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
35efa7c1 3222 bnapi->last_status_idx);
6dee6421 3223 break;
6f535763 3224 }
1269a8a6
MC
3225 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3226 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
6f535763 3227 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
35efa7c1 3228 bnapi->last_status_idx);
1269a8a6 3229
6f535763
DM
3230 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3231 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
35efa7c1 3232 bnapi->last_status_idx);
6f535763
DM
3233 break;
3234 }
b6016b76
MC
3235 }
3236
bea3348e 3237 return work_done;
b6016b76
MC
3238}
3239
932ff279 3240/* Called with rtnl_lock from vlan functions and also netif_tx_lock
b6016b76
MC
3241 * from set_multicast.
3242 */
3243static void
3244bnx2_set_rx_mode(struct net_device *dev)
3245{
972ec0d4 3246 struct bnx2 *bp = netdev_priv(dev);
b6016b76 3247 u32 rx_mode, sort_mode;
5fcaed01 3248 struct dev_addr_list *uc_ptr;
b6016b76 3249 int i;
b6016b76 3250
c770a65c 3251 spin_lock_bh(&bp->phy_lock);
b6016b76
MC
3252
3253 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3254 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3255 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
3256#ifdef BCM_VLAN
7c6337a1 3257 if (!bp->vlgrp && (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
b6016b76 3258 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
b6016b76 3259#else
7c6337a1 3260 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
e29054f9 3261 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
b6016b76
MC
3262#endif
3263 if (dev->flags & IFF_PROMISC) {
3264 /* Promiscuous mode. */
3265 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
7510873d
MC
3266 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3267 BNX2_RPM_SORT_USER0_PROM_VLAN;
b6016b76
MC
3268 }
3269 else if (dev->flags & IFF_ALLMULTI) {
3270 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3271 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3272 0xffffffff);
3273 }
3274 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3275 }
3276 else {
3277 /* Accept one or more multicast(s). */
3278 struct dev_mc_list *mclist;
3279 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3280 u32 regidx;
3281 u32 bit;
3282 u32 crc;
3283
3284 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3285
3286 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
3287 i++, mclist = mclist->next) {
3288
3289 crc = ether_crc_le(ETH_ALEN, mclist->dmi_addr);
3290 bit = crc & 0xff;
3291 regidx = (bit & 0xe0) >> 5;
3292 bit &= 0x1f;
3293 mc_filter[regidx] |= (1 << bit);
3294 }
3295
3296 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3297 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3298 mc_filter[i]);
3299 }
3300
3301 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3302 }
3303
5fcaed01
BL
3304 uc_ptr = NULL;
3305 if (dev->uc_count > BNX2_MAX_UNICAST_ADDRESSES) {
3306 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3307 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3308 BNX2_RPM_SORT_USER0_PROM_VLAN;
3309 } else if (!(dev->flags & IFF_PROMISC)) {
3310 uc_ptr = dev->uc_list;
3311
3312 /* Add all entries into to the match filter list */
3313 for (i = 0; i < dev->uc_count; i++) {
3314 bnx2_set_mac_addr(bp, uc_ptr->da_addr,
3315 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3316 sort_mode |= (1 <<
3317 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
3318 uc_ptr = uc_ptr->next;
3319 }
3320
3321 }
3322
b6016b76
MC
3323 if (rx_mode != bp->rx_mode) {
3324 bp->rx_mode = rx_mode;
3325 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3326 }
3327
3328 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3329 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3330 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3331
c770a65c 3332 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
3333}
3334
3335static void
b491edd5 3336load_rv2p_fw(struct bnx2 *bp, __le32 *rv2p_code, u32 rv2p_code_len,
b6016b76
MC
3337 u32 rv2p_proc)
3338{
3339 int i;
3340 u32 val;
3341
d25be1d3
MC
3342 if (rv2p_proc == RV2P_PROC2 && CHIP_NUM(bp) == CHIP_NUM_5709) {
3343 val = le32_to_cpu(rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC]);
3344 val &= ~XI_RV2P_PROC2_BD_PAGE_SIZE_MSK;
3345 val |= XI_RV2P_PROC2_BD_PAGE_SIZE;
3346 rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC] = cpu_to_le32(val);
3347 }
b6016b76
MC
3348
3349 for (i = 0; i < rv2p_code_len; i += 8) {
b491edd5 3350 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, le32_to_cpu(*rv2p_code));
b6016b76 3351 rv2p_code++;
b491edd5 3352 REG_WR(bp, BNX2_RV2P_INSTR_LOW, le32_to_cpu(*rv2p_code));
b6016b76
MC
3353 rv2p_code++;
3354
3355 if (rv2p_proc == RV2P_PROC1) {
3356 val = (i / 8) | BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3357 REG_WR(bp, BNX2_RV2P_PROC1_ADDR_CMD, val);
3358 }
3359 else {
3360 val = (i / 8) | BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3361 REG_WR(bp, BNX2_RV2P_PROC2_ADDR_CMD, val);
3362 }
3363 }
3364
3365 /* Reset the processor, un-stall is done later. */
3366 if (rv2p_proc == RV2P_PROC1) {
3367 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3368 }
3369 else {
3370 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3371 }
3372}
3373
af3ee519 3374static int
10343cca 3375load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg, struct fw_info *fw)
b6016b76
MC
3376{
3377 u32 offset;
3378 u32 val;
af3ee519 3379 int rc;
b6016b76
MC
3380
3381 /* Halt the CPU. */
2726d6e1 3382 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
b6016b76 3383 val |= cpu_reg->mode_value_halt;
2726d6e1
MC
3384 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3385 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
b6016b76
MC
3386
3387 /* Load the Text area. */
3388 offset = cpu_reg->spad_base + (fw->text_addr - cpu_reg->mips_view_base);
af3ee519 3389 if (fw->gz_text) {
b6016b76
MC
3390 int j;
3391
ea1f8d5c
MC
3392 rc = zlib_inflate_blob(fw->text, FW_BUF_SIZE, fw->gz_text,
3393 fw->gz_text_len);
3394 if (rc < 0)
b3448b0b 3395 return rc;
ea1f8d5c 3396
b6016b76 3397 for (j = 0; j < (fw->text_len / 4); j++, offset += 4) {
2726d6e1 3398 bnx2_reg_wr_ind(bp, offset, le32_to_cpu(fw->text[j]));
b6016b76
MC
3399 }
3400 }
3401
3402 /* Load the Data area. */
3403 offset = cpu_reg->spad_base + (fw->data_addr - cpu_reg->mips_view_base);
3404 if (fw->data) {
3405 int j;
3406
3407 for (j = 0; j < (fw->data_len / 4); j++, offset += 4) {
2726d6e1 3408 bnx2_reg_wr_ind(bp, offset, fw->data[j]);
b6016b76
MC
3409 }
3410 }
3411
3412 /* Load the SBSS area. */
3413 offset = cpu_reg->spad_base + (fw->sbss_addr - cpu_reg->mips_view_base);
ea1f8d5c 3414 if (fw->sbss_len) {
b6016b76
MC
3415 int j;
3416
3417 for (j = 0; j < (fw->sbss_len / 4); j++, offset += 4) {
2726d6e1 3418 bnx2_reg_wr_ind(bp, offset, 0);
b6016b76
MC
3419 }
3420 }
3421
3422 /* Load the BSS area. */
3423 offset = cpu_reg->spad_base + (fw->bss_addr - cpu_reg->mips_view_base);
ea1f8d5c 3424 if (fw->bss_len) {
b6016b76
MC
3425 int j;
3426
3427 for (j = 0; j < (fw->bss_len/4); j++, offset += 4) {
2726d6e1 3428 bnx2_reg_wr_ind(bp, offset, 0);
b6016b76
MC
3429 }
3430 }
3431
3432 /* Load the Read-Only area. */
3433 offset = cpu_reg->spad_base +
3434 (fw->rodata_addr - cpu_reg->mips_view_base);
3435 if (fw->rodata) {
3436 int j;
3437
3438 for (j = 0; j < (fw->rodata_len / 4); j++, offset += 4) {
2726d6e1 3439 bnx2_reg_wr_ind(bp, offset, fw->rodata[j]);
b6016b76
MC
3440 }
3441 }
3442
3443 /* Clear the pre-fetch instruction. */
2726d6e1
MC
3444 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
3445 bnx2_reg_wr_ind(bp, cpu_reg->pc, fw->start_addr);
b6016b76
MC
3446
3447 /* Start the CPU. */
2726d6e1 3448 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
b6016b76 3449 val &= ~cpu_reg->mode_value_halt;
2726d6e1
MC
3450 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3451 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
af3ee519
MC
3452
3453 return 0;
b6016b76
MC
3454}
3455
fba9fe91 3456static int
b6016b76
MC
3457bnx2_init_cpus(struct bnx2 *bp)
3458{
af3ee519 3459 struct fw_info *fw;
110d0ef9
MC
3460 int rc, rv2p_len;
3461 void *text, *rv2p;
b6016b76
MC
3462
3463 /* Initialize the RV2P processor. */
b3448b0b
DV
3464 text = vmalloc(FW_BUF_SIZE);
3465 if (!text)
3466 return -ENOMEM;
110d0ef9
MC
3467 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3468 rv2p = bnx2_xi_rv2p_proc1;
3469 rv2p_len = sizeof(bnx2_xi_rv2p_proc1);
3470 } else {
3471 rv2p = bnx2_rv2p_proc1;
3472 rv2p_len = sizeof(bnx2_rv2p_proc1);
3473 }
3474 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
ea1f8d5c 3475 if (rc < 0)
fba9fe91 3476 goto init_cpu_err;
ea1f8d5c 3477
b3448b0b 3478 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC1);
fba9fe91 3479
110d0ef9
MC
3480 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3481 rv2p = bnx2_xi_rv2p_proc2;
3482 rv2p_len = sizeof(bnx2_xi_rv2p_proc2);
3483 } else {
3484 rv2p = bnx2_rv2p_proc2;
3485 rv2p_len = sizeof(bnx2_rv2p_proc2);
3486 }
3487 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
ea1f8d5c 3488 if (rc < 0)
fba9fe91 3489 goto init_cpu_err;
ea1f8d5c 3490
b3448b0b 3491 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC2);
b6016b76
MC
3492
3493 /* Initialize the RX Processor. */
d43584c8
MC
3494 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3495 fw = &bnx2_rxp_fw_09;
3496 else
3497 fw = &bnx2_rxp_fw_06;
fba9fe91 3498
ea1f8d5c 3499 fw->text = text;
10343cca 3500 rc = load_cpu_fw(bp, &cpu_reg_rxp, fw);
fba9fe91
MC
3501 if (rc)
3502 goto init_cpu_err;
3503
b6016b76 3504 /* Initialize the TX Processor. */
d43584c8
MC
3505 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3506 fw = &bnx2_txp_fw_09;
3507 else
3508 fw = &bnx2_txp_fw_06;
fba9fe91 3509
ea1f8d5c 3510 fw->text = text;
10343cca 3511 rc = load_cpu_fw(bp, &cpu_reg_txp, fw);
fba9fe91
MC
3512 if (rc)
3513 goto init_cpu_err;
3514
b6016b76 3515 /* Initialize the TX Patch-up Processor. */
d43584c8
MC
3516 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3517 fw = &bnx2_tpat_fw_09;
3518 else
3519 fw = &bnx2_tpat_fw_06;
fba9fe91 3520
ea1f8d5c 3521 fw->text = text;
10343cca 3522 rc = load_cpu_fw(bp, &cpu_reg_tpat, fw);
fba9fe91
MC
3523 if (rc)
3524 goto init_cpu_err;
3525
b6016b76 3526 /* Initialize the Completion Processor. */
d43584c8
MC
3527 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3528 fw = &bnx2_com_fw_09;
3529 else
3530 fw = &bnx2_com_fw_06;
fba9fe91 3531
ea1f8d5c 3532 fw->text = text;
10343cca 3533 rc = load_cpu_fw(bp, &cpu_reg_com, fw);
fba9fe91
MC
3534 if (rc)
3535 goto init_cpu_err;
3536
d43584c8 3537 /* Initialize the Command Processor. */
110d0ef9 3538 if (CHIP_NUM(bp) == CHIP_NUM_5709)
d43584c8 3539 fw = &bnx2_cp_fw_09;
110d0ef9
MC
3540 else
3541 fw = &bnx2_cp_fw_06;
3542
3543 fw->text = text;
10343cca 3544 rc = load_cpu_fw(bp, &cpu_reg_cp, fw);
b6016b76 3545
fba9fe91 3546init_cpu_err:
ea1f8d5c 3547 vfree(text);
fba9fe91 3548 return rc;
b6016b76
MC
3549}
3550
3551static int
829ca9a3 3552bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
b6016b76
MC
3553{
3554 u16 pmcsr;
3555
3556 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3557
3558 switch (state) {
829ca9a3 3559 case PCI_D0: {
b6016b76
MC
3560 u32 val;
3561
3562 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3563 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3564 PCI_PM_CTRL_PME_STATUS);
3565
3566 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3567 /* delay required during transition out of D3hot */
3568 msleep(20);
3569
3570 val = REG_RD(bp, BNX2_EMAC_MODE);
3571 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3572 val &= ~BNX2_EMAC_MODE_MPKT;
3573 REG_WR(bp, BNX2_EMAC_MODE, val);
3574
3575 val = REG_RD(bp, BNX2_RPM_CONFIG);
3576 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3577 REG_WR(bp, BNX2_RPM_CONFIG, val);
3578 break;
3579 }
829ca9a3 3580 case PCI_D3hot: {
b6016b76
MC
3581 int i;
3582 u32 val, wol_msg;
3583
3584 if (bp->wol) {
3585 u32 advertising;
3586 u8 autoneg;
3587
3588 autoneg = bp->autoneg;
3589 advertising = bp->advertising;
3590
239cd343
MC
3591 if (bp->phy_port == PORT_TP) {
3592 bp->autoneg = AUTONEG_SPEED;
3593 bp->advertising = ADVERTISED_10baseT_Half |
3594 ADVERTISED_10baseT_Full |
3595 ADVERTISED_100baseT_Half |
3596 ADVERTISED_100baseT_Full |
3597 ADVERTISED_Autoneg;
3598 }
b6016b76 3599
239cd343
MC
3600 spin_lock_bh(&bp->phy_lock);
3601 bnx2_setup_phy(bp, bp->phy_port);
3602 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
3603
3604 bp->autoneg = autoneg;
3605 bp->advertising = advertising;
3606
5fcaed01 3607 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
b6016b76
MC
3608
3609 val = REG_RD(bp, BNX2_EMAC_MODE);
3610
3611 /* Enable port mode. */
3612 val &= ~BNX2_EMAC_MODE_PORT;
239cd343 3613 val |= BNX2_EMAC_MODE_MPKT_RCVD |
b6016b76 3614 BNX2_EMAC_MODE_ACPI_RCVD |
b6016b76 3615 BNX2_EMAC_MODE_MPKT;
239cd343
MC
3616 if (bp->phy_port == PORT_TP)
3617 val |= BNX2_EMAC_MODE_PORT_MII;
3618 else {
3619 val |= BNX2_EMAC_MODE_PORT_GMII;
3620 if (bp->line_speed == SPEED_2500)
3621 val |= BNX2_EMAC_MODE_25G_MODE;
3622 }
b6016b76
MC
3623
3624 REG_WR(bp, BNX2_EMAC_MODE, val);
3625
3626 /* receive all multicast */
3627 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3628 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3629 0xffffffff);
3630 }
3631 REG_WR(bp, BNX2_EMAC_RX_MODE,
3632 BNX2_EMAC_RX_MODE_SORT_MODE);
3633
3634 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3635 BNX2_RPM_SORT_USER0_MC_EN;
3636 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3637 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3638 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3639 BNX2_RPM_SORT_USER0_ENA);
3640
3641 /* Need to enable EMAC and RPM for WOL. */
3642 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3643 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3644 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3645 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3646
3647 val = REG_RD(bp, BNX2_RPM_CONFIG);
3648 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3649 REG_WR(bp, BNX2_RPM_CONFIG, val);
3650
3651 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3652 }
3653 else {
3654 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3655 }
3656
f86e82fb 3657 if (!(bp->flags & BNX2_FLAG_NO_WOL))
a2f13890
MC
3658 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
3659 1, 0);
b6016b76
MC
3660
3661 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
3662 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
3663 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
3664
3665 if (bp->wol)
3666 pmcsr |= 3;
3667 }
3668 else {
3669 pmcsr |= 3;
3670 }
3671 if (bp->wol) {
3672 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
3673 }
3674 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3675 pmcsr);
3676
3677 /* No more memory access after this point until
3678 * device is brought back to D0.
3679 */
3680 udelay(50);
3681 break;
3682 }
3683 default:
3684 return -EINVAL;
3685 }
3686 return 0;
3687}
3688
3689static int
3690bnx2_acquire_nvram_lock(struct bnx2 *bp)
3691{
3692 u32 val;
3693 int j;
3694
3695 /* Request access to the flash interface. */
3696 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
3697 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3698 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3699 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
3700 break;
3701
3702 udelay(5);
3703 }
3704
3705 if (j >= NVRAM_TIMEOUT_COUNT)
3706 return -EBUSY;
3707
3708 return 0;
3709}
3710
3711static int
3712bnx2_release_nvram_lock(struct bnx2 *bp)
3713{
3714 int j;
3715 u32 val;
3716
3717 /* Relinquish nvram interface. */
3718 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
3719
3720 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3721 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3722 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
3723 break;
3724
3725 udelay(5);
3726 }
3727
3728 if (j >= NVRAM_TIMEOUT_COUNT)
3729 return -EBUSY;
3730
3731 return 0;
3732}
3733
3734
3735static int
3736bnx2_enable_nvram_write(struct bnx2 *bp)
3737{
3738 u32 val;
3739
3740 val = REG_RD(bp, BNX2_MISC_CFG);
3741 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
3742
e30372c9 3743 if (bp->flash_info->flags & BNX2_NV_WREN) {
b6016b76
MC
3744 int j;
3745
3746 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3747 REG_WR(bp, BNX2_NVM_COMMAND,
3748 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
3749
3750 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3751 udelay(5);
3752
3753 val = REG_RD(bp, BNX2_NVM_COMMAND);
3754 if (val & BNX2_NVM_COMMAND_DONE)
3755 break;
3756 }
3757
3758 if (j >= NVRAM_TIMEOUT_COUNT)
3759 return -EBUSY;
3760 }
3761 return 0;
3762}
3763
3764static void
3765bnx2_disable_nvram_write(struct bnx2 *bp)
3766{
3767 u32 val;
3768
3769 val = REG_RD(bp, BNX2_MISC_CFG);
3770 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
3771}
3772
3773
3774static void
3775bnx2_enable_nvram_access(struct bnx2 *bp)
3776{
3777 u32 val;
3778
3779 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3780 /* Enable both bits, even on read. */
6aa20a22 3781 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
b6016b76
MC
3782 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
3783}
3784
3785static void
3786bnx2_disable_nvram_access(struct bnx2 *bp)
3787{
3788 u32 val;
3789
3790 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3791 /* Disable both bits, even after read. */
6aa20a22 3792 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
b6016b76
MC
3793 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
3794 BNX2_NVM_ACCESS_ENABLE_WR_EN));
3795}
3796
3797static int
3798bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
3799{
3800 u32 cmd;
3801 int j;
3802
e30372c9 3803 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
b6016b76
MC
3804 /* Buffered flash, no erase needed */
3805 return 0;
3806
3807 /* Build an erase command */
3808 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
3809 BNX2_NVM_COMMAND_DOIT;
3810
3811 /* Need to clear DONE bit separately. */
3812 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3813
3814 /* Address of the NVRAM to read from. */
3815 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3816
3817 /* Issue an erase command. */
3818 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3819
3820 /* Wait for completion. */
3821 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3822 u32 val;
3823
3824 udelay(5);
3825
3826 val = REG_RD(bp, BNX2_NVM_COMMAND);
3827 if (val & BNX2_NVM_COMMAND_DONE)
3828 break;
3829 }
3830
3831 if (j >= NVRAM_TIMEOUT_COUNT)
3832 return -EBUSY;
3833
3834 return 0;
3835}
3836
3837static int
3838bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
3839{
3840 u32 cmd;
3841 int j;
3842
3843 /* Build the command word. */
3844 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
3845
e30372c9
MC
3846 /* Calculate an offset of a buffered flash, not needed for 5709. */
3847 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
b6016b76
MC
3848 offset = ((offset / bp->flash_info->page_size) <<
3849 bp->flash_info->page_bits) +
3850 (offset % bp->flash_info->page_size);
3851 }
3852
3853 /* Need to clear DONE bit separately. */
3854 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3855
3856 /* Address of the NVRAM to read from. */
3857 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3858
3859 /* Issue a read command. */
3860 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3861
3862 /* Wait for completion. */
3863 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3864 u32 val;
3865
3866 udelay(5);
3867
3868 val = REG_RD(bp, BNX2_NVM_COMMAND);
3869 if (val & BNX2_NVM_COMMAND_DONE) {
b491edd5
AV
3870 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
3871 memcpy(ret_val, &v, 4);
b6016b76
MC
3872 break;
3873 }
3874 }
3875 if (j >= NVRAM_TIMEOUT_COUNT)
3876 return -EBUSY;
3877
3878 return 0;
3879}
3880
3881
3882static int
3883bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
3884{
b491edd5
AV
3885 u32 cmd;
3886 __be32 val32;
b6016b76
MC
3887 int j;
3888
3889 /* Build the command word. */
3890 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
3891
e30372c9
MC
3892 /* Calculate an offset of a buffered flash, not needed for 5709. */
3893 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
b6016b76
MC
3894 offset = ((offset / bp->flash_info->page_size) <<
3895 bp->flash_info->page_bits) +
3896 (offset % bp->flash_info->page_size);
3897 }
3898
3899 /* Need to clear DONE bit separately. */
3900 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3901
3902 memcpy(&val32, val, 4);
b6016b76
MC
3903
3904 /* Write the data. */
b491edd5 3905 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
b6016b76
MC
3906
3907 /* Address of the NVRAM to write to. */
3908 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3909
3910 /* Issue the write command. */
3911 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3912
3913 /* Wait for completion. */
3914 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3915 udelay(5);
3916
3917 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
3918 break;
3919 }
3920 if (j >= NVRAM_TIMEOUT_COUNT)
3921 return -EBUSY;
3922
3923 return 0;
3924}
3925
3926static int
3927bnx2_init_nvram(struct bnx2 *bp)
3928{
3929 u32 val;
e30372c9 3930 int j, entry_count, rc = 0;
b6016b76
MC
3931 struct flash_spec *flash;
3932
e30372c9
MC
3933 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3934 bp->flash_info = &flash_5709;
3935 goto get_flash_size;
3936 }
3937
b6016b76
MC
3938 /* Determine the selected interface. */
3939 val = REG_RD(bp, BNX2_NVM_CFG1);
3940
ff8ac609 3941 entry_count = ARRAY_SIZE(flash_table);
b6016b76 3942
b6016b76
MC
3943 if (val & 0x40000000) {
3944
3945 /* Flash interface has been reconfigured */
3946 for (j = 0, flash = &flash_table[0]; j < entry_count;
37137709
MC
3947 j++, flash++) {
3948 if ((val & FLASH_BACKUP_STRAP_MASK) ==
3949 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
b6016b76
MC
3950 bp->flash_info = flash;
3951 break;
3952 }
3953 }
3954 }
3955 else {
37137709 3956 u32 mask;
b6016b76
MC
3957 /* Not yet been reconfigured */
3958
37137709
MC
3959 if (val & (1 << 23))
3960 mask = FLASH_BACKUP_STRAP_MASK;
3961 else
3962 mask = FLASH_STRAP_MASK;
3963
b6016b76
MC
3964 for (j = 0, flash = &flash_table[0]; j < entry_count;
3965 j++, flash++) {
3966
37137709 3967 if ((val & mask) == (flash->strapping & mask)) {
b6016b76
MC
3968 bp->flash_info = flash;
3969
3970 /* Request access to the flash interface. */
3971 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
3972 return rc;
3973
3974 /* Enable access to flash interface */
3975 bnx2_enable_nvram_access(bp);
3976
3977 /* Reconfigure the flash interface */
3978 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
3979 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
3980 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
3981 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
3982
3983 /* Disable access to flash interface */
3984 bnx2_disable_nvram_access(bp);
3985 bnx2_release_nvram_lock(bp);
3986
3987 break;
3988 }
3989 }
3990 } /* if (val & 0x40000000) */
3991
3992 if (j == entry_count) {
3993 bp->flash_info = NULL;
2f23c523 3994 printk(KERN_ALERT PFX "Unknown flash/EEPROM type.\n");
1122db71 3995 return -ENODEV;
b6016b76
MC
3996 }
3997
e30372c9 3998get_flash_size:
2726d6e1 3999 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
1122db71
MC
4000 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4001 if (val)
4002 bp->flash_size = val;
4003 else
4004 bp->flash_size = bp->flash_info->total_size;
4005
b6016b76
MC
4006 return rc;
4007}
4008
4009static int
4010bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4011 int buf_size)
4012{
4013 int rc = 0;
4014 u32 cmd_flags, offset32, len32, extra;
4015
4016 if (buf_size == 0)
4017 return 0;
4018
4019 /* Request access to the flash interface. */
4020 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4021 return rc;
4022
4023 /* Enable access to flash interface */
4024 bnx2_enable_nvram_access(bp);
4025
4026 len32 = buf_size;
4027 offset32 = offset;
4028 extra = 0;
4029
4030 cmd_flags = 0;
4031
4032 if (offset32 & 3) {
4033 u8 buf[4];
4034 u32 pre_len;
4035
4036 offset32 &= ~3;
4037 pre_len = 4 - (offset & 3);
4038
4039 if (pre_len >= len32) {
4040 pre_len = len32;
4041 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4042 BNX2_NVM_COMMAND_LAST;
4043 }
4044 else {
4045 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4046 }
4047
4048 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4049
4050 if (rc)
4051 return rc;
4052
4053 memcpy(ret_buf, buf + (offset & 3), pre_len);
4054
4055 offset32 += 4;
4056 ret_buf += pre_len;
4057 len32 -= pre_len;
4058 }
4059 if (len32 & 3) {
4060 extra = 4 - (len32 & 3);
4061 len32 = (len32 + 4) & ~3;
4062 }
4063
4064 if (len32 == 4) {
4065 u8 buf[4];
4066
4067 if (cmd_flags)
4068 cmd_flags = BNX2_NVM_COMMAND_LAST;
4069 else
4070 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4071 BNX2_NVM_COMMAND_LAST;
4072
4073 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4074
4075 memcpy(ret_buf, buf, 4 - extra);
4076 }
4077 else if (len32 > 0) {
4078 u8 buf[4];
4079
4080 /* Read the first word. */
4081 if (cmd_flags)
4082 cmd_flags = 0;
4083 else
4084 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4085
4086 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4087
4088 /* Advance to the next dword. */
4089 offset32 += 4;
4090 ret_buf += 4;
4091 len32 -= 4;
4092
4093 while (len32 > 4 && rc == 0) {
4094 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4095
4096 /* Advance to the next dword. */
4097 offset32 += 4;
4098 ret_buf += 4;
4099 len32 -= 4;
4100 }
4101
4102 if (rc)
4103 return rc;
4104
4105 cmd_flags = BNX2_NVM_COMMAND_LAST;
4106 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4107
4108 memcpy(ret_buf, buf, 4 - extra);
4109 }
4110
4111 /* Disable access to flash interface */
4112 bnx2_disable_nvram_access(bp);
4113
4114 bnx2_release_nvram_lock(bp);
4115
4116 return rc;
4117}
4118
4119static int
4120bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4121 int buf_size)
4122{
4123 u32 written, offset32, len32;
e6be763f 4124 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
b6016b76
MC
4125 int rc = 0;
4126 int align_start, align_end;
4127
4128 buf = data_buf;
4129 offset32 = offset;
4130 len32 = buf_size;
4131 align_start = align_end = 0;
4132
4133 if ((align_start = (offset32 & 3))) {
4134 offset32 &= ~3;
c873879c
MC
4135 len32 += align_start;
4136 if (len32 < 4)
4137 len32 = 4;
b6016b76
MC
4138 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4139 return rc;
4140 }
4141
4142 if (len32 & 3) {
c873879c
MC
4143 align_end = 4 - (len32 & 3);
4144 len32 += align_end;
4145 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4146 return rc;
b6016b76
MC
4147 }
4148
4149 if (align_start || align_end) {
e6be763f
MC
4150 align_buf = kmalloc(len32, GFP_KERNEL);
4151 if (align_buf == NULL)
b6016b76
MC
4152 return -ENOMEM;
4153 if (align_start) {
e6be763f 4154 memcpy(align_buf, start, 4);
b6016b76
MC
4155 }
4156 if (align_end) {
e6be763f 4157 memcpy(align_buf + len32 - 4, end, 4);
b6016b76 4158 }
e6be763f
MC
4159 memcpy(align_buf + align_start, data_buf, buf_size);
4160 buf = align_buf;
b6016b76
MC
4161 }
4162
e30372c9 4163 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
ae181bc4
MC
4164 flash_buffer = kmalloc(264, GFP_KERNEL);
4165 if (flash_buffer == NULL) {
4166 rc = -ENOMEM;
4167 goto nvram_write_end;
4168 }
4169 }
4170
b6016b76
MC
4171 written = 0;
4172 while ((written < len32) && (rc == 0)) {
4173 u32 page_start, page_end, data_start, data_end;
4174 u32 addr, cmd_flags;
4175 int i;
b6016b76
MC
4176
4177 /* Find the page_start addr */
4178 page_start = offset32 + written;
4179 page_start -= (page_start % bp->flash_info->page_size);
4180 /* Find the page_end addr */
4181 page_end = page_start + bp->flash_info->page_size;
4182 /* Find the data_start addr */
4183 data_start = (written == 0) ? offset32 : page_start;
4184 /* Find the data_end addr */
6aa20a22 4185 data_end = (page_end > offset32 + len32) ?
b6016b76
MC
4186 (offset32 + len32) : page_end;
4187
4188 /* Request access to the flash interface. */
4189 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4190 goto nvram_write_end;
4191
4192 /* Enable access to flash interface */
4193 bnx2_enable_nvram_access(bp);
4194
4195 cmd_flags = BNX2_NVM_COMMAND_FIRST;
e30372c9 4196 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
b6016b76
MC
4197 int j;
4198
4199 /* Read the whole page into the buffer
4200 * (non-buffer flash only) */
4201 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4202 if (j == (bp->flash_info->page_size - 4)) {
4203 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4204 }
4205 rc = bnx2_nvram_read_dword(bp,
6aa20a22
JG
4206 page_start + j,
4207 &flash_buffer[j],
b6016b76
MC
4208 cmd_flags);
4209
4210 if (rc)
4211 goto nvram_write_end;
4212
4213 cmd_flags = 0;
4214 }
4215 }
4216
4217 /* Enable writes to flash interface (unlock write-protect) */
4218 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4219 goto nvram_write_end;
4220
b6016b76
MC
4221 /* Loop to write back the buffer data from page_start to
4222 * data_start */
4223 i = 0;
e30372c9 4224 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
c873879c
MC
4225 /* Erase the page */
4226 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4227 goto nvram_write_end;
4228
4229 /* Re-enable the write again for the actual write */
4230 bnx2_enable_nvram_write(bp);
4231
b6016b76
MC
4232 for (addr = page_start; addr < data_start;
4233 addr += 4, i += 4) {
6aa20a22 4234
b6016b76
MC
4235 rc = bnx2_nvram_write_dword(bp, addr,
4236 &flash_buffer[i], cmd_flags);
4237
4238 if (rc != 0)
4239 goto nvram_write_end;
4240
4241 cmd_flags = 0;
4242 }
4243 }
4244
4245 /* Loop to write the new data from data_start to data_end */
bae25761 4246 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
b6016b76 4247 if ((addr == page_end - 4) ||
e30372c9 4248 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
b6016b76
MC
4249 (addr == data_end - 4))) {
4250
4251 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4252 }
4253 rc = bnx2_nvram_write_dword(bp, addr, buf,
4254 cmd_flags);
4255
4256 if (rc != 0)
4257 goto nvram_write_end;
4258
4259 cmd_flags = 0;
4260 buf += 4;
4261 }
4262
4263 /* Loop to write back the buffer data from data_end
4264 * to page_end */
e30372c9 4265 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
b6016b76
MC
4266 for (addr = data_end; addr < page_end;
4267 addr += 4, i += 4) {
6aa20a22 4268
b6016b76
MC
4269 if (addr == page_end-4) {
4270 cmd_flags = BNX2_NVM_COMMAND_LAST;
4271 }
4272 rc = bnx2_nvram_write_dword(bp, addr,
4273 &flash_buffer[i], cmd_flags);
4274
4275 if (rc != 0)
4276 goto nvram_write_end;
4277
4278 cmd_flags = 0;
4279 }
4280 }
4281
4282 /* Disable writes to flash interface (lock write-protect) */
4283 bnx2_disable_nvram_write(bp);
4284
4285 /* Disable access to flash interface */
4286 bnx2_disable_nvram_access(bp);
4287 bnx2_release_nvram_lock(bp);
4288
4289 /* Increment written */
4290 written += data_end - data_start;
4291 }
4292
4293nvram_write_end:
e6be763f
MC
4294 kfree(flash_buffer);
4295 kfree(align_buf);
b6016b76
MC
4296 return rc;
4297}
4298
0d8a6571 4299static void
7c62e83b 4300bnx2_init_fw_cap(struct bnx2 *bp)
0d8a6571 4301{
7c62e83b 4302 u32 val, sig = 0;
0d8a6571 4303
583c28e5 4304 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
7c62e83b
MC
4305 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4306
4307 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4308 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
0d8a6571 4309
2726d6e1 4310 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
0d8a6571
MC
4311 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4312 return;
4313
7c62e83b
MC
4314 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4315 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4316 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4317 }
4318
4319 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4320 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4321 u32 link;
4322
583c28e5 4323 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
0d8a6571 4324
7c62e83b
MC
4325 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4326 if (link & BNX2_LINK_STATUS_SERDES_LINK)
0d8a6571
MC
4327 bp->phy_port = PORT_FIBRE;
4328 else
4329 bp->phy_port = PORT_TP;
489310a4 4330
7c62e83b
MC
4331 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4332 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
0d8a6571 4333 }
7c62e83b
MC
4334
4335 if (netif_running(bp->dev) && sig)
4336 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
0d8a6571
MC
4337}
4338
b4b36042
MC
4339static void
4340bnx2_setup_msix_tbl(struct bnx2 *bp)
4341{
4342 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4343
4344 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4345 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4346}
4347
b6016b76
MC
4348static int
4349bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4350{
4351 u32 val;
4352 int i, rc = 0;
489310a4 4353 u8 old_port;
b6016b76
MC
4354
4355 /* Wait for the current PCI transaction to complete before
4356 * issuing a reset. */
4357 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4358 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4359 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4360 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4361 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4362 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4363 udelay(5);
4364
b090ae2b 4365 /* Wait for the firmware to tell us it is ok to issue a reset. */
a2f13890 4366 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
b090ae2b 4367
b6016b76
MC
4368 /* Deposit a driver reset signature so the firmware knows that
4369 * this is a soft reset. */
2726d6e1
MC
4370 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4371 BNX2_DRV_RESET_SIGNATURE_MAGIC);
b6016b76 4372
b6016b76
MC
4373 /* Do a dummy read to force the chip to complete all current transaction
4374 * before we issue a reset. */
4375 val = REG_RD(bp, BNX2_MISC_ID);
4376
234754d5
MC
4377 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4378 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4379 REG_RD(bp, BNX2_MISC_COMMAND);
4380 udelay(5);
b6016b76 4381
234754d5
MC
4382 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4383 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
b6016b76 4384
234754d5 4385 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
b6016b76 4386
234754d5
MC
4387 } else {
4388 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4389 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4390 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4391
4392 /* Chip reset. */
4393 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4394
594a9dfa
MC
4395 /* Reading back any register after chip reset will hang the
4396 * bus on 5706 A0 and A1. The msleep below provides plenty
4397 * of margin for write posting.
4398 */
234754d5 4399 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
8e545881
AV
4400 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4401 msleep(20);
b6016b76 4402
234754d5
MC
4403 /* Reset takes approximate 30 usec */
4404 for (i = 0; i < 10; i++) {
4405 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4406 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4407 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4408 break;
4409 udelay(10);
4410 }
4411
4412 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4413 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
4414 printk(KERN_ERR PFX "Chip reset did not complete\n");
4415 return -EBUSY;
4416 }
b6016b76
MC
4417 }
4418
4419 /* Make sure byte swapping is properly configured. */
4420 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4421 if (val != 0x01020304) {
4422 printk(KERN_ERR PFX "Chip not in correct endian mode\n");
4423 return -ENODEV;
4424 }
4425
b6016b76 4426 /* Wait for the firmware to finish its initialization. */
a2f13890 4427 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
b090ae2b
MC
4428 if (rc)
4429 return rc;
b6016b76 4430
0d8a6571 4431 spin_lock_bh(&bp->phy_lock);
489310a4 4432 old_port = bp->phy_port;
7c62e83b 4433 bnx2_init_fw_cap(bp);
583c28e5
MC
4434 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4435 old_port != bp->phy_port)
0d8a6571
MC
4436 bnx2_set_default_remote_link(bp);
4437 spin_unlock_bh(&bp->phy_lock);
4438
b6016b76
MC
4439 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4440 /* Adjust the voltage regular to two steps lower. The default
4441 * of this register is 0x0000000e. */
4442 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4443
4444 /* Remove bad rbuf memory from the free pool. */
4445 rc = bnx2_alloc_bad_rbuf(bp);
4446 }
4447
f86e82fb 4448 if (bp->flags & BNX2_FLAG_USING_MSIX)
b4b36042
MC
4449 bnx2_setup_msix_tbl(bp);
4450
b6016b76
MC
4451 return rc;
4452}
4453
4454static int
4455bnx2_init_chip(struct bnx2 *bp)
4456{
4457 u32 val;
b4b36042 4458 int rc, i;
b6016b76
MC
4459
4460 /* Make sure the interrupt is not active. */
4461 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4462
4463 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4464 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4465#ifdef __BIG_ENDIAN
6aa20a22 4466 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
b6016b76 4467#endif
6aa20a22 4468 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
b6016b76
MC
4469 DMA_READ_CHANS << 12 |
4470 DMA_WRITE_CHANS << 16;
4471
4472 val |= (0x2 << 20) | (1 << 11);
4473
f86e82fb 4474 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
b6016b76
MC
4475 val |= (1 << 23);
4476
4477 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
f86e82fb 4478 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
b6016b76
MC
4479 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4480
4481 REG_WR(bp, BNX2_DMA_CONFIG, val);
4482
4483 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4484 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4485 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4486 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4487 }
4488
f86e82fb 4489 if (bp->flags & BNX2_FLAG_PCIX) {
b6016b76
MC
4490 u16 val16;
4491
4492 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4493 &val16);
4494 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4495 val16 & ~PCI_X_CMD_ERO);
4496 }
4497
4498 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4499 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4500 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4501 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4502
4503 /* Initialize context mapping and zero out the quick contexts. The
4504 * context block must have already been enabled. */
641bdcd5
MC
4505 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4506 rc = bnx2_init_5709_context(bp);
4507 if (rc)
4508 return rc;
4509 } else
59b47d8a 4510 bnx2_init_context(bp);
b6016b76 4511
fba9fe91
MC
4512 if ((rc = bnx2_init_cpus(bp)) != 0)
4513 return rc;
4514
b6016b76
MC
4515 bnx2_init_nvram(bp);
4516
5fcaed01 4517 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
b6016b76
MC
4518
4519 val = REG_RD(bp, BNX2_MQ_CONFIG);
4520 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4521 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
68c9f75a
MC
4522 if (CHIP_ID(bp) == CHIP_ID_5709_A0 || CHIP_ID(bp) == CHIP_ID_5709_A1)
4523 val |= BNX2_MQ_CONFIG_HALT_DIS;
4524
b6016b76
MC
4525 REG_WR(bp, BNX2_MQ_CONFIG, val);
4526
4527 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4528 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4529 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4530
4531 val = (BCM_PAGE_BITS - 8) << 24;
4532 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4533
4534 /* Configure page size. */
4535 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4536 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4537 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4538 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4539
4540 val = bp->mac_addr[0] +
4541 (bp->mac_addr[1] << 8) +
4542 (bp->mac_addr[2] << 16) +
4543 bp->mac_addr[3] +
4544 (bp->mac_addr[4] << 8) +
4545 (bp->mac_addr[5] << 16);
4546 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4547
4548 /* Program the MTU. Also include 4 bytes for CRC32. */
4549 val = bp->dev->mtu + ETH_HLEN + 4;
4550 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4551 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4552 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4553
b4b36042
MC
4554 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4555 bp->bnx2_napi[i].last_status_idx = 0;
4556
b6016b76
MC
4557 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4558
4559 /* Set up how to generate a link change interrupt. */
4560 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4561
4562 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4563 (u64) bp->status_blk_mapping & 0xffffffff);
4564 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4565
4566 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4567 (u64) bp->stats_blk_mapping & 0xffffffff);
4568 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4569 (u64) bp->stats_blk_mapping >> 32);
4570
6aa20a22 4571 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
b6016b76
MC
4572 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4573
4574 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4575 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4576
4577 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4578 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4579
4580 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4581
4582 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4583
4584 REG_WR(bp, BNX2_HC_COM_TICKS,
4585 (bp->com_ticks_int << 16) | bp->com_ticks);
4586
4587 REG_WR(bp, BNX2_HC_CMD_TICKS,
4588 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4589
02537b06
MC
4590 if (CHIP_NUM(bp) == CHIP_NUM_5708)
4591 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4592 else
7ea6920e 4593 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
b6016b76
MC
4594 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4595
4596 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
8e6a72c4 4597 val = BNX2_HC_CONFIG_COLLECT_STATS;
b6016b76 4598 else {
8e6a72c4
MC
4599 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4600 BNX2_HC_CONFIG_COLLECT_STATS;
b6016b76
MC
4601 }
4602
5e9ad9e1 4603 if (bp->irq_nvecs > 1) {
c76c0475
MC
4604 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4605 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4606
5e9ad9e1
MC
4607 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4608 }
4609
4610 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
4611 val |= BNX2_HC_CONFIG_ONE_SHOT;
4612
4613 REG_WR(bp, BNX2_HC_CONFIG, val);
4614
4615 for (i = 1; i < bp->irq_nvecs; i++) {
4616 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
4617 BNX2_HC_SB_CONFIG_1;
4618
6f743ca0 4619 REG_WR(bp, base,
c76c0475 4620 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
5e9ad9e1 4621 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
c76c0475
MC
4622 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
4623
6f743ca0 4624 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
c76c0475
MC
4625 (bp->tx_quick_cons_trip_int << 16) |
4626 bp->tx_quick_cons_trip);
4627
6f743ca0 4628 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
c76c0475
MC
4629 (bp->tx_ticks_int << 16) | bp->tx_ticks);
4630
5e9ad9e1
MC
4631 REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
4632 (bp->rx_quick_cons_trip_int << 16) |
4633 bp->rx_quick_cons_trip);
8e6a72c4 4634
5e9ad9e1
MC
4635 REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
4636 (bp->rx_ticks_int << 16) | bp->rx_ticks);
4637 }
8e6a72c4 4638
b6016b76
MC
4639 /* Clear internal stats counters. */
4640 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
4641
da3e4fbe 4642 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
b6016b76
MC
4643
4644 /* Initialize the receive filter. */
4645 bnx2_set_rx_mode(bp->dev);
4646
0aa38df7
MC
4647 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4648 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4649 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
4650 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4651 }
b090ae2b 4652 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
a2f13890 4653 1, 0);
b6016b76 4654
df149d70 4655 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
b6016b76
MC
4656 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
4657
4658 udelay(20);
4659
bf5295bb
MC
4660 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
4661
b090ae2b 4662 return rc;
b6016b76
MC
4663}
4664
c76c0475
MC
4665static void
4666bnx2_clear_ring_states(struct bnx2 *bp)
4667{
4668 struct bnx2_napi *bnapi;
35e9010b 4669 struct bnx2_tx_ring_info *txr;
bb4f98ab 4670 struct bnx2_rx_ring_info *rxr;
c76c0475
MC
4671 int i;
4672
4673 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
4674 bnapi = &bp->bnx2_napi[i];
35e9010b 4675 txr = &bnapi->tx_ring;
bb4f98ab 4676 rxr = &bnapi->rx_ring;
c76c0475 4677
35e9010b
MC
4678 txr->tx_cons = 0;
4679 txr->hw_tx_cons = 0;
bb4f98ab
MC
4680 rxr->rx_prod_bseq = 0;
4681 rxr->rx_prod = 0;
4682 rxr->rx_cons = 0;
4683 rxr->rx_pg_prod = 0;
4684 rxr->rx_pg_cons = 0;
c76c0475
MC
4685 }
4686}
4687
59b47d8a 4688static void
35e9010b 4689bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
59b47d8a
MC
4690{
4691 u32 val, offset0, offset1, offset2, offset3;
62a8313c 4692 u32 cid_addr = GET_CID_ADDR(cid);
59b47d8a
MC
4693
4694 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4695 offset0 = BNX2_L2CTX_TYPE_XI;
4696 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
4697 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
4698 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
4699 } else {
4700 offset0 = BNX2_L2CTX_TYPE;
4701 offset1 = BNX2_L2CTX_CMD_TYPE;
4702 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
4703 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
4704 }
4705 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
62a8313c 4706 bnx2_ctx_wr(bp, cid_addr, offset0, val);
59b47d8a
MC
4707
4708 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
62a8313c 4709 bnx2_ctx_wr(bp, cid_addr, offset1, val);
59b47d8a 4710
35e9010b 4711 val = (u64) txr->tx_desc_mapping >> 32;
62a8313c 4712 bnx2_ctx_wr(bp, cid_addr, offset2, val);
59b47d8a 4713
35e9010b 4714 val = (u64) txr->tx_desc_mapping & 0xffffffff;
62a8313c 4715 bnx2_ctx_wr(bp, cid_addr, offset3, val);
59b47d8a 4716}
b6016b76
MC
4717
4718static void
35e9010b 4719bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
b6016b76
MC
4720{
4721 struct tx_bd *txbd;
c76c0475
MC
4722 u32 cid = TX_CID;
4723 struct bnx2_napi *bnapi;
35e9010b 4724 struct bnx2_tx_ring_info *txr;
c76c0475 4725
35e9010b
MC
4726 bnapi = &bp->bnx2_napi[ring_num];
4727 txr = &bnapi->tx_ring;
4728
4729 if (ring_num == 0)
4730 cid = TX_CID;
4731 else
4732 cid = TX_TSS_CID + ring_num - 1;
b6016b76 4733
2f8af120
MC
4734 bp->tx_wake_thresh = bp->tx_ring_size / 2;
4735
35e9010b 4736 txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
6aa20a22 4737
35e9010b
MC
4738 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
4739 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
b6016b76 4740
35e9010b
MC
4741 txr->tx_prod = 0;
4742 txr->tx_prod_bseq = 0;
6aa20a22 4743
35e9010b
MC
4744 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
4745 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
b6016b76 4746
35e9010b 4747 bnx2_init_tx_context(bp, cid, txr);
b6016b76
MC
4748}
4749
4750static void
5d5d0015
MC
4751bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
4752 int num_rings)
b6016b76 4753{
b6016b76 4754 int i;
5d5d0015 4755 struct rx_bd *rxbd;
6aa20a22 4756
5d5d0015 4757 for (i = 0; i < num_rings; i++) {
13daffa2 4758 int j;
b6016b76 4759
5d5d0015 4760 rxbd = &rx_ring[i][0];
13daffa2 4761 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
5d5d0015 4762 rxbd->rx_bd_len = buf_size;
13daffa2
MC
4763 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
4764 }
5d5d0015 4765 if (i == (num_rings - 1))
13daffa2
MC
4766 j = 0;
4767 else
4768 j = i + 1;
5d5d0015
MC
4769 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
4770 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
13daffa2 4771 }
5d5d0015
MC
4772}
4773
4774static void
bb4f98ab 4775bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
5d5d0015
MC
4776{
4777 int i;
4778 u16 prod, ring_prod;
bb4f98ab
MC
4779 u32 cid, rx_cid_addr, val;
4780 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
4781 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
4782
4783 if (ring_num == 0)
4784 cid = RX_CID;
4785 else
4786 cid = RX_RSS_CID + ring_num - 1;
4787
4788 rx_cid_addr = GET_CID_ADDR(cid);
5d5d0015 4789
bb4f98ab 4790 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
5d5d0015
MC
4791 bp->rx_buf_use_size, bp->rx_max_ring);
4792
bb4f98ab 4793 bnx2_init_rx_context(bp, cid);
83e3fc89
MC
4794
4795 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4796 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
4797 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
4798 }
4799
62a8313c 4800 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
47bf4246 4801 if (bp->rx_pg_ring_size) {
bb4f98ab
MC
4802 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
4803 rxr->rx_pg_desc_mapping,
47bf4246
MC
4804 PAGE_SIZE, bp->rx_max_pg_ring);
4805 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
62a8313c
MC
4806 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
4807 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
5e9ad9e1 4808 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
47bf4246 4809
bb4f98ab 4810 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
62a8313c 4811 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
47bf4246 4812
bb4f98ab 4813 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
62a8313c 4814 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
47bf4246
MC
4815
4816 if (CHIP_NUM(bp) == CHIP_NUM_5709)
4817 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
4818 }
b6016b76 4819
bb4f98ab 4820 val = (u64) rxr->rx_desc_mapping[0] >> 32;
62a8313c 4821 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
b6016b76 4822
bb4f98ab 4823 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
62a8313c 4824 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
b6016b76 4825
bb4f98ab 4826 ring_prod = prod = rxr->rx_pg_prod;
47bf4246 4827 for (i = 0; i < bp->rx_pg_ring_size; i++) {
bb4f98ab 4828 if (bnx2_alloc_rx_page(bp, rxr, ring_prod) < 0)
47bf4246
MC
4829 break;
4830 prod = NEXT_RX_BD(prod);
4831 ring_prod = RX_PG_RING_IDX(prod);
4832 }
bb4f98ab 4833 rxr->rx_pg_prod = prod;
47bf4246 4834
bb4f98ab 4835 ring_prod = prod = rxr->rx_prod;
236b6394 4836 for (i = 0; i < bp->rx_ring_size; i++) {
bb4f98ab 4837 if (bnx2_alloc_rx_skb(bp, rxr, ring_prod) < 0)
b6016b76 4838 break;
b6016b76
MC
4839 prod = NEXT_RX_BD(prod);
4840 ring_prod = RX_RING_IDX(prod);
4841 }
bb4f98ab 4842 rxr->rx_prod = prod;
b6016b76 4843
bb4f98ab
MC
4844 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
4845 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
4846 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
b6016b76 4847
bb4f98ab
MC
4848 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
4849 REG_WR16(bp, rxr->rx_bidx_addr, prod);
4850
4851 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
b6016b76
MC
4852}
4853
35e9010b
MC
4854static void
4855bnx2_init_all_rings(struct bnx2 *bp)
4856{
4857 int i;
5e9ad9e1 4858 u32 val;
35e9010b
MC
4859
4860 bnx2_clear_ring_states(bp);
4861
4862 REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
4863 for (i = 0; i < bp->num_tx_rings; i++)
4864 bnx2_init_tx_ring(bp, i);
4865
4866 if (bp->num_tx_rings > 1)
4867 REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
4868 (TX_TSS_CID << 7));
4869
5e9ad9e1
MC
4870 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
4871 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
4872
bb4f98ab
MC
4873 for (i = 0; i < bp->num_rx_rings; i++)
4874 bnx2_init_rx_ring(bp, i);
5e9ad9e1
MC
4875
4876 if (bp->num_rx_rings > 1) {
4877 u32 tbl_32;
4878 u8 *tbl = (u8 *) &tbl_32;
4879
4880 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ,
4881 BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES);
4882
4883 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
4884 tbl[i % 4] = i % (bp->num_rx_rings - 1);
4885 if ((i % 4) == 3)
4886 bnx2_reg_wr_ind(bp,
4887 BNX2_RXP_SCRATCH_RSS_TBL + i,
4888 cpu_to_be32(tbl_32));
4889 }
4890
4891 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
4892 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
4893
4894 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
4895
4896 }
35e9010b
MC
4897}
4898
5d5d0015 4899static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
13daffa2 4900{
5d5d0015 4901 u32 max, num_rings = 1;
13daffa2 4902
5d5d0015
MC
4903 while (ring_size > MAX_RX_DESC_CNT) {
4904 ring_size -= MAX_RX_DESC_CNT;
13daffa2
MC
4905 num_rings++;
4906 }
4907 /* round to next power of 2 */
5d5d0015 4908 max = max_size;
13daffa2
MC
4909 while ((max & num_rings) == 0)
4910 max >>= 1;
4911
4912 if (num_rings != max)
4913 max <<= 1;
4914
5d5d0015
MC
4915 return max;
4916}
4917
4918static void
4919bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
4920{
84eaa187 4921 u32 rx_size, rx_space, jumbo_size;
5d5d0015
MC
4922
4923 /* 8 for CRC and VLAN */
d89cb6af 4924 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
5d5d0015 4925
84eaa187
MC
4926 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
4927 sizeof(struct skb_shared_info);
4928
601d3d18 4929 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
47bf4246
MC
4930 bp->rx_pg_ring_size = 0;
4931 bp->rx_max_pg_ring = 0;
4932 bp->rx_max_pg_ring_idx = 0;
f86e82fb 4933 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
84eaa187
MC
4934 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
4935
4936 jumbo_size = size * pages;
4937 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
4938 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
4939
4940 bp->rx_pg_ring_size = jumbo_size;
4941 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
4942 MAX_RX_PG_RINGS);
4943 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
601d3d18 4944 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
84eaa187
MC
4945 bp->rx_copy_thresh = 0;
4946 }
5d5d0015
MC
4947
4948 bp->rx_buf_use_size = rx_size;
4949 /* hw alignment */
4950 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
d89cb6af 4951 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
5d5d0015
MC
4952 bp->rx_ring_size = size;
4953 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
13daffa2
MC
4954 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
4955}
4956
b6016b76
MC
4957static void
4958bnx2_free_tx_skbs(struct bnx2 *bp)
4959{
4960 int i;
4961
35e9010b
MC
4962 for (i = 0; i < bp->num_tx_rings; i++) {
4963 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
4964 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
4965 int j;
b6016b76 4966
35e9010b 4967 if (txr->tx_buf_ring == NULL)
b6016b76 4968 continue;
b6016b76 4969
35e9010b
MC
4970 for (j = 0; j < TX_DESC_CNT; ) {
4971 struct sw_bd *tx_buf = &txr->tx_buf_ring[j];
4972 struct sk_buff *skb = tx_buf->skb;
4973 int k, last;
4974
4975 if (skb == NULL) {
4976 j++;
4977 continue;
4978 }
4979
4980 pci_unmap_single(bp->pdev,
4981 pci_unmap_addr(tx_buf, mapping),
b6016b76
MC
4982 skb_headlen(skb), PCI_DMA_TODEVICE);
4983
35e9010b 4984 tx_buf->skb = NULL;
b6016b76 4985
35e9010b
MC
4986 last = skb_shinfo(skb)->nr_frags;
4987 for (k = 0; k < last; k++) {
4988 tx_buf = &txr->tx_buf_ring[j + k + 1];
4989 pci_unmap_page(bp->pdev,
4990 pci_unmap_addr(tx_buf, mapping),
4991 skb_shinfo(skb)->frags[j].size,
4992 PCI_DMA_TODEVICE);
4993 }
4994 dev_kfree_skb(skb);
4995 j += k + 1;
b6016b76 4996 }
b6016b76 4997 }
b6016b76
MC
4998}
4999
5000static void
5001bnx2_free_rx_skbs(struct bnx2 *bp)
5002{
5003 int i;
5004
bb4f98ab
MC
5005 for (i = 0; i < bp->num_rx_rings; i++) {
5006 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5007 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5008 int j;
b6016b76 5009
bb4f98ab
MC
5010 if (rxr->rx_buf_ring == NULL)
5011 return;
b6016b76 5012
bb4f98ab
MC
5013 for (j = 0; j < bp->rx_max_ring_idx; j++) {
5014 struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
5015 struct sk_buff *skb = rx_buf->skb;
b6016b76 5016
bb4f98ab
MC
5017 if (skb == NULL)
5018 continue;
b6016b76 5019
bb4f98ab
MC
5020 pci_unmap_single(bp->pdev,
5021 pci_unmap_addr(rx_buf, mapping),
5022 bp->rx_buf_use_size,
5023 PCI_DMA_FROMDEVICE);
b6016b76 5024
bb4f98ab
MC
5025 rx_buf->skb = NULL;
5026
5027 dev_kfree_skb(skb);
5028 }
5029 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5030 bnx2_free_rx_page(bp, rxr, j);
b6016b76
MC
5031 }
5032}
5033
5034static void
5035bnx2_free_skbs(struct bnx2 *bp)
5036{
5037 bnx2_free_tx_skbs(bp);
5038 bnx2_free_rx_skbs(bp);
5039}
5040
5041static int
5042bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5043{
5044 int rc;
5045
5046 rc = bnx2_reset_chip(bp, reset_code);
5047 bnx2_free_skbs(bp);
5048 if (rc)
5049 return rc;
5050
fba9fe91
MC
5051 if ((rc = bnx2_init_chip(bp)) != 0)
5052 return rc;
5053
35e9010b 5054 bnx2_init_all_rings(bp);
b6016b76
MC
5055 return 0;
5056}
5057
5058static int
9a120bc5 5059bnx2_init_nic(struct bnx2 *bp, int reset_phy)
b6016b76
MC
5060{
5061 int rc;
5062
5063 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5064 return rc;
5065
80be4434 5066 spin_lock_bh(&bp->phy_lock);
9a120bc5 5067 bnx2_init_phy(bp, reset_phy);
b6016b76 5068 bnx2_set_link(bp);
543a827d
MC
5069 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5070 bnx2_remote_phy_event(bp);
0d8a6571 5071 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
5072 return 0;
5073}
5074
74bf4ba3
MC
5075static int
5076bnx2_shutdown_chip(struct bnx2 *bp)
5077{
5078 u32 reset_code;
5079
5080 if (bp->flags & BNX2_FLAG_NO_WOL)
5081 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5082 else if (bp->wol)
5083 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5084 else
5085 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5086
5087 return bnx2_reset_chip(bp, reset_code);
5088}
5089
b6016b76
MC
5090static int
5091bnx2_test_registers(struct bnx2 *bp)
5092{
5093 int ret;
5bae30c9 5094 int i, is_5709;
f71e1309 5095 static const struct {
b6016b76
MC
5096 u16 offset;
5097 u16 flags;
5bae30c9 5098#define BNX2_FL_NOT_5709 1
b6016b76
MC
5099 u32 rw_mask;
5100 u32 ro_mask;
5101 } reg_tbl[] = {
5102 { 0x006c, 0, 0x00000000, 0x0000003f },
5103 { 0x0090, 0, 0xffffffff, 0x00000000 },
5104 { 0x0094, 0, 0x00000000, 0x00000000 },
5105
5bae30c9
MC
5106 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5107 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5108 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5109 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5110 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5111 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5112 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5113 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5114 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5115
5116 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5117 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5118 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5119 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5120 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5121 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5122
5123 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5124 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5125 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
b6016b76
MC
5126
5127 { 0x1000, 0, 0x00000000, 0x00000001 },
15b169cc 5128 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
b6016b76
MC
5129
5130 { 0x1408, 0, 0x01c00800, 0x00000000 },
5131 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5132 { 0x14a8, 0, 0x00000000, 0x000001ff },
5b0c76ad 5133 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
b6016b76
MC
5134 { 0x14b0, 0, 0x00000002, 0x00000001 },
5135 { 0x14b8, 0, 0x00000000, 0x00000000 },
5136 { 0x14c0, 0, 0x00000000, 0x00000009 },
5137 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5138 { 0x14cc, 0, 0x00000000, 0x00000001 },
5139 { 0x14d0, 0, 0xffffffff, 0x00000000 },
b6016b76
MC
5140
5141 { 0x1800, 0, 0x00000000, 0x00000001 },
5142 { 0x1804, 0, 0x00000000, 0x00000003 },
b6016b76
MC
5143
5144 { 0x2800, 0, 0x00000000, 0x00000001 },
5145 { 0x2804, 0, 0x00000000, 0x00003f01 },
5146 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5147 { 0x2810, 0, 0xffff0000, 0x00000000 },
5148 { 0x2814, 0, 0xffff0000, 0x00000000 },
5149 { 0x2818, 0, 0xffff0000, 0x00000000 },
5150 { 0x281c, 0, 0xffff0000, 0x00000000 },
5151 { 0x2834, 0, 0xffffffff, 0x00000000 },
5152 { 0x2840, 0, 0x00000000, 0xffffffff },
5153 { 0x2844, 0, 0x00000000, 0xffffffff },
5154 { 0x2848, 0, 0xffffffff, 0x00000000 },
5155 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5156
5157 { 0x2c00, 0, 0x00000000, 0x00000011 },
5158 { 0x2c04, 0, 0x00000000, 0x00030007 },
5159
b6016b76
MC
5160 { 0x3c00, 0, 0x00000000, 0x00000001 },
5161 { 0x3c04, 0, 0x00000000, 0x00070000 },
5162 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5163 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5164 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5165 { 0x3c14, 0, 0x00000000, 0xffffffff },
5166 { 0x3c18, 0, 0x00000000, 0xffffffff },
5167 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5168 { 0x3c20, 0, 0xffffff00, 0x00000000 },
b6016b76
MC
5169
5170 { 0x5004, 0, 0x00000000, 0x0000007f },
5171 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
b6016b76 5172
b6016b76
MC
5173 { 0x5c00, 0, 0x00000000, 0x00000001 },
5174 { 0x5c04, 0, 0x00000000, 0x0003000f },
5175 { 0x5c08, 0, 0x00000003, 0x00000000 },
5176 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5177 { 0x5c10, 0, 0x00000000, 0xffffffff },
5178 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5179 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5180 { 0x5c88, 0, 0x00000000, 0x00077373 },
5181 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5182
5183 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5184 { 0x680c, 0, 0xffffffff, 0x00000000 },
5185 { 0x6810, 0, 0xffffffff, 0x00000000 },
5186 { 0x6814, 0, 0xffffffff, 0x00000000 },
5187 { 0x6818, 0, 0xffffffff, 0x00000000 },
5188 { 0x681c, 0, 0xffffffff, 0x00000000 },
5189 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5190 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5191 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5192 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5193 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5194 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5195 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5196 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5197 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5198 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5199 { 0x684c, 0, 0xffffffff, 0x00000000 },
5200 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5201 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5202 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5203 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5204 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5205 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5206
5207 { 0xffff, 0, 0x00000000, 0x00000000 },
5208 };
5209
5210 ret = 0;
5bae30c9
MC
5211 is_5709 = 0;
5212 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5213 is_5709 = 1;
5214
b6016b76
MC
5215 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5216 u32 offset, rw_mask, ro_mask, save_val, val;
5bae30c9
MC
5217 u16 flags = reg_tbl[i].flags;
5218
5219 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5220 continue;
b6016b76
MC
5221
5222 offset = (u32) reg_tbl[i].offset;
5223 rw_mask = reg_tbl[i].rw_mask;
5224 ro_mask = reg_tbl[i].ro_mask;
5225
14ab9b86 5226 save_val = readl(bp->regview + offset);
b6016b76 5227
14ab9b86 5228 writel(0, bp->regview + offset);
b6016b76 5229
14ab9b86 5230 val = readl(bp->regview + offset);
b6016b76
MC
5231 if ((val & rw_mask) != 0) {
5232 goto reg_test_err;
5233 }
5234
5235 if ((val & ro_mask) != (save_val & ro_mask)) {
5236 goto reg_test_err;
5237 }
5238
14ab9b86 5239 writel(0xffffffff, bp->regview + offset);
b6016b76 5240
14ab9b86 5241 val = readl(bp->regview + offset);
b6016b76
MC
5242 if ((val & rw_mask) != rw_mask) {
5243 goto reg_test_err;
5244 }
5245
5246 if ((val & ro_mask) != (save_val & ro_mask)) {
5247 goto reg_test_err;
5248 }
5249
14ab9b86 5250 writel(save_val, bp->regview + offset);
b6016b76
MC
5251 continue;
5252
5253reg_test_err:
14ab9b86 5254 writel(save_val, bp->regview + offset);
b6016b76
MC
5255 ret = -ENODEV;
5256 break;
5257 }
5258 return ret;
5259}
5260
5261static int
5262bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5263{
f71e1309 5264 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
b6016b76
MC
5265 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5266 int i;
5267
5268 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5269 u32 offset;
5270
5271 for (offset = 0; offset < size; offset += 4) {
5272
2726d6e1 5273 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
b6016b76 5274
2726d6e1 5275 if (bnx2_reg_rd_ind(bp, start + offset) !=
b6016b76
MC
5276 test_pattern[i]) {
5277 return -ENODEV;
5278 }
5279 }
5280 }
5281 return 0;
5282}
5283
5284static int
5285bnx2_test_memory(struct bnx2 *bp)
5286{
5287 int ret = 0;
5288 int i;
5bae30c9 5289 static struct mem_entry {
b6016b76
MC
5290 u32 offset;
5291 u32 len;
5bae30c9 5292 } mem_tbl_5706[] = {
b6016b76 5293 { 0x60000, 0x4000 },
5b0c76ad 5294 { 0xa0000, 0x3000 },
b6016b76
MC
5295 { 0xe0000, 0x4000 },
5296 { 0x120000, 0x4000 },
5297 { 0x1a0000, 0x4000 },
5298 { 0x160000, 0x4000 },
5299 { 0xffffffff, 0 },
5bae30c9
MC
5300 },
5301 mem_tbl_5709[] = {
5302 { 0x60000, 0x4000 },
5303 { 0xa0000, 0x3000 },
5304 { 0xe0000, 0x4000 },
5305 { 0x120000, 0x4000 },
5306 { 0x1a0000, 0x4000 },
5307 { 0xffffffff, 0 },
b6016b76 5308 };
5bae30c9
MC
5309 struct mem_entry *mem_tbl;
5310
5311 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5312 mem_tbl = mem_tbl_5709;
5313 else
5314 mem_tbl = mem_tbl_5706;
b6016b76
MC
5315
5316 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5317 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5318 mem_tbl[i].len)) != 0) {
5319 return ret;
5320 }
5321 }
6aa20a22 5322
b6016b76
MC
5323 return ret;
5324}
5325
bc5a0690
MC
5326#define BNX2_MAC_LOOPBACK 0
5327#define BNX2_PHY_LOOPBACK 1
5328
b6016b76 5329static int
bc5a0690 5330bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
b6016b76
MC
5331{
5332 unsigned int pkt_size, num_pkts, i;
5333 struct sk_buff *skb, *rx_skb;
5334 unsigned char *packet;
bc5a0690 5335 u16 rx_start_idx, rx_idx;
b6016b76
MC
5336 dma_addr_t map;
5337 struct tx_bd *txbd;
5338 struct sw_bd *rx_buf;
5339 struct l2_fhdr *rx_hdr;
5340 int ret = -ENODEV;
c76c0475 5341 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
35e9010b 5342 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
bb4f98ab 5343 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
c76c0475
MC
5344
5345 tx_napi = bnapi;
b6016b76 5346
35e9010b 5347 txr = &tx_napi->tx_ring;
bb4f98ab 5348 rxr = &bnapi->rx_ring;
bc5a0690
MC
5349 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5350 bp->loopback = MAC_LOOPBACK;
5351 bnx2_set_mac_loopback(bp);
5352 }
5353 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
583c28e5 5354 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
489310a4
MC
5355 return 0;
5356
80be4434 5357 bp->loopback = PHY_LOOPBACK;
bc5a0690
MC
5358 bnx2_set_phy_loopback(bp);
5359 }
5360 else
5361 return -EINVAL;
b6016b76 5362
84eaa187 5363 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
932f3772 5364 skb = netdev_alloc_skb(bp->dev, pkt_size);
b6cbc3b6
JL
5365 if (!skb)
5366 return -ENOMEM;
b6016b76 5367 packet = skb_put(skb, pkt_size);
6634292b 5368 memcpy(packet, bp->dev->dev_addr, 6);
b6016b76
MC
5369 memset(packet + 6, 0x0, 8);
5370 for (i = 14; i < pkt_size; i++)
5371 packet[i] = (unsigned char) (i & 0xff);
5372
5373 map = pci_map_single(bp->pdev, skb->data, pkt_size,
5374 PCI_DMA_TODEVICE);
5375
bf5295bb
MC
5376 REG_WR(bp, BNX2_HC_COMMAND,
5377 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5378
b6016b76
MC
5379 REG_RD(bp, BNX2_HC_COMMAND);
5380
5381 udelay(5);
35efa7c1 5382 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
b6016b76 5383
b6016b76
MC
5384 num_pkts = 0;
5385
35e9010b 5386 txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
b6016b76
MC
5387
5388 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5389 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5390 txbd->tx_bd_mss_nbytes = pkt_size;
5391 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5392
5393 num_pkts++;
35e9010b
MC
5394 txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
5395 txr->tx_prod_bseq += pkt_size;
b6016b76 5396
35e9010b
MC
5397 REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5398 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
b6016b76
MC
5399
5400 udelay(100);
5401
bf5295bb
MC
5402 REG_WR(bp, BNX2_HC_COMMAND,
5403 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5404
b6016b76
MC
5405 REG_RD(bp, BNX2_HC_COMMAND);
5406
5407 udelay(5);
5408
5409 pci_unmap_single(bp->pdev, map, pkt_size, PCI_DMA_TODEVICE);
745720e5 5410 dev_kfree_skb(skb);
b6016b76 5411
35e9010b 5412 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
b6016b76 5413 goto loopback_test_done;
b6016b76 5414
35efa7c1 5415 rx_idx = bnx2_get_hw_rx_cons(bnapi);
b6016b76
MC
5416 if (rx_idx != rx_start_idx + num_pkts) {
5417 goto loopback_test_done;
5418 }
5419
bb4f98ab 5420 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
b6016b76
MC
5421 rx_skb = rx_buf->skb;
5422
5423 rx_hdr = (struct l2_fhdr *) rx_skb->data;
d89cb6af 5424 skb_reserve(rx_skb, BNX2_RX_OFFSET);
b6016b76
MC
5425
5426 pci_dma_sync_single_for_cpu(bp->pdev,
5427 pci_unmap_addr(rx_buf, mapping),
5428 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
5429
ade2bfe7 5430 if (rx_hdr->l2_fhdr_status &
b6016b76
MC
5431 (L2_FHDR_ERRORS_BAD_CRC |
5432 L2_FHDR_ERRORS_PHY_DECODE |
5433 L2_FHDR_ERRORS_ALIGNMENT |
5434 L2_FHDR_ERRORS_TOO_SHORT |
5435 L2_FHDR_ERRORS_GIANT_FRAME)) {
5436
5437 goto loopback_test_done;
5438 }
5439
5440 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5441 goto loopback_test_done;
5442 }
5443
5444 for (i = 14; i < pkt_size; i++) {
5445 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
5446 goto loopback_test_done;
5447 }
5448 }
5449
5450 ret = 0;
5451
5452loopback_test_done:
5453 bp->loopback = 0;
5454 return ret;
5455}
5456
bc5a0690
MC
5457#define BNX2_MAC_LOOPBACK_FAILED 1
5458#define BNX2_PHY_LOOPBACK_FAILED 2
5459#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5460 BNX2_PHY_LOOPBACK_FAILED)
5461
5462static int
5463bnx2_test_loopback(struct bnx2 *bp)
5464{
5465 int rc = 0;
5466
5467 if (!netif_running(bp->dev))
5468 return BNX2_LOOPBACK_FAILED;
5469
5470 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5471 spin_lock_bh(&bp->phy_lock);
9a120bc5 5472 bnx2_init_phy(bp, 1);
bc5a0690
MC
5473 spin_unlock_bh(&bp->phy_lock);
5474 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5475 rc |= BNX2_MAC_LOOPBACK_FAILED;
5476 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5477 rc |= BNX2_PHY_LOOPBACK_FAILED;
5478 return rc;
5479}
5480
b6016b76
MC
5481#define NVRAM_SIZE 0x200
5482#define CRC32_RESIDUAL 0xdebb20e3
5483
5484static int
5485bnx2_test_nvram(struct bnx2 *bp)
5486{
b491edd5 5487 __be32 buf[NVRAM_SIZE / 4];
b6016b76
MC
5488 u8 *data = (u8 *) buf;
5489 int rc = 0;
5490 u32 magic, csum;
5491
5492 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5493 goto test_nvram_done;
5494
5495 magic = be32_to_cpu(buf[0]);
5496 if (magic != 0x669955aa) {
5497 rc = -ENODEV;
5498 goto test_nvram_done;
5499 }
5500
5501 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5502 goto test_nvram_done;
5503
5504 csum = ether_crc_le(0x100, data);
5505 if (csum != CRC32_RESIDUAL) {
5506 rc = -ENODEV;
5507 goto test_nvram_done;
5508 }
5509
5510 csum = ether_crc_le(0x100, data + 0x100);
5511 if (csum != CRC32_RESIDUAL) {
5512 rc = -ENODEV;
5513 }
5514
5515test_nvram_done:
5516 return rc;
5517}
5518
5519static int
5520bnx2_test_link(struct bnx2 *bp)
5521{
5522 u32 bmsr;
5523
583c28e5 5524 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
489310a4
MC
5525 if (bp->link_up)
5526 return 0;
5527 return -ENODEV;
5528 }
c770a65c 5529 spin_lock_bh(&bp->phy_lock);
27a005b8
MC
5530 bnx2_enable_bmsr1(bp);
5531 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5532 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5533 bnx2_disable_bmsr1(bp);
c770a65c 5534 spin_unlock_bh(&bp->phy_lock);
6aa20a22 5535
b6016b76
MC
5536 if (bmsr & BMSR_LSTATUS) {
5537 return 0;
5538 }
5539 return -ENODEV;
5540}
5541
5542static int
5543bnx2_test_intr(struct bnx2 *bp)
5544{
5545 int i;
b6016b76
MC
5546 u16 status_idx;
5547
5548 if (!netif_running(bp->dev))
5549 return -ENODEV;
5550
5551 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5552
5553 /* This register is not touched during run-time. */
bf5295bb 5554 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
b6016b76
MC
5555 REG_RD(bp, BNX2_HC_COMMAND);
5556
5557 for (i = 0; i < 10; i++) {
5558 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5559 status_idx) {
5560
5561 break;
5562 }
5563
5564 msleep_interruptible(10);
5565 }
5566 if (i < 10)
5567 return 0;
5568
5569 return -ENODEV;
5570}
5571
38ea3686 5572/* Determining link for parallel detection. */
b2fadeae
MC
5573static int
5574bnx2_5706_serdes_has_link(struct bnx2 *bp)
5575{
5576 u32 mode_ctl, an_dbg, exp;
5577
38ea3686
MC
5578 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5579 return 0;
5580
b2fadeae
MC
5581 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5582 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5583
5584 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5585 return 0;
5586
5587 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5588 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5589 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5590
f3014c0c 5591 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
b2fadeae
MC
5592 return 0;
5593
5594 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5595 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5596 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5597
5598 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
5599 return 0;
5600
5601 return 1;
5602}
5603
b6016b76 5604static void
48b01e2d 5605bnx2_5706_serdes_timer(struct bnx2 *bp)
b6016b76 5606{
b2fadeae
MC
5607 int check_link = 1;
5608
48b01e2d 5609 spin_lock(&bp->phy_lock);
b2fadeae 5610 if (bp->serdes_an_pending) {
48b01e2d 5611 bp->serdes_an_pending--;
b2fadeae
MC
5612 check_link = 0;
5613 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
48b01e2d 5614 u32 bmcr;
b6016b76 5615
ac392abc 5616 bp->current_interval = BNX2_TIMER_INTERVAL;
cd339a0e 5617
ca58c3af 5618 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76 5619
48b01e2d 5620 if (bmcr & BMCR_ANENABLE) {
b2fadeae 5621 if (bnx2_5706_serdes_has_link(bp)) {
48b01e2d
MC
5622 bmcr &= ~BMCR_ANENABLE;
5623 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
ca58c3af 5624 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
583c28e5 5625 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
48b01e2d 5626 }
b6016b76 5627 }
48b01e2d
MC
5628 }
5629 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
583c28e5 5630 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
48b01e2d 5631 u32 phy2;
b6016b76 5632
48b01e2d
MC
5633 bnx2_write_phy(bp, 0x17, 0x0f01);
5634 bnx2_read_phy(bp, 0x15, &phy2);
5635 if (phy2 & 0x20) {
5636 u32 bmcr;
cd339a0e 5637
ca58c3af 5638 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
48b01e2d 5639 bmcr |= BMCR_ANENABLE;
ca58c3af 5640 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
b6016b76 5641
583c28e5 5642 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
48b01e2d
MC
5643 }
5644 } else
ac392abc 5645 bp->current_interval = BNX2_TIMER_INTERVAL;
b6016b76 5646
a2724e25 5647 if (check_link) {
b2fadeae
MC
5648 u32 val;
5649
5650 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5651 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5652 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5653
a2724e25
MC
5654 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
5655 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
5656 bnx2_5706s_force_link_dn(bp, 1);
5657 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
5658 } else
5659 bnx2_set_link(bp);
5660 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
5661 bnx2_set_link(bp);
b2fadeae 5662 }
48b01e2d
MC
5663 spin_unlock(&bp->phy_lock);
5664}
b6016b76 5665
f8dd064e
MC
5666static void
5667bnx2_5708_serdes_timer(struct bnx2 *bp)
5668{
583c28e5 5669 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
0d8a6571
MC
5670 return;
5671
583c28e5 5672 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
f8dd064e
MC
5673 bp->serdes_an_pending = 0;
5674 return;
5675 }
b6016b76 5676
f8dd064e
MC
5677 spin_lock(&bp->phy_lock);
5678 if (bp->serdes_an_pending)
5679 bp->serdes_an_pending--;
5680 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
5681 u32 bmcr;
b6016b76 5682
ca58c3af 5683 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
f8dd064e 5684 if (bmcr & BMCR_ANENABLE) {
605a9e20 5685 bnx2_enable_forced_2g5(bp);
f8dd064e
MC
5686 bp->current_interval = SERDES_FORCED_TIMEOUT;
5687 } else {
605a9e20 5688 bnx2_disable_forced_2g5(bp);
f8dd064e 5689 bp->serdes_an_pending = 2;
ac392abc 5690 bp->current_interval = BNX2_TIMER_INTERVAL;
b6016b76 5691 }
b6016b76 5692
f8dd064e 5693 } else
ac392abc 5694 bp->current_interval = BNX2_TIMER_INTERVAL;
b6016b76 5695
f8dd064e
MC
5696 spin_unlock(&bp->phy_lock);
5697}
5698
48b01e2d
MC
5699static void
5700bnx2_timer(unsigned long data)
5701{
5702 struct bnx2 *bp = (struct bnx2 *) data;
b6016b76 5703
48b01e2d
MC
5704 if (!netif_running(bp->dev))
5705 return;
b6016b76 5706
48b01e2d
MC
5707 if (atomic_read(&bp->intr_sem) != 0)
5708 goto bnx2_restart_timer;
b6016b76 5709
df149d70 5710 bnx2_send_heart_beat(bp);
b6016b76 5711
2726d6e1
MC
5712 bp->stats_blk->stat_FwRxDrop =
5713 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
b6016b76 5714
02537b06
MC
5715 /* workaround occasional corrupted counters */
5716 if (CHIP_NUM(bp) == CHIP_NUM_5708 && bp->stats_ticks)
5717 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
5718 BNX2_HC_COMMAND_STATS_NOW);
5719
583c28e5 5720 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
f8dd064e
MC
5721 if (CHIP_NUM(bp) == CHIP_NUM_5706)
5722 bnx2_5706_serdes_timer(bp);
27a005b8 5723 else
f8dd064e 5724 bnx2_5708_serdes_timer(bp);
b6016b76
MC
5725 }
5726
5727bnx2_restart_timer:
cd339a0e 5728 mod_timer(&bp->timer, jiffies + bp->current_interval);
b6016b76
MC
5729}
5730
8e6a72c4
MC
5731static int
5732bnx2_request_irq(struct bnx2 *bp)
5733{
6d866ffc 5734 unsigned long flags;
b4b36042
MC
5735 struct bnx2_irq *irq;
5736 int rc = 0, i;
8e6a72c4 5737
f86e82fb 5738 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
6d866ffc
MC
5739 flags = 0;
5740 else
5741 flags = IRQF_SHARED;
b4b36042
MC
5742
5743 for (i = 0; i < bp->irq_nvecs; i++) {
5744 irq = &bp->irq_tbl[i];
c76c0475 5745 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
f0ea2e63 5746 &bp->bnx2_napi[i]);
b4b36042
MC
5747 if (rc)
5748 break;
5749 irq->requested = 1;
5750 }
8e6a72c4
MC
5751 return rc;
5752}
5753
5754static void
5755bnx2_free_irq(struct bnx2 *bp)
5756{
b4b36042
MC
5757 struct bnx2_irq *irq;
5758 int i;
8e6a72c4 5759
b4b36042
MC
5760 for (i = 0; i < bp->irq_nvecs; i++) {
5761 irq = &bp->irq_tbl[i];
5762 if (irq->requested)
f0ea2e63 5763 free_irq(irq->vector, &bp->bnx2_napi[i]);
b4b36042 5764 irq->requested = 0;
6d866ffc 5765 }
f86e82fb 5766 if (bp->flags & BNX2_FLAG_USING_MSI)
b4b36042 5767 pci_disable_msi(bp->pdev);
f86e82fb 5768 else if (bp->flags & BNX2_FLAG_USING_MSIX)
b4b36042
MC
5769 pci_disable_msix(bp->pdev);
5770
f86e82fb 5771 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
b4b36042
MC
5772}
5773
5774static void
5e9ad9e1 5775bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
b4b36042 5776{
57851d84
MC
5777 int i, rc;
5778 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
5779
b4b36042
MC
5780 bnx2_setup_msix_tbl(bp);
5781 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
5782 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
5783 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
57851d84
MC
5784
5785 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5786 msix_ent[i].entry = i;
5787 msix_ent[i].vector = 0;
35e9010b
MC
5788
5789 strcpy(bp->irq_tbl[i].name, bp->dev->name);
f0ea2e63 5790 bp->irq_tbl[i].handler = bnx2_msi_1shot;
57851d84
MC
5791 }
5792
5793 rc = pci_enable_msix(bp->pdev, msix_ent, BNX2_MAX_MSIX_VEC);
5794 if (rc != 0)
5795 return;
5796
5e9ad9e1 5797 bp->irq_nvecs = msix_vecs;
f86e82fb 5798 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
57851d84
MC
5799 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
5800 bp->irq_tbl[i].vector = msix_ent[i].vector;
6d866ffc
MC
5801}
5802
5803static void
5804bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
5805{
5e9ad9e1 5806 int cpus = num_online_cpus();
706bf240 5807 int msix_vecs = min(cpus + 1, RX_MAX_RINGS);
5e9ad9e1 5808
6d866ffc
MC
5809 bp->irq_tbl[0].handler = bnx2_interrupt;
5810 strcpy(bp->irq_tbl[0].name, bp->dev->name);
b4b36042
MC
5811 bp->irq_nvecs = 1;
5812 bp->irq_tbl[0].vector = bp->pdev->irq;
5813
5e9ad9e1
MC
5814 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi && cpus > 1)
5815 bnx2_enable_msix(bp, msix_vecs);
6d866ffc 5816
f86e82fb
DM
5817 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
5818 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
6d866ffc 5819 if (pci_enable_msi(bp->pdev) == 0) {
f86e82fb 5820 bp->flags |= BNX2_FLAG_USING_MSI;
6d866ffc 5821 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
f86e82fb 5822 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
6d866ffc
MC
5823 bp->irq_tbl[0].handler = bnx2_msi_1shot;
5824 } else
5825 bp->irq_tbl[0].handler = bnx2_msi;
b4b36042
MC
5826
5827 bp->irq_tbl[0].vector = bp->pdev->irq;
6d866ffc
MC
5828 }
5829 }
706bf240
BL
5830
5831 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
5832 bp->dev->real_num_tx_queues = bp->num_tx_rings;
5833
5e9ad9e1 5834 bp->num_rx_rings = bp->irq_nvecs;
8e6a72c4
MC
5835}
5836
b6016b76
MC
5837/* Called with rtnl_lock */
5838static int
5839bnx2_open(struct net_device *dev)
5840{
972ec0d4 5841 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
5842 int rc;
5843
1b2f922f
MC
5844 netif_carrier_off(dev);
5845
829ca9a3 5846 bnx2_set_power_state(bp, PCI_D0);
b6016b76
MC
5847 bnx2_disable_int(bp);
5848
35e9010b
MC
5849 bnx2_setup_int_mode(bp, disable_msi);
5850 bnx2_napi_enable(bp);
b6016b76 5851 rc = bnx2_alloc_mem(bp);
2739a8bb
MC
5852 if (rc)
5853 goto open_err;
b6016b76 5854
8e6a72c4 5855 rc = bnx2_request_irq(bp);
2739a8bb
MC
5856 if (rc)
5857 goto open_err;
b6016b76 5858
9a120bc5 5859 rc = bnx2_init_nic(bp, 1);
2739a8bb
MC
5860 if (rc)
5861 goto open_err;
6aa20a22 5862
cd339a0e 5863 mod_timer(&bp->timer, jiffies + bp->current_interval);
b6016b76
MC
5864
5865 atomic_set(&bp->intr_sem, 0);
5866
5867 bnx2_enable_int(bp);
5868
f86e82fb 5869 if (bp->flags & BNX2_FLAG_USING_MSI) {
b6016b76
MC
5870 /* Test MSI to make sure it is working
5871 * If MSI test fails, go back to INTx mode
5872 */
5873 if (bnx2_test_intr(bp) != 0) {
5874 printk(KERN_WARNING PFX "%s: No interrupt was generated"
5875 " using MSI, switching to INTx mode. Please"
5876 " report this failure to the PCI maintainer"
5877 " and include system chipset information.\n",
5878 bp->dev->name);
5879
5880 bnx2_disable_int(bp);
8e6a72c4 5881 bnx2_free_irq(bp);
b6016b76 5882
6d866ffc
MC
5883 bnx2_setup_int_mode(bp, 1);
5884
9a120bc5 5885 rc = bnx2_init_nic(bp, 0);
b6016b76 5886
8e6a72c4
MC
5887 if (!rc)
5888 rc = bnx2_request_irq(bp);
5889
b6016b76 5890 if (rc) {
b6016b76 5891 del_timer_sync(&bp->timer);
2739a8bb 5892 goto open_err;
b6016b76
MC
5893 }
5894 bnx2_enable_int(bp);
5895 }
5896 }
f86e82fb 5897 if (bp->flags & BNX2_FLAG_USING_MSI)
b6016b76 5898 printk(KERN_INFO PFX "%s: using MSI\n", dev->name);
f86e82fb 5899 else if (bp->flags & BNX2_FLAG_USING_MSIX)
57851d84 5900 printk(KERN_INFO PFX "%s: using MSIX\n", dev->name);
b6016b76 5901
706bf240 5902 netif_tx_start_all_queues(dev);
b6016b76
MC
5903
5904 return 0;
2739a8bb
MC
5905
5906open_err:
5907 bnx2_napi_disable(bp);
5908 bnx2_free_skbs(bp);
5909 bnx2_free_irq(bp);
5910 bnx2_free_mem(bp);
5911 return rc;
b6016b76
MC
5912}
5913
5914static void
c4028958 5915bnx2_reset_task(struct work_struct *work)
b6016b76 5916{
c4028958 5917 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
b6016b76 5918
afdc08b9
MC
5919 if (!netif_running(bp->dev))
5920 return;
5921
b6016b76
MC
5922 bnx2_netif_stop(bp);
5923
9a120bc5 5924 bnx2_init_nic(bp, 1);
b6016b76
MC
5925
5926 atomic_set(&bp->intr_sem, 1);
5927 bnx2_netif_start(bp);
5928}
5929
5930static void
5931bnx2_tx_timeout(struct net_device *dev)
5932{
972ec0d4 5933 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
5934
5935 /* This allows the netif to be shutdown gracefully before resetting */
5936 schedule_work(&bp->reset_task);
5937}
5938
5939#ifdef BCM_VLAN
5940/* Called with rtnl_lock */
5941static void
5942bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
5943{
972ec0d4 5944 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
5945
5946 bnx2_netif_stop(bp);
5947
5948 bp->vlgrp = vlgrp;
5949 bnx2_set_rx_mode(dev);
7c62e83b
MC
5950 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
5951 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
b6016b76
MC
5952
5953 bnx2_netif_start(bp);
5954}
b6016b76
MC
5955#endif
5956
932ff279 5957/* Called with netif_tx_lock.
2f8af120
MC
5958 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
5959 * netif_wake_queue().
b6016b76
MC
5960 */
5961static int
5962bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
5963{
972ec0d4 5964 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
5965 dma_addr_t mapping;
5966 struct tx_bd *txbd;
5967 struct sw_bd *tx_buf;
5968 u32 len, vlan_tag_flags, last_frag, mss;
5969 u16 prod, ring_prod;
5970 int i;
706bf240
BL
5971 struct bnx2_napi *bnapi;
5972 struct bnx2_tx_ring_info *txr;
5973 struct netdev_queue *txq;
5974
5975 /* Determine which tx ring we will be placed on */
5976 i = skb_get_queue_mapping(skb);
5977 bnapi = &bp->bnx2_napi[i];
5978 txr = &bnapi->tx_ring;
5979 txq = netdev_get_tx_queue(dev, i);
b6016b76 5980
35e9010b 5981 if (unlikely(bnx2_tx_avail(bp, txr) <
a550c99b 5982 (skb_shinfo(skb)->nr_frags + 1))) {
706bf240 5983 netif_tx_stop_queue(txq);
b6016b76
MC
5984 printk(KERN_ERR PFX "%s: BUG! Tx ring full when queue awake!\n",
5985 dev->name);
5986
5987 return NETDEV_TX_BUSY;
5988 }
5989 len = skb_headlen(skb);
35e9010b 5990 prod = txr->tx_prod;
b6016b76
MC
5991 ring_prod = TX_RING_IDX(prod);
5992
5993 vlan_tag_flags = 0;
84fa7933 5994 if (skb->ip_summed == CHECKSUM_PARTIAL) {
b6016b76
MC
5995 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
5996 }
5997
729b85cd 5998#ifdef BCM_VLAN
79ea13ce 5999 if (bp->vlgrp && vlan_tx_tag_present(skb)) {
b6016b76
MC
6000 vlan_tag_flags |=
6001 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6002 }
729b85cd 6003#endif
fde82055 6004 if ((mss = skb_shinfo(skb)->gso_size)) {
b6016b76 6005 u32 tcp_opt_len, ip_tcp_len;
eddc9ec5 6006 struct iphdr *iph;
b6016b76 6007
b6016b76
MC
6008 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6009
4666f87a
MC
6010 tcp_opt_len = tcp_optlen(skb);
6011
6012 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6013 u32 tcp_off = skb_transport_offset(skb) -
6014 sizeof(struct ipv6hdr) - ETH_HLEN;
ab6a5bb6 6015
4666f87a
MC
6016 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6017 TX_BD_FLAGS_SW_FLAGS;
6018 if (likely(tcp_off == 0))
6019 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6020 else {
6021 tcp_off >>= 3;
6022 vlan_tag_flags |= ((tcp_off & 0x3) <<
6023 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6024 ((tcp_off & 0x10) <<
6025 TX_BD_FLAGS_TCP6_OFF4_SHL);
6026 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6027 }
6028 } else {
6029 if (skb_header_cloned(skb) &&
6030 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
6031 dev_kfree_skb(skb);
6032 return NETDEV_TX_OK;
6033 }
b6016b76 6034
4666f87a
MC
6035 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6036
6037 iph = ip_hdr(skb);
6038 iph->check = 0;
6039 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
6040 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6041 iph->daddr, 0,
6042 IPPROTO_TCP,
6043 0);
6044 if (tcp_opt_len || (iph->ihl > 5)) {
6045 vlan_tag_flags |= ((iph->ihl - 5) +
6046 (tcp_opt_len >> 2)) << 8;
6047 }
b6016b76 6048 }
4666f87a 6049 } else
b6016b76 6050 mss = 0;
b6016b76
MC
6051
6052 mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6aa20a22 6053
35e9010b 6054 tx_buf = &txr->tx_buf_ring[ring_prod];
b6016b76
MC
6055 tx_buf->skb = skb;
6056 pci_unmap_addr_set(tx_buf, mapping, mapping);
6057
35e9010b 6058 txbd = &txr->tx_desc_ring[ring_prod];
b6016b76
MC
6059
6060 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6061 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6062 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6063 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6064
6065 last_frag = skb_shinfo(skb)->nr_frags;
6066
6067 for (i = 0; i < last_frag; i++) {
6068 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6069
6070 prod = NEXT_TX_BD(prod);
6071 ring_prod = TX_RING_IDX(prod);
35e9010b 6072 txbd = &txr->tx_desc_ring[ring_prod];
b6016b76
MC
6073
6074 len = frag->size;
6075 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
6076 len, PCI_DMA_TODEVICE);
35e9010b 6077 pci_unmap_addr_set(&txr->tx_buf_ring[ring_prod],
b6016b76
MC
6078 mapping, mapping);
6079
6080 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6081 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6082 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6083 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6084
6085 }
6086 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6087
6088 prod = NEXT_TX_BD(prod);
35e9010b 6089 txr->tx_prod_bseq += skb->len;
b6016b76 6090
35e9010b
MC
6091 REG_WR16(bp, txr->tx_bidx_addr, prod);
6092 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
b6016b76
MC
6093
6094 mmiowb();
6095
35e9010b 6096 txr->tx_prod = prod;
b6016b76
MC
6097 dev->trans_start = jiffies;
6098
35e9010b 6099 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
706bf240 6100 netif_tx_stop_queue(txq);
35e9010b 6101 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
706bf240 6102 netif_tx_wake_queue(txq);
b6016b76
MC
6103 }
6104
6105 return NETDEV_TX_OK;
6106}
6107
6108/* Called with rtnl_lock */
6109static int
6110bnx2_close(struct net_device *dev)
6111{
972ec0d4 6112 struct bnx2 *bp = netdev_priv(dev);
b6016b76 6113
4bb073c0 6114 cancel_work_sync(&bp->reset_task);
afdc08b9 6115
bea3348e 6116 bnx2_disable_int_sync(bp);
35efa7c1 6117 bnx2_napi_disable(bp);
b6016b76 6118 del_timer_sync(&bp->timer);
74bf4ba3 6119 bnx2_shutdown_chip(bp);
8e6a72c4 6120 bnx2_free_irq(bp);
b6016b76
MC
6121 bnx2_free_skbs(bp);
6122 bnx2_free_mem(bp);
6123 bp->link_up = 0;
6124 netif_carrier_off(bp->dev);
829ca9a3 6125 bnx2_set_power_state(bp, PCI_D3hot);
b6016b76
MC
6126 return 0;
6127}
6128
6129#define GET_NET_STATS64(ctr) \
6130 (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
6131 (unsigned long) (ctr##_lo)
6132
6133#define GET_NET_STATS32(ctr) \
6134 (ctr##_lo)
6135
6136#if (BITS_PER_LONG == 64)
6137#define GET_NET_STATS GET_NET_STATS64
6138#else
6139#define GET_NET_STATS GET_NET_STATS32
6140#endif
6141
6142static struct net_device_stats *
6143bnx2_get_stats(struct net_device *dev)
6144{
972ec0d4 6145 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6146 struct statistics_block *stats_blk = bp->stats_blk;
6147 struct net_device_stats *net_stats = &bp->net_stats;
6148
6149 if (bp->stats_blk == NULL) {
6150 return net_stats;
6151 }
6152 net_stats->rx_packets =
6153 GET_NET_STATS(stats_blk->stat_IfHCInUcastPkts) +
6154 GET_NET_STATS(stats_blk->stat_IfHCInMulticastPkts) +
6155 GET_NET_STATS(stats_blk->stat_IfHCInBroadcastPkts);
6156
6157 net_stats->tx_packets =
6158 GET_NET_STATS(stats_blk->stat_IfHCOutUcastPkts) +
6159 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts) +
6160 GET_NET_STATS(stats_blk->stat_IfHCOutBroadcastPkts);
6161
6162 net_stats->rx_bytes =
6163 GET_NET_STATS(stats_blk->stat_IfHCInOctets);
6164
6165 net_stats->tx_bytes =
6166 GET_NET_STATS(stats_blk->stat_IfHCOutOctets);
6167
6aa20a22 6168 net_stats->multicast =
b6016b76
MC
6169 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts);
6170
6aa20a22 6171 net_stats->collisions =
b6016b76
MC
6172 (unsigned long) stats_blk->stat_EtherStatsCollisions;
6173
6aa20a22 6174 net_stats->rx_length_errors =
b6016b76
MC
6175 (unsigned long) (stats_blk->stat_EtherStatsUndersizePkts +
6176 stats_blk->stat_EtherStatsOverrsizePkts);
6177
6aa20a22 6178 net_stats->rx_over_errors =
b6016b76
MC
6179 (unsigned long) stats_blk->stat_IfInMBUFDiscards;
6180
6aa20a22 6181 net_stats->rx_frame_errors =
b6016b76
MC
6182 (unsigned long) stats_blk->stat_Dot3StatsAlignmentErrors;
6183
6aa20a22 6184 net_stats->rx_crc_errors =
b6016b76
MC
6185 (unsigned long) stats_blk->stat_Dot3StatsFCSErrors;
6186
6187 net_stats->rx_errors = net_stats->rx_length_errors +
6188 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6189 net_stats->rx_crc_errors;
6190
6191 net_stats->tx_aborted_errors =
6192 (unsigned long) (stats_blk->stat_Dot3StatsExcessiveCollisions +
6193 stats_blk->stat_Dot3StatsLateCollisions);
6194
5b0c76ad
MC
6195 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6196 (CHIP_ID(bp) == CHIP_ID_5708_A0))
b6016b76
MC
6197 net_stats->tx_carrier_errors = 0;
6198 else {
6199 net_stats->tx_carrier_errors =
6200 (unsigned long)
6201 stats_blk->stat_Dot3StatsCarrierSenseErrors;
6202 }
6203
6204 net_stats->tx_errors =
6aa20a22 6205 (unsigned long)
b6016b76
MC
6206 stats_blk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors
6207 +
6208 net_stats->tx_aborted_errors +
6209 net_stats->tx_carrier_errors;
6210
cea94db9
MC
6211 net_stats->rx_missed_errors =
6212 (unsigned long) (stats_blk->stat_IfInMBUFDiscards +
6213 stats_blk->stat_FwRxDrop);
6214
b6016b76
MC
6215 return net_stats;
6216}
6217
6218/* All ethtool functions called with rtnl_lock */
6219
6220static int
6221bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6222{
972ec0d4 6223 struct bnx2 *bp = netdev_priv(dev);
7b6b8347 6224 int support_serdes = 0, support_copper = 0;
b6016b76
MC
6225
6226 cmd->supported = SUPPORTED_Autoneg;
583c28e5 6227 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
7b6b8347
MC
6228 support_serdes = 1;
6229 support_copper = 1;
6230 } else if (bp->phy_port == PORT_FIBRE)
6231 support_serdes = 1;
6232 else
6233 support_copper = 1;
6234
6235 if (support_serdes) {
b6016b76
MC
6236 cmd->supported |= SUPPORTED_1000baseT_Full |
6237 SUPPORTED_FIBRE;
583c28e5 6238 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
605a9e20 6239 cmd->supported |= SUPPORTED_2500baseX_Full;
b6016b76 6240
b6016b76 6241 }
7b6b8347 6242 if (support_copper) {
b6016b76
MC
6243 cmd->supported |= SUPPORTED_10baseT_Half |
6244 SUPPORTED_10baseT_Full |
6245 SUPPORTED_100baseT_Half |
6246 SUPPORTED_100baseT_Full |
6247 SUPPORTED_1000baseT_Full |
6248 SUPPORTED_TP;
6249
b6016b76
MC
6250 }
6251
7b6b8347
MC
6252 spin_lock_bh(&bp->phy_lock);
6253 cmd->port = bp->phy_port;
b6016b76
MC
6254 cmd->advertising = bp->advertising;
6255
6256 if (bp->autoneg & AUTONEG_SPEED) {
6257 cmd->autoneg = AUTONEG_ENABLE;
6258 }
6259 else {
6260 cmd->autoneg = AUTONEG_DISABLE;
6261 }
6262
6263 if (netif_carrier_ok(dev)) {
6264 cmd->speed = bp->line_speed;
6265 cmd->duplex = bp->duplex;
6266 }
6267 else {
6268 cmd->speed = -1;
6269 cmd->duplex = -1;
6270 }
7b6b8347 6271 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
6272
6273 cmd->transceiver = XCVR_INTERNAL;
6274 cmd->phy_address = bp->phy_addr;
6275
6276 return 0;
6277}
6aa20a22 6278
b6016b76
MC
6279static int
6280bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6281{
972ec0d4 6282 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6283 u8 autoneg = bp->autoneg;
6284 u8 req_duplex = bp->req_duplex;
6285 u16 req_line_speed = bp->req_line_speed;
6286 u32 advertising = bp->advertising;
7b6b8347
MC
6287 int err = -EINVAL;
6288
6289 spin_lock_bh(&bp->phy_lock);
6290
6291 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6292 goto err_out_unlock;
6293
583c28e5
MC
6294 if (cmd->port != bp->phy_port &&
6295 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
7b6b8347 6296 goto err_out_unlock;
b6016b76 6297
d6b14486
MC
6298 /* If device is down, we can store the settings only if the user
6299 * is setting the currently active port.
6300 */
6301 if (!netif_running(dev) && cmd->port != bp->phy_port)
6302 goto err_out_unlock;
6303
b6016b76
MC
6304 if (cmd->autoneg == AUTONEG_ENABLE) {
6305 autoneg |= AUTONEG_SPEED;
6306
6aa20a22 6307 cmd->advertising &= ETHTOOL_ALL_COPPER_SPEED;
b6016b76
MC
6308
6309 /* allow advertising 1 speed */
6310 if ((cmd->advertising == ADVERTISED_10baseT_Half) ||
6311 (cmd->advertising == ADVERTISED_10baseT_Full) ||
6312 (cmd->advertising == ADVERTISED_100baseT_Half) ||
6313 (cmd->advertising == ADVERTISED_100baseT_Full)) {
6314
7b6b8347
MC
6315 if (cmd->port == PORT_FIBRE)
6316 goto err_out_unlock;
b6016b76
MC
6317
6318 advertising = cmd->advertising;
6319
27a005b8 6320 } else if (cmd->advertising == ADVERTISED_2500baseX_Full) {
583c28e5 6321 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ||
7b6b8347
MC
6322 (cmd->port == PORT_TP))
6323 goto err_out_unlock;
6324 } else if (cmd->advertising == ADVERTISED_1000baseT_Full)
b6016b76 6325 advertising = cmd->advertising;
7b6b8347
MC
6326 else if (cmd->advertising == ADVERTISED_1000baseT_Half)
6327 goto err_out_unlock;
b6016b76 6328 else {
7b6b8347 6329 if (cmd->port == PORT_FIBRE)
b6016b76 6330 advertising = ETHTOOL_ALL_FIBRE_SPEED;
7b6b8347 6331 else
b6016b76 6332 advertising = ETHTOOL_ALL_COPPER_SPEED;
b6016b76
MC
6333 }
6334 advertising |= ADVERTISED_Autoneg;
6335 }
6336 else {
7b6b8347 6337 if (cmd->port == PORT_FIBRE) {
80be4434
MC
6338 if ((cmd->speed != SPEED_1000 &&
6339 cmd->speed != SPEED_2500) ||
6340 (cmd->duplex != DUPLEX_FULL))
7b6b8347 6341 goto err_out_unlock;
80be4434
MC
6342
6343 if (cmd->speed == SPEED_2500 &&
583c28e5 6344 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
7b6b8347 6345 goto err_out_unlock;
b6016b76 6346 }
7b6b8347
MC
6347 else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
6348 goto err_out_unlock;
6349
b6016b76
MC
6350 autoneg &= ~AUTONEG_SPEED;
6351 req_line_speed = cmd->speed;
6352 req_duplex = cmd->duplex;
6353 advertising = 0;
6354 }
6355
6356 bp->autoneg = autoneg;
6357 bp->advertising = advertising;
6358 bp->req_line_speed = req_line_speed;
6359 bp->req_duplex = req_duplex;
6360
d6b14486
MC
6361 err = 0;
6362 /* If device is down, the new settings will be picked up when it is
6363 * brought up.
6364 */
6365 if (netif_running(dev))
6366 err = bnx2_setup_phy(bp, cmd->port);
b6016b76 6367
7b6b8347 6368err_out_unlock:
c770a65c 6369 spin_unlock_bh(&bp->phy_lock);
b6016b76 6370
7b6b8347 6371 return err;
b6016b76
MC
6372}
6373
6374static void
6375bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6376{
972ec0d4 6377 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6378
6379 strcpy(info->driver, DRV_MODULE_NAME);
6380 strcpy(info->version, DRV_MODULE_VERSION);
6381 strcpy(info->bus_info, pci_name(bp->pdev));
58fc2ea4 6382 strcpy(info->fw_version, bp->fw_version);
b6016b76
MC
6383}
6384
244ac4f4
MC
6385#define BNX2_REGDUMP_LEN (32 * 1024)
6386
6387static int
6388bnx2_get_regs_len(struct net_device *dev)
6389{
6390 return BNX2_REGDUMP_LEN;
6391}
6392
6393static void
6394bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6395{
6396 u32 *p = _p, i, offset;
6397 u8 *orig_p = _p;
6398 struct bnx2 *bp = netdev_priv(dev);
6399 u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
6400 0x0800, 0x0880, 0x0c00, 0x0c10,
6401 0x0c30, 0x0d08, 0x1000, 0x101c,
6402 0x1040, 0x1048, 0x1080, 0x10a4,
6403 0x1400, 0x1490, 0x1498, 0x14f0,
6404 0x1500, 0x155c, 0x1580, 0x15dc,
6405 0x1600, 0x1658, 0x1680, 0x16d8,
6406 0x1800, 0x1820, 0x1840, 0x1854,
6407 0x1880, 0x1894, 0x1900, 0x1984,
6408 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6409 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6410 0x2000, 0x2030, 0x23c0, 0x2400,
6411 0x2800, 0x2820, 0x2830, 0x2850,
6412 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6413 0x3c00, 0x3c94, 0x4000, 0x4010,
6414 0x4080, 0x4090, 0x43c0, 0x4458,
6415 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6416 0x4fc0, 0x5010, 0x53c0, 0x5444,
6417 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6418 0x5fc0, 0x6000, 0x6400, 0x6428,
6419 0x6800, 0x6848, 0x684c, 0x6860,
6420 0x6888, 0x6910, 0x8000 };
6421
6422 regs->version = 0;
6423
6424 memset(p, 0, BNX2_REGDUMP_LEN);
6425
6426 if (!netif_running(bp->dev))
6427 return;
6428
6429 i = 0;
6430 offset = reg_boundaries[0];
6431 p += offset;
6432 while (offset < BNX2_REGDUMP_LEN) {
6433 *p++ = REG_RD(bp, offset);
6434 offset += 4;
6435 if (offset == reg_boundaries[i + 1]) {
6436 offset = reg_boundaries[i + 2];
6437 p = (u32 *) (orig_p + offset);
6438 i += 2;
6439 }
6440 }
6441}
6442
b6016b76
MC
6443static void
6444bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6445{
972ec0d4 6446 struct bnx2 *bp = netdev_priv(dev);
b6016b76 6447
f86e82fb 6448 if (bp->flags & BNX2_FLAG_NO_WOL) {
b6016b76
MC
6449 wol->supported = 0;
6450 wol->wolopts = 0;
6451 }
6452 else {
6453 wol->supported = WAKE_MAGIC;
6454 if (bp->wol)
6455 wol->wolopts = WAKE_MAGIC;
6456 else
6457 wol->wolopts = 0;
6458 }
6459 memset(&wol->sopass, 0, sizeof(wol->sopass));
6460}
6461
6462static int
6463bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6464{
972ec0d4 6465 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6466
6467 if (wol->wolopts & ~WAKE_MAGIC)
6468 return -EINVAL;
6469
6470 if (wol->wolopts & WAKE_MAGIC) {
f86e82fb 6471 if (bp->flags & BNX2_FLAG_NO_WOL)
b6016b76
MC
6472 return -EINVAL;
6473
6474 bp->wol = 1;
6475 }
6476 else {
6477 bp->wol = 0;
6478 }
6479 return 0;
6480}
6481
6482static int
6483bnx2_nway_reset(struct net_device *dev)
6484{
972ec0d4 6485 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6486 u32 bmcr;
6487
6488 if (!(bp->autoneg & AUTONEG_SPEED)) {
6489 return -EINVAL;
6490 }
6491
c770a65c 6492 spin_lock_bh(&bp->phy_lock);
b6016b76 6493
583c28e5 6494 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
7b6b8347
MC
6495 int rc;
6496
6497 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6498 spin_unlock_bh(&bp->phy_lock);
6499 return rc;
6500 }
6501
b6016b76 6502 /* Force a link down visible on the other side */
583c28e5 6503 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
ca58c3af 6504 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
c770a65c 6505 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
6506
6507 msleep(20);
6508
c770a65c 6509 spin_lock_bh(&bp->phy_lock);
f8dd064e
MC
6510
6511 bp->current_interval = SERDES_AN_TIMEOUT;
6512 bp->serdes_an_pending = 1;
6513 mod_timer(&bp->timer, jiffies + bp->current_interval);
b6016b76
MC
6514 }
6515
ca58c3af 6516 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
b6016b76 6517 bmcr &= ~BMCR_LOOPBACK;
ca58c3af 6518 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
b6016b76 6519
c770a65c 6520 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
6521
6522 return 0;
6523}
6524
6525static int
6526bnx2_get_eeprom_len(struct net_device *dev)
6527{
972ec0d4 6528 struct bnx2 *bp = netdev_priv(dev);
b6016b76 6529
1122db71 6530 if (bp->flash_info == NULL)
b6016b76
MC
6531 return 0;
6532
1122db71 6533 return (int) bp->flash_size;
b6016b76
MC
6534}
6535
6536static int
6537bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6538 u8 *eebuf)
6539{
972ec0d4 6540 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6541 int rc;
6542
1064e944 6543 /* parameters already validated in ethtool_get_eeprom */
b6016b76
MC
6544
6545 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
6546
6547 return rc;
6548}
6549
6550static int
6551bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6552 u8 *eebuf)
6553{
972ec0d4 6554 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6555 int rc;
6556
1064e944 6557 /* parameters already validated in ethtool_set_eeprom */
b6016b76
MC
6558
6559 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
6560
6561 return rc;
6562}
6563
6564static int
6565bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6566{
972ec0d4 6567 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6568
6569 memset(coal, 0, sizeof(struct ethtool_coalesce));
6570
6571 coal->rx_coalesce_usecs = bp->rx_ticks;
6572 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
6573 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
6574 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
6575
6576 coal->tx_coalesce_usecs = bp->tx_ticks;
6577 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
6578 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
6579 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
6580
6581 coal->stats_block_coalesce_usecs = bp->stats_ticks;
6582
6583 return 0;
6584}
6585
6586static int
6587bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6588{
972ec0d4 6589 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6590
6591 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
6592 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
6593
6aa20a22 6594 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
b6016b76
MC
6595 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
6596
6597 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
6598 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
6599
6600 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
6601 if (bp->rx_quick_cons_trip_int > 0xff)
6602 bp->rx_quick_cons_trip_int = 0xff;
6603
6604 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
6605 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
6606
6607 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
6608 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
6609
6610 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
6611 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
6612
6613 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
6614 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
6615 0xff;
6616
6617 bp->stats_ticks = coal->stats_block_coalesce_usecs;
02537b06
MC
6618 if (CHIP_NUM(bp) == CHIP_NUM_5708) {
6619 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
6620 bp->stats_ticks = USEC_PER_SEC;
6621 }
7ea6920e
MC
6622 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
6623 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
6624 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
b6016b76
MC
6625
6626 if (netif_running(bp->dev)) {
6627 bnx2_netif_stop(bp);
9a120bc5 6628 bnx2_init_nic(bp, 0);
b6016b76
MC
6629 bnx2_netif_start(bp);
6630 }
6631
6632 return 0;
6633}
6634
6635static void
6636bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6637{
972ec0d4 6638 struct bnx2 *bp = netdev_priv(dev);
b6016b76 6639
13daffa2 6640 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
b6016b76 6641 ering->rx_mini_max_pending = 0;
47bf4246 6642 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
b6016b76
MC
6643
6644 ering->rx_pending = bp->rx_ring_size;
6645 ering->rx_mini_pending = 0;
47bf4246 6646 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
b6016b76
MC
6647
6648 ering->tx_max_pending = MAX_TX_DESC_CNT;
6649 ering->tx_pending = bp->tx_ring_size;
6650}
6651
6652static int
5d5d0015 6653bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
b6016b76 6654{
13daffa2
MC
6655 if (netif_running(bp->dev)) {
6656 bnx2_netif_stop(bp);
6657 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6658 bnx2_free_skbs(bp);
6659 bnx2_free_mem(bp);
6660 }
6661
5d5d0015
MC
6662 bnx2_set_rx_ring_size(bp, rx);
6663 bp->tx_ring_size = tx;
b6016b76
MC
6664
6665 if (netif_running(bp->dev)) {
13daffa2
MC
6666 int rc;
6667
6668 rc = bnx2_alloc_mem(bp);
6669 if (rc)
6670 return rc;
9a120bc5 6671 bnx2_init_nic(bp, 0);
b6016b76
MC
6672 bnx2_netif_start(bp);
6673 }
b6016b76
MC
6674 return 0;
6675}
6676
5d5d0015
MC
6677static int
6678bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6679{
6680 struct bnx2 *bp = netdev_priv(dev);
6681 int rc;
6682
6683 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
6684 (ering->tx_pending > MAX_TX_DESC_CNT) ||
6685 (ering->tx_pending <= MAX_SKB_FRAGS)) {
6686
6687 return -EINVAL;
6688 }
6689 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
6690 return rc;
6691}
6692
b6016b76
MC
6693static void
6694bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6695{
972ec0d4 6696 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6697
6698 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
6699 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
6700 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
6701}
6702
6703static int
6704bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6705{
972ec0d4 6706 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6707
6708 bp->req_flow_ctrl = 0;
6709 if (epause->rx_pause)
6710 bp->req_flow_ctrl |= FLOW_CTRL_RX;
6711 if (epause->tx_pause)
6712 bp->req_flow_ctrl |= FLOW_CTRL_TX;
6713
6714 if (epause->autoneg) {
6715 bp->autoneg |= AUTONEG_FLOW_CTRL;
6716 }
6717 else {
6718 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
6719 }
6720
c770a65c 6721 spin_lock_bh(&bp->phy_lock);
b6016b76 6722
0d8a6571 6723 bnx2_setup_phy(bp, bp->phy_port);
b6016b76 6724
c770a65c 6725 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
6726
6727 return 0;
6728}
6729
6730static u32
6731bnx2_get_rx_csum(struct net_device *dev)
6732{
972ec0d4 6733 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6734
6735 return bp->rx_csum;
6736}
6737
6738static int
6739bnx2_set_rx_csum(struct net_device *dev, u32 data)
6740{
972ec0d4 6741 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6742
6743 bp->rx_csum = data;
6744 return 0;
6745}
6746
b11d6213
MC
6747static int
6748bnx2_set_tso(struct net_device *dev, u32 data)
6749{
4666f87a
MC
6750 struct bnx2 *bp = netdev_priv(dev);
6751
6752 if (data) {
b11d6213 6753 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
4666f87a
MC
6754 if (CHIP_NUM(bp) == CHIP_NUM_5709)
6755 dev->features |= NETIF_F_TSO6;
6756 } else
6757 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
6758 NETIF_F_TSO_ECN);
b11d6213
MC
6759 return 0;
6760}
6761
cea94db9 6762#define BNX2_NUM_STATS 46
b6016b76 6763
14ab9b86 6764static struct {
b6016b76
MC
6765 char string[ETH_GSTRING_LEN];
6766} bnx2_stats_str_arr[BNX2_NUM_STATS] = {
6767 { "rx_bytes" },
6768 { "rx_error_bytes" },
6769 { "tx_bytes" },
6770 { "tx_error_bytes" },
6771 { "rx_ucast_packets" },
6772 { "rx_mcast_packets" },
6773 { "rx_bcast_packets" },
6774 { "tx_ucast_packets" },
6775 { "tx_mcast_packets" },
6776 { "tx_bcast_packets" },
6777 { "tx_mac_errors" },
6778 { "tx_carrier_errors" },
6779 { "rx_crc_errors" },
6780 { "rx_align_errors" },
6781 { "tx_single_collisions" },
6782 { "tx_multi_collisions" },
6783 { "tx_deferred" },
6784 { "tx_excess_collisions" },
6785 { "tx_late_collisions" },
6786 { "tx_total_collisions" },
6787 { "rx_fragments" },
6788 { "rx_jabbers" },
6789 { "rx_undersize_packets" },
6790 { "rx_oversize_packets" },
6791 { "rx_64_byte_packets" },
6792 { "rx_65_to_127_byte_packets" },
6793 { "rx_128_to_255_byte_packets" },
6794 { "rx_256_to_511_byte_packets" },
6795 { "rx_512_to_1023_byte_packets" },
6796 { "rx_1024_to_1522_byte_packets" },
6797 { "rx_1523_to_9022_byte_packets" },
6798 { "tx_64_byte_packets" },
6799 { "tx_65_to_127_byte_packets" },
6800 { "tx_128_to_255_byte_packets" },
6801 { "tx_256_to_511_byte_packets" },
6802 { "tx_512_to_1023_byte_packets" },
6803 { "tx_1024_to_1522_byte_packets" },
6804 { "tx_1523_to_9022_byte_packets" },
6805 { "rx_xon_frames" },
6806 { "rx_xoff_frames" },
6807 { "tx_xon_frames" },
6808 { "tx_xoff_frames" },
6809 { "rx_mac_ctrl_frames" },
6810 { "rx_filtered_packets" },
6811 { "rx_discards" },
cea94db9 6812 { "rx_fw_discards" },
b6016b76
MC
6813};
6814
6815#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
6816
f71e1309 6817static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
b6016b76
MC
6818 STATS_OFFSET32(stat_IfHCInOctets_hi),
6819 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
6820 STATS_OFFSET32(stat_IfHCOutOctets_hi),
6821 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
6822 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
6823 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
6824 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
6825 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
6826 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
6827 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
6828 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
6aa20a22
JG
6829 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
6830 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
6831 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
6832 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
6833 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
6834 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
6835 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
6836 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
6837 STATS_OFFSET32(stat_EtherStatsCollisions),
6838 STATS_OFFSET32(stat_EtherStatsFragments),
6839 STATS_OFFSET32(stat_EtherStatsJabbers),
6840 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
6841 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
6842 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
6843 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
6844 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
6845 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
6846 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
6847 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
6848 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
6849 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
6850 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
6851 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
6852 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
6853 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
6854 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
6855 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
6856 STATS_OFFSET32(stat_XonPauseFramesReceived),
6857 STATS_OFFSET32(stat_XoffPauseFramesReceived),
6858 STATS_OFFSET32(stat_OutXonSent),
6859 STATS_OFFSET32(stat_OutXoffSent),
6860 STATS_OFFSET32(stat_MacControlFramesReceived),
6861 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
6862 STATS_OFFSET32(stat_IfInMBUFDiscards),
cea94db9 6863 STATS_OFFSET32(stat_FwRxDrop),
b6016b76
MC
6864};
6865
6866/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
6867 * skipped because of errata.
6aa20a22 6868 */
14ab9b86 6869static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
b6016b76
MC
6870 8,0,8,8,8,8,8,8,8,8,
6871 4,0,4,4,4,4,4,4,4,4,
6872 4,4,4,4,4,4,4,4,4,4,
6873 4,4,4,4,4,4,4,4,4,4,
cea94db9 6874 4,4,4,4,4,4,
b6016b76
MC
6875};
6876
5b0c76ad
MC
6877static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
6878 8,0,8,8,8,8,8,8,8,8,
6879 4,4,4,4,4,4,4,4,4,4,
6880 4,4,4,4,4,4,4,4,4,4,
6881 4,4,4,4,4,4,4,4,4,4,
cea94db9 6882 4,4,4,4,4,4,
5b0c76ad
MC
6883};
6884
b6016b76
MC
6885#define BNX2_NUM_TESTS 6
6886
14ab9b86 6887static struct {
b6016b76
MC
6888 char string[ETH_GSTRING_LEN];
6889} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
6890 { "register_test (offline)" },
6891 { "memory_test (offline)" },
6892 { "loopback_test (offline)" },
6893 { "nvram_test (online)" },
6894 { "interrupt_test (online)" },
6895 { "link_test (online)" },
6896};
6897
6898static int
b9f2c044 6899bnx2_get_sset_count(struct net_device *dev, int sset)
b6016b76 6900{
b9f2c044
JG
6901 switch (sset) {
6902 case ETH_SS_TEST:
6903 return BNX2_NUM_TESTS;
6904 case ETH_SS_STATS:
6905 return BNX2_NUM_STATS;
6906 default:
6907 return -EOPNOTSUPP;
6908 }
b6016b76
MC
6909}
6910
6911static void
6912bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
6913{
972ec0d4 6914 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6915
6916 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
6917 if (etest->flags & ETH_TEST_FL_OFFLINE) {
80be4434
MC
6918 int i;
6919
b6016b76
MC
6920 bnx2_netif_stop(bp);
6921 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
6922 bnx2_free_skbs(bp);
6923
6924 if (bnx2_test_registers(bp) != 0) {
6925 buf[0] = 1;
6926 etest->flags |= ETH_TEST_FL_FAILED;
6927 }
6928 if (bnx2_test_memory(bp) != 0) {
6929 buf[1] = 1;
6930 etest->flags |= ETH_TEST_FL_FAILED;
6931 }
bc5a0690 6932 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
b6016b76 6933 etest->flags |= ETH_TEST_FL_FAILED;
b6016b76
MC
6934
6935 if (!netif_running(bp->dev)) {
6936 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6937 }
6938 else {
9a120bc5 6939 bnx2_init_nic(bp, 1);
b6016b76
MC
6940 bnx2_netif_start(bp);
6941 }
6942
6943 /* wait for link up */
80be4434
MC
6944 for (i = 0; i < 7; i++) {
6945 if (bp->link_up)
6946 break;
6947 msleep_interruptible(1000);
6948 }
b6016b76
MC
6949 }
6950
6951 if (bnx2_test_nvram(bp) != 0) {
6952 buf[3] = 1;
6953 etest->flags |= ETH_TEST_FL_FAILED;
6954 }
6955 if (bnx2_test_intr(bp) != 0) {
6956 buf[4] = 1;
6957 etest->flags |= ETH_TEST_FL_FAILED;
6958 }
6959
6960 if (bnx2_test_link(bp) != 0) {
6961 buf[5] = 1;
6962 etest->flags |= ETH_TEST_FL_FAILED;
6963
6964 }
6965}
6966
6967static void
6968bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
6969{
6970 switch (stringset) {
6971 case ETH_SS_STATS:
6972 memcpy(buf, bnx2_stats_str_arr,
6973 sizeof(bnx2_stats_str_arr));
6974 break;
6975 case ETH_SS_TEST:
6976 memcpy(buf, bnx2_tests_str_arr,
6977 sizeof(bnx2_tests_str_arr));
6978 break;
6979 }
6980}
6981
b6016b76
MC
6982static void
6983bnx2_get_ethtool_stats(struct net_device *dev,
6984 struct ethtool_stats *stats, u64 *buf)
6985{
972ec0d4 6986 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
6987 int i;
6988 u32 *hw_stats = (u32 *) bp->stats_blk;
14ab9b86 6989 u8 *stats_len_arr = NULL;
b6016b76
MC
6990
6991 if (hw_stats == NULL) {
6992 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
6993 return;
6994 }
6995
5b0c76ad
MC
6996 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
6997 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
6998 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
6999 (CHIP_ID(bp) == CHIP_ID_5708_A0))
b6016b76 7000 stats_len_arr = bnx2_5706_stats_len_arr;
5b0c76ad
MC
7001 else
7002 stats_len_arr = bnx2_5708_stats_len_arr;
b6016b76
MC
7003
7004 for (i = 0; i < BNX2_NUM_STATS; i++) {
7005 if (stats_len_arr[i] == 0) {
7006 /* skip this counter */
7007 buf[i] = 0;
7008 continue;
7009 }
7010 if (stats_len_arr[i] == 4) {
7011 /* 4-byte counter */
7012 buf[i] = (u64)
7013 *(hw_stats + bnx2_stats_offset_arr[i]);
7014 continue;
7015 }
7016 /* 8-byte counter */
7017 buf[i] = (((u64) *(hw_stats +
7018 bnx2_stats_offset_arr[i])) << 32) +
7019 *(hw_stats + bnx2_stats_offset_arr[i] + 1);
7020 }
7021}
7022
7023static int
7024bnx2_phys_id(struct net_device *dev, u32 data)
7025{
972ec0d4 7026 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7027 int i;
7028 u32 save;
7029
7030 if (data == 0)
7031 data = 2;
7032
7033 save = REG_RD(bp, BNX2_MISC_CFG);
7034 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
7035
7036 for (i = 0; i < (data * 2); i++) {
7037 if ((i % 2) == 0) {
7038 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
7039 }
7040 else {
7041 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7042 BNX2_EMAC_LED_1000MB_OVERRIDE |
7043 BNX2_EMAC_LED_100MB_OVERRIDE |
7044 BNX2_EMAC_LED_10MB_OVERRIDE |
7045 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7046 BNX2_EMAC_LED_TRAFFIC);
7047 }
7048 msleep_interruptible(500);
7049 if (signal_pending(current))
7050 break;
7051 }
7052 REG_WR(bp, BNX2_EMAC_LED, 0);
7053 REG_WR(bp, BNX2_MISC_CFG, save);
7054 return 0;
7055}
7056
4666f87a
MC
7057static int
7058bnx2_set_tx_csum(struct net_device *dev, u32 data)
7059{
7060 struct bnx2 *bp = netdev_priv(dev);
7061
7062 if (CHIP_NUM(bp) == CHIP_NUM_5709)
6460d948 7063 return (ethtool_op_set_tx_ipv6_csum(dev, data));
4666f87a
MC
7064 else
7065 return (ethtool_op_set_tx_csum(dev, data));
7066}
7067
7282d491 7068static const struct ethtool_ops bnx2_ethtool_ops = {
b6016b76
MC
7069 .get_settings = bnx2_get_settings,
7070 .set_settings = bnx2_set_settings,
7071 .get_drvinfo = bnx2_get_drvinfo,
244ac4f4
MC
7072 .get_regs_len = bnx2_get_regs_len,
7073 .get_regs = bnx2_get_regs,
b6016b76
MC
7074 .get_wol = bnx2_get_wol,
7075 .set_wol = bnx2_set_wol,
7076 .nway_reset = bnx2_nway_reset,
7077 .get_link = ethtool_op_get_link,
7078 .get_eeprom_len = bnx2_get_eeprom_len,
7079 .get_eeprom = bnx2_get_eeprom,
7080 .set_eeprom = bnx2_set_eeprom,
7081 .get_coalesce = bnx2_get_coalesce,
7082 .set_coalesce = bnx2_set_coalesce,
7083 .get_ringparam = bnx2_get_ringparam,
7084 .set_ringparam = bnx2_set_ringparam,
7085 .get_pauseparam = bnx2_get_pauseparam,
7086 .set_pauseparam = bnx2_set_pauseparam,
7087 .get_rx_csum = bnx2_get_rx_csum,
7088 .set_rx_csum = bnx2_set_rx_csum,
4666f87a 7089 .set_tx_csum = bnx2_set_tx_csum,
b6016b76 7090 .set_sg = ethtool_op_set_sg,
b11d6213 7091 .set_tso = bnx2_set_tso,
b6016b76
MC
7092 .self_test = bnx2_self_test,
7093 .get_strings = bnx2_get_strings,
7094 .phys_id = bnx2_phys_id,
b6016b76 7095 .get_ethtool_stats = bnx2_get_ethtool_stats,
b9f2c044 7096 .get_sset_count = bnx2_get_sset_count,
b6016b76
MC
7097};
7098
7099/* Called with rtnl_lock */
7100static int
7101bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7102{
14ab9b86 7103 struct mii_ioctl_data *data = if_mii(ifr);
972ec0d4 7104 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7105 int err;
7106
7107 switch(cmd) {
7108 case SIOCGMIIPHY:
7109 data->phy_id = bp->phy_addr;
7110
7111 /* fallthru */
7112 case SIOCGMIIREG: {
7113 u32 mii_regval;
7114
583c28e5 7115 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
7b6b8347
MC
7116 return -EOPNOTSUPP;
7117
dad3e452
MC
7118 if (!netif_running(dev))
7119 return -EAGAIN;
7120
c770a65c 7121 spin_lock_bh(&bp->phy_lock);
b6016b76 7122 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
c770a65c 7123 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
7124
7125 data->val_out = mii_regval;
7126
7127 return err;
7128 }
7129
7130 case SIOCSMIIREG:
7131 if (!capable(CAP_NET_ADMIN))
7132 return -EPERM;
7133
583c28e5 7134 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
7b6b8347
MC
7135 return -EOPNOTSUPP;
7136
dad3e452
MC
7137 if (!netif_running(dev))
7138 return -EAGAIN;
7139
c770a65c 7140 spin_lock_bh(&bp->phy_lock);
b6016b76 7141 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
c770a65c 7142 spin_unlock_bh(&bp->phy_lock);
b6016b76
MC
7143
7144 return err;
7145
7146 default:
7147 /* do nothing */
7148 break;
7149 }
7150 return -EOPNOTSUPP;
7151}
7152
7153/* Called with rtnl_lock */
7154static int
7155bnx2_change_mac_addr(struct net_device *dev, void *p)
7156{
7157 struct sockaddr *addr = p;
972ec0d4 7158 struct bnx2 *bp = netdev_priv(dev);
b6016b76 7159
73eef4cd
MC
7160 if (!is_valid_ether_addr(addr->sa_data))
7161 return -EINVAL;
7162
b6016b76
MC
7163 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7164 if (netif_running(dev))
5fcaed01 7165 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
b6016b76
MC
7166
7167 return 0;
7168}
7169
7170/* Called with rtnl_lock */
7171static int
7172bnx2_change_mtu(struct net_device *dev, int new_mtu)
7173{
972ec0d4 7174 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7175
7176 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7177 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7178 return -EINVAL;
7179
7180 dev->mtu = new_mtu;
5d5d0015 7181 return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
b6016b76
MC
7182}
7183
7184#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7185static void
7186poll_bnx2(struct net_device *dev)
7187{
972ec0d4 7188 struct bnx2 *bp = netdev_priv(dev);
b6016b76
MC
7189
7190 disable_irq(bp->pdev->irq);
7d12e780 7191 bnx2_interrupt(bp->pdev->irq, dev);
b6016b76
MC
7192 enable_irq(bp->pdev->irq);
7193}
7194#endif
7195
253c8b75
MC
7196static void __devinit
7197bnx2_get_5709_media(struct bnx2 *bp)
7198{
7199 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7200 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7201 u32 strap;
7202
7203 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7204 return;
7205 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
583c28e5 7206 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
253c8b75
MC
7207 return;
7208 }
7209
7210 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7211 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7212 else
7213 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7214
7215 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7216 switch (strap) {
7217 case 0x4:
7218 case 0x5:
7219 case 0x6:
583c28e5 7220 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
253c8b75
MC
7221 return;
7222 }
7223 } else {
7224 switch (strap) {
7225 case 0x1:
7226 case 0x2:
7227 case 0x4:
583c28e5 7228 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
253c8b75
MC
7229 return;
7230 }
7231 }
7232}
7233
883e5151
MC
7234static void __devinit
7235bnx2_get_pci_speed(struct bnx2 *bp)
7236{
7237 u32 reg;
7238
7239 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7240 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7241 u32 clkreg;
7242
f86e82fb 7243 bp->flags |= BNX2_FLAG_PCIX;
883e5151
MC
7244
7245 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7246
7247 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7248 switch (clkreg) {
7249 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7250 bp->bus_speed_mhz = 133;
7251 break;
7252
7253 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7254 bp->bus_speed_mhz = 100;
7255 break;
7256
7257 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7258 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7259 bp->bus_speed_mhz = 66;
7260 break;
7261
7262 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7263 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7264 bp->bus_speed_mhz = 50;
7265 break;
7266
7267 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7268 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7269 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7270 bp->bus_speed_mhz = 33;
7271 break;
7272 }
7273 }
7274 else {
7275 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7276 bp->bus_speed_mhz = 66;
7277 else
7278 bp->bus_speed_mhz = 33;
7279 }
7280
7281 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
f86e82fb 7282 bp->flags |= BNX2_FLAG_PCI_32BIT;
883e5151
MC
7283
7284}
7285
b6016b76
MC
7286static int __devinit
7287bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7288{
7289 struct bnx2 *bp;
7290 unsigned long mem_len;
58fc2ea4 7291 int rc, i, j;
b6016b76 7292 u32 reg;
40453c83 7293 u64 dma_mask, persist_dma_mask;
b6016b76 7294
b6016b76 7295 SET_NETDEV_DEV(dev, &pdev->dev);
972ec0d4 7296 bp = netdev_priv(dev);
b6016b76
MC
7297
7298 bp->flags = 0;
7299 bp->phy_flags = 0;
7300
7301 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7302 rc = pci_enable_device(pdev);
7303 if (rc) {
898eb71c 7304 dev_err(&pdev->dev, "Cannot enable PCI device, aborting.\n");
b6016b76
MC
7305 goto err_out;
7306 }
7307
7308 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
9b91cf9d 7309 dev_err(&pdev->dev,
2e8a538d 7310 "Cannot find PCI device base address, aborting.\n");
b6016b76
MC
7311 rc = -ENODEV;
7312 goto err_out_disable;
7313 }
7314
7315 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7316 if (rc) {
9b91cf9d 7317 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting.\n");
b6016b76
MC
7318 goto err_out_disable;
7319 }
7320
7321 pci_set_master(pdev);
6ff2da49 7322 pci_save_state(pdev);
b6016b76
MC
7323
7324 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7325 if (bp->pm_cap == 0) {
9b91cf9d 7326 dev_err(&pdev->dev,
2e8a538d 7327 "Cannot find power management capability, aborting.\n");
b6016b76
MC
7328 rc = -EIO;
7329 goto err_out_release;
7330 }
7331
b6016b76
MC
7332 bp->dev = dev;
7333 bp->pdev = pdev;
7334
7335 spin_lock_init(&bp->phy_lock);
1b8227c4 7336 spin_lock_init(&bp->indirect_lock);
c4028958 7337 INIT_WORK(&bp->reset_task, bnx2_reset_task);
b6016b76
MC
7338
7339 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
706bf240 7340 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + TX_MAX_TSS_RINGS);
b6016b76
MC
7341 dev->mem_end = dev->mem_start + mem_len;
7342 dev->irq = pdev->irq;
7343
7344 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7345
7346 if (!bp->regview) {
9b91cf9d 7347 dev_err(&pdev->dev, "Cannot map register space, aborting.\n");
b6016b76
MC
7348 rc = -ENOMEM;
7349 goto err_out_release;
7350 }
7351
7352 /* Configure byte swap and enable write to the reg_window registers.
7353 * Rely on CPU to do target byte swapping on big endian systems
7354 * The chip's target access swapping will not swap all accesses
7355 */
7356 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
7357 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7358 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
7359
829ca9a3 7360 bnx2_set_power_state(bp, PCI_D0);
b6016b76
MC
7361
7362 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7363
883e5151
MC
7364 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
7365 if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
7366 dev_err(&pdev->dev,
7367 "Cannot find PCIE capability, aborting.\n");
7368 rc = -EIO;
7369 goto err_out_unmap;
7370 }
f86e82fb 7371 bp->flags |= BNX2_FLAG_PCIE;
2dd201d7 7372 if (CHIP_REV(bp) == CHIP_REV_Ax)
f86e82fb 7373 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
883e5151 7374 } else {
59b47d8a
MC
7375 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7376 if (bp->pcix_cap == 0) {
7377 dev_err(&pdev->dev,
7378 "Cannot find PCIX capability, aborting.\n");
7379 rc = -EIO;
7380 goto err_out_unmap;
7381 }
7382 }
7383
b4b36042
MC
7384 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
7385 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
f86e82fb 7386 bp->flags |= BNX2_FLAG_MSIX_CAP;
b4b36042
MC
7387 }
7388
8e6a72c4
MC
7389 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
7390 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
f86e82fb 7391 bp->flags |= BNX2_FLAG_MSI_CAP;
8e6a72c4
MC
7392 }
7393
40453c83
MC
7394 /* 5708 cannot support DMA addresses > 40-bit. */
7395 if (CHIP_NUM(bp) == CHIP_NUM_5708)
7396 persist_dma_mask = dma_mask = DMA_40BIT_MASK;
7397 else
7398 persist_dma_mask = dma_mask = DMA_64BIT_MASK;
7399
7400 /* Configure DMA attributes. */
7401 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
7402 dev->features |= NETIF_F_HIGHDMA;
7403 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
7404 if (rc) {
7405 dev_err(&pdev->dev,
7406 "pci_set_consistent_dma_mask failed, aborting.\n");
7407 goto err_out_unmap;
7408 }
7409 } else if ((rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK)) != 0) {
7410 dev_err(&pdev->dev, "System does not support DMA, aborting.\n");
7411 goto err_out_unmap;
7412 }
7413
f86e82fb 7414 if (!(bp->flags & BNX2_FLAG_PCIE))
883e5151 7415 bnx2_get_pci_speed(bp);
b6016b76
MC
7416
7417 /* 5706A0 may falsely detect SERR and PERR. */
7418 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7419 reg = REG_RD(bp, PCI_COMMAND);
7420 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
7421 REG_WR(bp, PCI_COMMAND, reg);
7422 }
7423 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
f86e82fb 7424 !(bp->flags & BNX2_FLAG_PCIX)) {
b6016b76 7425
9b91cf9d 7426 dev_err(&pdev->dev,
2e8a538d 7427 "5706 A1 can only be used in a PCIX bus, aborting.\n");
b6016b76
MC
7428 goto err_out_unmap;
7429 }
7430
7431 bnx2_init_nvram(bp);
7432
2726d6e1 7433 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
e3648b3d
MC
7434
7435 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
24cb230b
MC
7436 BNX2_SHM_HDR_SIGNATURE_SIG) {
7437 u32 off = PCI_FUNC(pdev->devfn) << 2;
7438
2726d6e1 7439 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
24cb230b 7440 } else
e3648b3d
MC
7441 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
7442
b6016b76
MC
7443 /* Get the permanent MAC address. First we need to make sure the
7444 * firmware is actually running.
7445 */
2726d6e1 7446 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
b6016b76
MC
7447
7448 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
7449 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
9b91cf9d 7450 dev_err(&pdev->dev, "Firmware not running, aborting.\n");
b6016b76
MC
7451 rc = -ENODEV;
7452 goto err_out_unmap;
7453 }
7454
2726d6e1 7455 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
58fc2ea4
MC
7456 for (i = 0, j = 0; i < 3; i++) {
7457 u8 num, k, skip0;
7458
7459 num = (u8) (reg >> (24 - (i * 8)));
7460 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
7461 if (num >= k || !skip0 || k == 1) {
7462 bp->fw_version[j++] = (num / k) + '0';
7463 skip0 = 0;
7464 }
7465 }
7466 if (i != 2)
7467 bp->fw_version[j++] = '.';
7468 }
2726d6e1 7469 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
846f5c62
MC
7470 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
7471 bp->wol = 1;
7472
7473 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
f86e82fb 7474 bp->flags |= BNX2_FLAG_ASF_ENABLE;
c2d3db8c
MC
7475
7476 for (i = 0; i < 30; i++) {
2726d6e1 7477 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
c2d3db8c
MC
7478 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
7479 break;
7480 msleep(10);
7481 }
7482 }
2726d6e1 7483 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
58fc2ea4
MC
7484 reg &= BNX2_CONDITION_MFW_RUN_MASK;
7485 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
7486 reg != BNX2_CONDITION_MFW_RUN_NONE) {
2726d6e1 7487 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
58fc2ea4
MC
7488
7489 bp->fw_version[j++] = ' ';
7490 for (i = 0; i < 3; i++) {
2726d6e1 7491 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
58fc2ea4
MC
7492 reg = swab32(reg);
7493 memcpy(&bp->fw_version[j], &reg, 4);
7494 j += 4;
7495 }
7496 }
b6016b76 7497
2726d6e1 7498 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
b6016b76
MC
7499 bp->mac_addr[0] = (u8) (reg >> 8);
7500 bp->mac_addr[1] = (u8) reg;
7501
2726d6e1 7502 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
b6016b76
MC
7503 bp->mac_addr[2] = (u8) (reg >> 24);
7504 bp->mac_addr[3] = (u8) (reg >> 16);
7505 bp->mac_addr[4] = (u8) (reg >> 8);
7506 bp->mac_addr[5] = (u8) reg;
7507
7508 bp->tx_ring_size = MAX_TX_DESC_CNT;
932f3772 7509 bnx2_set_rx_ring_size(bp, 255);
b6016b76
MC
7510
7511 bp->rx_csum = 1;
7512
b6016b76
MC
7513 bp->tx_quick_cons_trip_int = 20;
7514 bp->tx_quick_cons_trip = 20;
7515 bp->tx_ticks_int = 80;
7516 bp->tx_ticks = 80;
6aa20a22 7517
b6016b76
MC
7518 bp->rx_quick_cons_trip_int = 6;
7519 bp->rx_quick_cons_trip = 6;
7520 bp->rx_ticks_int = 18;
7521 bp->rx_ticks = 18;
7522
7ea6920e 7523 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
b6016b76 7524
ac392abc 7525 bp->current_interval = BNX2_TIMER_INTERVAL;
b6016b76 7526
5b0c76ad
MC
7527 bp->phy_addr = 1;
7528
b6016b76 7529 /* Disable WOL support if we are running on a SERDES chip. */
253c8b75
MC
7530 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7531 bnx2_get_5709_media(bp);
7532 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
583c28e5 7533 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
bac0dff6 7534
0d8a6571 7535 bp->phy_port = PORT_TP;
583c28e5 7536 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
0d8a6571 7537 bp->phy_port = PORT_FIBRE;
2726d6e1 7538 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
846f5c62 7539 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
f86e82fb 7540 bp->flags |= BNX2_FLAG_NO_WOL;
846f5c62
MC
7541 bp->wol = 0;
7542 }
38ea3686
MC
7543 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
7544 /* Don't do parallel detect on this board because of
7545 * some board problems. The link will not go down
7546 * if we do parallel detect.
7547 */
7548 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
7549 pdev->subsystem_device == 0x310c)
7550 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
7551 } else {
5b0c76ad 7552 bp->phy_addr = 2;
5b0c76ad 7553 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
583c28e5 7554 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
5b0c76ad 7555 }
261dd5ca
MC
7556 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
7557 CHIP_NUM(bp) == CHIP_NUM_5708)
583c28e5 7558 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
fb0c18bd
MC
7559 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
7560 (CHIP_REV(bp) == CHIP_REV_Ax ||
7561 CHIP_REV(bp) == CHIP_REV_Bx))
583c28e5 7562 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
b6016b76 7563
7c62e83b
MC
7564 bnx2_init_fw_cap(bp);
7565
16088272
MC
7566 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
7567 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
846f5c62 7568 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
f86e82fb 7569 bp->flags |= BNX2_FLAG_NO_WOL;
846f5c62
MC
7570 bp->wol = 0;
7571 }
dda1e390 7572
b6016b76
MC
7573 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7574 bp->tx_quick_cons_trip_int =
7575 bp->tx_quick_cons_trip;
7576 bp->tx_ticks_int = bp->tx_ticks;
7577 bp->rx_quick_cons_trip_int =
7578 bp->rx_quick_cons_trip;
7579 bp->rx_ticks_int = bp->rx_ticks;
7580 bp->comp_prod_trip_int = bp->comp_prod_trip;
7581 bp->com_ticks_int = bp->com_ticks;
7582 bp->cmd_ticks_int = bp->cmd_ticks;
7583 }
7584
f9317a40
MC
7585 /* Disable MSI on 5706 if AMD 8132 bridge is found.
7586 *
7587 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
7588 * with byte enables disabled on the unused 32-bit word. This is legal
7589 * but causes problems on the AMD 8132 which will eventually stop
7590 * responding after a while.
7591 *
7592 * AMD believes this incompatibility is unique to the 5706, and
88187dfa 7593 * prefers to locally disable MSI rather than globally disabling it.
f9317a40
MC
7594 */
7595 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
7596 struct pci_dev *amd_8132 = NULL;
7597
7598 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
7599 PCI_DEVICE_ID_AMD_8132_BRIDGE,
7600 amd_8132))) {
f9317a40 7601
44c10138
AK
7602 if (amd_8132->revision >= 0x10 &&
7603 amd_8132->revision <= 0x13) {
f9317a40
MC
7604 disable_msi = 1;
7605 pci_dev_put(amd_8132);
7606 break;
7607 }
7608 }
7609 }
7610
deaf391b 7611 bnx2_set_default_link(bp);
b6016b76
MC
7612 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
7613
cd339a0e 7614 init_timer(&bp->timer);
ac392abc 7615 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
cd339a0e
MC
7616 bp->timer.data = (unsigned long) bp;
7617 bp->timer.function = bnx2_timer;
7618
b6016b76
MC
7619 return 0;
7620
7621err_out_unmap:
7622 if (bp->regview) {
7623 iounmap(bp->regview);
73eef4cd 7624 bp->regview = NULL;
b6016b76
MC
7625 }
7626
7627err_out_release:
7628 pci_release_regions(pdev);
7629
7630err_out_disable:
7631 pci_disable_device(pdev);
7632 pci_set_drvdata(pdev, NULL);
7633
7634err_out:
7635 return rc;
7636}
7637
883e5151
MC
7638static char * __devinit
7639bnx2_bus_string(struct bnx2 *bp, char *str)
7640{
7641 char *s = str;
7642
f86e82fb 7643 if (bp->flags & BNX2_FLAG_PCIE) {
883e5151
MC
7644 s += sprintf(s, "PCI Express");
7645 } else {
7646 s += sprintf(s, "PCI");
f86e82fb 7647 if (bp->flags & BNX2_FLAG_PCIX)
883e5151 7648 s += sprintf(s, "-X");
f86e82fb 7649 if (bp->flags & BNX2_FLAG_PCI_32BIT)
883e5151
MC
7650 s += sprintf(s, " 32-bit");
7651 else
7652 s += sprintf(s, " 64-bit");
7653 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
7654 }
7655 return str;
7656}
7657
2ba582b7 7658static void __devinit
35efa7c1
MC
7659bnx2_init_napi(struct bnx2 *bp)
7660{
b4b36042 7661 int i;
35efa7c1 7662
b4b36042 7663 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
35e9010b
MC
7664 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
7665 int (*poll)(struct napi_struct *, int);
7666
7667 if (i == 0)
7668 poll = bnx2_poll;
7669 else
f0ea2e63 7670 poll = bnx2_poll_msix;
35e9010b
MC
7671
7672 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
b4b36042
MC
7673 bnapi->bp = bp;
7674 }
35efa7c1
MC
7675}
7676
b6016b76
MC
7677static int __devinit
7678bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7679{
7680 static int version_printed = 0;
7681 struct net_device *dev = NULL;
7682 struct bnx2 *bp;
0795af57 7683 int rc;
883e5151 7684 char str[40];
0795af57 7685 DECLARE_MAC_BUF(mac);
b6016b76
MC
7686
7687 if (version_printed++ == 0)
7688 printk(KERN_INFO "%s", version);
7689
7690 /* dev zeroed in init_etherdev */
706bf240 7691 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
b6016b76
MC
7692
7693 if (!dev)
7694 return -ENOMEM;
7695
7696 rc = bnx2_init_board(pdev, dev);
7697 if (rc < 0) {
7698 free_netdev(dev);
7699 return rc;
7700 }
7701
7702 dev->open = bnx2_open;
7703 dev->hard_start_xmit = bnx2_start_xmit;
7704 dev->stop = bnx2_close;
7705 dev->get_stats = bnx2_get_stats;
5fcaed01 7706 dev->set_rx_mode = bnx2_set_rx_mode;
b6016b76
MC
7707 dev->do_ioctl = bnx2_ioctl;
7708 dev->set_mac_address = bnx2_change_mac_addr;
7709 dev->change_mtu = bnx2_change_mtu;
7710 dev->tx_timeout = bnx2_tx_timeout;
7711 dev->watchdog_timeo = TX_TIMEOUT;
7712#ifdef BCM_VLAN
7713 dev->vlan_rx_register = bnx2_vlan_rx_register;
b6016b76 7714#endif
b6016b76 7715 dev->ethtool_ops = &bnx2_ethtool_ops;
b6016b76 7716
972ec0d4 7717 bp = netdev_priv(dev);
35efa7c1 7718 bnx2_init_napi(bp);
b6016b76
MC
7719
7720#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7721 dev->poll_controller = poll_bnx2;
7722#endif
7723
1b2f922f
MC
7724 pci_set_drvdata(pdev, dev);
7725
7726 memcpy(dev->dev_addr, bp->mac_addr, 6);
7727 memcpy(dev->perm_addr, bp->mac_addr, 6);
1b2f922f 7728
d212f87b 7729 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
4666f87a 7730 if (CHIP_NUM(bp) == CHIP_NUM_5709)
d212f87b
SH
7731 dev->features |= NETIF_F_IPV6_CSUM;
7732
1b2f922f
MC
7733#ifdef BCM_VLAN
7734 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
7735#endif
7736 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
4666f87a
MC
7737 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7738 dev->features |= NETIF_F_TSO6;
1b2f922f 7739
b6016b76 7740 if ((rc = register_netdev(dev))) {
9b91cf9d 7741 dev_err(&pdev->dev, "Cannot register net device\n");
b6016b76
MC
7742 if (bp->regview)
7743 iounmap(bp->regview);
7744 pci_release_regions(pdev);
7745 pci_disable_device(pdev);
7746 pci_set_drvdata(pdev, NULL);
7747 free_netdev(dev);
7748 return rc;
7749 }
7750
883e5151 7751 printk(KERN_INFO "%s: %s (%c%d) %s found at mem %lx, "
0795af57 7752 "IRQ %d, node addr %s\n",
b6016b76 7753 dev->name,
fbbf68b7 7754 board_info[ent->driver_data].name,
b6016b76
MC
7755 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
7756 ((CHIP_ID(bp) & 0x0ff0) >> 4),
883e5151 7757 bnx2_bus_string(bp, str),
b6016b76 7758 dev->base_addr,
0795af57 7759 bp->pdev->irq, print_mac(mac, dev->dev_addr));
b6016b76 7760
b6016b76
MC
7761 return 0;
7762}
7763
7764static void __devexit
7765bnx2_remove_one(struct pci_dev *pdev)
7766{
7767 struct net_device *dev = pci_get_drvdata(pdev);
972ec0d4 7768 struct bnx2 *bp = netdev_priv(dev);
b6016b76 7769
afdc08b9
MC
7770 flush_scheduled_work();
7771
b6016b76
MC
7772 unregister_netdev(dev);
7773
7774 if (bp->regview)
7775 iounmap(bp->regview);
7776
7777 free_netdev(dev);
7778 pci_release_regions(pdev);
7779 pci_disable_device(pdev);
7780 pci_set_drvdata(pdev, NULL);
7781}
7782
7783static int
829ca9a3 7784bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
b6016b76
MC
7785{
7786 struct net_device *dev = pci_get_drvdata(pdev);
972ec0d4 7787 struct bnx2 *bp = netdev_priv(dev);
b6016b76 7788
6caebb02
MC
7789 /* PCI register 4 needs to be saved whether netif_running() or not.
7790 * MSI address and data need to be saved if using MSI and
7791 * netif_running().
7792 */
7793 pci_save_state(pdev);
b6016b76
MC
7794 if (!netif_running(dev))
7795 return 0;
7796
1d60290f 7797 flush_scheduled_work();
b6016b76
MC
7798 bnx2_netif_stop(bp);
7799 netif_device_detach(dev);
7800 del_timer_sync(&bp->timer);
74bf4ba3 7801 bnx2_shutdown_chip(bp);
b6016b76 7802 bnx2_free_skbs(bp);
829ca9a3 7803 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
b6016b76
MC
7804 return 0;
7805}
7806
7807static int
7808bnx2_resume(struct pci_dev *pdev)
7809{
7810 struct net_device *dev = pci_get_drvdata(pdev);
972ec0d4 7811 struct bnx2 *bp = netdev_priv(dev);
b6016b76 7812
6caebb02 7813 pci_restore_state(pdev);
b6016b76
MC
7814 if (!netif_running(dev))
7815 return 0;
7816
829ca9a3 7817 bnx2_set_power_state(bp, PCI_D0);
b6016b76 7818 netif_device_attach(dev);
9a120bc5 7819 bnx2_init_nic(bp, 1);
b6016b76
MC
7820 bnx2_netif_start(bp);
7821 return 0;
7822}
7823
6ff2da49
WX
7824/**
7825 * bnx2_io_error_detected - called when PCI error is detected
7826 * @pdev: Pointer to PCI device
7827 * @state: The current pci connection state
7828 *
7829 * This function is called after a PCI bus error affecting
7830 * this device has been detected.
7831 */
7832static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
7833 pci_channel_state_t state)
7834{
7835 struct net_device *dev = pci_get_drvdata(pdev);
7836 struct bnx2 *bp = netdev_priv(dev);
7837
7838 rtnl_lock();
7839 netif_device_detach(dev);
7840
7841 if (netif_running(dev)) {
7842 bnx2_netif_stop(bp);
7843 del_timer_sync(&bp->timer);
7844 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
7845 }
7846
7847 pci_disable_device(pdev);
7848 rtnl_unlock();
7849
7850 /* Request a slot slot reset. */
7851 return PCI_ERS_RESULT_NEED_RESET;
7852}
7853
7854/**
7855 * bnx2_io_slot_reset - called after the pci bus has been reset.
7856 * @pdev: Pointer to PCI device
7857 *
7858 * Restart the card from scratch, as if from a cold-boot.
7859 */
7860static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
7861{
7862 struct net_device *dev = pci_get_drvdata(pdev);
7863 struct bnx2 *bp = netdev_priv(dev);
7864
7865 rtnl_lock();
7866 if (pci_enable_device(pdev)) {
7867 dev_err(&pdev->dev,
7868 "Cannot re-enable PCI device after reset.\n");
7869 rtnl_unlock();
7870 return PCI_ERS_RESULT_DISCONNECT;
7871 }
7872 pci_set_master(pdev);
7873 pci_restore_state(pdev);
7874
7875 if (netif_running(dev)) {
7876 bnx2_set_power_state(bp, PCI_D0);
7877 bnx2_init_nic(bp, 1);
7878 }
7879
7880 rtnl_unlock();
7881 return PCI_ERS_RESULT_RECOVERED;
7882}
7883
7884/**
7885 * bnx2_io_resume - called when traffic can start flowing again.
7886 * @pdev: Pointer to PCI device
7887 *
7888 * This callback is called when the error recovery driver tells us that
7889 * its OK to resume normal operation.
7890 */
7891static void bnx2_io_resume(struct pci_dev *pdev)
7892{
7893 struct net_device *dev = pci_get_drvdata(pdev);
7894 struct bnx2 *bp = netdev_priv(dev);
7895
7896 rtnl_lock();
7897 if (netif_running(dev))
7898 bnx2_netif_start(bp);
7899
7900 netif_device_attach(dev);
7901 rtnl_unlock();
7902}
7903
7904static struct pci_error_handlers bnx2_err_handler = {
7905 .error_detected = bnx2_io_error_detected,
7906 .slot_reset = bnx2_io_slot_reset,
7907 .resume = bnx2_io_resume,
7908};
7909
b6016b76 7910static struct pci_driver bnx2_pci_driver = {
14ab9b86
PH
7911 .name = DRV_MODULE_NAME,
7912 .id_table = bnx2_pci_tbl,
7913 .probe = bnx2_init_one,
7914 .remove = __devexit_p(bnx2_remove_one),
7915 .suspend = bnx2_suspend,
7916 .resume = bnx2_resume,
6ff2da49 7917 .err_handler = &bnx2_err_handler,
b6016b76
MC
7918};
7919
7920static int __init bnx2_init(void)
7921{
29917620 7922 return pci_register_driver(&bnx2_pci_driver);
b6016b76
MC
7923}
7924
7925static void __exit bnx2_cleanup(void)
7926{
7927 pci_unregister_driver(&bnx2_pci_driver);
7928}
7929
7930module_init(bnx2_init);
7931module_exit(bnx2_cleanup);
7932
7933
7934