include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit...
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / mmc / host / sdhci.c
CommitLineData
d129bceb 1/*
70f10482 2 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
d129bceb 3 *
b69c9058 4 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
d129bceb
PO
5 *
6 * This program is free software; you can redistribute it and/or modify
643f720c
PO
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
84c46a53
PO
10 *
11 * Thanks to the following companies for their support:
12 *
13 * - JMicron (hardware and technical support)
d129bceb
PO
14 */
15
d129bceb
PO
16#include <linux/delay.h>
17#include <linux/highmem.h>
b8c86fc5 18#include <linux/io.h>
d129bceb 19#include <linux/dma-mapping.h>
5a0e3ad6 20#include <linux/slab.h>
11763609 21#include <linux/scatterlist.h>
d129bceb 22
2f730fec
PO
23#include <linux/leds.h>
24
d129bceb 25#include <linux/mmc/host.h>
d129bceb 26
d129bceb
PO
27#include "sdhci.h"
28
29#define DRIVER_NAME "sdhci"
d129bceb 30
d129bceb 31#define DBG(f, x...) \
c6563178 32 pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
d129bceb 33
f9134319
PO
34#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
35 defined(CONFIG_MMC_SDHCI_MODULE))
36#define SDHCI_USE_LEDS_CLASS
37#endif
38
df673b22 39static unsigned int debug_quirks = 0;
67435274 40
d129bceb
PO
41static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
42static void sdhci_finish_data(struct sdhci_host *);
43
44static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
45static void sdhci_finish_command(struct sdhci_host *);
46
47static void sdhci_dumpregs(struct sdhci_host *host)
48{
49 printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");
50
51 printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
4e4141a5
AV
52 sdhci_readl(host, SDHCI_DMA_ADDRESS),
53 sdhci_readw(host, SDHCI_HOST_VERSION));
d129bceb 54 printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
4e4141a5
AV
55 sdhci_readw(host, SDHCI_BLOCK_SIZE),
56 sdhci_readw(host, SDHCI_BLOCK_COUNT));
d129bceb 57 printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
4e4141a5
AV
58 sdhci_readl(host, SDHCI_ARGUMENT),
59 sdhci_readw(host, SDHCI_TRANSFER_MODE));
d129bceb 60 printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
4e4141a5
AV
61 sdhci_readl(host, SDHCI_PRESENT_STATE),
62 sdhci_readb(host, SDHCI_HOST_CONTROL));
d129bceb 63 printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
4e4141a5
AV
64 sdhci_readb(host, SDHCI_POWER_CONTROL),
65 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
d129bceb 66 printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
4e4141a5
AV
67 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
68 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
d129bceb 69 printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
4e4141a5
AV
70 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
71 sdhci_readl(host, SDHCI_INT_STATUS));
d129bceb 72 printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
4e4141a5
AV
73 sdhci_readl(host, SDHCI_INT_ENABLE),
74 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
d129bceb 75 printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
4e4141a5
AV
76 sdhci_readw(host, SDHCI_ACMD12_ERR),
77 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
d129bceb 78 printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Max curr: 0x%08x\n",
4e4141a5
AV
79 sdhci_readl(host, SDHCI_CAPABILITIES),
80 sdhci_readl(host, SDHCI_MAX_CURRENT));
d129bceb 81
be3f4ae0
BD
82 if (host->flags & SDHCI_USE_ADMA)
83 printk(KERN_DEBUG DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
84 readl(host->ioaddr + SDHCI_ADMA_ERROR),
85 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
86
d129bceb
PO
87 printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
88}
89
90/*****************************************************************************\
91 * *
92 * Low level functions *
93 * *
94\*****************************************************************************/
95
7260cf5e
AV
96static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
97{
98 u32 ier;
99
100 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
101 ier &= ~clear;
102 ier |= set;
103 sdhci_writel(host, ier, SDHCI_INT_ENABLE);
104 sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
105}
106
107static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
108{
109 sdhci_clear_set_irqs(host, 0, irqs);
110}
111
112static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
113{
114 sdhci_clear_set_irqs(host, irqs, 0);
115}
116
117static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
118{
119 u32 irqs = SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT;
120
68d1fb7e
AV
121 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
122 return;
123
7260cf5e
AV
124 if (enable)
125 sdhci_unmask_irqs(host, irqs);
126 else
127 sdhci_mask_irqs(host, irqs);
128}
129
130static void sdhci_enable_card_detection(struct sdhci_host *host)
131{
132 sdhci_set_card_detection(host, true);
133}
134
135static void sdhci_disable_card_detection(struct sdhci_host *host)
136{
137 sdhci_set_card_detection(host, false);
138}
139
d129bceb
PO
140static void sdhci_reset(struct sdhci_host *host, u8 mask)
141{
e16514d8 142 unsigned long timeout;
063a9dbb 143 u32 uninitialized_var(ier);
e16514d8 144
b8c86fc5 145 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
4e4141a5 146 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
8a4da143
PO
147 SDHCI_CARD_PRESENT))
148 return;
149 }
150
063a9dbb
AV
151 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
152 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
153
4e4141a5 154 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
d129bceb 155
e16514d8 156 if (mask & SDHCI_RESET_ALL)
d129bceb
PO
157 host->clock = 0;
158
e16514d8
PO
159 /* Wait max 100 ms */
160 timeout = 100;
161
162 /* hw clears the bit when it's done */
4e4141a5 163 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
e16514d8 164 if (timeout == 0) {
acf1da45 165 printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
e16514d8
PO
166 mmc_hostname(host->mmc), (int)mask);
167 sdhci_dumpregs(host);
168 return;
169 }
170 timeout--;
171 mdelay(1);
d129bceb 172 }
063a9dbb
AV
173
174 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
175 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
d129bceb
PO
176}
177
2f4cbb3d
NP
178static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
179
180static void sdhci_init(struct sdhci_host *host, int soft)
d129bceb 181{
2f4cbb3d
NP
182 if (soft)
183 sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
184 else
185 sdhci_reset(host, SDHCI_RESET_ALL);
d129bceb 186
7260cf5e
AV
187 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
188 SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
3192a28f
PO
189 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
190 SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
6aa943ab 191 SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
2f4cbb3d
NP
192
193 if (soft) {
194 /* force clock reconfiguration */
195 host->clock = 0;
196 sdhci_set_ios(host->mmc, &host->mmc->ios);
197 }
7260cf5e 198}
d129bceb 199
7260cf5e
AV
200static void sdhci_reinit(struct sdhci_host *host)
201{
2f4cbb3d 202 sdhci_init(host, 0);
7260cf5e 203 sdhci_enable_card_detection(host);
d129bceb
PO
204}
205
206static void sdhci_activate_led(struct sdhci_host *host)
207{
208 u8 ctrl;
209
4e4141a5 210 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
d129bceb 211 ctrl |= SDHCI_CTRL_LED;
4e4141a5 212 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
d129bceb
PO
213}
214
215static void sdhci_deactivate_led(struct sdhci_host *host)
216{
217 u8 ctrl;
218
4e4141a5 219 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
d129bceb 220 ctrl &= ~SDHCI_CTRL_LED;
4e4141a5 221 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
d129bceb
PO
222}
223
f9134319 224#ifdef SDHCI_USE_LEDS_CLASS
2f730fec
PO
225static void sdhci_led_control(struct led_classdev *led,
226 enum led_brightness brightness)
227{
228 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
229 unsigned long flags;
230
231 spin_lock_irqsave(&host->lock, flags);
232
233 if (brightness == LED_OFF)
234 sdhci_deactivate_led(host);
235 else
236 sdhci_activate_led(host);
237
238 spin_unlock_irqrestore(&host->lock, flags);
239}
240#endif
241
d129bceb
PO
242/*****************************************************************************\
243 * *
244 * Core functions *
245 * *
246\*****************************************************************************/
247
a406f5a3 248static void sdhci_read_block_pio(struct sdhci_host *host)
d129bceb 249{
7659150c
PO
250 unsigned long flags;
251 size_t blksize, len, chunk;
7244b85b 252 u32 uninitialized_var(scratch);
7659150c 253 u8 *buf;
d129bceb 254
a406f5a3 255 DBG("PIO reading\n");
d129bceb 256
a406f5a3 257 blksize = host->data->blksz;
7659150c 258 chunk = 0;
d129bceb 259
7659150c 260 local_irq_save(flags);
d129bceb 261
a406f5a3 262 while (blksize) {
7659150c
PO
263 if (!sg_miter_next(&host->sg_miter))
264 BUG();
d129bceb 265
7659150c 266 len = min(host->sg_miter.length, blksize);
d129bceb 267
7659150c
PO
268 blksize -= len;
269 host->sg_miter.consumed = len;
14d836e7 270
7659150c 271 buf = host->sg_miter.addr;
d129bceb 272
7659150c
PO
273 while (len) {
274 if (chunk == 0) {
4e4141a5 275 scratch = sdhci_readl(host, SDHCI_BUFFER);
7659150c 276 chunk = 4;
a406f5a3 277 }
7659150c
PO
278
279 *buf = scratch & 0xFF;
280
281 buf++;
282 scratch >>= 8;
283 chunk--;
284 len--;
d129bceb 285 }
a406f5a3 286 }
7659150c
PO
287
288 sg_miter_stop(&host->sg_miter);
289
290 local_irq_restore(flags);
a406f5a3 291}
d129bceb 292
a406f5a3
PO
293static void sdhci_write_block_pio(struct sdhci_host *host)
294{
7659150c
PO
295 unsigned long flags;
296 size_t blksize, len, chunk;
297 u32 scratch;
298 u8 *buf;
d129bceb 299
a406f5a3
PO
300 DBG("PIO writing\n");
301
302 blksize = host->data->blksz;
7659150c
PO
303 chunk = 0;
304 scratch = 0;
d129bceb 305
7659150c 306 local_irq_save(flags);
d129bceb 307
a406f5a3 308 while (blksize) {
7659150c
PO
309 if (!sg_miter_next(&host->sg_miter))
310 BUG();
a406f5a3 311
7659150c
PO
312 len = min(host->sg_miter.length, blksize);
313
314 blksize -= len;
315 host->sg_miter.consumed = len;
316
317 buf = host->sg_miter.addr;
d129bceb 318
7659150c
PO
319 while (len) {
320 scratch |= (u32)*buf << (chunk * 8);
321
322 buf++;
323 chunk++;
324 len--;
325
326 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
4e4141a5 327 sdhci_writel(host, scratch, SDHCI_BUFFER);
7659150c
PO
328 chunk = 0;
329 scratch = 0;
d129bceb 330 }
d129bceb
PO
331 }
332 }
7659150c
PO
333
334 sg_miter_stop(&host->sg_miter);
335
336 local_irq_restore(flags);
a406f5a3
PO
337}
338
339static void sdhci_transfer_pio(struct sdhci_host *host)
340{
341 u32 mask;
342
343 BUG_ON(!host->data);
344
7659150c 345 if (host->blocks == 0)
a406f5a3
PO
346 return;
347
348 if (host->data->flags & MMC_DATA_READ)
349 mask = SDHCI_DATA_AVAILABLE;
350 else
351 mask = SDHCI_SPACE_AVAILABLE;
352
4a3cba32
PO
353 /*
354 * Some controllers (JMicron JMB38x) mess up the buffer bits
355 * for transfers < 4 bytes. As long as it is just one block,
356 * we can ignore the bits.
357 */
358 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
359 (host->data->blocks == 1))
360 mask = ~0;
361
4e4141a5 362 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
3e3bf207
AV
363 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
364 udelay(100);
365
a406f5a3
PO
366 if (host->data->flags & MMC_DATA_READ)
367 sdhci_read_block_pio(host);
368 else
369 sdhci_write_block_pio(host);
d129bceb 370
7659150c
PO
371 host->blocks--;
372 if (host->blocks == 0)
a406f5a3 373 break;
a406f5a3 374 }
d129bceb 375
a406f5a3 376 DBG("PIO transfer complete.\n");
d129bceb
PO
377}
378
2134a922
PO
379static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
380{
381 local_irq_save(*flags);
382 return kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
383}
384
385static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
386{
387 kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
388 local_irq_restore(*flags);
389}
390
118cd17d
BD
391static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
392{
9e506f35
BD
393 __le32 *dataddr = (__le32 __force *)(desc + 4);
394 __le16 *cmdlen = (__le16 __force *)desc;
118cd17d 395
9e506f35
BD
396 /* SDHCI specification says ADMA descriptors should be 4 byte
397 * aligned, so using 16 or 32bit operations should be safe. */
118cd17d 398
9e506f35
BD
399 cmdlen[0] = cpu_to_le16(cmd);
400 cmdlen[1] = cpu_to_le16(len);
401
402 dataddr[0] = cpu_to_le32(addr);
118cd17d
BD
403}
404
8f1934ce 405static int sdhci_adma_table_pre(struct sdhci_host *host,
2134a922
PO
406 struct mmc_data *data)
407{
408 int direction;
409
410 u8 *desc;
411 u8 *align;
412 dma_addr_t addr;
413 dma_addr_t align_addr;
414 int len, offset;
415
416 struct scatterlist *sg;
417 int i;
418 char *buffer;
419 unsigned long flags;
420
421 /*
422 * The spec does not specify endianness of descriptor table.
423 * We currently guess that it is LE.
424 */
425
426 if (data->flags & MMC_DATA_READ)
427 direction = DMA_FROM_DEVICE;
428 else
429 direction = DMA_TO_DEVICE;
430
431 /*
432 * The ADMA descriptor table is mapped further down as we
433 * need to fill it with data first.
434 */
435
436 host->align_addr = dma_map_single(mmc_dev(host->mmc),
437 host->align_buffer, 128 * 4, direction);
8d8bb39b 438 if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
8f1934ce 439 goto fail;
2134a922
PO
440 BUG_ON(host->align_addr & 0x3);
441
442 host->sg_count = dma_map_sg(mmc_dev(host->mmc),
443 data->sg, data->sg_len, direction);
8f1934ce
PO
444 if (host->sg_count == 0)
445 goto unmap_align;
2134a922
PO
446
447 desc = host->adma_desc;
448 align = host->align_buffer;
449
450 align_addr = host->align_addr;
451
452 for_each_sg(data->sg, sg, host->sg_count, i) {
453 addr = sg_dma_address(sg);
454 len = sg_dma_len(sg);
455
456 /*
457 * The SDHCI specification states that ADMA
458 * addresses must be 32-bit aligned. If they
459 * aren't, then we use a bounce buffer for
460 * the (up to three) bytes that screw up the
461 * alignment.
462 */
463 offset = (4 - (addr & 0x3)) & 0x3;
464 if (offset) {
465 if (data->flags & MMC_DATA_WRITE) {
466 buffer = sdhci_kmap_atomic(sg, &flags);
6cefd05f 467 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
2134a922
PO
468 memcpy(align, buffer, offset);
469 sdhci_kunmap_atomic(buffer, &flags);
470 }
471
118cd17d
BD
472 /* tran, valid */
473 sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
2134a922
PO
474
475 BUG_ON(offset > 65536);
476
2134a922
PO
477 align += 4;
478 align_addr += 4;
479
480 desc += 8;
481
482 addr += offset;
483 len -= offset;
484 }
485
2134a922
PO
486 BUG_ON(len > 65536);
487
118cd17d
BD
488 /* tran, valid */
489 sdhci_set_adma_desc(desc, addr, len, 0x21);
2134a922
PO
490 desc += 8;
491
492 /*
493 * If this triggers then we have a calculation bug
494 * somewhere. :/
495 */
496 WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
497 }
498
499 /*
500 * Add a terminating entry.
501 */
2134a922 502
118cd17d
BD
503 /* nop, end, valid */
504 sdhci_set_adma_desc(desc, 0, 0, 0x3);
2134a922
PO
505
506 /*
507 * Resync align buffer as we might have changed it.
508 */
509 if (data->flags & MMC_DATA_WRITE) {
510 dma_sync_single_for_device(mmc_dev(host->mmc),
511 host->align_addr, 128 * 4, direction);
512 }
513
514 host->adma_addr = dma_map_single(mmc_dev(host->mmc),
515 host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
980167b7 516 if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
8f1934ce 517 goto unmap_entries;
2134a922 518 BUG_ON(host->adma_addr & 0x3);
8f1934ce
PO
519
520 return 0;
521
522unmap_entries:
523 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
524 data->sg_len, direction);
525unmap_align:
526 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
527 128 * 4, direction);
528fail:
529 return -EINVAL;
2134a922
PO
530}
531
532static void sdhci_adma_table_post(struct sdhci_host *host,
533 struct mmc_data *data)
534{
535 int direction;
536
537 struct scatterlist *sg;
538 int i, size;
539 u8 *align;
540 char *buffer;
541 unsigned long flags;
542
543 if (data->flags & MMC_DATA_READ)
544 direction = DMA_FROM_DEVICE;
545 else
546 direction = DMA_TO_DEVICE;
547
548 dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
549 (128 * 2 + 1) * 4, DMA_TO_DEVICE);
550
551 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
552 128 * 4, direction);
553
554 if (data->flags & MMC_DATA_READ) {
555 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
556 data->sg_len, direction);
557
558 align = host->align_buffer;
559
560 for_each_sg(data->sg, sg, host->sg_count, i) {
561 if (sg_dma_address(sg) & 0x3) {
562 size = 4 - (sg_dma_address(sg) & 0x3);
563
564 buffer = sdhci_kmap_atomic(sg, &flags);
6cefd05f 565 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
2134a922
PO
566 memcpy(buffer, align, size);
567 sdhci_kunmap_atomic(buffer, &flags);
568
569 align += 4;
570 }
571 }
572 }
573
574 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
575 data->sg_len, direction);
576}
577
ee53ab5d 578static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_data *data)
d129bceb 579{
1c8cde92
PO
580 u8 count;
581 unsigned target_timeout, current_timeout;
d129bceb 582
ee53ab5d
PO
583 /*
584 * If the host controller provides us with an incorrect timeout
585 * value, just skip the check and use 0xE. The hardware may take
586 * longer to time out, but that's much better than having a too-short
587 * timeout value.
588 */
11a2f1b7 589 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
ee53ab5d 590 return 0xE;
e538fbe8 591
1c8cde92
PO
592 /* timeout in us */
593 target_timeout = data->timeout_ns / 1000 +
594 data->timeout_clks / host->clock;
d129bceb 595
81b39802
AV
596 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
597 host->timeout_clk = host->clock / 1000;
598
1c8cde92
PO
599 /*
600 * Figure out needed cycles.
601 * We do this in steps in order to fit inside a 32 bit int.
602 * The first step is the minimum timeout, which will have a
603 * minimum resolution of 6 bits:
604 * (1) 2^13*1000 > 2^22,
605 * (2) host->timeout_clk < 2^16
606 * =>
607 * (1) / (2) > 2^6
608 */
609 count = 0;
610 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
611 while (current_timeout < target_timeout) {
612 count++;
613 current_timeout <<= 1;
614 if (count >= 0xF)
615 break;
616 }
617
618 if (count >= 0xF) {
619 printk(KERN_WARNING "%s: Too large timeout requested!\n",
620 mmc_hostname(host->mmc));
621 count = 0xE;
622 }
623
ee53ab5d
PO
624 return count;
625}
626
6aa943ab
AV
627static void sdhci_set_transfer_irqs(struct sdhci_host *host)
628{
629 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
630 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
631
632 if (host->flags & SDHCI_REQ_USE_DMA)
633 sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
634 else
635 sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
636}
637
ee53ab5d
PO
638static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
639{
640 u8 count;
2134a922 641 u8 ctrl;
8f1934ce 642 int ret;
ee53ab5d
PO
643
644 WARN_ON(host->data);
645
646 if (data == NULL)
647 return;
648
649 /* Sanity checks */
650 BUG_ON(data->blksz * data->blocks > 524288);
651 BUG_ON(data->blksz > host->mmc->max_blk_size);
652 BUG_ON(data->blocks > 65535);
653
654 host->data = data;
655 host->data_early = 0;
656
657 count = sdhci_calc_timeout(host, data);
4e4141a5 658 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
d129bceb 659
a13abc7b 660 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
c9fddbc4
PO
661 host->flags |= SDHCI_REQ_USE_DMA;
662
2134a922
PO
663 /*
664 * FIXME: This doesn't account for merging when mapping the
665 * scatterlist.
666 */
667 if (host->flags & SDHCI_REQ_USE_DMA) {
668 int broken, i;
669 struct scatterlist *sg;
670
671 broken = 0;
672 if (host->flags & SDHCI_USE_ADMA) {
673 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
674 broken = 1;
675 } else {
676 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
677 broken = 1;
678 }
679
680 if (unlikely(broken)) {
681 for_each_sg(data->sg, sg, data->sg_len, i) {
682 if (sg->length & 0x3) {
683 DBG("Reverting to PIO because of "
684 "transfer size (%d)\n",
685 sg->length);
686 host->flags &= ~SDHCI_REQ_USE_DMA;
687 break;
688 }
689 }
690 }
c9fddbc4
PO
691 }
692
693 /*
694 * The assumption here being that alignment is the same after
695 * translation to device address space.
696 */
2134a922
PO
697 if (host->flags & SDHCI_REQ_USE_DMA) {
698 int broken, i;
699 struct scatterlist *sg;
700
701 broken = 0;
702 if (host->flags & SDHCI_USE_ADMA) {
703 /*
704 * As we use 3 byte chunks to work around
705 * alignment problems, we need to check this
706 * quirk.
707 */
708 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
709 broken = 1;
710 } else {
711 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
712 broken = 1;
713 }
714
715 if (unlikely(broken)) {
716 for_each_sg(data->sg, sg, data->sg_len, i) {
717 if (sg->offset & 0x3) {
718 DBG("Reverting to PIO because of "
719 "bad alignment\n");
720 host->flags &= ~SDHCI_REQ_USE_DMA;
721 break;
722 }
723 }
724 }
725 }
726
8f1934ce
PO
727 if (host->flags & SDHCI_REQ_USE_DMA) {
728 if (host->flags & SDHCI_USE_ADMA) {
729 ret = sdhci_adma_table_pre(host, data);
730 if (ret) {
731 /*
732 * This only happens when someone fed
733 * us an invalid request.
734 */
735 WARN_ON(1);
ebd6d357 736 host->flags &= ~SDHCI_REQ_USE_DMA;
8f1934ce 737 } else {
4e4141a5
AV
738 sdhci_writel(host, host->adma_addr,
739 SDHCI_ADMA_ADDRESS);
8f1934ce
PO
740 }
741 } else {
c8b3e02e 742 int sg_cnt;
8f1934ce 743
c8b3e02e 744 sg_cnt = dma_map_sg(mmc_dev(host->mmc),
8f1934ce
PO
745 data->sg, data->sg_len,
746 (data->flags & MMC_DATA_READ) ?
747 DMA_FROM_DEVICE :
748 DMA_TO_DEVICE);
c8b3e02e 749 if (sg_cnt == 0) {
8f1934ce
PO
750 /*
751 * This only happens when someone fed
752 * us an invalid request.
753 */
754 WARN_ON(1);
ebd6d357 755 host->flags &= ~SDHCI_REQ_USE_DMA;
8f1934ce 756 } else {
719a61b4 757 WARN_ON(sg_cnt != 1);
4e4141a5
AV
758 sdhci_writel(host, sg_dma_address(data->sg),
759 SDHCI_DMA_ADDRESS);
8f1934ce
PO
760 }
761 }
762 }
763
2134a922
PO
764 /*
765 * Always adjust the DMA selection as some controllers
766 * (e.g. JMicron) can't do PIO properly when the selection
767 * is ADMA.
768 */
769 if (host->version >= SDHCI_SPEC_200) {
4e4141a5 770 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
2134a922
PO
771 ctrl &= ~SDHCI_CTRL_DMA_MASK;
772 if ((host->flags & SDHCI_REQ_USE_DMA) &&
773 (host->flags & SDHCI_USE_ADMA))
774 ctrl |= SDHCI_CTRL_ADMA32;
775 else
776 ctrl |= SDHCI_CTRL_SDMA;
4e4141a5 777 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
c9fddbc4
PO
778 }
779
8f1934ce 780 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
da60a91d
SAS
781 int flags;
782
783 flags = SG_MITER_ATOMIC;
784 if (host->data->flags & MMC_DATA_READ)
785 flags |= SG_MITER_TO_SG;
786 else
787 flags |= SG_MITER_FROM_SG;
788 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
7659150c 789 host->blocks = data->blocks;
d129bceb 790 }
c7fa9963 791
6aa943ab
AV
792 sdhci_set_transfer_irqs(host);
793
bab76961 794 /* We do not handle DMA boundaries, so set it to max (512 KiB) */
4e4141a5
AV
795 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, data->blksz), SDHCI_BLOCK_SIZE);
796 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
c7fa9963
PO
797}
798
799static void sdhci_set_transfer_mode(struct sdhci_host *host,
800 struct mmc_data *data)
801{
802 u16 mode;
803
c7fa9963
PO
804 if (data == NULL)
805 return;
806
e538fbe8
PO
807 WARN_ON(!host->data);
808
c7fa9963
PO
809 mode = SDHCI_TRNS_BLK_CNT_EN;
810 if (data->blocks > 1)
811 mode |= SDHCI_TRNS_MULTI;
812 if (data->flags & MMC_DATA_READ)
813 mode |= SDHCI_TRNS_READ;
c9fddbc4 814 if (host->flags & SDHCI_REQ_USE_DMA)
c7fa9963
PO
815 mode |= SDHCI_TRNS_DMA;
816
4e4141a5 817 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
d129bceb
PO
818}
819
820static void sdhci_finish_data(struct sdhci_host *host)
821{
822 struct mmc_data *data;
d129bceb
PO
823
824 BUG_ON(!host->data);
825
826 data = host->data;
827 host->data = NULL;
828
c9fddbc4 829 if (host->flags & SDHCI_REQ_USE_DMA) {
2134a922
PO
830 if (host->flags & SDHCI_USE_ADMA)
831 sdhci_adma_table_post(host, data);
832 else {
833 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
834 data->sg_len, (data->flags & MMC_DATA_READ) ?
835 DMA_FROM_DEVICE : DMA_TO_DEVICE);
836 }
d129bceb
PO
837 }
838
839 /*
c9b74c5b
PO
840 * The specification states that the block count register must
841 * be updated, but it does not specify at what point in the
842 * data flow. That makes the register entirely useless to read
843 * back so we have to assume that nothing made it to the card
844 * in the event of an error.
d129bceb 845 */
c9b74c5b
PO
846 if (data->error)
847 data->bytes_xfered = 0;
d129bceb 848 else
c9b74c5b 849 data->bytes_xfered = data->blksz * data->blocks;
d129bceb 850
d129bceb
PO
851 if (data->stop) {
852 /*
853 * The controller needs a reset of internal state machines
854 * upon error conditions.
855 */
17b0429d 856 if (data->error) {
d129bceb
PO
857 sdhci_reset(host, SDHCI_RESET_CMD);
858 sdhci_reset(host, SDHCI_RESET_DATA);
859 }
860
861 sdhci_send_command(host, data->stop);
862 } else
863 tasklet_schedule(&host->finish_tasklet);
864}
865
866static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
867{
868 int flags;
fd2208d7 869 u32 mask;
7cb2c76f 870 unsigned long timeout;
d129bceb
PO
871
872 WARN_ON(host->cmd);
873
d129bceb 874 /* Wait max 10 ms */
7cb2c76f 875 timeout = 10;
fd2208d7
PO
876
877 mask = SDHCI_CMD_INHIBIT;
878 if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
879 mask |= SDHCI_DATA_INHIBIT;
880
881 /* We shouldn't wait for data inihibit for stop commands, even
882 though they might use busy signaling */
883 if (host->mrq->data && (cmd == host->mrq->data->stop))
884 mask &= ~SDHCI_DATA_INHIBIT;
885
4e4141a5 886 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
7cb2c76f 887 if (timeout == 0) {
d129bceb 888 printk(KERN_ERR "%s: Controller never released "
acf1da45 889 "inhibit bit(s).\n", mmc_hostname(host->mmc));
d129bceb 890 sdhci_dumpregs(host);
17b0429d 891 cmd->error = -EIO;
d129bceb
PO
892 tasklet_schedule(&host->finish_tasklet);
893 return;
894 }
7cb2c76f
PO
895 timeout--;
896 mdelay(1);
897 }
d129bceb
PO
898
899 mod_timer(&host->timer, jiffies + 10 * HZ);
900
901 host->cmd = cmd;
902
903 sdhci_prepare_data(host, cmd->data);
904
4e4141a5 905 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
d129bceb 906
c7fa9963
PO
907 sdhci_set_transfer_mode(host, cmd->data);
908
d129bceb 909 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
acf1da45 910 printk(KERN_ERR "%s: Unsupported response type!\n",
d129bceb 911 mmc_hostname(host->mmc));
17b0429d 912 cmd->error = -EINVAL;
d129bceb
PO
913 tasklet_schedule(&host->finish_tasklet);
914 return;
915 }
916
917 if (!(cmd->flags & MMC_RSP_PRESENT))
918 flags = SDHCI_CMD_RESP_NONE;
919 else if (cmd->flags & MMC_RSP_136)
920 flags = SDHCI_CMD_RESP_LONG;
921 else if (cmd->flags & MMC_RSP_BUSY)
922 flags = SDHCI_CMD_RESP_SHORT_BUSY;
923 else
924 flags = SDHCI_CMD_RESP_SHORT;
925
926 if (cmd->flags & MMC_RSP_CRC)
927 flags |= SDHCI_CMD_CRC;
928 if (cmd->flags & MMC_RSP_OPCODE)
929 flags |= SDHCI_CMD_INDEX;
930 if (cmd->data)
931 flags |= SDHCI_CMD_DATA;
932
4e4141a5 933 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
d129bceb
PO
934}
935
936static void sdhci_finish_command(struct sdhci_host *host)
937{
938 int i;
939
940 BUG_ON(host->cmd == NULL);
941
942 if (host->cmd->flags & MMC_RSP_PRESENT) {
943 if (host->cmd->flags & MMC_RSP_136) {
944 /* CRC is stripped so we need to do some shifting. */
945 for (i = 0;i < 4;i++) {
4e4141a5 946 host->cmd->resp[i] = sdhci_readl(host,
d129bceb
PO
947 SDHCI_RESPONSE + (3-i)*4) << 8;
948 if (i != 3)
949 host->cmd->resp[i] |=
4e4141a5 950 sdhci_readb(host,
d129bceb
PO
951 SDHCI_RESPONSE + (3-i)*4-1);
952 }
953 } else {
4e4141a5 954 host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
d129bceb
PO
955 }
956 }
957
17b0429d 958 host->cmd->error = 0;
d129bceb 959
e538fbe8
PO
960 if (host->data && host->data_early)
961 sdhci_finish_data(host);
962
963 if (!host->cmd->data)
d129bceb
PO
964 tasklet_schedule(&host->finish_tasklet);
965
966 host->cmd = NULL;
967}
968
969static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
970{
971 int div;
972 u16 clk;
7cb2c76f 973 unsigned long timeout;
d129bceb
PO
974
975 if (clock == host->clock)
976 return;
977
8114634c
AV
978 if (host->ops->set_clock) {
979 host->ops->set_clock(host, clock);
980 if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
981 return;
982 }
983
4e4141a5 984 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
d129bceb
PO
985
986 if (clock == 0)
987 goto out;
988
989 for (div = 1;div < 256;div *= 2) {
990 if ((host->max_clk / div) <= clock)
991 break;
992 }
993 div >>= 1;
994
995 clk = div << SDHCI_DIVIDER_SHIFT;
996 clk |= SDHCI_CLOCK_INT_EN;
4e4141a5 997 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
d129bceb 998
27f6cb16
CB
999 /* Wait max 20 ms */
1000 timeout = 20;
4e4141a5 1001 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
7cb2c76f
PO
1002 & SDHCI_CLOCK_INT_STABLE)) {
1003 if (timeout == 0) {
acf1da45
PO
1004 printk(KERN_ERR "%s: Internal clock never "
1005 "stabilised.\n", mmc_hostname(host->mmc));
d129bceb
PO
1006 sdhci_dumpregs(host);
1007 return;
1008 }
7cb2c76f
PO
1009 timeout--;
1010 mdelay(1);
1011 }
d129bceb
PO
1012
1013 clk |= SDHCI_CLOCK_CARD_EN;
4e4141a5 1014 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
d129bceb
PO
1015
1016out:
1017 host->clock = clock;
1018}
1019
146ad66e
PO
1020static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
1021{
1022 u8 pwr;
1023
ae628903
PO
1024 if (power == (unsigned short)-1)
1025 pwr = 0;
1026 else {
1027 switch (1 << power) {
1028 case MMC_VDD_165_195:
1029 pwr = SDHCI_POWER_180;
1030 break;
1031 case MMC_VDD_29_30:
1032 case MMC_VDD_30_31:
1033 pwr = SDHCI_POWER_300;
1034 break;
1035 case MMC_VDD_32_33:
1036 case MMC_VDD_33_34:
1037 pwr = SDHCI_POWER_330;
1038 break;
1039 default:
1040 BUG();
1041 }
1042 }
1043
1044 if (host->pwr == pwr)
146ad66e
PO
1045 return;
1046
ae628903
PO
1047 host->pwr = pwr;
1048
1049 if (pwr == 0) {
4e4141a5 1050 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
ae628903 1051 return;
9e9dc5f2
DS
1052 }
1053
1054 /*
1055 * Spec says that we should clear the power reg before setting
1056 * a new value. Some controllers don't seem to like this though.
1057 */
b8c86fc5 1058 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
4e4141a5 1059 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
146ad66e 1060
e08c1694 1061 /*
c71f6512 1062 * At least the Marvell CaFe chip gets confused if we set the voltage
e08c1694
AS
1063 * and set turn on power at the same time, so set the voltage first.
1064 */
11a2f1b7 1065 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
ae628903 1066 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
e08c1694 1067
ae628903 1068 pwr |= SDHCI_POWER_ON;
146ad66e 1069
ae628903 1070 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
557b0697
HW
1071
1072 /*
1073 * Some controllers need an extra 10ms delay of 10ms before they
1074 * can apply clock after applying power
1075 */
11a2f1b7 1076 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
557b0697 1077 mdelay(10);
146ad66e
PO
1078}
1079
d129bceb
PO
1080/*****************************************************************************\
1081 * *
1082 * MMC callbacks *
1083 * *
1084\*****************************************************************************/
1085
1086static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1087{
1088 struct sdhci_host *host;
68d1fb7e 1089 bool present;
d129bceb
PO
1090 unsigned long flags;
1091
1092 host = mmc_priv(mmc);
1093
1094 spin_lock_irqsave(&host->lock, flags);
1095
1096 WARN_ON(host->mrq != NULL);
1097
f9134319 1098#ifndef SDHCI_USE_LEDS_CLASS
d129bceb 1099 sdhci_activate_led(host);
2f730fec 1100#endif
d129bceb
PO
1101
1102 host->mrq = mrq;
1103
68d1fb7e
AV
1104 /* If polling, assume that the card is always present. */
1105 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1106 present = true;
1107 else
1108 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
1109 SDHCI_CARD_PRESENT;
1110
1111 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
17b0429d 1112 host->mrq->cmd->error = -ENOMEDIUM;
d129bceb
PO
1113 tasklet_schedule(&host->finish_tasklet);
1114 } else
1115 sdhci_send_command(host, mrq->cmd);
1116
5f25a66f 1117 mmiowb();
d129bceb
PO
1118 spin_unlock_irqrestore(&host->lock, flags);
1119}
1120
1121static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1122{
1123 struct sdhci_host *host;
1124 unsigned long flags;
1125 u8 ctrl;
1126
1127 host = mmc_priv(mmc);
1128
1129 spin_lock_irqsave(&host->lock, flags);
1130
1e72859e
PO
1131 if (host->flags & SDHCI_DEVICE_DEAD)
1132 goto out;
1133
d129bceb
PO
1134 /*
1135 * Reset the chip on each power off.
1136 * Should clear out any weird states.
1137 */
1138 if (ios->power_mode == MMC_POWER_OFF) {
4e4141a5 1139 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
7260cf5e 1140 sdhci_reinit(host);
d129bceb
PO
1141 }
1142
1143 sdhci_set_clock(host, ios->clock);
1144
1145 if (ios->power_mode == MMC_POWER_OFF)
146ad66e 1146 sdhci_set_power(host, -1);
d129bceb 1147 else
146ad66e 1148 sdhci_set_power(host, ios->vdd);
d129bceb 1149
4e4141a5 1150 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
cd9277c0 1151
d129bceb
PO
1152 if (ios->bus_width == MMC_BUS_WIDTH_4)
1153 ctrl |= SDHCI_CTRL_4BITBUS;
1154 else
1155 ctrl &= ~SDHCI_CTRL_4BITBUS;
cd9277c0
PO
1156
1157 if (ios->timing == MMC_TIMING_SD_HS)
1158 ctrl |= SDHCI_CTRL_HISPD;
1159 else
1160 ctrl &= ~SDHCI_CTRL_HISPD;
1161
4e4141a5 1162 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
d129bceb 1163
b8352260
LD
1164 /*
1165 * Some (ENE) controllers go apeshit on some ios operation,
1166 * signalling timeout and CRC errors even on CMD0. Resetting
1167 * it on each ios seems to solve the problem.
1168 */
b8c86fc5 1169 if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
b8352260
LD
1170 sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1171
1e72859e 1172out:
5f25a66f 1173 mmiowb();
d129bceb
PO
1174 spin_unlock_irqrestore(&host->lock, flags);
1175}
1176
1177static int sdhci_get_ro(struct mmc_host *mmc)
1178{
1179 struct sdhci_host *host;
1180 unsigned long flags;
1181 int present;
1182
1183 host = mmc_priv(mmc);
1184
1185 spin_lock_irqsave(&host->lock, flags);
1186
1e72859e
PO
1187 if (host->flags & SDHCI_DEVICE_DEAD)
1188 present = 0;
1189 else
4e4141a5 1190 present = sdhci_readl(host, SDHCI_PRESENT_STATE);
d129bceb
PO
1191
1192 spin_unlock_irqrestore(&host->lock, flags);
1193
c5075a10
AV
1194 if (host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT)
1195 return !!(present & SDHCI_WRITE_PROTECT);
d129bceb
PO
1196 return !(present & SDHCI_WRITE_PROTECT);
1197}
1198
f75979b7
PO
1199static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1200{
1201 struct sdhci_host *host;
1202 unsigned long flags;
f75979b7
PO
1203
1204 host = mmc_priv(mmc);
1205
1206 spin_lock_irqsave(&host->lock, flags);
1207
1e72859e
PO
1208 if (host->flags & SDHCI_DEVICE_DEAD)
1209 goto out;
1210
f75979b7 1211 if (enable)
7260cf5e
AV
1212 sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
1213 else
1214 sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
1e72859e 1215out:
f75979b7
PO
1216 mmiowb();
1217
1218 spin_unlock_irqrestore(&host->lock, flags);
1219}
1220
ab7aefd0 1221static const struct mmc_host_ops sdhci_ops = {
d129bceb
PO
1222 .request = sdhci_request,
1223 .set_ios = sdhci_set_ios,
1224 .get_ro = sdhci_get_ro,
f75979b7 1225 .enable_sdio_irq = sdhci_enable_sdio_irq,
d129bceb
PO
1226};
1227
1228/*****************************************************************************\
1229 * *
1230 * Tasklets *
1231 * *
1232\*****************************************************************************/
1233
1234static void sdhci_tasklet_card(unsigned long param)
1235{
1236 struct sdhci_host *host;
1237 unsigned long flags;
1238
1239 host = (struct sdhci_host*)param;
1240
1241 spin_lock_irqsave(&host->lock, flags);
1242
4e4141a5 1243 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
d129bceb
PO
1244 if (host->mrq) {
1245 printk(KERN_ERR "%s: Card removed during transfer!\n",
1246 mmc_hostname(host->mmc));
1247 printk(KERN_ERR "%s: Resetting controller.\n",
1248 mmc_hostname(host->mmc));
1249
1250 sdhci_reset(host, SDHCI_RESET_CMD);
1251 sdhci_reset(host, SDHCI_RESET_DATA);
1252
17b0429d 1253 host->mrq->cmd->error = -ENOMEDIUM;
d129bceb
PO
1254 tasklet_schedule(&host->finish_tasklet);
1255 }
1256 }
1257
1258 spin_unlock_irqrestore(&host->lock, flags);
1259
04cf585d 1260 mmc_detect_change(host->mmc, msecs_to_jiffies(200));
d129bceb
PO
1261}
1262
1263static void sdhci_tasklet_finish(unsigned long param)
1264{
1265 struct sdhci_host *host;
1266 unsigned long flags;
1267 struct mmc_request *mrq;
1268
1269 host = (struct sdhci_host*)param;
1270
1271 spin_lock_irqsave(&host->lock, flags);
1272
1273 del_timer(&host->timer);
1274
1275 mrq = host->mrq;
1276
d129bceb
PO
1277 /*
1278 * The controller needs a reset of internal state machines
1279 * upon error conditions.
1280 */
1e72859e
PO
1281 if (!(host->flags & SDHCI_DEVICE_DEAD) &&
1282 (mrq->cmd->error ||
1283 (mrq->data && (mrq->data->error ||
1284 (mrq->data->stop && mrq->data->stop->error))) ||
1285 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
645289dc
PO
1286
1287 /* Some controllers need this kick or reset won't work here */
b8c86fc5 1288 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
645289dc
PO
1289 unsigned int clock;
1290
1291 /* This is to force an update */
1292 clock = host->clock;
1293 host->clock = 0;
1294 sdhci_set_clock(host, clock);
1295 }
1296
1297 /* Spec says we should do both at the same time, but Ricoh
1298 controllers do not like that. */
d129bceb
PO
1299 sdhci_reset(host, SDHCI_RESET_CMD);
1300 sdhci_reset(host, SDHCI_RESET_DATA);
1301 }
1302
1303 host->mrq = NULL;
1304 host->cmd = NULL;
1305 host->data = NULL;
1306
f9134319 1307#ifndef SDHCI_USE_LEDS_CLASS
d129bceb 1308 sdhci_deactivate_led(host);
2f730fec 1309#endif
d129bceb 1310
5f25a66f 1311 mmiowb();
d129bceb
PO
1312 spin_unlock_irqrestore(&host->lock, flags);
1313
1314 mmc_request_done(host->mmc, mrq);
1315}
1316
1317static void sdhci_timeout_timer(unsigned long data)
1318{
1319 struct sdhci_host *host;
1320 unsigned long flags;
1321
1322 host = (struct sdhci_host*)data;
1323
1324 spin_lock_irqsave(&host->lock, flags);
1325
1326 if (host->mrq) {
acf1da45
PO
1327 printk(KERN_ERR "%s: Timeout waiting for hardware "
1328 "interrupt.\n", mmc_hostname(host->mmc));
d129bceb
PO
1329 sdhci_dumpregs(host);
1330
1331 if (host->data) {
17b0429d 1332 host->data->error = -ETIMEDOUT;
d129bceb
PO
1333 sdhci_finish_data(host);
1334 } else {
1335 if (host->cmd)
17b0429d 1336 host->cmd->error = -ETIMEDOUT;
d129bceb 1337 else
17b0429d 1338 host->mrq->cmd->error = -ETIMEDOUT;
d129bceb
PO
1339
1340 tasklet_schedule(&host->finish_tasklet);
1341 }
1342 }
1343
5f25a66f 1344 mmiowb();
d129bceb
PO
1345 spin_unlock_irqrestore(&host->lock, flags);
1346}
1347
1348/*****************************************************************************\
1349 * *
1350 * Interrupt handling *
1351 * *
1352\*****************************************************************************/
1353
1354static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
1355{
1356 BUG_ON(intmask == 0);
1357
1358 if (!host->cmd) {
b67ac3f3
PO
1359 printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
1360 "though no command operation was in progress.\n",
1361 mmc_hostname(host->mmc), (unsigned)intmask);
d129bceb
PO
1362 sdhci_dumpregs(host);
1363 return;
1364 }
1365
43b58b36 1366 if (intmask & SDHCI_INT_TIMEOUT)
17b0429d
PO
1367 host->cmd->error = -ETIMEDOUT;
1368 else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
1369 SDHCI_INT_INDEX))
1370 host->cmd->error = -EILSEQ;
43b58b36 1371
e809517f 1372 if (host->cmd->error) {
d129bceb 1373 tasklet_schedule(&host->finish_tasklet);
e809517f
PO
1374 return;
1375 }
1376
1377 /*
1378 * The host can send and interrupt when the busy state has
1379 * ended, allowing us to wait without wasting CPU cycles.
1380 * Unfortunately this is overloaded on the "data complete"
1381 * interrupt, so we need to take some care when handling
1382 * it.
1383 *
1384 * Note: The 1.0 specification is a bit ambiguous about this
1385 * feature so there might be some problems with older
1386 * controllers.
1387 */
1388 if (host->cmd->flags & MMC_RSP_BUSY) {
1389 if (host->cmd->data)
1390 DBG("Cannot wait for busy signal when also "
1391 "doing a data transfer");
f945405c 1392 else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
e809517f 1393 return;
f945405c
BD
1394
1395 /* The controller does not support the end-of-busy IRQ,
1396 * fall through and take the SDHCI_INT_RESPONSE */
e809517f
PO
1397 }
1398
1399 if (intmask & SDHCI_INT_RESPONSE)
43b58b36 1400 sdhci_finish_command(host);
d129bceb
PO
1401}
1402
6882a8c0
BD
1403#ifdef DEBUG
1404static void sdhci_show_adma_error(struct sdhci_host *host)
1405{
1406 const char *name = mmc_hostname(host->mmc);
1407 u8 *desc = host->adma_desc;
1408 __le32 *dma;
1409 __le16 *len;
1410 u8 attr;
1411
1412 sdhci_dumpregs(host);
1413
1414 while (true) {
1415 dma = (__le32 *)(desc + 4);
1416 len = (__le16 *)(desc + 2);
1417 attr = *desc;
1418
1419 DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
1420 name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);
1421
1422 desc += 8;
1423
1424 if (attr & 2)
1425 break;
1426 }
1427}
1428#else
1429static void sdhci_show_adma_error(struct sdhci_host *host) { }
1430#endif
1431
d129bceb
PO
1432static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
1433{
1434 BUG_ON(intmask == 0);
1435
1436 if (!host->data) {
1437 /*
e809517f
PO
1438 * The "data complete" interrupt is also used to
1439 * indicate that a busy state has ended. See comment
1440 * above in sdhci_cmd_irq().
d129bceb 1441 */
e809517f
PO
1442 if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
1443 if (intmask & SDHCI_INT_DATA_END) {
1444 sdhci_finish_command(host);
1445 return;
1446 }
1447 }
d129bceb 1448
b67ac3f3
PO
1449 printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
1450 "though no data operation was in progress.\n",
1451 mmc_hostname(host->mmc), (unsigned)intmask);
d129bceb
PO
1452 sdhci_dumpregs(host);
1453
1454 return;
1455 }
1456
1457 if (intmask & SDHCI_INT_DATA_TIMEOUT)
17b0429d
PO
1458 host->data->error = -ETIMEDOUT;
1459 else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT))
1460 host->data->error = -EILSEQ;
6882a8c0
BD
1461 else if (intmask & SDHCI_INT_ADMA_ERROR) {
1462 printk(KERN_ERR "%s: ADMA error\n", mmc_hostname(host->mmc));
1463 sdhci_show_adma_error(host);
2134a922 1464 host->data->error = -EIO;
6882a8c0 1465 }
d129bceb 1466
17b0429d 1467 if (host->data->error)
d129bceb
PO
1468 sdhci_finish_data(host);
1469 else {
a406f5a3 1470 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
d129bceb
PO
1471 sdhci_transfer_pio(host);
1472
6ba736a1
PO
1473 /*
1474 * We currently don't do anything fancy with DMA
1475 * boundaries, but as we can't disable the feature
1476 * we need to at least restart the transfer.
1477 */
1478 if (intmask & SDHCI_INT_DMA_END)
4e4141a5
AV
1479 sdhci_writel(host, sdhci_readl(host, SDHCI_DMA_ADDRESS),
1480 SDHCI_DMA_ADDRESS);
6ba736a1 1481
e538fbe8
PO
1482 if (intmask & SDHCI_INT_DATA_END) {
1483 if (host->cmd) {
1484 /*
1485 * Data managed to finish before the
1486 * command completed. Make sure we do
1487 * things in the proper order.
1488 */
1489 host->data_early = 1;
1490 } else {
1491 sdhci_finish_data(host);
1492 }
1493 }
d129bceb
PO
1494 }
1495}
1496
7d12e780 1497static irqreturn_t sdhci_irq(int irq, void *dev_id)
d129bceb
PO
1498{
1499 irqreturn_t result;
1500 struct sdhci_host* host = dev_id;
1501 u32 intmask;
f75979b7 1502 int cardint = 0;
d129bceb
PO
1503
1504 spin_lock(&host->lock);
1505
4e4141a5 1506 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
d129bceb 1507
62df67a5 1508 if (!intmask || intmask == 0xffffffff) {
d129bceb
PO
1509 result = IRQ_NONE;
1510 goto out;
1511 }
1512
b69c9058
PO
1513 DBG("*** %s got interrupt: 0x%08x\n",
1514 mmc_hostname(host->mmc), intmask);
d129bceb 1515
3192a28f 1516 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
4e4141a5
AV
1517 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
1518 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
d129bceb 1519 tasklet_schedule(&host->card_tasklet);
3192a28f 1520 }
d129bceb 1521
3192a28f 1522 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
d129bceb 1523
3192a28f 1524 if (intmask & SDHCI_INT_CMD_MASK) {
4e4141a5
AV
1525 sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
1526 SDHCI_INT_STATUS);
3192a28f 1527 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
d129bceb
PO
1528 }
1529
1530 if (intmask & SDHCI_INT_DATA_MASK) {
4e4141a5
AV
1531 sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
1532 SDHCI_INT_STATUS);
3192a28f 1533 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
d129bceb
PO
1534 }
1535
1536 intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
1537
964f9ce2
PO
1538 intmask &= ~SDHCI_INT_ERROR;
1539
d129bceb 1540 if (intmask & SDHCI_INT_BUS_POWER) {
3192a28f 1541 printk(KERN_ERR "%s: Card is consuming too much power!\n",
d129bceb 1542 mmc_hostname(host->mmc));
4e4141a5 1543 sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
d129bceb
PO
1544 }
1545
9d26a5d3 1546 intmask &= ~SDHCI_INT_BUS_POWER;
3192a28f 1547
f75979b7
PO
1548 if (intmask & SDHCI_INT_CARD_INT)
1549 cardint = 1;
1550
1551 intmask &= ~SDHCI_INT_CARD_INT;
1552
3192a28f 1553 if (intmask) {
acf1da45 1554 printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
3192a28f 1555 mmc_hostname(host->mmc), intmask);
d129bceb
PO
1556 sdhci_dumpregs(host);
1557
4e4141a5 1558 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
3192a28f 1559 }
d129bceb
PO
1560
1561 result = IRQ_HANDLED;
1562
5f25a66f 1563 mmiowb();
d129bceb
PO
1564out:
1565 spin_unlock(&host->lock);
1566
f75979b7
PO
1567 /*
1568 * We have to delay this as it calls back into the driver.
1569 */
1570 if (cardint)
1571 mmc_signal_sdio_irq(host->mmc);
1572
d129bceb
PO
1573 return result;
1574}
1575
1576/*****************************************************************************\
1577 * *
1578 * Suspend/resume *
1579 * *
1580\*****************************************************************************/
1581
1582#ifdef CONFIG_PM
1583
b8c86fc5 1584int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state)
d129bceb 1585{
b8c86fc5 1586 int ret;
a715dfc7 1587
7260cf5e
AV
1588 sdhci_disable_card_detection(host);
1589
b8c86fc5
PO
1590 ret = mmc_suspend_host(host->mmc, state);
1591 if (ret)
1592 return ret;
a715dfc7 1593
b8c86fc5 1594 free_irq(host->irq, host);
d129bceb
PO
1595
1596 return 0;
1597}
1598
b8c86fc5 1599EXPORT_SYMBOL_GPL(sdhci_suspend_host);
d129bceb 1600
b8c86fc5
PO
1601int sdhci_resume_host(struct sdhci_host *host)
1602{
1603 int ret;
d129bceb 1604
a13abc7b 1605 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
b8c86fc5
PO
1606 if (host->ops->enable_dma)
1607 host->ops->enable_dma(host);
1608 }
d129bceb 1609
b8c86fc5
PO
1610 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
1611 mmc_hostname(host->mmc), host);
df1c4b7b
PO
1612 if (ret)
1613 return ret;
d129bceb 1614
2f4cbb3d 1615 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
b8c86fc5
PO
1616 mmiowb();
1617
1618 ret = mmc_resume_host(host->mmc);
7260cf5e
AV
1619 sdhci_enable_card_detection(host);
1620
2f4cbb3d 1621 return ret;
d129bceb
PO
1622}
1623
b8c86fc5 1624EXPORT_SYMBOL_GPL(sdhci_resume_host);
d129bceb
PO
1625
1626#endif /* CONFIG_PM */
1627
1628/*****************************************************************************\
1629 * *
b8c86fc5 1630 * Device allocation/registration *
d129bceb
PO
1631 * *
1632\*****************************************************************************/
1633
b8c86fc5
PO
1634struct sdhci_host *sdhci_alloc_host(struct device *dev,
1635 size_t priv_size)
d129bceb 1636{
d129bceb
PO
1637 struct mmc_host *mmc;
1638 struct sdhci_host *host;
1639
b8c86fc5 1640 WARN_ON(dev == NULL);
d129bceb 1641
b8c86fc5 1642 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
d129bceb 1643 if (!mmc)
b8c86fc5 1644 return ERR_PTR(-ENOMEM);
d129bceb
PO
1645
1646 host = mmc_priv(mmc);
1647 host->mmc = mmc;
1648
b8c86fc5
PO
1649 return host;
1650}
8a4da143 1651
b8c86fc5 1652EXPORT_SYMBOL_GPL(sdhci_alloc_host);
d129bceb 1653
b8c86fc5
PO
1654int sdhci_add_host(struct sdhci_host *host)
1655{
1656 struct mmc_host *mmc;
1657 unsigned int caps;
b8c86fc5 1658 int ret;
d129bceb 1659
b8c86fc5
PO
1660 WARN_ON(host == NULL);
1661 if (host == NULL)
1662 return -EINVAL;
d129bceb 1663
b8c86fc5 1664 mmc = host->mmc;
d129bceb 1665
b8c86fc5
PO
1666 if (debug_quirks)
1667 host->quirks = debug_quirks;
d129bceb 1668
d96649ed
PO
1669 sdhci_reset(host, SDHCI_RESET_ALL);
1670
4e4141a5 1671 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2134a922
PO
1672 host->version = (host->version & SDHCI_SPEC_VER_MASK)
1673 >> SDHCI_SPEC_VER_SHIFT;
1674 if (host->version > SDHCI_SPEC_200) {
4a965505 1675 printk(KERN_ERR "%s: Unknown controller version (%d). "
b69c9058 1676 "You may experience problems.\n", mmc_hostname(mmc),
2134a922 1677 host->version);
4a965505
PO
1678 }
1679
4e4141a5 1680 caps = sdhci_readl(host, SDHCI_CAPABILITIES);
d129bceb 1681
b8c86fc5 1682 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
a13abc7b
RR
1683 host->flags |= SDHCI_USE_SDMA;
1684 else if (!(caps & SDHCI_CAN_DO_SDMA))
1685 DBG("Controller doesn't have SDMA capability\n");
67435274 1686 else
a13abc7b 1687 host->flags |= SDHCI_USE_SDMA;
d129bceb 1688
b8c86fc5 1689 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
a13abc7b 1690 (host->flags & SDHCI_USE_SDMA)) {
cee687ce 1691 DBG("Disabling DMA as it is marked broken\n");
a13abc7b 1692 host->flags &= ~SDHCI_USE_SDMA;
7c168e3d
FT
1693 }
1694
a13abc7b
RR
1695 if ((host->version >= SDHCI_SPEC_200) && (caps & SDHCI_CAN_DO_ADMA2))
1696 host->flags |= SDHCI_USE_ADMA;
2134a922
PO
1697
1698 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
1699 (host->flags & SDHCI_USE_ADMA)) {
1700 DBG("Disabling ADMA as it is marked broken\n");
1701 host->flags &= ~SDHCI_USE_ADMA;
1702 }
1703
a13abc7b 1704 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
b8c86fc5
PO
1705 if (host->ops->enable_dma) {
1706 if (host->ops->enable_dma(host)) {
1707 printk(KERN_WARNING "%s: No suitable DMA "
1708 "available. Falling back to PIO.\n",
1709 mmc_hostname(mmc));
a13abc7b
RR
1710 host->flags &=
1711 ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
b8c86fc5 1712 }
d129bceb
PO
1713 }
1714 }
1715
2134a922
PO
1716 if (host->flags & SDHCI_USE_ADMA) {
1717 /*
1718 * We need to allocate descriptors for all sg entries
1719 * (128) and potentially one alignment transfer for
1720 * each of those entries.
1721 */
1722 host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
1723 host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
1724 if (!host->adma_desc || !host->align_buffer) {
1725 kfree(host->adma_desc);
1726 kfree(host->align_buffer);
1727 printk(KERN_WARNING "%s: Unable to allocate ADMA "
1728 "buffers. Falling back to standard DMA.\n",
1729 mmc_hostname(mmc));
1730 host->flags &= ~SDHCI_USE_ADMA;
1731 }
1732 }
1733
7659150c
PO
1734 /*
1735 * If we use DMA, then it's up to the caller to set the DMA
1736 * mask, but PIO does not need the hw shim so we set a new
1737 * mask here in that case.
1738 */
a13abc7b 1739 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
7659150c
PO
1740 host->dma_mask = DMA_BIT_MASK(64);
1741 mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
1742 }
d129bceb 1743
8ef1a143
PO
1744 host->max_clk =
1745 (caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
4240ff0a 1746 host->max_clk *= 1000000;
8ef1a143 1747 if (host->max_clk == 0) {
4240ff0a
BD
1748 if (!host->ops->get_max_clock) {
1749 printk(KERN_ERR
1750 "%s: Hardware doesn't specify base clock "
1751 "frequency.\n", mmc_hostname(mmc));
1752 return -ENODEV;
1753 }
1754 host->max_clk = host->ops->get_max_clock(host);
8ef1a143 1755 }
d129bceb 1756
1c8cde92
PO
1757 host->timeout_clk =
1758 (caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
1759 if (host->timeout_clk == 0) {
81b39802
AV
1760 if (host->ops->get_timeout_clock) {
1761 host->timeout_clk = host->ops->get_timeout_clock(host);
1762 } else if (!(host->quirks &
1763 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
4240ff0a
BD
1764 printk(KERN_ERR
1765 "%s: Hardware doesn't specify timeout clock "
1766 "frequency.\n", mmc_hostname(mmc));
1767 return -ENODEV;
1768 }
1c8cde92
PO
1769 }
1770 if (caps & SDHCI_TIMEOUT_CLK_UNIT)
1771 host->timeout_clk *= 1000;
d129bceb
PO
1772
1773 /*
1774 * Set host parameters.
1775 */
1776 mmc->ops = &sdhci_ops;
e9510176
AV
1777 if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK &&
1778 host->ops->set_clock && host->ops->get_min_clock)
a9e58f25
AV
1779 mmc->f_min = host->ops->get_min_clock(host);
1780 else
1781 mmc->f_min = host->max_clk / 256;
d129bceb 1782 mmc->f_max = host->max_clk;
5fe23c7f
AV
1783 mmc->caps = MMC_CAP_SDIO_IRQ;
1784
1785 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
1786 mmc->caps |= MMC_CAP_4_BIT_DATA;
d129bceb 1787
86a6a874 1788 if (caps & SDHCI_CAN_DO_HISPD)
cd9277c0
PO
1789 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
1790
68d1fb7e
AV
1791 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1792 mmc->caps |= MMC_CAP_NEEDS_POLL;
1793
146ad66e
PO
1794 mmc->ocr_avail = 0;
1795 if (caps & SDHCI_CAN_VDD_330)
1796 mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
c70840e8 1797 if (caps & SDHCI_CAN_VDD_300)
146ad66e 1798 mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
c70840e8 1799 if (caps & SDHCI_CAN_VDD_180)
55556da0 1800 mmc->ocr_avail |= MMC_VDD_165_195;
146ad66e
PO
1801
1802 if (mmc->ocr_avail == 0) {
1803 printk(KERN_ERR "%s: Hardware doesn't report any "
b69c9058 1804 "support voltages.\n", mmc_hostname(mmc));
b8c86fc5 1805 return -ENODEV;
146ad66e
PO
1806 }
1807
d129bceb
PO
1808 spin_lock_init(&host->lock);
1809
1810 /*
2134a922
PO
1811 * Maximum number of segments. Depends on if the hardware
1812 * can do scatter/gather or not.
d129bceb 1813 */
2134a922
PO
1814 if (host->flags & SDHCI_USE_ADMA)
1815 mmc->max_hw_segs = 128;
a13abc7b 1816 else if (host->flags & SDHCI_USE_SDMA)
d129bceb 1817 mmc->max_hw_segs = 1;
2134a922
PO
1818 else /* PIO */
1819 mmc->max_hw_segs = 128;
1820 mmc->max_phys_segs = 128;
d129bceb
PO
1821
1822 /*
bab76961 1823 * Maximum number of sectors in one transfer. Limited by DMA boundary
55db890a 1824 * size (512KiB).
d129bceb 1825 */
55db890a 1826 mmc->max_req_size = 524288;
d129bceb
PO
1827
1828 /*
1829 * Maximum segment size. Could be one segment with the maximum number
2134a922
PO
1830 * of bytes. When doing hardware scatter/gather, each entry cannot
1831 * be larger than 64 KiB though.
d129bceb 1832 */
2134a922
PO
1833 if (host->flags & SDHCI_USE_ADMA)
1834 mmc->max_seg_size = 65536;
1835 else
1836 mmc->max_seg_size = mmc->max_req_size;
d129bceb 1837
fe4a3c7a
PO
1838 /*
1839 * Maximum block size. This varies from controller to controller and
1840 * is specified in the capabilities register.
1841 */
0633f654
AV
1842 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
1843 mmc->max_blk_size = 2;
1844 } else {
1845 mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >>
1846 SDHCI_MAX_BLOCK_SHIFT;
1847 if (mmc->max_blk_size >= 3) {
1848 printk(KERN_WARNING "%s: Invalid maximum block size, "
1849 "assuming 512 bytes\n", mmc_hostname(mmc));
1850 mmc->max_blk_size = 0;
1851 }
1852 }
1853
1854 mmc->max_blk_size = 512 << mmc->max_blk_size;
fe4a3c7a 1855
55db890a
PO
1856 /*
1857 * Maximum block count.
1858 */
1388eefd 1859 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
55db890a 1860
d129bceb
PO
1861 /*
1862 * Init tasklets.
1863 */
1864 tasklet_init(&host->card_tasklet,
1865 sdhci_tasklet_card, (unsigned long)host);
1866 tasklet_init(&host->finish_tasklet,
1867 sdhci_tasklet_finish, (unsigned long)host);
1868
e4cad1b5 1869 setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
d129bceb 1870
dace1453 1871 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
b69c9058 1872 mmc_hostname(mmc), host);
d129bceb 1873 if (ret)
8ef1a143 1874 goto untasklet;
d129bceb 1875
2f4cbb3d 1876 sdhci_init(host, 0);
d129bceb
PO
1877
1878#ifdef CONFIG_MMC_DEBUG
1879 sdhci_dumpregs(host);
1880#endif
1881
f9134319 1882#ifdef SDHCI_USE_LEDS_CLASS
5dbace0c
HS
1883 snprintf(host->led_name, sizeof(host->led_name),
1884 "%s::", mmc_hostname(mmc));
1885 host->led.name = host->led_name;
2f730fec
PO
1886 host->led.brightness = LED_OFF;
1887 host->led.default_trigger = mmc_hostname(mmc);
1888 host->led.brightness_set = sdhci_led_control;
1889
b8c86fc5 1890 ret = led_classdev_register(mmc_dev(mmc), &host->led);
2f730fec
PO
1891 if (ret)
1892 goto reset;
1893#endif
1894
5f25a66f
PO
1895 mmiowb();
1896
d129bceb
PO
1897 mmc_add_host(mmc);
1898
a13abc7b 1899 printk(KERN_INFO "%s: SDHCI controller on %s [%s] using %s\n",
d1b26863 1900 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
a13abc7b
RR
1901 (host->flags & SDHCI_USE_ADMA) ? "ADMA" :
1902 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
d129bceb 1903
7260cf5e
AV
1904 sdhci_enable_card_detection(host);
1905
d129bceb
PO
1906 return 0;
1907
f9134319 1908#ifdef SDHCI_USE_LEDS_CLASS
2f730fec
PO
1909reset:
1910 sdhci_reset(host, SDHCI_RESET_ALL);
1911 free_irq(host->irq, host);
1912#endif
8ef1a143 1913untasklet:
d129bceb
PO
1914 tasklet_kill(&host->card_tasklet);
1915 tasklet_kill(&host->finish_tasklet);
d129bceb
PO
1916
1917 return ret;
1918}
1919
b8c86fc5 1920EXPORT_SYMBOL_GPL(sdhci_add_host);
d129bceb 1921
1e72859e 1922void sdhci_remove_host(struct sdhci_host *host, int dead)
b8c86fc5 1923{
1e72859e
PO
1924 unsigned long flags;
1925
1926 if (dead) {
1927 spin_lock_irqsave(&host->lock, flags);
1928
1929 host->flags |= SDHCI_DEVICE_DEAD;
1930
1931 if (host->mrq) {
1932 printk(KERN_ERR "%s: Controller removed during "
1933 " transfer!\n", mmc_hostname(host->mmc));
1934
1935 host->mrq->cmd->error = -ENOMEDIUM;
1936 tasklet_schedule(&host->finish_tasklet);
1937 }
1938
1939 spin_unlock_irqrestore(&host->lock, flags);
1940 }
1941
7260cf5e
AV
1942 sdhci_disable_card_detection(host);
1943
b8c86fc5 1944 mmc_remove_host(host->mmc);
d129bceb 1945
f9134319 1946#ifdef SDHCI_USE_LEDS_CLASS
2f730fec
PO
1947 led_classdev_unregister(&host->led);
1948#endif
1949
1e72859e
PO
1950 if (!dead)
1951 sdhci_reset(host, SDHCI_RESET_ALL);
d129bceb
PO
1952
1953 free_irq(host->irq, host);
1954
1955 del_timer_sync(&host->timer);
1956
1957 tasklet_kill(&host->card_tasklet);
1958 tasklet_kill(&host->finish_tasklet);
2134a922
PO
1959
1960 kfree(host->adma_desc);
1961 kfree(host->align_buffer);
1962
1963 host->adma_desc = NULL;
1964 host->align_buffer = NULL;
d129bceb
PO
1965}
1966
b8c86fc5 1967EXPORT_SYMBOL_GPL(sdhci_remove_host);
d129bceb 1968
b8c86fc5 1969void sdhci_free_host(struct sdhci_host *host)
d129bceb 1970{
b8c86fc5 1971 mmc_free_host(host->mmc);
d129bceb
PO
1972}
1973
b8c86fc5 1974EXPORT_SYMBOL_GPL(sdhci_free_host);
d129bceb
PO
1975
1976/*****************************************************************************\
1977 * *
1978 * Driver init/exit *
1979 * *
1980\*****************************************************************************/
1981
1982static int __init sdhci_drv_init(void)
1983{
1984 printk(KERN_INFO DRIVER_NAME
52fbf9c9 1985 ": Secure Digital Host Controller Interface driver\n");
d129bceb
PO
1986 printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
1987
b8c86fc5 1988 return 0;
d129bceb
PO
1989}
1990
1991static void __exit sdhci_drv_exit(void)
1992{
d129bceb
PO
1993}
1994
1995module_init(sdhci_drv_init);
1996module_exit(sdhci_drv_exit);
1997
df673b22 1998module_param(debug_quirks, uint, 0444);
67435274 1999
32710e8f 2000MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
b8c86fc5 2001MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
d129bceb 2002MODULE_LICENSE("GPL");
67435274 2003
df673b22 2004MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");