input: Serio/hil_mlc: semaphore cleanup
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / input / serio / hil_mlc.c
CommitLineData
1da177e4
LT
1/*
2 * HIL MLC state machine and serio interface driver
3 *
4 * Copyright (c) 2001 Brian S. Julin
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions, and the following disclaimer,
12 * without modification.
13 * 2. The name of the author may not be used to endorse or promote products
14 * derived from this software without specific prior written permission.
15 *
16 * Alternatively, this software may be distributed under the terms of the
17 * GNU General Public License ("GPL").
18 *
19 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
20 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR
23 * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
24 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
25 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
26 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
27 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
28 *
29 * References:
30 * HP-HIL Technical Reference Manual. Hewlett Packard Product No. 45918A
31 *
32 *
33 * Driver theory of operation:
34 *
ffd51f46
HD
35 * Some access methods and an ISR is defined by the sub-driver
36 * (e.g. hp_sdc_mlc.c). These methods are expected to provide a
37 * few bits of logic in addition to raw access to the HIL MLC,
38 * specifically, the ISR, which is entirely registered by the
39 * sub-driver and invoked directly, must check for record
1da177e4
LT
40 * termination or packet match, at which point a semaphore must
41 * be cleared and then the hil_mlcs_tasklet must be scheduled.
42 *
43 * The hil_mlcs_tasklet processes the state machine for all MLCs
44 * each time it runs, checking each MLC's progress at the current
45 * node in the state machine, and moving the MLC to subsequent nodes
46 * in the state machine when appropriate. It will reschedule
47 * itself if output is pending. (This rescheduling should be replaced
48 * at some point with a sub-driver-specific mechanism.)
49 *
ffd51f46 50 * A timer task prods the tasklet once per second to prevent
1da177e4
LT
51 * hangups when attached devices do not return expected data
52 * and to initiate probes of the loop for new devices.
53 */
54
55#include <linux/hil_mlc.h>
56#include <linux/errno.h>
57#include <linux/kernel.h>
58#include <linux/module.h>
59#include <linux/init.h>
60#include <linux/interrupt.h>
5a0e3ad6 61#include <linux/slab.h>
1da177e4 62#include <linux/timer.h>
1da177e4
LT
63#include <linux/list.h>
64
65MODULE_AUTHOR("Brian S. Julin <bri@calyx.com>");
66MODULE_DESCRIPTION("HIL MLC serio");
67MODULE_LICENSE("Dual BSD/GPL");
68
69EXPORT_SYMBOL(hil_mlc_register);
70EXPORT_SYMBOL(hil_mlc_unregister);
71
72#define PREFIX "HIL MLC: "
73
74static LIST_HEAD(hil_mlcs);
75static DEFINE_RWLOCK(hil_mlcs_lock);
76static struct timer_list hil_mlcs_kicker;
77static int hil_mlcs_probe;
78
79static void hil_mlcs_process(unsigned long unused);
0486dc1e 80static DECLARE_TASKLET_DISABLED(hil_mlcs_tasklet, hil_mlcs_process, 0);
1da177e4
LT
81
82
83/* #define HIL_MLC_DEBUG */
84
85/********************** Device info/instance management **********************/
86
ffd51f46
HD
87static void hil_mlc_clear_di_map(hil_mlc *mlc, int val)
88{
1da177e4 89 int j;
ffd51f46
HD
90
91 for (j = val; j < 7 ; j++)
1da177e4 92 mlc->di_map[j] = -1;
1da177e4
LT
93}
94
ffd51f46
HD
95static void hil_mlc_clear_di_scratch(hil_mlc *mlc)
96{
97 memset(&mlc->di_scratch, 0, sizeof(mlc->di_scratch));
1da177e4
LT
98}
99
ffd51f46
HD
100static void hil_mlc_copy_di_scratch(hil_mlc *mlc, int idx)
101{
102 memcpy(&mlc->di[idx], &mlc->di_scratch, sizeof(mlc->di_scratch));
1da177e4
LT
103}
104
ffd51f46
HD
105static int hil_mlc_match_di_scratch(hil_mlc *mlc)
106{
1da177e4
LT
107 int idx;
108
109 for (idx = 0; idx < HIL_MLC_DEVMEM; idx++) {
ffd51f46 110 int j, found = 0;
1da177e4
LT
111
112 /* In-use slots are not eligible. */
ffd51f46
HD
113 for (j = 0; j < 7 ; j++)
114 if (mlc->di_map[j] == idx)
115 found++;
116
117 if (found)
118 continue;
119
120 if (!memcmp(mlc->di + idx, &mlc->di_scratch,
121 sizeof(mlc->di_scratch)))
122 break;
1da177e4 123 }
ffd51f46 124 return idx >= HIL_MLC_DEVMEM ? -1 : idx;
1da177e4
LT
125}
126
ffd51f46
HD
127static int hil_mlc_find_free_di(hil_mlc *mlc)
128{
1da177e4 129 int idx;
ffd51f46
HD
130
131 /* TODO: Pick all-zero slots first, failing that,
132 * randomize the slot picked among those eligible.
1da177e4
LT
133 */
134 for (idx = 0; idx < HIL_MLC_DEVMEM; idx++) {
ffd51f46
HD
135 int j, found = 0;
136
137 for (j = 0; j < 7 ; j++)
138 if (mlc->di_map[j] == idx)
139 found++;
140
141 if (!found)
142 break;
1da177e4 143 }
ffd51f46
HD
144
145 return idx; /* Note: It is guaranteed at least one above will match */
1da177e4
LT
146}
147
ffd51f46
HD
148static inline void hil_mlc_clean_serio_map(hil_mlc *mlc)
149{
1da177e4 150 int idx;
ffd51f46 151
1da177e4 152 for (idx = 0; idx < HIL_MLC_DEVMEM; idx++) {
ffd51f46
HD
153 int j, found = 0;
154
155 for (j = 0; j < 7 ; j++)
156 if (mlc->di_map[j] == idx)
157 found++;
158
159 if (!found)
160 mlc->serio_map[idx].di_revmap = -1;
1da177e4
LT
161 }
162}
163
ffd51f46
HD
164static void hil_mlc_send_polls(hil_mlc *mlc)
165{
1da177e4
LT
166 int did, i, cnt;
167 struct serio *serio;
168 struct serio_driver *drv;
169
170 i = cnt = 0;
171 did = (mlc->ipacket[0] & HIL_PKT_ADDR_MASK) >> 8;
172 serio = did ? mlc->serio[mlc->di_map[did - 1]] : NULL;
173 drv = (serio != NULL) ? serio->drv : NULL;
174
175 while (mlc->icount < 15 - i) {
176 hil_packet p;
ffd51f46 177
1da177e4
LT
178 p = mlc->ipacket[i];
179 if (did != (p & HIL_PKT_ADDR_MASK) >> 8) {
ffd51f46
HD
180 if (drv && drv->interrupt) {
181 drv->interrupt(serio, 0, 0);
182 drv->interrupt(serio, HIL_ERR_INT >> 16, 0);
183 drv->interrupt(serio, HIL_PKT_CMD >> 8, 0);
184 drv->interrupt(serio, HIL_CMD_POL + cnt, 0);
185 }
1da177e4 186
1da177e4
LT
187 did = (p & HIL_PKT_ADDR_MASK) >> 8;
188 serio = did ? mlc->serio[mlc->di_map[did-1]] : NULL;
189 drv = (serio != NULL) ? serio->drv : NULL;
190 cnt = 0;
191 }
ffd51f46
HD
192
193 cnt++;
194 i++;
195
196 if (drv && drv->interrupt) {
197 drv->interrupt(serio, (p >> 24), 0);
198 drv->interrupt(serio, (p >> 16) & 0xff, 0);
199 drv->interrupt(serio, (p >> 8) & ~HIL_PKT_ADDR_MASK, 0);
200 drv->interrupt(serio, p & 0xff, 0);
201 }
1da177e4
LT
202 }
203}
204
205/*************************** State engine *********************************/
206
207#define HILSEN_SCHED 0x000100 /* Schedule the tasklet */
208#define HILSEN_BREAK 0x000200 /* Wait until next pass */
209#define HILSEN_UP 0x000400 /* relative node#, decrement */
210#define HILSEN_DOWN 0x000800 /* relative node#, increment */
211#define HILSEN_FOLLOW 0x001000 /* use retval as next node# */
212
213#define HILSEN_MASK 0x0000ff
214#define HILSEN_START 0
215#define HILSEN_RESTART 1
216#define HILSEN_DHR 9
217#define HILSEN_DHR2 10
218#define HILSEN_IFC 14
219#define HILSEN_HEAL0 16
220#define HILSEN_HEAL 18
221#define HILSEN_ACF 21
222#define HILSEN_ACF2 22
223#define HILSEN_DISC0 25
224#define HILSEN_DISC 27
225#define HILSEN_MATCH 40
226#define HILSEN_OPERATE 41
227#define HILSEN_PROBE 44
228#define HILSEN_DSR 52
229#define HILSEN_REPOLL 55
230#define HILSEN_IFCACF 58
231#define HILSEN_END 60
232
233#define HILSEN_NEXT (HILSEN_DOWN | 1)
234#define HILSEN_SAME (HILSEN_DOWN | 0)
235#define HILSEN_LAST (HILSEN_UP | 1)
236
237#define HILSEN_DOZE (HILSEN_SAME | HILSEN_SCHED | HILSEN_BREAK)
238#define HILSEN_SLEEP (HILSEN_SAME | HILSEN_BREAK)
239
ffd51f46
HD
240static int hilse_match(hil_mlc *mlc, int unused)
241{
1da177e4 242 int rc;
ffd51f46 243
1da177e4
LT
244 rc = hil_mlc_match_di_scratch(mlc);
245 if (rc == -1) {
246 rc = hil_mlc_find_free_di(mlc);
ffd51f46
HD
247 if (rc == -1)
248 goto err;
249
1da177e4
LT
250#ifdef HIL_MLC_DEBUG
251 printk(KERN_DEBUG PREFIX "new in slot %i\n", rc);
252#endif
253 hil_mlc_copy_di_scratch(mlc, rc);
254 mlc->di_map[mlc->ddi] = rc;
255 mlc->serio_map[rc].di_revmap = mlc->ddi;
256 hil_mlc_clean_serio_map(mlc);
257 serio_rescan(mlc->serio[rc]);
258 return -1;
259 }
ffd51f46 260
1da177e4
LT
261 mlc->di_map[mlc->ddi] = rc;
262#ifdef HIL_MLC_DEBUG
263 printk(KERN_DEBUG PREFIX "same in slot %i\n", rc);
264#endif
265 mlc->serio_map[rc].di_revmap = mlc->ddi;
266 hil_mlc_clean_serio_map(mlc);
267 return 0;
ffd51f46 268
1da177e4
LT
269 err:
270 printk(KERN_ERR PREFIX "Residual device slots exhausted, close some serios!\n");
271 return 1;
272}
273
274/* An LCV used to prevent runaway loops, forces 5 second sleep when reset. */
ffd51f46
HD
275static int hilse_init_lcv(hil_mlc *mlc, int unused)
276{
1da177e4
LT
277 struct timeval tv;
278
279 do_gettimeofday(&tv);
280
ffd51f46
HD
281 if (mlc->lcv && (tv.tv_sec - mlc->lcv_tv.tv_sec) < 5)
282 return -1;
283
1da177e4
LT
284 mlc->lcv_tv = tv;
285 mlc->lcv = 0;
ffd51f46 286
1da177e4
LT
287 return 0;
288}
289
ffd51f46
HD
290static int hilse_inc_lcv(hil_mlc *mlc, int lim)
291{
292 return mlc->lcv++ >= lim ? -1 : 0;
1da177e4
LT
293}
294
295#if 0
ffd51f46
HD
296static int hilse_set_lcv(hil_mlc *mlc, int val)
297{
1da177e4 298 mlc->lcv = val;
ffd51f46 299
1da177e4
LT
300 return 0;
301}
302#endif
303
304/* Management of the discovered device index (zero based, -1 means no devs) */
ffd51f46
HD
305static int hilse_set_ddi(hil_mlc *mlc, int val)
306{
1da177e4
LT
307 mlc->ddi = val;
308 hil_mlc_clear_di_map(mlc, val + 1);
ffd51f46 309
1da177e4
LT
310 return 0;
311}
312
ffd51f46
HD
313static int hilse_dec_ddi(hil_mlc *mlc, int unused)
314{
1da177e4 315 mlc->ddi--;
ffd51f46 316 if (mlc->ddi <= -1) {
1da177e4
LT
317 mlc->ddi = -1;
318 hil_mlc_clear_di_map(mlc, 0);
319 return -1;
320 }
321 hil_mlc_clear_di_map(mlc, mlc->ddi + 1);
ffd51f46 322
1da177e4
LT
323 return 0;
324}
325
ffd51f46
HD
326static int hilse_inc_ddi(hil_mlc *mlc, int unused)
327{
328 BUG_ON(mlc->ddi >= 6);
1da177e4 329 mlc->ddi++;
ffd51f46 330
1da177e4
LT
331 return 0;
332}
333
ffd51f46
HD
334static int hilse_take_idd(hil_mlc *mlc, int unused)
335{
1da177e4
LT
336 int i;
337
ffd51f46
HD
338 /* Help the state engine:
339 * Is this a real IDD response or just an echo?
1da177e4 340 *
ffd51f46 341 * Real IDD response does not start with a command.
1da177e4 342 */
ffd51f46
HD
343 if (mlc->ipacket[0] & HIL_PKT_CMD)
344 goto bail;
345
1da177e4
LT
346 /* Should have the command echoed further down. */
347 for (i = 1; i < 16; i++) {
ffd51f46 348 if (((mlc->ipacket[i] & HIL_PKT_ADDR_MASK) ==
1da177e4 349 (mlc->ipacket[0] & HIL_PKT_ADDR_MASK)) &&
ffd51f46 350 (mlc->ipacket[i] & HIL_PKT_CMD) &&
1da177e4
LT
351 ((mlc->ipacket[i] & HIL_PKT_DATA_MASK) == HIL_CMD_IDD))
352 break;
353 }
ffd51f46
HD
354 if (i > 15)
355 goto bail;
356
1da177e4 357 /* And the rest of the packets should still be clear. */
ffd51f46
HD
358 while (++i < 16)
359 if (mlc->ipacket[i])
360 break;
361
362 if (i < 16)
363 goto bail;
364
365 for (i = 0; i < 16; i++)
366 mlc->di_scratch.idd[i] =
1da177e4 367 mlc->ipacket[i] & HIL_PKT_DATA_MASK;
ffd51f46 368
1da177e4 369 /* Next step is to see if RSC supported */
ffd51f46 370 if (mlc->di_scratch.idd[1] & HIL_IDD_HEADER_RSC)
1da177e4 371 return HILSEN_NEXT;
ffd51f46
HD
372
373 if (mlc->di_scratch.idd[1] & HIL_IDD_HEADER_EXD)
1da177e4 374 return HILSEN_DOWN | 4;
ffd51f46 375
1da177e4 376 return 0;
ffd51f46 377
1da177e4
LT
378 bail:
379 mlc->ddi--;
ffd51f46 380
1da177e4
LT
381 return -1; /* This should send us off to ACF */
382}
383
ffd51f46
HD
384static int hilse_take_rsc(hil_mlc *mlc, int unused)
385{
1da177e4
LT
386 int i;
387
ffd51f46
HD
388 for (i = 0; i < 16; i++)
389 mlc->di_scratch.rsc[i] =
1da177e4 390 mlc->ipacket[i] & HIL_PKT_DATA_MASK;
ffd51f46 391
1da177e4 392 /* Next step is to see if EXD supported (IDD has already been read) */
ffd51f46 393 if (mlc->di_scratch.idd[1] & HIL_IDD_HEADER_EXD)
1da177e4 394 return HILSEN_NEXT;
ffd51f46 395
1da177e4
LT
396 return 0;
397}
398
ffd51f46
HD
399static int hilse_take_exd(hil_mlc *mlc, int unused)
400{
1da177e4
LT
401 int i;
402
ffd51f46
HD
403 for (i = 0; i < 16; i++)
404 mlc->di_scratch.exd[i] =
1da177e4 405 mlc->ipacket[i] & HIL_PKT_DATA_MASK;
ffd51f46 406
1da177e4 407 /* Next step is to see if RNM supported. */
ffd51f46 408 if (mlc->di_scratch.exd[0] & HIL_EXD_HEADER_RNM)
1da177e4 409 return HILSEN_NEXT;
ffd51f46 410
1da177e4
LT
411 return 0;
412}
413
ffd51f46
HD
414static int hilse_take_rnm(hil_mlc *mlc, int unused)
415{
1da177e4
LT
416 int i;
417
ffd51f46
HD
418 for (i = 0; i < 16; i++)
419 mlc->di_scratch.rnm[i] =
1da177e4 420 mlc->ipacket[i] & HIL_PKT_DATA_MASK;
ffd51f46
HD
421
422 printk(KERN_INFO PREFIX "Device name gotten: %16s\n",
423 mlc->di_scratch.rnm);
424
1da177e4
LT
425 return 0;
426}
427
ffd51f46
HD
428static int hilse_operate(hil_mlc *mlc, int repoll)
429{
1da177e4 430
ffd51f46
HD
431 if (mlc->opercnt == 0)
432 hil_mlcs_probe = 0;
1da177e4
LT
433 mlc->opercnt = 1;
434
435 hil_mlc_send_polls(mlc);
436
ffd51f46
HD
437 if (!hil_mlcs_probe)
438 return 0;
1da177e4
LT
439 hil_mlcs_probe = 0;
440 mlc->opercnt = 0;
441 return 1;
442}
443
444#define FUNC(funct, funct_arg, zero_rc, neg_rc, pos_rc) \
6ce6b3ae 445{ HILSE_FUNC, { .func = funct }, funct_arg, zero_rc, neg_rc, pos_rc },
1da177e4 446#define OUT(pack) \
6ce6b3ae 447{ HILSE_OUT, { .packet = pack }, 0, HILSEN_NEXT, HILSEN_DOZE, 0 },
1da177e4 448#define CTS \
6ce6b3ae 449{ HILSE_CTS, { .packet = 0 }, 0, HILSEN_NEXT | HILSEN_SCHED | HILSEN_BREAK, HILSEN_DOZE, 0 },
1da177e4 450#define EXPECT(comp, to, got, got_wrong, timed_out) \
6ce6b3ae 451{ HILSE_EXPECT, { .packet = comp }, to, got, got_wrong, timed_out },
1da177e4 452#define EXPECT_LAST(comp, to, got, got_wrong, timed_out) \
6ce6b3ae 453{ HILSE_EXPECT_LAST, { .packet = comp }, to, got, got_wrong, timed_out },
1da177e4 454#define EXPECT_DISC(comp, to, got, got_wrong, timed_out) \
6ce6b3ae 455{ HILSE_EXPECT_DISC, { .packet = comp }, to, got, got_wrong, timed_out },
1da177e4 456#define IN(to, got, got_error, timed_out) \
6ce6b3ae 457{ HILSE_IN, { .packet = 0 }, to, got, got_error, timed_out },
1da177e4 458#define OUT_DISC(pack) \
6ce6b3ae 459{ HILSE_OUT_DISC, { .packet = pack }, 0, 0, 0, 0 },
1da177e4 460#define OUT_LAST(pack) \
6ce6b3ae 461{ HILSE_OUT_LAST, { .packet = pack }, 0, 0, 0, 0 },
1da177e4 462
0486dc1e 463static const struct hilse_node hil_mlc_se[HILSEN_END] = {
1da177e4
LT
464
465 /* 0 HILSEN_START */
466 FUNC(hilse_init_lcv, 0, HILSEN_NEXT, HILSEN_SLEEP, 0)
467
468 /* 1 HILSEN_RESTART */
469 FUNC(hilse_inc_lcv, 10, HILSEN_NEXT, HILSEN_START, 0)
470 OUT(HIL_CTRL_ONLY) /* Disable APE */
471 CTS
472
473#define TEST_PACKET(x) \
474(HIL_PKT_CMD | (x << HIL_PKT_ADDR_SHIFT) | x << 4 | x)
475
476 OUT(HIL_DO_ALTER_CTRL | HIL_CTRL_TEST | TEST_PACKET(0x5))
477 EXPECT(HIL_ERR_INT | TEST_PACKET(0x5),
478 2000, HILSEN_NEXT, HILSEN_RESTART, HILSEN_RESTART)
479 OUT(HIL_DO_ALTER_CTRL | HIL_CTRL_TEST | TEST_PACKET(0xa))
480 EXPECT(HIL_ERR_INT | TEST_PACKET(0xa),
481 2000, HILSEN_NEXT, HILSEN_RESTART, HILSEN_RESTART)
482 OUT(HIL_CTRL_ONLY | 0) /* Disable test mode */
ffd51f46 483
1da177e4
LT
484 /* 9 HILSEN_DHR */
485 FUNC(hilse_init_lcv, 0, HILSEN_NEXT, HILSEN_SLEEP, 0)
486
487 /* 10 HILSEN_DHR2 */
488 FUNC(hilse_inc_lcv, 10, HILSEN_NEXT, HILSEN_START, 0)
489 FUNC(hilse_set_ddi, -1, HILSEN_NEXT, 0, 0)
490 OUT(HIL_PKT_CMD | HIL_CMD_DHR)
491 IN(300000, HILSEN_DHR2, HILSEN_DHR2, HILSEN_NEXT)
492
493 /* 14 HILSEN_IFC */
ffd51f46 494 OUT(HIL_PKT_CMD | HIL_CMD_IFC)
1da177e4
LT
495 EXPECT(HIL_PKT_CMD | HIL_CMD_IFC | HIL_ERR_INT,
496 20000, HILSEN_DISC, HILSEN_DHR2, HILSEN_NEXT )
497
498 /* If devices are there, they weren't in PUP or other loopback mode.
499 * We're more concerned at this point with restoring operation
500 * to devices than discovering new ones, so we try to salvage
501 * the loop configuration by closing off the loop.
502 */
503
504 /* 16 HILSEN_HEAL0 */
505 FUNC(hilse_dec_ddi, 0, HILSEN_NEXT, HILSEN_ACF, 0)
506 FUNC(hilse_inc_ddi, 0, HILSEN_NEXT, 0, 0)
507
508 /* 18 HILSEN_HEAL */
509 OUT_LAST(HIL_CMD_ELB)
ffd51f46 510 EXPECT_LAST(HIL_CMD_ELB | HIL_ERR_INT,
1da177e4
LT
511 20000, HILSEN_REPOLL, HILSEN_DSR, HILSEN_NEXT)
512 FUNC(hilse_dec_ddi, 0, HILSEN_HEAL, HILSEN_NEXT, 0)
513
514 /* 21 HILSEN_ACF */
515 FUNC(hilse_init_lcv, 0, HILSEN_NEXT, HILSEN_DOZE, 0)
516
517 /* 22 HILSEN_ACF2 */
518 FUNC(hilse_inc_lcv, 10, HILSEN_NEXT, HILSEN_START, 0)
519 OUT(HIL_PKT_CMD | HIL_CMD_ACF | 1)
520 IN(20000, HILSEN_NEXT, HILSEN_DSR, HILSEN_NEXT)
521
522 /* 25 HILSEN_DISC0 */
523 OUT_DISC(HIL_PKT_CMD | HIL_CMD_ELB)
524 EXPECT_DISC(HIL_PKT_CMD | HIL_CMD_ELB | HIL_ERR_INT,
525 20000, HILSEN_NEXT, HILSEN_DSR, HILSEN_DSR)
526
527 /* Only enter here if response just received */
528 /* 27 HILSEN_DISC */
529 OUT_DISC(HIL_PKT_CMD | HIL_CMD_IDD)
530 EXPECT_DISC(HIL_PKT_CMD | HIL_CMD_IDD | HIL_ERR_INT,
531 20000, HILSEN_NEXT, HILSEN_DSR, HILSEN_START)
532 FUNC(hilse_inc_ddi, 0, HILSEN_NEXT, HILSEN_START, 0)
533 FUNC(hilse_take_idd, 0, HILSEN_MATCH, HILSEN_IFCACF, HILSEN_FOLLOW)
534 OUT_LAST(HIL_PKT_CMD | HIL_CMD_RSC)
535 EXPECT_LAST(HIL_PKT_CMD | HIL_CMD_RSC | HIL_ERR_INT,
536 30000, HILSEN_NEXT, HILSEN_DSR, HILSEN_DSR)
537 FUNC(hilse_take_rsc, 0, HILSEN_MATCH, 0, HILSEN_FOLLOW)
538 OUT_LAST(HIL_PKT_CMD | HIL_CMD_EXD)
539 EXPECT_LAST(HIL_PKT_CMD | HIL_CMD_EXD | HIL_ERR_INT,
540 30000, HILSEN_NEXT, HILSEN_DSR, HILSEN_DSR)
541 FUNC(hilse_take_exd, 0, HILSEN_MATCH, 0, HILSEN_FOLLOW)
542 OUT_LAST(HIL_PKT_CMD | HIL_CMD_RNM)
543 EXPECT_LAST(HIL_PKT_CMD | HIL_CMD_RNM | HIL_ERR_INT,
544 30000, HILSEN_NEXT, HILSEN_DSR, HILSEN_DSR)
545 FUNC(hilse_take_rnm, 0, HILSEN_MATCH, 0, 0)
546
547 /* 40 HILSEN_MATCH */
548 FUNC(hilse_match, 0, HILSEN_NEXT, HILSEN_NEXT, /* TODO */ 0)
549
550 /* 41 HILSEN_OPERATE */
551 OUT(HIL_PKT_CMD | HIL_CMD_POL)
552 EXPECT(HIL_PKT_CMD | HIL_CMD_POL | HIL_ERR_INT,
553 20000, HILSEN_NEXT, HILSEN_DSR, HILSEN_NEXT)
554 FUNC(hilse_operate, 0, HILSEN_OPERATE, HILSEN_IFC, HILSEN_NEXT)
555
556 /* 44 HILSEN_PROBE */
557 OUT_LAST(HIL_PKT_CMD | HIL_CMD_EPT)
ffd51f46 558 IN(10000, HILSEN_DISC, HILSEN_DSR, HILSEN_NEXT)
1da177e4
LT
559 OUT_DISC(HIL_PKT_CMD | HIL_CMD_ELB)
560 IN(10000, HILSEN_DISC, HILSEN_DSR, HILSEN_NEXT)
561 OUT(HIL_PKT_CMD | HIL_CMD_ACF | 1)
562 IN(10000, HILSEN_DISC0, HILSEN_DSR, HILSEN_NEXT)
563 OUT_LAST(HIL_PKT_CMD | HIL_CMD_ELB)
564 IN(10000, HILSEN_OPERATE, HILSEN_DSR, HILSEN_DSR)
565
566 /* 52 HILSEN_DSR */
567 FUNC(hilse_set_ddi, -1, HILSEN_NEXT, 0, 0)
568 OUT(HIL_PKT_CMD | HIL_CMD_DSR)
ffd51f46 569 IN(20000, HILSEN_DHR, HILSEN_DHR, HILSEN_IFC)
1da177e4
LT
570
571 /* 55 HILSEN_REPOLL */
572 OUT(HIL_PKT_CMD | HIL_CMD_RPL)
573 EXPECT(HIL_PKT_CMD | HIL_CMD_RPL | HIL_ERR_INT,
574 20000, HILSEN_NEXT, HILSEN_DSR, HILSEN_NEXT)
575 FUNC(hilse_operate, 1, HILSEN_OPERATE, HILSEN_IFC, HILSEN_PROBE)
576
577 /* 58 HILSEN_IFCACF */
ffd51f46 578 OUT(HIL_PKT_CMD | HIL_CMD_IFC)
1da177e4
LT
579 EXPECT(HIL_PKT_CMD | HIL_CMD_IFC | HIL_ERR_INT,
580 20000, HILSEN_ACF2, HILSEN_DHR2, HILSEN_HEAL)
581
582 /* 60 HILSEN_END */
583};
584
ffd51f46
HD
585static inline void hilse_setup_input(hil_mlc *mlc, const struct hilse_node *node)
586{
1da177e4
LT
587
588 switch (node->act) {
589 case HILSE_EXPECT_DISC:
590 mlc->imatch = node->object.packet;
591 mlc->imatch |= ((mlc->ddi + 2) << HIL_PKT_ADDR_SHIFT);
592 break;
593 case HILSE_EXPECT_LAST:
594 mlc->imatch = node->object.packet;
595 mlc->imatch |= ((mlc->ddi + 1) << HIL_PKT_ADDR_SHIFT);
596 break;
597 case HILSE_EXPECT:
598 mlc->imatch = node->object.packet;
599 break;
600 case HILSE_IN:
601 mlc->imatch = 0;
602 break;
603 default:
604 BUG();
605 }
606 mlc->istarted = 1;
607 mlc->intimeout = node->arg;
608 do_gettimeofday(&(mlc->instart));
609 mlc->icount = 15;
610 memset(mlc->ipacket, 0, 16 * sizeof(hil_packet));
ffd51f46 611 BUG_ON(down_trylock(&mlc->isem));
1da177e4
LT
612}
613
614#ifdef HIL_MLC_DEBUG
ffd51f46 615static int doze;
1da177e4 616static int seidx; /* For debug */
1da177e4
LT
617#endif
618
ffd51f46
HD
619static int hilse_donode(hil_mlc *mlc)
620{
3acaf540 621 const struct hilse_node *node;
1da177e4
LT
622 int nextidx = 0;
623 int sched_long = 0;
624 unsigned long flags;
625
626#ifdef HIL_MLC_DEBUG
ffd51f46
HD
627 if (mlc->seidx && mlc->seidx != seidx &&
628 mlc->seidx != 41 && mlc->seidx != 42 && mlc->seidx != 43) {
629 printk(KERN_DEBUG PREFIX "z%i \n {%i}", doze, mlc->seidx);
1da177e4
LT
630 doze = 0;
631 }
1da177e4
LT
632
633 seidx = mlc->seidx;
634#endif
635 node = hil_mlc_se + mlc->seidx;
636
637 switch (node->act) {
638 int rc;
639 hil_packet pack;
640
641 case HILSE_FUNC:
3acaf540 642 BUG_ON(node->object.func == NULL);
1da177e4 643 rc = node->object.func(mlc, node->arg);
ffd51f46 644 nextidx = (rc > 0) ? node->ugly :
1da177e4 645 ((rc < 0) ? node->bad : node->good);
ffd51f46
HD
646 if (nextidx == HILSEN_FOLLOW)
647 nextidx = rc;
1da177e4 648 break;
ffd51f46 649
1da177e4
LT
650 case HILSE_EXPECT_LAST:
651 case HILSE_EXPECT_DISC:
652 case HILSE_EXPECT:
653 case HILSE_IN:
654 /* Already set up from previous HILSE_OUT_* */
ffd51f46 655 write_lock_irqsave(&mlc->lock, flags);
1da177e4
LT
656 rc = mlc->in(mlc, node->arg);
657 if (rc == 2) {
658 nextidx = HILSEN_DOZE;
659 sched_long = 1;
ffd51f46 660 write_unlock_irqrestore(&mlc->lock, flags);
1da177e4
LT
661 break;
662 }
ffd51f46
HD
663 if (rc == 1)
664 nextidx = node->ugly;
665 else if (rc == 0)
666 nextidx = node->good;
667 else
668 nextidx = node->bad;
1da177e4 669 mlc->istarted = 0;
ffd51f46 670 write_unlock_irqrestore(&mlc->lock, flags);
1da177e4 671 break;
ffd51f46 672
1da177e4 673 case HILSE_OUT_LAST:
ffd51f46 674 write_lock_irqsave(&mlc->lock, flags);
1da177e4
LT
675 pack = node->object.packet;
676 pack |= ((mlc->ddi + 1) << HIL_PKT_ADDR_SHIFT);
677 goto out;
ffd51f46 678
1da177e4 679 case HILSE_OUT_DISC:
ffd51f46 680 write_lock_irqsave(&mlc->lock, flags);
1da177e4
LT
681 pack = node->object.packet;
682 pack |= ((mlc->ddi + 2) << HIL_PKT_ADDR_SHIFT);
683 goto out;
ffd51f46 684
1da177e4 685 case HILSE_OUT:
ffd51f46 686 write_lock_irqsave(&mlc->lock, flags);
1da177e4
LT
687 pack = node->object.packet;
688 out:
ffd51f46
HD
689 if (mlc->istarted)
690 goto out2;
1da177e4
LT
691 /* Prepare to receive input */
692 if ((node + 1)->act & HILSE_IN)
693 hilse_setup_input(mlc, node + 1);
694
695 out2:
ffd51f46 696 write_unlock_irqrestore(&mlc->lock, flags);
1da177e4
LT
697
698 if (down_trylock(&mlc->osem)) {
699 nextidx = HILSEN_DOZE;
700 break;
701 }
702 up(&mlc->osem);
703
ffd51f46
HD
704 write_lock_irqsave(&mlc->lock, flags);
705 if (!mlc->ostarted) {
1da177e4
LT
706 mlc->ostarted = 1;
707 mlc->opacket = pack;
708 mlc->out(mlc);
709 nextidx = HILSEN_DOZE;
ffd51f46 710 write_unlock_irqrestore(&mlc->lock, flags);
1da177e4
LT
711 break;
712 }
713 mlc->ostarted = 0;
714 do_gettimeofday(&(mlc->instart));
ffd51f46 715 write_unlock_irqrestore(&mlc->lock, flags);
1da177e4
LT
716 nextidx = HILSEN_NEXT;
717 break;
ffd51f46 718
1da177e4 719 case HILSE_CTS:
9575499d 720 write_lock_irqsave(&mlc->lock, flags);
1da177e4 721 nextidx = mlc->cts(mlc) ? node->bad : node->good;
9575499d 722 write_unlock_irqrestore(&mlc->lock, flags);
1da177e4 723 break;
ffd51f46 724
1da177e4
LT
725 default:
726 BUG();
1da177e4
LT
727 }
728
729#ifdef HIL_MLC_DEBUG
ffd51f46
HD
730 if (nextidx == HILSEN_DOZE)
731 doze++;
1da177e4
LT
732#endif
733
734 while (nextidx & HILSEN_SCHED) {
735 struct timeval tv;
736
ffd51f46
HD
737 if (!sched_long)
738 goto sched;
1da177e4
LT
739
740 do_gettimeofday(&tv);
3acaf540 741 tv.tv_usec += USEC_PER_SEC * (tv.tv_sec - mlc->instart.tv_sec);
1da177e4
LT
742 tv.tv_usec -= mlc->instart.tv_usec;
743 if (tv.tv_usec >= mlc->intimeout) goto sched;
3acaf540 744 tv.tv_usec = (mlc->intimeout - tv.tv_usec) * HZ / USEC_PER_SEC;
1da177e4
LT
745 if (!tv.tv_usec) goto sched;
746 mod_timer(&hil_mlcs_kicker, jiffies + tv.tv_usec);
747 break;
748 sched:
749 tasklet_schedule(&hil_mlcs_tasklet);
750 break;
ffd51f46
HD
751 }
752
753 if (nextidx & HILSEN_DOWN)
754 mlc->seidx += nextidx & HILSEN_MASK;
755 else if (nextidx & HILSEN_UP)
756 mlc->seidx -= nextidx & HILSEN_MASK;
757 else
758 mlc->seidx = nextidx & HILSEN_MASK;
759
760 if (nextidx & HILSEN_BREAK)
761 return 1;
1da177e4 762
1da177e4
LT
763 return 0;
764}
765
766/******************** tasklet context functions **************************/
ffd51f46
HD
767static void hil_mlcs_process(unsigned long unused)
768{
1da177e4
LT
769 struct list_head *tmp;
770
771 read_lock(&hil_mlcs_lock);
772 list_for_each(tmp, &hil_mlcs) {
773 struct hil_mlc *mlc = list_entry(tmp, hil_mlc, list);
774 while (hilse_donode(mlc) == 0) {
775#ifdef HIL_MLC_DEBUG
ffd51f46
HD
776 if (mlc->seidx != 41 &&
777 mlc->seidx != 42 &&
778 mlc->seidx != 43)
779 printk(KERN_DEBUG PREFIX " + ");
1da177e4 780#endif
ffd51f46 781 }
1da177e4
LT
782 }
783 read_unlock(&hil_mlcs_lock);
784}
785
786/************************* Keepalive timer task *********************/
787
0486dc1e 788static void hil_mlcs_timer(unsigned long data)
ffd51f46 789{
1da177e4
LT
790 hil_mlcs_probe = 1;
791 tasklet_schedule(&hil_mlcs_tasklet);
792 /* Re-insert the periodic task. */
793 if (!timer_pending(&hil_mlcs_kicker))
794 mod_timer(&hil_mlcs_kicker, jiffies + HZ);
795}
796
797/******************** user/kernel context functions **********************/
798
ffd51f46
HD
799static int hil_mlc_serio_write(struct serio *serio, unsigned char c)
800{
1da177e4
LT
801 struct hil_mlc_serio_map *map;
802 struct hil_mlc *mlc;
803 struct serio_driver *drv;
804 uint8_t *idx, *last;
805
806 map = serio->port_data;
ffd51f46
HD
807 BUG_ON(map == NULL);
808
1da177e4 809 mlc = map->mlc;
ffd51f46
HD
810 BUG_ON(mlc == NULL);
811
812 mlc->serio_opacket[map->didx] |=
1da177e4
LT
813 ((hil_packet)c) << (8 * (3 - mlc->serio_oidx[map->didx]));
814
815 if (mlc->serio_oidx[map->didx] >= 3) {
816 /* for now only commands */
ffd51f46 817 if (!(mlc->serio_opacket[map->didx] & HIL_PKT_CMD))
1da177e4
LT
818 return -EIO;
819 switch (mlc->serio_opacket[map->didx] & HIL_PKT_DATA_MASK) {
820 case HIL_CMD_IDD:
821 idx = mlc->di[map->didx].idd;
822 goto emu;
823 case HIL_CMD_RSC:
824 idx = mlc->di[map->didx].rsc;
825 goto emu;
826 case HIL_CMD_EXD:
827 idx = mlc->di[map->didx].exd;
828 goto emu;
829 case HIL_CMD_RNM:
830 idx = mlc->di[map->didx].rnm;
831 goto emu;
832 default:
833 break;
834 }
835 mlc->serio_oidx[map->didx] = 0;
836 mlc->serio_opacket[map->didx] = 0;
837 }
838
839 mlc->serio_oidx[map->didx]++;
840 return -EIO;
841 emu:
842 drv = serio->drv;
ffd51f46
HD
843 BUG_ON(drv == NULL);
844
1da177e4 845 last = idx + 15;
ffd51f46
HD
846 while ((last != idx) && (*last == 0))
847 last--;
1da177e4
LT
848
849 while (idx != last) {
be577a52
MW
850 drv->interrupt(serio, 0, 0);
851 drv->interrupt(serio, HIL_ERR_INT >> 16, 0);
852 drv->interrupt(serio, 0, 0);
853 drv->interrupt(serio, *idx, 0);
1da177e4
LT
854 idx++;
855 }
be577a52
MW
856 drv->interrupt(serio, 0, 0);
857 drv->interrupt(serio, HIL_ERR_INT >> 16, 0);
858 drv->interrupt(serio, HIL_PKT_CMD >> 8, 0);
859 drv->interrupt(serio, *idx, 0);
ffd51f46 860
1da177e4
LT
861 mlc->serio_oidx[map->didx] = 0;
862 mlc->serio_opacket[map->didx] = 0;
863
864 return 0;
865}
866
ffd51f46
HD
867static int hil_mlc_serio_open(struct serio *serio)
868{
1da177e4
LT
869 struct hil_mlc_serio_map *map;
870 struct hil_mlc *mlc;
871
6ab0f5cd
MW
872 if (serio_get_drvdata(serio) != NULL)
873 return -EBUSY;
1da177e4
LT
874
875 map = serio->port_data;
ffd51f46
HD
876 BUG_ON(map == NULL);
877
1da177e4 878 mlc = map->mlc;
ffd51f46 879 BUG_ON(mlc == NULL);
1da177e4
LT
880
881 return 0;
882}
883
ffd51f46
HD
884static void hil_mlc_serio_close(struct serio *serio)
885{
1da177e4
LT
886 struct hil_mlc_serio_map *map;
887 struct hil_mlc *mlc;
888
889 map = serio->port_data;
ffd51f46
HD
890 BUG_ON(map == NULL);
891
1da177e4 892 mlc = map->mlc;
ffd51f46 893 BUG_ON(mlc == NULL);
1da177e4 894
6ab0f5cd 895 serio_set_drvdata(serio, NULL);
1da177e4
LT
896 serio->drv = NULL;
897 /* TODO wake up interruptable */
898}
899
3acaf540 900static const struct serio_device_id hil_mlc_serio_id = {
6ab0f5cd
MW
901 .type = SERIO_HIL_MLC,
902 .proto = SERIO_HIL,
903 .extra = SERIO_ANY,
904 .id = SERIO_ANY,
905};
906
ffd51f46
HD
907int hil_mlc_register(hil_mlc *mlc)
908{
1da177e4 909 int i;
ffd51f46 910 unsigned long flags;
1da177e4 911
ffd51f46 912 BUG_ON(mlc == NULL);
1da177e4
LT
913
914 mlc->istarted = 0;
ffd51f46 915 mlc->ostarted = 0;
1da177e4 916
ffd51f46 917 rwlock_init(&mlc->lock);
45e8492f 918 sema_init(&mlc->osem, 1);
1da177e4 919
45e8492f 920 sema_init(&mlc->isem, 1);
ffd51f46
HD
921 mlc->icount = -1;
922 mlc->imatch = 0;
1da177e4
LT
923
924 mlc->opercnt = 0;
925
45e8492f 926 sema_init(&(mlc->csem), 0);
1da177e4
LT
927
928 hil_mlc_clear_di_scratch(mlc);
929 hil_mlc_clear_di_map(mlc, 0);
930 for (i = 0; i < HIL_MLC_DEVMEM; i++) {
931 struct serio *mlc_serio;
932 hil_mlc_copy_di_scratch(mlc, i);
b39787a9 933 mlc_serio = kzalloc(sizeof(*mlc_serio), GFP_KERNEL);
1da177e4 934 mlc->serio[i] = mlc_serio;
3acaf540
HD
935 snprintf(mlc_serio->name, sizeof(mlc_serio->name)-1, "HIL_SERIO%d", i);
936 snprintf(mlc_serio->phys, sizeof(mlc_serio->phys)-1, "HIL%d", i);
6ab0f5cd 937 mlc_serio->id = hil_mlc_serio_id;
c10a93a0 938 mlc_serio->id.id = i; /* HIL port no. */
1da177e4
LT
939 mlc_serio->write = hil_mlc_serio_write;
940 mlc_serio->open = hil_mlc_serio_open;
941 mlc_serio->close = hil_mlc_serio_close;
942 mlc_serio->port_data = &(mlc->serio_map[i]);
943 mlc->serio_map[i].mlc = mlc;
944 mlc->serio_map[i].didx = i;
945 mlc->serio_map[i].di_revmap = -1;
946 mlc->serio_opacket[i] = 0;
947 mlc->serio_oidx[i] = 0;
948 serio_register_port(mlc_serio);
949 }
950
951 mlc->tasklet = &hil_mlcs_tasklet;
952
953 write_lock_irqsave(&hil_mlcs_lock, flags);
954 list_add_tail(&mlc->list, &hil_mlcs);
955 mlc->seidx = HILSEN_START;
956 write_unlock_irqrestore(&hil_mlcs_lock, flags);
957
958 tasklet_schedule(&hil_mlcs_tasklet);
959 return 0;
960}
961
ffd51f46
HD
962int hil_mlc_unregister(hil_mlc *mlc)
963{
1da177e4 964 struct list_head *tmp;
ffd51f46 965 unsigned long flags;
1da177e4
LT
966 int i;
967
ffd51f46 968 BUG_ON(mlc == NULL);
1da177e4
LT
969
970 write_lock_irqsave(&hil_mlcs_lock, flags);
ffd51f46 971 list_for_each(tmp, &hil_mlcs)
1da177e4
LT
972 if (list_entry(tmp, hil_mlc, list) == mlc)
973 goto found;
1da177e4
LT
974
975 /* not found in list */
976 write_unlock_irqrestore(&hil_mlcs_lock, flags);
977 tasklet_schedule(&hil_mlcs_tasklet);
978 return -ENODEV;
979
980 found:
981 list_del(tmp);
ffd51f46 982 write_unlock_irqrestore(&hil_mlcs_lock, flags);
1da177e4
LT
983
984 for (i = 0; i < HIL_MLC_DEVMEM; i++) {
985 serio_unregister_port(mlc->serio[i]);
986 mlc->serio[i] = NULL;
987 }
988
989 tasklet_schedule(&hil_mlcs_tasklet);
990 return 0;
991}
992
993/**************************** Module interface *************************/
994
995static int __init hil_mlc_init(void)
996{
e40ec6ff
DT
997 setup_timer(&hil_mlcs_kicker, &hil_mlcs_timer, 0);
998 mod_timer(&hil_mlcs_kicker, jiffies + HZ);
1da177e4
LT
999
1000 tasklet_enable(&hil_mlcs_tasklet);
1001
1002 return 0;
1003}
ffd51f46 1004
1da177e4
LT
1005static void __exit hil_mlc_exit(void)
1006{
e40ec6ff 1007 del_timer_sync(&hil_mlcs_kicker);
1da177e4
LT
1008
1009 tasklet_disable(&hil_mlcs_tasklet);
1010 tasklet_kill(&hil_mlcs_tasklet);
1011}
ffd51f46 1012
1da177e4
LT
1013module_init(hil_mlc_init);
1014module_exit(hil_mlc_exit);