sl82c105: implement test_irq() method
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / ide / sl82c105.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * SL82C105/Winbond 553 IDE driver
3 *
4 * Maintainer unknown.
5 *
6 * Drive tuning added from Rebel.com's kernel sources
7 * -- Russell King (15/11/98) linux@arm.linux.org.uk
8 *
9 * Merge in Russell's HW workarounds, fix various problems
10 * with the timing registers setup.
11 * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
e93df705 12 *
75c2d7d7 13 * Copyright (C) 2006-2007,2009 MontaVista Software, Inc. <source@mvista.com>
6ae8b1ef 14 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
1da177e4
LT
15 */
16
1da177e4
LT
17#include <linux/types.h>
18#include <linux/module.h>
19#include <linux/kernel.h>
1da177e4
LT
20#include <linux/pci.h>
21#include <linux/ide.h>
22
23#include <asm/io.h>
1da177e4 24
ced3ec8a
BZ
25#define DRV_NAME "sl82c105"
26
1da177e4
LT
27#undef DEBUG
28
29#ifdef DEBUG
30#define DBG(arg) printk arg
31#else
32#define DBG(fmt,...)
33#endif
34/*
35 * SL82C105 PCI config register 0x40 bits.
36 */
37#define CTRL_IDE_IRQB (1 << 30)
38#define CTRL_IDE_IRQA (1 << 28)
39#define CTRL_LEGIRQ (1 << 11)
40#define CTRL_P1F16 (1 << 5)
41#define CTRL_P1EN (1 << 4)
42#define CTRL_P0F16 (1 << 1)
43#define CTRL_P0EN (1 << 0)
44
45/*
e93df705
SS
46 * Convert a PIO mode and cycle time to the required on/off times
47 * for the interface. This has protection against runaway timings.
1da177e4 48 */
7dd00083 49static unsigned int get_pio_timings(ide_drive_t *drive, u8 pio)
1da177e4 50{
3f847571 51 struct ide_timing *t = ide_timing_find_mode(XFER_PIO_0 + pio);
e93df705 52 unsigned int cmd_on, cmd_off;
2229833c 53 u8 iordy = 0;
1da177e4 54
3f847571 55 cmd_on = (t->active + 29) / 30;
7dd00083 56 cmd_off = (ide_pio_cycle_time(drive, pio) - 30 * cmd_on + 29) / 30;
1da177e4 57
1da177e4
LT
58 if (cmd_on == 0)
59 cmd_on = 1;
60
1da177e4
LT
61 if (cmd_off == 0)
62 cmd_off = 1;
63
c9ef59ff 64 if (ide_pio_need_iordy(drive, pio))
2229833c
BZ
65 iordy = 0x40;
66
67 return (cmd_on - 1) << 8 | (cmd_off - 1) | iordy;
1da177e4
LT
68}
69
70/*
e93df705 71 * Configure the chipset for PIO mode.
1da177e4 72 */
88b2b32b 73static void sl82c105_set_pio_mode(ide_drive_t *drive, const u8 pio)
1da177e4 74{
36501650 75 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
e93df705 76 int reg = 0x44 + drive->dn * 4;
e93df705 77 u16 drv_ctrl;
1da177e4 78
7dd00083 79 drv_ctrl = get_pio_timings(drive, pio);
46cedc9b
SS
80
81 /*
82 * Store the PIO timings so that we can restore them
83 * in case DMA will be turned off...
84 */
85 drive->drive_data &= 0xffff0000;
86 drive->drive_data |= drv_ctrl;
1da177e4 87
6ae8b1ef
BZ
88 pci_write_config_word(dev, reg, drv_ctrl);
89 pci_read_config_word (dev, reg, &drv_ctrl);
e93df705
SS
90
91 printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name,
7dd00083
BZ
92 ide_xfer_verbose(pio + XFER_PIO_0),
93 ide_pio_cycle_time(drive, pio), drv_ctrl);
1da177e4
LT
94}
95
46cedc9b 96/*
88b2b32b 97 * Configure the chipset for DMA mode.
46cedc9b 98 */
88b2b32b 99static void sl82c105_set_dma_mode(ide_drive_t *drive, const u8 speed)
46cedc9b
SS
100{
101 static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200};
102 u16 drv_ctrl;
103
104 DBG(("sl82c105_tune_chipset(drive:%s, speed:%s)\n",
105 drive->name, ide_xfer_verbose(speed)));
106
4db90a14 107 drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0];
46cedc9b 108
4db90a14
BZ
109 /*
110 * Store the DMA timings so that we can actually program
111 * them when DMA will be turned on...
112 */
113 drive->drive_data &= 0x0000ffff;
114 drive->drive_data |= (unsigned long)drv_ctrl << 16;
46cedc9b
SS
115}
116
3779f818
SS
117static int sl82c105_test_irq(ide_hwif_t *hwif)
118{
119 struct pci_dev *dev = to_pci_dev(hwif->dev);
120 u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
121
122 pci_read_config_dword(dev, 0x40, &val);
123
124 return (val & mask) ? 1 : 0;
125}
126
1da177e4
LT
127/*
128 * The SL82C105 holds off all IDE interrupts while in DMA mode until
129 * all DMA activity is completed. Sometimes this causes problems (eg,
130 * when the drive wants to report an error condition).
131 *
132 * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
133 * state machine. We need to kick this to work around various bugs.
134 */
135static inline void sl82c105_reset_host(struct pci_dev *dev)
136{
137 u16 val;
138
139 pci_read_config_word(dev, 0x7e, &val);
140 pci_write_config_word(dev, 0x7e, val | (1 << 2));
141 pci_write_config_word(dev, 0x7e, val & ~(1 << 2));
142}
143
144/*
145 * If we get an IRQ timeout, it might be that the DMA state machine
146 * got confused. Fix from Todd Inglett. Details from Winbond.
147 *
148 * This function is called when the IDE timer expires, the drive
149 * indicates that it is READY, and we were waiting for DMA to complete.
150 */
841d2a9b 151static void sl82c105_dma_lost_irq(ide_drive_t *drive)
1da177e4 152{
898ec223 153 ide_hwif_t *hwif = drive->hwif;
36501650 154 struct pci_dev *dev = to_pci_dev(hwif->dev);
688a87d1
SS
155 u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
156 u8 dma_cmd;
1da177e4 157
75c2d7d7 158 printk(KERN_WARNING "sl82c105: lost IRQ, resetting host\n");
1da177e4
LT
159
160 /*
161 * Check the raw interrupt from the drive.
162 */
163 pci_read_config_dword(dev, 0x40, &val);
164 if (val & mask)
75c2d7d7
SS
165 printk(KERN_INFO "sl82c105: drive was requesting IRQ, "
166 "but host lost it\n");
1da177e4
LT
167
168 /*
169 * Was DMA enabled? If so, disable it - we're resetting the
170 * host. The IDE layer will be handling the drive for us.
171 */
cab7f8ed 172 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
688a87d1 173 if (dma_cmd & 1) {
cab7f8ed 174 outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
75c2d7d7 175 printk(KERN_INFO "sl82c105: DMA was enabled\n");
1da177e4
LT
176 }
177
178 sl82c105_reset_host(dev);
1da177e4
LT
179}
180
181/*
182 * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
183 * Winbond recommend that the DMA state machine is reset prior to
184 * setting the bus master DMA enable bit.
185 *
186 * The generic IDE core will have disabled the BMEN bit before this
187 * function is called.
188 */
688a87d1 189static void sl82c105_dma_start(ide_drive_t *drive)
1da177e4 190{
898ec223 191 ide_hwif_t *hwif = drive->hwif;
36501650 192 struct pci_dev *dev = to_pci_dev(hwif->dev);
6ae8b1ef
BZ
193 int reg = 0x44 + drive->dn * 4;
194
eb63963a 195 DBG(("%s(drive:%s)\n", __func__, drive->name));
6ae8b1ef
BZ
196
197 pci_write_config_word(dev, reg, drive->drive_data >> 16);
1da177e4
LT
198
199 sl82c105_reset_host(dev);
200 ide_dma_start(drive);
201}
202
35c9b4da 203static void sl82c105_dma_clear(ide_drive_t *drive)
1da177e4 204{
36501650
BZ
205 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
206
35c9b4da 207 DBG(("sl82c105_dma_clear(drive:%s)\n", drive->name));
1da177e4 208
36501650 209 sl82c105_reset_host(dev);
1da177e4
LT
210}
211
6ae8b1ef 212static int sl82c105_dma_end(ide_drive_t *drive)
1da177e4 213{
36501650 214 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
e93df705 215 int reg = 0x44 + drive->dn * 4;
6ae8b1ef
BZ
216 int ret;
217
eb63963a 218 DBG(("%s(drive:%s)\n", __func__, drive->name));
1da177e4 219
653bcf52 220 ret = ide_dma_end(drive);
7469aaf6 221
e93df705
SS
222 pci_write_config_word(dev, reg, drive->drive_data);
223
6ae8b1ef 224 return ret;
1da177e4
LT
225}
226
1da177e4
LT
227/*
228 * ATA reset will clear the 16 bits mode in the control
08590556 229 * register, we need to reprogram it
1da177e4
LT
230 */
231static void sl82c105_resetproc(ide_drive_t *drive)
232{
36501650 233 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
1da177e4
LT
234 u32 val;
235
236 DBG(("sl82c105_resetproc(drive:%s)\n", drive->name));
237
238 pci_read_config_dword(dev, 0x40, &val);
08590556
BZ
239 val |= (CTRL_P1F16 | CTRL_P0F16);
240 pci_write_config_dword(dev, 0x40, val);
1da177e4 241}
1da177e4
LT
242
243/*
244 * Return the revision of the Winbond bridge
245 * which this function is part of.
246 */
6c610641 247static u8 sl82c105_bridge_revision(struct pci_dev *dev)
1da177e4
LT
248{
249 struct pci_dev *bridge;
1da177e4
LT
250
251 /*
252 * The bridge should be part of the same device, but function 0.
253 */
640b31bf 254 bridge = pci_get_bus_and_slot(dev->bus->number,
1da177e4
LT
255 PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
256 if (!bridge)
257 return -1;
258
259 /*
260 * Make sure it is a Winbond 553 and is an ISA bridge.
261 */
262 if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
263 bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
640b31bf
AC
264 bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
265 pci_dev_put(bridge);
1da177e4 266 return -1;
640b31bf 267 }
1da177e4
LT
268 /*
269 * We need to find function 0's revision, not function 1
270 */
640b31bf 271 pci_dev_put(bridge);
1da177e4 272
44c10138 273 return bridge->revision;
1da177e4
LT
274}
275
276/*
277 * Enable the PCI device
278 *
279 * --BenH: It's arch fixup code that should enable channels that
280 * have not been enabled by firmware. I decided we can still enable
281 * channel 0 here at least, but channel 1 has to be enabled by
282 * firmware or arch code. We still set both to 16 bits mode.
283 */
2ed0ef54 284static int init_chipset_sl82c105(struct pci_dev *dev)
1da177e4
LT
285{
286 u32 val;
287
288 DBG(("init_chipset_sl82c105()\n"));
289
290 pci_read_config_dword(dev, 0x40, &val);
291 val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
292 pci_write_config_dword(dev, 0x40, val);
293
2ed0ef54 294 return 0;
1da177e4
LT
295}
296
ac95beed
BZ
297static const struct ide_port_ops sl82c105_port_ops = {
298 .set_pio_mode = sl82c105_set_pio_mode,
299 .set_dma_mode = sl82c105_set_dma_mode,
300 .resetproc = sl82c105_resetproc,
3779f818 301 .test_irq = sl82c105_test_irq,
ac95beed
BZ
302};
303
f37afdac
BZ
304static const struct ide_dma_ops sl82c105_dma_ops = {
305 .dma_host_set = ide_dma_host_set,
306 .dma_setup = ide_dma_setup,
5e37bdc0
BZ
307 .dma_start = sl82c105_dma_start,
308 .dma_end = sl82c105_dma_end,
f37afdac 309 .dma_test_irq = ide_dma_test_irq,
5e37bdc0 310 .dma_lost_irq = sl82c105_dma_lost_irq,
22117d6e 311 .dma_timer_expiry = ide_dma_sff_timer_expiry,
35c9b4da 312 .dma_clear = sl82c105_dma_clear,
592b5315 313 .dma_sff_read_status = ide_dma_sff_read_status,
5e37bdc0
BZ
314};
315
85620436 316static const struct ide_port_info sl82c105_chipset __devinitdata = {
ced3ec8a 317 .name = DRV_NAME,
1da177e4 318 .init_chipset = init_chipset_sl82c105,
1da177e4 319 .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
ac95beed 320 .port_ops = &sl82c105_port_ops,
5e37bdc0 321 .dma_ops = &sl82c105_dma_ops,
caea7602
BZ
322 .host_flags = IDE_HFLAG_IO_32BIT |
323 IDE_HFLAG_UNMASK_IRQS |
1fd18905 324 IDE_HFLAG_SERIALIZE_DMA |
5e71d9c5 325 IDE_HFLAG_NO_AUTODMA,
4099d143 326 .pio_mask = ATA_PIO5,
6c610641 327 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
328};
329
330static int __devinit sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
331{
6c610641
BZ
332 struct ide_port_info d = sl82c105_chipset;
333 u8 rev = sl82c105_bridge_revision(dev);
334
335 if (rev <= 5) {
336 /*
337 * Never ever EVER under any circumstances enable
338 * DMA when the bridge is this old.
339 */
ced3ec8a 340 printk(KERN_INFO DRV_NAME ": Winbond W83C553 bridge "
6c610641 341 "revision %d, BM-DMA disabled\n", rev);
5e37bdc0 342 d.dma_ops = NULL;
6c610641 343 d.mwdma_mask = 0;
1fd18905 344 d.host_flags &= ~IDE_HFLAG_SERIALIZE_DMA;
6c610641
BZ
345 }
346
6cdf6eb3 347 return ide_pci_init_one(dev, &d, NULL);
1da177e4
LT
348}
349
9cbcc5e3
BZ
350static const struct pci_device_id sl82c105_pci_tbl[] = {
351 { PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0 },
1da177e4
LT
352 { 0, },
353};
354MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl);
355
a9ab09e2 356static struct pci_driver sl82c105_pci_driver = {
1da177e4
LT
357 .name = "W82C105_IDE",
358 .id_table = sl82c105_pci_tbl,
359 .probe = sl82c105_init_one,
6ce71998 360 .remove = ide_pci_remove,
feb22b7f
BZ
361 .suspend = ide_pci_suspend,
362 .resume = ide_pci_resume,
1da177e4
LT
363};
364
82ab1eec 365static int __init sl82c105_ide_init(void)
1da177e4 366{
a9ab09e2 367 return ide_pci_register_driver(&sl82c105_pci_driver);
1da177e4
LT
368}
369
6ce71998
BZ
370static void __exit sl82c105_ide_exit(void)
371{
a9ab09e2 372 pci_unregister_driver(&sl82c105_pci_driver);
6ce71998
BZ
373}
374
1da177e4 375module_init(sl82c105_ide_init);
6ce71998 376module_exit(sl82c105_ide_exit);
1da177e4
LT
377
378MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
379MODULE_LICENSE("GPL");