ide: remove try_to_identify() wrapper
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / ide / setup-pci.c
CommitLineData
1da177e4 1/*
59bca8cc
BZ
2 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
3 * Copyright (C) 1995-1998 Mark Lord
4 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
58f189fc 5 *
1da177e4 6 * May be copied or modified under the terms of the GNU General Public License
1da177e4
LT
7 */
8
1da177e4
LT
9#include <linux/types.h>
10#include <linux/kernel.h>
11#include <linux/pci.h>
12#include <linux/init.h>
1da177e4
LT
13#include <linux/interrupt.h>
14#include <linux/ide.h>
15#include <linux/dma-mapping.h>
16
17#include <asm/io.h>
1da177e4 18
1da177e4
LT
19/**
20 * ide_setup_pci_baseregs - place a PCI IDE controller native
21 * @dev: PCI device of interface to switch native
22 * @name: Name of interface
23 *
24 * We attempt to place the PCI interface into PCI native mode. If
25 * we succeed the BARs are ok and the controller is in PCI mode.
846bb88a 26 * Returns 0 on success or an errno code.
1da177e4
LT
27 *
28 * FIXME: if we program the interface and then fail to set the BARS
29 * we don't switch it back to legacy mode. Do we actually care ??
30 */
846bb88a
PC
31
32static int ide_setup_pci_baseregs(struct pci_dev *dev, const char *name)
1da177e4
LT
33{
34 u8 progif = 0;
35
36 /*
37 * Place both IDE interfaces into PCI "native" mode:
38 */
39 if (pci_read_config_byte(dev, PCI_CLASS_PROG, &progif) ||
40 (progif & 5) != 5) {
41 if ((progif & 0xa) != 0xa) {
28cfd8af
BZ
42 printk(KERN_INFO "%s %s: device not capable of full "
43 "native PCI mode\n", name, pci_name(dev));
1da177e4
LT
44 return -EOPNOTSUPP;
45 }
28cfd8af
BZ
46 printk(KERN_INFO "%s %s: placing both ports into native PCI "
47 "mode\n", name, pci_name(dev));
1da177e4
LT
48 (void) pci_write_config_byte(dev, PCI_CLASS_PROG, progif|5);
49 if (pci_read_config_byte(dev, PCI_CLASS_PROG, &progif) ||
50 (progif & 5) != 5) {
28cfd8af
BZ
51 printk(KERN_ERR "%s %s: rewrite of PROGIF failed, "
52 "wanted 0x%04x, got 0x%04x\n",
53 name, pci_name(dev), progif | 5, progif);
1da177e4
LT
54 return -EOPNOTSUPP;
55 }
56 }
57 return 0;
58}
59
60#ifdef CONFIG_BLK_DEV_IDEDMA_PCI
28cfd8af 61static int ide_pci_clear_simplex(unsigned long dma_base, const char *name)
8ac2b42a
BZ
62{
63 u8 dma_stat = inb(dma_base + 2);
64
65 outb(dma_stat & 0x60, dma_base + 2);
66 dma_stat = inb(dma_base + 2);
28cfd8af
BZ
67
68 return (dma_stat & 0x80) ? 1 : 0;
8ac2b42a
BZ
69}
70
1da177e4 71/**
b123f56e 72 * ide_pci_dma_base - setup BMIBA
039788e1 73 * @hwif: IDE interface
b123f56e 74 * @d: IDE port info
1da177e4 75 *
c58e79dd 76 * Fetch the DMA Bus-Master-I/O-Base-Address (BMIBA) from PCI space.
1da177e4
LT
77 */
78
b123f56e 79unsigned long ide_pci_dma_base(ide_hwif_t *hwif, const struct ide_port_info *d)
1da177e4 80{
36501650
BZ
81 struct pci_dev *dev = to_pci_dev(hwif->dev);
82 unsigned long dma_base = 0;
1da177e4 83
13572144 84 if (hwif->host_flags & IDE_HFLAG_MMIO)
1da177e4
LT
85 return hwif->dma_base;
86
87 if (hwif->mate && hwif->mate->dma_base) {
88 dma_base = hwif->mate->dma_base - (hwif->channel ? 0 : 8);
89 } else {
9ffcf364
BZ
90 u8 baridx = (d->host_flags & IDE_HFLAG_CS5520) ? 2 : 4;
91
92 dma_base = pci_resource_start(dev, baridx);
93
aea5d375 94 if (dma_base == 0) {
28cfd8af
BZ
95 printk(KERN_ERR "%s %s: DMA base is invalid\n",
96 d->name, pci_name(dev));
aea5d375
BZ
97 return 0;
98 }
1da177e4
LT
99 }
100
aea5d375
BZ
101 if (hwif->channel)
102 dma_base += 8;
103
ebb00fb5
BZ
104 return dma_base;
105}
106EXPORT_SYMBOL_GPL(ide_pci_dma_base);
107
108int ide_pci_check_simplex(ide_hwif_t *hwif, const struct ide_port_info *d)
109{
28cfd8af 110 struct pci_dev *dev = to_pci_dev(hwif->dev);
ebb00fb5
BZ
111 u8 dma_stat;
112
113 if (d->host_flags & (IDE_HFLAG_MMIO | IDE_HFLAG_CS5520))
8ac2b42a
BZ
114 goto out;
115
116 if (d->host_flags & IDE_HFLAG_CLEAR_SIMPLEX) {
28cfd8af
BZ
117 if (ide_pci_clear_simplex(hwif->dma_base, d->name))
118 printk(KERN_INFO "%s %s: simplex device: DMA forced\n",
119 d->name, pci_name(dev));
8ac2b42a
BZ
120 goto out;
121 }
122
123 /*
124 * If the device claims "simplex" DMA, this means that only one of
125 * the two interfaces can be trusted with DMA at any point in time
126 * (so we should enable DMA only on one of the two interfaces).
127 *
128 * FIXME: At this point we haven't probed the drives so we can't make
129 * the appropriate decision. Really we should defer this problem until
130 * we tune the drive then try to grab DMA ownership if we want to be
131 * the DMA end. This has to be become dynamic to handle hot-plug.
132 */
592b5315 133 dma_stat = hwif->dma_ops->dma_sff_read_status(hwif);
8ac2b42a 134 if ((dma_stat & 0x80) && hwif->mate && hwif->mate->dma_base) {
28cfd8af
BZ
135 printk(KERN_INFO "%s %s: simplex device: DMA disabled\n",
136 d->name, pci_name(dev));
ebb00fb5 137 return -1;
1da177e4 138 }
8ac2b42a 139out:
ebb00fb5 140 return 0;
1da177e4 141}
ebb00fb5 142EXPORT_SYMBOL_GPL(ide_pci_check_simplex);
d54452fb
BZ
143
144/*
145 * Set up BM-DMA capability (PnP BIOS should have done this)
146 */
b123f56e 147int ide_pci_set_master(struct pci_dev *dev, const char *name)
d54452fb
BZ
148{
149 u16 pcicmd;
150
151 pci_read_config_word(dev, PCI_COMMAND, &pcicmd);
152
153 if ((pcicmd & PCI_COMMAND_MASTER) == 0) {
154 pci_set_master(dev);
155
156 if (pci_read_config_word(dev, PCI_COMMAND, &pcicmd) ||
157 (pcicmd & PCI_COMMAND_MASTER) == 0) {
28cfd8af
BZ
158 printk(KERN_ERR "%s %s: error updating PCICMD\n",
159 name, pci_name(dev));
d54452fb
BZ
160 return -EIO;
161 }
162 }
163
164 return 0;
165}
b123f56e 166EXPORT_SYMBOL_GPL(ide_pci_set_master);
1da177e4
LT
167#endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
168
85620436 169void ide_setup_pci_noise(struct pci_dev *dev, const struct ide_port_info *d)
1da177e4 170{
28cfd8af
BZ
171 printk(KERN_INFO "%s %s: IDE controller (0x%04x:0x%04x rev 0x%02x)\n",
172 d->name, pci_name(dev),
173 dev->vendor, dev->device, dev->revision);
1da177e4 174}
1da177e4
LT
175EXPORT_SYMBOL_GPL(ide_setup_pci_noise);
176
177
178/**
179 * ide_pci_enable - do PCI enables
180 * @dev: PCI device
039788e1 181 * @d: IDE port info
1da177e4
LT
182 *
183 * Enable the IDE PCI device. We attempt to enable the device in full
09483916
BH
184 * but if that fails then we only need IO space. The PCI code should
185 * have setup the proper resources for us already for controllers in
186 * legacy mode.
846bb88a 187 *
1da177e4
LT
188 * Returns zero on success or an error code
189 */
039788e1 190
85620436 191static int ide_pci_enable(struct pci_dev *dev, const struct ide_port_info *d)
1da177e4 192{
0d1bad21 193 int ret, bars;
1da177e4
LT
194
195 if (pci_enable_device(dev)) {
09483916 196 ret = pci_enable_device_io(dev);
1da177e4 197 if (ret < 0) {
28cfd8af
BZ
198 printk(KERN_WARNING "%s %s: couldn't enable device\n",
199 d->name, pci_name(dev));
1da177e4
LT
200 goto out;
201 }
28cfd8af
BZ
202 printk(KERN_WARNING "%s %s: BIOS configuration fixed\n",
203 d->name, pci_name(dev));
1da177e4
LT
204 }
205
206 /*
039788e1
BZ
207 * assume all devices can do 32-bit DMA for now, we can add
208 * a DMA mask field to the struct ide_port_info if we need it
209 * (or let lower level driver set the DMA mask)
1da177e4
LT
210 */
211 ret = pci_set_dma_mask(dev, DMA_32BIT_MASK);
212 if (ret < 0) {
28cfd8af
BZ
213 printk(KERN_ERR "%s %s: can't set DMA mask\n",
214 d->name, pci_name(dev));
1da177e4
LT
215 goto out;
216 }
217
0d1bad21
BZ
218 if (d->host_flags & IDE_HFLAG_SINGLE)
219 bars = (1 << 2) - 1;
220 else
221 bars = (1 << 4) - 1;
1da177e4 222
0d1bad21
BZ
223 if ((d->host_flags & IDE_HFLAG_NO_DMA) == 0) {
224 if (d->host_flags & IDE_HFLAG_CS5520)
225 bars |= (1 << 2);
226 else
227 bars |= (1 << 4);
228 }
229
230 ret = pci_request_selected_regions(dev, bars, d->name);
231 if (ret < 0)
28cfd8af
BZ
232 printk(KERN_ERR "%s %s: can't reserve resources\n",
233 d->name, pci_name(dev));
1da177e4
LT
234out:
235 return ret;
236}
237
238/**
239 * ide_pci_configure - configure an unconfigured device
240 * @dev: PCI device
039788e1 241 * @d: IDE port info
1da177e4
LT
242 *
243 * Enable and configure the PCI device we have been passed.
244 * Returns zero on success or an error code.
245 */
039788e1 246
85620436 247static int ide_pci_configure(struct pci_dev *dev, const struct ide_port_info *d)
1da177e4
LT
248{
249 u16 pcicmd = 0;
250 /*
251 * PnP BIOS was *supposed* to have setup this device, but we
252 * can do it ourselves, so long as the BIOS has assigned an IRQ
253 * (or possibly the device is using a "legacy header" for IRQs).
254 * Maybe the user deliberately *disabled* the device,
255 * but we'll eventually ignore it again if no drives respond.
256 */
846bb88a
PC
257 if (ide_setup_pci_baseregs(dev, d->name) ||
258 pci_write_config_word(dev, PCI_COMMAND, pcicmd | PCI_COMMAND_IO)) {
28cfd8af
BZ
259 printk(KERN_INFO "%s %s: device disabled (BIOS)\n",
260 d->name, pci_name(dev));
1da177e4
LT
261 return -ENODEV;
262 }
263 if (pci_read_config_word(dev, PCI_COMMAND, &pcicmd)) {
28cfd8af
BZ
264 printk(KERN_ERR "%s %s: error accessing PCI regs\n",
265 d->name, pci_name(dev));
1da177e4
LT
266 return -EIO;
267 }
268 if (!(pcicmd & PCI_COMMAND_IO)) {
28cfd8af
BZ
269 printk(KERN_ERR "%s %s: unable to enable IDE controller\n",
270 d->name, pci_name(dev));
1da177e4
LT
271 return -ENXIO;
272 }
273 return 0;
274}
275
276/**
277 * ide_pci_check_iomem - check a register is I/O
039788e1
BZ
278 * @dev: PCI device
279 * @d: IDE port info
280 * @bar: BAR number
1da177e4 281 *
1baccff8
SS
282 * Checks if a BAR is configured and points to MMIO space. If so,
283 * return an error code. Otherwise return 0
1da177e4 284 */
039788e1 285
1baccff8
SS
286static int ide_pci_check_iomem(struct pci_dev *dev, const struct ide_port_info *d,
287 int bar)
1da177e4
LT
288{
289 ulong flags = pci_resource_flags(dev, bar);
846bb88a 290
1da177e4
LT
291 /* Unconfigured ? */
292 if (!flags || pci_resource_len(dev, bar) == 0)
293 return 0;
294
1baccff8
SS
295 /* I/O space */
296 if (flags & IORESOURCE_IO)
1da177e4 297 return 0;
846bb88a 298
1da177e4 299 /* Bad */
1da177e4
LT
300 return -EINVAL;
301}
302
303/**
48c3c107 304 * ide_hw_configure - configure a hw_regs_t instance
1da177e4 305 * @dev: PCI device holding interface
039788e1 306 * @d: IDE port info
1ebf7493
BZ
307 * @port: port number
308 * @irq: PCI IRQ
c97c6aca 309 * @hw: hw_regs_t instance corresponding to this port
1da177e4
LT
310 *
311 * Perform the initial set up for the hardware interface structure. This
312 * is done per interface port rather than per PCI device. There may be
313 * more than one port per device.
314 *
48c3c107 315 * Returns zero on success or an error code.
1da177e4 316 */
039788e1 317
48c3c107
BZ
318static int ide_hw_configure(struct pci_dev *dev, const struct ide_port_info *d,
319 unsigned int port, int irq, hw_regs_t *hw)
1da177e4
LT
320{
321 unsigned long ctl = 0, base = 0;
1da177e4 322
a5d8c5c8 323 if ((d->host_flags & IDE_HFLAG_ISA_PORTS) == 0) {
1baccff8
SS
324 if (ide_pci_check_iomem(dev, d, 2 * port) ||
325 ide_pci_check_iomem(dev, d, 2 * port + 1)) {
28cfd8af
BZ
326 printk(KERN_ERR "%s %s: I/O baseregs (BIOS) are "
327 "reported as MEM for port %d!\n",
328 d->name, pci_name(dev), port);
48c3c107 329 return -EINVAL;
1baccff8 330 }
846bb88a 331
1da177e4
LT
332 ctl = pci_resource_start(dev, 2*port+1);
333 base = pci_resource_start(dev, 2*port);
c1da678b 334 } else {
1da177e4
LT
335 /* Use default values */
336 ctl = port ? 0x374 : 0x3f4;
337 base = port ? 0x170 : 0x1f0;
338 }
bad7c825 339
c1da678b 340 if (!base || !ctl) {
28cfd8af
BZ
341 printk(KERN_ERR "%s %s: bad PCI BARs for port %d, skipping\n",
342 d->name, pci_name(dev), port);
48c3c107 343 return -EINVAL;
c1da678b
BZ
344 }
345
c97c6aca
BZ
346 memset(hw, 0, sizeof(*hw));
347 hw->irq = irq;
348 hw->dev = &dev->dev;
349 hw->chipset = d->chipset ? d->chipset : ide_pci;
350 ide_std_init_ports(hw, base, ctl | 2);
351
48c3c107 352 return 0;
1da177e4
LT
353}
354
c413b9b9 355#ifdef CONFIG_BLK_DEV_IDEDMA_PCI
1da177e4
LT
356/**
357 * ide_hwif_setup_dma - configure DMA interface
039788e1 358 * @hwif: IDE interface
c413b9b9 359 * @d: IDE port info
1da177e4
LT
360 *
361 * Set up the DMA base for the interface. Enable the master bits as
362 * necessary and attempt to bring the device DMA into a ready to use
363 * state
364 */
039788e1 365
b123f56e 366int ide_hwif_setup_dma(ide_hwif_t *hwif, const struct ide_port_info *d)
1da177e4 367{
c413b9b9 368 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4 369
47b68788 370 if ((d->host_flags & IDE_HFLAG_NO_AUTODMA) == 0 ||
1da177e4
LT
371 ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE &&
372 (dev->class & 0x80))) {
b123f56e 373 unsigned long base = ide_pci_dma_base(hwif, d);
d54452fb 374
ebb00fb5
BZ
375 if (base == 0)
376 return -1;
377
378 hwif->dma_base = base;
379
592b5315
SS
380 if (hwif->dma_ops == NULL)
381 hwif->dma_ops = &sff_dma_ops;
382
ebb00fb5
BZ
383 if (ide_pci_check_simplex(hwif, d) < 0)
384 return -1;
385
386 if (ide_pci_set_master(dev, d->name) < 0)
b123f56e 387 return -1;
d54452fb 388
13572144 389 if (hwif->host_flags & IDE_HFLAG_MMIO)
63158d5c
BZ
390 printk(KERN_INFO " %s: MMIO-DMA\n", hwif->name);
391 else
392 printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx\n",
393 hwif->name, base, base + 7);
394
395 hwif->extra_base = base + (hwif->channel ? 8 : 16);
396
b123f56e
BZ
397 if (ide_allocate_dma_engine(hwif))
398 return -1;
b123f56e 399 }
d54452fb 400
b123f56e 401 return 0;
039788e1 402}
c413b9b9 403#endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
1da177e4
LT
404
405/**
406 * ide_setup_pci_controller - set up IDE PCI
407 * @dev: PCI device
039788e1 408 * @d: IDE port info
1da177e4 409 * @noisy: verbose flag
1da177e4
LT
410 *
411 * Set up the PCI and controller side of the IDE interface. This brings
412 * up the PCI side of the device, checks that the device is enabled
413 * and enables it if need be
414 */
039788e1 415
a95925a3
BZ
416static int ide_setup_pci_controller(struct pci_dev *dev,
417 const struct ide_port_info *d, int noisy)
1da177e4
LT
418{
419 int ret;
1da177e4
LT
420 u16 pcicmd;
421
422 if (noisy)
423 ide_setup_pci_noise(dev, d);
424
425 ret = ide_pci_enable(dev, d);
426 if (ret < 0)
427 goto out;
428
429 ret = pci_read_config_word(dev, PCI_COMMAND, &pcicmd);
430 if (ret < 0) {
28cfd8af
BZ
431 printk(KERN_ERR "%s %s: error accessing PCI regs\n",
432 d->name, pci_name(dev));
1da177e4
LT
433 goto out;
434 }
435 if (!(pcicmd & PCI_COMMAND_IO)) { /* is device disabled? */
436 ret = ide_pci_configure(dev, d);
437 if (ret < 0)
438 goto out;
28cfd8af
BZ
439 printk(KERN_INFO "%s %s: device enabled (Linux)\n",
440 d->name, pci_name(dev));
1da177e4
LT
441 }
442
1da177e4
LT
443out:
444 return ret;
445}
446
447/**
448 * ide_pci_setup_ports - configure ports/devices on PCI IDE
449 * @dev: PCI device
039788e1 450 * @d: IDE port info
1da177e4 451 * @pciirq: IRQ line
c97c6aca
BZ
452 * @hw: hw_regs_t instances corresponding to this PCI IDE device
453 * @hws: hw_regs_t pointers table to update
1da177e4
LT
454 *
455 * Scan the interfaces attached to this device and do any
456 * necessary per port setup. Attach the devices and ask the
457 * generic DMA layer to do its work for us.
458 *
459 * Normally called automaticall from do_ide_pci_setup_device,
460 * but is also used directly as a helper function by some controllers
461 * where the chipset setup is not the default PCI IDE one.
462 */
8447d9d5 463
c97c6aca 464void ide_pci_setup_ports(struct pci_dev *dev, const struct ide_port_info *d,
48c3c107 465 int pciirq, hw_regs_t *hw, hw_regs_t **hws)
1da177e4 466{
a5d8c5c8 467 int channels = (d->host_flags & IDE_HFLAG_SINGLE) ? 1 : 2, port;
1da177e4
LT
468 u8 tmp;
469
1da177e4
LT
470 /*
471 * Set up the IDE ports
472 */
cf6e854e 473
a5d8c5c8 474 for (port = 0; port < channels; ++port) {
c0ae5023 475 const struct ide_pci_enablebit *e = &d->enablebits[port];
85620436 476
1da177e4 477 if (e->reg && (pci_read_config_byte(dev, e->reg, &tmp) ||
cf6e854e 478 (tmp & e->mask) != e->val)) {
28cfd8af
BZ
479 printk(KERN_INFO "%s %s: IDE port disabled\n",
480 d->name, pci_name(dev));
1da177e4 481 continue; /* port not enabled */
cf6e854e 482 }
1da177e4 483
48c3c107 484 if (ide_hw_configure(dev, d, port, pciirq, hw + port))
1da177e4
LT
485 continue;
486
c97c6aca 487 *(hws + port) = hw + port;
1ebf7493 488 }
1da177e4 489}
1da177e4
LT
490EXPORT_SYMBOL_GPL(ide_pci_setup_ports);
491
492/*
493 * ide_setup_pci_device() looks at the primary/secondary interfaces
494 * on a PCI IDE device and, if they are enabled, prepares the IDE driver
495 * for use with them. This generic code works for most PCI chipsets.
496 *
497 * One thing that is not standardized is the location of the
498 * primary/secondary interface "enable/disable" bits. For chipsets that
039788e1 499 * we "know" about, this information is in the struct ide_port_info;
1da177e4
LT
500 * for all other chipsets, we just assume both interfaces are enabled.
501 */
039788e1 502static int do_ide_setup_pci_device(struct pci_dev *dev,
85620436 503 const struct ide_port_info *d,
51d87ed0 504 u8 noisy)
1da177e4 505{
1da177e4
LT
506 int pciirq, ret;
507
1da177e4
LT
508 /*
509 * Can we trust the reported IRQ?
510 */
511 pciirq = dev->irq;
512
708e5f9e
BZ
513 /*
514 * This allows offboard ide-pci cards the enable a BIOS,
515 * verify interrupt settings of split-mirror pci-config
516 * space, place chipset into init-mode, and/or preserve
517 * an interrupt if the card is not native ide support.
518 */
a326b02b 519 ret = d->init_chipset ? d->init_chipset(dev) : 0;
708e5f9e
BZ
520 if (ret < 0)
521 goto out;
522
8c6de94c 523 if (ide_pci_is_in_compatibility_mode(dev)) {
1da177e4 524 if (noisy)
28cfd8af
BZ
525 printk(KERN_INFO "%s %s: not 100%% native mode: will "
526 "probe irqs later\n", d->name, pci_name(dev));
1da177e4 527 pciirq = ret;
28cfd8af
BZ
528 } else if (!pciirq && noisy) {
529 printk(KERN_WARNING "%s %s: bad irq (%d): will probe later\n",
530 d->name, pci_name(dev), pciirq);
531 } else if (noisy) {
532 printk(KERN_INFO "%s %s: 100%% native mode on irq %d\n",
533 d->name, pci_name(dev), pciirq);
1da177e4
LT
534 }
535
51d87ed0 536 ret = pciirq;
1da177e4
LT
537out:
538 return ret;
539}
540
6cdf6eb3
BZ
541int ide_pci_init_one(struct pci_dev *dev, const struct ide_port_info *d,
542 void *priv)
1da177e4 543{
6cdf6eb3 544 struct ide_host *host;
c97c6aca 545 hw_regs_t hw[4], *hws[] = { NULL, NULL, NULL, NULL };
1da177e4
LT
546 int ret;
547
a742d6cf
BZ
548 ret = ide_setup_pci_controller(dev, d, 1);
549 if (ret < 0)
550 goto out;
551
8c2eece5
BZ
552 ide_pci_setup_ports(dev, d, 0, &hw[0], &hws[0]);
553
6cdf6eb3
BZ
554 host = ide_host_alloc(d, hws);
555 if (host == NULL) {
556 ret = -ENOMEM;
557 goto out;
558 }
559
560 host->dev[0] = &dev->dev;
561
562 host->host_priv = priv;
563
ef0b0427 564 pci_set_drvdata(dev, host);
6cdf6eb3 565
51d87ed0 566 ret = do_ide_setup_pci_device(dev, d, 1);
8c2eece5
BZ
567 if (ret < 0)
568 goto out;
51d87ed0 569
8c2eece5 570 /* fixup IRQ */
f65dedfd 571 if (ide_pci_is_in_compatibility_mode(dev)) {
5bae8bf4
BZ
572 hw[0].irq = pci_get_legacy_ide_irq(dev, 0);
573 hw[1].irq = pci_get_legacy_ide_irq(dev, 1);
f65dedfd
BZ
574 } else
575 hw[1].irq = hw[0].irq = ret;
80d15a60 576
6cdf6eb3
BZ
577 ret = ide_host_register(host, d, hws);
578 if (ret)
579 ide_host_free(host);
a742d6cf 580out:
1da177e4
LT
581 return ret;
582}
6cdf6eb3 583EXPORT_SYMBOL_GPL(ide_pci_init_one);
1da177e4 584
6cdf6eb3
BZ
585int ide_pci_init_two(struct pci_dev *dev1, struct pci_dev *dev2,
586 const struct ide_port_info *d, void *priv)
1da177e4
LT
587{
588 struct pci_dev *pdev[] = { dev1, dev2 };
6cdf6eb3 589 struct ide_host *host;
1da177e4 590 int ret, i;
c97c6aca 591 hw_regs_t hw[4], *hws[] = { NULL, NULL, NULL, NULL };
1da177e4
LT
592
593 for (i = 0; i < 2; i++) {
a742d6cf
BZ
594 ret = ide_setup_pci_controller(pdev[i], d, !i);
595 if (ret < 0)
596 goto out;
597
8c2eece5 598 ide_pci_setup_ports(pdev[i], d, 0, &hw[i*2], &hws[i*2]);
6cdf6eb3 599 }
8c2eece5 600
6cdf6eb3
BZ
601 host = ide_host_alloc(d, hws);
602 if (host == NULL) {
603 ret = -ENOMEM;
604 goto out;
605 }
606
607 host->dev[0] = &dev1->dev;
608 host->dev[1] = &dev2->dev;
609
610 host->host_priv = priv;
611
ef0b0427
BZ
612 pci_set_drvdata(pdev[0], host);
613 pci_set_drvdata(pdev[1], host);
6cdf6eb3
BZ
614
615 for (i = 0; i < 2; i++) {
51d87ed0
BZ
616 ret = do_ide_setup_pci_device(pdev[i], d, !i);
617
1da177e4
LT
618 /*
619 * FIXME: Mom, mom, they stole me the helper function to undo
620 * do_ide_setup_pci_device() on the first device!
621 */
622 if (ret < 0)
623 goto out;
51d87ed0 624
8c2eece5 625 /* fixup IRQ */
f65dedfd 626 if (ide_pci_is_in_compatibility_mode(pdev[i])) {
5bae8bf4
BZ
627 hw[i*2].irq = pci_get_legacy_ide_irq(pdev[i], 0);
628 hw[i*2 + 1].irq = pci_get_legacy_ide_irq(pdev[i], 1);
f65dedfd
BZ
629 } else
630 hw[i*2 + 1].irq = hw[i*2].irq = ret;
1da177e4
LT
631 }
632
6cdf6eb3
BZ
633 ret = ide_host_register(host, d, hws);
634 if (ret)
635 ide_host_free(host);
1da177e4
LT
636out:
637 return ret;
638}
6cdf6eb3 639EXPORT_SYMBOL_GPL(ide_pci_init_two);
ef0b0427
BZ
640
641void ide_pci_remove(struct pci_dev *dev)
642{
643 struct ide_host *host = pci_get_drvdata(dev);
644 struct pci_dev *dev2 = host->dev[1] ? to_pci_dev(host->dev[1]) : NULL;
645 int bars;
646
647 if (host->host_flags & IDE_HFLAG_SINGLE)
648 bars = (1 << 2) - 1;
649 else
650 bars = (1 << 4) - 1;
651
652 if ((host->host_flags & IDE_HFLAG_NO_DMA) == 0) {
653 if (host->host_flags & IDE_HFLAG_CS5520)
654 bars |= (1 << 2);
655 else
656 bars |= (1 << 4);
657 }
658
659 ide_host_remove(host);
660
661 if (dev2)
662 pci_release_selected_regions(dev2, bars);
663 pci_release_selected_regions(dev, bars);
664
665 if (dev2)
666 pci_disable_device(dev2);
667 pci_disable_device(dev);
668}
669EXPORT_SYMBOL_GPL(ide_pci_remove);
feb22b7f
BZ
670
671#ifdef CONFIG_PM
672int ide_pci_suspend(struct pci_dev *dev, pm_message_t state)
673{
674 pci_save_state(dev);
675 pci_disable_device(dev);
676 pci_set_power_state(dev, pci_choose_state(dev, state));
677
678 return 0;
679}
680EXPORT_SYMBOL_GPL(ide_pci_suspend);
681
682int ide_pci_resume(struct pci_dev *dev)
683{
684 struct ide_host *host = pci_get_drvdata(dev);
685 int rc;
686
687 pci_set_power_state(dev, PCI_D0);
688
689 rc = pci_enable_device(dev);
690 if (rc)
691 return rc;
692
693 pci_restore_state(dev);
694 pci_set_master(dev);
695
696 if (host->init_chipset)
697 host->init_chipset(dev);
698
699 return 0;
700}
701EXPORT_SYMBOL_GPL(ide_pci_resume);
702#endif