ide: add ->dma_timer_expiry method and remove ->dma_exec_cmd one (v2)
[GitHub/LineageOS/android_kernel_motorola_exynos9610.git] / drivers / ide / pmac.c
CommitLineData
1da177e4 1/*
1da177e4 2 * Support for IDE interfaces on PowerMacs.
58f189fc 3 *
1da177e4
LT
4 * These IDE interfaces are memory-mapped and have a DBDMA channel
5 * for doing DMA.
6 *
7 * Copyright (C) 1998-2003 Paul Mackerras & Ben. Herrenschmidt
8a97206e 8 * Copyright (C) 2007-2008 Bartlomiej Zolnierkiewicz
1da177e4
LT
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 *
15 * Some code taken from drivers/ide/ide-dma.c:
16 *
17 * Copyright (c) 1995-1998 Mark Lord
18 *
19 * TODO: - Use pre-calculated (kauai) timing tables all the time and
20 * get rid of the "rounded" tables used previously, so we have the
21 * same table format for all controllers and can then just have one
22 * big table
23 *
24 */
1da177e4
LT
25#include <linux/types.h>
26#include <linux/kernel.h>
1da177e4
LT
27#include <linux/init.h>
28#include <linux/delay.h>
29#include <linux/ide.h>
30#include <linux/notifier.h>
31#include <linux/reboot.h>
32#include <linux/pci.h>
33#include <linux/adb.h>
34#include <linux/pmu.h>
35#include <linux/scatterlist.h>
36
37#include <asm/prom.h>
38#include <asm/io.h>
39#include <asm/dbdma.h>
40#include <asm/ide.h>
41#include <asm/pci-bridge.h>
42#include <asm/machdep.h>
43#include <asm/pmac_feature.h>
44#include <asm/sections.h>
45#include <asm/irq.h>
46
47#ifndef CONFIG_PPC64
48#include <asm/mediabay.h>
49#endif
50
b36ba532
BZ
51#define DRV_NAME "ide-pmac"
52
1da177e4
LT
53#undef IDE_PMAC_DEBUG
54
55#define DMA_WAIT_TIMEOUT 50
56
57typedef struct pmac_ide_hwif {
58 unsigned long regbase;
59 int irq;
60 int kind;
61 int aapl_bus_id;
1da177e4
LT
62 unsigned mediabay : 1;
63 unsigned broken_dma : 1;
64 unsigned broken_dma_warn : 1;
65 struct device_node* node;
66 struct macio_dev *mdev;
67 u32 timings[4];
68 volatile u32 __iomem * *kauai_fcr;
1da177e4
LT
69 /* Those fields are duplicating what is in hwif. We currently
70 * can't use the hwif ones because of some assumptions that are
71 * beeing done by the generic code about the kind of dma controller
72 * and format of the dma table. This will have to be fixed though.
73 */
74 volatile struct dbdma_regs __iomem * dma_regs;
75 struct dbdma_cmd* dma_table_cpu;
1da177e4
LT
76} pmac_ide_hwif_t;
77
1da177e4
LT
78enum {
79 controller_ohare, /* OHare based */
80 controller_heathrow, /* Heathrow/Paddington */
81 controller_kl_ata3, /* KeyLargo ATA-3 */
82 controller_kl_ata4, /* KeyLargo ATA-4 */
83 controller_un_ata6, /* UniNorth2 ATA-6 */
84 controller_k2_ata6, /* K2 ATA-6 */
85 controller_sh_ata6, /* Shasta ATA-6 */
86};
87
88static const char* model_name[] = {
89 "OHare ATA", /* OHare based */
90 "Heathrow ATA", /* Heathrow/Paddington */
91 "KeyLargo ATA-3", /* KeyLargo ATA-3 (MDMA only) */
92 "KeyLargo ATA-4", /* KeyLargo ATA-4 (UDMA/66) */
93 "UniNorth ATA-6", /* UniNorth2 ATA-6 (UDMA/100) */
94 "K2 ATA-6", /* K2 ATA-6 (UDMA/100) */
95 "Shasta ATA-6", /* Shasta ATA-6 (UDMA/133) */
96};
97
98/*
99 * Extra registers, both 32-bit little-endian
100 */
101#define IDE_TIMING_CONFIG 0x200
102#define IDE_INTERRUPT 0x300
103
104/* Kauai (U2) ATA has different register setup */
105#define IDE_KAUAI_PIO_CONFIG 0x200
106#define IDE_KAUAI_ULTRA_CONFIG 0x210
107#define IDE_KAUAI_POLL_CONFIG 0x220
108
109/*
110 * Timing configuration register definitions
111 */
112
113/* Number of IDE_SYSCLK_NS ticks, argument is in nanoseconds */
114#define SYSCLK_TICKS(t) (((t) + IDE_SYSCLK_NS - 1) / IDE_SYSCLK_NS)
115#define SYSCLK_TICKS_66(t) (((t) + IDE_SYSCLK_66_NS - 1) / IDE_SYSCLK_66_NS)
116#define IDE_SYSCLK_NS 30 /* 33Mhz cell */
117#define IDE_SYSCLK_66_NS 15 /* 66Mhz cell */
118
119/* 133Mhz cell, found in shasta.
120 * See comments about 100 Mhz Uninorth 2...
121 * Note that PIO_MASK and MDMA_MASK seem to overlap
122 */
123#define TR_133_PIOREG_PIO_MASK 0xff000fff
124#define TR_133_PIOREG_MDMA_MASK 0x00fff800
125#define TR_133_UDMAREG_UDMA_MASK 0x0003ffff
126#define TR_133_UDMAREG_UDMA_EN 0x00000001
127
128/* 100Mhz cell, found in Uninorth 2. I don't have much infos about
129 * this one yet, it appears as a pci device (106b/0033) on uninorth
130 * internal PCI bus and it's clock is controlled like gem or fw. It
131 * appears to be an evolution of keylargo ATA4 with a timing register
132 * extended to 2 32bits registers and a similar DBDMA channel. Other
133 * registers seem to exist but I can't tell much about them.
134 *
135 * So far, I'm using pre-calculated tables for this extracted from
136 * the values used by the MacOS X driver.
137 *
138 * The "PIO" register controls PIO and MDMA timings, the "ULTRA"
139 * register controls the UDMA timings. At least, it seems bit 0
140 * of this one enables UDMA vs. MDMA, and bits 4..7 are the
141 * cycle time in units of 10ns. Bits 8..15 are used by I don't
142 * know their meaning yet
143 */
144#define TR_100_PIOREG_PIO_MASK 0xff000fff
145#define TR_100_PIOREG_MDMA_MASK 0x00fff000
146#define TR_100_UDMAREG_UDMA_MASK 0x0000ffff
147#define TR_100_UDMAREG_UDMA_EN 0x00000001
148
149
150/* 66Mhz cell, found in KeyLargo. Can do ultra mode 0 to 2 on
151 * 40 connector cable and to 4 on 80 connector one.
152 * Clock unit is 15ns (66Mhz)
153 *
154 * 3 Values can be programmed:
155 * - Write data setup, which appears to match the cycle time. They
156 * also call it DIOW setup.
157 * - Ready to pause time (from spec)
158 * - Address setup. That one is weird. I don't see where exactly
159 * it fits in UDMA cycles, I got it's name from an obscure piece
160 * of commented out code in Darwin. They leave it to 0, we do as
161 * well, despite a comment that would lead to think it has a
162 * min value of 45ns.
163 * Apple also add 60ns to the write data setup (or cycle time ?) on
164 * reads.
165 */
166#define TR_66_UDMA_MASK 0xfff00000
167#define TR_66_UDMA_EN 0x00100000 /* Enable Ultra mode for DMA */
168#define TR_66_UDMA_ADDRSETUP_MASK 0xe0000000 /* Address setup */
169#define TR_66_UDMA_ADDRSETUP_SHIFT 29
170#define TR_66_UDMA_RDY2PAUS_MASK 0x1e000000 /* Ready 2 pause time */
171#define TR_66_UDMA_RDY2PAUS_SHIFT 25
172#define TR_66_UDMA_WRDATASETUP_MASK 0x01e00000 /* Write data setup time */
173#define TR_66_UDMA_WRDATASETUP_SHIFT 21
174#define TR_66_MDMA_MASK 0x000ffc00
175#define TR_66_MDMA_RECOVERY_MASK 0x000f8000
176#define TR_66_MDMA_RECOVERY_SHIFT 15
177#define TR_66_MDMA_ACCESS_MASK 0x00007c00
178#define TR_66_MDMA_ACCESS_SHIFT 10
179#define TR_66_PIO_MASK 0x000003ff
180#define TR_66_PIO_RECOVERY_MASK 0x000003e0
181#define TR_66_PIO_RECOVERY_SHIFT 5
182#define TR_66_PIO_ACCESS_MASK 0x0000001f
183#define TR_66_PIO_ACCESS_SHIFT 0
184
185/* 33Mhz cell, found in OHare, Heathrow (& Paddington) and KeyLargo
186 * Can do pio & mdma modes, clock unit is 30ns (33Mhz)
187 *
188 * The access time and recovery time can be programmed. Some older
189 * Darwin code base limit OHare to 150ns cycle time. I decided to do
190 * the same here fore safety against broken old hardware ;)
191 * The HalfTick bit, when set, adds half a clock (15ns) to the access
192 * time and removes one from recovery. It's not supported on KeyLargo
193 * implementation afaik. The E bit appears to be set for PIO mode 0 and
194 * is used to reach long timings used in this mode.
195 */
196#define TR_33_MDMA_MASK 0x003ff800
197#define TR_33_MDMA_RECOVERY_MASK 0x001f0000
198#define TR_33_MDMA_RECOVERY_SHIFT 16
199#define TR_33_MDMA_ACCESS_MASK 0x0000f800
200#define TR_33_MDMA_ACCESS_SHIFT 11
201#define TR_33_MDMA_HALFTICK 0x00200000
202#define TR_33_PIO_MASK 0x000007ff
203#define TR_33_PIO_E 0x00000400
204#define TR_33_PIO_RECOVERY_MASK 0x000003e0
205#define TR_33_PIO_RECOVERY_SHIFT 5
206#define TR_33_PIO_ACCESS_MASK 0x0000001f
207#define TR_33_PIO_ACCESS_SHIFT 0
208
209/*
210 * Interrupt register definitions
211 */
212#define IDE_INTR_DMA 0x80000000
213#define IDE_INTR_DEVICE 0x40000000
214
215/*
216 * FCR Register on Kauai. Not sure what bit 0x4 is ...
217 */
218#define KAUAI_FCR_UATA_MAGIC 0x00000004
219#define KAUAI_FCR_UATA_RESET_N 0x00000002
220#define KAUAI_FCR_UATA_ENABLE 0x00000001
221
1da177e4
LT
222/* Rounded Multiword DMA timings
223 *
224 * I gave up finding a generic formula for all controller
225 * types and instead, built tables based on timing values
226 * used by Apple in Darwin's implementation.
227 */
228struct mdma_timings_t {
229 int accessTime;
230 int recoveryTime;
231 int cycleTime;
232};
233
aacaf9bd 234struct mdma_timings_t mdma_timings_33[] =
1da177e4
LT
235{
236 { 240, 240, 480 },
237 { 180, 180, 360 },
238 { 135, 135, 270 },
239 { 120, 120, 240 },
240 { 105, 105, 210 },
241 { 90, 90, 180 },
242 { 75, 75, 150 },
243 { 75, 45, 120 },
244 { 0, 0, 0 }
245};
246
aacaf9bd 247struct mdma_timings_t mdma_timings_33k[] =
1da177e4
LT
248{
249 { 240, 240, 480 },
250 { 180, 180, 360 },
251 { 150, 150, 300 },
252 { 120, 120, 240 },
253 { 90, 120, 210 },
254 { 90, 90, 180 },
255 { 90, 60, 150 },
256 { 90, 30, 120 },
257 { 0, 0, 0 }
258};
259
aacaf9bd 260struct mdma_timings_t mdma_timings_66[] =
1da177e4
LT
261{
262 { 240, 240, 480 },
263 { 180, 180, 360 },
264 { 135, 135, 270 },
265 { 120, 120, 240 },
266 { 105, 105, 210 },
267 { 90, 90, 180 },
268 { 90, 75, 165 },
269 { 75, 45, 120 },
270 { 0, 0, 0 }
271};
272
273/* KeyLargo ATA-4 Ultra DMA timings (rounded) */
274struct {
275 int addrSetup; /* ??? */
276 int rdy2pause;
277 int wrDataSetup;
aacaf9bd 278} kl66_udma_timings[] =
1da177e4
LT
279{
280 { 0, 180, 120 }, /* Mode 0 */
281 { 0, 150, 90 }, /* 1 */
282 { 0, 120, 60 }, /* 2 */
283 { 0, 90, 45 }, /* 3 */
284 { 0, 90, 30 } /* 4 */
285};
286
287/* UniNorth 2 ATA/100 timings */
288struct kauai_timing {
289 int cycle_time;
290 u32 timing_reg;
291};
292
aacaf9bd 293static struct kauai_timing kauai_pio_timings[] =
1da177e4
LT
294{
295 { 930 , 0x08000fff },
296 { 600 , 0x08000a92 },
297 { 383 , 0x0800060f },
298 { 360 , 0x08000492 },
299 { 330 , 0x0800048f },
300 { 300 , 0x080003cf },
301 { 270 , 0x080003cc },
302 { 240 , 0x0800038b },
303 { 239 , 0x0800030c },
304 { 180 , 0x05000249 },
c15d5d43
BZ
305 { 120 , 0x04000148 },
306 { 0 , 0 },
1da177e4
LT
307};
308
aacaf9bd 309static struct kauai_timing kauai_mdma_timings[] =
1da177e4
LT
310{
311 { 1260 , 0x00fff000 },
312 { 480 , 0x00618000 },
313 { 360 , 0x00492000 },
314 { 270 , 0x0038e000 },
315 { 240 , 0x0030c000 },
316 { 210 , 0x002cb000 },
317 { 180 , 0x00249000 },
318 { 150 , 0x00209000 },
319 { 120 , 0x00148000 },
320 { 0 , 0 },
321};
322
aacaf9bd 323static struct kauai_timing kauai_udma_timings[] =
1da177e4
LT
324{
325 { 120 , 0x000070c0 },
326 { 90 , 0x00005d80 },
327 { 60 , 0x00004a60 },
328 { 45 , 0x00003a50 },
329 { 30 , 0x00002a30 },
330 { 20 , 0x00002921 },
331 { 0 , 0 },
332};
333
aacaf9bd 334static struct kauai_timing shasta_pio_timings[] =
1da177e4
LT
335{
336 { 930 , 0x08000fff },
337 { 600 , 0x0A000c97 },
338 { 383 , 0x07000712 },
339 { 360 , 0x040003cd },
340 { 330 , 0x040003cd },
341 { 300 , 0x040003cd },
342 { 270 , 0x040003cd },
343 { 240 , 0x040003cd },
344 { 239 , 0x040003cd },
345 { 180 , 0x0400028b },
c15d5d43
BZ
346 { 120 , 0x0400010a },
347 { 0 , 0 },
1da177e4
LT
348};
349
aacaf9bd 350static struct kauai_timing shasta_mdma_timings[] =
1da177e4
LT
351{
352 { 1260 , 0x00fff000 },
353 { 480 , 0x00820800 },
354 { 360 , 0x00820800 },
355 { 270 , 0x00820800 },
356 { 240 , 0x00820800 },
357 { 210 , 0x00820800 },
358 { 180 , 0x00820800 },
359 { 150 , 0x0028b000 },
360 { 120 , 0x001ca000 },
361 { 0 , 0 },
362};
363
aacaf9bd 364static struct kauai_timing shasta_udma133_timings[] =
1da177e4
LT
365{
366 { 120 , 0x00035901, },
367 { 90 , 0x000348b1, },
368 { 60 , 0x00033881, },
369 { 45 , 0x00033861, },
370 { 30 , 0x00033841, },
371 { 20 , 0x00033031, },
372 { 15 , 0x00033021, },
373 { 0 , 0 },
374};
375
376
377static inline u32
378kauai_lookup_timing(struct kauai_timing* table, int cycle_time)
379{
380 int i;
381
382 for (i=0; table[i].cycle_time; i++)
383 if (cycle_time > table[i+1].cycle_time)
384 return table[i].timing_reg;
90a87ea4 385 BUG();
1da177e4
LT
386 return 0;
387}
388
389/* allow up to 256 DBDMA commands per xfer */
390#define MAX_DCMDS 256
391
392/*
393 * Wait 1s for disk to answer on IDE bus after a hard reset
394 * of the device (via GPIO/FCR).
395 *
396 * Some devices seem to "pollute" the bus even after dropping
397 * the BSY bit (typically some combo drives slave on the UDMA
398 * bus) after a hard reset. Since we hard reset all drives on
399 * KeyLargo ATA66, we have to keep that delay around. I may end
400 * up not hard resetting anymore on these and keep the delay only
401 * for older interfaces instead (we have to reset when coming
402 * from MacOS...) --BenH.
403 */
404#define IDE_WAKEUP_DELAY (1*HZ)
405
0d071922 406static int pmac_ide_init_dma(ide_hwif_t *, const struct ide_port_info *);
1da177e4
LT
407static void pmac_ide_selectproc(ide_drive_t *drive);
408static void pmac_ide_kauai_selectproc(ide_drive_t *drive);
409
23579a2a 410#define PMAC_IDE_REG(x) \
4c3032d8 411 ((void __iomem *)((drive)->hwif->io_ports.data_addr + (x)))
1da177e4
LT
412
413/*
414 * Apply the timings of the proper unit (master/slave) to the shared
415 * timing register when selecting that unit. This version is for
416 * ASICs with a single timing register
417 */
aacaf9bd 418static void
1da177e4
LT
419pmac_ide_selectproc(ide_drive_t *drive)
420{
7b8797ac
BZ
421 ide_hwif_t *hwif = drive->hwif;
422 pmac_ide_hwif_t *pmif =
423 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4 424
123995b9 425 if (drive->dn & 1)
1da177e4
LT
426 writel(pmif->timings[1], PMAC_IDE_REG(IDE_TIMING_CONFIG));
427 else
428 writel(pmif->timings[0], PMAC_IDE_REG(IDE_TIMING_CONFIG));
429 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
430}
431
432/*
433 * Apply the timings of the proper unit (master/slave) to the shared
434 * timing register when selecting that unit. This version is for
435 * ASICs with a dual timing register (Kauai)
436 */
aacaf9bd 437static void
1da177e4
LT
438pmac_ide_kauai_selectproc(ide_drive_t *drive)
439{
7b8797ac
BZ
440 ide_hwif_t *hwif = drive->hwif;
441 pmac_ide_hwif_t *pmif =
442 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4 443
123995b9 444 if (drive->dn & 1) {
1da177e4
LT
445 writel(pmif->timings[1], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
446 writel(pmif->timings[3], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
447 } else {
448 writel(pmif->timings[0], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
449 writel(pmif->timings[2], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
450 }
451 (void)readl(PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
452}
453
454/*
455 * Force an update of controller timing values for a given drive
456 */
aacaf9bd 457static void
1da177e4
LT
458pmac_ide_do_update_timings(ide_drive_t *drive)
459{
7b8797ac
BZ
460 ide_hwif_t *hwif = drive->hwif;
461 pmac_ide_hwif_t *pmif =
462 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4 463
1da177e4
LT
464 if (pmif->kind == controller_sh_ata6 ||
465 pmif->kind == controller_un_ata6 ||
466 pmif->kind == controller_k2_ata6)
467 pmac_ide_kauai_selectproc(drive);
468 else
469 pmac_ide_selectproc(drive);
470}
471
c6dfa867
BZ
472static void pmac_exec_command(ide_hwif_t *hwif, u8 cmd)
473{
474 writeb(cmd, (void __iomem *)hwif->io_ports.command_addr);
475 (void)readl((void __iomem *)(hwif->io_ports.data_addr
476 + IDE_TIMING_CONFIG));
477}
478
6e6afb3b
BZ
479static void pmac_set_irq(ide_hwif_t *hwif, int on)
480{
481 u8 ctl = ATA_DEVCTL_OBS;
482
483 if (on == 4) { /* hack for SRST */
484 ctl |= 4;
485 on &= ~4;
486 }
487
488 ctl |= on ? 0 : 2;
489
490 writeb(ctl, (void __iomem *)hwif->io_ports.ctl_addr);
491 (void)readl((void __iomem *)(hwif->io_ports.data_addr
492 + IDE_TIMING_CONFIG));
493}
494
1da177e4
LT
495/*
496 * Old tuning functions (called on hdparm -p), sets up drive PIO timings
497 */
aacaf9bd 498static void
26bcb879 499pmac_ide_set_pio_mode(ide_drive_t *drive, const u8 pio)
1da177e4 500{
7b8797ac
BZ
501 ide_hwif_t *hwif = drive->hwif;
502 pmac_ide_hwif_t *pmif =
503 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
8a97206e 504 struct ide_timing *tim = ide_timing_find_mode(XFER_PIO_0 + pio);
0b46ff2e 505 u32 *timings, t;
1da177e4
LT
506 unsigned accessTicks, recTicks;
507 unsigned accessTime, recTime;
7dd00083
BZ
508 unsigned int cycle_time;
509
1da177e4 510 /* which drive is it ? */
123995b9 511 timings = &pmif->timings[drive->dn & 1];
0b46ff2e 512 t = *timings;
1da177e4 513
7dd00083 514 cycle_time = ide_pio_cycle_time(drive, pio);
1da177e4
LT
515
516 switch (pmif->kind) {
517 case controller_sh_ata6: {
518 /* 133Mhz cell */
7dd00083 519 u32 tr = kauai_lookup_timing(shasta_pio_timings, cycle_time);
0b46ff2e 520 t = (t & ~TR_133_PIOREG_PIO_MASK) | tr;
1da177e4
LT
521 break;
522 }
523 case controller_un_ata6:
524 case controller_k2_ata6: {
525 /* 100Mhz cell */
7dd00083 526 u32 tr = kauai_lookup_timing(kauai_pio_timings, cycle_time);
0b46ff2e 527 t = (t & ~TR_100_PIOREG_PIO_MASK) | tr;
1da177e4
LT
528 break;
529 }
530 case controller_kl_ata4:
531 /* 66Mhz cell */
8a97206e 532 recTime = cycle_time - tim->active - tim->setup;
1da177e4 533 recTime = max(recTime, 150U);
8a97206e 534 accessTime = tim->active;
1da177e4
LT
535 accessTime = max(accessTime, 150U);
536 accessTicks = SYSCLK_TICKS_66(accessTime);
537 accessTicks = min(accessTicks, 0x1fU);
538 recTicks = SYSCLK_TICKS_66(recTime);
539 recTicks = min(recTicks, 0x1fU);
0b46ff2e
BH
540 t = (t & ~TR_66_PIO_MASK) |
541 (accessTicks << TR_66_PIO_ACCESS_SHIFT) |
542 (recTicks << TR_66_PIO_RECOVERY_SHIFT);
1da177e4
LT
543 break;
544 default: {
545 /* 33Mhz cell */
546 int ebit = 0;
8a97206e 547 recTime = cycle_time - tim->active - tim->setup;
1da177e4 548 recTime = max(recTime, 150U);
8a97206e 549 accessTime = tim->active;
1da177e4
LT
550 accessTime = max(accessTime, 150U);
551 accessTicks = SYSCLK_TICKS(accessTime);
552 accessTicks = min(accessTicks, 0x1fU);
553 accessTicks = max(accessTicks, 4U);
554 recTicks = SYSCLK_TICKS(recTime);
555 recTicks = min(recTicks, 0x1fU);
556 recTicks = max(recTicks, 5U) - 4;
557 if (recTicks > 9) {
558 recTicks--; /* guess, but it's only for PIO0, so... */
559 ebit = 1;
560 }
0b46ff2e 561 t = (t & ~TR_33_PIO_MASK) |
1da177e4
LT
562 (accessTicks << TR_33_PIO_ACCESS_SHIFT) |
563 (recTicks << TR_33_PIO_RECOVERY_SHIFT);
564 if (ebit)
0b46ff2e 565 t |= TR_33_PIO_E;
1da177e4
LT
566 break;
567 }
568 }
569
570#ifdef IDE_PMAC_DEBUG
571 printk(KERN_ERR "%s: Set PIO timing for mode %d, reg: 0x%08x\n",
572 drive->name, pio, *timings);
573#endif
574
0b46ff2e 575 *timings = t;
c15d5d43 576 pmac_ide_do_update_timings(drive);
1da177e4
LT
577}
578
1da177e4
LT
579/*
580 * Calculate KeyLargo ATA/66 UDMA timings
581 */
aacaf9bd 582static int
1da177e4
LT
583set_timings_udma_ata4(u32 *timings, u8 speed)
584{
585 unsigned rdyToPauseTicks, wrDataSetupTicks, addrTicks;
586
587 if (speed > XFER_UDMA_4)
588 return 1;
589
590 rdyToPauseTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].rdy2pause);
591 wrDataSetupTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].wrDataSetup);
592 addrTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].addrSetup);
593
594 *timings = ((*timings) & ~(TR_66_UDMA_MASK | TR_66_MDMA_MASK)) |
595 (wrDataSetupTicks << TR_66_UDMA_WRDATASETUP_SHIFT) |
596 (rdyToPauseTicks << TR_66_UDMA_RDY2PAUS_SHIFT) |
597 (addrTicks <<TR_66_UDMA_ADDRSETUP_SHIFT) |
598 TR_66_UDMA_EN;
599#ifdef IDE_PMAC_DEBUG
600 printk(KERN_ERR "ide_pmac: Set UDMA timing for mode %d, reg: 0x%08x\n",
601 speed & 0xf, *timings);
602#endif
603
604 return 0;
605}
606
607/*
608 * Calculate Kauai ATA/100 UDMA timings
609 */
aacaf9bd 610static int
1da177e4
LT
611set_timings_udma_ata6(u32 *pio_timings, u32 *ultra_timings, u8 speed)
612{
613 struct ide_timing *t = ide_timing_find_mode(speed);
614 u32 tr;
615
616 if (speed > XFER_UDMA_5 || t == NULL)
617 return 1;
618 tr = kauai_lookup_timing(kauai_udma_timings, (int)t->udma);
1da177e4
LT
619 *ultra_timings = ((*ultra_timings) & ~TR_100_UDMAREG_UDMA_MASK) | tr;
620 *ultra_timings = (*ultra_timings) | TR_100_UDMAREG_UDMA_EN;
621
622 return 0;
623}
624
625/*
626 * Calculate Shasta ATA/133 UDMA timings
627 */
aacaf9bd 628static int
1da177e4
LT
629set_timings_udma_shasta(u32 *pio_timings, u32 *ultra_timings, u8 speed)
630{
631 struct ide_timing *t = ide_timing_find_mode(speed);
632 u32 tr;
633
634 if (speed > XFER_UDMA_6 || t == NULL)
635 return 1;
636 tr = kauai_lookup_timing(shasta_udma133_timings, (int)t->udma);
1da177e4
LT
637 *ultra_timings = ((*ultra_timings) & ~TR_133_UDMAREG_UDMA_MASK) | tr;
638 *ultra_timings = (*ultra_timings) | TR_133_UDMAREG_UDMA_EN;
639
640 return 0;
641}
642
643/*
644 * Calculate MDMA timings for all cells
645 */
90f72eca 646static void
1da177e4 647set_timings_mdma(ide_drive_t *drive, int intf_type, u32 *timings, u32 *timings2,
90f72eca 648 u8 speed)
1da177e4 649{
4dde4492 650 u16 *id = drive->id;
1da177e4
LT
651 int cycleTime, accessTime = 0, recTime = 0;
652 unsigned accessTicks, recTicks;
653 struct mdma_timings_t* tm = NULL;
654 int i;
655
656 /* Get default cycle time for mode */
657 switch(speed & 0xf) {
658 case 0: cycleTime = 480; break;
659 case 1: cycleTime = 150; break;
660 case 2: cycleTime = 120; break;
661 default:
90f72eca
BZ
662 BUG();
663 break;
1da177e4 664 }
90f72eca
BZ
665
666 /* Check if drive provides explicit DMA cycle time */
4dde4492
BZ
667 if ((id[ATA_ID_FIELD_VALID] & 2) && id[ATA_ID_EIDE_DMA_TIME])
668 cycleTime = max_t(int, id[ATA_ID_EIDE_DMA_TIME], cycleTime);
90f72eca 669
1da177e4
LT
670 /* OHare limits according to some old Apple sources */
671 if ((intf_type == controller_ohare) && (cycleTime < 150))
672 cycleTime = 150;
673 /* Get the proper timing array for this controller */
674 switch(intf_type) {
675 case controller_sh_ata6:
676 case controller_un_ata6:
677 case controller_k2_ata6:
678 break;
679 case controller_kl_ata4:
680 tm = mdma_timings_66;
681 break;
682 case controller_kl_ata3:
683 tm = mdma_timings_33k;
684 break;
685 default:
686 tm = mdma_timings_33;
687 break;
688 }
689 if (tm != NULL) {
690 /* Lookup matching access & recovery times */
691 i = -1;
692 for (;;) {
693 if (tm[i+1].cycleTime < cycleTime)
694 break;
695 i++;
696 }
1da177e4
LT
697 cycleTime = tm[i].cycleTime;
698 accessTime = tm[i].accessTime;
699 recTime = tm[i].recoveryTime;
700
701#ifdef IDE_PMAC_DEBUG
702 printk(KERN_ERR "%s: MDMA, cycleTime: %d, accessTime: %d, recTime: %d\n",
703 drive->name, cycleTime, accessTime, recTime);
704#endif
705 }
706 switch(intf_type) {
707 case controller_sh_ata6: {
708 /* 133Mhz cell */
709 u32 tr = kauai_lookup_timing(shasta_mdma_timings, cycleTime);
1da177e4
LT
710 *timings = ((*timings) & ~TR_133_PIOREG_MDMA_MASK) | tr;
711 *timings2 = (*timings2) & ~TR_133_UDMAREG_UDMA_EN;
712 }
713 case controller_un_ata6:
714 case controller_k2_ata6: {
715 /* 100Mhz cell */
716 u32 tr = kauai_lookup_timing(kauai_mdma_timings, cycleTime);
1da177e4
LT
717 *timings = ((*timings) & ~TR_100_PIOREG_MDMA_MASK) | tr;
718 *timings2 = (*timings2) & ~TR_100_UDMAREG_UDMA_EN;
719 }
720 break;
721 case controller_kl_ata4:
722 /* 66Mhz cell */
723 accessTicks = SYSCLK_TICKS_66(accessTime);
724 accessTicks = min(accessTicks, 0x1fU);
725 accessTicks = max(accessTicks, 0x1U);
726 recTicks = SYSCLK_TICKS_66(recTime);
727 recTicks = min(recTicks, 0x1fU);
728 recTicks = max(recTicks, 0x3U);
729 /* Clear out mdma bits and disable udma */
730 *timings = ((*timings) & ~(TR_66_MDMA_MASK | TR_66_UDMA_MASK)) |
731 (accessTicks << TR_66_MDMA_ACCESS_SHIFT) |
732 (recTicks << TR_66_MDMA_RECOVERY_SHIFT);
733 break;
734 case controller_kl_ata3:
735 /* 33Mhz cell on KeyLargo */
736 accessTicks = SYSCLK_TICKS(accessTime);
737 accessTicks = max(accessTicks, 1U);
738 accessTicks = min(accessTicks, 0x1fU);
739 accessTime = accessTicks * IDE_SYSCLK_NS;
740 recTicks = SYSCLK_TICKS(recTime);
741 recTicks = max(recTicks, 1U);
742 recTicks = min(recTicks, 0x1fU);
743 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
744 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
745 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
746 break;
747 default: {
748 /* 33Mhz cell on others */
749 int halfTick = 0;
750 int origAccessTime = accessTime;
751 int origRecTime = recTime;
752
753 accessTicks = SYSCLK_TICKS(accessTime);
754 accessTicks = max(accessTicks, 1U);
755 accessTicks = min(accessTicks, 0x1fU);
756 accessTime = accessTicks * IDE_SYSCLK_NS;
757 recTicks = SYSCLK_TICKS(recTime);
758 recTicks = max(recTicks, 2U) - 1;
759 recTicks = min(recTicks, 0x1fU);
760 recTime = (recTicks + 1) * IDE_SYSCLK_NS;
761 if ((accessTicks > 1) &&
762 ((accessTime - IDE_SYSCLK_NS/2) >= origAccessTime) &&
763 ((recTime - IDE_SYSCLK_NS/2) >= origRecTime)) {
764 halfTick = 1;
765 accessTicks--;
766 }
767 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
768 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
769 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
770 if (halfTick)
771 *timings |= TR_33_MDMA_HALFTICK;
772 }
773 }
774#ifdef IDE_PMAC_DEBUG
775 printk(KERN_ERR "%s: Set MDMA timing for mode %d, reg: 0x%08x\n",
776 drive->name, speed & 0xf, *timings);
777#endif
1da177e4 778}
1da177e4 779
88b2b32b 780static void pmac_ide_set_dma_mode(ide_drive_t *drive, const u8 speed)
1da177e4 781{
7b8797ac
BZ
782 ide_hwif_t *hwif = drive->hwif;
783 pmac_ide_hwif_t *pmif =
784 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4 785 int ret = 0;
085798b1 786 u32 *timings, *timings2, tl[2];
123995b9 787 u8 unit = drive->dn & 1;
1da177e4 788
1da177e4
LT
789 timings = &pmif->timings[unit];
790 timings2 = &pmif->timings[unit+2];
085798b1
BZ
791
792 /* Copy timings to local image */
793 tl[0] = *timings;
794 tl[1] = *timings2;
795
4db90a14
BZ
796 if (speed >= XFER_UDMA_0) {
797 if (pmif->kind == controller_kl_ata4)
798 ret = set_timings_udma_ata4(&tl[0], speed);
799 else if (pmif->kind == controller_un_ata6
800 || pmif->kind == controller_k2_ata6)
801 ret = set_timings_udma_ata6(&tl[0], &tl[1], speed);
802 else if (pmif->kind == controller_sh_ata6)
803 ret = set_timings_udma_shasta(&tl[0], &tl[1], speed);
804 else
805 ret = -1;
806 } else
807 set_timings_mdma(drive, pmif->kind, &tl[0], &tl[1], speed);
53846574 808
1da177e4 809 if (ret)
88b2b32b 810 return;
085798b1
BZ
811
812 /* Apply timings to controller */
813 *timings = tl[0];
814 *timings2 = tl[1];
815
1da177e4 816 pmac_ide_do_update_timings(drive);
1da177e4
LT
817}
818
819/*
820 * Blast some well known "safe" values to the timing registers at init or
821 * wakeup from sleep time, before we do real calculation
822 */
aacaf9bd 823static void
1da177e4
LT
824sanitize_timings(pmac_ide_hwif_t *pmif)
825{
826 unsigned int value, value2 = 0;
827
828 switch(pmif->kind) {
829 case controller_sh_ata6:
830 value = 0x0a820c97;
831 value2 = 0x00033031;
832 break;
833 case controller_un_ata6:
834 case controller_k2_ata6:
835 value = 0x08618a92;
836 value2 = 0x00002921;
837 break;
838 case controller_kl_ata4:
839 value = 0x0008438c;
840 break;
841 case controller_kl_ata3:
842 value = 0x00084526;
843 break;
844 case controller_heathrow:
845 case controller_ohare:
846 default:
847 value = 0x00074526;
848 break;
849 }
850 pmif->timings[0] = pmif->timings[1] = value;
851 pmif->timings[2] = pmif->timings[3] = value2;
852}
853
1da177e4
LT
854/* Suspend call back, should be called after the child devices
855 * have actually been suspended
856 */
7b8797ac 857static int pmac_ide_do_suspend(pmac_ide_hwif_t *pmif)
1da177e4 858{
1da177e4
LT
859 /* We clear the timings */
860 pmif->timings[0] = 0;
861 pmif->timings[1] = 0;
862
616299af
BH
863 disable_irq(pmif->irq);
864
1da177e4
LT
865 /* The media bay will handle itself just fine */
866 if (pmif->mediabay)
867 return 0;
868
869 /* Kauai has bus control FCRs directly here */
870 if (pmif->kauai_fcr) {
871 u32 fcr = readl(pmif->kauai_fcr);
872 fcr &= ~(KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE);
873 writel(fcr, pmif->kauai_fcr);
874 }
875
876 /* Disable the bus on older machines and the cell on kauai */
877 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id,
878 0);
879
880 return 0;
881}
882
883/* Resume call back, should be called before the child devices
884 * are resumed
885 */
7b8797ac 886static int pmac_ide_do_resume(pmac_ide_hwif_t *pmif)
1da177e4 887{
1da177e4
LT
888 /* Hard reset & re-enable controller (do we really need to reset ? -BenH) */
889 if (!pmif->mediabay) {
890 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 1);
891 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id, 1);
892 msleep(10);
893 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 0);
1da177e4
LT
894
895 /* Kauai has it different */
896 if (pmif->kauai_fcr) {
897 u32 fcr = readl(pmif->kauai_fcr);
898 fcr |= KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE;
899 writel(fcr, pmif->kauai_fcr);
900 }
616299af
BH
901
902 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
1da177e4
LT
903 }
904
905 /* Sanitize drive timings */
906 sanitize_timings(pmif);
907
616299af
BH
908 enable_irq(pmif->irq);
909
1da177e4
LT
910 return 0;
911}
912
07a6c66d
BZ
913static u8 pmac_ide_cable_detect(ide_hwif_t *hwif)
914{
7b8797ac
BZ
915 pmac_ide_hwif_t *pmif =
916 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
07a6c66d
BZ
917 struct device_node *np = pmif->node;
918 const char *cable = of_get_property(np, "cable-type", NULL);
919
920 /* Get cable type from device-tree. */
921 if (cable && !strncmp(cable, "80-", 3))
922 return ATA_CBL_PATA80;
923
924 /*
925 * G5's seem to have incorrect cable type in device-tree.
926 * Let's assume they have a 80 conductor cable, this seem
927 * to be always the case unless the user mucked around.
928 */
929 if (of_device_is_compatible(np, "K2-UATA") ||
930 of_device_is_compatible(np, "shasta-ata"))
931 return ATA_CBL_PATA80;
932
933 return ATA_CBL_PATA40;
934}
935
07eb106f
BZ
936static void pmac_ide_init_dev(ide_drive_t *drive)
937{
938 ide_hwif_t *hwif = drive->hwif;
939 pmac_ide_hwif_t *pmif =
940 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
941
942 if (pmif->mediabay) {
943#ifdef CONFIG_PMAC_MEDIABAY
944 if (check_media_bay_by_base(pmif->regbase, MB_CD) == 0) {
97100fc8 945 drive->dev_flags &= ~IDE_DFLAG_NOPROBE;
07eb106f
BZ
946 return;
947 }
948#endif
97100fc8 949 drive->dev_flags |= IDE_DFLAG_NOPROBE;
07eb106f
BZ
950 }
951}
952
374e042c
BZ
953static const struct ide_tp_ops pmac_tp_ops = {
954 .exec_command = pmac_exec_command,
955 .read_status = ide_read_status,
956 .read_altstatus = ide_read_altstatus,
374e042c
BZ
957
958 .set_irq = pmac_set_irq,
959
960 .tf_load = ide_tf_load,
961 .tf_read = ide_tf_read,
962
963 .input_data = ide_input_data,
964 .output_data = ide_output_data,
965};
966
ac95beed 967static const struct ide_port_ops pmac_ide_ata6_port_ops = {
07eb106f 968 .init_dev = pmac_ide_init_dev,
ac95beed
BZ
969 .set_pio_mode = pmac_ide_set_pio_mode,
970 .set_dma_mode = pmac_ide_set_dma_mode,
971 .selectproc = pmac_ide_kauai_selectproc,
07a6c66d
BZ
972 .cable_detect = pmac_ide_cable_detect,
973};
974
975static const struct ide_port_ops pmac_ide_ata4_port_ops = {
07eb106f 976 .init_dev = pmac_ide_init_dev,
07a6c66d
BZ
977 .set_pio_mode = pmac_ide_set_pio_mode,
978 .set_dma_mode = pmac_ide_set_dma_mode,
979 .selectproc = pmac_ide_selectproc,
980 .cable_detect = pmac_ide_cable_detect,
ac95beed
BZ
981};
982
983static const struct ide_port_ops pmac_ide_port_ops = {
07eb106f 984 .init_dev = pmac_ide_init_dev,
ac95beed
BZ
985 .set_pio_mode = pmac_ide_set_pio_mode,
986 .set_dma_mode = pmac_ide_set_dma_mode,
987 .selectproc = pmac_ide_selectproc,
988};
989
f37afdac 990static const struct ide_dma_ops pmac_dma_ops;
5e37bdc0 991
c413b9b9 992static const struct ide_port_info pmac_port_info = {
b36ba532 993 .name = DRV_NAME,
0d071922 994 .init_dma = pmac_ide_init_dma,
c413b9b9 995 .chipset = ide_pmac,
374e042c
BZ
996 .tp_ops = &pmac_tp_ops,
997 .port_ops = &pmac_ide_port_ops,
5e37bdc0 998 .dma_ops = &pmac_dma_ops,
c413b9b9 999 .host_flags = IDE_HFLAG_SET_PIO_MODE_KEEP_DMA |
c413b9b9 1000 IDE_HFLAG_POST_SET_MODE |
c5dd43ec 1001 IDE_HFLAG_MMIO |
c413b9b9
BZ
1002 IDE_HFLAG_UNMASK_IRQS,
1003 .pio_mask = ATA_PIO4,
1004 .mwdma_mask = ATA_MWDMA2,
1005};
1006
1da177e4
LT
1007/*
1008 * Setup, register & probe an IDE channel driven by this driver, this is
5b16464a 1009 * called by one of the 2 probe functions (macio or PCI).
1da177e4 1010 */
b36ba532 1011static int __devinit pmac_ide_setup_device(pmac_ide_hwif_t *pmif, hw_regs_t *hw)
1da177e4
LT
1012{
1013 struct device_node *np = pmif->node;
018a3d1d 1014 const int *bidp;
48c3c107 1015 struct ide_host *host;
b36ba532 1016 ide_hwif_t *hwif;
c97c6aca 1017 hw_regs_t *hws[] = { hw, NULL, NULL, NULL };
c413b9b9 1018 struct ide_port_info d = pmac_port_info;
6f904d01 1019 int rc;
1da177e4 1020
1da177e4 1021 pmif->broken_dma = pmif->broken_dma_warn = 0;
c413b9b9 1022 if (of_device_is_compatible(np, "shasta-ata")) {
1da177e4 1023 pmif->kind = controller_sh_ata6;
ac95beed 1024 d.port_ops = &pmac_ide_ata6_port_ops;
c413b9b9
BZ
1025 d.udma_mask = ATA_UDMA6;
1026 } else if (of_device_is_compatible(np, "kauai-ata")) {
1da177e4 1027 pmif->kind = controller_un_ata6;
ac95beed 1028 d.port_ops = &pmac_ide_ata6_port_ops;
c413b9b9
BZ
1029 d.udma_mask = ATA_UDMA5;
1030 } else if (of_device_is_compatible(np, "K2-UATA")) {
1da177e4 1031 pmif->kind = controller_k2_ata6;
ac95beed 1032 d.port_ops = &pmac_ide_ata6_port_ops;
c413b9b9
BZ
1033 d.udma_mask = ATA_UDMA5;
1034 } else if (of_device_is_compatible(np, "keylargo-ata")) {
1035 if (strcmp(np->name, "ata-4") == 0) {
1da177e4 1036 pmif->kind = controller_kl_ata4;
07a6c66d 1037 d.port_ops = &pmac_ide_ata4_port_ops;
c413b9b9
BZ
1038 d.udma_mask = ATA_UDMA4;
1039 } else
1da177e4 1040 pmif->kind = controller_kl_ata3;
c413b9b9 1041 } else if (of_device_is_compatible(np, "heathrow-ata")) {
1da177e4 1042 pmif->kind = controller_heathrow;
c413b9b9 1043 } else {
1da177e4
LT
1044 pmif->kind = controller_ohare;
1045 pmif->broken_dma = 1;
1046 }
1047
40cd3a45 1048 bidp = of_get_property(np, "AAPL,bus-id", NULL);
1da177e4
LT
1049 pmif->aapl_bus_id = bidp ? *bidp : 0;
1050
1da177e4
LT
1051 /* On Kauai-type controllers, we make sure the FCR is correct */
1052 if (pmif->kauai_fcr)
1053 writel(KAUAI_FCR_UATA_MAGIC |
1054 KAUAI_FCR_UATA_RESET_N |
1055 KAUAI_FCR_UATA_ENABLE, pmif->kauai_fcr);
1056
1057 pmif->mediabay = 0;
1058
1059 /* Make sure we have sane timings */
1060 sanitize_timings(pmif);
1061
9842727d
BH
1062 host = ide_host_alloc(&d, hws);
1063 if (host == NULL)
1064 return -ENOMEM;
1065 hwif = host->ports[0];
1066
1da177e4
LT
1067#ifndef CONFIG_PPC64
1068 /* XXX FIXME: Media bay stuff need re-organizing */
1069 if (np->parent && np->parent->name
1070 && strcasecmp(np->parent->name, "media-bay") == 0) {
8c870933 1071#ifdef CONFIG_PMAC_MEDIABAY
2dde7861
BZ
1072 media_bay_set_ide_infos(np->parent, pmif->regbase, pmif->irq,
1073 hwif);
8c870933 1074#endif /* CONFIG_PMAC_MEDIABAY */
1da177e4
LT
1075 pmif->mediabay = 1;
1076 if (!bidp)
1077 pmif->aapl_bus_id = 1;
1078 } else if (pmif->kind == controller_ohare) {
1079 /* The code below is having trouble on some ohare machines
1080 * (timing related ?). Until I can put my hand on one of these
1081 * units, I keep the old way
1082 */
1083 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, 0, 1);
1084 } else
1085#endif
1086 {
1087 /* This is necessary to enable IDE when net-booting */
1088 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 1);
1089 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, pmif->aapl_bus_id, 1);
1090 msleep(10);
1091 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 0);
1092 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
1093 }
1094
b36ba532
BZ
1095 printk(KERN_INFO DRV_NAME ": Found Apple %s controller (%s), "
1096 "bus ID %d%s, irq %d\n", model_name[pmif->kind],
1097 pmif->mdev ? "macio" : "PCI", pmif->aapl_bus_id,
1098 pmif->mediabay ? " (mediabay)" : "", hw->irq);
1099
9842727d
BH
1100 rc = ide_host_register(host, &d, hws);
1101 if (rc) {
1102 ide_host_free(host);
6f904d01 1103 return rc;
9842727d 1104 }
5cbf79cd 1105
1da177e4
LT
1106 return 0;
1107}
1108
5c58666f
BZ
1109static void __devinit pmac_ide_init_ports(hw_regs_t *hw, unsigned long base)
1110{
1111 int i;
1112
1113 for (i = 0; i < 8; ++i)
4c3032d8
BZ
1114 hw->io_ports_array[i] = base + i * 0x10;
1115
1116 hw->io_ports.ctl_addr = base + 0x160;
5c58666f
BZ
1117}
1118
1da177e4
LT
1119/*
1120 * Attach to a macio probed interface
1121 */
1122static int __devinit
5e655772 1123pmac_ide_macio_attach(struct macio_dev *mdev, const struct of_device_id *match)
1da177e4
LT
1124{
1125 void __iomem *base;
1126 unsigned long regbase;
1da177e4 1127 pmac_ide_hwif_t *pmif;
939b0f1d 1128 int irq, rc;
57c802e8 1129 hw_regs_t hw;
1da177e4 1130
5297a3e5
BZ
1131 pmif = kzalloc(sizeof(*pmif), GFP_KERNEL);
1132 if (pmif == NULL)
1133 return -ENOMEM;
1134
cc5d0189 1135 if (macio_resource_count(mdev) == 0) {
939b0f1d
BZ
1136 printk(KERN_WARNING "ide-pmac: no address for %s\n",
1137 mdev->ofdev.node->full_name);
5297a3e5
BZ
1138 rc = -ENXIO;
1139 goto out_free_pmif;
1da177e4
LT
1140 }
1141
1142 /* Request memory resource for IO ports */
1143 if (macio_request_resource(mdev, 0, "ide-pmac (ports)")) {
939b0f1d
BZ
1144 printk(KERN_ERR "ide-pmac: can't request MMIO resource for "
1145 "%s!\n", mdev->ofdev.node->full_name);
5297a3e5
BZ
1146 rc = -EBUSY;
1147 goto out_free_pmif;
1da177e4
LT
1148 }
1149
1150 /* XXX This is bogus. Should be fixed in the registry by checking
1151 * the kind of host interrupt controller, a bit like gatwick
1152 * fixes in irq.c. That works well enough for the single case
1153 * where that happens though...
1154 */
1155 if (macio_irq_count(mdev) == 0) {
939b0f1d
BZ
1156 printk(KERN_WARNING "ide-pmac: no intrs for device %s, using "
1157 "13\n", mdev->ofdev.node->full_name);
69917c26 1158 irq = irq_create_mapping(NULL, 13);
1da177e4
LT
1159 } else
1160 irq = macio_irq(mdev, 0);
1161
1162 base = ioremap(macio_resource_start(mdev, 0), 0x400);
1163 regbase = (unsigned long) base;
1164
1da177e4
LT
1165 pmif->mdev = mdev;
1166 pmif->node = mdev->ofdev.node;
1167 pmif->regbase = regbase;
1168 pmif->irq = irq;
1169 pmif->kauai_fcr = NULL;
53846574 1170
1da177e4
LT
1171 if (macio_resource_count(mdev) >= 2) {
1172 if (macio_request_resource(mdev, 1, "ide-pmac (dma)"))
939b0f1d
BZ
1173 printk(KERN_WARNING "ide-pmac: can't request DMA "
1174 "resource for %s!\n",
1175 mdev->ofdev.node->full_name);
1da177e4
LT
1176 else
1177 pmif->dma_regs = ioremap(macio_resource_start(mdev, 1), 0x1000);
1178 } else
1179 pmif->dma_regs = NULL;
53846574 1180
7b8797ac 1181 dev_set_drvdata(&mdev->ofdev.dev, pmif);
1da177e4 1182
57c802e8 1183 memset(&hw, 0, sizeof(hw));
5c58666f 1184 pmac_ide_init_ports(&hw, pmif->regbase);
57c802e8 1185 hw.irq = irq;
c56c5648
BZ
1186 hw.dev = &mdev->bus->pdev->dev;
1187 hw.parent = &mdev->ofdev.dev;
57c802e8 1188
b36ba532 1189 rc = pmac_ide_setup_device(pmif, &hw);
1da177e4
LT
1190 if (rc != 0) {
1191 /* The inteface is released to the common IDE layer */
1192 dev_set_drvdata(&mdev->ofdev.dev, NULL);
1193 iounmap(base);
ed908fa1 1194 if (pmif->dma_regs) {
1da177e4 1195 iounmap(pmif->dma_regs);
ed908fa1
BZ
1196 macio_release_resource(mdev, 1);
1197 }
1da177e4 1198 macio_release_resource(mdev, 0);
5297a3e5 1199 kfree(pmif);
1da177e4
LT
1200 }
1201
1202 return rc;
5297a3e5
BZ
1203
1204out_free_pmif:
1205 kfree(pmif);
1206 return rc;
1da177e4
LT
1207}
1208
1209static int
8b4b8a24 1210pmac_ide_macio_suspend(struct macio_dev *mdev, pm_message_t mesg)
1da177e4 1211{
7b8797ac
BZ
1212 pmac_ide_hwif_t *pmif =
1213 (pmac_ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
1214 int rc = 0;
1da177e4 1215
8b4b8a24 1216 if (mesg.event != mdev->ofdev.dev.power.power_state.event
3a2d5b70 1217 && (mesg.event & PM_EVENT_SLEEP)) {
7b8797ac 1218 rc = pmac_ide_do_suspend(pmif);
1da177e4 1219 if (rc == 0)
8b4b8a24 1220 mdev->ofdev.dev.power.power_state = mesg;
1da177e4
LT
1221 }
1222
1223 return rc;
1224}
1225
1226static int
1227pmac_ide_macio_resume(struct macio_dev *mdev)
1228{
7b8797ac
BZ
1229 pmac_ide_hwif_t *pmif =
1230 (pmac_ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
1231 int rc = 0;
1232
ca078bae 1233 if (mdev->ofdev.dev.power.power_state.event != PM_EVENT_ON) {
7b8797ac 1234 rc = pmac_ide_do_resume(pmif);
1da177e4 1235 if (rc == 0)
829ca9a3 1236 mdev->ofdev.dev.power.power_state = PMSG_ON;
1da177e4
LT
1237 }
1238
1239 return rc;
1240}
1241
1242/*
1243 * Attach to a PCI probed interface
1244 */
1245static int __devinit
1246pmac_ide_pci_attach(struct pci_dev *pdev, const struct pci_device_id *id)
1247{
1da177e4
LT
1248 struct device_node *np;
1249 pmac_ide_hwif_t *pmif;
1250 void __iomem *base;
1251 unsigned long rbase, rlen;
939b0f1d 1252 int rc;
57c802e8 1253 hw_regs_t hw;
1da177e4
LT
1254
1255 np = pci_device_to_OF_node(pdev);
1256 if (np == NULL) {
1257 printk(KERN_ERR "ide-pmac: cannot find MacIO node for Kauai ATA interface\n");
1258 return -ENODEV;
1259 }
5297a3e5
BZ
1260
1261 pmif = kzalloc(sizeof(*pmif), GFP_KERNEL);
1262 if (pmif == NULL)
1263 return -ENOMEM;
1264
1da177e4 1265 if (pci_enable_device(pdev)) {
939b0f1d
BZ
1266 printk(KERN_WARNING "ide-pmac: Can't enable PCI device for "
1267 "%s\n", np->full_name);
5297a3e5
BZ
1268 rc = -ENXIO;
1269 goto out_free_pmif;
1da177e4
LT
1270 }
1271 pci_set_master(pdev);
1272
1273 if (pci_request_regions(pdev, "Kauai ATA")) {
939b0f1d
BZ
1274 printk(KERN_ERR "ide-pmac: Cannot obtain PCI resources for "
1275 "%s\n", np->full_name);
5297a3e5
BZ
1276 rc = -ENXIO;
1277 goto out_free_pmif;
1da177e4
LT
1278 }
1279
1da177e4
LT
1280 pmif->mdev = NULL;
1281 pmif->node = np;
1282
1283 rbase = pci_resource_start(pdev, 0);
1284 rlen = pci_resource_len(pdev, 0);
1285
1286 base = ioremap(rbase, rlen);
1287 pmif->regbase = (unsigned long) base + 0x2000;
1da177e4 1288 pmif->dma_regs = base + 0x1000;
1da177e4
LT
1289 pmif->kauai_fcr = base;
1290 pmif->irq = pdev->irq;
1291
7b8797ac 1292 pci_set_drvdata(pdev, pmif);
1da177e4 1293
57c802e8 1294 memset(&hw, 0, sizeof(hw));
5c58666f 1295 pmac_ide_init_ports(&hw, pmif->regbase);
57c802e8
BZ
1296 hw.irq = pdev->irq;
1297 hw.dev = &pdev->dev;
1298
b36ba532 1299 rc = pmac_ide_setup_device(pmif, &hw);
1da177e4
LT
1300 if (rc != 0) {
1301 /* The inteface is released to the common IDE layer */
1302 pci_set_drvdata(pdev, NULL);
1303 iounmap(base);
1da177e4 1304 pci_release_regions(pdev);
5297a3e5 1305 kfree(pmif);
1da177e4
LT
1306 }
1307
1308 return rc;
5297a3e5
BZ
1309
1310out_free_pmif:
1311 kfree(pmif);
1312 return rc;
1da177e4
LT
1313}
1314
1315static int
8b4b8a24 1316pmac_ide_pci_suspend(struct pci_dev *pdev, pm_message_t mesg)
1da177e4 1317{
7b8797ac
BZ
1318 pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)pci_get_drvdata(pdev);
1319 int rc = 0;
1320
8b4b8a24 1321 if (mesg.event != pdev->dev.power.power_state.event
3a2d5b70 1322 && (mesg.event & PM_EVENT_SLEEP)) {
7b8797ac 1323 rc = pmac_ide_do_suspend(pmif);
1da177e4 1324 if (rc == 0)
8b4b8a24 1325 pdev->dev.power.power_state = mesg;
1da177e4
LT
1326 }
1327
1328 return rc;
1329}
1330
1331static int
1332pmac_ide_pci_resume(struct pci_dev *pdev)
1333{
7b8797ac
BZ
1334 pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)pci_get_drvdata(pdev);
1335 int rc = 0;
1336
ca078bae 1337 if (pdev->dev.power.power_state.event != PM_EVENT_ON) {
7b8797ac 1338 rc = pmac_ide_do_resume(pmif);
1da177e4 1339 if (rc == 0)
829ca9a3 1340 pdev->dev.power.power_state = PMSG_ON;
1da177e4
LT
1341 }
1342
1343 return rc;
1344}
1345
5e655772 1346static struct of_device_id pmac_ide_macio_match[] =
1da177e4
LT
1347{
1348 {
1349 .name = "IDE",
1da177e4
LT
1350 },
1351 {
1352 .name = "ATA",
1da177e4
LT
1353 },
1354 {
1da177e4 1355 .type = "ide",
1da177e4
LT
1356 },
1357 {
1da177e4 1358 .type = "ata",
1da177e4
LT
1359 },
1360 {},
1361};
1362
1363static struct macio_driver pmac_ide_macio_driver =
1364{
1365 .name = "ide-pmac",
1366 .match_table = pmac_ide_macio_match,
1367 .probe = pmac_ide_macio_attach,
1368 .suspend = pmac_ide_macio_suspend,
1369 .resume = pmac_ide_macio_resume,
1370};
1371
9cbcc5e3
BZ
1372static const struct pci_device_id pmac_ide_pci_match[] = {
1373 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_UNI_N_ATA), 0 },
1374 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID_ATA100), 0 },
1375 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_K2_ATA100), 0 },
1376 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_SH_ATA), 0 },
1377 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID2_ATA), 0 },
71e4eda8 1378 {},
1da177e4
LT
1379};
1380
1381static struct pci_driver pmac_ide_pci_driver = {
1382 .name = "ide-pmac",
1383 .id_table = pmac_ide_pci_match,
1384 .probe = pmac_ide_pci_attach,
1385 .suspend = pmac_ide_pci_suspend,
1386 .resume = pmac_ide_pci_resume,
1387};
1388MODULE_DEVICE_TABLE(pci, pmac_ide_pci_match);
1389
9e5755bc 1390int __init pmac_ide_probe(void)
1da177e4 1391{
9e5755bc
AM
1392 int error;
1393
e8222502 1394 if (!machine_is(powermac))
9e5755bc 1395 return -ENODEV;
1da177e4
LT
1396
1397#ifdef CONFIG_BLK_DEV_IDE_PMAC_ATA100FIRST
9e5755bc
AM
1398 error = pci_register_driver(&pmac_ide_pci_driver);
1399 if (error)
1400 goto out;
1401 error = macio_register_driver(&pmac_ide_macio_driver);
1402 if (error) {
1403 pci_unregister_driver(&pmac_ide_pci_driver);
1404 goto out;
1405 }
1da177e4 1406#else
9e5755bc
AM
1407 error = macio_register_driver(&pmac_ide_macio_driver);
1408 if (error)
1409 goto out;
1410 error = pci_register_driver(&pmac_ide_pci_driver);
1411 if (error) {
1412 macio_unregister_driver(&pmac_ide_macio_driver);
1413 goto out;
1414 }
1beb6a7d 1415#endif
9e5755bc
AM
1416out:
1417 return error;
1da177e4
LT
1418}
1419
1da177e4
LT
1420/*
1421 * pmac_ide_build_dmatable builds the DBDMA command list
1422 * for a transfer and sets the DBDMA channel to point to it.
1423 */
22981694 1424static int pmac_ide_build_dmatable(ide_drive_t *drive, struct ide_cmd *cmd)
1da177e4 1425{
7b8797ac
BZ
1426 ide_hwif_t *hwif = drive->hwif;
1427 pmac_ide_hwif_t *pmif =
1428 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4 1429 struct dbdma_cmd *table;
1da177e4
LT
1430 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
1431 struct scatterlist *sg;
22981694
BZ
1432 int wr = !!(cmd->tf_flags & IDE_TFLAG_WRITE);
1433 int i = cmd->sg_nents, count = 0;
1da177e4
LT
1434
1435 /* DMA table is already aligned */
1436 table = (struct dbdma_cmd *) pmif->dma_table_cpu;
1437
1438 /* Make sure DMA controller is stopped (necessary ?) */
1439 writel((RUN|PAUSE|FLUSH|WAKE|DEAD) << 16, &dma->control);
1440 while (readl(&dma->status) & RUN)
1441 udelay(1);
1442
1da177e4
LT
1443 /* Build DBDMA commands list */
1444 sg = hwif->sg_table;
1445 while (i && sg_dma_len(sg)) {
1446 u32 cur_addr;
1447 u32 cur_len;
1448
1449 cur_addr = sg_dma_address(sg);
1450 cur_len = sg_dma_len(sg);
1451
1452 if (pmif->broken_dma && cur_addr & (L1_CACHE_BYTES - 1)) {
1453 if (pmif->broken_dma_warn == 0) {
aca38a51 1454 printk(KERN_WARNING "%s: DMA on non aligned address, "
1da177e4
LT
1455 "switching to PIO on Ohare chipset\n", drive->name);
1456 pmif->broken_dma_warn = 1;
1457 }
1458 goto use_pio_instead;
1459 }
1460 while (cur_len) {
1461 unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
1462
1463 if (count++ >= MAX_DCMDS) {
1464 printk(KERN_WARNING "%s: DMA table too small\n",
1465 drive->name);
1466 goto use_pio_instead;
1467 }
1468 st_le16(&table->command, wr? OUTPUT_MORE: INPUT_MORE);
1469 st_le16(&table->req_count, tc);
1470 st_le32(&table->phy_addr, cur_addr);
1471 table->cmd_dep = 0;
1472 table->xfer_status = 0;
1473 table->res_count = 0;
1474 cur_addr += tc;
1475 cur_len -= tc;
1476 ++table;
1477 }
55c16a70 1478 sg = sg_next(sg);
1da177e4
LT
1479 i--;
1480 }
1481
1482 /* convert the last command to an input/output last command */
1483 if (count) {
1484 st_le16(&table[-1].command, wr? OUTPUT_LAST: INPUT_LAST);
1485 /* add the stop command to the end of the list */
1486 memset(table, 0, sizeof(struct dbdma_cmd));
1487 st_le16(&table->command, DBDMA_STOP);
1488 mb();
1489 writel(hwif->dmatable_dma, &dma->cmdptr);
1490 return 1;
1491 }
1492
1493 printk(KERN_DEBUG "%s: empty DMA table?\n", drive->name);
f6fb786d
BZ
1494
1495use_pio_instead:
1496 ide_destroy_dmatable(drive);
1497
1da177e4
LT
1498 return 0; /* revert to PIO for this request */
1499}
1500
1da177e4
LT
1501/*
1502 * Prepare a DMA transfer. We build the DMA table, adjust the timings for
1503 * a read on KeyLargo ATA/66 and mark us as waiting for DMA completion
1504 */
22981694 1505static int pmac_ide_dma_setup(ide_drive_t *drive, struct ide_cmd *cmd)
1da177e4 1506{
898ec223 1507 ide_hwif_t *hwif = drive->hwif;
7b8797ac
BZ
1508 pmac_ide_hwif_t *pmif =
1509 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
9055ba3e 1510 u8 unit = drive->dn & 1, ata4 = (pmif->kind == controller_kl_ata4);
22981694 1511 u8 write = !!(cmd->tf_flags & IDE_TFLAG_WRITE);
1da177e4 1512
22981694
BZ
1513 if (pmac_ide_build_dmatable(drive, cmd) == 0) {
1514 ide_map_sg(drive, cmd);
1da177e4
LT
1515 return 1;
1516 }
1517
1518 /* Apple adds 60ns to wrDataSetup on reads */
1519 if (ata4 && (pmif->timings[unit] & TR_66_UDMA_EN)) {
22981694 1520 writel(pmif->timings[unit] + (write ? 0 : 0x00800000UL),
1da177e4
LT
1521 PMAC_IDE_REG(IDE_TIMING_CONFIG));
1522 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
1523 }
1524
1525 drive->waiting_for_dma = 1;
1526
1527 return 0;
1528}
1529
1da177e4
LT
1530/*
1531 * Kick the DMA controller into life after the DMA command has been issued
1532 * to the drive.
1533 */
aacaf9bd 1534static void
1da177e4
LT
1535pmac_ide_dma_start(ide_drive_t *drive)
1536{
7b8797ac
BZ
1537 ide_hwif_t *hwif = drive->hwif;
1538 pmac_ide_hwif_t *pmif =
1539 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
1540 volatile struct dbdma_regs __iomem *dma;
1541
1542 dma = pmif->dma_regs;
1543
1544 writel((RUN << 16) | RUN, &dma->control);
1545 /* Make sure it gets to the controller right now */
1546 (void)readl(&dma->control);
1547}
1548
1549/*
1550 * After a DMA transfer, make sure the controller is stopped
1551 */
aacaf9bd 1552static int
1da177e4
LT
1553pmac_ide_dma_end (ide_drive_t *drive)
1554{
7b8797ac
BZ
1555 ide_hwif_t *hwif = drive->hwif;
1556 pmac_ide_hwif_t *pmif =
1557 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
9055ba3e 1558 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
1da177e4 1559 u32 dstat;
1da177e4
LT
1560
1561 drive->waiting_for_dma = 0;
1562 dstat = readl(&dma->status);
1563 writel(((RUN|WAKE|DEAD) << 16), &dma->control);
f5e0b5ec
BZ
1564
1565 ide_destroy_dmatable(drive);
1566
1da177e4
LT
1567 /* verify good dma status. we don't check for ACTIVE beeing 0. We should...
1568 * in theory, but with ATAPI decices doing buffer underruns, that would
1569 * cause us to disable DMA, which isn't what we want
1570 */
1571 return (dstat & (RUN|DEAD)) != RUN;
1572}
1573
1574/*
1575 * Check out that the interrupt we got was for us. We can't always know this
1576 * for sure with those Apple interfaces (well, we could on the recent ones but
1577 * that's not implemented yet), on the other hand, we don't have shared interrupts
1578 * so it's not really a problem
1579 */
aacaf9bd 1580static int
1da177e4
LT
1581pmac_ide_dma_test_irq (ide_drive_t *drive)
1582{
7b8797ac
BZ
1583 ide_hwif_t *hwif = drive->hwif;
1584 pmac_ide_hwif_t *pmif =
1585 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
9055ba3e 1586 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
1da177e4
LT
1587 unsigned long status, timeout;
1588
1da177e4
LT
1589 /* We have to things to deal with here:
1590 *
1591 * - The dbdma won't stop if the command was started
1592 * but completed with an error without transferring all
1593 * datas. This happens when bad blocks are met during
1594 * a multi-block transfer.
1595 *
1596 * - The dbdma fifo hasn't yet finished flushing to
1597 * to system memory when the disk interrupt occurs.
1598 *
1599 */
1600
1601 /* If ACTIVE is cleared, the STOP command have passed and
1602 * transfer is complete.
1603 */
1604 status = readl(&dma->status);
1605 if (!(status & ACTIVE))
1606 return 1;
1da177e4
LT
1607
1608 /* If dbdma didn't execute the STOP command yet, the
1609 * active bit is still set. We consider that we aren't
1610 * sharing interrupts (which is hopefully the case with
1611 * those controllers) and so we just try to flush the
1612 * channel for pending data in the fifo
1613 */
1614 udelay(1);
1615 writel((FLUSH << 16) | FLUSH, &dma->control);
1616 timeout = 0;
1617 for (;;) {
1618 udelay(1);
1619 status = readl(&dma->status);
1620 if ((status & FLUSH) == 0)
1621 break;
1622 if (++timeout > 100) {
1623 printk(KERN_WARNING "ide%d, ide_dma_test_irq \
898ec223 1624 timeout flushing channel\n", hwif->index);
1da177e4
LT
1625 break;
1626 }
1627 }
1628 return 1;
1629}
1630
15ce926a 1631static void pmac_ide_dma_host_set(ide_drive_t *drive, int on)
1da177e4 1632{
1da177e4
LT
1633}
1634
841d2a9b
SS
1635static void
1636pmac_ide_dma_lost_irq (ide_drive_t *drive)
1da177e4 1637{
7b8797ac
BZ
1638 ide_hwif_t *hwif = drive->hwif;
1639 pmac_ide_hwif_t *pmif =
1640 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
9055ba3e
BZ
1641 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
1642 unsigned long status = readl(&dma->status);
1da177e4 1643
1da177e4 1644 printk(KERN_ERR "ide-pmac lost interrupt, dma status: %lx\n", status);
1da177e4
LT
1645}
1646
f37afdac 1647static const struct ide_dma_ops pmac_dma_ops = {
5e37bdc0
BZ
1648 .dma_host_set = pmac_ide_dma_host_set,
1649 .dma_setup = pmac_ide_dma_setup,
5e37bdc0
BZ
1650 .dma_start = pmac_ide_dma_start,
1651 .dma_end = pmac_ide_dma_end,
1652 .dma_test_irq = pmac_ide_dma_test_irq,
1653 .dma_timeout = ide_dma_timeout,
1654 .dma_lost_irq = pmac_ide_dma_lost_irq,
1655};
1656
1da177e4
LT
1657/*
1658 * Allocate the data structures needed for using DMA with an interface
1659 * and fill the proper list of functions pointers
1660 */
0d071922
BZ
1661static int __devinit pmac_ide_init_dma(ide_hwif_t *hwif,
1662 const struct ide_port_info *d)
1da177e4 1663{
7b8797ac
BZ
1664 pmac_ide_hwif_t *pmif =
1665 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
36501650
BZ
1666 struct pci_dev *dev = to_pci_dev(hwif->dev);
1667
1da177e4
LT
1668 /* We won't need pci_dev if we switch to generic consistent
1669 * DMA routines ...
1670 */
0d071922 1671 if (dev == NULL || pmif->dma_regs == 0)
c413b9b9 1672 return -ENODEV;
1da177e4
LT
1673 /*
1674 * Allocate space for the DBDMA commands.
1675 * The +2 is +1 for the stop command and +1 to allow for
1676 * aligning the start address to a multiple of 16 bytes.
1677 */
1678 pmif->dma_table_cpu = (struct dbdma_cmd*)pci_alloc_consistent(
36501650 1679 dev,
1da177e4
LT
1680 (MAX_DCMDS + 2) * sizeof(struct dbdma_cmd),
1681 &hwif->dmatable_dma);
1682 if (pmif->dma_table_cpu == NULL) {
1683 printk(KERN_ERR "%s: unable to allocate DMA command list\n",
1684 hwif->name);
c413b9b9 1685 return -ENOMEM;
1da177e4
LT
1686 }
1687
4f52a329
BZ
1688 hwif->sg_max_nents = MAX_DCMDS;
1689
c413b9b9 1690 return 0;
1da177e4 1691}
ade2daf9
BZ
1692
1693module_init(pmac_ide_probe);
de9facbf
AB
1694
1695MODULE_LICENSE("GPL");