sis5513: clear prefetch and postwrite for ATAPI devices
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / ide / pci / siimage.c
CommitLineData
1da177e4 1/*
ffe5415c 2 * linux/drivers/ide/pci/siimage.c Version 1.16 Jul 13 2007
1da177e4
LT
3 *
4 * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
5 * Copyright (C) 2003 Red Hat <alan@redhat.com>
075cb655 6 * Copyright (C) 2007 MontaVista Software, Inc.
328dcbb6 7 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
1da177e4
LT
8 *
9 * May be copied or modified under the terms of the GNU General Public License
10 *
bf4c796d
JG
11 * Documentation for CMD680:
12 * http://gkernel.sourceforge.net/specs/sii/sii-0680a-v1.31.pdf.bz2
13 *
14 * Documentation for SiI 3112:
15 * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
16 *
17 * Errata and other documentation only available under NDA.
1da177e4
LT
18 *
19 *
20 * FAQ Items:
21 * If you are using Marvell SATA-IDE adapters with Maxtor drives
22 * ensure the system is set up for ATA100/UDMA5 not UDMA6.
23 *
24 * If you are using WD drives with SATA bridges you must set the
25 * drive to "Single". "Master" will hang
26 *
27 * If you have strange problems with nVidia chipset systems please
28 * see the SI support documentation and update your system BIOS
29 * if neccessary
8693d3e4
AC
30 *
31 * The Dell DRAC4 has some interesting features including effectively hot
32 * unplugging/replugging the virtual CD interface when the DRAC is reset.
33 * This often causes drivers/ide/siimage to panic but is ok with the rather
34 * smarter code in libata.
328dcbb6
BZ
35 *
36 * TODO:
37 * - IORDY fixes
38 * - VDMA support
1da177e4
LT
39 */
40
1da177e4
LT
41#include <linux/types.h>
42#include <linux/module.h>
43#include <linux/pci.h>
44#include <linux/delay.h>
45#include <linux/hdreg.h>
46#include <linux/ide.h>
47#include <linux/init.h>
48
49#include <asm/io.h>
50
1da177e4
LT
51/**
52 * pdev_is_sata - check if device is SATA
53 * @pdev: PCI device to check
54 *
55 * Returns true if this is a SATA controller
56 */
57
58static int pdev_is_sata(struct pci_dev *pdev)
59{
60 switch(pdev->device)
61 {
62 case PCI_DEVICE_ID_SII_3112:
63 case PCI_DEVICE_ID_SII_1210SA:
64 return 1;
65 case PCI_DEVICE_ID_SII_680:
66 return 0;
67 }
68 BUG();
69 return 0;
70}
71
72/**
73 * is_sata - check if hwif is SATA
74 * @hwif: interface to check
75 *
76 * Returns true if this is a SATA controller
77 */
78
79static inline int is_sata(ide_hwif_t *hwif)
80{
81 return pdev_is_sata(hwif->pci_dev);
82}
83
84/**
85 * siimage_selreg - return register base
86 * @hwif: interface
87 * @r: config offset
88 *
89 * Turn a config register offset into the right address in either
90 * PCI space or MMIO space to access the control register in question
91 * Thankfully this is a configuration operation so isnt performance
92 * criticial.
93 */
94
95static unsigned long siimage_selreg(ide_hwif_t *hwif, int r)
96{
97 unsigned long base = (unsigned long)hwif->hwif_data;
98 base += 0xA0 + r;
99 if(hwif->mmio)
100 base += (hwif->channel << 6);
101 else
102 base += (hwif->channel << 4);
103 return base;
104}
105
106/**
107 * siimage_seldev - return register base
108 * @hwif: interface
109 * @r: config offset
110 *
111 * Turn a config register offset into the right address in either
112 * PCI space or MMIO space to access the control register in question
113 * including accounting for the unit shift.
114 */
115
116static inline unsigned long siimage_seldev(ide_drive_t *drive, int r)
117{
118 ide_hwif_t *hwif = HWIF(drive);
119 unsigned long base = (unsigned long)hwif->hwif_data;
120 base += 0xA0 + r;
121 if(hwif->mmio)
122 base += (hwif->channel << 6);
123 else
124 base += (hwif->channel << 4);
125 base |= drive->select.b.unit << drive->select.b.unit;
126 return base;
127}
128
129/**
2d5eaa6d
BZ
130 * sil_udma_filter - compute UDMA mask
131 * @drive: IDE device
132 *
133 * Compute the available UDMA speeds for the device on the interface.
1da177e4 134 *
1da177e4 135 * For the CMD680 this depends on the clocking mode (scsc), for the
2d5eaa6d 136 * SI3112 SATA controller life is a bit simpler.
1da177e4 137 */
2d5eaa6d
BZ
138
139static u8 sil_udma_filter(ide_drive_t *drive)
1da177e4 140{
2d5eaa6d 141 ide_hwif_t *hwif = drive->hwif;
1da177e4 142 unsigned long base = (unsigned long) hwif->hwif_data;
2d5eaa6d 143 u8 mask = 0, scsc = 0;
1da177e4
LT
144
145 if (hwif->mmio)
146 scsc = hwif->INB(base + 0x4A);
147 else
148 pci_read_config_byte(hwif->pci_dev, 0x8A, &scsc);
149
2d5eaa6d
BZ
150 if (is_sata(hwif)) {
151 mask = strstr(drive->id->model, "Maxtor") ? 0x3f : 0x7f;
152 goto out;
1da177e4 153 }
2d5eaa6d 154
1da177e4 155 if ((scsc & 0x30) == 0x10) /* 133 */
2d5eaa6d 156 mask = 0x7f;
1da177e4 157 else if ((scsc & 0x30) == 0x20) /* 2xPCI */
2d5eaa6d 158 mask = 0x7f;
1da177e4 159 else if ((scsc & 0x30) == 0x00) /* 100 */
2d5eaa6d 160 mask = 0x3f;
1da177e4
LT
161 else /* Disabled ? */
162 BUG();
2d5eaa6d
BZ
163out:
164 return mask;
1da177e4
LT
165}
166
167/**
88b2b32b
BZ
168 * sil_set_pio_mode - set host controller for PIO mode
169 * @drive: drive
170 * @pio: PIO mode number
1da177e4
LT
171 *
172 * Load the timing settings for this device mode into the
173 * controller. If we are in PIO mode 3 or 4 turn on IORDY
174 * monitoring (bit 9). The TF timing is bits 31:16
175 */
328dcbb6 176
88b2b32b 177static void sil_set_pio_mode(ide_drive_t *drive, u8 pio)
1da177e4 178{
328dcbb6
BZ
179 const u16 tf_speed[] = { 0x328a, 0x2283, 0x1281, 0x10c3, 0x10c1 };
180 const u16 data_speed[] = { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
181
1da177e4 182 ide_hwif_t *hwif = HWIF(drive);
328dcbb6 183 ide_drive_t *pair = &hwif->drives[drive->dn ^ 1];
1da177e4
LT
184 u32 speedt = 0;
185 u16 speedp = 0;
186 unsigned long addr = siimage_seldev(drive, 0x04);
187 unsigned long tfaddr = siimage_selreg(hwif, 0x02);
ffe5415c 188 unsigned long base = (unsigned long)hwif->hwif_data;
328dcbb6 189 u8 tf_pio = pio;
ffe5415c
BZ
190 u8 addr_mask = hwif->channel ? (hwif->mmio ? 0xF4 : 0x84)
191 : (hwif->mmio ? 0xB4 : 0x80);
192 u8 mode = 0;
193 u8 unit = drive->select.b.unit;
328dcbb6
BZ
194
195 /* trim *taskfile* PIO to the slowest of the master/slave */
196 if (pair->present) {
2134758d 197 u8 pair_pio = ide_get_best_pio_mode(pair, 255, 4);
328dcbb6
BZ
198
199 if (pair_pio < tf_pio)
200 tf_pio = pair_pio;
1da177e4 201 }
075cb655 202
328dcbb6
BZ
203 /* cheat for now and use the docs */
204 speedp = data_speed[pio];
205 speedt = tf_speed[tf_pio];
206
075cb655
SS
207 if (hwif->mmio) {
208 hwif->OUTW(speedp, addr);
209 hwif->OUTW(speedt, tfaddr);
1da177e4 210 /* Now set up IORDY */
328dcbb6 211 if (pio > 2)
1da177e4
LT
212 hwif->OUTW(hwif->INW(tfaddr-2)|0x200, tfaddr-2);
213 else
214 hwif->OUTW(hwif->INW(tfaddr-2)&~0x200, tfaddr-2);
ffe5415c
BZ
215
216 mode = hwif->INB(base + addr_mask);
217 mode &= ~(unit ? 0x30 : 0x03);
218 mode |= (unit ? 0x10 : 0x01);
219 hwif->OUTB(mode, base + addr_mask);
075cb655 220 } else {
1da177e4
LT
221 pci_write_config_word(hwif->pci_dev, addr, speedp);
222 pci_write_config_word(hwif->pci_dev, tfaddr, speedt);
223 pci_read_config_word(hwif->pci_dev, tfaddr-2, &speedp);
224 speedp &= ~0x200;
225 /* Set IORDY for mode 3 or 4 */
328dcbb6 226 if (pio > 2)
1da177e4
LT
227 speedp |= 0x200;
228 pci_write_config_word(hwif->pci_dev, tfaddr-2, speedp);
ffe5415c
BZ
229
230 pci_read_config_byte(hwif->pci_dev, addr_mask, &mode);
231 mode &= ~(unit ? 0x30 : 0x03);
232 mode |= (unit ? 0x10 : 0x01);
233 pci_write_config_byte(hwif->pci_dev, addr_mask, mode);
1da177e4
LT
234 }
235}
236
1da177e4 237/**
88b2b32b
BZ
238 * sil_set_dma_mode - set host controller for DMA mode
239 * @drive: drive
240 * @speed: DMA mode
1da177e4 241 *
88b2b32b 242 * Tune the SiI chipset for the desired DMA mode.
1da177e4 243 */
f212ff28 244
88b2b32b 245static void sil_set_dma_mode(ide_drive_t *drive, const u8 speed)
1da177e4
LT
246{
247 u8 ultra6[] = { 0x0F, 0x0B, 0x07, 0x05, 0x03, 0x02, 0x01 };
248 u8 ultra5[] = { 0x0C, 0x07, 0x05, 0x04, 0x02, 0x01 };
249 u16 dma[] = { 0x2208, 0x10C2, 0x10C1 };
250
251 ide_hwif_t *hwif = HWIF(drive);
252 u16 ultra = 0, multi = 0;
253 u8 mode = 0, unit = drive->select.b.unit;
1da177e4
LT
254 unsigned long base = (unsigned long)hwif->hwif_data;
255 u8 scsc = 0, addr_mask = ((hwif->channel) ?
256 ((hwif->mmio) ? 0xF4 : 0x84) :
257 ((hwif->mmio) ? 0xB4 : 0x80));
258
259 unsigned long ma = siimage_seldev(drive, 0x08);
260 unsigned long ua = siimage_seldev(drive, 0x0C);
261
262 if (hwif->mmio) {
263 scsc = hwif->INB(base + 0x4A);
264 mode = hwif->INB(base + addr_mask);
265 multi = hwif->INW(ma);
266 ultra = hwif->INW(ua);
267 } else {
268 pci_read_config_byte(hwif->pci_dev, 0x8A, &scsc);
269 pci_read_config_byte(hwif->pci_dev, addr_mask, &mode);
270 pci_read_config_word(hwif->pci_dev, ma, &multi);
271 pci_read_config_word(hwif->pci_dev, ua, &ultra);
272 }
273
274 mode &= ~((unit) ? 0x30 : 0x03);
275 ultra &= ~0x3F;
276 scsc = ((scsc & 0x30) == 0x00) ? 0 : 1;
277
278 scsc = is_sata(hwif) ? 1 : scsc;
279
280 switch(speed) {
1da177e4
LT
281 case XFER_MW_DMA_2:
282 case XFER_MW_DMA_1:
283 case XFER_MW_DMA_0:
284 multi = dma[speed - XFER_MW_DMA_0];
285 mode |= ((unit) ? 0x20 : 0x02);
1da177e4
LT
286 break;
287 case XFER_UDMA_6:
288 case XFER_UDMA_5:
289 case XFER_UDMA_4:
290 case XFER_UDMA_3:
291 case XFER_UDMA_2:
292 case XFER_UDMA_1:
293 case XFER_UDMA_0:
294 multi = dma[2];
295 ultra |= ((scsc) ? (ultra6[speed - XFER_UDMA_0]) :
296 (ultra5[speed - XFER_UDMA_0]));
297 mode |= ((unit) ? 0x30 : 0x03);
1da177e4
LT
298 break;
299 default:
88b2b32b 300 return;
1da177e4
LT
301 }
302
303 if (hwif->mmio) {
304 hwif->OUTB(mode, base + addr_mask);
305 hwif->OUTW(multi, ma);
306 hwif->OUTW(ultra, ua);
307 } else {
308 pci_write_config_byte(hwif->pci_dev, addr_mask, mode);
309 pci_write_config_word(hwif->pci_dev, ma, multi);
310 pci_write_config_word(hwif->pci_dev, ua, ultra);
311 }
1da177e4
LT
312}
313
1da177e4
LT
314/* returns 1 if dma irq issued, 0 otherwise */
315static int siimage_io_ide_dma_test_irq (ide_drive_t *drive)
316{
317 ide_hwif_t *hwif = HWIF(drive);
318 u8 dma_altstat = 0;
319 unsigned long addr = siimage_selreg(hwif, 1);
320
321 /* return 1 if INTR asserted */
322 if ((hwif->INB(hwif->dma_status) & 4) == 4)
323 return 1;
324
325 /* return 1 if Device INTR asserted */
326 pci_read_config_byte(hwif->pci_dev, addr, &dma_altstat);
327 if (dma_altstat & 8)
328 return 0; //return 1;
329 return 0;
330}
331
1da177e4
LT
332/**
333 * siimage_mmio_ide_dma_test_irq - check we caused an IRQ
334 * @drive: drive we are testing
335 *
336 * Check if we caused an IDE DMA interrupt. We may also have caused
337 * SATA status interrupts, if so we clean them up and continue.
338 */
339
340static int siimage_mmio_ide_dma_test_irq (ide_drive_t *drive)
341{
342 ide_hwif_t *hwif = HWIF(drive);
343 unsigned long base = (unsigned long)hwif->hwif_data;
344 unsigned long addr = siimage_selreg(hwif, 0x1);
345
346 if (SATA_ERROR_REG) {
0ecdca26 347 u32 ext_stat = readl((void __iomem *)(base + 0x10));
1da177e4
LT
348 u8 watchdog = 0;
349 if (ext_stat & ((hwif->channel) ? 0x40 : 0x10)) {
0ecdca26
BZ
350 u32 sata_error = readl((void __iomem *)SATA_ERROR_REG);
351 writel(sata_error, (void __iomem *)SATA_ERROR_REG);
1da177e4 352 watchdog = (sata_error & 0x00680000) ? 1 : 0;
1da177e4
LT
353 printk(KERN_WARNING "%s: sata_error = 0x%08x, "
354 "watchdog = %d, %s\n",
355 drive->name, sata_error, watchdog,
356 __FUNCTION__);
1da177e4
LT
357
358 } else {
359 watchdog = (ext_stat & 0x8000) ? 1 : 0;
360 }
361 ext_stat >>= 16;
362
363 if (!(ext_stat & 0x0404) && !watchdog)
364 return 0;
365 }
366
367 /* return 1 if INTR asserted */
0ecdca26 368 if ((readb((void __iomem *)hwif->dma_status) & 0x04) == 0x04)
1da177e4
LT
369 return 1;
370
371 /* return 1 if Device INTR asserted */
0ecdca26 372 if ((readb((void __iomem *)addr) & 8) == 8)
1da177e4
LT
373 return 0; //return 1;
374
375 return 0;
376}
377
378/**
379 * siimage_busproc - bus isolation ioctl
380 * @drive: drive to isolate/restore
381 * @state: bus state to set
382 *
383 * Used by the SII3112 to handle bus isolation. As this is a
384 * SATA controller the work required is quite limited, we
385 * just have to clean up the statistics
386 */
387
388static int siimage_busproc (ide_drive_t * drive, int state)
389{
390 ide_hwif_t *hwif = HWIF(drive);
391 u32 stat_config = 0;
392 unsigned long addr = siimage_selreg(hwif, 0);
393
0ecdca26
BZ
394 if (hwif->mmio)
395 stat_config = readl((void __iomem *)addr);
396 else
1da177e4
LT
397 pci_read_config_dword(hwif->pci_dev, addr, &stat_config);
398
399 switch (state) {
400 case BUSSTATE_ON:
401 hwif->drives[0].failures = 0;
402 hwif->drives[1].failures = 0;
403 break;
404 case BUSSTATE_OFF:
405 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
406 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
407 break;
408 case BUSSTATE_TRISTATE:
409 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
410 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
411 break;
412 default:
413 return -EINVAL;
414 }
415 hwif->bus_state = state;
416 return 0;
417}
418
419/**
420 * siimage_reset_poll - wait for sata reset
421 * @drive: drive we are resetting
422 *
423 * Poll the SATA phy and see whether it has come back from the dead
424 * yet.
425 */
426
427static int siimage_reset_poll (ide_drive_t *drive)
428{
429 if (SATA_STATUS_REG) {
430 ide_hwif_t *hwif = HWIF(drive);
431
0ecdca26
BZ
432 /* SATA_STATUS_REG is valid only when in MMIO mode */
433 if ((readl((void __iomem *)SATA_STATUS_REG) & 0x03) != 0x03) {
1da177e4 434 printk(KERN_WARNING "%s: reset phy dead, status=0x%08x\n",
0ecdca26 435 hwif->name, readl((void __iomem *)SATA_STATUS_REG));
1da177e4
LT
436 HWGROUP(drive)->polling = 0;
437 return ide_started;
438 }
439 return 0;
440 } else {
441 return 0;
442 }
443}
444
445/**
446 * siimage_pre_reset - reset hook
447 * @drive: IDE device being reset
448 *
449 * For the SATA devices we need to handle recalibration/geometry
450 * differently
451 */
452
453static void siimage_pre_reset (ide_drive_t *drive)
454{
455 if (drive->media != ide_disk)
456 return;
457
458 if (is_sata(HWIF(drive)))
459 {
460 drive->special.b.set_geometry = 0;
461 drive->special.b.recalibrate = 0;
462 }
463}
464
465/**
466 * siimage_reset - reset a device on an siimage controller
467 * @drive: drive to reset
468 *
469 * Perform a controller level reset fo the device. For
470 * SATA we must also check the PHY.
471 */
472
473static void siimage_reset (ide_drive_t *drive)
474{
475 ide_hwif_t *hwif = HWIF(drive);
476 u8 reset = 0;
477 unsigned long addr = siimage_selreg(hwif, 0);
478
479 if (hwif->mmio) {
480 reset = hwif->INB(addr);
481 hwif->OUTB((reset|0x03), addr);
482 /* FIXME:posting */
483 udelay(25);
484 hwif->OUTB(reset, addr);
485 (void) hwif->INB(addr);
486 } else {
487 pci_read_config_byte(hwif->pci_dev, addr, &reset);
488 pci_write_config_byte(hwif->pci_dev, addr, reset|0x03);
489 udelay(25);
490 pci_write_config_byte(hwif->pci_dev, addr, reset);
491 pci_read_config_byte(hwif->pci_dev, addr, &reset);
492 }
493
494 if (SATA_STATUS_REG) {
0ecdca26
BZ
495 /* SATA_STATUS_REG is valid only when in MMIO mode */
496 u32 sata_stat = readl((void __iomem *)SATA_STATUS_REG);
1da177e4
LT
497 printk(KERN_WARNING "%s: reset phy, status=0x%08x, %s\n",
498 hwif->name, sata_stat, __FUNCTION__);
499 if (!(sata_stat)) {
500 printk(KERN_WARNING "%s: reset phy dead, status=0x%08x\n",
501 hwif->name, sata_stat);
502 drive->failures++;
503 }
504 }
505
506}
507
508/**
509 * proc_reports_siimage - add siimage controller to proc
510 * @dev: PCI device
511 * @clocking: SCSC value
512 * @name: controller name
513 *
514 * Report the clocking mode of the controller and add it to
515 * the /proc interface layer
516 */
517
518static void proc_reports_siimage (struct pci_dev *dev, u8 clocking, const char *name)
519{
520 if (!pdev_is_sata(dev)) {
521 printk(KERN_INFO "%s: BASE CLOCK ", name);
522 clocking &= 0x03;
523 switch (clocking) {
524 case 0x03: printk("DISABLED!\n"); break;
525 case 0x02: printk("== 2X PCI\n"); break;
526 case 0x01: printk("== 133\n"); break;
527 case 0x00: printk("== 100\n"); break;
528 }
529 }
530}
531
532/**
533 * setup_mmio_siimage - switch an SI controller into MMIO
534 * @dev: PCI device we are configuring
535 * @name: device name
536 *
537 * Attempt to put the device into mmio mode. There are some slight
538 * complications here with certain systems where the mmio bar isnt
539 * mapped so we have to be sure we can fall back to I/O.
540 */
541
542static unsigned int setup_mmio_siimage (struct pci_dev *dev, const char *name)
543{
544 unsigned long bar5 = pci_resource_start(dev, 5);
545 unsigned long barsize = pci_resource_len(dev, 5);
546 u8 tmpbyte = 0;
547 void __iomem *ioaddr;
d868dd19 548 u32 tmp, irq_mask;
1da177e4
LT
549
550 /*
551 * Drop back to PIO if we can't map the mmio. Some
552 * systems seem to get terminally confused in the PCI
553 * spaces.
554 */
555
556 if(!request_mem_region(bar5, barsize, name))
557 {
558 printk(KERN_WARNING "siimage: IDE controller MMIO ports not available.\n");
559 return 0;
560 }
561
562 ioaddr = ioremap(bar5, barsize);
563
564 if (ioaddr == NULL)
565 {
566 release_mem_region(bar5, barsize);
567 return 0;
568 }
569
570 pci_set_master(dev);
571 pci_set_drvdata(dev, (void *) ioaddr);
572
573 if (pdev_is_sata(dev)) {
d868dd19
JL
574 /* make sure IDE0/1 interrupts are not masked */
575 irq_mask = (1 << 22) | (1 << 23);
576 tmp = readl(ioaddr + 0x48);
577 if (tmp & irq_mask) {
578 tmp &= ~irq_mask;
579 writel(tmp, ioaddr + 0x48);
580 readl(ioaddr + 0x48); /* flush */
581 }
1da177e4
LT
582 writel(0, ioaddr + 0x148);
583 writel(0, ioaddr + 0x1C8);
584 }
585
586 writeb(0, ioaddr + 0xB4);
587 writeb(0, ioaddr + 0xF4);
588 tmpbyte = readb(ioaddr + 0x4A);
589
590 switch(tmpbyte & 0x30) {
591 case 0x00:
592 /* In 100 MHz clocking, try and switch to 133 */
593 writeb(tmpbyte|0x10, ioaddr + 0x4A);
594 break;
595 case 0x10:
596 /* On 133Mhz clocking */
597 break;
598 case 0x20:
599 /* On PCIx2 clocking */
600 break;
601 case 0x30:
602 /* Clocking is disabled */
603 /* 133 clock attempt to force it on */
604 writeb(tmpbyte & ~0x20, ioaddr + 0x4A);
605 break;
606 }
607
608 writeb( 0x72, ioaddr + 0xA1);
609 writew( 0x328A, ioaddr + 0xA2);
610 writel(0x62DD62DD, ioaddr + 0xA4);
611 writel(0x43924392, ioaddr + 0xA8);
612 writel(0x40094009, ioaddr + 0xAC);
613 writeb( 0x72, ioaddr + 0xE1);
614 writew( 0x328A, ioaddr + 0xE2);
615 writel(0x62DD62DD, ioaddr + 0xE4);
616 writel(0x43924392, ioaddr + 0xE8);
617 writel(0x40094009, ioaddr + 0xEC);
618
619 if (pdev_is_sata(dev)) {
620 writel(0xFFFF0000, ioaddr + 0x108);
621 writel(0xFFFF0000, ioaddr + 0x188);
622 writel(0x00680000, ioaddr + 0x148);
623 writel(0x00680000, ioaddr + 0x1C8);
624 }
625
626 tmpbyte = readb(ioaddr + 0x4A);
627
628 proc_reports_siimage(dev, (tmpbyte>>4), name);
629 return 1;
630}
631
632/**
633 * init_chipset_siimage - set up an SI device
634 * @dev: PCI device
635 * @name: device name
636 *
637 * Perform the initial PCI set up for this device. Attempt to switch
638 * to 133MHz clocking if the system isn't already set up to do it.
639 */
640
641static unsigned int __devinit init_chipset_siimage(struct pci_dev *dev, const char *name)
642{
643 u32 class_rev = 0;
644 u8 tmpbyte = 0;
645 u8 BA5_EN = 0;
646
647 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
648 class_rev &= 0xff;
649 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (class_rev) ? 1 : 255);
650
651 pci_read_config_byte(dev, 0x8A, &BA5_EN);
652 if ((BA5_EN & 0x01) || (pci_resource_start(dev, 5))) {
653 if (setup_mmio_siimage(dev, name)) {
654 return 0;
655 }
656 }
657
658 pci_write_config_byte(dev, 0x80, 0x00);
659 pci_write_config_byte(dev, 0x84, 0x00);
660 pci_read_config_byte(dev, 0x8A, &tmpbyte);
661 switch(tmpbyte & 0x30) {
662 case 0x00:
663 /* 133 clock attempt to force it on */
664 pci_write_config_byte(dev, 0x8A, tmpbyte|0x10);
665 case 0x30:
666 /* if clocking is disabled */
667 /* 133 clock attempt to force it on */
668 pci_write_config_byte(dev, 0x8A, tmpbyte & ~0x20);
669 case 0x10:
670 /* 133 already */
671 break;
672 case 0x20:
673 /* BIOS set PCI x2 clocking */
674 break;
675 }
676
677 pci_read_config_byte(dev, 0x8A, &tmpbyte);
678
679 pci_write_config_byte(dev, 0xA1, 0x72);
680 pci_write_config_word(dev, 0xA2, 0x328A);
681 pci_write_config_dword(dev, 0xA4, 0x62DD62DD);
682 pci_write_config_dword(dev, 0xA8, 0x43924392);
683 pci_write_config_dword(dev, 0xAC, 0x40094009);
684 pci_write_config_byte(dev, 0xB1, 0x72);
685 pci_write_config_word(dev, 0xB2, 0x328A);
686 pci_write_config_dword(dev, 0xB4, 0x62DD62DD);
687 pci_write_config_dword(dev, 0xB8, 0x43924392);
688 pci_write_config_dword(dev, 0xBC, 0x40094009);
689
690 proc_reports_siimage(dev, (tmpbyte>>4), name);
691 return 0;
692}
693
694/**
695 * init_mmio_iops_siimage - set up the iops for MMIO
696 * @hwif: interface to set up
697 *
698 * The basic setup here is fairly simple, we can use standard MMIO
699 * operations. However we do have to set the taskfile register offsets
700 * by hand as there isnt a standard defined layout for them this
701 * time.
702 *
703 * The hardware supports buffered taskfiles and also some rather nice
19c1ef5f 704 * extended PRD tables. For better SI3112 support use the libata driver
1da177e4
LT
705 */
706
707static void __devinit init_mmio_iops_siimage(ide_hwif_t *hwif)
708{
709 struct pci_dev *dev = hwif->pci_dev;
710 void *addr = pci_get_drvdata(dev);
711 u8 ch = hwif->channel;
712 hw_regs_t hw;
713 unsigned long base;
714
715 /*
716 * Fill in the basic HWIF bits
717 */
718
719 default_hwif_mmiops(hwif);
720 hwif->hwif_data = addr;
721
722 /*
723 * Now set up the hw. We have to do this ourselves as
59c51591 724 * the MMIO layout isnt the same as the standard port
1da177e4
LT
725 * based I/O
726 */
727
728 memset(&hw, 0, sizeof(hw_regs_t));
729
730 base = (unsigned long)addr;
731 if (ch)
732 base += 0xC0;
733 else
734 base += 0x80;
735
736 /*
737 * The buffered task file doesn't have status/control
738 * so we can't currently use it sanely since we want to
739 * use LBA48 mode.
740 */
1da177e4
LT
741 hw.io_ports[IDE_DATA_OFFSET] = base;
742 hw.io_ports[IDE_ERROR_OFFSET] = base + 1;
743 hw.io_ports[IDE_NSECTOR_OFFSET] = base + 2;
744 hw.io_ports[IDE_SECTOR_OFFSET] = base + 3;
745 hw.io_ports[IDE_LCYL_OFFSET] = base + 4;
746 hw.io_ports[IDE_HCYL_OFFSET] = base + 5;
747 hw.io_ports[IDE_SELECT_OFFSET] = base + 6;
748 hw.io_ports[IDE_STATUS_OFFSET] = base + 7;
749 hw.io_ports[IDE_CONTROL_OFFSET] = base + 10;
750
751 hw.io_ports[IDE_IRQ_OFFSET] = 0;
752
753 if (pdev_is_sata(dev)) {
754 base = (unsigned long)addr;
755 if (ch)
756 base += 0x80;
757 hwif->sata_scr[SATA_STATUS_OFFSET] = base + 0x104;
758 hwif->sata_scr[SATA_ERROR_OFFSET] = base + 0x108;
759 hwif->sata_scr[SATA_CONTROL_OFFSET] = base + 0x100;
760 hwif->sata_misc[SATA_MISC_OFFSET] = base + 0x140;
761 hwif->sata_misc[SATA_PHY_OFFSET] = base + 0x144;
762 hwif->sata_misc[SATA_IEN_OFFSET] = base + 0x148;
763 }
764
765 hw.irq = hwif->pci_dev->irq;
766
767 memcpy(&hwif->hw, &hw, sizeof(hw));
768 memcpy(hwif->io_ports, hwif->hw.io_ports, sizeof(hwif->hw.io_ports));
769
770 hwif->irq = hw.irq;
771
772 base = (unsigned long) addr;
773
1da177e4 774 hwif->dma_base = base + (ch ? 0x08 : 0x00);
2ad1e558
BZ
775
776 hwif->mmio = 1;
1da177e4
LT
777}
778
779static int is_dev_seagate_sata(ide_drive_t *drive)
780{
781 const char *s = &drive->id->model[0];
782 unsigned len;
783
784 if (!drive->present)
785 return 0;
786
787 len = strnlen(s, sizeof(drive->id->model));
788
789 if ((len > 4) && (!memcmp(s, "ST", 2))) {
790 if ((!memcmp(s + len - 2, "AS", 2)) ||
791 (!memcmp(s + len - 3, "ASL", 3))) {
792 printk(KERN_INFO "%s: applying pessimistic Seagate "
793 "errata fix\n", drive->name);
794 return 1;
795 }
796 }
797 return 0;
798}
799
800/**
801 * siimage_fixup - post probe fixups
802 * @hwif: interface to fix up
803 *
804 * Called after drive probe we use this to decide whether the
805 * Seagate fixup must be applied. This used to be in init_iops but
806 * that can occur before we know what drives are present.
807 */
808
809static void __devinit siimage_fixup(ide_hwif_t *hwif)
810{
811 /* Try and raise the rqsize */
812 if (!is_sata(hwif) || !is_dev_seagate_sata(&hwif->drives[0]))
813 hwif->rqsize = 128;
814}
815
816/**
817 * init_iops_siimage - set up iops
818 * @hwif: interface to set up
819 *
820 * Do the basic setup for the SIIMAGE hardware interface
821 * and then do the MMIO setup if we can. This is the first
822 * look in we get for setting up the hwif so that we
823 * can get the iops right before using them.
824 */
825
826static void __devinit init_iops_siimage(ide_hwif_t *hwif)
827{
828 struct pci_dev *dev = hwif->pci_dev;
829 u32 class_rev = 0;
830
831 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
832 class_rev &= 0xff;
833
834 hwif->hwif_data = NULL;
835
836 /* Pessimal until we finish probing */
837 hwif->rqsize = 15;
838
839 if (pci_get_drvdata(dev) == NULL)
840 return;
841 init_mmio_iops_siimage(hwif);
842}
843
844/**
845 * ata66_siimage - check for 80 pin cable
846 * @hwif: interface to check
847 *
848 * Check for the presence of an ATA66 capable cable on the
849 * interface.
850 */
851
49521f97 852static u8 __devinit ata66_siimage(ide_hwif_t *hwif)
1da177e4
LT
853{
854 unsigned long addr = siimage_selreg(hwif, 0);
49521f97
BZ
855 u8 ata66 = 0;
856
857 if (pci_get_drvdata(hwif->pci_dev) == NULL)
1da177e4 858 pci_read_config_byte(hwif->pci_dev, addr, &ata66);
49521f97
BZ
859 else
860 ata66 = hwif->INB(addr);
1da177e4 861
49521f97 862 return (ata66 & 0x01) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
1da177e4
LT
863}
864
865/**
866 * init_hwif_siimage - set up hwif structs
867 * @hwif: interface to set up
868 *
869 * We do the basic set up of the interface structure. The SIIMAGE
870 * requires several custom handlers so we override the default
871 * ide DMA handlers appropriately
872 */
873
874static void __devinit init_hwif_siimage(ide_hwif_t *hwif)
875{
876 hwif->autodma = 0;
877
878 hwif->resetproc = &siimage_reset;
26bcb879 879 hwif->set_pio_mode = &sil_set_pio_mode;
88b2b32b 880 hwif->set_dma_mode = &sil_set_dma_mode;
1da177e4
LT
881 hwif->reset_poll = &siimage_reset_poll;
882 hwif->pre_reset = &siimage_pre_reset;
2d5eaa6d 883 hwif->udma_filter = &sil_udma_filter;
1da177e4 884
19c1ef5f
AC
885 if(is_sata(hwif)) {
886 static int first = 1;
887
1da177e4
LT
888 hwif->busproc = &siimage_busproc;
889
19c1ef5f
AC
890 if (first) {
891 printk(KERN_INFO "siimage: For full SATA support you should use the libata sata_sil module.\n");
892 first = 0;
893 }
894 }
328dcbb6
BZ
895
896 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
897
898 if (hwif->dma_base == 0)
1da177e4 899 return;
1da177e4
LT
900
901 hwif->ultra_mask = 0x7f;
902 hwif->mwdma_mask = 0x07;
1da177e4
LT
903
904 if (!is_sata(hwif))
905 hwif->atapi_dma = 1;
906
49521f97
BZ
907 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
908 hwif->cbl = ata66_siimage(hwif);
1da177e4
LT
909
910 if (hwif->mmio) {
911 hwif->ide_dma_test_irq = &siimage_mmio_ide_dma_test_irq;
912 } else {
913 hwif->ide_dma_test_irq = & siimage_io_ide_dma_test_irq;
914 }
915
916 /*
917 * The BIOS often doesn't set up DMA on this controller
918 * so we always do it.
919 */
920
921 hwif->autodma = 1;
922 hwif->drives[0].autodma = hwif->autodma;
923 hwif->drives[1].autodma = hwif->autodma;
924}
925
926#define DECLARE_SII_DEV(name_str) \
927 { \
928 .name = name_str, \
929 .init_chipset = init_chipset_siimage, \
930 .init_iops = init_iops_siimage, \
931 .init_hwif = init_hwif_siimage, \
932 .fixup = siimage_fixup, \
1da177e4
LT
933 .autodma = AUTODMA, \
934 .bootable = ON_BOARD, \
4099d143 935 .pio_mask = ATA_PIO4, \
1da177e4
LT
936 }
937
938static ide_pci_device_t siimage_chipsets[] __devinitdata = {
939 /* 0 */ DECLARE_SII_DEV("SiI680"),
940 /* 1 */ DECLARE_SII_DEV("SiI3112 Serial ATA"),
941 /* 2 */ DECLARE_SII_DEV("Adaptec AAR-1210SA")
942};
943
944/**
945 * siimage_init_one - pci layer discovery entry
946 * @dev: PCI device
947 * @id: ident table entry
948 *
949 * Called by the PCI code when it finds an SI680 or SI3112 controller.
950 * We then use the IDE PCI generic helper to do most of the work.
951 */
952
953static int __devinit siimage_init_one(struct pci_dev *dev, const struct pci_device_id *id)
954{
955 return ide_setup_pci_device(dev, &siimage_chipsets[id->driver_data]);
956}
957
958static struct pci_device_id siimage_pci_tbl[] = {
28a2a3f5 959 { PCI_VENDOR_ID_CMD, PCI_DEVICE_ID_SII_680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1da177e4 960#ifdef CONFIG_BLK_DEV_IDE_SATA
28a2a3f5
AC
961 { PCI_VENDOR_ID_CMD, PCI_DEVICE_ID_SII_3112, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
962 { PCI_VENDOR_ID_CMD, PCI_DEVICE_ID_SII_1210SA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
1da177e4
LT
963#endif
964 { 0, },
965};
966MODULE_DEVICE_TABLE(pci, siimage_pci_tbl);
967
968static struct pci_driver driver = {
969 .name = "SiI_IDE",
970 .id_table = siimage_pci_tbl,
971 .probe = siimage_init_one,
972};
973
82ab1eec 974static int __init siimage_ide_init(void)
1da177e4
LT
975{
976 return ide_pci_register_driver(&driver);
977}
978
979module_init(siimage_ide_init);
980
981MODULE_AUTHOR("Andre Hedrick, Alan Cox");
982MODULE_DESCRIPTION("PCI driver module for SiI IDE");
983MODULE_LICENSE("GPL");