Merge git://git.kernel.org/pub/scm/linux/kernel/git/herbert/crypto-2.6
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / ide / pci / cs5520.c
CommitLineData
1da177e4
LT
1/*
2 * IDE tuning and bus mastering support for the CS5510/CS5520
3 * chipsets
4 *
5 * The CS5510/CS5520 are slightly unusual devices. Unlike the
6 * typical IDE controllers they do bus mastering with the drive in
7 * PIO mode and smarter silicon.
8 *
9 * The practical upshot of this is that we must always tune the
10 * drive for the right PIO mode. We must also ignore all the blacklists
11 * and the drive bus mastering DMA information.
12 *
13 * *** This driver is strictly experimental ***
14 *
15 * (c) Copyright Red Hat Inc 2002
16 *
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the
19 * Free Software Foundation; either version 2, or (at your option) any
20 * later version.
21 *
22 * This program is distributed in the hope that it will be useful, but
23 * WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
25 * General Public License for more details.
26 *
27 * For the avoidance of doubt the "preferred form" of this code is one which
28 * is in an open non patent encumbered format. Where cryptographic key signing
29 * forms part of the process of creating an executable the information
30 * including keys needed to generate an equivalently functional executable
31 * are deemed to be part of the source code.
32 *
33 */
34
1da177e4
LT
35#include <linux/module.h>
36#include <linux/types.h>
37#include <linux/kernel.h>
38#include <linux/delay.h>
39#include <linux/timer.h>
40#include <linux/mm.h>
41#include <linux/ioport.h>
42#include <linux/blkdev.h>
43#include <linux/hdreg.h>
44
45#include <linux/interrupt.h>
46#include <linux/init.h>
47#include <linux/pci.h>
48#include <linux/ide.h>
49#include <linux/dma-mapping.h>
50
51#include <asm/io.h>
52#include <asm/irq.h>
53
54struct pio_clocks
55{
56 int address;
57 int assert;
58 int recovery;
59};
60
61static struct pio_clocks cs5520_pio_clocks[]={
62 {3, 6, 11},
63 {2, 5, 6},
64 {1, 4, 3},
65 {1, 3, 2},
66 {1, 2, 1}
67};
68
8f4dd2e4 69static void cs5520_set_pio_mode(ide_drive_t *drive, const u8 pio)
1da177e4
LT
70{
71 ide_hwif_t *hwif = HWIF(drive);
72 struct pci_dev *pdev = hwif->pci_dev;
1da177e4 73 int controller = drive->dn > 1 ? 1 : 0;
8f4dd2e4 74 u8 reg;
f212ff28 75
1da177e4
LT
76 /* FIXME: if DMA = 1 do we need to set the DMA bit here ? */
77
78 /* 8bit CAT/CRT - 8bit command timing for channel */
79 pci_write_config_byte(pdev, 0x62 + controller,
80 (cs5520_pio_clocks[pio].recovery << 4) |
81 (cs5520_pio_clocks[pio].assert));
82
83 /* 0x64 - 16bit Primary, 0x68 - 16bit Secondary */
84
85 /* FIXME: should these use address ? */
86 /* Data read timing */
87 pci_write_config_byte(pdev, 0x64 + 4*controller + (drive->dn&1),
88 (cs5520_pio_clocks[pio].recovery << 4) |
89 (cs5520_pio_clocks[pio].assert));
90 /* Write command timing */
91 pci_write_config_byte(pdev, 0x66 + 4*controller + (drive->dn&1),
92 (cs5520_pio_clocks[pio].recovery << 4) |
93 (cs5520_pio_clocks[pio].assert));
94
95 /* Set the DMA enable/disable flag */
96 reg = inb(hwif->dma_base + 0x02 + 8*controller);
97 reg |= 1<<((drive->dn&1)+5);
98 outb(reg, hwif->dma_base + 0x02 + 8*controller);
326d72f4 99}
26bcb879 100
88b2b32b 101static void cs5520_set_dma_mode(ide_drive_t *drive, const u8 speed)
1da177e4 102{
8f4dd2e4
BZ
103 printk(KERN_ERR "cs55x0: bad ide timing.\n");
104
105 cs5520_set_pio_mode(drive, 0);
1da177e4
LT
106}
107
1da177e4
LT
108/*
109 * We wrap the DMA activate to set the vdma flag. This is needed
110 * so that the IDE DMA layer issues PIO not DMA commands over the
111 * DMA channel
112 */
113
114static int cs5520_dma_on(ide_drive_t *drive)
115{
33c1002e 116 /* ATAPI is harder so leave it for now */
1da177e4
LT
117 drive->vdma = 1;
118 return 0;
119}
120
121static void __devinit init_hwif_cs5520(ide_hwif_t *hwif)
122{
26bcb879 123 hwif->set_pio_mode = &cs5520_set_pio_mode;
88b2b32b 124 hwif->set_dma_mode = &cs5520_set_dma_mode;
1da177e4 125
f0bb945c 126 if (hwif->dma_base == 0)
1da177e4 127 return;
326d72f4 128
dfb23112 129 hwif->ide_dma_on = &cs5520_dma_on;
1da177e4
LT
130}
131
132#define DECLARE_CS_DEV(name_str) \
133 { \
134 .name = name_str, \
1da177e4 135 .init_hwif = init_hwif_cs5520, \
0ae2e178 136 .host_flags = IDE_HFLAG_ISA_PORTS | \
9ffcf364 137 IDE_HFLAG_CS5520 | \
33c1002e 138 IDE_HFLAG_VDMA | \
7cab14a7
BZ
139 IDE_HFLAG_NO_ATAPI_DMA | \
140 IDE_HFLAG_BOOTABLE, \
4099d143 141 .pio_mask = ATA_PIO4, \
1da177e4
LT
142 }
143
85620436 144static const struct ide_port_info cyrix_chipsets[] __devinitdata = {
1da177e4
LT
145 /* 0 */ DECLARE_CS_DEV("Cyrix 5510"),
146 /* 1 */ DECLARE_CS_DEV("Cyrix 5520")
147};
148
149/*
150 * The 5510/5520 are a bit weird. They don't quite set up the way
151 * the PCI helper layer expects so we must do much of the set up
152 * work longhand.
153 */
154
155static int __devinit cs5520_init_one(struct pci_dev *dev, const struct pci_device_id *id)
156{
85620436 157 const struct ide_port_info *d = &cyrix_chipsets[id->driver_data];
8447d9d5 158 u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
1da177e4
LT
159
160 ide_setup_pci_noise(dev, d);
161
162 /* We must not grab the entire device, it has 'ISA' space in its
163 BARS too and we will freak out other bits of the kernel */
1e39dead 164 if (pci_enable_device_bars(dev, 1<<2)) {
1da177e4 165 printk(KERN_WARNING "%s: Unable to enable 55x0.\n", d->name);
1e39dead 166 return -ENODEV;
1da177e4
LT
167 }
168 pci_set_master(dev);
169 if (pci_set_dma_mask(dev, DMA_32BIT_MASK)) {
170 printk(KERN_WARNING "cs5520: No suitable DMA available.\n");
171 return -ENODEV;
172 }
173
1da177e4
LT
174 /*
175 * Now the chipset is configured we can let the core
176 * do all the device setup for us
177 */
178
8447d9d5 179 ide_pci_setup_ports(dev, d, 14, &idx[0]);
5cbf79cd 180
8447d9d5 181 ide_device_add(idx);
5cbf79cd 182
1da177e4
LT
183 return 0;
184}
185
9cbcc5e3
BZ
186static const struct pci_device_id cs5520_pci_tbl[] = {
187 { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5510), 0 },
188 { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5520), 1 },
1da177e4
LT
189 { 0, },
190};
191MODULE_DEVICE_TABLE(pci, cs5520_pci_tbl);
192
193static struct pci_driver driver = {
194 .name = "Cyrix_IDE",
195 .id_table = cs5520_pci_tbl,
196 .probe = cs5520_init_one,
197};
198
82ab1eec 199static int __init cs5520_ide_init(void)
1da177e4
LT
200{
201 return ide_pci_register_driver(&driver);
202}
203
204module_init(cs5520_ide_init);
205
206MODULE_AUTHOR("Alan Cox");
207MODULE_DESCRIPTION("PCI driver module for Cyrix 5510/5520 IDE");
208MODULE_LICENSE("GPL");