aec62xx: remove ->init_setup
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / ide / pci / cmd64x.c
CommitLineData
60e7a82f 1/*
83a6d4ab 2 * linux/drivers/ide/pci/cmd64x.c Version 1.50 May 10, 2007
1da177e4
LT
3 *
4 * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines.
1da177e4
LT
5 * Due to massive hardware bugs, UltraDMA is only supported
6 * on the 646U2 and not on the 646U.
7 *
8 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
9 * Copyright (C) 1998 David S. Miller (davem@redhat.com)
10 *
11 * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
f92d50e6 12 * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
1da177e4
LT
13 */
14
1da177e4
LT
15#include <linux/module.h>
16#include <linux/types.h>
17#include <linux/pci.h>
18#include <linux/delay.h>
19#include <linux/hdreg.h>
20#include <linux/ide.h>
21#include <linux/init.h>
22
23#include <asm/io.h>
24
25#define DISPLAY_CMD64X_TIMINGS
26
27#define CMD_DEBUG 0
28
29#if CMD_DEBUG
30#define cmdprintk(x...) printk(x)
31#else
32#define cmdprintk(x...)
33#endif
34
35/*
36 * CMD64x specific registers definition.
37 */
38#define CFR 0x50
e51e2528 39#define CFR_INTR_CH0 0x04
1da177e4 40#define CNTRL 0x51
5826b318
SS
41#define CNTRL_ENA_1ST 0x04
42#define CNTRL_ENA_2ND 0x08
43#define CNTRL_DIS_RA0 0x40
44#define CNTRL_DIS_RA1 0x80
1da177e4
LT
45
46#define CMDTIM 0x52
47#define ARTTIM0 0x53
48#define DRWTIM0 0x54
49#define ARTTIM1 0x55
50#define DRWTIM1 0x56
51#define ARTTIM23 0x57
52#define ARTTIM23_DIS_RA2 0x04
53#define ARTTIM23_DIS_RA3 0x08
54#define ARTTIM23_INTR_CH1 0x10
1da177e4
LT
55#define DRWTIM2 0x58
56#define BRST 0x59
57#define DRWTIM3 0x5b
58
59#define BMIDECR0 0x70
60#define MRDMODE 0x71
61#define MRDMODE_INTR_CH0 0x04
62#define MRDMODE_INTR_CH1 0x08
63#define MRDMODE_BLK_CH0 0x10
64#define MRDMODE_BLK_CH1 0x20
65#define BMIDESR0 0x72
66#define UDIDETCR0 0x73
67#define DTPR0 0x74
68#define BMIDECR1 0x78
69#define BMIDECSR 0x79
70#define BMIDESR1 0x7A
71#define UDIDETCR1 0x7B
72#define DTPR1 0x7C
73
ecfd80e4 74#if defined(DISPLAY_CMD64X_TIMINGS) && defined(CONFIG_IDE_PROC_FS)
1da177e4
LT
75#include <linux/stat.h>
76#include <linux/proc_fs.h>
77
78static u8 cmd64x_proc = 0;
79
80#define CMD_MAX_DEVS 5
81
82static struct pci_dev *cmd_devs[CMD_MAX_DEVS];
83static int n_cmd_devs;
84
85static char * print_cmd64x_get_info (char *buf, struct pci_dev *dev, int index)
86{
87 char *p = buf;
1da177e4
LT
88 u8 reg72 = 0, reg73 = 0; /* primary */
89 u8 reg7a = 0, reg7b = 0; /* secondary */
5826b318 90 u8 reg50 = 1, reg51 = 1, reg57 = 0, reg71 = 0; /* extra */
1da177e4
LT
91
92 p += sprintf(p, "\nController: %d\n", index);
5826b318
SS
93 p += sprintf(p, "PCI-%x Chipset.\n", dev->device);
94
1da177e4 95 (void) pci_read_config_byte(dev, CFR, &reg50);
5826b318
SS
96 (void) pci_read_config_byte(dev, CNTRL, &reg51);
97 (void) pci_read_config_byte(dev, ARTTIM23, &reg57);
1da177e4
LT
98 (void) pci_read_config_byte(dev, MRDMODE, &reg71);
99 (void) pci_read_config_byte(dev, BMIDESR0, &reg72);
100 (void) pci_read_config_byte(dev, UDIDETCR0, &reg73);
101 (void) pci_read_config_byte(dev, BMIDESR1, &reg7a);
102 (void) pci_read_config_byte(dev, UDIDETCR1, &reg7b);
103
5826b318 104 /* PCI0643/6 originally didn't have the primary channel enable bit */
5826b318 105 if ((dev->device == PCI_DEVICE_ID_CMD_643) ||
44c10138 106 (dev->device == PCI_DEVICE_ID_CMD_646 && dev->revision < 3))
5826b318
SS
107 reg51 |= CNTRL_ENA_1ST;
108
109 p += sprintf(p, "---------------- Primary Channel "
110 "---------------- Secondary Channel ------------\n");
111 p += sprintf(p, " %s %s\n",
112 (reg51 & CNTRL_ENA_1ST) ? "enabled " : "disabled",
113 (reg51 & CNTRL_ENA_2ND) ? "enabled " : "disabled");
114 p += sprintf(p, "---------------- drive0 --------- drive1 "
115 "-------- drive0 --------- drive1 ------\n");
116 p += sprintf(p, "DMA enabled: %s %s"
117 " %s %s\n",
118 (reg72 & 0x20) ? "yes" : "no ", (reg72 & 0x40) ? "yes" : "no ",
119 (reg7a & 0x20) ? "yes" : "no ", (reg7a & 0x40) ? "yes" : "no ");
120 p += sprintf(p, "UltraDMA mode: %s (%c) %s (%c)",
121 ( reg73 & 0x01) ? " on" : "off",
122 ((reg73 & 0x30) == 0x30) ? ((reg73 & 0x04) ? '3' : '0') :
123 ((reg73 & 0x30) == 0x20) ? ((reg73 & 0x04) ? '3' : '1') :
124 ((reg73 & 0x30) == 0x10) ? ((reg73 & 0x04) ? '4' : '2') :
125 ((reg73 & 0x30) == 0x00) ? ((reg73 & 0x04) ? '5' : '2') : '?',
126 ( reg73 & 0x02) ? " on" : "off",
127 ((reg73 & 0xC0) == 0xC0) ? ((reg73 & 0x08) ? '3' : '0') :
128 ((reg73 & 0xC0) == 0x80) ? ((reg73 & 0x08) ? '3' : '1') :
129 ((reg73 & 0xC0) == 0x40) ? ((reg73 & 0x08) ? '4' : '2') :
130 ((reg73 & 0xC0) == 0x00) ? ((reg73 & 0x08) ? '5' : '2') : '?');
131 p += sprintf(p, " %s (%c) %s (%c)\n",
132 ( reg7b & 0x01) ? " on" : "off",
133 ((reg7b & 0x30) == 0x30) ? ((reg7b & 0x04) ? '3' : '0') :
134 ((reg7b & 0x30) == 0x20) ? ((reg7b & 0x04) ? '3' : '1') :
135 ((reg7b & 0x30) == 0x10) ? ((reg7b & 0x04) ? '4' : '2') :
136 ((reg7b & 0x30) == 0x00) ? ((reg7b & 0x04) ? '5' : '2') : '?',
137 ( reg7b & 0x02) ? " on" : "off",
138 ((reg7b & 0xC0) == 0xC0) ? ((reg7b & 0x08) ? '3' : '0') :
139 ((reg7b & 0xC0) == 0x80) ? ((reg7b & 0x08) ? '3' : '1') :
140 ((reg7b & 0xC0) == 0x40) ? ((reg7b & 0x08) ? '4' : '2') :
141 ((reg7b & 0xC0) == 0x00) ? ((reg7b & 0x08) ? '5' : '2') : '?');
142 p += sprintf(p, "Interrupt: %s, %s %s, %s\n",
143 (reg71 & MRDMODE_BLK_CH0 ) ? "blocked" : "enabled",
144 (reg50 & CFR_INTR_CH0 ) ? "pending" : "clear ",
145 (reg71 & MRDMODE_BLK_CH1 ) ? "blocked" : "enabled",
146 (reg57 & ARTTIM23_INTR_CH1) ? "pending" : "clear ");
1da177e4
LT
147
148 return (char *)p;
149}
150
151static int cmd64x_get_info (char *buffer, char **addr, off_t offset, int count)
152{
153 char *p = buffer;
154 int i;
155
1da177e4
LT
156 for (i = 0; i < n_cmd_devs; i++) {
157 struct pci_dev *dev = cmd_devs[i];
158 p = print_cmd64x_get_info(p, dev, i);
159 }
160 return p-buffer; /* => must be less than 4k! */
161}
162
ecfd80e4 163#endif /* defined(DISPLAY_CMD64X_TIMINGS) && defined(CONFIG_IDE_PROC_FS) */
1da177e4 164
e277a1aa
SS
165static u8 quantize_timing(int timing, int quant)
166{
167 return (timing + quant - 1) / quant;
168}
169
1da177e4 170/*
60e7a82f
SS
171 * This routine calculates active/recovery counts and then writes them into
172 * the chipset registers.
1da177e4 173 */
60e7a82f 174static void program_cycle_times (ide_drive_t *drive, int cycle_time, int active_time)
1da177e4 175{
60e7a82f
SS
176 struct pci_dev *dev = HWIF(drive)->pci_dev;
177 int clock_time = 1000 / system_bus_clock();
178 u8 cycle_count, active_count, recovery_count, drwtim;
179 static const u8 recovery_values[] =
1da177e4 180 {15, 15, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 0};
60e7a82f
SS
181 static const u8 drwtim_regs[4] = {DRWTIM0, DRWTIM1, DRWTIM2, DRWTIM3};
182
183 cmdprintk("program_cycle_times parameters: total=%d, active=%d\n",
184 cycle_time, active_time);
185
186 cycle_count = quantize_timing( cycle_time, clock_time);
187 active_count = quantize_timing(active_time, clock_time);
188 recovery_count = cycle_count - active_count;
189
1da177e4 190 /*
60e7a82f
SS
191 * In case we've got too long recovery phase, try to lengthen
192 * the active phase
1da177e4 193 */
60e7a82f
SS
194 if (recovery_count > 16) {
195 active_count += recovery_count - 16;
196 recovery_count = 16;
1da177e4 197 }
60e7a82f
SS
198 if (active_count > 16) /* shouldn't actually happen... */
199 active_count = 16;
200
201 cmdprintk("Final counts: total=%d, active=%d, recovery=%d\n",
202 cycle_count, active_count, recovery_count);
1da177e4
LT
203
204 /*
205 * Convert values to internal chipset representation
206 */
60e7a82f
SS
207 recovery_count = recovery_values[recovery_count];
208 active_count &= 0x0f;
1da177e4 209
60e7a82f
SS
210 /* Program the active/recovery counts into the DRWTIM register */
211 drwtim = (active_count << 4) | recovery_count;
212 (void) pci_write_config_byte(dev, drwtim_regs[drive->dn], drwtim);
213 cmdprintk("Write 0x%02x to reg 0x%x\n", drwtim, drwtim_regs[drive->dn]);
1da177e4
LT
214}
215
216/*
26bcb879
BZ
217 * This routine writes into the chipset registers
218 * PIO setup/active/recovery timings.
1da177e4 219 */
26bcb879 220static void cmd64x_tune_pio(ide_drive_t *drive, const u8 pio)
1da177e4 221{
60e7a82f
SS
222 ide_hwif_t *hwif = HWIF(drive);
223 struct pci_dev *dev = hwif->pci_dev;
7dd00083 224 unsigned int cycle_time;
26bcb879
BZ
225 u8 setup_count, arttim = 0;
226
60e7a82f
SS
227 static const u8 setup_values[] = {0x40, 0x40, 0x40, 0x80, 0, 0xc0};
228 static const u8 arttim_regs[4] = {ARTTIM0, ARTTIM1, ARTTIM23, ARTTIM23};
7dd00083 229
26bcb879 230 cycle_time = ide_pio_cycle_time(drive, pio);
1da177e4 231
7dd00083 232 program_cycle_times(drive, cycle_time,
26bcb879 233 ide_pio_timings[pio].active_time);
1da177e4 234
26bcb879 235 setup_count = quantize_timing(ide_pio_timings[pio].setup_time,
60e7a82f
SS
236 1000 / system_bus_clock());
237
238 /*
239 * The primary channel has individual address setup timing registers
240 * for each drive and the hardware selects the slowest timing itself.
241 * The secondary channel has one common register and we have to select
242 * the slowest address setup timing ourselves.
243 */
244 if (hwif->channel) {
245 ide_drive_t *drives = hwif->drives;
246
247 drive->drive_data = setup_count;
248 setup_count = max(drives[0].drive_data, drives[1].drive_data);
1da177e4 249 }
1da177e4 250
60e7a82f
SS
251 if (setup_count > 5) /* shouldn't actually happen... */
252 setup_count = 5;
253 cmdprintk("Final address setup count: %d\n", setup_count);
1da177e4 254
60e7a82f
SS
255 /*
256 * Program the address setup clocks into the ARTTIM registers.
257 * Avoid clearing the secondary channel's interrupt bit.
258 */
259 (void) pci_read_config_byte (dev, arttim_regs[drive->dn], &arttim);
260 if (hwif->channel)
261 arttim &= ~ARTTIM23_INTR_CH1;
262 arttim &= ~0xc0;
263 arttim |= setup_values[setup_count];
264 (void) pci_write_config_byte(dev, arttim_regs[drive->dn], arttim);
265 cmdprintk("Write 0x%02x to reg 0x%x\n", arttim, arttim_regs[drive->dn]);
f92d50e6
SS
266}
267
268/*
269 * Attempts to set drive's PIO mode.
26bcb879 270 * Special cases are 8: prefetch off, 9: prefetch on (both never worked)
f92d50e6 271 */
26bcb879
BZ
272
273static void cmd64x_set_pio_mode(ide_drive_t *drive, const u8 pio)
f92d50e6
SS
274{
275 /*
276 * Filter out the prefetch control values
277 * to prevent PIO5 from being programmed
278 */
279 if (pio == 8 || pio == 9)
280 return;
281
26bcb879 282 cmd64x_tune_pio(drive, pio);
1da177e4
LT
283}
284
88b2b32b 285static void cmd64x_set_dma_mode(ide_drive_t *drive, const u8 speed)
1da177e4
LT
286{
287 ide_hwif_t *hwif = HWIF(drive);
288 struct pci_dev *dev = hwif->pci_dev;
60e7a82f
SS
289 u8 unit = drive->dn & 0x01;
290 u8 regU = 0, pciU = hwif->channel ? UDIDETCR1 : UDIDETCR0;
1da177e4 291
f92d50e6 292 if (speed >= XFER_SW_DMA_0) {
1da177e4 293 (void) pci_read_config_byte(dev, pciU, &regU);
1da177e4 294 regU &= ~(unit ? 0xCA : 0x35);
1da177e4
LT
295 }
296
297 switch(speed) {
60e7a82f
SS
298 case XFER_UDMA_5:
299 regU |= unit ? 0x0A : 0x05;
300 break;
301 case XFER_UDMA_4:
302 regU |= unit ? 0x4A : 0x15;
303 break;
304 case XFER_UDMA_3:
305 regU |= unit ? 0x8A : 0x25;
306 break;
307 case XFER_UDMA_2:
308 regU |= unit ? 0x42 : 0x11;
309 break;
310 case XFER_UDMA_1:
311 regU |= unit ? 0x82 : 0x21;
312 break;
313 case XFER_UDMA_0:
314 regU |= unit ? 0xC2 : 0x31;
315 break;
316 case XFER_MW_DMA_2:
317 program_cycle_times(drive, 120, 70);
318 break;
319 case XFER_MW_DMA_1:
320 program_cycle_times(drive, 150, 80);
321 break;
322 case XFER_MW_DMA_0:
323 program_cycle_times(drive, 480, 215);
324 break;
60e7a82f 325 default:
88b2b32b 326 return;
1da177e4
LT
327 }
328
60e7a82f 329 if (speed >= XFER_SW_DMA_0)
1da177e4 330 (void) pci_write_config_byte(dev, pciU, regU);
1da177e4
LT
331}
332
66602c83 333static int cmd648_ide_dma_end (ide_drive_t *drive)
1da177e4 334{
66602c83
SS
335 ide_hwif_t *hwif = HWIF(drive);
336 int err = __ide_dma_end(drive);
337 u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
338 MRDMODE_INTR_CH0;
339 u8 mrdmode = inb(hwif->dma_master + 0x01);
340
341 /* clear the interrupt bit */
342 outb(mrdmode | irq_mask, hwif->dma_master + 0x01);
343
344 return err;
1da177e4
LT
345}
346
347static int cmd64x_ide_dma_end (ide_drive_t *drive)
348{
1da177e4
LT
349 ide_hwif_t *hwif = HWIF(drive);
350 struct pci_dev *dev = hwif->pci_dev;
66602c83
SS
351 int irq_reg = hwif->channel ? ARTTIM23 : CFR;
352 u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
353 CFR_INTR_CH0;
354 u8 irq_stat = 0;
355 int err = __ide_dma_end(drive);
1da177e4 356
66602c83
SS
357 (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
358 /* clear the interrupt bit */
359 (void) pci_write_config_byte(dev, irq_reg, irq_stat | irq_mask);
360
361 return err;
362}
363
364static int cmd648_ide_dma_test_irq (ide_drive_t *drive)
365{
366 ide_hwif_t *hwif = HWIF(drive);
367 u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
368 MRDMODE_INTR_CH0;
369 u8 dma_stat = inb(hwif->dma_status);
370 u8 mrdmode = inb(hwif->dma_master + 0x01);
371
372#ifdef DEBUG
373 printk("%s: dma_stat: 0x%02x mrdmode: 0x%02x irq_mask: 0x%02x\n",
374 drive->name, dma_stat, mrdmode, irq_mask);
375#endif
376 if (!(mrdmode & irq_mask))
377 return 0;
378
379 /* return 1 if INTR asserted */
380 if (dma_stat & 4)
381 return 1;
382
383 return 0;
1da177e4
LT
384}
385
386static int cmd64x_ide_dma_test_irq (ide_drive_t *drive)
387{
e51e2528
SS
388 ide_hwif_t *hwif = HWIF(drive);
389 struct pci_dev *dev = hwif->pci_dev;
66602c83
SS
390 int irq_reg = hwif->channel ? ARTTIM23 : CFR;
391 u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
392 CFR_INTR_CH0;
393 u8 dma_stat = inb(hwif->dma_status);
394 u8 irq_stat = 0;
e51e2528
SS
395
396 (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
1da177e4 397
1da177e4 398#ifdef DEBUG
66602c83
SS
399 printk("%s: dma_stat: 0x%02x irq_stat: 0x%02x irq_mask: 0x%02x\n",
400 drive->name, dma_stat, irq_stat, irq_mask);
1da177e4 401#endif
66602c83 402 if (!(irq_stat & irq_mask))
1da177e4
LT
403 return 0;
404
405 /* return 1 if INTR asserted */
66602c83 406 if (dma_stat & 4)
1da177e4
LT
407 return 1;
408
409 return 0;
410}
411
412/*
413 * ASUS P55T2P4D with CMD646 chipset revision 0x01 requires the old
414 * event order for DMA transfers.
415 */
416
417static int cmd646_1_ide_dma_end (ide_drive_t *drive)
418{
419 ide_hwif_t *hwif = HWIF(drive);
420 u8 dma_stat = 0, dma_cmd = 0;
421
422 drive->waiting_for_dma = 0;
423 /* get DMA status */
0ecdca26 424 dma_stat = inb(hwif->dma_status);
1da177e4 425 /* read DMA command state */
0ecdca26 426 dma_cmd = inb(hwif->dma_command);
1da177e4 427 /* stop DMA */
0ecdca26 428 outb(dma_cmd & ~1, hwif->dma_command);
1da177e4 429 /* clear the INTR & ERROR bits */
0ecdca26 430 outb(dma_stat | 6, hwif->dma_status);
1da177e4
LT
431 /* and free any DMA resources */
432 ide_destroy_dmatable(drive);
433 /* verify good DMA status */
434 return (dma_stat & 7) != 4;
435}
436
437static unsigned int __devinit init_chipset_cmd64x(struct pci_dev *dev, const char *name)
438{
1da177e4
LT
439 u8 mrdmode = 0;
440
83a6d4ab 441 if (dev->device == PCI_DEVICE_ID_CMD_646) {
1da177e4 442
1afa6554 443 switch (dev->revision) {
83a6d4ab
SS
444 case 0x07:
445 case 0x05:
b37c6b84 446 printk("%s: UltraDMA capable\n", name);
1da177e4 447 break;
83a6d4ab 448 case 0x03:
1da177e4 449 default:
b37c6b84 450 printk("%s: MultiWord DMA force limited\n", name);
83a6d4ab
SS
451 break;
452 case 0x01:
453 printk("%s: MultiWord DMA limited, "
454 "IRQ workaround enabled\n", name);
1da177e4 455 break;
83a6d4ab 456 }
1da177e4
LT
457 }
458
459 /* Set a good latency timer and cache line size value. */
460 (void) pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64);
461 /* FIXME: pci_set_master() to ensure a good latency timer value */
462
83a6d4ab
SS
463 /*
464 * Enable interrupts, select MEMORY READ LINE for reads.
465 *
466 * NOTE: although not mentioned in the PCI0646U specs,
467 * bits 0-1 are write only and won't be read back as
468 * set or not -- PCI0646U2 specs clarify this point.
1da177e4 469 */
83a6d4ab
SS
470 (void) pci_read_config_byte (dev, MRDMODE, &mrdmode);
471 mrdmode &= ~0x30;
472 (void) pci_write_config_byte(dev, MRDMODE, (mrdmode | 0x02));
1da177e4 473
ecfd80e4 474#if defined(DISPLAY_CMD64X_TIMINGS) && defined(CONFIG_IDE_PROC_FS)
1da177e4
LT
475
476 cmd_devs[n_cmd_devs++] = dev;
477
478 if (!cmd64x_proc) {
479 cmd64x_proc = 1;
480 ide_pci_create_host_proc("cmd64x", cmd64x_get_info);
481 }
ecfd80e4 482#endif /* DISPLAY_CMD64X_TIMINGS && CONFIG_IDE_PROC_FS */
1da177e4
LT
483
484 return 0;
485}
486
49521f97 487static u8 __devinit ata66_cmd64x(ide_hwif_t *hwif)
1da177e4 488{
83a6d4ab
SS
489 struct pci_dev *dev = hwif->pci_dev;
490 u8 bmidecsr = 0, mask = hwif->channel ? 0x02 : 0x01;
1da177e4 491
83a6d4ab
SS
492 switch (dev->device) {
493 case PCI_DEVICE_ID_CMD_648:
494 case PCI_DEVICE_ID_CMD_649:
495 pci_read_config_byte(dev, BMIDECSR, &bmidecsr);
49521f97 496 return (bmidecsr & mask) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
83a6d4ab 497 default:
49521f97 498 return ATA_CBL_PATA40;
1da177e4 499 }
1da177e4
LT
500}
501
502static void __devinit init_hwif_cmd64x(ide_hwif_t *hwif)
503{
504 struct pci_dev *dev = hwif->pci_dev;
1da177e4 505
26bcb879 506 hwif->set_pio_mode = &cmd64x_set_pio_mode;
88b2b32b 507 hwif->set_dma_mode = &cmd64x_set_dma_mode;
1da177e4 508
f92d50e6
SS
509 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
510
511 if (!hwif->dma_base)
1da177e4 512 return;
1da177e4 513
2d5eaa6d
BZ
514 /*
515 * UltraDMA only supported on PCI646U and PCI646U2, which
516 * correspond to revisions 0x03, 0x05 and 0x07 respectively.
517 * Actually, although the CMD tech support people won't
518 * tell me the details, the 0x03 revision cannot support
519 * UDMA correctly without hardware modifications, and even
520 * then it only works with Quantum disks due to some
521 * hold time assumptions in the 646U part which are fixed
522 * in the 646U2.
523 *
524 * So we only do UltraDMA on revision 0x05 and 0x07 chipsets.
525 */
1afa6554 526 if (dev->device == PCI_DEVICE_ID_CMD_646 && dev->revision < 5)
18137207 527 hwif->ultra_mask = 0x00;
1da177e4 528
49521f97
BZ
529 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
530 hwif->cbl = ata66_cmd64x(hwif);
1da177e4 531
83a6d4ab 532 switch (dev->device) {
66602c83
SS
533 case PCI_DEVICE_ID_CMD_648:
534 case PCI_DEVICE_ID_CMD_649:
535 alt_irq_bits:
536 hwif->ide_dma_end = &cmd648_ide_dma_end;
537 hwif->ide_dma_test_irq = &cmd648_ide_dma_test_irq;
538 break;
539 case PCI_DEVICE_ID_CMD_646:
1da177e4 540 hwif->chipset = ide_cmd646;
1afa6554 541 if (dev->revision == 0x01) {
1da177e4 542 hwif->ide_dma_end = &cmd646_1_ide_dma_end;
66602c83 543 break;
1afa6554 544 } else if (dev->revision >= 0x03)
66602c83
SS
545 goto alt_irq_bits;
546 /* fall thru */
547 default:
548 hwif->ide_dma_end = &cmd64x_ide_dma_end;
549 hwif->ide_dma_test_irq = &cmd64x_ide_dma_test_irq;
550 break;
1da177e4 551 }
1da177e4
LT
552}
553
7accbffd
SS
554static int __devinit init_setup_cmd64x(struct pci_dev *dev, ide_pci_device_t *d)
555{
556 return ide_setup_pci_device(dev, d);
557}
558
559static int __devinit init_setup_cmd646(struct pci_dev *dev, ide_pci_device_t *d)
560{
7accbffd
SS
561 /*
562 * The original PCI0646 didn't have the primary channel enable bit,
563 * it appeared starting with PCI0646U (i.e. revision ID 3).
564 */
44c10138 565 if (dev->revision < 3)
7accbffd
SS
566 d->enablebits[0].reg = 0;
567
568 return ide_setup_pci_device(dev, d);
569}
570
1da177e4
LT
571static ide_pci_device_t cmd64x_chipsets[] __devinitdata = {
572 { /* 0 */
573 .name = "CMD643",
7accbffd 574 .init_setup = init_setup_cmd64x,
1da177e4
LT
575 .init_chipset = init_chipset_cmd64x,
576 .init_hwif = init_hwif_cmd64x,
7accbffd 577 .enablebits = {{0x00,0x00,0x00}, {0x51,0x08,0x08}},
7cab14a7 578 .host_flags = IDE_HFLAG_ABUSE_PREFETCH | IDE_HFLAG_BOOTABLE,
4099d143 579 .pio_mask = ATA_PIO5,
5f8b6c34 580 .mwdma_mask = ATA_MWDMA2,
18137207 581 .udma_mask = 0x00, /* no udma */
1da177e4
LT
582 },{ /* 1 */
583 .name = "CMD646",
7accbffd 584 .init_setup = init_setup_cmd646,
1da177e4
LT
585 .init_chipset = init_chipset_cmd64x,
586 .init_hwif = init_hwif_cmd64x,
7accbffd 587 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
7cab14a7 588 .host_flags = IDE_HFLAG_ABUSE_PREFETCH | IDE_HFLAG_BOOTABLE,
4099d143 589 .pio_mask = ATA_PIO5,
5f8b6c34
BZ
590 .mwdma_mask = ATA_MWDMA2,
591 .udma_mask = ATA_UDMA2,
1da177e4
LT
592 },{ /* 2 */
593 .name = "CMD648",
7accbffd 594 .init_setup = init_setup_cmd64x,
1da177e4
LT
595 .init_chipset = init_chipset_cmd64x,
596 .init_hwif = init_hwif_cmd64x,
7accbffd 597 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
7cab14a7 598 .host_flags = IDE_HFLAG_ABUSE_PREFETCH | IDE_HFLAG_BOOTABLE,
4099d143 599 .pio_mask = ATA_PIO5,
5f8b6c34
BZ
600 .mwdma_mask = ATA_MWDMA2,
601 .udma_mask = ATA_UDMA4,
1da177e4
LT
602 },{ /* 3 */
603 .name = "CMD649",
7accbffd 604 .init_setup = init_setup_cmd64x,
1da177e4
LT
605 .init_chipset = init_chipset_cmd64x,
606 .init_hwif = init_hwif_cmd64x,
7accbffd 607 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
7cab14a7 608 .host_flags = IDE_HFLAG_ABUSE_PREFETCH | IDE_HFLAG_BOOTABLE,
4099d143 609 .pio_mask = ATA_PIO5,
5f8b6c34
BZ
610 .mwdma_mask = ATA_MWDMA2,
611 .udma_mask = ATA_UDMA5,
1da177e4
LT
612 }
613};
614
7accbffd
SS
615/*
616 * We may have to modify enablebits for PCI0646, so we'd better pass
617 * a local copy of the ide_pci_device_t structure down the call chain...
618 */
1da177e4
LT
619static int __devinit cmd64x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
620{
7accbffd
SS
621 ide_pci_device_t d = cmd64x_chipsets[id->driver_data];
622
623 return d.init_setup(dev, &d);
1da177e4
LT
624}
625
9cbcc5e3
BZ
626static const struct pci_device_id cmd64x_pci_tbl[] = {
627 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_643), 0 },
628 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_646), 1 },
629 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_648), 2 },
630 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_649), 3 },
1da177e4
LT
631 { 0, },
632};
633MODULE_DEVICE_TABLE(pci, cmd64x_pci_tbl);
634
635static struct pci_driver driver = {
636 .name = "CMD64x_IDE",
637 .id_table = cmd64x_pci_tbl,
638 .probe = cmd64x_init_one,
639};
640
82ab1eec 641static int __init cmd64x_ide_init(void)
1da177e4
LT
642{
643 return ide_pci_register_driver(&driver);
644}
645
646module_init(cmd64x_ide_init);
647
648MODULE_AUTHOR("Eddie Dost, David Miller, Andre Hedrick");
649MODULE_DESCRIPTION("PCI driver module for CMD64x IDE");
650MODULE_LICENSE("GPL");