drm/i915/dsi: Move calling of wait_for_dsi_fifo_empty to mipi_exec_send_packet
[GitHub/moto-9609/android_kernel_motorola_exynos9610.git] / drivers / gpu / drm / i915 / intel_dsi.c
CommitLineData
4e646495
JN
1/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Author: Jani Nikula <jani.nikula@intel.com>
24 */
25
26#include <drm/drmP.h>
c6f95f27 27#include <drm/drm_atomic_helper.h>
4e646495
JN
28#include <drm/drm_crtc.h>
29#include <drm/drm_edid.h>
30#include <drm/i915_drm.h>
593e0622 31#include <drm/drm_panel.h>
7e9804fd 32#include <drm/drm_mipi_dsi.h>
4e646495 33#include <linux/slab.h>
fc45e821 34#include <linux/gpio/consumer.h>
4e646495
JN
35#include "i915_drv.h"
36#include "intel_drv.h"
37#include "intel_dsi.h"
4e646495 38
593e0622
JN
39static const struct {
40 u16 panel_id;
41 struct drm_panel * (*init)(struct intel_dsi *intel_dsi, u16 panel_id);
42} intel_dsi_drivers[] = {
2ab8b458
SK
43 {
44 .panel_id = MIPI_DSI_GENERIC_PANEL_ID,
593e0622 45 .init = vbt_panel_init,
2ab8b458 46 },
4e646495
JN
47};
48
042ab0c3
R
49/* return pixels in terms of txbyteclkhs */
50static u16 txbyteclkhs(u16 pixels, int bpp, int lane_count,
51 u16 burst_mode_ratio)
52{
53 return DIV_ROUND_UP(DIV_ROUND_UP(pixels * bpp * burst_mode_ratio,
54 8 * 100), lane_count);
55}
56
cefc4e18
R
57/* return pixels equvalent to txbyteclkhs */
58static u16 pixels_from_txbyteclkhs(u16 clk_hs, int bpp, int lane_count,
59 u16 burst_mode_ratio)
60{
61 return DIV_ROUND_UP((clk_hs * lane_count * 8 * 100),
62 (bpp * burst_mode_ratio));
63}
64
43367ec9
R
65enum mipi_dsi_pixel_format pixel_format_from_register_bits(u32 fmt)
66{
67 /* It just so happens the VBT matches register contents. */
68 switch (fmt) {
69 case VID_MODE_FORMAT_RGB888:
70 return MIPI_DSI_FMT_RGB888;
71 case VID_MODE_FORMAT_RGB666:
72 return MIPI_DSI_FMT_RGB666;
73 case VID_MODE_FORMAT_RGB666_PACKED:
74 return MIPI_DSI_FMT_RGB666_PACKED;
75 case VID_MODE_FORMAT_RGB565:
76 return MIPI_DSI_FMT_RGB565;
77 default:
78 MISSING_CASE(fmt);
79 return MIPI_DSI_FMT_RGB666;
80 }
81}
82
3870b89a 83void wait_for_dsi_fifo_empty(struct intel_dsi *intel_dsi, enum port port)
3b1808bf
JN
84{
85 struct drm_encoder *encoder = &intel_dsi->base.base;
86 struct drm_device *dev = encoder->dev;
fac5e23e 87 struct drm_i915_private *dev_priv = to_i915(dev);
3b1808bf
JN
88 u32 mask;
89
90 mask = LP_CTRL_FIFO_EMPTY | HS_CTRL_FIFO_EMPTY |
91 LP_DATA_FIFO_EMPTY | HS_DATA_FIFO_EMPTY;
92
9b6a2d72
CW
93 if (intel_wait_for_register(dev_priv,
94 MIPI_GEN_FIFO_STAT(port), mask, mask,
95 100))
3b1808bf
JN
96 DRM_ERROR("DPI FIFOs are not empty\n");
97}
98
f0f59a00
VS
99static void write_data(struct drm_i915_private *dev_priv,
100 i915_reg_t reg,
7e9804fd
JN
101 const u8 *data, u32 len)
102{
103 u32 i, j;
104
105 for (i = 0; i < len; i += 4) {
106 u32 val = 0;
107
108 for (j = 0; j < min_t(u32, len - i, 4); j++)
109 val |= *data++ << 8 * j;
110
111 I915_WRITE(reg, val);
112 }
113}
114
f0f59a00
VS
115static void read_data(struct drm_i915_private *dev_priv,
116 i915_reg_t reg,
7e9804fd
JN
117 u8 *data, u32 len)
118{
119 u32 i, j;
120
121 for (i = 0; i < len; i += 4) {
122 u32 val = I915_READ(reg);
123
124 for (j = 0; j < min_t(u32, len - i, 4); j++)
125 *data++ = val >> 8 * j;
126 }
127}
128
129static ssize_t intel_dsi_host_transfer(struct mipi_dsi_host *host,
130 const struct mipi_dsi_msg *msg)
131{
132 struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host);
133 struct drm_device *dev = intel_dsi_host->intel_dsi->base.base.dev;
fac5e23e 134 struct drm_i915_private *dev_priv = to_i915(dev);
7e9804fd
JN
135 enum port port = intel_dsi_host->port;
136 struct mipi_dsi_packet packet;
137 ssize_t ret;
138 const u8 *header, *data;
f0f59a00
VS
139 i915_reg_t data_reg, ctrl_reg;
140 u32 data_mask, ctrl_mask;
7e9804fd
JN
141
142 ret = mipi_dsi_create_packet(&packet, msg);
143 if (ret < 0)
144 return ret;
145
146 header = packet.header;
147 data = packet.payload;
148
149 if (msg->flags & MIPI_DSI_MSG_USE_LPM) {
150 data_reg = MIPI_LP_GEN_DATA(port);
151 data_mask = LP_DATA_FIFO_FULL;
152 ctrl_reg = MIPI_LP_GEN_CTRL(port);
153 ctrl_mask = LP_CTRL_FIFO_FULL;
154 } else {
155 data_reg = MIPI_HS_GEN_DATA(port);
156 data_mask = HS_DATA_FIFO_FULL;
157 ctrl_reg = MIPI_HS_GEN_CTRL(port);
158 ctrl_mask = HS_CTRL_FIFO_FULL;
159 }
160
161 /* note: this is never true for reads */
162 if (packet.payload_length) {
8c6cea0b
CW
163 if (intel_wait_for_register(dev_priv,
164 MIPI_GEN_FIFO_STAT(port),
165 data_mask, 0,
166 50))
7e9804fd
JN
167 DRM_ERROR("Timeout waiting for HS/LP DATA FIFO !full\n");
168
169 write_data(dev_priv, data_reg, packet.payload,
170 packet.payload_length);
171 }
172
173 if (msg->rx_len) {
174 I915_WRITE(MIPI_INTR_STAT(port), GEN_READ_DATA_AVAIL);
175 }
176
84c2aa90
CW
177 if (intel_wait_for_register(dev_priv,
178 MIPI_GEN_FIFO_STAT(port),
179 ctrl_mask, 0,
180 50)) {
7e9804fd
JN
181 DRM_ERROR("Timeout waiting for HS/LP CTRL FIFO !full\n");
182 }
183
184 I915_WRITE(ctrl_reg, header[2] << 16 | header[1] << 8 | header[0]);
185
186 /* ->rx_len is set only for reads */
187 if (msg->rx_len) {
188 data_mask = GEN_READ_DATA_AVAIL;
e7615b37
CW
189 if (intel_wait_for_register(dev_priv,
190 MIPI_INTR_STAT(port),
191 data_mask, data_mask,
192 50))
7e9804fd
JN
193 DRM_ERROR("Timeout waiting for read data.\n");
194
195 read_data(dev_priv, data_reg, msg->rx_buf, msg->rx_len);
196 }
197
198 /* XXX: fix for reads and writes */
199 return 4 + packet.payload_length;
200}
201
202static int intel_dsi_host_attach(struct mipi_dsi_host *host,
203 struct mipi_dsi_device *dsi)
204{
205 return 0;
206}
207
208static int intel_dsi_host_detach(struct mipi_dsi_host *host,
209 struct mipi_dsi_device *dsi)
210{
211 return 0;
212}
213
214static const struct mipi_dsi_host_ops intel_dsi_host_ops = {
215 .attach = intel_dsi_host_attach,
216 .detach = intel_dsi_host_detach,
217 .transfer = intel_dsi_host_transfer,
218};
219
220static struct intel_dsi_host *intel_dsi_host_init(struct intel_dsi *intel_dsi,
221 enum port port)
222{
223 struct intel_dsi_host *host;
224 struct mipi_dsi_device *device;
225
226 host = kzalloc(sizeof(*host), GFP_KERNEL);
227 if (!host)
228 return NULL;
229
230 host->base.ops = &intel_dsi_host_ops;
231 host->intel_dsi = intel_dsi;
232 host->port = port;
233
234 /*
235 * We should call mipi_dsi_host_register(&host->base) here, but we don't
236 * have a host->dev, and we don't have OF stuff either. So just use the
237 * dsi framework as a library and hope for the best. Create the dsi
238 * devices by ourselves here too. Need to be careful though, because we
239 * don't initialize any of the driver model devices here.
240 */
241 device = kzalloc(sizeof(*device), GFP_KERNEL);
242 if (!device) {
243 kfree(host);
244 return NULL;
245 }
246
247 device->host = &host->base;
248 host->device = device;
249
250 return host;
251}
252
a2581a9e
JN
253/*
254 * send a video mode command
255 *
256 * XXX: commands with data in MIPI_DPI_DATA?
257 */
258static int dpi_send_cmd(struct intel_dsi *intel_dsi, u32 cmd, bool hs,
259 enum port port)
260{
261 struct drm_encoder *encoder = &intel_dsi->base.base;
262 struct drm_device *dev = encoder->dev;
fac5e23e 263 struct drm_i915_private *dev_priv = to_i915(dev);
a2581a9e
JN
264 u32 mask;
265
266 /* XXX: pipe, hs */
267 if (hs)
268 cmd &= ~DPI_LP_MODE;
269 else
270 cmd |= DPI_LP_MODE;
271
272 /* clear bit */
273 I915_WRITE(MIPI_INTR_STAT(port), SPL_PKT_SENT_INTERRUPT);
274
275 /* XXX: old code skips write if control unchanged */
276 if (cmd == I915_READ(MIPI_DPI_CONTROL(port)))
277 DRM_ERROR("Same special packet %02x twice in a row.\n", cmd);
278
279 I915_WRITE(MIPI_DPI_CONTROL(port), cmd);
280
281 mask = SPL_PKT_SENT_INTERRUPT;
2af05078
CW
282 if (intel_wait_for_register(dev_priv,
283 MIPI_INTR_STAT(port), mask, mask,
284 100))
a2581a9e
JN
285 DRM_ERROR("Video mode command 0x%08x send failed.\n", cmd);
286
287 return 0;
288}
289
e9fe51c6 290static void band_gap_reset(struct drm_i915_private *dev_priv)
4ce8c9a7 291{
a580516d 292 mutex_lock(&dev_priv->sb_lock);
4ce8c9a7 293
e9fe51c6
SK
294 vlv_flisdsi_write(dev_priv, 0x08, 0x0001);
295 vlv_flisdsi_write(dev_priv, 0x0F, 0x0005);
296 vlv_flisdsi_write(dev_priv, 0x0F, 0x0025);
297 udelay(150);
298 vlv_flisdsi_write(dev_priv, 0x0F, 0x0000);
299 vlv_flisdsi_write(dev_priv, 0x08, 0x0000);
4ce8c9a7 300
a580516d 301 mutex_unlock(&dev_priv->sb_lock);
4ce8c9a7
SK
302}
303
4e646495
JN
304static inline bool is_vid_mode(struct intel_dsi *intel_dsi)
305{
dfba2e2d 306 return intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE;
4e646495
JN
307}
308
309static inline bool is_cmd_mode(struct intel_dsi *intel_dsi)
310{
dfba2e2d 311 return intel_dsi->operation_mode == INTEL_DSI_COMMAND_MODE;
4e646495
JN
312}
313
4e646495 314static bool intel_dsi_compute_config(struct intel_encoder *encoder,
0a478c27
ML
315 struct intel_crtc_state *pipe_config,
316 struct drm_connector_state *conn_state)
4e646495 317{
fac5e23e 318 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4e646495
JN
319 struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi,
320 base);
321 struct intel_connector *intel_connector = intel_dsi->attached_connector;
f4ee265f
VS
322 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
323 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
a65347ba 324 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
47eacbab 325 int ret;
4e646495
JN
326
327 DRM_DEBUG_KMS("\n");
328
f4ee265f 329 if (fixed_mode) {
4e646495
JN
330 intel_fixed_panel_mode(fixed_mode, adjusted_mode);
331
f4ee265f
VS
332 if (HAS_GMCH_DISPLAY(dev_priv))
333 intel_gmch_panel_fitting(crtc, pipe_config,
334 intel_connector->panel.fitting_mode);
335 else
336 intel_pch_panel_fitting(crtc, pipe_config,
337 intel_connector->panel.fitting_mode);
338 }
339
f573de5a
SK
340 /* DSI uses short packets for sync events, so clear mode flags for DSI */
341 adjusted_mode->flags = 0;
342
cc3f90f0 343 if (IS_GEN9_LP(dev_priv)) {
4d1de975
JN
344 /* Dual link goes to DSI transcoder A. */
345 if (intel_dsi->ports == BIT(PORT_C))
346 pipe_config->cpu_transcoder = TRANSCODER_DSI_C;
347 else
348 pipe_config->cpu_transcoder = TRANSCODER_DSI_A;
349 }
350
47eacbab
VS
351 ret = intel_compute_dsi_pll(encoder, pipe_config);
352 if (ret)
353 return false;
354
cd2d34d9
VS
355 pipe_config->clock_set = true;
356
4e646495
JN
357 return true;
358}
359
37ab0810 360static void bxt_dsi_device_ready(struct intel_encoder *encoder)
5505a244 361{
fac5e23e 362 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5505a244 363 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
369602d3 364 enum port port;
37ab0810 365 u32 val;
5505a244 366
37ab0810 367 DRM_DEBUG_KMS("\n");
a9da9bce 368
eba4daf0 369 /* Enable MIPI PHY transparent latch */
369602d3 370 for_each_dsi_port(port, intel_dsi->ports) {
37ab0810
SS
371 val = I915_READ(BXT_MIPI_PORT_CTRL(port));
372 I915_WRITE(BXT_MIPI_PORT_CTRL(port), val | LP_OUTPUT_HOLD);
373 usleep_range(2000, 2500);
eba4daf0 374 }
37ab0810 375
eba4daf0
US
376 /* Clear ULPS and set device ready */
377 for_each_dsi_port(port, intel_dsi->ports) {
37ab0810
SS
378 val = I915_READ(MIPI_DEVICE_READY(port));
379 val &= ~ULPS_STATE_MASK;
37ab0810 380 I915_WRITE(MIPI_DEVICE_READY(port), val);
eba4daf0 381 usleep_range(2000, 2500);
37ab0810
SS
382 val |= DEVICE_READY;
383 I915_WRITE(MIPI_DEVICE_READY(port), val);
369602d3 384 }
5505a244
GS
385}
386
37ab0810 387static void vlv_dsi_device_ready(struct intel_encoder *encoder)
4e646495 388{
fac5e23e 389 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
24ee0e64
GS
390 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
391 enum port port;
1dbd7cb2
SK
392 u32 val;
393
4e646495 394 DRM_DEBUG_KMS("\n");
4e646495 395
a580516d 396 mutex_lock(&dev_priv->sb_lock);
2095f9fc
SK
397 /* program rcomp for compliance, reduce from 50 ohms to 45 ohms
398 * needed everytime after power gate */
399 vlv_flisdsi_write(dev_priv, 0x04, 0x0004);
a580516d 400 mutex_unlock(&dev_priv->sb_lock);
2095f9fc
SK
401
402 /* bandgap reset is needed after everytime we do power gate */
403 band_gap_reset(dev_priv);
404
24ee0e64 405 for_each_dsi_port(port, intel_dsi->ports) {
aceb365c 406
24ee0e64
GS
407 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_ENTER);
408 usleep_range(2500, 3000);
aceb365c 409
bf344e80
GS
410 /* Enable MIPI PHY transparent latch
411 * Common bit for both MIPI Port A & MIPI Port C
412 * No similar bit in MIPI Port C reg
413 */
4ba7d93a 414 val = I915_READ(MIPI_PORT_CTRL(PORT_A));
bf344e80 415 I915_WRITE(MIPI_PORT_CTRL(PORT_A), val | LP_OUTPUT_HOLD);
24ee0e64 416 usleep_range(1000, 1500);
aceb365c 417
24ee0e64
GS
418 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_EXIT);
419 usleep_range(2500, 3000);
420
421 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY);
422 usleep_range(2500, 3000);
423 }
1dbd7cb2 424}
1dbd7cb2 425
37ab0810
SS
426static void intel_dsi_device_ready(struct intel_encoder *encoder)
427{
e2d214ae 428 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
37ab0810 429
e2d214ae 430 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
37ab0810 431 vlv_dsi_device_ready(encoder);
cc3f90f0 432 else if (IS_GEN9_LP(dev_priv))
37ab0810
SS
433 bxt_dsi_device_ready(encoder);
434}
435
436static void intel_dsi_port_enable(struct intel_encoder *encoder)
437{
438 struct drm_device *dev = encoder->base.dev;
fac5e23e 439 struct drm_i915_private *dev_priv = to_i915(dev);
37ab0810
SS
440 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
441 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
442 enum port port;
37ab0810
SS
443
444 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
f0f59a00 445 u32 temp;
6043801f
D
446 if (IS_GEN9_LP(dev_priv)) {
447 for_each_dsi_port(port, intel_dsi->ports) {
448 temp = I915_READ(MIPI_CTRL(port));
449 temp &= ~BXT_PIXEL_OVERLAP_CNT_MASK |
450 intel_dsi->pixel_overlap <<
451 BXT_PIXEL_OVERLAP_CNT_SHIFT;
452 I915_WRITE(MIPI_CTRL(port), temp);
453 }
454 } else {
455 temp = I915_READ(VLV_CHICKEN_3);
456 temp &= ~PIXEL_OVERLAP_CNT_MASK |
37ab0810
SS
457 intel_dsi->pixel_overlap <<
458 PIXEL_OVERLAP_CNT_SHIFT;
6043801f
D
459 I915_WRITE(VLV_CHICKEN_3, temp);
460 }
37ab0810
SS
461 }
462
463 for_each_dsi_port(port, intel_dsi->ports) {
cc3f90f0 464 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
f0f59a00
VS
465 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
466 u32 temp;
37ab0810
SS
467
468 temp = I915_READ(port_ctrl);
469
470 temp &= ~LANE_CONFIGURATION_MASK;
471 temp &= ~DUAL_LINK_MODE_MASK;
472
701d25b4 473 if (intel_dsi->ports == (BIT(PORT_A) | BIT(PORT_C))) {
37ab0810
SS
474 temp |= (intel_dsi->dual_link - 1)
475 << DUAL_LINK_MODE_SHIFT;
812b1d2f
BP
476 if (IS_BROXTON(dev_priv))
477 temp |= LANE_CONFIGURATION_DUAL_LINK_A;
478 else
479 temp |= intel_crtc->pipe ?
37ab0810
SS
480 LANE_CONFIGURATION_DUAL_LINK_B :
481 LANE_CONFIGURATION_DUAL_LINK_A;
482 }
483 /* assert ip_tg_enable signal */
484 I915_WRITE(port_ctrl, temp | DPI_ENABLE);
485 POSTING_READ(port_ctrl);
486 }
487}
488
489static void intel_dsi_port_disable(struct intel_encoder *encoder)
490{
491 struct drm_device *dev = encoder->base.dev;
fac5e23e 492 struct drm_i915_private *dev_priv = to_i915(dev);
37ab0810
SS
493 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
494 enum port port;
37ab0810
SS
495
496 for_each_dsi_port(port, intel_dsi->ports) {
cc3f90f0 497 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
f0f59a00
VS
498 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
499 u32 temp;
500
37ab0810 501 /* de-assert ip_tg_enable signal */
b389a45c
SS
502 temp = I915_READ(port_ctrl);
503 I915_WRITE(port_ctrl, temp & ~DPI_ENABLE);
504 POSTING_READ(port_ctrl);
37ab0810
SS
505 }
506}
507
1dbd7cb2
SK
508static void intel_dsi_enable(struct intel_encoder *encoder)
509{
510 struct drm_device *dev = encoder->base.dev;
fac5e23e 511 struct drm_i915_private *dev_priv = to_i915(dev);
1dbd7cb2 512 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
4934b656 513 enum port port;
1dbd7cb2
SK
514
515 DRM_DEBUG_KMS("\n");
b9f5e07d 516
4934b656
JN
517 if (is_cmd_mode(intel_dsi)) {
518 for_each_dsi_port(port, intel_dsi->ports)
519 I915_WRITE(MIPI_MAX_RETURN_PKT_SIZE(port), 8 * 4);
520 } else {
4e646495 521 msleep(20); /* XXX */
f03e4179 522 for_each_dsi_port(port, intel_dsi->ports)
a2581a9e 523 dpi_send_cmd(intel_dsi, TURN_ON, false, port);
4e646495
JN
524 msleep(100);
525
593e0622 526 drm_panel_enable(intel_dsi->panel);
2634fd7f 527
5505a244 528 intel_dsi_port_enable(encoder);
4e646495 529 }
b029e66f
SK
530
531 intel_panel_enable_backlight(intel_dsi->attached_connector);
2634fd7f
SK
532}
533
5eff0edf
ML
534static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
535 struct intel_crtc_state *pipe_config);
e3488e75 536
fd6bbda9
ML
537static void intel_dsi_pre_enable(struct intel_encoder *encoder,
538 struct intel_crtc_state *pipe_config,
539 struct drm_connector_state *conn_state)
2634fd7f 540{
5eff0edf 541 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2634fd7f 542 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
1881a423 543 u32 val;
2634fd7f
SK
544
545 DRM_DEBUG_KMS("\n");
546
f00b5689
VS
547 /*
548 * The BIOS may leave the PLL in a wonky state where it doesn't
549 * lock. It needs to be fully powered down to fix it.
550 */
551 intel_disable_dsi_pll(encoder);
5eff0edf 552 intel_enable_dsi_pll(encoder, pipe_config);
f00b5689 553
1881a423
US
554 if (IS_BROXTON(dev_priv)) {
555 /* Add MIPI IO reset programming for modeset */
556 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
557 I915_WRITE(BXT_P_CR_GT_DISP_PWRON,
558 val | MIPIO_RST_CTRL);
559
560 /* Power up DSI regulator */
561 I915_WRITE(BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
562 I915_WRITE(BXT_P_DSI_REGULATOR_TX_CTRL, 0);
563 }
564
5eff0edf 565 intel_dsi_prepare(encoder, pipe_config);
e3488e75 566
fc45e821
SK
567 /* Panel Enable over CRC PMIC */
568 if (intel_dsi->gpio_panel)
569 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 1);
570
571 msleep(intel_dsi->panel_on_delay);
572
d1877c0f
VS
573 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
574 u32 val;
575
cd2d34d9 576 /* Disable DPOunit clock gating, can stall pipe */
d1877c0f
VS
577 val = I915_READ(DSPCLK_GATE_D);
578 val |= DPOUNIT_CLOCK_GATE_DISABLE;
579 I915_WRITE(DSPCLK_GATE_D, val);
37ab0810 580 }
2634fd7f
SK
581
582 /* put device in ready state */
583 intel_dsi_device_ready(encoder);
4e646495 584
593e0622 585 drm_panel_prepare(intel_dsi->panel);
20e5bf66 586
2634fd7f
SK
587 /* Enable port in pre-enable phase itself because as per hw team
588 * recommendation, port should be enabled befor plane & pipe */
589 intel_dsi_enable(encoder);
590}
591
fd6bbda9
ML
592static void intel_dsi_enable_nop(struct intel_encoder *encoder,
593 struct intel_crtc_state *pipe_config,
594 struct drm_connector_state *conn_state)
2634fd7f
SK
595{
596 DRM_DEBUG_KMS("\n");
597
598 /* for DSI port enable has to be done before pipe
599 * and plane enable, so port enable is done in
600 * pre_enable phase itself unlike other encoders
601 */
4e646495
JN
602}
603
fd6bbda9
ML
604static void intel_dsi_pre_disable(struct intel_encoder *encoder,
605 struct intel_crtc_state *old_crtc_state,
606 struct drm_connector_state *old_conn_state)
c315faf8 607{
bbdf0b2f
US
608 struct drm_device *dev = encoder->base.dev;
609 struct drm_i915_private *dev_priv = dev->dev_private;
c315faf8 610 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
f03e4179 611 enum port port;
c315faf8
ID
612
613 DRM_DEBUG_KMS("\n");
614
b029e66f
SK
615 intel_panel_disable_backlight(intel_dsi->attached_connector);
616
bbdf0b2f
US
617 /*
618 * Disable Device ready before the port shutdown in order
619 * to avoid split screen
620 */
621 if (IS_BROXTON(dev_priv)) {
622 for_each_dsi_port(port, intel_dsi->ports)
623 I915_WRITE(MIPI_DEVICE_READY(port), 0);
624 }
625
c315faf8
ID
626 if (is_vid_mode(intel_dsi)) {
627 /* Send Shutdown command to the panel in LP mode */
f03e4179 628 for_each_dsi_port(port, intel_dsi->ports)
a2581a9e 629 dpi_send_cmd(intel_dsi, SHUTDOWN, false, port);
c315faf8
ID
630 msleep(10);
631 }
632}
633
4e646495
JN
634static void intel_dsi_disable(struct intel_encoder *encoder)
635{
1dbd7cb2 636 struct drm_device *dev = encoder->base.dev;
fac5e23e 637 struct drm_i915_private *dev_priv = to_i915(dev);
4e646495 638 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
384f02a2 639 enum port port;
4e646495
JN
640 u32 temp;
641
642 DRM_DEBUG_KMS("\n");
643
4e646495 644 if (is_vid_mode(intel_dsi)) {
7f6a6a4a
JN
645 for_each_dsi_port(port, intel_dsi->ports)
646 wait_for_dsi_fifo_empty(intel_dsi, port);
1381308b 647
5505a244 648 intel_dsi_port_disable(encoder);
4e646495
JN
649 msleep(2);
650 }
651
384f02a2
GS
652 for_each_dsi_port(port, intel_dsi->ports) {
653 /* Panel commands can be sent when clock is in LP11 */
654 I915_WRITE(MIPI_DEVICE_READY(port), 0x0);
339023ec 655
b389a45c 656 intel_dsi_reset_clocks(encoder, port);
384f02a2 657 I915_WRITE(MIPI_EOT_DISABLE(port), CLOCKSTOP);
339023ec 658
384f02a2
GS
659 temp = I915_READ(MIPI_DSI_FUNC_PRG(port));
660 temp &= ~VID_MODE_FORMAT_MASK;
661 I915_WRITE(MIPI_DSI_FUNC_PRG(port), temp);
339023ec 662
384f02a2
GS
663 I915_WRITE(MIPI_DEVICE_READY(port), 0x1);
664 }
1dbd7cb2
SK
665 /* if disable packets are sent before sending shutdown packet then in
666 * some next enable sequence send turn on packet error is observed */
593e0622 667 drm_panel_disable(intel_dsi->panel);
4e646495
JN
668}
669
1dbd7cb2 670static void intel_dsi_clear_device_ready(struct intel_encoder *encoder)
4e646495 671{
fac5e23e 672 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
384f02a2
GS
673 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
674 enum port port;
1dbd7cb2 675
4e646495 676 DRM_DEBUG_KMS("\n");
384f02a2 677 for_each_dsi_port(port, intel_dsi->ports) {
f0f59a00 678 /* Common bit for both MIPI Port A & MIPI Port C on VLV/CHV */
cc3f90f0 679 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
f0f59a00
VS
680 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(PORT_A);
681 u32 val;
be4fc046 682
384f02a2
GS
683 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
684 ULPS_STATE_ENTER);
685 usleep_range(2000, 2500);
686
687 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
688 ULPS_STATE_EXIT);
689 usleep_range(2000, 2500);
690
691 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
692 ULPS_STATE_ENTER);
693 usleep_range(2000, 2500);
694
695 /* Wait till Clock lanes are in LP-00 state for MIPI Port A
696 * only. MIPI Port C has no similar bit for checking
697 */
0698cf60
CW
698 if (intel_wait_for_register(dev_priv,
699 port_ctrl, AFE_LATCHOUT, 0,
700 30))
384f02a2
GS
701 DRM_ERROR("DSI LP not going Low\n");
702
b389a45c
SS
703 /* Disable MIPI PHY transparent latch */
704 val = I915_READ(port_ctrl);
705 I915_WRITE(port_ctrl, val & ~LP_OUTPUT_HOLD);
384f02a2
GS
706 usleep_range(1000, 1500);
707
708 I915_WRITE(MIPI_DEVICE_READY(port), 0x00);
709 usleep_range(2000, 2500);
710 }
4e646495 711}
20e5bf66 712
fd6bbda9
ML
713static void intel_dsi_post_disable(struct intel_encoder *encoder,
714 struct intel_crtc_state *pipe_config,
715 struct drm_connector_state *conn_state)
1dbd7cb2 716{
fac5e23e 717 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1dbd7cb2 718 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
1881a423 719 u32 val;
1dbd7cb2
SK
720
721 DRM_DEBUG_KMS("\n");
722
c315faf8
ID
723 intel_dsi_disable(encoder);
724
1dbd7cb2
SK
725 intel_dsi_clear_device_ready(encoder);
726
1881a423
US
727 if (IS_BROXTON(dev_priv)) {
728 /* Power down DSI regulator to save power */
729 I915_WRITE(BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
730 I915_WRITE(BXT_P_DSI_REGULATOR_TX_CTRL, HS_IO_CTRL_SELECT);
731
732 /* Add MIPI IO reset programming for modeset */
733 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
734 I915_WRITE(BXT_P_CR_GT_DISP_PWRON,
735 val & ~MIPIO_RST_CTRL);
736 }
737
e840fd31
HG
738 intel_disable_dsi_pll(encoder);
739
d1877c0f 740 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
d6e3af54
US
741 u32 val;
742
743 val = I915_READ(DSPCLK_GATE_D);
744 val &= ~DPOUNIT_CLOCK_GATE_DISABLE;
745 I915_WRITE(DSPCLK_GATE_D, val);
746 }
20e5bf66 747
593e0622 748 drm_panel_unprepare(intel_dsi->panel);
df38e655
SK
749
750 msleep(intel_dsi->panel_off_delay);
fc45e821
SK
751
752 /* Panel Disable over CRC PMIC */
753 if (intel_dsi->gpio_panel)
754 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 0);
1d5c65ed
VS
755
756 /*
757 * FIXME As we do with eDP, just make a note of the time here
758 * and perform the wait before the next panel power on.
759 */
760 msleep(intel_dsi->panel_pwr_cycle_delay);
1dbd7cb2 761}
4e646495
JN
762
763static bool intel_dsi_get_hw_state(struct intel_encoder *encoder,
764 enum pipe *pipe)
765{
fac5e23e 766 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
c0beefd2 767 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
e7d7cad0 768 enum port port;
1dcec2f3 769 bool active = false;
4e646495
JN
770
771 DRM_DEBUG_KMS("\n");
772
79f255a0
ACO
773 if (!intel_display_power_get_if_enabled(dev_priv,
774 encoder->power_domain))
6d129bea
ID
775 return false;
776
db18b6a6
ID
777 /*
778 * On Broxton the PLL needs to be enabled with a valid divider
779 * configuration, otherwise accessing DSI registers will hang the
780 * machine. See BSpec North Display Engine registers/MIPI[BXT].
781 */
cc3f90f0 782 if (IS_GEN9_LP(dev_priv) && !intel_dsi_pll_is_enabled(dev_priv))
db18b6a6
ID
783 goto out_put_power;
784
4e646495 785 /* XXX: this only works for one DSI output */
c0beefd2 786 for_each_dsi_port(port, intel_dsi->ports) {
cc3f90f0 787 i915_reg_t ctrl_reg = IS_GEN9_LP(dev_priv) ?
f0f59a00 788 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
1dcec2f3 789 bool enabled = I915_READ(ctrl_reg) & DPI_ENABLE;
c0beefd2 790
e6f57789
JN
791 /*
792 * Due to some hardware limitations on VLV/CHV, the DPI enable
793 * bit in port C control register does not get set. As a
794 * workaround, check pipe B conf instead.
c0beefd2 795 */
920a14b2
TU
796 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
797 port == PORT_C)
1dcec2f3 798 enabled = I915_READ(PIPECONF(PIPE_B)) & PIPECONF_ENABLE;
4e646495 799
1dcec2f3
JN
800 /* Try command mode if video mode not enabled */
801 if (!enabled) {
802 u32 tmp = I915_READ(MIPI_DSI_FUNC_PRG(port));
803 enabled = tmp & CMD_MODE_DATA_WIDTH_MASK;
4e646495 804 }
1dcec2f3
JN
805
806 if (!enabled)
807 continue;
808
809 if (!(I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY))
810 continue;
811
cc3f90f0 812 if (IS_GEN9_LP(dev_priv)) {
6b93e9c8
JN
813 u32 tmp = I915_READ(MIPI_CTRL(port));
814 tmp &= BXT_PIPE_SELECT_MASK;
815 tmp >>= BXT_PIPE_SELECT_SHIFT;
816
817 if (WARN_ON(tmp > PIPE_C))
818 continue;
819
820 *pipe = tmp;
821 } else {
822 *pipe = port == PORT_A ? PIPE_A : PIPE_B;
823 }
824
1dcec2f3
JN
825 active = true;
826 break;
4e646495 827 }
1dcec2f3 828
db18b6a6 829out_put_power:
79f255a0 830 intel_display_power_put(dev_priv, encoder->power_domain);
4e646495 831
1dcec2f3 832 return active;
4e646495
JN
833}
834
6f0e7535
R
835static void bxt_dsi_get_pipe_config(struct intel_encoder *encoder,
836 struct intel_crtc_state *pipe_config)
837{
838 struct drm_device *dev = encoder->base.dev;
fac5e23e 839 struct drm_i915_private *dev_priv = to_i915(dev);
6f0e7535
R
840 struct drm_display_mode *adjusted_mode =
841 &pipe_config->base.adjusted_mode;
042ab0c3
R
842 struct drm_display_mode *adjusted_mode_sw;
843 struct intel_crtc *intel_crtc;
6f0e7535 844 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
cefc4e18 845 unsigned int lane_count = intel_dsi->lane_count;
6f0e7535
R
846 unsigned int bpp, fmt;
847 enum port port;
cefc4e18 848 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
042ab0c3
R
849 u16 hfp_sw, hsync_sw, hbp_sw;
850 u16 crtc_htotal_sw, crtc_hsync_start_sw, crtc_hsync_end_sw,
851 crtc_hblank_start_sw, crtc_hblank_end_sw;
852
5eff0edf 853 /* FIXME: hw readout should not depend on SW state */
042ab0c3
R
854 intel_crtc = to_intel_crtc(encoder->base.crtc);
855 adjusted_mode_sw = &intel_crtc->config->base.adjusted_mode;
6f0e7535
R
856
857 /*
858 * Atleast one port is active as encoder->get_config called only if
859 * encoder->get_hw_state() returns true.
860 */
861 for_each_dsi_port(port, intel_dsi->ports) {
862 if (I915_READ(BXT_MIPI_PORT_CTRL(port)) & DPI_ENABLE)
863 break;
864 }
865
866 fmt = I915_READ(MIPI_DSI_FUNC_PRG(port)) & VID_MODE_FORMAT_MASK;
867 pipe_config->pipe_bpp =
868 mipi_dsi_pixel_format_to_bpp(
869 pixel_format_from_register_bits(fmt));
870 bpp = pipe_config->pipe_bpp;
871
872 /* In terms of pixels */
873 adjusted_mode->crtc_hdisplay =
874 I915_READ(BXT_MIPI_TRANS_HACTIVE(port));
875 adjusted_mode->crtc_vdisplay =
876 I915_READ(BXT_MIPI_TRANS_VACTIVE(port));
877 adjusted_mode->crtc_vtotal =
878 I915_READ(BXT_MIPI_TRANS_VTOTAL(port));
879
cefc4e18
R
880 hactive = adjusted_mode->crtc_hdisplay;
881 hfp = I915_READ(MIPI_HFP_COUNT(port));
882
6f0e7535 883 /*
cefc4e18
R
884 * Meaningful for video mode non-burst sync pulse mode only,
885 * can be zero for non-burst sync events and burst modes
6f0e7535 886 */
cefc4e18
R
887 hsync = I915_READ(MIPI_HSYNC_PADDING_COUNT(port));
888 hbp = I915_READ(MIPI_HBP_COUNT(port));
889
890 /* harizontal values are in terms of high speed byte clock */
891 hfp = pixels_from_txbyteclkhs(hfp, bpp, lane_count,
892 intel_dsi->burst_mode_ratio);
893 hsync = pixels_from_txbyteclkhs(hsync, bpp, lane_count,
894 intel_dsi->burst_mode_ratio);
895 hbp = pixels_from_txbyteclkhs(hbp, bpp, lane_count,
896 intel_dsi->burst_mode_ratio);
897
898 if (intel_dsi->dual_link) {
899 hfp *= 2;
900 hsync *= 2;
901 hbp *= 2;
902 }
6f0e7535
R
903
904 /* vertical values are in terms of lines */
905 vfp = I915_READ(MIPI_VFP_COUNT(port));
906 vsync = I915_READ(MIPI_VSYNC_PADDING_COUNT(port));
907 vbp = I915_READ(MIPI_VBP_COUNT(port));
908
cefc4e18
R
909 adjusted_mode->crtc_htotal = hactive + hfp + hsync + hbp;
910 adjusted_mode->crtc_hsync_start = hfp + adjusted_mode->crtc_hdisplay;
911 adjusted_mode->crtc_hsync_end = hsync + adjusted_mode->crtc_hsync_start;
6f0e7535 912 adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay;
cefc4e18 913 adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal;
6f0e7535 914
cefc4e18
R
915 adjusted_mode->crtc_vsync_start = vfp + adjusted_mode->crtc_vdisplay;
916 adjusted_mode->crtc_vsync_end = vsync + adjusted_mode->crtc_vsync_start;
6f0e7535
R
917 adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay;
918 adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal;
6f0e7535 919
042ab0c3
R
920 /*
921 * In BXT DSI there is no regs programmed with few horizontal timings
922 * in Pixels but txbyteclkhs.. So retrieval process adds some
923 * ROUND_UP ERRORS in the process of PIXELS<==>txbyteclkhs.
924 * Actually here for the given adjusted_mode, we are calculating the
925 * value programmed to the port and then back to the horizontal timing
926 * param in pixels. This is the expected value, including roundup errors
927 * And if that is same as retrieved value from port, then
928 * (HW state) adjusted_mode's horizontal timings are corrected to
929 * match with SW state to nullify the errors.
930 */
931 /* Calculating the value programmed to the Port register */
932 hfp_sw = adjusted_mode_sw->crtc_hsync_start -
933 adjusted_mode_sw->crtc_hdisplay;
934 hsync_sw = adjusted_mode_sw->crtc_hsync_end -
935 adjusted_mode_sw->crtc_hsync_start;
936 hbp_sw = adjusted_mode_sw->crtc_htotal -
937 adjusted_mode_sw->crtc_hsync_end;
938
939 if (intel_dsi->dual_link) {
940 hfp_sw /= 2;
941 hsync_sw /= 2;
942 hbp_sw /= 2;
943 }
944
945 hfp_sw = txbyteclkhs(hfp_sw, bpp, lane_count,
946 intel_dsi->burst_mode_ratio);
947 hsync_sw = txbyteclkhs(hsync_sw, bpp, lane_count,
948 intel_dsi->burst_mode_ratio);
949 hbp_sw = txbyteclkhs(hbp_sw, bpp, lane_count,
950 intel_dsi->burst_mode_ratio);
951
952 /* Reverse calculating the adjusted mode parameters from port reg vals*/
953 hfp_sw = pixels_from_txbyteclkhs(hfp_sw, bpp, lane_count,
954 intel_dsi->burst_mode_ratio);
955 hsync_sw = pixels_from_txbyteclkhs(hsync_sw, bpp, lane_count,
956 intel_dsi->burst_mode_ratio);
957 hbp_sw = pixels_from_txbyteclkhs(hbp_sw, bpp, lane_count,
958 intel_dsi->burst_mode_ratio);
959
960 if (intel_dsi->dual_link) {
961 hfp_sw *= 2;
962 hsync_sw *= 2;
963 hbp_sw *= 2;
964 }
965
966 crtc_htotal_sw = adjusted_mode_sw->crtc_hdisplay + hfp_sw +
967 hsync_sw + hbp_sw;
968 crtc_hsync_start_sw = hfp_sw + adjusted_mode_sw->crtc_hdisplay;
969 crtc_hsync_end_sw = hsync_sw + crtc_hsync_start_sw;
970 crtc_hblank_start_sw = adjusted_mode_sw->crtc_hdisplay;
971 crtc_hblank_end_sw = crtc_htotal_sw;
972
973 if (adjusted_mode->crtc_htotal == crtc_htotal_sw)
974 adjusted_mode->crtc_htotal = adjusted_mode_sw->crtc_htotal;
975
976 if (adjusted_mode->crtc_hsync_start == crtc_hsync_start_sw)
977 adjusted_mode->crtc_hsync_start =
978 adjusted_mode_sw->crtc_hsync_start;
979
980 if (adjusted_mode->crtc_hsync_end == crtc_hsync_end_sw)
981 adjusted_mode->crtc_hsync_end =
982 adjusted_mode_sw->crtc_hsync_end;
983
984 if (adjusted_mode->crtc_hblank_start == crtc_hblank_start_sw)
985 adjusted_mode->crtc_hblank_start =
986 adjusted_mode_sw->crtc_hblank_start;
987
988 if (adjusted_mode->crtc_hblank_end == crtc_hblank_end_sw)
989 adjusted_mode->crtc_hblank_end =
990 adjusted_mode_sw->crtc_hblank_end;
991}
6f0e7535 992
4e646495 993static void intel_dsi_get_config(struct intel_encoder *encoder,
5cec258b 994 struct intel_crtc_state *pipe_config)
4e646495 995{
e2d214ae 996 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
d7d85d85 997 u32 pclk;
4e646495
JN
998 DRM_DEBUG_KMS("\n");
999
cc3f90f0 1000 if (IS_GEN9_LP(dev_priv))
6f0e7535
R
1001 bxt_dsi_get_pipe_config(encoder, pipe_config);
1002
47eacbab
VS
1003 pclk = intel_dsi_get_pclk(encoder, pipe_config->pipe_bpp,
1004 pipe_config);
f573de5a
SK
1005 if (!pclk)
1006 return;
1007
2d112de7 1008 pipe_config->base.adjusted_mode.crtc_clock = pclk;
f573de5a 1009 pipe_config->port_clock = pclk;
4e646495
JN
1010}
1011
c19de8eb
DL
1012static enum drm_mode_status
1013intel_dsi_mode_valid(struct drm_connector *connector,
1014 struct drm_display_mode *mode)
4e646495
JN
1015{
1016 struct intel_connector *intel_connector = to_intel_connector(connector);
f4ee265f 1017 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
759a1e98 1018 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
4e646495
JN
1019
1020 DRM_DEBUG_KMS("\n");
1021
1022 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) {
1023 DRM_DEBUG_KMS("MODE_NO_DBLESCAN\n");
1024 return MODE_NO_DBLESCAN;
1025 }
1026
1027 if (fixed_mode) {
1028 if (mode->hdisplay > fixed_mode->hdisplay)
1029 return MODE_PANEL;
1030 if (mode->vdisplay > fixed_mode->vdisplay)
1031 return MODE_PANEL;
759a1e98
MK
1032 if (fixed_mode->clock > max_dotclk)
1033 return MODE_CLOCK_HIGH;
4e646495
JN
1034 }
1035
36d21f4c 1036 return MODE_OK;
4e646495
JN
1037}
1038
1039/* return txclkesc cycles in terms of divider and duration in us */
1040static u16 txclkesc(u32 divider, unsigned int us)
1041{
1042 switch (divider) {
1043 case ESCAPE_CLOCK_DIVIDER_1:
1044 default:
1045 return 20 * us;
1046 case ESCAPE_CLOCK_DIVIDER_2:
1047 return 10 * us;
1048 case ESCAPE_CLOCK_DIVIDER_4:
1049 return 5 * us;
1050 }
1051}
1052
4e646495 1053static void set_dsi_timings(struct drm_encoder *encoder,
5e7234c9 1054 const struct drm_display_mode *adjusted_mode)
4e646495
JN
1055{
1056 struct drm_device *dev = encoder->dev;
fac5e23e 1057 struct drm_i915_private *dev_priv = to_i915(dev);
4e646495 1058 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
aa102d28 1059 enum port port;
1e78aa01 1060 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
4e646495
JN
1061 unsigned int lane_count = intel_dsi->lane_count;
1062
1063 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
1064
aad941d5
VS
1065 hactive = adjusted_mode->crtc_hdisplay;
1066 hfp = adjusted_mode->crtc_hsync_start - adjusted_mode->crtc_hdisplay;
1067 hsync = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
1068 hbp = adjusted_mode->crtc_htotal - adjusted_mode->crtc_hsync_end;
4e646495 1069
aa102d28
GS
1070 if (intel_dsi->dual_link) {
1071 hactive /= 2;
1072 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1073 hactive += intel_dsi->pixel_overlap;
1074 hfp /= 2;
1075 hsync /= 2;
1076 hbp /= 2;
1077 }
1078
aad941d5
VS
1079 vfp = adjusted_mode->crtc_vsync_start - adjusted_mode->crtc_vdisplay;
1080 vsync = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
1081 vbp = adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vsync_end;
4e646495
JN
1082
1083 /* horizontal values are in terms of high speed byte clock */
7f0c8605 1084 hactive = txbyteclkhs(hactive, bpp, lane_count,
7f3de833 1085 intel_dsi->burst_mode_ratio);
7f0c8605
SK
1086 hfp = txbyteclkhs(hfp, bpp, lane_count, intel_dsi->burst_mode_ratio);
1087 hsync = txbyteclkhs(hsync, bpp, lane_count,
7f3de833 1088 intel_dsi->burst_mode_ratio);
7f0c8605 1089 hbp = txbyteclkhs(hbp, bpp, lane_count, intel_dsi->burst_mode_ratio);
4e646495 1090
aa102d28 1091 for_each_dsi_port(port, intel_dsi->ports) {
cc3f90f0 1092 if (IS_GEN9_LP(dev_priv)) {
d2e08c0f
SS
1093 /*
1094 * Program hdisplay and vdisplay on MIPI transcoder.
1095 * This is different from calculated hactive and
1096 * vactive, as they are calculated per channel basis,
1097 * whereas these values should be based on resolution.
1098 */
1099 I915_WRITE(BXT_MIPI_TRANS_HACTIVE(port),
aad941d5 1100 adjusted_mode->crtc_hdisplay);
d2e08c0f 1101 I915_WRITE(BXT_MIPI_TRANS_VACTIVE(port),
aad941d5 1102 adjusted_mode->crtc_vdisplay);
d2e08c0f 1103 I915_WRITE(BXT_MIPI_TRANS_VTOTAL(port),
aad941d5 1104 adjusted_mode->crtc_vtotal);
d2e08c0f
SS
1105 }
1106
aa102d28
GS
1107 I915_WRITE(MIPI_HACTIVE_AREA_COUNT(port), hactive);
1108 I915_WRITE(MIPI_HFP_COUNT(port), hfp);
1109
1110 /* meaningful for video mode non-burst sync pulse mode only,
1111 * can be zero for non-burst sync events and burst modes */
1112 I915_WRITE(MIPI_HSYNC_PADDING_COUNT(port), hsync);
1113 I915_WRITE(MIPI_HBP_COUNT(port), hbp);
1114
1115 /* vertical values are in terms of lines */
1116 I915_WRITE(MIPI_VFP_COUNT(port), vfp);
1117 I915_WRITE(MIPI_VSYNC_PADDING_COUNT(port), vsync);
1118 I915_WRITE(MIPI_VBP_COUNT(port), vbp);
1119 }
4e646495
JN
1120}
1121
1e78aa01
JN
1122static u32 pixel_format_to_reg(enum mipi_dsi_pixel_format fmt)
1123{
1124 switch (fmt) {
1125 case MIPI_DSI_FMT_RGB888:
1126 return VID_MODE_FORMAT_RGB888;
1127 case MIPI_DSI_FMT_RGB666:
1128 return VID_MODE_FORMAT_RGB666;
1129 case MIPI_DSI_FMT_RGB666_PACKED:
1130 return VID_MODE_FORMAT_RGB666_PACKED;
1131 case MIPI_DSI_FMT_RGB565:
1132 return VID_MODE_FORMAT_RGB565;
1133 default:
1134 MISSING_CASE(fmt);
1135 return VID_MODE_FORMAT_RGB666;
1136 }
1137}
1138
5eff0edf
ML
1139static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
1140 struct intel_crtc_state *pipe_config)
4e646495
JN
1141{
1142 struct drm_encoder *encoder = &intel_encoder->base;
1143 struct drm_device *dev = encoder->dev;
fac5e23e 1144 struct drm_i915_private *dev_priv = to_i915(dev);
5eff0edf 1145 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
4e646495 1146 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
5eff0edf 1147 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
24ee0e64 1148 enum port port;
1e78aa01 1149 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
4e646495 1150 u32 val, tmp;
24ee0e64 1151 u16 mode_hdisplay;
4e646495 1152
e7d7cad0 1153 DRM_DEBUG_KMS("pipe %c\n", pipe_name(intel_crtc->pipe));
4e646495 1154
aad941d5 1155 mode_hdisplay = adjusted_mode->crtc_hdisplay;
4e646495 1156
24ee0e64
GS
1157 if (intel_dsi->dual_link) {
1158 mode_hdisplay /= 2;
1159 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1160 mode_hdisplay += intel_dsi->pixel_overlap;
1161 }
4e646495 1162
24ee0e64 1163 for_each_dsi_port(port, intel_dsi->ports) {
920a14b2 1164 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
d2e08c0f
SS
1165 /*
1166 * escape clock divider, 20MHz, shared for A and C.
1167 * device ready must be off when doing this! txclkesc?
1168 */
1169 tmp = I915_READ(MIPI_CTRL(PORT_A));
1170 tmp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
1171 I915_WRITE(MIPI_CTRL(PORT_A), tmp |
1172 ESCAPE_CLOCK_DIVIDER_1);
1173
1174 /* read request priority is per pipe */
1175 tmp = I915_READ(MIPI_CTRL(port));
1176 tmp &= ~READ_REQUEST_PRIORITY_MASK;
1177 I915_WRITE(MIPI_CTRL(port), tmp |
1178 READ_REQUEST_PRIORITY_HIGH);
cc3f90f0 1179 } else if (IS_GEN9_LP(dev_priv)) {
56c48978
D
1180 enum pipe pipe = intel_crtc->pipe;
1181
d2e08c0f
SS
1182 tmp = I915_READ(MIPI_CTRL(port));
1183 tmp &= ~BXT_PIPE_SELECT_MASK;
1184
56c48978 1185 tmp |= BXT_PIPE_SELECT(pipe);
d2e08c0f
SS
1186 I915_WRITE(MIPI_CTRL(port), tmp);
1187 }
24ee0e64
GS
1188
1189 /* XXX: why here, why like this? handling in irq handler?! */
1190 I915_WRITE(MIPI_INTR_STAT(port), 0xffffffff);
1191 I915_WRITE(MIPI_INTR_EN(port), 0xffffffff);
1192
1193 I915_WRITE(MIPI_DPHY_PARAM(port), intel_dsi->dphy_reg);
1194
1195 I915_WRITE(MIPI_DPI_RESOLUTION(port),
aad941d5 1196 adjusted_mode->crtc_vdisplay << VERTICAL_ADDRESS_SHIFT |
24ee0e64
GS
1197 mode_hdisplay << HORIZONTAL_ADDRESS_SHIFT);
1198 }
4e646495
JN
1199
1200 set_dsi_timings(encoder, adjusted_mode);
1201
1202 val = intel_dsi->lane_count << DATA_LANES_PRG_REG_SHIFT;
1203 if (is_cmd_mode(intel_dsi)) {
1204 val |= intel_dsi->channel << CMD_MODE_CHANNEL_NUMBER_SHIFT;
1205 val |= CMD_MODE_DATA_WIDTH_8_BIT; /* XXX */
1206 } else {
1207 val |= intel_dsi->channel << VID_MODE_CHANNEL_NUMBER_SHIFT;
1e78aa01 1208 val |= pixel_format_to_reg(intel_dsi->pixel_format);
4e646495 1209 }
4e646495 1210
24ee0e64
GS
1211 tmp = 0;
1212 if (intel_dsi->eotp_pkt == 0)
1213 tmp |= EOT_DISABLE;
1214 if (intel_dsi->clock_stop)
1215 tmp |= CLOCKSTOP;
4e646495 1216
cc3f90f0 1217 if (IS_GEN9_LP(dev_priv)) {
f90e8c36
JN
1218 tmp |= BXT_DPHY_DEFEATURE_EN;
1219 if (!is_cmd_mode(intel_dsi))
1220 tmp |= BXT_DEFEATURE_DPI_FIFO_CTR;
1221 }
1222
24ee0e64
GS
1223 for_each_dsi_port(port, intel_dsi->ports) {
1224 I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
1225
1226 /* timeouts for recovery. one frame IIUC. if counter expires,
1227 * EOT and stop state. */
1228
1229 /*
1230 * In burst mode, value greater than one DPI line Time in byte
1231 * clock (txbyteclkhs) To timeout this timer 1+ of the above
1232 * said value is recommended.
1233 *
1234 * In non-burst mode, Value greater than one DPI frame time in
1235 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1236 * said value is recommended.
1237 *
1238 * In DBI only mode, value greater than one DBI frame time in
1239 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1240 * said value is recommended.
1241 */
4e646495 1242
24ee0e64
GS
1243 if (is_vid_mode(intel_dsi) &&
1244 intel_dsi->video_mode_format == VIDEO_MODE_BURST) {
1245 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
aad941d5 1246 txbyteclkhs(adjusted_mode->crtc_htotal, bpp,
124abe07
VS
1247 intel_dsi->lane_count,
1248 intel_dsi->burst_mode_ratio) + 1);
24ee0e64
GS
1249 } else {
1250 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
aad941d5
VS
1251 txbyteclkhs(adjusted_mode->crtc_vtotal *
1252 adjusted_mode->crtc_htotal,
124abe07
VS
1253 bpp, intel_dsi->lane_count,
1254 intel_dsi->burst_mode_ratio) + 1);
24ee0e64
GS
1255 }
1256 I915_WRITE(MIPI_LP_RX_TIMEOUT(port), intel_dsi->lp_rx_timeout);
1257 I915_WRITE(MIPI_TURN_AROUND_TIMEOUT(port),
1258 intel_dsi->turn_arnd_val);
1259 I915_WRITE(MIPI_DEVICE_RESET_TIMER(port),
1260 intel_dsi->rst_timer_val);
f1c79f16 1261
24ee0e64 1262 /* dphy stuff */
f1c79f16 1263
24ee0e64
GS
1264 /* in terms of low power clock */
1265 I915_WRITE(MIPI_INIT_COUNT(port),
1266 txclkesc(intel_dsi->escape_clk_div, 100));
4e646495 1267
cc3f90f0 1268 if (IS_GEN9_LP(dev_priv) && (!intel_dsi->dual_link)) {
d2e08c0f
SS
1269 /*
1270 * BXT spec says write MIPI_INIT_COUNT for
1271 * both the ports, even if only one is
1272 * getting used. So write the other port
1273 * if not in dual link mode.
1274 */
1275 I915_WRITE(MIPI_INIT_COUNT(port ==
1276 PORT_A ? PORT_C : PORT_A),
1277 intel_dsi->init_count);
1278 }
4e646495 1279
24ee0e64 1280 /* recovery disables */
87c54d0e 1281 I915_WRITE(MIPI_EOT_DISABLE(port), tmp);
cf4dbd2e 1282
24ee0e64
GS
1283 /* in terms of low power clock */
1284 I915_WRITE(MIPI_INIT_COUNT(port), intel_dsi->init_count);
4e646495 1285
24ee0e64
GS
1286 /* in terms of txbyteclkhs. actual high to low switch +
1287 * MIPI_STOP_STATE_STALL * MIPI_LP_BYTECLK.
1288 *
1289 * XXX: write MIPI_STOP_STATE_STALL?
1290 */
1291 I915_WRITE(MIPI_HIGH_LOW_SWITCH_COUNT(port),
1292 intel_dsi->hs_to_lp_count);
1293
1294 /* XXX: low power clock equivalence in terms of byte clock.
1295 * the number of byte clocks occupied in one low power clock.
1296 * based on txbyteclkhs and txclkesc.
1297 * txclkesc time / txbyteclk time * (105 + MIPI_STOP_STATE_STALL
1298 * ) / 105.???
1299 */
1300 I915_WRITE(MIPI_LP_BYTECLK(port), intel_dsi->lp_byte_clk);
1301
b426f985
D
1302 if (IS_GEMINILAKE(dev_priv)) {
1303 I915_WRITE(MIPI_TLPX_TIME_COUNT(port),
1304 intel_dsi->lp_byte_clk);
1305 /* Shadow of DPHY reg */
1306 I915_WRITE(MIPI_CLK_LANE_TIMING(port),
1307 intel_dsi->dphy_reg);
1308 }
1309
24ee0e64
GS
1310 /* the bw essential for transmitting 16 long packets containing
1311 * 252 bytes meant for dcs write memory command is programmed in
1312 * this register in terms of byte clocks. based on dsi transfer
1313 * rate and the number of lanes configured the time taken to
1314 * transmit 16 long packets in a dsi stream varies. */
1315 I915_WRITE(MIPI_DBI_BW_CTRL(port), intel_dsi->bw_timer);
1316
1317 I915_WRITE(MIPI_CLK_LANE_SWITCH_TIME_CNT(port),
1318 intel_dsi->clk_lp_to_hs_count << LP_HS_SSW_CNT_SHIFT |
1319 intel_dsi->clk_hs_to_lp_count << HS_LP_PWR_SW_CNT_SHIFT);
1320
1321 if (is_vid_mode(intel_dsi))
1322 /* Some panels might have resolution which is not a
1323 * multiple of 64 like 1366 x 768. Enable RANDOM
1324 * resolution support for such panels by default */
1325 I915_WRITE(MIPI_VIDEO_MODE_FORMAT(port),
1326 intel_dsi->video_frmt_cfg_bits |
1327 intel_dsi->video_mode_format |
1328 IP_TG_CONFIG |
1329 RANDOM_DPI_DISPLAY_RESOLUTION);
1330 }
4e646495
JN
1331}
1332
4e646495
JN
1333static int intel_dsi_get_modes(struct drm_connector *connector)
1334{
1335 struct intel_connector *intel_connector = to_intel_connector(connector);
1336 struct drm_display_mode *mode;
1337
1338 DRM_DEBUG_KMS("\n");
1339
1340 if (!intel_connector->panel.fixed_mode) {
1341 DRM_DEBUG_KMS("no fixed mode\n");
1342 return 0;
1343 }
1344
1345 mode = drm_mode_duplicate(connector->dev,
1346 intel_connector->panel.fixed_mode);
1347 if (!mode) {
1348 DRM_DEBUG_KMS("drm_mode_duplicate failed\n");
1349 return 0;
1350 }
1351
1352 drm_mode_probed_add(connector, mode);
1353 return 1;
1354}
1355
f4ee265f
VS
1356static int intel_dsi_set_property(struct drm_connector *connector,
1357 struct drm_property *property,
1358 uint64_t val)
1359{
1360 struct drm_device *dev = connector->dev;
1361 struct intel_connector *intel_connector = to_intel_connector(connector);
1362 struct drm_crtc *crtc;
1363 int ret;
1364
1365 ret = drm_object_property_set_value(&connector->base, property, val);
1366 if (ret)
1367 return ret;
1368
1369 if (property == dev->mode_config.scaling_mode_property) {
1370 if (val == DRM_MODE_SCALE_NONE) {
1371 DRM_DEBUG_KMS("no scaling not supported\n");
1372 return -EINVAL;
1373 }
49cff963 1374 if (HAS_GMCH_DISPLAY(to_i915(dev)) &&
234126c6
VS
1375 val == DRM_MODE_SCALE_CENTER) {
1376 DRM_DEBUG_KMS("centering not supported\n");
1377 return -EINVAL;
1378 }
f4ee265f
VS
1379
1380 if (intel_connector->panel.fitting_mode == val)
1381 return 0;
1382
1383 intel_connector->panel.fitting_mode = val;
1384 }
1385
5eff0edf 1386 crtc = connector->state->crtc;
f4ee265f
VS
1387 if (crtc && crtc->state->enable) {
1388 /*
1389 * If the CRTC is enabled, the display will be changed
1390 * according to the new panel fitting mode.
1391 */
1392 intel_crtc_restore_mode(crtc);
1393 }
1394
1395 return 0;
1396}
1397
593e0622 1398static void intel_dsi_connector_destroy(struct drm_connector *connector)
4e646495
JN
1399{
1400 struct intel_connector *intel_connector = to_intel_connector(connector);
1401
1402 DRM_DEBUG_KMS("\n");
1403 intel_panel_fini(&intel_connector->panel);
4e646495
JN
1404 drm_connector_cleanup(connector);
1405 kfree(connector);
1406}
1407
593e0622
JN
1408static void intel_dsi_encoder_destroy(struct drm_encoder *encoder)
1409{
1410 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1411
1412 if (intel_dsi->panel) {
1413 drm_panel_detach(intel_dsi->panel);
1414 /* XXX: Logically this call belongs in the panel driver. */
1415 drm_panel_remove(intel_dsi->panel);
1416 }
fc45e821
SK
1417
1418 /* dispose of the gpios */
1419 if (intel_dsi->gpio_panel)
1420 gpiod_put(intel_dsi->gpio_panel);
1421
593e0622
JN
1422 intel_encoder_destroy(encoder);
1423}
1424
4e646495 1425static const struct drm_encoder_funcs intel_dsi_funcs = {
593e0622 1426 .destroy = intel_dsi_encoder_destroy,
4e646495
JN
1427};
1428
1429static const struct drm_connector_helper_funcs intel_dsi_connector_helper_funcs = {
1430 .get_modes = intel_dsi_get_modes,
1431 .mode_valid = intel_dsi_mode_valid,
4e646495
JN
1432};
1433
1434static const struct drm_connector_funcs intel_dsi_connector_funcs = {
4d688a2a 1435 .dpms = drm_atomic_helper_connector_dpms,
1ebaa0b9 1436 .late_register = intel_connector_register,
c191eca1 1437 .early_unregister = intel_connector_unregister,
593e0622 1438 .destroy = intel_dsi_connector_destroy,
4e646495 1439 .fill_modes = drm_helper_probe_single_connector_modes,
f4ee265f 1440 .set_property = intel_dsi_set_property,
2545e4a6 1441 .atomic_get_property = intel_connector_atomic_get_property,
c6f95f27 1442 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 1443 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4e646495
JN
1444};
1445
f4ee265f
VS
1446static void intel_dsi_add_properties(struct intel_connector *connector)
1447{
1448 struct drm_device *dev = connector->base.dev;
1449
1450 if (connector->panel.fixed_mode) {
1451 drm_mode_create_scaling_mode_property(dev);
1452 drm_object_attach_property(&connector->base.base,
1453 dev->mode_config.scaling_mode_property,
1454 DRM_MODE_SCALE_ASPECT);
1455 connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
1456 }
1457}
1458
c39055b0 1459void intel_dsi_init(struct drm_i915_private *dev_priv)
4e646495 1460{
c39055b0 1461 struct drm_device *dev = &dev_priv->drm;
4e646495
JN
1462 struct intel_dsi *intel_dsi;
1463 struct intel_encoder *intel_encoder;
1464 struct drm_encoder *encoder;
1465 struct intel_connector *intel_connector;
1466 struct drm_connector *connector;
593e0622 1467 struct drm_display_mode *scan, *fixed_mode = NULL;
7e9804fd 1468 enum port port;
4e646495
JN
1469 unsigned int i;
1470
1471 DRM_DEBUG_KMS("\n");
1472
3e6bd011 1473 /* There is no detection method for MIPI so rely on VBT */
7137aec1 1474 if (!intel_bios_is_dsi_present(dev_priv, &port))
4328633d 1475 return;
3e6bd011 1476
920a14b2 1477 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
868d665b 1478 dev_priv->mipi_mmio_base = VLV_MIPI_BASE;
cc3f90f0 1479 } else if (IS_GEN9_LP(dev_priv)) {
c6c794a2 1480 dev_priv->mipi_mmio_base = BXT_MIPI_BASE;
868d665b
CJ
1481 } else {
1482 DRM_ERROR("Unsupported Mipi device to reg base");
1483 return;
1484 }
3e6bd011 1485
4e646495
JN
1486 intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL);
1487 if (!intel_dsi)
4328633d 1488 return;
4e646495 1489
08d9bc92 1490 intel_connector = intel_connector_alloc();
4e646495
JN
1491 if (!intel_connector) {
1492 kfree(intel_dsi);
4328633d 1493 return;
4e646495
JN
1494 }
1495
1496 intel_encoder = &intel_dsi->base;
1497 encoder = &intel_encoder->base;
1498 intel_dsi->attached_connector = intel_connector;
1499
1500 connector = &intel_connector->base;
1501
13a3d91f 1502 drm_encoder_init(dev, encoder, &intel_dsi_funcs, DRM_MODE_ENCODER_DSI,
580d8ed5 1503 "DSI %c", port_name(port));
4e646495 1504
4e646495 1505 intel_encoder->compute_config = intel_dsi_compute_config;
4e646495 1506 intel_encoder->pre_enable = intel_dsi_pre_enable;
2634fd7f 1507 intel_encoder->enable = intel_dsi_enable_nop;
c315faf8 1508 intel_encoder->disable = intel_dsi_pre_disable;
4e646495
JN
1509 intel_encoder->post_disable = intel_dsi_post_disable;
1510 intel_encoder->get_hw_state = intel_dsi_get_hw_state;
1511 intel_encoder->get_config = intel_dsi_get_config;
1512
1513 intel_connector->get_hw_state = intel_connector_get_hw_state;
1514
03cdc1d4 1515 intel_encoder->port = port;
79f255a0 1516
2e85ab4f
JN
1517 /*
1518 * On BYT/CHV, pipe A maps to MIPI DSI port A, pipe B maps to MIPI DSI
1519 * port C. BXT isn't limited like this.
1520 */
cc3f90f0 1521 if (IS_GEN9_LP(dev_priv))
2e85ab4f
JN
1522 intel_encoder->crtc_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C);
1523 else if (port == PORT_A)
701d25b4 1524 intel_encoder->crtc_mask = BIT(PIPE_A);
7137aec1 1525 else
701d25b4 1526 intel_encoder->crtc_mask = BIT(PIPE_B);
e7d7cad0 1527
90198355 1528 if (dev_priv->vbt.dsi.config->dual_link) {
701d25b4 1529 intel_dsi->ports = BIT(PORT_A) | BIT(PORT_C);
90198355
JN
1530
1531 switch (dev_priv->vbt.dsi.config->dl_dcs_backlight_ports) {
1532 case DL_DCS_PORT_A:
1533 intel_dsi->dcs_backlight_ports = BIT(PORT_A);
1534 break;
1535 case DL_DCS_PORT_C:
1536 intel_dsi->dcs_backlight_ports = BIT(PORT_C);
1537 break;
1538 default:
1539 case DL_DCS_PORT_A_AND_C:
1540 intel_dsi->dcs_backlight_ports = BIT(PORT_A) | BIT(PORT_C);
1541 break;
1542 }
1ecc1c6c
D
1543
1544 switch (dev_priv->vbt.dsi.config->dl_dcs_cabc_ports) {
1545 case DL_DCS_PORT_A:
1546 intel_dsi->dcs_cabc_ports = BIT(PORT_A);
1547 break;
1548 case DL_DCS_PORT_C:
1549 intel_dsi->dcs_cabc_ports = BIT(PORT_C);
1550 break;
1551 default:
1552 case DL_DCS_PORT_A_AND_C:
1553 intel_dsi->dcs_cabc_ports = BIT(PORT_A) | BIT(PORT_C);
1554 break;
1555 }
90198355 1556 } else {
701d25b4 1557 intel_dsi->ports = BIT(port);
90198355 1558 intel_dsi->dcs_backlight_ports = BIT(port);
1ecc1c6c 1559 intel_dsi->dcs_cabc_ports = BIT(port);
90198355 1560 }
82425785 1561
1ecc1c6c
D
1562 if (!dev_priv->vbt.dsi.config->cabc_supported)
1563 intel_dsi->dcs_cabc_ports = 0;
1564
7e9804fd
JN
1565 /* Create a DSI host (and a device) for each port. */
1566 for_each_dsi_port(port, intel_dsi->ports) {
1567 struct intel_dsi_host *host;
1568
1569 host = intel_dsi_host_init(intel_dsi, port);
1570 if (!host)
1571 goto err;
1572
1573 intel_dsi->dsi_hosts[port] = host;
1574 }
1575
593e0622
JN
1576 for (i = 0; i < ARRAY_SIZE(intel_dsi_drivers); i++) {
1577 intel_dsi->panel = intel_dsi_drivers[i].init(intel_dsi,
1578 intel_dsi_drivers[i].panel_id);
1579 if (intel_dsi->panel)
4e646495
JN
1580 break;
1581 }
1582
593e0622 1583 if (!intel_dsi->panel) {
4e646495
JN
1584 DRM_DEBUG_KMS("no device found\n");
1585 goto err;
1586 }
1587
fc45e821
SK
1588 /*
1589 * In case of BYT with CRC PMIC, we need to use GPIO for
1590 * Panel control.
1591 */
645a2f6e
US
1592 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1593 (dev_priv->vbt.dsi.config->pwm_blc == PPS_BLC_PMIC)) {
fc45e821
SK
1594 intel_dsi->gpio_panel =
1595 gpiod_get(dev->dev, "panel", GPIOD_OUT_HIGH);
1596
1597 if (IS_ERR(intel_dsi->gpio_panel)) {
1598 DRM_ERROR("Failed to own gpio for panel control\n");
1599 intel_dsi->gpio_panel = NULL;
1600 }
1601 }
1602
4e646495 1603 intel_encoder->type = INTEL_OUTPUT_DSI;
79f255a0 1604 intel_encoder->power_domain = POWER_DOMAIN_PORT_DSI;
bc079e8b 1605 intel_encoder->cloneable = 0;
4e646495
JN
1606 drm_connector_init(dev, connector, &intel_dsi_connector_funcs,
1607 DRM_MODE_CONNECTOR_DSI);
1608
1609 drm_connector_helper_add(connector, &intel_dsi_connector_helper_funcs);
1610
1611 connector->display_info.subpixel_order = SubPixelHorizontalRGB; /*XXX*/
1612 connector->interlace_allowed = false;
1613 connector->doublescan_allowed = false;
1614
1615 intel_connector_attach_encoder(intel_connector, intel_encoder);
1616
593e0622
JN
1617 drm_panel_attach(intel_dsi->panel, connector);
1618
1619 mutex_lock(&dev->mode_config.mutex);
1620 drm_panel_get_modes(intel_dsi->panel);
1621 list_for_each_entry(scan, &connector->probed_modes, head) {
1622 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
1623 fixed_mode = drm_mode_duplicate(dev, scan);
1624 break;
1625 }
1626 }
1627 mutex_unlock(&dev->mode_config.mutex);
1628
4e646495
JN
1629 if (!fixed_mode) {
1630 DRM_DEBUG_KMS("no fixed mode\n");
1631 goto err;
1632 }
1633
df457245
VS
1634 connector->display_info.width_mm = fixed_mode->width_mm;
1635 connector->display_info.height_mm = fixed_mode->height_mm;
1636
4b6ed685 1637 intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
fda9ee98 1638 intel_panel_setup_backlight(connector, INVALID_PIPE);
f4ee265f
VS
1639
1640 intel_dsi_add_properties(intel_connector);
1641
4328633d 1642 return;
4e646495
JN
1643
1644err:
1645 drm_encoder_cleanup(&intel_encoder->base);
1646 kfree(intel_dsi);
1647 kfree(intel_connector);
4e646495 1648}