drm/i915: Trigger modesetting if force-audio changes
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / gpu / drm / i915 / intel_dp.c
CommitLineData
a4fc5ed6
KP
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
a4fc5ed6
KP
30#include "drmP.h"
31#include "drm.h"
32#include "drm_crtc.h"
33#include "drm_crtc_helper.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
ab2c0672 37#include "drm_dp_helper.h"
a4fc5ed6 38
ae266c98 39
a4fc5ed6
KP
40#define DP_LINK_STATUS_SIZE 6
41#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
43#define DP_LINK_CONFIGURATION_SIZE 9
44
ea5b213a
CW
45struct intel_dp {
46 struct intel_encoder base;
a4fc5ed6
KP
47 uint32_t output_reg;
48 uint32_t DP;
49 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
a4fc5ed6 50 bool has_audio;
f684960e 51 int force_audio;
c8110e52 52 int dpms_mode;
a4fc5ed6
KP
53 uint8_t link_bw;
54 uint8_t lane_count;
55 uint8_t dpcd[4];
a4fc5ed6
KP
56 struct i2c_adapter adapter;
57 struct i2c_algo_dp_aux_data algo;
f0917379 58 bool is_pch_edp;
33a34e4e
JB
59 uint8_t train_set[4];
60 uint8_t link_status[DP_LINK_STATUS_SIZE];
f684960e
CW
61
62 struct drm_property *force_audio_property;
a4fc5ed6
KP
63};
64
cfcb0fc9
JB
65/**
66 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
67 * @intel_dp: DP struct
68 *
69 * If a CPU or PCH DP output is attached to an eDP panel, this function
70 * will return true, and false otherwise.
71 */
72static bool is_edp(struct intel_dp *intel_dp)
73{
74 return intel_dp->base.type == INTEL_OUTPUT_EDP;
75}
76
77/**
78 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
79 * @intel_dp: DP struct
80 *
81 * Returns true if the given DP struct corresponds to a PCH DP port attached
82 * to an eDP panel, false otherwise. Helpful for determining whether we
83 * may need FDI resources for a given DP output or not.
84 */
85static bool is_pch_edp(struct intel_dp *intel_dp)
86{
87 return intel_dp->is_pch_edp;
88}
89
ea5b213a
CW
90static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
91{
4ef69c7a 92 return container_of(encoder, struct intel_dp, base.base);
ea5b213a 93}
a4fc5ed6 94
df0e9248
CW
95static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
96{
97 return container_of(intel_attached_encoder(connector),
98 struct intel_dp, base);
99}
100
814948ad
JB
101/**
102 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
103 * @encoder: DRM encoder
104 *
105 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
106 * by intel_display.c.
107 */
108bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
109{
110 struct intel_dp *intel_dp;
111
112 if (!encoder)
113 return false;
114
115 intel_dp = enc_to_intel_dp(encoder);
116
117 return is_pch_edp(intel_dp);
118}
119
33a34e4e
JB
120static void intel_dp_start_link_train(struct intel_dp *intel_dp);
121static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
ea5b213a 122static void intel_dp_link_down(struct intel_dp *intel_dp);
a4fc5ed6 123
32f9d658 124void
21d40d37 125intel_edp_link_config (struct intel_encoder *intel_encoder,
ea5b213a 126 int *lane_num, int *link_bw)
32f9d658 127{
ea5b213a 128 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
32f9d658 129
ea5b213a
CW
130 *lane_num = intel_dp->lane_count;
131 if (intel_dp->link_bw == DP_LINK_BW_1_62)
32f9d658 132 *link_bw = 162000;
ea5b213a 133 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
32f9d658
ZW
134 *link_bw = 270000;
135}
136
a4fc5ed6 137static int
ea5b213a 138intel_dp_max_lane_count(struct intel_dp *intel_dp)
a4fc5ed6 139{
a4fc5ed6
KP
140 int max_lane_count = 4;
141
ea5b213a
CW
142 if (intel_dp->dpcd[0] >= 0x11) {
143 max_lane_count = intel_dp->dpcd[2] & 0x1f;
a4fc5ed6
KP
144 switch (max_lane_count) {
145 case 1: case 2: case 4:
146 break;
147 default:
148 max_lane_count = 4;
149 }
150 }
151 return max_lane_count;
152}
153
154static int
ea5b213a 155intel_dp_max_link_bw(struct intel_dp *intel_dp)
a4fc5ed6 156{
ea5b213a 157 int max_link_bw = intel_dp->dpcd[1];
a4fc5ed6
KP
158
159 switch (max_link_bw) {
160 case DP_LINK_BW_1_62:
161 case DP_LINK_BW_2_7:
162 break;
163 default:
164 max_link_bw = DP_LINK_BW_1_62;
165 break;
166 }
167 return max_link_bw;
168}
169
170static int
171intel_dp_link_clock(uint8_t link_bw)
172{
173 if (link_bw == DP_LINK_BW_2_7)
174 return 270000;
175 else
176 return 162000;
177}
178
179/* I think this is a fiction */
180static int
ea5b213a 181intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
a4fc5ed6 182{
885a5fb5
ZW
183 struct drm_i915_private *dev_priv = dev->dev_private;
184
4d926461 185 if (is_edp(intel_dp))
5ceb0f9b 186 return (pixel_clock * dev_priv->edp.bpp + 7) / 8;
885a5fb5
ZW
187 else
188 return pixel_clock * 3;
a4fc5ed6
KP
189}
190
fe27d53e
DA
191static int
192intel_dp_max_data_rate(int max_link_clock, int max_lanes)
193{
194 return (max_link_clock * max_lanes * 8) / 10;
195}
196
a4fc5ed6
KP
197static int
198intel_dp_mode_valid(struct drm_connector *connector,
199 struct drm_display_mode *mode)
200{
df0e9248 201 struct intel_dp *intel_dp = intel_attached_dp(connector);
7de56f43
ZY
202 struct drm_device *dev = connector->dev;
203 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a
CW
204 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
205 int max_lanes = intel_dp_max_lane_count(intel_dp);
a4fc5ed6 206
4d926461 207 if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
7de56f43
ZY
208 if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
209 return MODE_PANEL;
210
211 if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
212 return MODE_PANEL;
213 }
214
fe27d53e
DA
215 /* only refuse the mode on non eDP since we have seen some wierd eDP panels
216 which are outside spec tolerances but somehow work by magic */
cfcb0fc9 217 if (!is_edp(intel_dp) &&
ea5b213a 218 (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
fe27d53e 219 > intel_dp_max_data_rate(max_link_clock, max_lanes)))
a4fc5ed6
KP
220 return MODE_CLOCK_HIGH;
221
222 if (mode->clock < 10000)
223 return MODE_CLOCK_LOW;
224
225 return MODE_OK;
226}
227
228static uint32_t
229pack_aux(uint8_t *src, int src_bytes)
230{
231 int i;
232 uint32_t v = 0;
233
234 if (src_bytes > 4)
235 src_bytes = 4;
236 for (i = 0; i < src_bytes; i++)
237 v |= ((uint32_t) src[i]) << ((3-i) * 8);
238 return v;
239}
240
241static void
242unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
243{
244 int i;
245 if (dst_bytes > 4)
246 dst_bytes = 4;
247 for (i = 0; i < dst_bytes; i++)
248 dst[i] = src >> ((3-i) * 8);
249}
250
fb0f8fbf
KP
251/* hrawclock is 1/4 the FSB frequency */
252static int
253intel_hrawclk(struct drm_device *dev)
254{
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 uint32_t clkcfg;
257
258 clkcfg = I915_READ(CLKCFG);
259 switch (clkcfg & CLKCFG_FSB_MASK) {
260 case CLKCFG_FSB_400:
261 return 100;
262 case CLKCFG_FSB_533:
263 return 133;
264 case CLKCFG_FSB_667:
265 return 166;
266 case CLKCFG_FSB_800:
267 return 200;
268 case CLKCFG_FSB_1067:
269 return 266;
270 case CLKCFG_FSB_1333:
271 return 333;
272 /* these two are just a guess; one of them might be right */
273 case CLKCFG_FSB_1600:
274 case CLKCFG_FSB_1600_ALT:
275 return 400;
276 default:
277 return 133;
278 }
279}
280
a4fc5ed6 281static int
ea5b213a 282intel_dp_aux_ch(struct intel_dp *intel_dp,
a4fc5ed6
KP
283 uint8_t *send, int send_bytes,
284 uint8_t *recv, int recv_size)
285{
ea5b213a 286 uint32_t output_reg = intel_dp->output_reg;
4ef69c7a 287 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6
KP
288 struct drm_i915_private *dev_priv = dev->dev_private;
289 uint32_t ch_ctl = output_reg + 0x10;
290 uint32_t ch_data = ch_ctl + 4;
291 int i;
292 int recv_bytes;
a4fc5ed6 293 uint32_t status;
fb0f8fbf 294 uint32_t aux_clock_divider;
e3421a18 295 int try, precharge;
a4fc5ed6
KP
296
297 /* The clock divider is based off the hrawclk,
fb0f8fbf
KP
298 * and would like to run at 2MHz. So, take the
299 * hrawclk value and divide by 2 and use that
6176b8f9
JB
300 *
301 * Note that PCH attached eDP panels should use a 125MHz input
302 * clock divider.
a4fc5ed6 303 */
cfcb0fc9 304 if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
e3421a18
ZW
305 if (IS_GEN6(dev))
306 aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
307 else
308 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
309 } else if (HAS_PCH_SPLIT(dev))
f2b115e6 310 aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
5eb08b69
ZW
311 else
312 aux_clock_divider = intel_hrawclk(dev) / 2;
313
e3421a18
ZW
314 if (IS_GEN6(dev))
315 precharge = 3;
316 else
317 precharge = 5;
318
4f7f7b7e
CW
319 if (I915_READ(ch_ctl) & DP_AUX_CH_CTL_SEND_BUSY) {
320 DRM_ERROR("dp_aux_ch not started status 0x%08x\n",
321 I915_READ(ch_ctl));
322 return -EBUSY;
323 }
324
fb0f8fbf
KP
325 /* Must try at least 3 times according to DP spec */
326 for (try = 0; try < 5; try++) {
327 /* Load the send data into the aux channel data registers */
4f7f7b7e
CW
328 for (i = 0; i < send_bytes; i += 4)
329 I915_WRITE(ch_data + i,
330 pack_aux(send + i, send_bytes - i));
fb0f8fbf
KP
331
332 /* Send the command and wait for it to complete */
4f7f7b7e
CW
333 I915_WRITE(ch_ctl,
334 DP_AUX_CH_CTL_SEND_BUSY |
335 DP_AUX_CH_CTL_TIME_OUT_400us |
336 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
337 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
338 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
339 DP_AUX_CH_CTL_DONE |
340 DP_AUX_CH_CTL_TIME_OUT_ERROR |
341 DP_AUX_CH_CTL_RECEIVE_ERROR);
fb0f8fbf 342 for (;;) {
fb0f8fbf
KP
343 status = I915_READ(ch_ctl);
344 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
345 break;
4f7f7b7e 346 udelay(100);
fb0f8fbf
KP
347 }
348
349 /* Clear done status and any errors */
4f7f7b7e
CW
350 I915_WRITE(ch_ctl,
351 status |
352 DP_AUX_CH_CTL_DONE |
353 DP_AUX_CH_CTL_TIME_OUT_ERROR |
354 DP_AUX_CH_CTL_RECEIVE_ERROR);
355 if (status & DP_AUX_CH_CTL_DONE)
a4fc5ed6
KP
356 break;
357 }
358
a4fc5ed6 359 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1ae8c0a5 360 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
a5b3da54 361 return -EBUSY;
a4fc5ed6
KP
362 }
363
364 /* Check for timeout or receive error.
365 * Timeouts occur when the sink is not connected
366 */
a5b3da54 367 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1ae8c0a5 368 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
a5b3da54
KP
369 return -EIO;
370 }
1ae8c0a5
KP
371
372 /* Timeouts occur when the device isn't connected, so they're
373 * "normal" -- don't fill the kernel log with these */
a5b3da54 374 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
28c97730 375 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
a5b3da54 376 return -ETIMEDOUT;
a4fc5ed6
KP
377 }
378
379 /* Unload any bytes sent back from the other side */
380 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
381 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
a4fc5ed6
KP
382 if (recv_bytes > recv_size)
383 recv_bytes = recv_size;
384
4f7f7b7e
CW
385 for (i = 0; i < recv_bytes; i += 4)
386 unpack_aux(I915_READ(ch_data + i),
387 recv + i, recv_bytes - i);
a4fc5ed6
KP
388
389 return recv_bytes;
390}
391
392/* Write data to the aux channel in native mode */
393static int
ea5b213a 394intel_dp_aux_native_write(struct intel_dp *intel_dp,
a4fc5ed6
KP
395 uint16_t address, uint8_t *send, int send_bytes)
396{
397 int ret;
398 uint8_t msg[20];
399 int msg_bytes;
400 uint8_t ack;
401
402 if (send_bytes > 16)
403 return -1;
404 msg[0] = AUX_NATIVE_WRITE << 4;
405 msg[1] = address >> 8;
eebc863e 406 msg[2] = address & 0xff;
a4fc5ed6
KP
407 msg[3] = send_bytes - 1;
408 memcpy(&msg[4], send, send_bytes);
409 msg_bytes = send_bytes + 4;
410 for (;;) {
ea5b213a 411 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
a4fc5ed6
KP
412 if (ret < 0)
413 return ret;
414 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
415 break;
416 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
417 udelay(100);
418 else
a5b3da54 419 return -EIO;
a4fc5ed6
KP
420 }
421 return send_bytes;
422}
423
424/* Write a single byte to the aux channel in native mode */
425static int
ea5b213a 426intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
a4fc5ed6
KP
427 uint16_t address, uint8_t byte)
428{
ea5b213a 429 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
a4fc5ed6
KP
430}
431
432/* read bytes from a native aux channel */
433static int
ea5b213a 434intel_dp_aux_native_read(struct intel_dp *intel_dp,
a4fc5ed6
KP
435 uint16_t address, uint8_t *recv, int recv_bytes)
436{
437 uint8_t msg[4];
438 int msg_bytes;
439 uint8_t reply[20];
440 int reply_bytes;
441 uint8_t ack;
442 int ret;
443
444 msg[0] = AUX_NATIVE_READ << 4;
445 msg[1] = address >> 8;
446 msg[2] = address & 0xff;
447 msg[3] = recv_bytes - 1;
448
449 msg_bytes = 4;
450 reply_bytes = recv_bytes + 1;
451
452 for (;;) {
ea5b213a 453 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
a4fc5ed6 454 reply, reply_bytes);
a5b3da54
KP
455 if (ret == 0)
456 return -EPROTO;
457 if (ret < 0)
a4fc5ed6
KP
458 return ret;
459 ack = reply[0];
460 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
461 memcpy(recv, reply + 1, ret - 1);
462 return ret - 1;
463 }
464 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
465 udelay(100);
466 else
a5b3da54 467 return -EIO;
a4fc5ed6
KP
468 }
469}
470
471static int
ab2c0672
DA
472intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
473 uint8_t write_byte, uint8_t *read_byte)
a4fc5ed6 474{
ab2c0672 475 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
ea5b213a
CW
476 struct intel_dp *intel_dp = container_of(adapter,
477 struct intel_dp,
478 adapter);
ab2c0672
DA
479 uint16_t address = algo_data->address;
480 uint8_t msg[5];
481 uint8_t reply[2];
8316f337 482 unsigned retry;
ab2c0672
DA
483 int msg_bytes;
484 int reply_bytes;
485 int ret;
486
487 /* Set up the command byte */
488 if (mode & MODE_I2C_READ)
489 msg[0] = AUX_I2C_READ << 4;
490 else
491 msg[0] = AUX_I2C_WRITE << 4;
492
493 if (!(mode & MODE_I2C_STOP))
494 msg[0] |= AUX_I2C_MOT << 4;
a4fc5ed6 495
ab2c0672
DA
496 msg[1] = address >> 8;
497 msg[2] = address;
498
499 switch (mode) {
500 case MODE_I2C_WRITE:
501 msg[3] = 0;
502 msg[4] = write_byte;
503 msg_bytes = 5;
504 reply_bytes = 1;
505 break;
506 case MODE_I2C_READ:
507 msg[3] = 0;
508 msg_bytes = 4;
509 reply_bytes = 2;
510 break;
511 default:
512 msg_bytes = 3;
513 reply_bytes = 1;
514 break;
515 }
516
8316f337
DF
517 for (retry = 0; retry < 5; retry++) {
518 ret = intel_dp_aux_ch(intel_dp,
519 msg, msg_bytes,
520 reply, reply_bytes);
ab2c0672 521 if (ret < 0) {
3ff99164 522 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
ab2c0672
DA
523 return ret;
524 }
8316f337
DF
525
526 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
527 case AUX_NATIVE_REPLY_ACK:
528 /* I2C-over-AUX Reply field is only valid
529 * when paired with AUX ACK.
530 */
531 break;
532 case AUX_NATIVE_REPLY_NACK:
533 DRM_DEBUG_KMS("aux_ch native nack\n");
534 return -EREMOTEIO;
535 case AUX_NATIVE_REPLY_DEFER:
536 udelay(100);
537 continue;
538 default:
539 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
540 reply[0]);
541 return -EREMOTEIO;
542 }
543
ab2c0672
DA
544 switch (reply[0] & AUX_I2C_REPLY_MASK) {
545 case AUX_I2C_REPLY_ACK:
546 if (mode == MODE_I2C_READ) {
547 *read_byte = reply[1];
548 }
549 return reply_bytes - 1;
550 case AUX_I2C_REPLY_NACK:
8316f337 551 DRM_DEBUG_KMS("aux_i2c nack\n");
ab2c0672
DA
552 return -EREMOTEIO;
553 case AUX_I2C_REPLY_DEFER:
8316f337 554 DRM_DEBUG_KMS("aux_i2c defer\n");
ab2c0672
DA
555 udelay(100);
556 break;
557 default:
8316f337 558 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
ab2c0672
DA
559 return -EREMOTEIO;
560 }
561 }
8316f337
DF
562
563 DRM_ERROR("too many retries, giving up\n");
564 return -EREMOTEIO;
a4fc5ed6
KP
565}
566
567static int
ea5b213a 568intel_dp_i2c_init(struct intel_dp *intel_dp,
55f78c43 569 struct intel_connector *intel_connector, const char *name)
a4fc5ed6 570{
d54e9d28 571 DRM_DEBUG_KMS("i2c_init %s\n", name);
ea5b213a
CW
572 intel_dp->algo.running = false;
573 intel_dp->algo.address = 0;
574 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
575
576 memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
577 intel_dp->adapter.owner = THIS_MODULE;
578 intel_dp->adapter.class = I2C_CLASS_DDC;
579 strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
580 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
581 intel_dp->adapter.algo_data = &intel_dp->algo;
582 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
583
584 return i2c_dp_aux_add_bus(&intel_dp->adapter);
a4fc5ed6
KP
585}
586
587static bool
588intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
589 struct drm_display_mode *adjusted_mode)
590{
0d3a1bee
ZY
591 struct drm_device *dev = encoder->dev;
592 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 593 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
a4fc5ed6 594 int lane_count, clock;
ea5b213a
CW
595 int max_lane_count = intel_dp_max_lane_count(intel_dp);
596 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
a4fc5ed6
KP
597 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
598
4d926461 599 if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
1d8e1c75
CW
600 intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
601 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
602 mode, adjusted_mode);
0d3a1bee
ZY
603 /*
604 * the mode->clock is used to calculate the Data&Link M/N
605 * of the pipe. For the eDP the fixed clock should be used.
606 */
607 mode->clock = dev_priv->panel_fixed_mode->clock;
608 }
609
a4fc5ed6
KP
610 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
611 for (clock = 0; clock <= max_clock; clock++) {
fe27d53e 612 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
a4fc5ed6 613
ea5b213a 614 if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
885a5fb5 615 <= link_avail) {
ea5b213a
CW
616 intel_dp->link_bw = bws[clock];
617 intel_dp->lane_count = lane_count;
618 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
28c97730
ZY
619 DRM_DEBUG_KMS("Display port link bw %02x lane "
620 "count %d clock %d\n",
ea5b213a 621 intel_dp->link_bw, intel_dp->lane_count,
a4fc5ed6
KP
622 adjusted_mode->clock);
623 return true;
624 }
625 }
626 }
fe27d53e 627
3cf2efb1
CW
628 if (is_edp(intel_dp)) {
629 /* okay we failed just pick the highest */
630 intel_dp->lane_count = max_lane_count;
631 intel_dp->link_bw = bws[max_clock];
632 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
633 DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
634 "count %d clock %d\n",
635 intel_dp->link_bw, intel_dp->lane_count,
636 adjusted_mode->clock);
637
638 return true;
639 }
640
a4fc5ed6
KP
641 return false;
642}
643
644struct intel_dp_m_n {
645 uint32_t tu;
646 uint32_t gmch_m;
647 uint32_t gmch_n;
648 uint32_t link_m;
649 uint32_t link_n;
650};
651
652static void
653intel_reduce_ratio(uint32_t *num, uint32_t *den)
654{
655 while (*num > 0xffffff || *den > 0xffffff) {
656 *num >>= 1;
657 *den >>= 1;
658 }
659}
660
661static void
36e83a18 662intel_dp_compute_m_n(int bpp,
a4fc5ed6
KP
663 int nlanes,
664 int pixel_clock,
665 int link_clock,
666 struct intel_dp_m_n *m_n)
667{
668 m_n->tu = 64;
36e83a18 669 m_n->gmch_m = (pixel_clock * bpp) >> 3;
a4fc5ed6
KP
670 m_n->gmch_n = link_clock * nlanes;
671 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
672 m_n->link_m = pixel_clock;
673 m_n->link_n = link_clock;
674 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
675}
676
677void
678intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
679 struct drm_display_mode *adjusted_mode)
680{
681 struct drm_device *dev = crtc->dev;
682 struct drm_mode_config *mode_config = &dev->mode_config;
55f78c43 683 struct drm_encoder *encoder;
a4fc5ed6
KP
684 struct drm_i915_private *dev_priv = dev->dev_private;
685 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
36e83a18 686 int lane_count = 4, bpp = 24;
a4fc5ed6
KP
687 struct intel_dp_m_n m_n;
688
689 /*
21d40d37 690 * Find the lane count in the intel_encoder private
a4fc5ed6 691 */
55f78c43 692 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
ea5b213a 693 struct intel_dp *intel_dp;
a4fc5ed6 694
d8201ab6 695 if (encoder->crtc != crtc)
a4fc5ed6
KP
696 continue;
697
ea5b213a
CW
698 intel_dp = enc_to_intel_dp(encoder);
699 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
700 lane_count = intel_dp->lane_count;
51190667
JB
701 break;
702 } else if (is_edp(intel_dp)) {
703 lane_count = dev_priv->edp.lanes;
704 bpp = dev_priv->edp.bpp;
a4fc5ed6
KP
705 break;
706 }
707 }
708
709 /*
710 * Compute the GMCH and Link ratios. The '3' here is
711 * the number of bytes_per_pixel post-LUT, which we always
712 * set up for 8-bits of R/G/B, or 3 bytes total.
713 */
36e83a18 714 intel_dp_compute_m_n(bpp, lane_count,
a4fc5ed6
KP
715 mode->clock, adjusted_mode->clock, &m_n);
716
c619eed4 717 if (HAS_PCH_SPLIT(dev)) {
5eb08b69
ZW
718 if (intel_crtc->pipe == 0) {
719 I915_WRITE(TRANSA_DATA_M1,
720 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
721 m_n.gmch_m);
722 I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
723 I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
724 I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
725 } else {
726 I915_WRITE(TRANSB_DATA_M1,
727 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
728 m_n.gmch_m);
729 I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
730 I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
731 I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
732 }
a4fc5ed6 733 } else {
5eb08b69
ZW
734 if (intel_crtc->pipe == 0) {
735 I915_WRITE(PIPEA_GMCH_DATA_M,
736 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
737 m_n.gmch_m);
738 I915_WRITE(PIPEA_GMCH_DATA_N,
739 m_n.gmch_n);
740 I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
741 I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
742 } else {
743 I915_WRITE(PIPEB_GMCH_DATA_M,
744 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
745 m_n.gmch_m);
746 I915_WRITE(PIPEB_GMCH_DATA_N,
747 m_n.gmch_n);
748 I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
749 I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
750 }
a4fc5ed6
KP
751 }
752}
753
754static void
755intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
756 struct drm_display_mode *adjusted_mode)
757{
e3421a18 758 struct drm_device *dev = encoder->dev;
ea5b213a 759 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4ef69c7a 760 struct drm_crtc *crtc = intel_dp->base.base.crtc;
a4fc5ed6
KP
761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
762
ea5b213a 763 intel_dp->DP = (DP_VOLTAGE_0_4 |
9c9e7927
AJ
764 DP_PRE_EMPHASIS_0);
765
766 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
ea5b213a 767 intel_dp->DP |= DP_SYNC_HS_HIGH;
9c9e7927 768 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
ea5b213a 769 intel_dp->DP |= DP_SYNC_VS_HIGH;
a4fc5ed6 770
cfcb0fc9 771 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
ea5b213a 772 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
e3421a18 773 else
ea5b213a 774 intel_dp->DP |= DP_LINK_TRAIN_OFF;
a4fc5ed6 775
ea5b213a 776 switch (intel_dp->lane_count) {
a4fc5ed6 777 case 1:
ea5b213a 778 intel_dp->DP |= DP_PORT_WIDTH_1;
a4fc5ed6
KP
779 break;
780 case 2:
ea5b213a 781 intel_dp->DP |= DP_PORT_WIDTH_2;
a4fc5ed6
KP
782 break;
783 case 4:
ea5b213a 784 intel_dp->DP |= DP_PORT_WIDTH_4;
a4fc5ed6
KP
785 break;
786 }
ea5b213a
CW
787 if (intel_dp->has_audio)
788 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
a4fc5ed6 789
ea5b213a
CW
790 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
791 intel_dp->link_configuration[0] = intel_dp->link_bw;
792 intel_dp->link_configuration[1] = intel_dp->lane_count;
a4fc5ed6
KP
793
794 /*
9962c925 795 * Check for DPCD version > 1.1 and enhanced framing support
a4fc5ed6 796 */
ea5b213a
CW
797 if (intel_dp->dpcd[0] >= 0x11 && (intel_dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)) {
798 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
799 intel_dp->DP |= DP_ENHANCED_FRAMING;
a4fc5ed6
KP
800 }
801
e3421a18
ZW
802 /* CPT DP's pipe select is decided in TRANS_DP_CTL */
803 if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
ea5b213a 804 intel_dp->DP |= DP_PIPEB_SELECT;
32f9d658 805
895692be 806 if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
32f9d658 807 /* don't miss out required setting for eDP */
ea5b213a 808 intel_dp->DP |= DP_PLL_ENABLE;
32f9d658 809 if (adjusted_mode->clock < 200000)
ea5b213a 810 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
32f9d658 811 else
ea5b213a 812 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
32f9d658 813 }
a4fc5ed6
KP
814}
815
7eaf5547 816/* Returns true if the panel was already on when called */
01cb9ea6 817static bool ironlake_edp_panel_on (struct intel_dp *intel_dp)
9934c132 818{
01cb9ea6 819 struct drm_device *dev = intel_dp->base.base.dev;
9934c132 820 struct drm_i915_private *dev_priv = dev->dev_private;
01cb9ea6 821 u32 pp, idle_on_mask = PP_ON | PP_SEQUENCE_STATE_ON_IDLE;
9934c132 822
913d8d11 823 if (I915_READ(PCH_PP_STATUS) & PP_ON)
7eaf5547 824 return true;
9934c132
JB
825
826 pp = I915_READ(PCH_PP_CONTROL);
37c6c9b0
JB
827
828 /* ILK workaround: disable reset around power sequence */
829 pp &= ~PANEL_POWER_RESET;
830 I915_WRITE(PCH_PP_CONTROL, pp);
831 POSTING_READ(PCH_PP_CONTROL);
832
01cb9ea6 833 pp |= PANEL_UNLOCK_REGS | POWER_TARGET_ON;
9934c132 834 I915_WRITE(PCH_PP_CONTROL, pp);
01cb9ea6 835 POSTING_READ(PCH_PP_CONTROL);
9934c132 836
27d64339
HV
837 /* Ouch. We need to wait here for some panels, like Dell e6510
838 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
839 */
840 msleep(300);
841
01cb9ea6
JB
842 if (wait_for((I915_READ(PCH_PP_STATUS) & idle_on_mask) == idle_on_mask,
843 5000))
913d8d11
CW
844 DRM_ERROR("panel on wait timed out: 0x%08x\n",
845 I915_READ(PCH_PP_STATUS));
9934c132 846
37c6c9b0 847 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
9934c132 848 I915_WRITE(PCH_PP_CONTROL, pp);
37c6c9b0 849 POSTING_READ(PCH_PP_CONTROL);
7eaf5547
JB
850
851 return false;
9934c132
JB
852}
853
854static void ironlake_edp_panel_off (struct drm_device *dev)
855{
856 struct drm_i915_private *dev_priv = dev->dev_private;
01cb9ea6
JB
857 u32 pp, idle_off_mask = PP_ON | PP_SEQUENCE_MASK |
858 PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK;
9934c132
JB
859
860 pp = I915_READ(PCH_PP_CONTROL);
37c6c9b0
JB
861
862 /* ILK workaround: disable reset around power sequence */
863 pp &= ~PANEL_POWER_RESET;
864 I915_WRITE(PCH_PP_CONTROL, pp);
865 POSTING_READ(PCH_PP_CONTROL);
866
9934c132
JB
867 pp &= ~POWER_TARGET_ON;
868 I915_WRITE(PCH_PP_CONTROL, pp);
01cb9ea6 869 POSTING_READ(PCH_PP_CONTROL);
9934c132 870
01cb9ea6 871 if (wait_for((I915_READ(PCH_PP_STATUS) & idle_off_mask) == 0, 5000))
913d8d11
CW
872 DRM_ERROR("panel off wait timed out: 0x%08x\n",
873 I915_READ(PCH_PP_STATUS));
9934c132 874
3969c9c9 875 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
9934c132 876 I915_WRITE(PCH_PP_CONTROL, pp);
37c6c9b0 877 POSTING_READ(PCH_PP_CONTROL);
27d64339
HV
878
879 /* Ouch. We need to wait here for some panels, like Dell e6510
880 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
881 */
882 msleep(300);
9934c132
JB
883}
884
f2b115e6 885static void ironlake_edp_backlight_on (struct drm_device *dev)
32f9d658
ZW
886{
887 struct drm_i915_private *dev_priv = dev->dev_private;
888 u32 pp;
889
28c97730 890 DRM_DEBUG_KMS("\n");
01cb9ea6
JB
891 /*
892 * If we enable the backlight right away following a panel power
893 * on, we may see slight flicker as the panel syncs with the eDP
894 * link. So delay a bit to make sure the image is solid before
895 * allowing it to appear.
896 */
897 msleep(300);
32f9d658
ZW
898 pp = I915_READ(PCH_PP_CONTROL);
899 pp |= EDP_BLC_ENABLE;
900 I915_WRITE(PCH_PP_CONTROL, pp);
901}
902
f2b115e6 903static void ironlake_edp_backlight_off (struct drm_device *dev)
32f9d658
ZW
904{
905 struct drm_i915_private *dev_priv = dev->dev_private;
906 u32 pp;
907
28c97730 908 DRM_DEBUG_KMS("\n");
32f9d658
ZW
909 pp = I915_READ(PCH_PP_CONTROL);
910 pp &= ~EDP_BLC_ENABLE;
911 I915_WRITE(PCH_PP_CONTROL, pp);
912}
a4fc5ed6 913
d240f20f
JB
914static void ironlake_edp_pll_on(struct drm_encoder *encoder)
915{
916 struct drm_device *dev = encoder->dev;
917 struct drm_i915_private *dev_priv = dev->dev_private;
918 u32 dpa_ctl;
919
920 DRM_DEBUG_KMS("\n");
921 dpa_ctl = I915_READ(DP_A);
298b0b39 922 dpa_ctl |= DP_PLL_ENABLE;
d240f20f 923 I915_WRITE(DP_A, dpa_ctl);
298b0b39
JB
924 POSTING_READ(DP_A);
925 udelay(200);
d240f20f
JB
926}
927
928static void ironlake_edp_pll_off(struct drm_encoder *encoder)
929{
930 struct drm_device *dev = encoder->dev;
931 struct drm_i915_private *dev_priv = dev->dev_private;
932 u32 dpa_ctl;
933
934 dpa_ctl = I915_READ(DP_A);
298b0b39 935 dpa_ctl &= ~DP_PLL_ENABLE;
d240f20f 936 I915_WRITE(DP_A, dpa_ctl);
1af5fa1b 937 POSTING_READ(DP_A);
d240f20f
JB
938 udelay(200);
939}
940
941static void intel_dp_prepare(struct drm_encoder *encoder)
942{
943 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
944 struct drm_device *dev = encoder->dev;
d240f20f 945
4d926461 946 if (is_edp(intel_dp)) {
d240f20f 947 ironlake_edp_backlight_off(dev);
01cb9ea6
JB
948 ironlake_edp_panel_on(intel_dp);
949 if (!is_pch_edp(intel_dp))
950 ironlake_edp_pll_on(encoder);
951 else
952 ironlake_edp_pll_off(encoder);
d240f20f 953 }
736085bc 954 intel_dp_link_down(intel_dp);
d240f20f
JB
955}
956
957static void intel_dp_commit(struct drm_encoder *encoder)
958{
959 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
960 struct drm_device *dev = encoder->dev;
d240f20f 961
33a34e4e
JB
962 intel_dp_start_link_train(intel_dp);
963
4d926461 964 if (is_edp(intel_dp))
01cb9ea6 965 ironlake_edp_panel_on(intel_dp);
33a34e4e
JB
966
967 intel_dp_complete_link_train(intel_dp);
968
4d926461 969 if (is_edp(intel_dp))
d240f20f
JB
970 ironlake_edp_backlight_on(dev);
971}
972
a4fc5ed6
KP
973static void
974intel_dp_dpms(struct drm_encoder *encoder, int mode)
975{
ea5b213a 976 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
55f78c43 977 struct drm_device *dev = encoder->dev;
a4fc5ed6 978 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 979 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
a4fc5ed6
KP
980
981 if (mode != DRM_MODE_DPMS_ON) {
01cb9ea6 982 if (is_edp(intel_dp))
7643a7fa 983 ironlake_edp_backlight_off(dev);
736085bc 984 intel_dp_link_down(intel_dp);
4d926461 985 if (is_edp(intel_dp))
01cb9ea6
JB
986 ironlake_edp_panel_off(dev);
987 if (is_edp(intel_dp) && !is_pch_edp(intel_dp))
d240f20f 988 ironlake_edp_pll_off(encoder);
a4fc5ed6 989 } else {
736085bc
JB
990 if (is_edp(intel_dp))
991 ironlake_edp_panel_on(intel_dp);
32f9d658 992 if (!(dp_reg & DP_PORT_EN)) {
01cb9ea6 993 intel_dp_start_link_train(intel_dp);
33a34e4e 994 intel_dp_complete_link_train(intel_dp);
32f9d658 995 }
736085bc
JB
996 if (is_edp(intel_dp))
997 ironlake_edp_backlight_on(dev);
a4fc5ed6 998 }
ea5b213a 999 intel_dp->dpms_mode = mode;
a4fc5ed6
KP
1000}
1001
1002/*
1003 * Fetch AUX CH registers 0x202 - 0x207 which contain
1004 * link status information
1005 */
1006static bool
33a34e4e 1007intel_dp_get_link_status(struct intel_dp *intel_dp)
a4fc5ed6
KP
1008{
1009 int ret;
1010
ea5b213a 1011 ret = intel_dp_aux_native_read(intel_dp,
a4fc5ed6 1012 DP_LANE0_1_STATUS,
33a34e4e 1013 intel_dp->link_status, DP_LINK_STATUS_SIZE);
a4fc5ed6
KP
1014 if (ret != DP_LINK_STATUS_SIZE)
1015 return false;
1016 return true;
1017}
1018
1019static uint8_t
1020intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1021 int r)
1022{
1023 return link_status[r - DP_LANE0_1_STATUS];
1024}
1025
a4fc5ed6
KP
1026static uint8_t
1027intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
1028 int lane)
1029{
1030 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
1031 int s = ((lane & 1) ?
1032 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
1033 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
1034 uint8_t l = intel_dp_link_status(link_status, i);
1035
1036 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
1037}
1038
1039static uint8_t
1040intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
1041 int lane)
1042{
1043 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
1044 int s = ((lane & 1) ?
1045 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
1046 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
1047 uint8_t l = intel_dp_link_status(link_status, i);
1048
1049 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
1050}
1051
1052
1053#if 0
1054static char *voltage_names[] = {
1055 "0.4V", "0.6V", "0.8V", "1.2V"
1056};
1057static char *pre_emph_names[] = {
1058 "0dB", "3.5dB", "6dB", "9.5dB"
1059};
1060static char *link_train_names[] = {
1061 "pattern 1", "pattern 2", "idle", "off"
1062};
1063#endif
1064
1065/*
1066 * These are source-specific values; current Intel hardware supports
1067 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1068 */
1069#define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
1070
1071static uint8_t
1072intel_dp_pre_emphasis_max(uint8_t voltage_swing)
1073{
1074 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1075 case DP_TRAIN_VOLTAGE_SWING_400:
1076 return DP_TRAIN_PRE_EMPHASIS_6;
1077 case DP_TRAIN_VOLTAGE_SWING_600:
1078 return DP_TRAIN_PRE_EMPHASIS_6;
1079 case DP_TRAIN_VOLTAGE_SWING_800:
1080 return DP_TRAIN_PRE_EMPHASIS_3_5;
1081 case DP_TRAIN_VOLTAGE_SWING_1200:
1082 default:
1083 return DP_TRAIN_PRE_EMPHASIS_0;
1084 }
1085}
1086
1087static void
33a34e4e 1088intel_get_adjust_train(struct intel_dp *intel_dp)
a4fc5ed6
KP
1089{
1090 uint8_t v = 0;
1091 uint8_t p = 0;
1092 int lane;
1093
33a34e4e
JB
1094 for (lane = 0; lane < intel_dp->lane_count; lane++) {
1095 uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
1096 uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
a4fc5ed6
KP
1097
1098 if (this_v > v)
1099 v = this_v;
1100 if (this_p > p)
1101 p = this_p;
1102 }
1103
1104 if (v >= I830_DP_VOLTAGE_MAX)
1105 v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
1106
1107 if (p >= intel_dp_pre_emphasis_max(v))
1108 p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1109
1110 for (lane = 0; lane < 4; lane++)
33a34e4e 1111 intel_dp->train_set[lane] = v | p;
a4fc5ed6
KP
1112}
1113
1114static uint32_t
3cf2efb1 1115intel_dp_signal_levels(uint8_t train_set, int lane_count)
a4fc5ed6 1116{
3cf2efb1 1117 uint32_t signal_levels = 0;
a4fc5ed6 1118
3cf2efb1 1119 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
a4fc5ed6
KP
1120 case DP_TRAIN_VOLTAGE_SWING_400:
1121 default:
1122 signal_levels |= DP_VOLTAGE_0_4;
1123 break;
1124 case DP_TRAIN_VOLTAGE_SWING_600:
1125 signal_levels |= DP_VOLTAGE_0_6;
1126 break;
1127 case DP_TRAIN_VOLTAGE_SWING_800:
1128 signal_levels |= DP_VOLTAGE_0_8;
1129 break;
1130 case DP_TRAIN_VOLTAGE_SWING_1200:
1131 signal_levels |= DP_VOLTAGE_1_2;
1132 break;
1133 }
3cf2efb1 1134 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
a4fc5ed6
KP
1135 case DP_TRAIN_PRE_EMPHASIS_0:
1136 default:
1137 signal_levels |= DP_PRE_EMPHASIS_0;
1138 break;
1139 case DP_TRAIN_PRE_EMPHASIS_3_5:
1140 signal_levels |= DP_PRE_EMPHASIS_3_5;
1141 break;
1142 case DP_TRAIN_PRE_EMPHASIS_6:
1143 signal_levels |= DP_PRE_EMPHASIS_6;
1144 break;
1145 case DP_TRAIN_PRE_EMPHASIS_9_5:
1146 signal_levels |= DP_PRE_EMPHASIS_9_5;
1147 break;
1148 }
1149 return signal_levels;
1150}
1151
e3421a18
ZW
1152/* Gen6's DP voltage swing and pre-emphasis control */
1153static uint32_t
1154intel_gen6_edp_signal_levels(uint8_t train_set)
1155{
3c5a62b5
YL
1156 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1157 DP_TRAIN_PRE_EMPHASIS_MASK);
1158 switch (signal_levels) {
e3421a18 1159 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
3c5a62b5
YL
1160 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1161 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1162 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1163 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
e3421a18 1164 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
3c5a62b5
YL
1165 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1166 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
e3421a18 1167 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
3c5a62b5
YL
1168 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1169 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
e3421a18 1170 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
3c5a62b5
YL
1171 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1172 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
e3421a18 1173 default:
3c5a62b5
YL
1174 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1175 "0x%x\n", signal_levels);
1176 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
e3421a18
ZW
1177 }
1178}
1179
a4fc5ed6
KP
1180static uint8_t
1181intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1182 int lane)
1183{
1184 int i = DP_LANE0_1_STATUS + (lane >> 1);
1185 int s = (lane & 1) * 4;
1186 uint8_t l = intel_dp_link_status(link_status, i);
1187
1188 return (l >> s) & 0xf;
1189}
1190
1191/* Check for clock recovery is done on all channels */
1192static bool
1193intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1194{
1195 int lane;
1196 uint8_t lane_status;
1197
1198 for (lane = 0; lane < lane_count; lane++) {
1199 lane_status = intel_get_lane_status(link_status, lane);
1200 if ((lane_status & DP_LANE_CR_DONE) == 0)
1201 return false;
1202 }
1203 return true;
1204}
1205
1206/* Check to see if channel eq is done on all channels */
1207#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
1208 DP_LANE_CHANNEL_EQ_DONE|\
1209 DP_LANE_SYMBOL_LOCKED)
1210static bool
33a34e4e 1211intel_channel_eq_ok(struct intel_dp *intel_dp)
a4fc5ed6
KP
1212{
1213 uint8_t lane_align;
1214 uint8_t lane_status;
1215 int lane;
1216
33a34e4e 1217 lane_align = intel_dp_link_status(intel_dp->link_status,
a4fc5ed6
KP
1218 DP_LANE_ALIGN_STATUS_UPDATED);
1219 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
1220 return false;
33a34e4e
JB
1221 for (lane = 0; lane < intel_dp->lane_count; lane++) {
1222 lane_status = intel_get_lane_status(intel_dp->link_status, lane);
a4fc5ed6
KP
1223 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
1224 return false;
1225 }
1226 return true;
1227}
1228
1229static bool
ea5b213a 1230intel_dp_set_link_train(struct intel_dp *intel_dp,
a4fc5ed6 1231 uint32_t dp_reg_value,
58e10eb9 1232 uint8_t dp_train_pat)
a4fc5ed6 1233{
4ef69c7a 1234 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1235 struct drm_i915_private *dev_priv = dev->dev_private;
a4fc5ed6
KP
1236 int ret;
1237
ea5b213a
CW
1238 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1239 POSTING_READ(intel_dp->output_reg);
a4fc5ed6 1240
ea5b213a 1241 intel_dp_aux_native_write_1(intel_dp,
a4fc5ed6
KP
1242 DP_TRAINING_PATTERN_SET,
1243 dp_train_pat);
1244
ea5b213a 1245 ret = intel_dp_aux_native_write(intel_dp,
58e10eb9
CW
1246 DP_TRAINING_LANE0_SET,
1247 intel_dp->train_set, 4);
a4fc5ed6
KP
1248 if (ret != 4)
1249 return false;
1250
1251 return true;
1252}
1253
33a34e4e 1254/* Enable corresponding port and start training pattern 1 */
a4fc5ed6 1255static void
33a34e4e 1256intel_dp_start_link_train(struct intel_dp *intel_dp)
a4fc5ed6 1257{
4ef69c7a 1258 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1259 struct drm_i915_private *dev_priv = dev->dev_private;
58e10eb9 1260 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
a4fc5ed6
KP
1261 int i;
1262 uint8_t voltage;
1263 bool clock_recovery = false;
a4fc5ed6 1264 int tries;
e3421a18 1265 u32 reg;
ea5b213a 1266 uint32_t DP = intel_dp->DP;
a4fc5ed6 1267
b99a9d9b
KP
1268 /* Enable output, wait for it to become active */
1269 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
1270 POSTING_READ(intel_dp->output_reg);
1271 intel_wait_for_vblank(dev, intel_crtc->pipe);
a4fc5ed6 1272
3cf2efb1
CW
1273 /* Write the link configuration data */
1274 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1275 intel_dp->link_configuration,
1276 DP_LINK_CONFIGURATION_SIZE);
a4fc5ed6
KP
1277
1278 DP |= DP_PORT_EN;
cfcb0fc9 1279 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
e3421a18
ZW
1280 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1281 else
1282 DP &= ~DP_LINK_TRAIN_MASK;
33a34e4e 1283 memset(intel_dp->train_set, 0, 4);
a4fc5ed6
KP
1284 voltage = 0xff;
1285 tries = 0;
1286 clock_recovery = false;
1287 for (;;) {
33a34e4e 1288 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
e3421a18 1289 uint32_t signal_levels;
cfcb0fc9 1290 if (IS_GEN6(dev) && is_edp(intel_dp)) {
33a34e4e 1291 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
e3421a18
ZW
1292 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1293 } else {
3cf2efb1 1294 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
e3421a18
ZW
1295 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1296 }
a4fc5ed6 1297
cfcb0fc9 1298 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
e3421a18
ZW
1299 reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
1300 else
1301 reg = DP | DP_LINK_TRAIN_PAT_1;
1302
ea5b213a 1303 if (!intel_dp_set_link_train(intel_dp, reg,
58e10eb9 1304 DP_TRAINING_PATTERN_1))
a4fc5ed6 1305 break;
a4fc5ed6
KP
1306 /* Set training pattern 1 */
1307
3cf2efb1
CW
1308 udelay(100);
1309 if (!intel_dp_get_link_status(intel_dp))
a4fc5ed6 1310 break;
a4fc5ed6 1311
3cf2efb1
CW
1312 if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
1313 clock_recovery = true;
1314 break;
1315 }
1316
1317 /* Check to see if we've tried the max voltage */
1318 for (i = 0; i < intel_dp->lane_count; i++)
1319 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
a4fc5ed6 1320 break;
3cf2efb1
CW
1321 if (i == intel_dp->lane_count)
1322 break;
a4fc5ed6 1323
3cf2efb1
CW
1324 /* Check to see if we've tried the same voltage 5 times */
1325 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
1326 ++tries;
1327 if (tries == 5)
a4fc5ed6 1328 break;
3cf2efb1
CW
1329 } else
1330 tries = 0;
1331 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
a4fc5ed6 1332
3cf2efb1
CW
1333 /* Compute new intel_dp->train_set as requested by target */
1334 intel_get_adjust_train(intel_dp);
a4fc5ed6
KP
1335 }
1336
33a34e4e
JB
1337 intel_dp->DP = DP;
1338}
1339
1340static void
1341intel_dp_complete_link_train(struct intel_dp *intel_dp)
1342{
4ef69c7a 1343 struct drm_device *dev = intel_dp->base.base.dev;
33a34e4e
JB
1344 struct drm_i915_private *dev_priv = dev->dev_private;
1345 bool channel_eq = false;
37f80975 1346 int tries, cr_tries;
33a34e4e
JB
1347 u32 reg;
1348 uint32_t DP = intel_dp->DP;
1349
a4fc5ed6
KP
1350 /* channel equalization */
1351 tries = 0;
37f80975 1352 cr_tries = 0;
a4fc5ed6
KP
1353 channel_eq = false;
1354 for (;;) {
33a34e4e 1355 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
e3421a18
ZW
1356 uint32_t signal_levels;
1357
37f80975
JB
1358 if (cr_tries > 5) {
1359 DRM_ERROR("failed to train DP, aborting\n");
1360 intel_dp_link_down(intel_dp);
1361 break;
1362 }
1363
cfcb0fc9 1364 if (IS_GEN6(dev) && is_edp(intel_dp)) {
33a34e4e 1365 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
e3421a18
ZW
1366 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1367 } else {
3cf2efb1 1368 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
e3421a18
ZW
1369 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1370 }
1371
cfcb0fc9 1372 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
e3421a18
ZW
1373 reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
1374 else
1375 reg = DP | DP_LINK_TRAIN_PAT_2;
a4fc5ed6
KP
1376
1377 /* channel eq pattern */
ea5b213a 1378 if (!intel_dp_set_link_train(intel_dp, reg,
58e10eb9 1379 DP_TRAINING_PATTERN_2))
a4fc5ed6
KP
1380 break;
1381
3cf2efb1
CW
1382 udelay(400);
1383 if (!intel_dp_get_link_status(intel_dp))
a4fc5ed6 1384 break;
a4fc5ed6 1385
37f80975
JB
1386 /* Make sure clock is still ok */
1387 if (!intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
1388 intel_dp_start_link_train(intel_dp);
1389 cr_tries++;
1390 continue;
1391 }
1392
3cf2efb1
CW
1393 if (intel_channel_eq_ok(intel_dp)) {
1394 channel_eq = true;
1395 break;
1396 }
a4fc5ed6 1397
37f80975
JB
1398 /* Try 5 times, then try clock recovery if that fails */
1399 if (tries > 5) {
1400 intel_dp_link_down(intel_dp);
1401 intel_dp_start_link_train(intel_dp);
1402 tries = 0;
1403 cr_tries++;
1404 continue;
1405 }
a4fc5ed6 1406
3cf2efb1
CW
1407 /* Compute new intel_dp->train_set as requested by target */
1408 intel_get_adjust_train(intel_dp);
1409 ++tries;
869184a6 1410 }
3cf2efb1 1411
cfcb0fc9 1412 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
e3421a18
ZW
1413 reg = DP | DP_LINK_TRAIN_OFF_CPT;
1414 else
1415 reg = DP | DP_LINK_TRAIN_OFF;
1416
ea5b213a
CW
1417 I915_WRITE(intel_dp->output_reg, reg);
1418 POSTING_READ(intel_dp->output_reg);
1419 intel_dp_aux_native_write_1(intel_dp,
a4fc5ed6
KP
1420 DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
1421}
1422
1423static void
ea5b213a 1424intel_dp_link_down(struct intel_dp *intel_dp)
a4fc5ed6 1425{
4ef69c7a 1426 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1427 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 1428 uint32_t DP = intel_dp->DP;
a4fc5ed6 1429
1b39d6f3
CW
1430 if ((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)
1431 return;
1432
28c97730 1433 DRM_DEBUG_KMS("\n");
32f9d658 1434
cfcb0fc9 1435 if (is_edp(intel_dp)) {
32f9d658 1436 DP &= ~DP_PLL_ENABLE;
ea5b213a
CW
1437 I915_WRITE(intel_dp->output_reg, DP);
1438 POSTING_READ(intel_dp->output_reg);
32f9d658
ZW
1439 udelay(100);
1440 }
1441
cfcb0fc9 1442 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp)) {
e3421a18 1443 DP &= ~DP_LINK_TRAIN_MASK_CPT;
ea5b213a 1444 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
e3421a18
ZW
1445 } else {
1446 DP &= ~DP_LINK_TRAIN_MASK;
ea5b213a 1447 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
e3421a18 1448 }
fe255d00 1449 POSTING_READ(intel_dp->output_reg);
5eb08b69 1450
fe255d00 1451 msleep(17);
5eb08b69 1452
cfcb0fc9 1453 if (is_edp(intel_dp))
32f9d658 1454 DP |= DP_LINK_TRAIN_OFF;
5bddd17f 1455
1b39d6f3
CW
1456 if (!HAS_PCH_CPT(dev) &&
1457 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
160b1543 1458 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
5bddd17f
EA
1459 /* Hardware workaround: leaving our transcoder select
1460 * set to transcoder B while it's off will prevent the
1461 * corresponding HDMI output on transcoder A.
1462 *
1463 * Combine this with another hardware workaround:
1464 * transcoder select bit can only be cleared while the
1465 * port is enabled.
1466 */
1467 DP &= ~DP_PIPEB_SELECT;
1468 I915_WRITE(intel_dp->output_reg, DP);
1469
1470 /* Changes to enable or select take place the vblank
1471 * after being written.
1472 */
160b1543 1473 intel_wait_for_vblank(dev, intel_crtc->pipe);
5bddd17f
EA
1474 }
1475
ea5b213a
CW
1476 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
1477 POSTING_READ(intel_dp->output_reg);
a4fc5ed6
KP
1478}
1479
a4fc5ed6
KP
1480/*
1481 * According to DP spec
1482 * 5.1.2:
1483 * 1. Read DPCD
1484 * 2. Configure link according to Receiver Capabilities
1485 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
1486 * 4. Check link status on receipt of hot-plug interrupt
1487 */
1488
1489static void
ea5b213a 1490intel_dp_check_link_status(struct intel_dp *intel_dp)
a4fc5ed6 1491{
4ef69c7a 1492 if (!intel_dp->base.base.crtc)
a4fc5ed6
KP
1493 return;
1494
33a34e4e 1495 if (!intel_dp_get_link_status(intel_dp)) {
ea5b213a 1496 intel_dp_link_down(intel_dp);
a4fc5ed6
KP
1497 return;
1498 }
1499
33a34e4e
JB
1500 if (!intel_channel_eq_ok(intel_dp)) {
1501 intel_dp_start_link_train(intel_dp);
1502 intel_dp_complete_link_train(intel_dp);
1503 }
a4fc5ed6 1504}
a4fc5ed6 1505
5eb08b69 1506static enum drm_connector_status
a9756bb5 1507ironlake_dp_detect(struct intel_dp *intel_dp)
5eb08b69 1508{
5eb08b69
ZW
1509 enum drm_connector_status status;
1510
01cb9ea6 1511 /* Can't disconnect eDP */
4d926461 1512 if (is_edp(intel_dp))
01cb9ea6
JB
1513 return connector_status_connected;
1514
5eb08b69 1515 status = connector_status_disconnected;
ea5b213a
CW
1516 if (intel_dp_aux_native_read(intel_dp,
1517 0x000, intel_dp->dpcd,
a9756bb5
ZW
1518 sizeof (intel_dp->dpcd))
1519 == sizeof(intel_dp->dpcd)) {
ea5b213a 1520 if (intel_dp->dpcd[0] != 0)
5eb08b69
ZW
1521 status = connector_status_connected;
1522 }
ea5b213a
CW
1523 DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
1524 intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
5eb08b69
ZW
1525 return status;
1526}
1527
a4fc5ed6 1528static enum drm_connector_status
a9756bb5 1529g4x_dp_detect(struct intel_dp *intel_dp)
a4fc5ed6 1530{
4ef69c7a 1531 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1532 struct drm_i915_private *dev_priv = dev->dev_private;
a4fc5ed6 1533 enum drm_connector_status status;
a9756bb5 1534 uint32_t temp, bit;
5eb08b69 1535
ea5b213a 1536 switch (intel_dp->output_reg) {
a4fc5ed6
KP
1537 case DP_B:
1538 bit = DPB_HOTPLUG_INT_STATUS;
1539 break;
1540 case DP_C:
1541 bit = DPC_HOTPLUG_INT_STATUS;
1542 break;
1543 case DP_D:
1544 bit = DPD_HOTPLUG_INT_STATUS;
1545 break;
1546 default:
1547 return connector_status_unknown;
1548 }
1549
1550 temp = I915_READ(PORT_HOTPLUG_STAT);
1551
1552 if ((temp & bit) == 0)
1553 return connector_status_disconnected;
1554
1555 status = connector_status_disconnected;
a9756bb5 1556 if (intel_dp_aux_native_read(intel_dp, 0x000, intel_dp->dpcd,
ea5b213a 1557 sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
a4fc5ed6 1558 {
ea5b213a 1559 if (intel_dp->dpcd[0] != 0)
a4fc5ed6
KP
1560 status = connector_status_connected;
1561 }
a9756bb5 1562
dd2b379f 1563 return status;
a9756bb5
ZW
1564}
1565
1566/**
1567 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
1568 *
1569 * \return true if DP port is connected.
1570 * \return false if DP port is disconnected.
1571 */
1572static enum drm_connector_status
1573intel_dp_detect(struct drm_connector *connector, bool force)
1574{
1575 struct intel_dp *intel_dp = intel_attached_dp(connector);
1576 struct drm_device *dev = intel_dp->base.base.dev;
1577 enum drm_connector_status status;
1578 struct edid *edid = NULL;
1579
1580 intel_dp->has_audio = false;
1581
1582 if (HAS_PCH_SPLIT(dev))
1583 status = ironlake_dp_detect(intel_dp);
1584 else
1585 status = g4x_dp_detect(intel_dp);
1586 if (status != connector_status_connected)
1587 return status;
1588
f684960e
CW
1589 if (intel_dp->force_audio) {
1590 intel_dp->has_audio = intel_dp->force_audio > 0;
1591 } else {
1592 edid = drm_get_edid(connector, &intel_dp->adapter);
1593 if (edid) {
1594 intel_dp->has_audio = drm_detect_monitor_audio(edid);
1595 connector->display_info.raw_edid = NULL;
1596 kfree(edid);
1597 }
a9756bb5
ZW
1598 }
1599
1600 return connector_status_connected;
a4fc5ed6
KP
1601}
1602
1603static int intel_dp_get_modes(struct drm_connector *connector)
1604{
df0e9248 1605 struct intel_dp *intel_dp = intel_attached_dp(connector);
4ef69c7a 1606 struct drm_device *dev = intel_dp->base.base.dev;
32f9d658
ZW
1607 struct drm_i915_private *dev_priv = dev->dev_private;
1608 int ret;
a4fc5ed6
KP
1609
1610 /* We should parse the EDID data and find out if it has an audio sink
1611 */
1612
f899fc64 1613 ret = intel_ddc_get_modes(connector, &intel_dp->adapter);
b9efc480 1614 if (ret) {
4d926461 1615 if (is_edp(intel_dp) && !dev_priv->panel_fixed_mode) {
b9efc480
ZY
1616 struct drm_display_mode *newmode;
1617 list_for_each_entry(newmode, &connector->probed_modes,
1618 head) {
1619 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
1620 dev_priv->panel_fixed_mode =
1621 drm_mode_duplicate(dev, newmode);
1622 break;
1623 }
1624 }
1625 }
1626
32f9d658 1627 return ret;
b9efc480 1628 }
32f9d658
ZW
1629
1630 /* if eDP has no EDID, try to use fixed panel mode from VBT */
4d926461 1631 if (is_edp(intel_dp)) {
32f9d658
ZW
1632 if (dev_priv->panel_fixed_mode != NULL) {
1633 struct drm_display_mode *mode;
1634 mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
1635 drm_mode_probed_add(connector, mode);
1636 return 1;
1637 }
1638 }
1639 return 0;
a4fc5ed6
KP
1640}
1641
1aad7ac0
CW
1642static bool
1643intel_dp_detect_audio(struct drm_connector *connector)
1644{
1645 struct intel_dp *intel_dp = intel_attached_dp(connector);
1646 struct edid *edid;
1647 bool has_audio = false;
1648
1649 edid = drm_get_edid(connector, &intel_dp->adapter);
1650 if (edid) {
1651 has_audio = drm_detect_monitor_audio(edid);
1652
1653 connector->display_info.raw_edid = NULL;
1654 kfree(edid);
1655 }
1656
1657 return has_audio;
1658}
1659
f684960e
CW
1660static int
1661intel_dp_set_property(struct drm_connector *connector,
1662 struct drm_property *property,
1663 uint64_t val)
1664{
1665 struct intel_dp *intel_dp = intel_attached_dp(connector);
1666 int ret;
1667
1668 ret = drm_connector_property_set_value(connector, property, val);
1669 if (ret)
1670 return ret;
1671
1672 if (property == intel_dp->force_audio_property) {
1aad7ac0
CW
1673 int i = val;
1674 bool has_audio;
1675
1676 if (i == intel_dp->force_audio)
f684960e
CW
1677 return 0;
1678
1aad7ac0 1679 intel_dp->force_audio = i;
f684960e 1680
1aad7ac0
CW
1681 if (i == 0)
1682 has_audio = intel_dp_detect_audio(connector);
1683 else
1684 has_audio = i > 0;
1685
1686 if (has_audio == intel_dp->has_audio)
f684960e
CW
1687 return 0;
1688
1aad7ac0 1689 intel_dp->has_audio = has_audio;
f684960e
CW
1690 goto done;
1691 }
1692
1693 return -EINVAL;
1694
1695done:
1696 if (intel_dp->base.base.crtc) {
1697 struct drm_crtc *crtc = intel_dp->base.base.crtc;
1698 drm_crtc_helper_set_mode(crtc, &crtc->mode,
1699 crtc->x, crtc->y,
1700 crtc->fb);
1701 }
1702
1703 return 0;
1704}
1705
a4fc5ed6
KP
1706static void
1707intel_dp_destroy (struct drm_connector *connector)
1708{
a4fc5ed6
KP
1709 drm_sysfs_connector_remove(connector);
1710 drm_connector_cleanup(connector);
55f78c43 1711 kfree(connector);
a4fc5ed6
KP
1712}
1713
24d05927
DV
1714static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
1715{
1716 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1717
1718 i2c_del_adapter(&intel_dp->adapter);
1719 drm_encoder_cleanup(encoder);
1720 kfree(intel_dp);
1721}
1722
a4fc5ed6
KP
1723static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
1724 .dpms = intel_dp_dpms,
1725 .mode_fixup = intel_dp_mode_fixup,
d240f20f 1726 .prepare = intel_dp_prepare,
a4fc5ed6 1727 .mode_set = intel_dp_mode_set,
d240f20f 1728 .commit = intel_dp_commit,
a4fc5ed6
KP
1729};
1730
1731static const struct drm_connector_funcs intel_dp_connector_funcs = {
1732 .dpms = drm_helper_connector_dpms,
a4fc5ed6
KP
1733 .detect = intel_dp_detect,
1734 .fill_modes = drm_helper_probe_single_connector_modes,
f684960e 1735 .set_property = intel_dp_set_property,
a4fc5ed6
KP
1736 .destroy = intel_dp_destroy,
1737};
1738
1739static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
1740 .get_modes = intel_dp_get_modes,
1741 .mode_valid = intel_dp_mode_valid,
df0e9248 1742 .best_encoder = intel_best_encoder,
a4fc5ed6
KP
1743};
1744
a4fc5ed6 1745static const struct drm_encoder_funcs intel_dp_enc_funcs = {
24d05927 1746 .destroy = intel_dp_encoder_destroy,
a4fc5ed6
KP
1747};
1748
995b6762 1749static void
21d40d37 1750intel_dp_hot_plug(struct intel_encoder *intel_encoder)
c8110e52 1751{
ea5b213a 1752 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
c8110e52 1753
ea5b213a
CW
1754 if (intel_dp->dpms_mode == DRM_MODE_DPMS_ON)
1755 intel_dp_check_link_status(intel_dp);
c8110e52 1756}
6207937d 1757
e3421a18
ZW
1758/* Return which DP Port should be selected for Transcoder DP control */
1759int
1760intel_trans_dp_port_sel (struct drm_crtc *crtc)
1761{
1762 struct drm_device *dev = crtc->dev;
1763 struct drm_mode_config *mode_config = &dev->mode_config;
1764 struct drm_encoder *encoder;
e3421a18
ZW
1765
1766 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
ea5b213a
CW
1767 struct intel_dp *intel_dp;
1768
d8201ab6 1769 if (encoder->crtc != crtc)
e3421a18
ZW
1770 continue;
1771
ea5b213a
CW
1772 intel_dp = enc_to_intel_dp(encoder);
1773 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
1774 return intel_dp->output_reg;
e3421a18 1775 }
ea5b213a 1776
e3421a18
ZW
1777 return -1;
1778}
1779
36e83a18 1780/* check the VBT to see whether the eDP is on DP-D port */
cb0953d7 1781bool intel_dpd_is_edp(struct drm_device *dev)
36e83a18
ZY
1782{
1783 struct drm_i915_private *dev_priv = dev->dev_private;
1784 struct child_device_config *p_child;
1785 int i;
1786
1787 if (!dev_priv->child_dev_num)
1788 return false;
1789
1790 for (i = 0; i < dev_priv->child_dev_num; i++) {
1791 p_child = dev_priv->child_dev + i;
1792
1793 if (p_child->dvo_port == PORT_IDPD &&
1794 p_child->device_type == DEVICE_TYPE_eDP)
1795 return true;
1796 }
1797 return false;
1798}
1799
f684960e
CW
1800static void
1801intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
1802{
1803 struct drm_device *dev = connector->dev;
1804
1805 intel_dp->force_audio_property =
1806 drm_property_create(dev, DRM_MODE_PROP_RANGE, "force_audio", 2);
1807 if (intel_dp->force_audio_property) {
1808 intel_dp->force_audio_property->values[0] = -1;
1809 intel_dp->force_audio_property->values[1] = 1;
1810 drm_connector_attach_property(connector, intel_dp->force_audio_property, 0);
1811 }
1812}
1813
a4fc5ed6
KP
1814void
1815intel_dp_init(struct drm_device *dev, int output_reg)
1816{
1817 struct drm_i915_private *dev_priv = dev->dev_private;
1818 struct drm_connector *connector;
ea5b213a 1819 struct intel_dp *intel_dp;
21d40d37 1820 struct intel_encoder *intel_encoder;
55f78c43 1821 struct intel_connector *intel_connector;
5eb08b69 1822 const char *name = NULL;
b329530c 1823 int type;
a4fc5ed6 1824
ea5b213a
CW
1825 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
1826 if (!intel_dp)
a4fc5ed6
KP
1827 return;
1828
55f78c43
ZW
1829 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1830 if (!intel_connector) {
ea5b213a 1831 kfree(intel_dp);
55f78c43
ZW
1832 return;
1833 }
ea5b213a 1834 intel_encoder = &intel_dp->base;
55f78c43 1835
ea5b213a 1836 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
b329530c 1837 if (intel_dpd_is_edp(dev))
ea5b213a 1838 intel_dp->is_pch_edp = true;
b329530c 1839
cfcb0fc9 1840 if (output_reg == DP_A || is_pch_edp(intel_dp)) {
b329530c
AJ
1841 type = DRM_MODE_CONNECTOR_eDP;
1842 intel_encoder->type = INTEL_OUTPUT_EDP;
1843 } else {
1844 type = DRM_MODE_CONNECTOR_DisplayPort;
1845 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
1846 }
1847
55f78c43 1848 connector = &intel_connector->base;
b329530c 1849 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
a4fc5ed6
KP
1850 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
1851
eb1f8e4f
DA
1852 connector->polled = DRM_CONNECTOR_POLL_HPD;
1853
652af9d7 1854 if (output_reg == DP_B || output_reg == PCH_DP_B)
21d40d37 1855 intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
652af9d7 1856 else if (output_reg == DP_C || output_reg == PCH_DP_C)
21d40d37 1857 intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
652af9d7 1858 else if (output_reg == DP_D || output_reg == PCH_DP_D)
21d40d37 1859 intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
f8aed700 1860
cfcb0fc9 1861 if (is_edp(intel_dp))
21d40d37 1862 intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
6251ec0a 1863
21d40d37 1864 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
a4fc5ed6
KP
1865 connector->interlace_allowed = true;
1866 connector->doublescan_allowed = 0;
1867
ea5b213a
CW
1868 intel_dp->output_reg = output_reg;
1869 intel_dp->has_audio = false;
1870 intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
a4fc5ed6 1871
4ef69c7a 1872 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
a4fc5ed6 1873 DRM_MODE_ENCODER_TMDS);
4ef69c7a 1874 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
a4fc5ed6 1875
df0e9248 1876 intel_connector_attach_encoder(intel_connector, intel_encoder);
a4fc5ed6
KP
1877 drm_sysfs_connector_add(connector);
1878
1879 /* Set up the DDC bus. */
5eb08b69 1880 switch (output_reg) {
32f9d658
ZW
1881 case DP_A:
1882 name = "DPDDC-A";
1883 break;
5eb08b69
ZW
1884 case DP_B:
1885 case PCH_DP_B:
b01f2c3a
JB
1886 dev_priv->hotplug_supported_mask |=
1887 HDMIB_HOTPLUG_INT_STATUS;
5eb08b69
ZW
1888 name = "DPDDC-B";
1889 break;
1890 case DP_C:
1891 case PCH_DP_C:
b01f2c3a
JB
1892 dev_priv->hotplug_supported_mask |=
1893 HDMIC_HOTPLUG_INT_STATUS;
5eb08b69
ZW
1894 name = "DPDDC-C";
1895 break;
1896 case DP_D:
1897 case PCH_DP_D:
b01f2c3a
JB
1898 dev_priv->hotplug_supported_mask |=
1899 HDMID_HOTPLUG_INT_STATUS;
5eb08b69
ZW
1900 name = "DPDDC-D";
1901 break;
1902 }
1903
ea5b213a 1904 intel_dp_i2c_init(intel_dp, intel_connector, name);
32f9d658 1905
89667383
JB
1906 /* Cache some DPCD data in the eDP case */
1907 if (is_edp(intel_dp)) {
1908 int ret;
1909 bool was_on;
1910
1911 was_on = ironlake_edp_panel_on(intel_dp);
1912 ret = intel_dp_aux_native_read(intel_dp, DP_DPCD_REV,
1913 intel_dp->dpcd,
1914 sizeof(intel_dp->dpcd));
1915 if (ret == sizeof(intel_dp->dpcd)) {
1916 if (intel_dp->dpcd[0] >= 0x11)
1917 dev_priv->no_aux_handshake = intel_dp->dpcd[3] &
1918 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
1919 } else {
1920 DRM_ERROR("failed to retrieve link info\n");
1921 }
1922 if (!was_on)
1923 ironlake_edp_panel_off(dev);
1924 }
1925
21d40d37 1926 intel_encoder->hot_plug = intel_dp_hot_plug;
a4fc5ed6 1927
4d926461 1928 if (is_edp(intel_dp)) {
32f9d658
ZW
1929 /* initialize panel mode from VBT if available for eDP */
1930 if (dev_priv->lfp_lvds_vbt_mode) {
1931 dev_priv->panel_fixed_mode =
1932 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
1933 if (dev_priv->panel_fixed_mode) {
1934 dev_priv->panel_fixed_mode->type |=
1935 DRM_MODE_TYPE_PREFERRED;
1936 }
1937 }
1938 }
1939
f684960e
CW
1940 intel_dp_add_properties(intel_dp, connector);
1941
a4fc5ed6
KP
1942 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1943 * 0xd. Failure to do so will result in spurious interrupts being
1944 * generated on the port when a cable is not attached.
1945 */
1946 if (IS_G4X(dev) && !IS_GM45(dev)) {
1947 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1948 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1949 }
1950}