drm/i915: Clear flushing lists on GPU reset
[GitHub/LineageOS/android_kernel_motorola_exynos9610.git] / drivers / gpu / drm / i915 / i915_gem.c
CommitLineData
673a394b
EA
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
1c5d22f7 32#include "i915_trace.h"
652c393a 33#include "intel_drv.h"
5a0e3ad6 34#include <linux/slab.h>
673a394b 35#include <linux/swap.h>
79e53945 36#include <linux/pci.h>
f8f235e5 37#include <linux/intel-gtt.h>
673a394b 38
0108a3ed 39static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
ba3d8d74
DV
40
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
e47c68e9
EA
43static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
e47c68e9
EA
45static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
2cf34d7b
CW
51static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
52 bool interruptible);
de151cf6
JB
53static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
54 unsigned alignment);
de151cf6 55static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
71acb5eb
DA
56static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
57 struct drm_i915_gem_pwrite *args,
58 struct drm_file *file_priv);
be72615b 59static void i915_gem_free_object_tail(struct drm_gem_object *obj);
673a394b 60
31169714
CW
61static LIST_HEAD(shrink_list);
62static DEFINE_SPINLOCK(shrink_list_lock);
63
7d1c4804
CW
64static inline bool
65i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
66{
67 return obj_priv->gtt_space &&
68 !obj_priv->active &&
69 obj_priv->pin_count == 0;
70}
71
79e53945
JB
72int i915_gem_do_init(struct drm_device *dev, unsigned long start,
73 unsigned long end)
673a394b
EA
74{
75 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b 76
79e53945
JB
77 if (start >= end ||
78 (start & (PAGE_SIZE - 1)) != 0 ||
79 (end & (PAGE_SIZE - 1)) != 0) {
673a394b
EA
80 return -EINVAL;
81 }
82
79e53945
JB
83 drm_mm_init(&dev_priv->mm.gtt_space, start,
84 end - start);
673a394b 85
79e53945
JB
86 dev->gtt_total = (uint32_t) (end - start);
87
88 return 0;
89}
673a394b 90
79e53945
JB
91int
92i915_gem_init_ioctl(struct drm_device *dev, void *data,
93 struct drm_file *file_priv)
94{
95 struct drm_i915_gem_init *args = data;
96 int ret;
97
98 mutex_lock(&dev->struct_mutex);
99 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
673a394b
EA
100 mutex_unlock(&dev->struct_mutex);
101
79e53945 102 return ret;
673a394b
EA
103}
104
5a125c3c
EA
105int
106i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
107 struct drm_file *file_priv)
108{
5a125c3c 109 struct drm_i915_gem_get_aperture *args = data;
5a125c3c
EA
110
111 if (!(dev->driver->driver_features & DRIVER_GEM))
112 return -ENODEV;
113
114 args->aper_size = dev->gtt_total;
2678d9d6
KP
115 args->aper_available_size = (args->aper_size -
116 atomic_read(&dev->pin_memory));
5a125c3c
EA
117
118 return 0;
119}
120
673a394b
EA
121
122/**
123 * Creates a new mm object and returns a handle to it.
124 */
125int
126i915_gem_create_ioctl(struct drm_device *dev, void *data,
127 struct drm_file *file_priv)
128{
129 struct drm_i915_gem_create *args = data;
130 struct drm_gem_object *obj;
a1a2d1d3
PP
131 int ret;
132 u32 handle;
673a394b
EA
133
134 args->size = roundup(args->size, PAGE_SIZE);
135
136 /* Allocate the new object */
ac52bc56 137 obj = i915_gem_alloc_object(dev, args->size);
673a394b
EA
138 if (obj == NULL)
139 return -ENOMEM;
140
141 ret = drm_gem_handle_create(file_priv, obj, &handle);
1dfd9754
CW
142 if (ret) {
143 drm_gem_object_unreference_unlocked(obj);
673a394b 144 return ret;
1dfd9754 145 }
673a394b 146
1dfd9754
CW
147 /* Sink the floating reference from kref_init(handlecount) */
148 drm_gem_object_handle_unreference_unlocked(obj);
673a394b 149
1dfd9754 150 args->handle = handle;
673a394b
EA
151 return 0;
152}
153
eb01459f
EA
154static inline int
155fast_shmem_read(struct page **pages,
156 loff_t page_base, int page_offset,
157 char __user *data,
158 int length)
159{
160 char __iomem *vaddr;
2bc43b5c 161 int unwritten;
eb01459f
EA
162
163 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
164 if (vaddr == NULL)
165 return -ENOMEM;
2bc43b5c 166 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
eb01459f
EA
167 kunmap_atomic(vaddr, KM_USER0);
168
2bc43b5c
FM
169 if (unwritten)
170 return -EFAULT;
171
172 return 0;
eb01459f
EA
173}
174
280b713b
EA
175static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
176{
177 drm_i915_private_t *dev_priv = obj->dev->dev_private;
23010e43 178 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
280b713b
EA
179
180 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
181 obj_priv->tiling_mode != I915_TILING_NONE;
182}
183
99a03df5 184static inline void
40123c1f
EA
185slow_shmem_copy(struct page *dst_page,
186 int dst_offset,
187 struct page *src_page,
188 int src_offset,
189 int length)
190{
191 char *dst_vaddr, *src_vaddr;
192
99a03df5
CW
193 dst_vaddr = kmap(dst_page);
194 src_vaddr = kmap(src_page);
40123c1f
EA
195
196 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
197
99a03df5
CW
198 kunmap(src_page);
199 kunmap(dst_page);
40123c1f
EA
200}
201
99a03df5 202static inline void
280b713b
EA
203slow_shmem_bit17_copy(struct page *gpu_page,
204 int gpu_offset,
205 struct page *cpu_page,
206 int cpu_offset,
207 int length,
208 int is_read)
209{
210 char *gpu_vaddr, *cpu_vaddr;
211
212 /* Use the unswizzled path if this page isn't affected. */
213 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
214 if (is_read)
215 return slow_shmem_copy(cpu_page, cpu_offset,
216 gpu_page, gpu_offset, length);
217 else
218 return slow_shmem_copy(gpu_page, gpu_offset,
219 cpu_page, cpu_offset, length);
220 }
221
99a03df5
CW
222 gpu_vaddr = kmap(gpu_page);
223 cpu_vaddr = kmap(cpu_page);
280b713b
EA
224
225 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
226 * XORing with the other bits (A9 for Y, A9 and A10 for X)
227 */
228 while (length > 0) {
229 int cacheline_end = ALIGN(gpu_offset + 1, 64);
230 int this_length = min(cacheline_end - gpu_offset, length);
231 int swizzled_gpu_offset = gpu_offset ^ 64;
232
233 if (is_read) {
234 memcpy(cpu_vaddr + cpu_offset,
235 gpu_vaddr + swizzled_gpu_offset,
236 this_length);
237 } else {
238 memcpy(gpu_vaddr + swizzled_gpu_offset,
239 cpu_vaddr + cpu_offset,
240 this_length);
241 }
242 cpu_offset += this_length;
243 gpu_offset += this_length;
244 length -= this_length;
245 }
246
99a03df5
CW
247 kunmap(cpu_page);
248 kunmap(gpu_page);
280b713b
EA
249}
250
eb01459f
EA
251/**
252 * This is the fast shmem pread path, which attempts to copy_from_user directly
253 * from the backing pages of the object to the user's address space. On a
254 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
255 */
256static int
257i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
258 struct drm_i915_gem_pread *args,
259 struct drm_file *file_priv)
260{
23010e43 261 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
eb01459f
EA
262 ssize_t remain;
263 loff_t offset, page_base;
264 char __user *user_data;
265 int page_offset, page_length;
266 int ret;
267
268 user_data = (char __user *) (uintptr_t) args->data_ptr;
269 remain = args->size;
270
271 mutex_lock(&dev->struct_mutex);
272
4bdadb97 273 ret = i915_gem_object_get_pages(obj, 0);
eb01459f
EA
274 if (ret != 0)
275 goto fail_unlock;
276
277 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
278 args->size);
279 if (ret != 0)
280 goto fail_put_pages;
281
23010e43 282 obj_priv = to_intel_bo(obj);
eb01459f
EA
283 offset = args->offset;
284
285 while (remain > 0) {
286 /* Operation in this page
287 *
288 * page_base = page offset within aperture
289 * page_offset = offset within page
290 * page_length = bytes to copy for this page
291 */
292 page_base = (offset & ~(PAGE_SIZE-1));
293 page_offset = offset & (PAGE_SIZE-1);
294 page_length = remain;
295 if ((page_offset + remain) > PAGE_SIZE)
296 page_length = PAGE_SIZE - page_offset;
297
298 ret = fast_shmem_read(obj_priv->pages,
299 page_base, page_offset,
300 user_data, page_length);
301 if (ret)
302 goto fail_put_pages;
303
304 remain -= page_length;
305 user_data += page_length;
306 offset += page_length;
307 }
308
309fail_put_pages:
310 i915_gem_object_put_pages(obj);
311fail_unlock:
312 mutex_unlock(&dev->struct_mutex);
313
314 return ret;
315}
316
07f73f69
CW
317static int
318i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
319{
320 int ret;
321
4bdadb97 322 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
07f73f69
CW
323
324 /* If we've insufficient memory to map in the pages, attempt
325 * to make some space by throwing out some old buffers.
326 */
327 if (ret == -ENOMEM) {
328 struct drm_device *dev = obj->dev;
07f73f69 329
0108a3ed
DV
330 ret = i915_gem_evict_something(dev, obj->size,
331 i915_gem_get_gtt_alignment(obj));
07f73f69
CW
332 if (ret)
333 return ret;
334
4bdadb97 335 ret = i915_gem_object_get_pages(obj, 0);
07f73f69
CW
336 }
337
338 return ret;
339}
340
eb01459f
EA
341/**
342 * This is the fallback shmem pread path, which allocates temporary storage
343 * in kernel space to copy_to_user into outside of the struct_mutex, so we
344 * can copy out of the object's backing pages while holding the struct mutex
345 * and not take page faults.
346 */
347static int
348i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
349 struct drm_i915_gem_pread *args,
350 struct drm_file *file_priv)
351{
23010e43 352 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
eb01459f
EA
353 struct mm_struct *mm = current->mm;
354 struct page **user_pages;
355 ssize_t remain;
356 loff_t offset, pinned_pages, i;
357 loff_t first_data_page, last_data_page, num_pages;
358 int shmem_page_index, shmem_page_offset;
359 int data_page_index, data_page_offset;
360 int page_length;
361 int ret;
362 uint64_t data_ptr = args->data_ptr;
280b713b 363 int do_bit17_swizzling;
eb01459f
EA
364
365 remain = args->size;
366
367 /* Pin the user pages containing the data. We can't fault while
368 * holding the struct mutex, yet we want to hold it while
369 * dereferencing the user data.
370 */
371 first_data_page = data_ptr / PAGE_SIZE;
372 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
373 num_pages = last_data_page - first_data_page + 1;
374
8e7d2b2c 375 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
eb01459f
EA
376 if (user_pages == NULL)
377 return -ENOMEM;
378
379 down_read(&mm->mmap_sem);
380 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
e5e9ecde 381 num_pages, 1, 0, user_pages, NULL);
eb01459f
EA
382 up_read(&mm->mmap_sem);
383 if (pinned_pages < num_pages) {
384 ret = -EFAULT;
385 goto fail_put_user_pages;
386 }
387
280b713b
EA
388 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
389
eb01459f
EA
390 mutex_lock(&dev->struct_mutex);
391
07f73f69
CW
392 ret = i915_gem_object_get_pages_or_evict(obj);
393 if (ret)
eb01459f
EA
394 goto fail_unlock;
395
396 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
397 args->size);
398 if (ret != 0)
399 goto fail_put_pages;
400
23010e43 401 obj_priv = to_intel_bo(obj);
eb01459f
EA
402 offset = args->offset;
403
404 while (remain > 0) {
405 /* Operation in this page
406 *
407 * shmem_page_index = page number within shmem file
408 * shmem_page_offset = offset within page in shmem file
409 * data_page_index = page number in get_user_pages return
410 * data_page_offset = offset with data_page_index page.
411 * page_length = bytes to copy for this page
412 */
413 shmem_page_index = offset / PAGE_SIZE;
414 shmem_page_offset = offset & ~PAGE_MASK;
415 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
416 data_page_offset = data_ptr & ~PAGE_MASK;
417
418 page_length = remain;
419 if ((shmem_page_offset + page_length) > PAGE_SIZE)
420 page_length = PAGE_SIZE - shmem_page_offset;
421 if ((data_page_offset + page_length) > PAGE_SIZE)
422 page_length = PAGE_SIZE - data_page_offset;
423
280b713b 424 if (do_bit17_swizzling) {
99a03df5 425 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
280b713b 426 shmem_page_offset,
99a03df5
CW
427 user_pages[data_page_index],
428 data_page_offset,
429 page_length,
430 1);
431 } else {
432 slow_shmem_copy(user_pages[data_page_index],
433 data_page_offset,
434 obj_priv->pages[shmem_page_index],
435 shmem_page_offset,
436 page_length);
280b713b 437 }
eb01459f
EA
438
439 remain -= page_length;
440 data_ptr += page_length;
441 offset += page_length;
442 }
443
444fail_put_pages:
445 i915_gem_object_put_pages(obj);
446fail_unlock:
447 mutex_unlock(&dev->struct_mutex);
448fail_put_user_pages:
449 for (i = 0; i < pinned_pages; i++) {
450 SetPageDirty(user_pages[i]);
451 page_cache_release(user_pages[i]);
452 }
8e7d2b2c 453 drm_free_large(user_pages);
eb01459f
EA
454
455 return ret;
456}
457
673a394b
EA
458/**
459 * Reads data from the object referenced by handle.
460 *
461 * On error, the contents of *data are undefined.
462 */
463int
464i915_gem_pread_ioctl(struct drm_device *dev, void *data,
465 struct drm_file *file_priv)
466{
467 struct drm_i915_gem_pread *args = data;
468 struct drm_gem_object *obj;
469 struct drm_i915_gem_object *obj_priv;
673a394b
EA
470 int ret;
471
472 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
473 if (obj == NULL)
bf79cb91 474 return -ENOENT;
23010e43 475 obj_priv = to_intel_bo(obj);
673a394b
EA
476
477 /* Bounds check source.
478 *
479 * XXX: This could use review for overflow issues...
480 */
481 if (args->offset > obj->size || args->size > obj->size ||
482 args->offset + args->size > obj->size) {
bc9025bd 483 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
484 return -EINVAL;
485 }
486
280b713b 487 if (i915_gem_object_needs_bit17_swizzle(obj)) {
eb01459f 488 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
280b713b
EA
489 } else {
490 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
491 if (ret != 0)
492 ret = i915_gem_shmem_pread_slow(dev, obj, args,
493 file_priv);
494 }
673a394b 495
bc9025bd 496 drm_gem_object_unreference_unlocked(obj);
673a394b 497
eb01459f 498 return ret;
673a394b
EA
499}
500
0839ccb8
KP
501/* This is the fast write path which cannot handle
502 * page faults in the source data
9b7530cc 503 */
0839ccb8
KP
504
505static inline int
506fast_user_write(struct io_mapping *mapping,
507 loff_t page_base, int page_offset,
508 char __user *user_data,
509 int length)
9b7530cc 510{
9b7530cc 511 char *vaddr_atomic;
0839ccb8 512 unsigned long unwritten;
9b7530cc 513
fca3ec01 514 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
0839ccb8
KP
515 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
516 user_data, length);
fca3ec01 517 io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
0839ccb8
KP
518 if (unwritten)
519 return -EFAULT;
520 return 0;
521}
522
523/* Here's the write path which can sleep for
524 * page faults
525 */
526
ab34c226 527static inline void
3de09aa3
EA
528slow_kernel_write(struct io_mapping *mapping,
529 loff_t gtt_base, int gtt_offset,
530 struct page *user_page, int user_offset,
531 int length)
0839ccb8 532{
ab34c226
CW
533 char __iomem *dst_vaddr;
534 char *src_vaddr;
0839ccb8 535
ab34c226
CW
536 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
537 src_vaddr = kmap(user_page);
538
539 memcpy_toio(dst_vaddr + gtt_offset,
540 src_vaddr + user_offset,
541 length);
542
543 kunmap(user_page);
544 io_mapping_unmap(dst_vaddr);
9b7530cc
LT
545}
546
40123c1f
EA
547static inline int
548fast_shmem_write(struct page **pages,
549 loff_t page_base, int page_offset,
550 char __user *data,
551 int length)
552{
553 char __iomem *vaddr;
d0088775 554 unsigned long unwritten;
40123c1f
EA
555
556 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
557 if (vaddr == NULL)
558 return -ENOMEM;
d0088775 559 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
40123c1f
EA
560 kunmap_atomic(vaddr, KM_USER0);
561
d0088775
DA
562 if (unwritten)
563 return -EFAULT;
40123c1f
EA
564 return 0;
565}
566
3de09aa3
EA
567/**
568 * This is the fast pwrite path, where we copy the data directly from the
569 * user into the GTT, uncached.
570 */
673a394b 571static int
3de09aa3
EA
572i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
573 struct drm_i915_gem_pwrite *args,
574 struct drm_file *file_priv)
673a394b 575{
23010e43 576 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
0839ccb8 577 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b 578 ssize_t remain;
0839ccb8 579 loff_t offset, page_base;
673a394b 580 char __user *user_data;
0839ccb8
KP
581 int page_offset, page_length;
582 int ret;
673a394b
EA
583
584 user_data = (char __user *) (uintptr_t) args->data_ptr;
585 remain = args->size;
586 if (!access_ok(VERIFY_READ, user_data, remain))
587 return -EFAULT;
588
589
590 mutex_lock(&dev->struct_mutex);
591 ret = i915_gem_object_pin(obj, 0);
592 if (ret) {
593 mutex_unlock(&dev->struct_mutex);
594 return ret;
595 }
2ef7eeaa 596 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
673a394b
EA
597 if (ret)
598 goto fail;
599
23010e43 600 obj_priv = to_intel_bo(obj);
673a394b 601 offset = obj_priv->gtt_offset + args->offset;
673a394b
EA
602
603 while (remain > 0) {
604 /* Operation in this page
605 *
0839ccb8
KP
606 * page_base = page offset within aperture
607 * page_offset = offset within page
608 * page_length = bytes to copy for this page
673a394b 609 */
0839ccb8
KP
610 page_base = (offset & ~(PAGE_SIZE-1));
611 page_offset = offset & (PAGE_SIZE-1);
612 page_length = remain;
613 if ((page_offset + remain) > PAGE_SIZE)
614 page_length = PAGE_SIZE - page_offset;
615
616 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
617 page_offset, user_data, page_length);
618
619 /* If we get a fault while copying data, then (presumably) our
3de09aa3
EA
620 * source page isn't available. Return the error and we'll
621 * retry in the slow path.
0839ccb8 622 */
3de09aa3
EA
623 if (ret)
624 goto fail;
673a394b 625
0839ccb8
KP
626 remain -= page_length;
627 user_data += page_length;
628 offset += page_length;
673a394b 629 }
673a394b
EA
630
631fail:
632 i915_gem_object_unpin(obj);
633 mutex_unlock(&dev->struct_mutex);
634
635 return ret;
636}
637
3de09aa3
EA
638/**
639 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
640 * the memory and maps it using kmap_atomic for copying.
641 *
642 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
643 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
644 */
3043c60c 645static int
3de09aa3
EA
646i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
647 struct drm_i915_gem_pwrite *args,
648 struct drm_file *file_priv)
673a394b 649{
23010e43 650 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
3de09aa3
EA
651 drm_i915_private_t *dev_priv = dev->dev_private;
652 ssize_t remain;
653 loff_t gtt_page_base, offset;
654 loff_t first_data_page, last_data_page, num_pages;
655 loff_t pinned_pages, i;
656 struct page **user_pages;
657 struct mm_struct *mm = current->mm;
658 int gtt_page_offset, data_page_offset, data_page_index, page_length;
673a394b 659 int ret;
3de09aa3
EA
660 uint64_t data_ptr = args->data_ptr;
661
662 remain = args->size;
663
664 /* Pin the user pages containing the data. We can't fault while
665 * holding the struct mutex, and all of the pwrite implementations
666 * want to hold it while dereferencing the user data.
667 */
668 first_data_page = data_ptr / PAGE_SIZE;
669 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
670 num_pages = last_data_page - first_data_page + 1;
671
8e7d2b2c 672 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
3de09aa3
EA
673 if (user_pages == NULL)
674 return -ENOMEM;
675
676 down_read(&mm->mmap_sem);
677 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
678 num_pages, 0, 0, user_pages, NULL);
679 up_read(&mm->mmap_sem);
680 if (pinned_pages < num_pages) {
681 ret = -EFAULT;
682 goto out_unpin_pages;
683 }
673a394b
EA
684
685 mutex_lock(&dev->struct_mutex);
3de09aa3
EA
686 ret = i915_gem_object_pin(obj, 0);
687 if (ret)
688 goto out_unlock;
689
690 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
691 if (ret)
692 goto out_unpin_object;
693
23010e43 694 obj_priv = to_intel_bo(obj);
3de09aa3
EA
695 offset = obj_priv->gtt_offset + args->offset;
696
697 while (remain > 0) {
698 /* Operation in this page
699 *
700 * gtt_page_base = page offset within aperture
701 * gtt_page_offset = offset within page in aperture
702 * data_page_index = page number in get_user_pages return
703 * data_page_offset = offset with data_page_index page.
704 * page_length = bytes to copy for this page
705 */
706 gtt_page_base = offset & PAGE_MASK;
707 gtt_page_offset = offset & ~PAGE_MASK;
708 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
709 data_page_offset = data_ptr & ~PAGE_MASK;
710
711 page_length = remain;
712 if ((gtt_page_offset + page_length) > PAGE_SIZE)
713 page_length = PAGE_SIZE - gtt_page_offset;
714 if ((data_page_offset + page_length) > PAGE_SIZE)
715 page_length = PAGE_SIZE - data_page_offset;
716
ab34c226
CW
717 slow_kernel_write(dev_priv->mm.gtt_mapping,
718 gtt_page_base, gtt_page_offset,
719 user_pages[data_page_index],
720 data_page_offset,
721 page_length);
3de09aa3
EA
722
723 remain -= page_length;
724 offset += page_length;
725 data_ptr += page_length;
726 }
727
728out_unpin_object:
729 i915_gem_object_unpin(obj);
730out_unlock:
731 mutex_unlock(&dev->struct_mutex);
732out_unpin_pages:
733 for (i = 0; i < pinned_pages; i++)
734 page_cache_release(user_pages[i]);
8e7d2b2c 735 drm_free_large(user_pages);
3de09aa3
EA
736
737 return ret;
738}
739
40123c1f
EA
740/**
741 * This is the fast shmem pwrite path, which attempts to directly
742 * copy_from_user into the kmapped pages backing the object.
743 */
3043c60c 744static int
40123c1f
EA
745i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
746 struct drm_i915_gem_pwrite *args,
747 struct drm_file *file_priv)
673a394b 748{
23010e43 749 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
40123c1f
EA
750 ssize_t remain;
751 loff_t offset, page_base;
752 char __user *user_data;
753 int page_offset, page_length;
673a394b 754 int ret;
40123c1f
EA
755
756 user_data = (char __user *) (uintptr_t) args->data_ptr;
757 remain = args->size;
673a394b
EA
758
759 mutex_lock(&dev->struct_mutex);
760
4bdadb97 761 ret = i915_gem_object_get_pages(obj, 0);
40123c1f
EA
762 if (ret != 0)
763 goto fail_unlock;
673a394b 764
e47c68e9 765 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
40123c1f
EA
766 if (ret != 0)
767 goto fail_put_pages;
768
23010e43 769 obj_priv = to_intel_bo(obj);
40123c1f
EA
770 offset = args->offset;
771 obj_priv->dirty = 1;
772
773 while (remain > 0) {
774 /* Operation in this page
775 *
776 * page_base = page offset within aperture
777 * page_offset = offset within page
778 * page_length = bytes to copy for this page
779 */
780 page_base = (offset & ~(PAGE_SIZE-1));
781 page_offset = offset & (PAGE_SIZE-1);
782 page_length = remain;
783 if ((page_offset + remain) > PAGE_SIZE)
784 page_length = PAGE_SIZE - page_offset;
785
786 ret = fast_shmem_write(obj_priv->pages,
787 page_base, page_offset,
788 user_data, page_length);
789 if (ret)
790 goto fail_put_pages;
791
792 remain -= page_length;
793 user_data += page_length;
794 offset += page_length;
795 }
796
797fail_put_pages:
798 i915_gem_object_put_pages(obj);
799fail_unlock:
800 mutex_unlock(&dev->struct_mutex);
801
802 return ret;
803}
804
805/**
806 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
807 * the memory and maps it using kmap_atomic for copying.
808 *
809 * This avoids taking mmap_sem for faulting on the user's address while the
810 * struct_mutex is held.
811 */
812static int
813i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
814 struct drm_i915_gem_pwrite *args,
815 struct drm_file *file_priv)
816{
23010e43 817 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
40123c1f
EA
818 struct mm_struct *mm = current->mm;
819 struct page **user_pages;
820 ssize_t remain;
821 loff_t offset, pinned_pages, i;
822 loff_t first_data_page, last_data_page, num_pages;
823 int shmem_page_index, shmem_page_offset;
824 int data_page_index, data_page_offset;
825 int page_length;
826 int ret;
827 uint64_t data_ptr = args->data_ptr;
280b713b 828 int do_bit17_swizzling;
40123c1f
EA
829
830 remain = args->size;
831
832 /* Pin the user pages containing the data. We can't fault while
833 * holding the struct mutex, and all of the pwrite implementations
834 * want to hold it while dereferencing the user data.
835 */
836 first_data_page = data_ptr / PAGE_SIZE;
837 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
838 num_pages = last_data_page - first_data_page + 1;
839
8e7d2b2c 840 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
40123c1f
EA
841 if (user_pages == NULL)
842 return -ENOMEM;
843
844 down_read(&mm->mmap_sem);
845 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
846 num_pages, 0, 0, user_pages, NULL);
847 up_read(&mm->mmap_sem);
848 if (pinned_pages < num_pages) {
849 ret = -EFAULT;
850 goto fail_put_user_pages;
673a394b
EA
851 }
852
280b713b
EA
853 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
854
40123c1f
EA
855 mutex_lock(&dev->struct_mutex);
856
07f73f69
CW
857 ret = i915_gem_object_get_pages_or_evict(obj);
858 if (ret)
40123c1f
EA
859 goto fail_unlock;
860
861 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
862 if (ret != 0)
863 goto fail_put_pages;
864
23010e43 865 obj_priv = to_intel_bo(obj);
673a394b 866 offset = args->offset;
40123c1f 867 obj_priv->dirty = 1;
673a394b 868
40123c1f
EA
869 while (remain > 0) {
870 /* Operation in this page
871 *
872 * shmem_page_index = page number within shmem file
873 * shmem_page_offset = offset within page in shmem file
874 * data_page_index = page number in get_user_pages return
875 * data_page_offset = offset with data_page_index page.
876 * page_length = bytes to copy for this page
877 */
878 shmem_page_index = offset / PAGE_SIZE;
879 shmem_page_offset = offset & ~PAGE_MASK;
880 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
881 data_page_offset = data_ptr & ~PAGE_MASK;
882
883 page_length = remain;
884 if ((shmem_page_offset + page_length) > PAGE_SIZE)
885 page_length = PAGE_SIZE - shmem_page_offset;
886 if ((data_page_offset + page_length) > PAGE_SIZE)
887 page_length = PAGE_SIZE - data_page_offset;
888
280b713b 889 if (do_bit17_swizzling) {
99a03df5 890 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
280b713b
EA
891 shmem_page_offset,
892 user_pages[data_page_index],
893 data_page_offset,
99a03df5
CW
894 page_length,
895 0);
896 } else {
897 slow_shmem_copy(obj_priv->pages[shmem_page_index],
898 shmem_page_offset,
899 user_pages[data_page_index],
900 data_page_offset,
901 page_length);
280b713b 902 }
40123c1f
EA
903
904 remain -= page_length;
905 data_ptr += page_length;
906 offset += page_length;
673a394b
EA
907 }
908
40123c1f
EA
909fail_put_pages:
910 i915_gem_object_put_pages(obj);
911fail_unlock:
673a394b 912 mutex_unlock(&dev->struct_mutex);
40123c1f
EA
913fail_put_user_pages:
914 for (i = 0; i < pinned_pages; i++)
915 page_cache_release(user_pages[i]);
8e7d2b2c 916 drm_free_large(user_pages);
673a394b 917
40123c1f 918 return ret;
673a394b
EA
919}
920
921/**
922 * Writes data to the object referenced by handle.
923 *
924 * On error, the contents of the buffer that were to be modified are undefined.
925 */
926int
927i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
928 struct drm_file *file_priv)
929{
930 struct drm_i915_gem_pwrite *args = data;
931 struct drm_gem_object *obj;
932 struct drm_i915_gem_object *obj_priv;
933 int ret = 0;
934
935 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
936 if (obj == NULL)
bf79cb91 937 return -ENOENT;
23010e43 938 obj_priv = to_intel_bo(obj);
673a394b
EA
939
940 /* Bounds check destination.
941 *
942 * XXX: This could use review for overflow issues...
943 */
944 if (args->offset > obj->size || args->size > obj->size ||
945 args->offset + args->size > obj->size) {
bc9025bd 946 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
947 return -EINVAL;
948 }
949
950 /* We can only do the GTT pwrite on untiled buffers, as otherwise
951 * it would end up going through the fenced access, and we'll get
952 * different detiling behavior between reading and writing.
953 * pread/pwrite currently are reading and writing from the CPU
954 * perspective, requiring manual detiling by the client.
955 */
71acb5eb
DA
956 if (obj_priv->phys_obj)
957 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
958 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
9b8c4a0b
CW
959 dev->gtt_total != 0 &&
960 obj->write_domain != I915_GEM_DOMAIN_CPU) {
3de09aa3
EA
961 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
962 if (ret == -EFAULT) {
963 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
964 file_priv);
965 }
280b713b
EA
966 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
967 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
40123c1f
EA
968 } else {
969 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
970 if (ret == -EFAULT) {
971 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
972 file_priv);
973 }
974 }
673a394b
EA
975
976#if WATCH_PWRITE
977 if (ret)
978 DRM_INFO("pwrite failed %d\n", ret);
979#endif
980
bc9025bd 981 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
982
983 return ret;
984}
985
986/**
2ef7eeaa
EA
987 * Called when user space prepares to use an object with the CPU, either
988 * through the mmap ioctl's mapping or a GTT mapping.
673a394b
EA
989 */
990int
991i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
992 struct drm_file *file_priv)
993{
a09ba7fa 994 struct drm_i915_private *dev_priv = dev->dev_private;
673a394b
EA
995 struct drm_i915_gem_set_domain *args = data;
996 struct drm_gem_object *obj;
652c393a 997 struct drm_i915_gem_object *obj_priv;
2ef7eeaa
EA
998 uint32_t read_domains = args->read_domains;
999 uint32_t write_domain = args->write_domain;
673a394b
EA
1000 int ret;
1001
1002 if (!(dev->driver->driver_features & DRIVER_GEM))
1003 return -ENODEV;
1004
2ef7eeaa 1005 /* Only handle setting domains to types used by the CPU. */
21d509e3 1006 if (write_domain & I915_GEM_GPU_DOMAINS)
2ef7eeaa
EA
1007 return -EINVAL;
1008
21d509e3 1009 if (read_domains & I915_GEM_GPU_DOMAINS)
2ef7eeaa
EA
1010 return -EINVAL;
1011
1012 /* Having something in the write domain implies it's in the read
1013 * domain, and only that read domain. Enforce that in the request.
1014 */
1015 if (write_domain != 0 && read_domains != write_domain)
1016 return -EINVAL;
1017
673a394b
EA
1018 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1019 if (obj == NULL)
bf79cb91 1020 return -ENOENT;
23010e43 1021 obj_priv = to_intel_bo(obj);
673a394b
EA
1022
1023 mutex_lock(&dev->struct_mutex);
652c393a
JB
1024
1025 intel_mark_busy(dev, obj);
1026
673a394b 1027#if WATCH_BUF
cfd43c02 1028 DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
2ef7eeaa 1029 obj, obj->size, read_domains, write_domain);
673a394b 1030#endif
2ef7eeaa
EA
1031 if (read_domains & I915_GEM_DOMAIN_GTT) {
1032 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
02354392 1033
a09ba7fa
EA
1034 /* Update the LRU on the fence for the CPU access that's
1035 * about to occur.
1036 */
1037 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
007cc8ac
DV
1038 struct drm_i915_fence_reg *reg =
1039 &dev_priv->fence_regs[obj_priv->fence_reg];
1040 list_move_tail(&reg->lru_list,
a09ba7fa
EA
1041 &dev_priv->mm.fence_list);
1042 }
1043
02354392
EA
1044 /* Silently promote "you're not bound, there was nothing to do"
1045 * to success, since the client was just asking us to
1046 * make sure everything was done.
1047 */
1048 if (ret == -EINVAL)
1049 ret = 0;
2ef7eeaa 1050 } else {
e47c68e9 1051 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
2ef7eeaa
EA
1052 }
1053
7d1c4804
CW
1054
1055 /* Maintain LRU order of "inactive" objects */
1056 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1057 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1058
673a394b
EA
1059 drm_gem_object_unreference(obj);
1060 mutex_unlock(&dev->struct_mutex);
1061 return ret;
1062}
1063
1064/**
1065 * Called when user space has done writes to this buffer
1066 */
1067int
1068i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1069 struct drm_file *file_priv)
1070{
1071 struct drm_i915_gem_sw_finish *args = data;
1072 struct drm_gem_object *obj;
1073 struct drm_i915_gem_object *obj_priv;
1074 int ret = 0;
1075
1076 if (!(dev->driver->driver_features & DRIVER_GEM))
1077 return -ENODEV;
1078
1079 mutex_lock(&dev->struct_mutex);
1080 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1081 if (obj == NULL) {
1082 mutex_unlock(&dev->struct_mutex);
bf79cb91 1083 return -ENOENT;
673a394b
EA
1084 }
1085
1086#if WATCH_BUF
cfd43c02 1087 DRM_INFO("%s: sw_finish %d (%p %zd)\n",
673a394b
EA
1088 __func__, args->handle, obj, obj->size);
1089#endif
23010e43 1090 obj_priv = to_intel_bo(obj);
673a394b
EA
1091
1092 /* Pinned buffers may be scanout, so flush the cache */
e47c68e9
EA
1093 if (obj_priv->pin_count)
1094 i915_gem_object_flush_cpu_write_domain(obj);
1095
673a394b
EA
1096 drm_gem_object_unreference(obj);
1097 mutex_unlock(&dev->struct_mutex);
1098 return ret;
1099}
1100
1101/**
1102 * Maps the contents of an object, returning the address it is mapped
1103 * into.
1104 *
1105 * While the mapping holds a reference on the contents of the object, it doesn't
1106 * imply a ref on the object itself.
1107 */
1108int
1109i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1110 struct drm_file *file_priv)
1111{
1112 struct drm_i915_gem_mmap *args = data;
1113 struct drm_gem_object *obj;
1114 loff_t offset;
1115 unsigned long addr;
1116
1117 if (!(dev->driver->driver_features & DRIVER_GEM))
1118 return -ENODEV;
1119
1120 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1121 if (obj == NULL)
bf79cb91 1122 return -ENOENT;
673a394b
EA
1123
1124 offset = args->offset;
1125
1126 down_write(&current->mm->mmap_sem);
1127 addr = do_mmap(obj->filp, 0, args->size,
1128 PROT_READ | PROT_WRITE, MAP_SHARED,
1129 args->offset);
1130 up_write(&current->mm->mmap_sem);
bc9025bd 1131 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
1132 if (IS_ERR((void *)addr))
1133 return addr;
1134
1135 args->addr_ptr = (uint64_t) addr;
1136
1137 return 0;
1138}
1139
de151cf6
JB
1140/**
1141 * i915_gem_fault - fault a page into the GTT
1142 * vma: VMA in question
1143 * vmf: fault info
1144 *
1145 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1146 * from userspace. The fault handler takes care of binding the object to
1147 * the GTT (if needed), allocating and programming a fence register (again,
1148 * only if needed based on whether the old reg is still valid or the object
1149 * is tiled) and inserting a new PTE into the faulting process.
1150 *
1151 * Note that the faulting process may involve evicting existing objects
1152 * from the GTT and/or fence registers to make room. So performance may
1153 * suffer if the GTT working set is large or there are few fence registers
1154 * left.
1155 */
1156int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1157{
1158 struct drm_gem_object *obj = vma->vm_private_data;
1159 struct drm_device *dev = obj->dev;
7d1c4804 1160 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 1161 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6
JB
1162 pgoff_t page_offset;
1163 unsigned long pfn;
1164 int ret = 0;
0f973f27 1165 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
de151cf6
JB
1166
1167 /* We don't use vmf->pgoff since that has the fake offset */
1168 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1169 PAGE_SHIFT;
1170
1171 /* Now bind it into the GTT if needed */
1172 mutex_lock(&dev->struct_mutex);
1173 if (!obj_priv->gtt_space) {
e67b8ce1 1174 ret = i915_gem_object_bind_to_gtt(obj, 0);
c715089f
CW
1175 if (ret)
1176 goto unlock;
07f4f3e8 1177
07f4f3e8 1178 ret = i915_gem_object_set_to_gtt_domain(obj, write);
c715089f
CW
1179 if (ret)
1180 goto unlock;
de151cf6
JB
1181 }
1182
1183 /* Need a new fence register? */
a09ba7fa 1184 if (obj_priv->tiling_mode != I915_TILING_NONE) {
2cf34d7b 1185 ret = i915_gem_object_get_fence_reg(obj, true);
c715089f
CW
1186 if (ret)
1187 goto unlock;
d9ddcb96 1188 }
de151cf6 1189
7d1c4804
CW
1190 if (i915_gem_object_is_inactive(obj_priv))
1191 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1192
de151cf6
JB
1193 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1194 page_offset;
1195
1196 /* Finally, remap it using the new GTT offset */
1197 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
c715089f 1198unlock:
de151cf6
JB
1199 mutex_unlock(&dev->struct_mutex);
1200
1201 switch (ret) {
c715089f
CW
1202 case 0:
1203 case -ERESTARTSYS:
1204 return VM_FAULT_NOPAGE;
de151cf6
JB
1205 case -ENOMEM:
1206 case -EAGAIN:
1207 return VM_FAULT_OOM;
de151cf6 1208 default:
c715089f 1209 return VM_FAULT_SIGBUS;
de151cf6
JB
1210 }
1211}
1212
1213/**
1214 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1215 * @obj: obj in question
1216 *
1217 * GEM memory mapping works by handing back to userspace a fake mmap offset
1218 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1219 * up the object based on the offset and sets up the various memory mapping
1220 * structures.
1221 *
1222 * This routine allocates and attaches a fake offset for @obj.
1223 */
1224static int
1225i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1226{
1227 struct drm_device *dev = obj->dev;
1228 struct drm_gem_mm *mm = dev->mm_private;
23010e43 1229 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6 1230 struct drm_map_list *list;
f77d390c 1231 struct drm_local_map *map;
de151cf6
JB
1232 int ret = 0;
1233
1234 /* Set the object up for mmap'ing */
1235 list = &obj->map_list;
9a298b2a 1236 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
de151cf6
JB
1237 if (!list->map)
1238 return -ENOMEM;
1239
1240 map = list->map;
1241 map->type = _DRM_GEM;
1242 map->size = obj->size;
1243 map->handle = obj;
1244
1245 /* Get a DRM GEM mmap offset allocated... */
1246 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1247 obj->size / PAGE_SIZE, 0, 0);
1248 if (!list->file_offset_node) {
1249 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
1250 ret = -ENOMEM;
1251 goto out_free_list;
1252 }
1253
1254 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1255 obj->size / PAGE_SIZE, 0);
1256 if (!list->file_offset_node) {
1257 ret = -ENOMEM;
1258 goto out_free_list;
1259 }
1260
1261 list->hash.key = list->file_offset_node->start;
1262 if (drm_ht_insert_item(&mm->offset_hash, &list->hash)) {
1263 DRM_ERROR("failed to add to map hash\n");
5618ca6a 1264 ret = -ENOMEM;
de151cf6
JB
1265 goto out_free_mm;
1266 }
1267
1268 /* By now we should be all set, any drm_mmap request on the offset
1269 * below will get to our mmap & fault handler */
1270 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1271
1272 return 0;
1273
1274out_free_mm:
1275 drm_mm_put_block(list->file_offset_node);
1276out_free_list:
9a298b2a 1277 kfree(list->map);
de151cf6
JB
1278
1279 return ret;
1280}
1281
901782b2
CW
1282/**
1283 * i915_gem_release_mmap - remove physical page mappings
1284 * @obj: obj in question
1285 *
af901ca1 1286 * Preserve the reservation of the mmapping with the DRM core code, but
901782b2
CW
1287 * relinquish ownership of the pages back to the system.
1288 *
1289 * It is vital that we remove the page mapping if we have mapped a tiled
1290 * object through the GTT and then lose the fence register due to
1291 * resource pressure. Similarly if the object has been moved out of the
1292 * aperture, than pages mapped into userspace must be revoked. Removing the
1293 * mapping will then trigger a page fault on the next user access, allowing
1294 * fixup by i915_gem_fault().
1295 */
d05ca301 1296void
901782b2
CW
1297i915_gem_release_mmap(struct drm_gem_object *obj)
1298{
1299 struct drm_device *dev = obj->dev;
23010e43 1300 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
901782b2
CW
1301
1302 if (dev->dev_mapping)
1303 unmap_mapping_range(dev->dev_mapping,
1304 obj_priv->mmap_offset, obj->size, 1);
1305}
1306
ab00b3e5
JB
1307static void
1308i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1309{
1310 struct drm_device *dev = obj->dev;
23010e43 1311 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
ab00b3e5
JB
1312 struct drm_gem_mm *mm = dev->mm_private;
1313 struct drm_map_list *list;
1314
1315 list = &obj->map_list;
1316 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1317
1318 if (list->file_offset_node) {
1319 drm_mm_put_block(list->file_offset_node);
1320 list->file_offset_node = NULL;
1321 }
1322
1323 if (list->map) {
9a298b2a 1324 kfree(list->map);
ab00b3e5
JB
1325 list->map = NULL;
1326 }
1327
1328 obj_priv->mmap_offset = 0;
1329}
1330
de151cf6
JB
1331/**
1332 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1333 * @obj: object to check
1334 *
1335 * Return the required GTT alignment for an object, taking into account
1336 * potential fence register mapping if needed.
1337 */
1338static uint32_t
1339i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1340{
1341 struct drm_device *dev = obj->dev;
23010e43 1342 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6
JB
1343 int start, i;
1344
1345 /*
1346 * Minimum alignment is 4k (GTT page size), but might be greater
1347 * if a fence register is needed for the object.
1348 */
a6c45cf0 1349 if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
de151cf6
JB
1350 return 4096;
1351
1352 /*
1353 * Previous chips need to be aligned to the size of the smallest
1354 * fence register that can contain the object.
1355 */
a6c45cf0 1356 if (INTEL_INFO(dev)->gen == 3)
de151cf6
JB
1357 start = 1024*1024;
1358 else
1359 start = 512*1024;
1360
1361 for (i = start; i < obj->size; i <<= 1)
1362 ;
1363
1364 return i;
1365}
1366
1367/**
1368 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1369 * @dev: DRM device
1370 * @data: GTT mapping ioctl data
1371 * @file_priv: GEM object info
1372 *
1373 * Simply returns the fake offset to userspace so it can mmap it.
1374 * The mmap call will end up in drm_gem_mmap(), which will set things
1375 * up so we can get faults in the handler above.
1376 *
1377 * The fault handler will take care of binding the object into the GTT
1378 * (since it may have been evicted to make room for something), allocating
1379 * a fence register, and mapping the appropriate aperture address into
1380 * userspace.
1381 */
1382int
1383i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1384 struct drm_file *file_priv)
1385{
1386 struct drm_i915_gem_mmap_gtt *args = data;
de151cf6
JB
1387 struct drm_gem_object *obj;
1388 struct drm_i915_gem_object *obj_priv;
1389 int ret;
1390
1391 if (!(dev->driver->driver_features & DRIVER_GEM))
1392 return -ENODEV;
1393
1394 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1395 if (obj == NULL)
bf79cb91 1396 return -ENOENT;
de151cf6
JB
1397
1398 mutex_lock(&dev->struct_mutex);
1399
23010e43 1400 obj_priv = to_intel_bo(obj);
de151cf6 1401
ab18282d
CW
1402 if (obj_priv->madv != I915_MADV_WILLNEED) {
1403 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1404 drm_gem_object_unreference(obj);
1405 mutex_unlock(&dev->struct_mutex);
1406 return -EINVAL;
1407 }
1408
1409
de151cf6
JB
1410 if (!obj_priv->mmap_offset) {
1411 ret = i915_gem_create_mmap_offset(obj);
13af1062
CW
1412 if (ret) {
1413 drm_gem_object_unreference(obj);
1414 mutex_unlock(&dev->struct_mutex);
de151cf6 1415 return ret;
13af1062 1416 }
de151cf6
JB
1417 }
1418
1419 args->offset = obj_priv->mmap_offset;
1420
de151cf6
JB
1421 /*
1422 * Pull it into the GTT so that we have a page list (makes the
1423 * initial fault faster and any subsequent flushing possible).
1424 */
1425 if (!obj_priv->agp_mem) {
e67b8ce1 1426 ret = i915_gem_object_bind_to_gtt(obj, 0);
de151cf6
JB
1427 if (ret) {
1428 drm_gem_object_unreference(obj);
1429 mutex_unlock(&dev->struct_mutex);
1430 return ret;
1431 }
de151cf6
JB
1432 }
1433
1434 drm_gem_object_unreference(obj);
1435 mutex_unlock(&dev->struct_mutex);
1436
1437 return 0;
1438}
1439
6911a9b8 1440void
856fa198 1441i915_gem_object_put_pages(struct drm_gem_object *obj)
673a394b 1442{
23010e43 1443 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
1444 int page_count = obj->size / PAGE_SIZE;
1445 int i;
1446
856fa198 1447 BUG_ON(obj_priv->pages_refcount == 0);
bb6baf76 1448 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
673a394b 1449
856fa198
EA
1450 if (--obj_priv->pages_refcount != 0)
1451 return;
673a394b 1452
280b713b
EA
1453 if (obj_priv->tiling_mode != I915_TILING_NONE)
1454 i915_gem_object_save_bit_17_swizzle(obj);
1455
3ef94daa 1456 if (obj_priv->madv == I915_MADV_DONTNEED)
13a05fd9 1457 obj_priv->dirty = 0;
3ef94daa
CW
1458
1459 for (i = 0; i < page_count; i++) {
3ef94daa
CW
1460 if (obj_priv->dirty)
1461 set_page_dirty(obj_priv->pages[i]);
1462
1463 if (obj_priv->madv == I915_MADV_WILLNEED)
856fa198 1464 mark_page_accessed(obj_priv->pages[i]);
3ef94daa
CW
1465
1466 page_cache_release(obj_priv->pages[i]);
1467 }
673a394b
EA
1468 obj_priv->dirty = 0;
1469
8e7d2b2c 1470 drm_free_large(obj_priv->pages);
856fa198 1471 obj_priv->pages = NULL;
673a394b
EA
1472}
1473
e35a41de 1474static uint32_t
a6910434
DV
1475i915_gem_next_request_seqno(struct drm_device *dev,
1476 struct intel_ring_buffer *ring)
e35a41de
DV
1477{
1478 drm_i915_private_t *dev_priv = dev->dev_private;
1479
a6910434
DV
1480 ring->outstanding_lazy_request = true;
1481
e35a41de
DV
1482 return dev_priv->next_seqno;
1483}
1484
673a394b 1485static void
617dbe27 1486i915_gem_object_move_to_active(struct drm_gem_object *obj,
852835f3 1487 struct intel_ring_buffer *ring)
673a394b
EA
1488{
1489 struct drm_device *dev = obj->dev;
23010e43 1490 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
617dbe27
DV
1491 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
1492
852835f3
ZN
1493 BUG_ON(ring == NULL);
1494 obj_priv->ring = ring;
673a394b
EA
1495
1496 /* Add a reference if we're newly entering the active list. */
1497 if (!obj_priv->active) {
1498 drm_gem_object_reference(obj);
1499 obj_priv->active = 1;
1500 }
e35a41de 1501
673a394b 1502 /* Move from whatever list we were on to the tail of execution. */
852835f3 1503 list_move_tail(&obj_priv->list, &ring->active_list);
ce44b0ea 1504 obj_priv->last_rendering_seqno = seqno;
673a394b
EA
1505}
1506
ce44b0ea
EA
1507static void
1508i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1509{
1510 struct drm_device *dev = obj->dev;
1511 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 1512 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
ce44b0ea
EA
1513
1514 BUG_ON(!obj_priv->active);
1515 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1516 obj_priv->last_rendering_seqno = 0;
1517}
673a394b 1518
963b4836
CW
1519/* Immediately discard the backing storage */
1520static void
1521i915_gem_object_truncate(struct drm_gem_object *obj)
1522{
23010e43 1523 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
bb6baf76 1524 struct inode *inode;
963b4836 1525
ae9fed6b
CW
1526 /* Our goal here is to return as much of the memory as
1527 * is possible back to the system as we are called from OOM.
1528 * To do this we must instruct the shmfs to drop all of its
1529 * backing pages, *now*. Here we mirror the actions taken
1530 * when by shmem_delete_inode() to release the backing store.
1531 */
bb6baf76 1532 inode = obj->filp->f_path.dentry->d_inode;
ae9fed6b
CW
1533 truncate_inode_pages(inode->i_mapping, 0);
1534 if (inode->i_op->truncate_range)
1535 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
bb6baf76
CW
1536
1537 obj_priv->madv = __I915_MADV_PURGED;
963b4836
CW
1538}
1539
1540static inline int
1541i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1542{
1543 return obj_priv->madv == I915_MADV_DONTNEED;
1544}
1545
673a394b
EA
1546static void
1547i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1548{
1549 struct drm_device *dev = obj->dev;
1550 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 1551 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
1552
1553 i915_verify_inactive(dev, __FILE__, __LINE__);
1554 if (obj_priv->pin_count != 0)
1555 list_del_init(&obj_priv->list);
1556 else
1557 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1558
99fcb766
DV
1559 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1560
ce44b0ea 1561 obj_priv->last_rendering_seqno = 0;
852835f3 1562 obj_priv->ring = NULL;
673a394b
EA
1563 if (obj_priv->active) {
1564 obj_priv->active = 0;
1565 drm_gem_object_unreference(obj);
1566 }
1567 i915_verify_inactive(dev, __FILE__, __LINE__);
1568}
1569
9220434a 1570static void
63560396 1571i915_gem_process_flushing_list(struct drm_device *dev,
8a1a49f9 1572 uint32_t flush_domains,
852835f3 1573 struct intel_ring_buffer *ring)
63560396
DV
1574{
1575 drm_i915_private_t *dev_priv = dev->dev_private;
1576 struct drm_i915_gem_object *obj_priv, *next;
1577
1578 list_for_each_entry_safe(obj_priv, next,
1579 &dev_priv->mm.gpu_write_list,
1580 gpu_write_list) {
a8089e84 1581 struct drm_gem_object *obj = &obj_priv->base;
63560396 1582
2b6efaa4
CW
1583 if (obj->write_domain & flush_domains &&
1584 obj_priv->ring == ring) {
63560396
DV
1585 uint32_t old_write_domain = obj->write_domain;
1586
1587 obj->write_domain = 0;
1588 list_del_init(&obj_priv->gpu_write_list);
617dbe27 1589 i915_gem_object_move_to_active(obj, ring);
63560396
DV
1590
1591 /* update the fence lru list */
007cc8ac
DV
1592 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1593 struct drm_i915_fence_reg *reg =
1594 &dev_priv->fence_regs[obj_priv->fence_reg];
1595 list_move_tail(&reg->lru_list,
63560396 1596 &dev_priv->mm.fence_list);
007cc8ac 1597 }
63560396
DV
1598
1599 trace_i915_gem_object_change_domain(obj,
1600 obj->read_domains,
1601 old_write_domain);
1602 }
1603 }
1604}
8187a2b7 1605
5a5a0c64 1606uint32_t
8a1a49f9
DV
1607i915_add_request(struct drm_device *dev,
1608 struct drm_file *file_priv,
8dc5d147 1609 struct drm_i915_gem_request *request,
8a1a49f9 1610 struct intel_ring_buffer *ring)
673a394b
EA
1611{
1612 drm_i915_private_t *dev_priv = dev->dev_private;
b962442e 1613 struct drm_i915_file_private *i915_file_priv = NULL;
673a394b
EA
1614 uint32_t seqno;
1615 int was_empty;
673a394b 1616
b962442e
EA
1617 if (file_priv != NULL)
1618 i915_file_priv = file_priv->driver_priv;
1619
8dc5d147
CW
1620 if (request == NULL) {
1621 request = kzalloc(sizeof(*request), GFP_KERNEL);
1622 if (request == NULL)
1623 return 0;
1624 }
673a394b 1625
8a1a49f9 1626 seqno = ring->add_request(dev, ring, file_priv, 0);
673a394b
EA
1627
1628 request->seqno = seqno;
852835f3 1629 request->ring = ring;
673a394b 1630 request->emitted_jiffies = jiffies;
852835f3
ZN
1631 was_empty = list_empty(&ring->request_list);
1632 list_add_tail(&request->list, &ring->request_list);
1633
b962442e
EA
1634 if (i915_file_priv) {
1635 list_add_tail(&request->client_list,
1636 &i915_file_priv->mm.request_list);
1637 } else {
1638 INIT_LIST_HEAD(&request->client_list);
1639 }
673a394b 1640
f65d9421 1641 if (!dev_priv->mm.suspended) {
b3b079db
CW
1642 mod_timer(&dev_priv->hangcheck_timer,
1643 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
f65d9421 1644 if (was_empty)
b3b079db
CW
1645 queue_delayed_work(dev_priv->wq,
1646 &dev_priv->mm.retire_work, HZ);
f65d9421 1647 }
673a394b
EA
1648 return seqno;
1649}
1650
1651/**
1652 * Command execution barrier
1653 *
1654 * Ensures that all commands in the ring are finished
1655 * before signalling the CPU
1656 */
8a1a49f9 1657static void
852835f3 1658i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
673a394b 1659{
673a394b 1660 uint32_t flush_domains = 0;
673a394b
EA
1661
1662 /* The sampler always gets flushed on i965 (sigh) */
a6c45cf0 1663 if (INTEL_INFO(dev)->gen >= 4)
673a394b 1664 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
852835f3
ZN
1665
1666 ring->flush(dev, ring,
1667 I915_GEM_DOMAIN_COMMAND, flush_domains);
673a394b
EA
1668}
1669
673a394b
EA
1670/**
1671 * Returns true if seq1 is later than seq2.
1672 */
22be1724 1673bool
673a394b
EA
1674i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1675{
1676 return (int32_t)(seq1 - seq2) >= 0;
1677}
1678
1679uint32_t
852835f3 1680i915_get_gem_seqno(struct drm_device *dev,
d1b851fc 1681 struct intel_ring_buffer *ring)
673a394b 1682{
852835f3 1683 return ring->get_gem_seqno(dev, ring);
673a394b
EA
1684}
1685
9375e446
CW
1686void i915_gem_reset_flushing_list(struct drm_device *dev)
1687{
1688 struct drm_i915_private *dev_priv = dev->dev_private;
1689
1690 while (!list_empty(&dev_priv->mm.flushing_list)) {
1691 struct drm_i915_gem_object *obj_priv;
1692
1693 obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
1694 struct drm_i915_gem_object,
1695 list);
1696
1697 obj_priv->base.write_domain = 0;
1698 i915_gem_object_move_to_inactive(&obj_priv->base);
1699 }
1700}
1701
673a394b
EA
1702/**
1703 * This function clears the request list as sequence numbers are passed.
1704 */
b09a1fec
CW
1705static void
1706i915_gem_retire_requests_ring(struct drm_device *dev,
1707 struct intel_ring_buffer *ring)
673a394b
EA
1708{
1709 drm_i915_private_t *dev_priv = dev->dev_private;
1710 uint32_t seqno;
b84d5f0c 1711 bool wedged;
673a394b 1712
b84d5f0c
CW
1713 if (!ring->status_page.page_addr ||
1714 list_empty(&ring->request_list))
6c0594a3
KW
1715 return;
1716
852835f3 1717 seqno = i915_get_gem_seqno(dev, ring);
b84d5f0c 1718 wedged = atomic_read(&dev_priv->mm.wedged);
673a394b 1719
852835f3 1720 while (!list_empty(&ring->request_list)) {
673a394b 1721 struct drm_i915_gem_request *request;
673a394b 1722
852835f3 1723 request = list_first_entry(&ring->request_list,
673a394b
EA
1724 struct drm_i915_gem_request,
1725 list);
673a394b 1726
b84d5f0c
CW
1727 if (!wedged && !i915_seqno_passed(seqno, request->seqno))
1728 break;
1729
1730 trace_i915_gem_request_retire(dev, request->seqno);
1731
1732 list_del(&request->list);
1733 list_del(&request->client_list);
1734 kfree(request);
1735 }
1736
1737 /* Move any buffers on the active list that are no longer referenced
1738 * by the ringbuffer to the flushing/inactive lists as appropriate.
1739 */
1740 while (!list_empty(&ring->active_list)) {
1741 struct drm_gem_object *obj;
1742 struct drm_i915_gem_object *obj_priv;
1743
1744 obj_priv = list_first_entry(&ring->active_list,
1745 struct drm_i915_gem_object,
1746 list);
673a394b 1747
b84d5f0c
CW
1748 if (!wedged &&
1749 !i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
673a394b 1750 break;
b84d5f0c
CW
1751
1752 obj = &obj_priv->base;
1753
1754#if WATCH_LRU
1755 DRM_INFO("%s: retire %d moves to inactive list %p\n",
1756 __func__, request->seqno, obj);
1757#endif
1758
1759 if (obj->write_domain != 0)
1760 i915_gem_object_move_to_flushing(obj);
1761 else
1762 i915_gem_object_move_to_inactive(obj);
673a394b 1763 }
9d34e5db
CW
1764
1765 if (unlikely (dev_priv->trace_irq_seqno &&
1766 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
8187a2b7 1767 ring->user_irq_put(dev, ring);
9d34e5db
CW
1768 dev_priv->trace_irq_seqno = 0;
1769 }
673a394b
EA
1770}
1771
b09a1fec
CW
1772void
1773i915_gem_retire_requests(struct drm_device *dev)
1774{
1775 drm_i915_private_t *dev_priv = dev->dev_private;
1776
be72615b
CW
1777 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1778 struct drm_i915_gem_object *obj_priv, *tmp;
1779
1780 /* We must be careful that during unbind() we do not
1781 * accidentally infinitely recurse into retire requests.
1782 * Currently:
1783 * retire -> free -> unbind -> wait -> retire_ring
1784 */
1785 list_for_each_entry_safe(obj_priv, tmp,
1786 &dev_priv->mm.deferred_free_list,
1787 list)
1788 i915_gem_free_object_tail(&obj_priv->base);
1789 }
1790
b09a1fec
CW
1791 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
1792 if (HAS_BSD(dev))
1793 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
1794}
1795
75ef9da2 1796static void
673a394b
EA
1797i915_gem_retire_work_handler(struct work_struct *work)
1798{
1799 drm_i915_private_t *dev_priv;
1800 struct drm_device *dev;
1801
1802 dev_priv = container_of(work, drm_i915_private_t,
1803 mm.retire_work.work);
1804 dev = dev_priv->dev;
1805
1806 mutex_lock(&dev->struct_mutex);
b09a1fec 1807 i915_gem_retire_requests(dev);
d1b851fc 1808
6dbe2772 1809 if (!dev_priv->mm.suspended &&
d1b851fc
ZN
1810 (!list_empty(&dev_priv->render_ring.request_list) ||
1811 (HAS_BSD(dev) &&
1812 !list_empty(&dev_priv->bsd_ring.request_list))))
9c9fe1f8 1813 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
673a394b
EA
1814 mutex_unlock(&dev->struct_mutex);
1815}
1816
5a5a0c64 1817int
852835f3 1818i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
8a1a49f9 1819 bool interruptible, struct intel_ring_buffer *ring)
673a394b
EA
1820{
1821 drm_i915_private_t *dev_priv = dev->dev_private;
802c7eb6 1822 u32 ier;
673a394b
EA
1823 int ret = 0;
1824
1825 BUG_ON(seqno == 0);
1826
e35a41de 1827 if (seqno == dev_priv->next_seqno) {
8dc5d147 1828 seqno = i915_add_request(dev, NULL, NULL, ring);
e35a41de
DV
1829 if (seqno == 0)
1830 return -ENOMEM;
1831 }
1832
ba1234d1 1833 if (atomic_read(&dev_priv->mm.wedged))
ffed1d09
BG
1834 return -EIO;
1835
852835f3 1836 if (!i915_seqno_passed(ring->get_gem_seqno(dev, ring), seqno)) {
bad720ff 1837 if (HAS_PCH_SPLIT(dev))
036a4a7d
ZW
1838 ier = I915_READ(DEIER) | I915_READ(GTIER);
1839 else
1840 ier = I915_READ(IER);
802c7eb6
JB
1841 if (!ier) {
1842 DRM_ERROR("something (likely vbetool) disabled "
1843 "interrupts, re-enabling\n");
1844 i915_driver_irq_preinstall(dev);
1845 i915_driver_irq_postinstall(dev);
1846 }
1847
1c5d22f7
CW
1848 trace_i915_gem_request_wait_begin(dev, seqno);
1849
852835f3 1850 ring->waiting_gem_seqno = seqno;
8187a2b7 1851 ring->user_irq_get(dev, ring);
48764bf4 1852 if (interruptible)
852835f3
ZN
1853 ret = wait_event_interruptible(ring->irq_queue,
1854 i915_seqno_passed(
1855 ring->get_gem_seqno(dev, ring), seqno)
1856 || atomic_read(&dev_priv->mm.wedged));
48764bf4 1857 else
852835f3
ZN
1858 wait_event(ring->irq_queue,
1859 i915_seqno_passed(
1860 ring->get_gem_seqno(dev, ring), seqno)
1861 || atomic_read(&dev_priv->mm.wedged));
48764bf4 1862
8187a2b7 1863 ring->user_irq_put(dev, ring);
852835f3 1864 ring->waiting_gem_seqno = 0;
1c5d22f7
CW
1865
1866 trace_i915_gem_request_wait_end(dev, seqno);
673a394b 1867 }
ba1234d1 1868 if (atomic_read(&dev_priv->mm.wedged))
673a394b
EA
1869 ret = -EIO;
1870
1871 if (ret && ret != -ERESTARTSYS)
8bff917c
DV
1872 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
1873 __func__, ret, seqno, ring->get_gem_seqno(dev, ring),
1874 dev_priv->next_seqno);
673a394b
EA
1875
1876 /* Directly dispatch request retiring. While we have the work queue
1877 * to handle this, the waiter on a request often wants an associated
1878 * buffer to have made it to the inactive list, and we would need
1879 * a separate wait queue to handle that.
1880 */
1881 if (ret == 0)
b09a1fec 1882 i915_gem_retire_requests_ring(dev, ring);
673a394b
EA
1883
1884 return ret;
1885}
1886
48764bf4
DV
1887/**
1888 * Waits for a sequence number to be signaled, and cleans up the
1889 * request and object lists appropriately for that event.
1890 */
1891static int
852835f3
ZN
1892i915_wait_request(struct drm_device *dev, uint32_t seqno,
1893 struct intel_ring_buffer *ring)
48764bf4 1894{
852835f3 1895 return i915_do_wait_request(dev, seqno, 1, ring);
48764bf4
DV
1896}
1897
9220434a
CW
1898static void
1899i915_gem_flush_ring(struct drm_device *dev,
1900 struct intel_ring_buffer *ring,
1901 uint32_t invalidate_domains,
1902 uint32_t flush_domains)
1903{
1904 ring->flush(dev, ring, invalidate_domains, flush_domains);
1905 i915_gem_process_flushing_list(dev, flush_domains, ring);
1906}
1907
8187a2b7
ZN
1908static void
1909i915_gem_flush(struct drm_device *dev,
1910 uint32_t invalidate_domains,
9220434a
CW
1911 uint32_t flush_domains,
1912 uint32_t flush_rings)
8187a2b7
ZN
1913{
1914 drm_i915_private_t *dev_priv = dev->dev_private;
8bff917c 1915
8187a2b7
ZN
1916 if (flush_domains & I915_GEM_DOMAIN_CPU)
1917 drm_agp_chipset_flush(dev);
8bff917c 1918
9220434a
CW
1919 if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
1920 if (flush_rings & RING_RENDER)
1921 i915_gem_flush_ring(dev,
1922 &dev_priv->render_ring,
1923 invalidate_domains, flush_domains);
1924 if (flush_rings & RING_BSD)
1925 i915_gem_flush_ring(dev,
1926 &dev_priv->bsd_ring,
1927 invalidate_domains, flush_domains);
1928 }
8187a2b7
ZN
1929}
1930
673a394b
EA
1931/**
1932 * Ensures that all rendering to the object has completed and the object is
1933 * safe to unbind from the GTT or access from the CPU.
1934 */
1935static int
2cf34d7b
CW
1936i915_gem_object_wait_rendering(struct drm_gem_object *obj,
1937 bool interruptible)
673a394b
EA
1938{
1939 struct drm_device *dev = obj->dev;
23010e43 1940 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
1941 int ret;
1942
e47c68e9
EA
1943 /* This function only exists to support waiting for existing rendering,
1944 * not for emitting required flushes.
673a394b 1945 */
e47c68e9 1946 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
673a394b
EA
1947
1948 /* If there is rendering queued on the buffer being evicted, wait for
1949 * it.
1950 */
1951 if (obj_priv->active) {
1952#if WATCH_BUF
1953 DRM_INFO("%s: object %p wait for seqno %08x\n",
1954 __func__, obj, obj_priv->last_rendering_seqno);
1955#endif
2cf34d7b
CW
1956 ret = i915_do_wait_request(dev,
1957 obj_priv->last_rendering_seqno,
1958 interruptible,
1959 obj_priv->ring);
1960 if (ret)
673a394b
EA
1961 return ret;
1962 }
1963
1964 return 0;
1965}
1966
1967/**
1968 * Unbinds an object from the GTT aperture.
1969 */
0f973f27 1970int
673a394b
EA
1971i915_gem_object_unbind(struct drm_gem_object *obj)
1972{
1973 struct drm_device *dev = obj->dev;
23010e43 1974 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
1975 int ret = 0;
1976
1977#if WATCH_BUF
1978 DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
1979 DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
1980#endif
1981 if (obj_priv->gtt_space == NULL)
1982 return 0;
1983
1984 if (obj_priv->pin_count != 0) {
1985 DRM_ERROR("Attempting to unbind pinned buffer\n");
1986 return -EINVAL;
1987 }
1988
5323fd04
EA
1989 /* blow away mappings if mapped through GTT */
1990 i915_gem_release_mmap(obj);
1991
673a394b
EA
1992 /* Move the object to the CPU domain to ensure that
1993 * any possible CPU writes while it's not in the GTT
1994 * are flushed when we go to remap it. This will
1995 * also ensure that all pending GPU writes are finished
1996 * before we unbind.
1997 */
e47c68e9 1998 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
8dc1775d 1999 if (ret == -ERESTARTSYS)
673a394b 2000 return ret;
8dc1775d
CW
2001 /* Continue on if we fail due to EIO, the GPU is hung so we
2002 * should be safe and we need to cleanup or else we might
2003 * cause memory corruption through use-after-free.
2004 */
673a394b 2005
96b47b65
DV
2006 /* release the fence reg _after_ flushing */
2007 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
2008 i915_gem_clear_fence_reg(obj);
2009
673a394b
EA
2010 if (obj_priv->agp_mem != NULL) {
2011 drm_unbind_agp(obj_priv->agp_mem);
2012 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
2013 obj_priv->agp_mem = NULL;
2014 }
2015
856fa198 2016 i915_gem_object_put_pages(obj);
a32808c0 2017 BUG_ON(obj_priv->pages_refcount);
673a394b
EA
2018
2019 if (obj_priv->gtt_space) {
2020 atomic_dec(&dev->gtt_count);
2021 atomic_sub(obj->size, &dev->gtt_memory);
2022
2023 drm_mm_put_block(obj_priv->gtt_space);
2024 obj_priv->gtt_space = NULL;
2025 }
2026
2027 /* Remove ourselves from the LRU list if present. */
2028 if (!list_empty(&obj_priv->list))
2029 list_del_init(&obj_priv->list);
2030
963b4836
CW
2031 if (i915_gem_object_is_purgeable(obj_priv))
2032 i915_gem_object_truncate(obj);
2033
1c5d22f7
CW
2034 trace_i915_gem_object_unbind(obj);
2035
8dc1775d 2036 return ret;
673a394b
EA
2037}
2038
b47eb4a2 2039int
4df2faf4
DV
2040i915_gpu_idle(struct drm_device *dev)
2041{
2042 drm_i915_private_t *dev_priv = dev->dev_private;
2043 bool lists_empty;
852835f3 2044 int ret;
4df2faf4 2045
d1b851fc
ZN
2046 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2047 list_empty(&dev_priv->render_ring.active_list) &&
2048 (!HAS_BSD(dev) ||
2049 list_empty(&dev_priv->bsd_ring.active_list)));
4df2faf4
DV
2050 if (lists_empty)
2051 return 0;
2052
2053 /* Flush everything onto the inactive list. */
9220434a
CW
2054 i915_gem_flush_ring(dev,
2055 &dev_priv->render_ring,
2056 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
4fc6ee76
DV
2057
2058 ret = i915_wait_request(dev,
2059 i915_gem_next_request_seqno(dev, &dev_priv->render_ring),
2060 &dev_priv->render_ring);
8a1a49f9
DV
2061 if (ret)
2062 return ret;
d1b851fc
ZN
2063
2064 if (HAS_BSD(dev)) {
9220434a
CW
2065 i915_gem_flush_ring(dev,
2066 &dev_priv->bsd_ring,
2067 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2068
4fc6ee76
DV
2069 ret = i915_wait_request(dev,
2070 i915_gem_next_request_seqno(dev, &dev_priv->bsd_ring),
2071 &dev_priv->bsd_ring);
d1b851fc
ZN
2072 if (ret)
2073 return ret;
2074 }
2075
8a1a49f9 2076 return 0;
4df2faf4
DV
2077}
2078
6911a9b8 2079int
4bdadb97
CW
2080i915_gem_object_get_pages(struct drm_gem_object *obj,
2081 gfp_t gfpmask)
673a394b 2082{
23010e43 2083 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
2084 int page_count, i;
2085 struct address_space *mapping;
2086 struct inode *inode;
2087 struct page *page;
673a394b 2088
778c3544
DV
2089 BUG_ON(obj_priv->pages_refcount
2090 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2091
856fa198 2092 if (obj_priv->pages_refcount++ != 0)
673a394b
EA
2093 return 0;
2094
2095 /* Get the list of pages out of our struct file. They'll be pinned
2096 * at this point until we release them.
2097 */
2098 page_count = obj->size / PAGE_SIZE;
856fa198 2099 BUG_ON(obj_priv->pages != NULL);
8e7d2b2c 2100 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
856fa198 2101 if (obj_priv->pages == NULL) {
856fa198 2102 obj_priv->pages_refcount--;
673a394b
EA
2103 return -ENOMEM;
2104 }
2105
2106 inode = obj->filp->f_path.dentry->d_inode;
2107 mapping = inode->i_mapping;
2108 for (i = 0; i < page_count; i++) {
4bdadb97 2109 page = read_cache_page_gfp(mapping, i,
985b823b 2110 GFP_HIGHUSER |
4bdadb97 2111 __GFP_COLD |
cd9f040d 2112 __GFP_RECLAIMABLE |
4bdadb97 2113 gfpmask);
1f2b1013
CW
2114 if (IS_ERR(page))
2115 goto err_pages;
2116
856fa198 2117 obj_priv->pages[i] = page;
673a394b 2118 }
280b713b
EA
2119
2120 if (obj_priv->tiling_mode != I915_TILING_NONE)
2121 i915_gem_object_do_bit_17_swizzle(obj);
2122
673a394b 2123 return 0;
1f2b1013
CW
2124
2125err_pages:
2126 while (i--)
2127 page_cache_release(obj_priv->pages[i]);
2128
2129 drm_free_large(obj_priv->pages);
2130 obj_priv->pages = NULL;
2131 obj_priv->pages_refcount--;
2132 return PTR_ERR(page);
673a394b
EA
2133}
2134
4e901fdc
EA
2135static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2136{
2137 struct drm_gem_object *obj = reg->obj;
2138 struct drm_device *dev = obj->dev;
2139 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2140 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4e901fdc
EA
2141 int regnum = obj_priv->fence_reg;
2142 uint64_t val;
2143
2144 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2145 0xfffff000) << 32;
2146 val |= obj_priv->gtt_offset & 0xfffff000;
2147 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2148 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2149
2150 if (obj_priv->tiling_mode == I915_TILING_Y)
2151 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2152 val |= I965_FENCE_REG_VALID;
2153
2154 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2155}
2156
de151cf6
JB
2157static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2158{
2159 struct drm_gem_object *obj = reg->obj;
2160 struct drm_device *dev = obj->dev;
2161 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2162 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6
JB
2163 int regnum = obj_priv->fence_reg;
2164 uint64_t val;
2165
2166 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2167 0xfffff000) << 32;
2168 val |= obj_priv->gtt_offset & 0xfffff000;
2169 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2170 if (obj_priv->tiling_mode == I915_TILING_Y)
2171 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2172 val |= I965_FENCE_REG_VALID;
2173
2174 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2175}
2176
2177static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2178{
2179 struct drm_gem_object *obj = reg->obj;
2180 struct drm_device *dev = obj->dev;
2181 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2182 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6 2183 int regnum = obj_priv->fence_reg;
0f973f27 2184 int tile_width;
dc529a4f 2185 uint32_t fence_reg, val;
de151cf6
JB
2186 uint32_t pitch_val;
2187
2188 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2189 (obj_priv->gtt_offset & (obj->size - 1))) {
f06da264 2190 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
0f973f27 2191 __func__, obj_priv->gtt_offset, obj->size);
de151cf6
JB
2192 return;
2193 }
2194
0f973f27
JB
2195 if (obj_priv->tiling_mode == I915_TILING_Y &&
2196 HAS_128_BYTE_Y_TILING(dev))
2197 tile_width = 128;
de151cf6 2198 else
0f973f27
JB
2199 tile_width = 512;
2200
2201 /* Note: pitch better be a power of two tile widths */
2202 pitch_val = obj_priv->stride / tile_width;
2203 pitch_val = ffs(pitch_val) - 1;
de151cf6 2204
c36a2a6d
DV
2205 if (obj_priv->tiling_mode == I915_TILING_Y &&
2206 HAS_128_BYTE_Y_TILING(dev))
2207 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2208 else
2209 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2210
de151cf6
JB
2211 val = obj_priv->gtt_offset;
2212 if (obj_priv->tiling_mode == I915_TILING_Y)
2213 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2214 val |= I915_FENCE_SIZE_BITS(obj->size);
2215 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2216 val |= I830_FENCE_REG_VALID;
2217
dc529a4f
EA
2218 if (regnum < 8)
2219 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2220 else
2221 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2222 I915_WRITE(fence_reg, val);
de151cf6
JB
2223}
2224
2225static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2226{
2227 struct drm_gem_object *obj = reg->obj;
2228 struct drm_device *dev = obj->dev;
2229 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2230 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6
JB
2231 int regnum = obj_priv->fence_reg;
2232 uint32_t val;
2233 uint32_t pitch_val;
8d7773a3 2234 uint32_t fence_size_bits;
de151cf6 2235
8d7773a3 2236 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
de151cf6 2237 (obj_priv->gtt_offset & (obj->size - 1))) {
8d7773a3 2238 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
0f973f27 2239 __func__, obj_priv->gtt_offset);
de151cf6
JB
2240 return;
2241 }
2242
e76a16de
EA
2243 pitch_val = obj_priv->stride / 128;
2244 pitch_val = ffs(pitch_val) - 1;
2245 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2246
de151cf6
JB
2247 val = obj_priv->gtt_offset;
2248 if (obj_priv->tiling_mode == I915_TILING_Y)
2249 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
8d7773a3
DV
2250 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2251 WARN_ON(fence_size_bits & ~0x00000f00);
2252 val |= fence_size_bits;
de151cf6
JB
2253 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2254 val |= I830_FENCE_REG_VALID;
2255
2256 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
de151cf6
JB
2257}
2258
2cf34d7b
CW
2259static int i915_find_fence_reg(struct drm_device *dev,
2260 bool interruptible)
ae3db24a
DV
2261{
2262 struct drm_i915_fence_reg *reg = NULL;
2263 struct drm_i915_gem_object *obj_priv = NULL;
2264 struct drm_i915_private *dev_priv = dev->dev_private;
2265 struct drm_gem_object *obj = NULL;
2266 int i, avail, ret;
2267
2268 /* First try to find a free reg */
2269 avail = 0;
2270 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2271 reg = &dev_priv->fence_regs[i];
2272 if (!reg->obj)
2273 return i;
2274
23010e43 2275 obj_priv = to_intel_bo(reg->obj);
ae3db24a
DV
2276 if (!obj_priv->pin_count)
2277 avail++;
2278 }
2279
2280 if (avail == 0)
2281 return -ENOSPC;
2282
2283 /* None available, try to steal one or wait for a user to finish */
2284 i = I915_FENCE_REG_NONE;
007cc8ac
DV
2285 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2286 lru_list) {
2287 obj = reg->obj;
2288 obj_priv = to_intel_bo(obj);
ae3db24a
DV
2289
2290 if (obj_priv->pin_count)
2291 continue;
2292
2293 /* found one! */
2294 i = obj_priv->fence_reg;
2295 break;
2296 }
2297
2298 BUG_ON(i == I915_FENCE_REG_NONE);
2299
2300 /* We only have a reference on obj from the active list. put_fence_reg
2301 * might drop that one, causing a use-after-free in it. So hold a
2302 * private reference to obj like the other callers of put_fence_reg
2303 * (set_tiling ioctl) do. */
2304 drm_gem_object_reference(obj);
2cf34d7b 2305 ret = i915_gem_object_put_fence_reg(obj, interruptible);
ae3db24a
DV
2306 drm_gem_object_unreference(obj);
2307 if (ret != 0)
2308 return ret;
2309
2310 return i;
2311}
2312
de151cf6
JB
2313/**
2314 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2315 * @obj: object to map through a fence reg
2316 *
2317 * When mapping objects through the GTT, userspace wants to be able to write
2318 * to them without having to worry about swizzling if the object is tiled.
2319 *
2320 * This function walks the fence regs looking for a free one for @obj,
2321 * stealing one if it can't find any.
2322 *
2323 * It then sets up the reg based on the object's properties: address, pitch
2324 * and tiling format.
2325 */
8c4b8c3f 2326int
2cf34d7b
CW
2327i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
2328 bool interruptible)
de151cf6
JB
2329{
2330 struct drm_device *dev = obj->dev;
79e53945 2331 struct drm_i915_private *dev_priv = dev->dev_private;
23010e43 2332 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
de151cf6 2333 struct drm_i915_fence_reg *reg = NULL;
ae3db24a 2334 int ret;
de151cf6 2335
a09ba7fa
EA
2336 /* Just update our place in the LRU if our fence is getting used. */
2337 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
007cc8ac
DV
2338 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2339 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
a09ba7fa
EA
2340 return 0;
2341 }
2342
de151cf6
JB
2343 switch (obj_priv->tiling_mode) {
2344 case I915_TILING_NONE:
2345 WARN(1, "allocating a fence for non-tiled object?\n");
2346 break;
2347 case I915_TILING_X:
0f973f27
JB
2348 if (!obj_priv->stride)
2349 return -EINVAL;
2350 WARN((obj_priv->stride & (512 - 1)),
2351 "object 0x%08x is X tiled but has non-512B pitch\n",
2352 obj_priv->gtt_offset);
de151cf6
JB
2353 break;
2354 case I915_TILING_Y:
0f973f27
JB
2355 if (!obj_priv->stride)
2356 return -EINVAL;
2357 WARN((obj_priv->stride & (128 - 1)),
2358 "object 0x%08x is Y tiled but has non-128B pitch\n",
2359 obj_priv->gtt_offset);
de151cf6
JB
2360 break;
2361 }
2362
2cf34d7b 2363 ret = i915_find_fence_reg(dev, interruptible);
ae3db24a
DV
2364 if (ret < 0)
2365 return ret;
de151cf6 2366
ae3db24a
DV
2367 obj_priv->fence_reg = ret;
2368 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
007cc8ac 2369 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
a09ba7fa 2370
de151cf6
JB
2371 reg->obj = obj;
2372
e259befd
CW
2373 switch (INTEL_INFO(dev)->gen) {
2374 case 6:
4e901fdc 2375 sandybridge_write_fence_reg(reg);
e259befd
CW
2376 break;
2377 case 5:
2378 case 4:
de151cf6 2379 i965_write_fence_reg(reg);
e259befd
CW
2380 break;
2381 case 3:
de151cf6 2382 i915_write_fence_reg(reg);
e259befd
CW
2383 break;
2384 case 2:
de151cf6 2385 i830_write_fence_reg(reg);
e259befd
CW
2386 break;
2387 }
d9ddcb96 2388
ae3db24a
DV
2389 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2390 obj_priv->tiling_mode);
1c5d22f7 2391
d9ddcb96 2392 return 0;
de151cf6
JB
2393}
2394
2395/**
2396 * i915_gem_clear_fence_reg - clear out fence register info
2397 * @obj: object to clear
2398 *
2399 * Zeroes out the fence register itself and clears out the associated
2400 * data structures in dev_priv and obj_priv.
2401 */
2402static void
2403i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2404{
2405 struct drm_device *dev = obj->dev;
79e53945 2406 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2407 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
007cc8ac
DV
2408 struct drm_i915_fence_reg *reg =
2409 &dev_priv->fence_regs[obj_priv->fence_reg];
e259befd 2410 uint32_t fence_reg;
de151cf6 2411
e259befd
CW
2412 switch (INTEL_INFO(dev)->gen) {
2413 case 6:
4e901fdc
EA
2414 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2415 (obj_priv->fence_reg * 8), 0);
e259befd
CW
2416 break;
2417 case 5:
2418 case 4:
de151cf6 2419 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
e259befd
CW
2420 break;
2421 case 3:
2422 if (obj_priv->fence_reg > 8)
2423 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
dc529a4f 2424 else
e259befd
CW
2425 case 2:
2426 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
dc529a4f
EA
2427
2428 I915_WRITE(fence_reg, 0);
e259befd 2429 break;
dc529a4f 2430 }
de151cf6 2431
007cc8ac 2432 reg->obj = NULL;
de151cf6 2433 obj_priv->fence_reg = I915_FENCE_REG_NONE;
007cc8ac 2434 list_del_init(&reg->lru_list);
de151cf6
JB
2435}
2436
52dc7d32
CW
2437/**
2438 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2439 * to the buffer to finish, and then resets the fence register.
2440 * @obj: tiled object holding a fence register.
2cf34d7b 2441 * @bool: whether the wait upon the fence is interruptible
52dc7d32
CW
2442 *
2443 * Zeroes out the fence register itself and clears out the associated
2444 * data structures in dev_priv and obj_priv.
2445 */
2446int
2cf34d7b
CW
2447i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
2448 bool interruptible)
52dc7d32
CW
2449{
2450 struct drm_device *dev = obj->dev;
23010e43 2451 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
52dc7d32
CW
2452
2453 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2454 return 0;
2455
10ae9bd2
DV
2456 /* If we've changed tiling, GTT-mappings of the object
2457 * need to re-fault to ensure that the correct fence register
2458 * setup is in place.
2459 */
2460 i915_gem_release_mmap(obj);
2461
52dc7d32
CW
2462 /* On the i915, GPU access to tiled buffers is via a fence,
2463 * therefore we must wait for any outstanding access to complete
2464 * before clearing the fence.
2465 */
a6c45cf0 2466 if (INTEL_INFO(dev)->gen < 4) {
52dc7d32
CW
2467 int ret;
2468
2cf34d7b 2469 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
0bc23aad
CW
2470 if (ret)
2471 return ret;
2472
2cf34d7b 2473 ret = i915_gem_object_wait_rendering(obj, interruptible);
0bc23aad 2474 if (ret)
52dc7d32
CW
2475 return ret;
2476 }
2477
4a726612 2478 i915_gem_object_flush_gtt_write_domain(obj);
0bc23aad 2479 i915_gem_clear_fence_reg(obj);
52dc7d32
CW
2480
2481 return 0;
2482}
2483
673a394b
EA
2484/**
2485 * Finds free space in the GTT aperture and binds the object there.
2486 */
2487static int
2488i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2489{
2490 struct drm_device *dev = obj->dev;
2491 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 2492 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b 2493 struct drm_mm_node *free_space;
4bdadb97 2494 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
07f73f69 2495 int ret;
673a394b 2496
bb6baf76 2497 if (obj_priv->madv != I915_MADV_WILLNEED) {
3ef94daa
CW
2498 DRM_ERROR("Attempting to bind a purgeable object\n");
2499 return -EINVAL;
2500 }
2501
673a394b 2502 if (alignment == 0)
0f973f27 2503 alignment = i915_gem_get_gtt_alignment(obj);
8d7773a3 2504 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
673a394b
EA
2505 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2506 return -EINVAL;
2507 }
2508
654fc607
CW
2509 /* If the object is bigger than the entire aperture, reject it early
2510 * before evicting everything in a vain attempt to find space.
2511 */
2512 if (obj->size > dev->gtt_total) {
2513 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2514 return -E2BIG;
2515 }
2516
673a394b
EA
2517 search_free:
2518 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2519 obj->size, alignment, 0);
2520 if (free_space != NULL) {
2521 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2522 alignment);
db3307a9 2523 if (obj_priv->gtt_space != NULL)
673a394b 2524 obj_priv->gtt_offset = obj_priv->gtt_space->start;
673a394b
EA
2525 }
2526 if (obj_priv->gtt_space == NULL) {
2527 /* If the gtt is empty and we're still having trouble
2528 * fitting our object in, we're out of memory.
2529 */
2530#if WATCH_LRU
2531 DRM_INFO("%s: GTT full, evicting something\n", __func__);
2532#endif
0108a3ed 2533 ret = i915_gem_evict_something(dev, obj->size, alignment);
9731129c 2534 if (ret)
673a394b 2535 return ret;
9731129c 2536
673a394b
EA
2537 goto search_free;
2538 }
2539
2540#if WATCH_BUF
cfd43c02 2541 DRM_INFO("Binding object of size %zd at 0x%08x\n",
673a394b
EA
2542 obj->size, obj_priv->gtt_offset);
2543#endif
4bdadb97 2544 ret = i915_gem_object_get_pages(obj, gfpmask);
673a394b
EA
2545 if (ret) {
2546 drm_mm_put_block(obj_priv->gtt_space);
2547 obj_priv->gtt_space = NULL;
07f73f69
CW
2548
2549 if (ret == -ENOMEM) {
2550 /* first try to clear up some space from the GTT */
0108a3ed
DV
2551 ret = i915_gem_evict_something(dev, obj->size,
2552 alignment);
07f73f69 2553 if (ret) {
07f73f69 2554 /* now try to shrink everyone else */
4bdadb97
CW
2555 if (gfpmask) {
2556 gfpmask = 0;
2557 goto search_free;
07f73f69
CW
2558 }
2559
2560 return ret;
2561 }
2562
2563 goto search_free;
2564 }
2565
673a394b
EA
2566 return ret;
2567 }
2568
673a394b
EA
2569 /* Create an AGP memory structure pointing at our pages, and bind it
2570 * into the GTT.
2571 */
2572 obj_priv->agp_mem = drm_agp_bind_pages(dev,
856fa198 2573 obj_priv->pages,
07f73f69 2574 obj->size >> PAGE_SHIFT,
ba1eb1d8
KP
2575 obj_priv->gtt_offset,
2576 obj_priv->agp_type);
673a394b 2577 if (obj_priv->agp_mem == NULL) {
856fa198 2578 i915_gem_object_put_pages(obj);
673a394b
EA
2579 drm_mm_put_block(obj_priv->gtt_space);
2580 obj_priv->gtt_space = NULL;
07f73f69 2581
0108a3ed 2582 ret = i915_gem_evict_something(dev, obj->size, alignment);
9731129c 2583 if (ret)
07f73f69 2584 return ret;
07f73f69
CW
2585
2586 goto search_free;
673a394b
EA
2587 }
2588 atomic_inc(&dev->gtt_count);
2589 atomic_add(obj->size, &dev->gtt_memory);
2590
bf1a1092
CW
2591 /* keep track of bounds object by adding it to the inactive list */
2592 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
2593
673a394b
EA
2594 /* Assert that the object is not currently in any GPU domain. As it
2595 * wasn't in the GTT, there shouldn't be any way it could have been in
2596 * a GPU cache
2597 */
21d509e3
CW
2598 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2599 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
673a394b 2600
1c5d22f7
CW
2601 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2602
673a394b
EA
2603 return 0;
2604}
2605
2606void
2607i915_gem_clflush_object(struct drm_gem_object *obj)
2608{
23010e43 2609 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
2610
2611 /* If we don't have a page list set up, then we're not pinned
2612 * to GPU, and we can ignore the cache flush because it'll happen
2613 * again at bind time.
2614 */
856fa198 2615 if (obj_priv->pages == NULL)
673a394b
EA
2616 return;
2617
1c5d22f7 2618 trace_i915_gem_object_clflush(obj);
cfa16a0d 2619
856fa198 2620 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
673a394b
EA
2621}
2622
e47c68e9 2623/** Flushes any GPU write domain for the object if it's dirty. */
2dafb1e0 2624static int
ba3d8d74
DV
2625i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2626 bool pipelined)
e47c68e9
EA
2627{
2628 struct drm_device *dev = obj->dev;
1c5d22f7 2629 uint32_t old_write_domain;
e47c68e9
EA
2630
2631 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
2dafb1e0 2632 return 0;
e47c68e9
EA
2633
2634 /* Queue the GPU write cache flushing we need. */
1c5d22f7 2635 old_write_domain = obj->write_domain;
9220434a
CW
2636 i915_gem_flush_ring(dev,
2637 to_intel_bo(obj)->ring,
2638 0, obj->write_domain);
48b956c5 2639 BUG_ON(obj->write_domain);
1c5d22f7
CW
2640
2641 trace_i915_gem_object_change_domain(obj,
2642 obj->read_domains,
2643 old_write_domain);
ba3d8d74
DV
2644
2645 if (pipelined)
2646 return 0;
2647
2cf34d7b 2648 return i915_gem_object_wait_rendering(obj, true);
e47c68e9
EA
2649}
2650
2651/** Flushes the GTT write domain for the object if it's dirty. */
2652static void
2653i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2654{
1c5d22f7
CW
2655 uint32_t old_write_domain;
2656
e47c68e9
EA
2657 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2658 return;
2659
2660 /* No actual flushing is required for the GTT write domain. Writes
2661 * to it immediately go to main memory as far as we know, so there's
2662 * no chipset flush. It also doesn't land in render cache.
2663 */
1c5d22f7 2664 old_write_domain = obj->write_domain;
e47c68e9 2665 obj->write_domain = 0;
1c5d22f7
CW
2666
2667 trace_i915_gem_object_change_domain(obj,
2668 obj->read_domains,
2669 old_write_domain);
e47c68e9
EA
2670}
2671
2672/** Flushes the CPU write domain for the object if it's dirty. */
2673static void
2674i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2675{
2676 struct drm_device *dev = obj->dev;
1c5d22f7 2677 uint32_t old_write_domain;
e47c68e9
EA
2678
2679 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2680 return;
2681
2682 i915_gem_clflush_object(obj);
2683 drm_agp_chipset_flush(dev);
1c5d22f7 2684 old_write_domain = obj->write_domain;
e47c68e9 2685 obj->write_domain = 0;
1c5d22f7
CW
2686
2687 trace_i915_gem_object_change_domain(obj,
2688 obj->read_domains,
2689 old_write_domain);
e47c68e9
EA
2690}
2691
2ef7eeaa
EA
2692/**
2693 * Moves a single object to the GTT read, and possibly write domain.
2694 *
2695 * This function returns when the move is complete, including waiting on
2696 * flushes to occur.
2697 */
79e53945 2698int
2ef7eeaa
EA
2699i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2700{
23010e43 2701 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1c5d22f7 2702 uint32_t old_write_domain, old_read_domains;
e47c68e9 2703 int ret;
2ef7eeaa 2704
02354392
EA
2705 /* Not valid to be called on unbound objects. */
2706 if (obj_priv->gtt_space == NULL)
2707 return -EINVAL;
2708
ba3d8d74 2709 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
e47c68e9
EA
2710 if (ret != 0)
2711 return ret;
2712
7213342d 2713 i915_gem_object_flush_cpu_write_domain(obj);
1c5d22f7 2714
ba3d8d74 2715 if (write) {
2cf34d7b 2716 ret = i915_gem_object_wait_rendering(obj, true);
ba3d8d74
DV
2717 if (ret)
2718 return ret;
ba3d8d74 2719 }
2ef7eeaa 2720
7213342d
CW
2721 old_write_domain = obj->write_domain;
2722 old_read_domains = obj->read_domains;
2ef7eeaa 2723
e47c68e9
EA
2724 /* It should now be out of any other write domains, and we can update
2725 * the domain values for our changes.
2726 */
2727 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2728 obj->read_domains |= I915_GEM_DOMAIN_GTT;
2729 if (write) {
7213342d 2730 obj->read_domains = I915_GEM_DOMAIN_GTT;
e47c68e9
EA
2731 obj->write_domain = I915_GEM_DOMAIN_GTT;
2732 obj_priv->dirty = 1;
2ef7eeaa
EA
2733 }
2734
1c5d22f7
CW
2735 trace_i915_gem_object_change_domain(obj,
2736 old_read_domains,
2737 old_write_domain);
2738
e47c68e9
EA
2739 return 0;
2740}
2741
b9241ea3
ZW
2742/*
2743 * Prepare buffer for display plane. Use uninterruptible for possible flush
2744 * wait, as in modesetting process we're not supposed to be interrupted.
2745 */
2746int
48b956c5
CW
2747i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
2748 bool pipelined)
b9241ea3 2749{
23010e43 2750 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
ba3d8d74 2751 uint32_t old_read_domains;
b9241ea3
ZW
2752 int ret;
2753
2754 /* Not valid to be called on unbound objects. */
2755 if (obj_priv->gtt_space == NULL)
2756 return -EINVAL;
2757
48b956c5
CW
2758 ret = i915_gem_object_flush_gpu_write_domain(obj, pipelined);
2759 if (ret)
e35a41de 2760 return ret;
b9241ea3 2761
b118c1e3
CW
2762 i915_gem_object_flush_cpu_write_domain(obj);
2763
b9241ea3 2764 old_read_domains = obj->read_domains;
b118c1e3 2765 obj->read_domains = I915_GEM_DOMAIN_GTT;
b9241ea3
ZW
2766
2767 trace_i915_gem_object_change_domain(obj,
2768 old_read_domains,
ba3d8d74 2769 obj->write_domain);
b9241ea3
ZW
2770
2771 return 0;
2772}
2773
e47c68e9
EA
2774/**
2775 * Moves a single object to the CPU read, and possibly write domain.
2776 *
2777 * This function returns when the move is complete, including waiting on
2778 * flushes to occur.
2779 */
2780static int
2781i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2782{
1c5d22f7 2783 uint32_t old_write_domain, old_read_domains;
e47c68e9
EA
2784 int ret;
2785
ba3d8d74 2786 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
e47c68e9
EA
2787 if (ret != 0)
2788 return ret;
2ef7eeaa 2789
e47c68e9 2790 i915_gem_object_flush_gtt_write_domain(obj);
2ef7eeaa 2791
e47c68e9
EA
2792 /* If we have a partially-valid cache of the object in the CPU,
2793 * finish invalidating it and free the per-page flags.
2ef7eeaa 2794 */
e47c68e9 2795 i915_gem_object_set_to_full_cpu_read_domain(obj);
2ef7eeaa 2796
7213342d 2797 if (write) {
2cf34d7b 2798 ret = i915_gem_object_wait_rendering(obj, true);
7213342d
CW
2799 if (ret)
2800 return ret;
2801 }
2802
1c5d22f7
CW
2803 old_write_domain = obj->write_domain;
2804 old_read_domains = obj->read_domains;
2805
e47c68e9
EA
2806 /* Flush the CPU cache if it's still invalid. */
2807 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2ef7eeaa 2808 i915_gem_clflush_object(obj);
2ef7eeaa 2809
e47c68e9 2810 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2ef7eeaa
EA
2811 }
2812
2813 /* It should now be out of any other write domains, and we can update
2814 * the domain values for our changes.
2815 */
e47c68e9
EA
2816 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2817
2818 /* If we're writing through the CPU, then the GPU read domains will
2819 * need to be invalidated at next use.
2820 */
2821 if (write) {
2822 obj->read_domains &= I915_GEM_DOMAIN_CPU;
2823 obj->write_domain = I915_GEM_DOMAIN_CPU;
2824 }
2ef7eeaa 2825
1c5d22f7
CW
2826 trace_i915_gem_object_change_domain(obj,
2827 old_read_domains,
2828 old_write_domain);
2829
2ef7eeaa
EA
2830 return 0;
2831}
2832
673a394b
EA
2833/*
2834 * Set the next domain for the specified object. This
2835 * may not actually perform the necessary flushing/invaliding though,
2836 * as that may want to be batched with other set_domain operations
2837 *
2838 * This is (we hope) the only really tricky part of gem. The goal
2839 * is fairly simple -- track which caches hold bits of the object
2840 * and make sure they remain coherent. A few concrete examples may
2841 * help to explain how it works. For shorthand, we use the notation
2842 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
2843 * a pair of read and write domain masks.
2844 *
2845 * Case 1: the batch buffer
2846 *
2847 * 1. Allocated
2848 * 2. Written by CPU
2849 * 3. Mapped to GTT
2850 * 4. Read by GPU
2851 * 5. Unmapped from GTT
2852 * 6. Freed
2853 *
2854 * Let's take these a step at a time
2855 *
2856 * 1. Allocated
2857 * Pages allocated from the kernel may still have
2858 * cache contents, so we set them to (CPU, CPU) always.
2859 * 2. Written by CPU (using pwrite)
2860 * The pwrite function calls set_domain (CPU, CPU) and
2861 * this function does nothing (as nothing changes)
2862 * 3. Mapped by GTT
2863 * This function asserts that the object is not
2864 * currently in any GPU-based read or write domains
2865 * 4. Read by GPU
2866 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
2867 * As write_domain is zero, this function adds in the
2868 * current read domains (CPU+COMMAND, 0).
2869 * flush_domains is set to CPU.
2870 * invalidate_domains is set to COMMAND
2871 * clflush is run to get data out of the CPU caches
2872 * then i915_dev_set_domain calls i915_gem_flush to
2873 * emit an MI_FLUSH and drm_agp_chipset_flush
2874 * 5. Unmapped from GTT
2875 * i915_gem_object_unbind calls set_domain (CPU, CPU)
2876 * flush_domains and invalidate_domains end up both zero
2877 * so no flushing/invalidating happens
2878 * 6. Freed
2879 * yay, done
2880 *
2881 * Case 2: The shared render buffer
2882 *
2883 * 1. Allocated
2884 * 2. Mapped to GTT
2885 * 3. Read/written by GPU
2886 * 4. set_domain to (CPU,CPU)
2887 * 5. Read/written by CPU
2888 * 6. Read/written by GPU
2889 *
2890 * 1. Allocated
2891 * Same as last example, (CPU, CPU)
2892 * 2. Mapped to GTT
2893 * Nothing changes (assertions find that it is not in the GPU)
2894 * 3. Read/written by GPU
2895 * execbuffer calls set_domain (RENDER, RENDER)
2896 * flush_domains gets CPU
2897 * invalidate_domains gets GPU
2898 * clflush (obj)
2899 * MI_FLUSH and drm_agp_chipset_flush
2900 * 4. set_domain (CPU, CPU)
2901 * flush_domains gets GPU
2902 * invalidate_domains gets CPU
2903 * wait_rendering (obj) to make sure all drawing is complete.
2904 * This will include an MI_FLUSH to get the data from GPU
2905 * to memory
2906 * clflush (obj) to invalidate the CPU cache
2907 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
2908 * 5. Read/written by CPU
2909 * cache lines are loaded and dirtied
2910 * 6. Read written by GPU
2911 * Same as last GPU access
2912 *
2913 * Case 3: The constant buffer
2914 *
2915 * 1. Allocated
2916 * 2. Written by CPU
2917 * 3. Read by GPU
2918 * 4. Updated (written) by CPU again
2919 * 5. Read by GPU
2920 *
2921 * 1. Allocated
2922 * (CPU, CPU)
2923 * 2. Written by CPU
2924 * (CPU, CPU)
2925 * 3. Read by GPU
2926 * (CPU+RENDER, 0)
2927 * flush_domains = CPU
2928 * invalidate_domains = RENDER
2929 * clflush (obj)
2930 * MI_FLUSH
2931 * drm_agp_chipset_flush
2932 * 4. Updated (written) by CPU again
2933 * (CPU, CPU)
2934 * flush_domains = 0 (no previous write domain)
2935 * invalidate_domains = 0 (no new read domains)
2936 * 5. Read by GPU
2937 * (CPU+RENDER, 0)
2938 * flush_domains = CPU
2939 * invalidate_domains = RENDER
2940 * clflush (obj)
2941 * MI_FLUSH
2942 * drm_agp_chipset_flush
2943 */
c0d90829 2944static void
8b0e378a 2945i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
673a394b
EA
2946{
2947 struct drm_device *dev = obj->dev;
9220434a 2948 struct drm_i915_private *dev_priv = dev->dev_private;
23010e43 2949 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
2950 uint32_t invalidate_domains = 0;
2951 uint32_t flush_domains = 0;
1c5d22f7 2952 uint32_t old_read_domains;
e47c68e9 2953
8b0e378a
EA
2954 BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
2955 BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
673a394b 2956
652c393a
JB
2957 intel_mark_busy(dev, obj);
2958
673a394b
EA
2959#if WATCH_BUF
2960 DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
2961 __func__, obj,
8b0e378a
EA
2962 obj->read_domains, obj->pending_read_domains,
2963 obj->write_domain, obj->pending_write_domain);
673a394b
EA
2964#endif
2965 /*
2966 * If the object isn't moving to a new write domain,
2967 * let the object stay in multiple read domains
2968 */
8b0e378a
EA
2969 if (obj->pending_write_domain == 0)
2970 obj->pending_read_domains |= obj->read_domains;
673a394b
EA
2971 else
2972 obj_priv->dirty = 1;
2973
2974 /*
2975 * Flush the current write domain if
2976 * the new read domains don't match. Invalidate
2977 * any read domains which differ from the old
2978 * write domain
2979 */
8b0e378a
EA
2980 if (obj->write_domain &&
2981 obj->write_domain != obj->pending_read_domains) {
673a394b 2982 flush_domains |= obj->write_domain;
8b0e378a
EA
2983 invalidate_domains |=
2984 obj->pending_read_domains & ~obj->write_domain;
673a394b
EA
2985 }
2986 /*
2987 * Invalidate any read caches which may have
2988 * stale data. That is, any new read domains.
2989 */
8b0e378a 2990 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
673a394b
EA
2991 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
2992#if WATCH_BUF
2993 DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
2994 __func__, flush_domains, invalidate_domains);
2995#endif
673a394b
EA
2996 i915_gem_clflush_object(obj);
2997 }
2998
1c5d22f7
CW
2999 old_read_domains = obj->read_domains;
3000
efbeed96
EA
3001 /* The actual obj->write_domain will be updated with
3002 * pending_write_domain after we emit the accumulated flush for all
3003 * of our domain changes in execbuffers (which clears objects'
3004 * write_domains). So if we have a current write domain that we
3005 * aren't changing, set pending_write_domain to that.
3006 */
3007 if (flush_domains == 0 && obj->pending_write_domain == 0)
3008 obj->pending_write_domain = obj->write_domain;
8b0e378a 3009 obj->read_domains = obj->pending_read_domains;
673a394b
EA
3010
3011 dev->invalidate_domains |= invalidate_domains;
3012 dev->flush_domains |= flush_domains;
9220434a
CW
3013 if (obj_priv->ring)
3014 dev_priv->mm.flush_rings |= obj_priv->ring->id;
673a394b
EA
3015#if WATCH_BUF
3016 DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
3017 __func__,
3018 obj->read_domains, obj->write_domain,
3019 dev->invalidate_domains, dev->flush_domains);
3020#endif
1c5d22f7
CW
3021
3022 trace_i915_gem_object_change_domain(obj,
3023 old_read_domains,
3024 obj->write_domain);
673a394b
EA
3025}
3026
3027/**
e47c68e9 3028 * Moves the object from a partially CPU read to a full one.
673a394b 3029 *
e47c68e9
EA
3030 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3031 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
673a394b 3032 */
e47c68e9
EA
3033static void
3034i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
673a394b 3035{
23010e43 3036 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b 3037
e47c68e9
EA
3038 if (!obj_priv->page_cpu_valid)
3039 return;
3040
3041 /* If we're partially in the CPU read domain, finish moving it in.
3042 */
3043 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3044 int i;
3045
3046 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3047 if (obj_priv->page_cpu_valid[i])
3048 continue;
856fa198 3049 drm_clflush_pages(obj_priv->pages + i, 1);
e47c68e9 3050 }
e47c68e9
EA
3051 }
3052
3053 /* Free the page_cpu_valid mappings which are now stale, whether
3054 * or not we've got I915_GEM_DOMAIN_CPU.
3055 */
9a298b2a 3056 kfree(obj_priv->page_cpu_valid);
e47c68e9
EA
3057 obj_priv->page_cpu_valid = NULL;
3058}
3059
3060/**
3061 * Set the CPU read domain on a range of the object.
3062 *
3063 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3064 * not entirely valid. The page_cpu_valid member of the object flags which
3065 * pages have been flushed, and will be respected by
3066 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3067 * of the whole object.
3068 *
3069 * This function returns when the move is complete, including waiting on
3070 * flushes to occur.
3071 */
3072static int
3073i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3074 uint64_t offset, uint64_t size)
3075{
23010e43 3076 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1c5d22f7 3077 uint32_t old_read_domains;
e47c68e9 3078 int i, ret;
673a394b 3079
e47c68e9
EA
3080 if (offset == 0 && size == obj->size)
3081 return i915_gem_object_set_to_cpu_domain(obj, 0);
673a394b 3082
ba3d8d74 3083 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
e47c68e9 3084 if (ret != 0)
6a47baa6 3085 return ret;
e47c68e9
EA
3086 i915_gem_object_flush_gtt_write_domain(obj);
3087
3088 /* If we're already fully in the CPU read domain, we're done. */
3089 if (obj_priv->page_cpu_valid == NULL &&
3090 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
3091 return 0;
673a394b 3092
e47c68e9
EA
3093 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3094 * newly adding I915_GEM_DOMAIN_CPU
3095 */
673a394b 3096 if (obj_priv->page_cpu_valid == NULL) {
9a298b2a
EA
3097 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3098 GFP_KERNEL);
e47c68e9
EA
3099 if (obj_priv->page_cpu_valid == NULL)
3100 return -ENOMEM;
3101 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3102 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
673a394b
EA
3103
3104 /* Flush the cache on any pages that are still invalid from the CPU's
3105 * perspective.
3106 */
e47c68e9
EA
3107 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3108 i++) {
673a394b
EA
3109 if (obj_priv->page_cpu_valid[i])
3110 continue;
3111
856fa198 3112 drm_clflush_pages(obj_priv->pages + i, 1);
673a394b
EA
3113
3114 obj_priv->page_cpu_valid[i] = 1;
3115 }
3116
e47c68e9
EA
3117 /* It should now be out of any other write domains, and we can update
3118 * the domain values for our changes.
3119 */
3120 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3121
1c5d22f7 3122 old_read_domains = obj->read_domains;
e47c68e9
EA
3123 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3124
1c5d22f7
CW
3125 trace_i915_gem_object_change_domain(obj,
3126 old_read_domains,
3127 obj->write_domain);
3128
673a394b
EA
3129 return 0;
3130}
3131
673a394b
EA
3132/**
3133 * Pin an object to the GTT and evaluate the relocations landing in it.
3134 */
3135static int
3136i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3137 struct drm_file *file_priv,
76446cac 3138 struct drm_i915_gem_exec_object2 *entry,
40a5f0de 3139 struct drm_i915_gem_relocation_entry *relocs)
673a394b
EA
3140{
3141 struct drm_device *dev = obj->dev;
0839ccb8 3142 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 3143 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b 3144 int i, ret;
0839ccb8 3145 void __iomem *reloc_page;
76446cac
JB
3146 bool need_fence;
3147
3148 need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3149 obj_priv->tiling_mode != I915_TILING_NONE;
3150
3151 /* Check fence reg constraints and rebind if necessary */
808b24d6
CW
3152 if (need_fence &&
3153 !i915_gem_object_fence_offset_ok(obj,
3154 obj_priv->tiling_mode)) {
3155 ret = i915_gem_object_unbind(obj);
3156 if (ret)
3157 return ret;
3158 }
673a394b
EA
3159
3160 /* Choose the GTT offset for our buffer and put it there. */
3161 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3162 if (ret)
3163 return ret;
3164
76446cac
JB
3165 /*
3166 * Pre-965 chips need a fence register set up in order to
3167 * properly handle blits to/from tiled surfaces.
3168 */
3169 if (need_fence) {
2cf34d7b 3170 ret = i915_gem_object_get_fence_reg(obj, false);
76446cac 3171 if (ret != 0) {
76446cac
JB
3172 i915_gem_object_unpin(obj);
3173 return ret;
3174 }
3175 }
3176
673a394b
EA
3177 entry->offset = obj_priv->gtt_offset;
3178
673a394b
EA
3179 /* Apply the relocations, using the GTT aperture to avoid cache
3180 * flushing requirements.
3181 */
3182 for (i = 0; i < entry->relocation_count; i++) {
40a5f0de 3183 struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
673a394b
EA
3184 struct drm_gem_object *target_obj;
3185 struct drm_i915_gem_object *target_obj_priv;
3043c60c
EA
3186 uint32_t reloc_val, reloc_offset;
3187 uint32_t __iomem *reloc_entry;
673a394b 3188
673a394b 3189 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
40a5f0de 3190 reloc->target_handle);
673a394b
EA
3191 if (target_obj == NULL) {
3192 i915_gem_object_unpin(obj);
bf79cb91 3193 return -ENOENT;
673a394b 3194 }
23010e43 3195 target_obj_priv = to_intel_bo(target_obj);
673a394b 3196
8542a0bb
CW
3197#if WATCH_RELOC
3198 DRM_INFO("%s: obj %p offset %08x target %d "
3199 "read %08x write %08x gtt %08x "
3200 "presumed %08x delta %08x\n",
3201 __func__,
3202 obj,
3203 (int) reloc->offset,
3204 (int) reloc->target_handle,
3205 (int) reloc->read_domains,
3206 (int) reloc->write_domain,
3207 (int) target_obj_priv->gtt_offset,
3208 (int) reloc->presumed_offset,
3209 reloc->delta);
3210#endif
3211
673a394b
EA
3212 /* The target buffer should have appeared before us in the
3213 * exec_object list, so it should have a GTT space bound by now.
3214 */
3215 if (target_obj_priv->gtt_space == NULL) {
3216 DRM_ERROR("No GTT space found for object %d\n",
40a5f0de 3217 reloc->target_handle);
673a394b
EA
3218 drm_gem_object_unreference(target_obj);
3219 i915_gem_object_unpin(obj);
3220 return -EINVAL;
3221 }
3222
8542a0bb 3223 /* Validate that the target is in a valid r/w GPU domain */
16edd550
DV
3224 if (reloc->write_domain & (reloc->write_domain - 1)) {
3225 DRM_ERROR("reloc with multiple write domains: "
3226 "obj %p target %d offset %d "
3227 "read %08x write %08x",
3228 obj, reloc->target_handle,
3229 (int) reloc->offset,
3230 reloc->read_domains,
3231 reloc->write_domain);
3232 return -EINVAL;
3233 }
40a5f0de
EA
3234 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3235 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
e47c68e9
EA
3236 DRM_ERROR("reloc with read/write CPU domains: "
3237 "obj %p target %d offset %d "
3238 "read %08x write %08x",
40a5f0de
EA
3239 obj, reloc->target_handle,
3240 (int) reloc->offset,
3241 reloc->read_domains,
3242 reloc->write_domain);
491152b8
CW
3243 drm_gem_object_unreference(target_obj);
3244 i915_gem_object_unpin(obj);
e47c68e9
EA
3245 return -EINVAL;
3246 }
40a5f0de
EA
3247 if (reloc->write_domain && target_obj->pending_write_domain &&
3248 reloc->write_domain != target_obj->pending_write_domain) {
673a394b
EA
3249 DRM_ERROR("Write domain conflict: "
3250 "obj %p target %d offset %d "
3251 "new %08x old %08x\n",
40a5f0de
EA
3252 obj, reloc->target_handle,
3253 (int) reloc->offset,
3254 reloc->write_domain,
673a394b
EA
3255 target_obj->pending_write_domain);
3256 drm_gem_object_unreference(target_obj);
3257 i915_gem_object_unpin(obj);
3258 return -EINVAL;
3259 }
3260
40a5f0de
EA
3261 target_obj->pending_read_domains |= reloc->read_domains;
3262 target_obj->pending_write_domain |= reloc->write_domain;
673a394b
EA
3263
3264 /* If the relocation already has the right value in it, no
3265 * more work needs to be done.
3266 */
40a5f0de 3267 if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
673a394b
EA
3268 drm_gem_object_unreference(target_obj);
3269 continue;
3270 }
3271
8542a0bb
CW
3272 /* Check that the relocation address is valid... */
3273 if (reloc->offset > obj->size - 4) {
3274 DRM_ERROR("Relocation beyond object bounds: "
3275 "obj %p target %d offset %d size %d.\n",
3276 obj, reloc->target_handle,
3277 (int) reloc->offset, (int) obj->size);
3278 drm_gem_object_unreference(target_obj);
3279 i915_gem_object_unpin(obj);
3280 return -EINVAL;
3281 }
3282 if (reloc->offset & 3) {
3283 DRM_ERROR("Relocation not 4-byte aligned: "
3284 "obj %p target %d offset %d.\n",
3285 obj, reloc->target_handle,
3286 (int) reloc->offset);
3287 drm_gem_object_unreference(target_obj);
3288 i915_gem_object_unpin(obj);
3289 return -EINVAL;
3290 }
3291
3292 /* and points to somewhere within the target object. */
3293 if (reloc->delta >= target_obj->size) {
3294 DRM_ERROR("Relocation beyond target object bounds: "
3295 "obj %p target %d delta %d size %d.\n",
3296 obj, reloc->target_handle,
3297 (int) reloc->delta, (int) target_obj->size);
3298 drm_gem_object_unreference(target_obj);
3299 i915_gem_object_unpin(obj);
3300 return -EINVAL;
3301 }
3302
2ef7eeaa
EA
3303 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3304 if (ret != 0) {
3305 drm_gem_object_unreference(target_obj);
3306 i915_gem_object_unpin(obj);
3307 return -EINVAL;
673a394b
EA
3308 }
3309
3310 /* Map the page containing the relocation we're going to
3311 * perform.
3312 */
40a5f0de 3313 reloc_offset = obj_priv->gtt_offset + reloc->offset;
0839ccb8
KP
3314 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3315 (reloc_offset &
fca3ec01
CW
3316 ~(PAGE_SIZE - 1)),
3317 KM_USER0);
3043c60c 3318 reloc_entry = (uint32_t __iomem *)(reloc_page +
0839ccb8 3319 (reloc_offset & (PAGE_SIZE - 1)));
40a5f0de 3320 reloc_val = target_obj_priv->gtt_offset + reloc->delta;
673a394b
EA
3321
3322#if WATCH_BUF
3323 DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
40a5f0de 3324 obj, (unsigned int) reloc->offset,
673a394b
EA
3325 readl(reloc_entry), reloc_val);
3326#endif
3327 writel(reloc_val, reloc_entry);
fca3ec01 3328 io_mapping_unmap_atomic(reloc_page, KM_USER0);
673a394b 3329
40a5f0de
EA
3330 /* The updated presumed offset for this entry will be
3331 * copied back out to the user.
673a394b 3332 */
40a5f0de 3333 reloc->presumed_offset = target_obj_priv->gtt_offset;
673a394b
EA
3334
3335 drm_gem_object_unreference(target_obj);
3336 }
3337
673a394b
EA
3338#if WATCH_BUF
3339 if (0)
3340 i915_gem_dump_object(obj, 128, __func__, ~0);
3341#endif
3342 return 0;
3343}
3344
673a394b
EA
3345/* Throttle our rendering by waiting until the ring has completed our requests
3346 * emitted over 20 msec ago.
3347 *
b962442e
EA
3348 * Note that if we were to use the current jiffies each time around the loop,
3349 * we wouldn't escape the function with any frames outstanding if the time to
3350 * render a frame was over 20ms.
3351 *
673a394b
EA
3352 * This should get us reasonable parallelism between CPU and GPU but also
3353 * relatively low latency when blocking on a particular request to finish.
3354 */
3355static int
3356i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv)
3357{
3358 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
3359 int ret = 0;
b962442e 3360 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
673a394b
EA
3361
3362 mutex_lock(&dev->struct_mutex);
b962442e
EA
3363 while (!list_empty(&i915_file_priv->mm.request_list)) {
3364 struct drm_i915_gem_request *request;
3365
3366 request = list_first_entry(&i915_file_priv->mm.request_list,
3367 struct drm_i915_gem_request,
3368 client_list);
3369
3370 if (time_after_eq(request->emitted_jiffies, recent_enough))
3371 break;
3372
852835f3 3373 ret = i915_wait_request(dev, request->seqno, request->ring);
b962442e
EA
3374 if (ret != 0)
3375 break;
3376 }
673a394b 3377 mutex_unlock(&dev->struct_mutex);
b962442e 3378
673a394b
EA
3379 return ret;
3380}
3381
40a5f0de 3382static int
76446cac 3383i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
40a5f0de
EA
3384 uint32_t buffer_count,
3385 struct drm_i915_gem_relocation_entry **relocs)
3386{
3387 uint32_t reloc_count = 0, reloc_index = 0, i;
3388 int ret;
3389
3390 *relocs = NULL;
3391 for (i = 0; i < buffer_count; i++) {
3392 if (reloc_count + exec_list[i].relocation_count < reloc_count)
3393 return -EINVAL;
3394 reloc_count += exec_list[i].relocation_count;
3395 }
3396
8e7d2b2c 3397 *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
76446cac
JB
3398 if (*relocs == NULL) {
3399 DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
40a5f0de 3400 return -ENOMEM;
76446cac 3401 }
40a5f0de
EA
3402
3403 for (i = 0; i < buffer_count; i++) {
3404 struct drm_i915_gem_relocation_entry __user *user_relocs;
3405
3406 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3407
3408 ret = copy_from_user(&(*relocs)[reloc_index],
3409 user_relocs,
3410 exec_list[i].relocation_count *
3411 sizeof(**relocs));
3412 if (ret != 0) {
8e7d2b2c 3413 drm_free_large(*relocs);
40a5f0de 3414 *relocs = NULL;
2bc43b5c 3415 return -EFAULT;
40a5f0de
EA
3416 }
3417
3418 reloc_index += exec_list[i].relocation_count;
3419 }
3420
2bc43b5c 3421 return 0;
40a5f0de
EA
3422}
3423
3424static int
76446cac 3425i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
40a5f0de
EA
3426 uint32_t buffer_count,
3427 struct drm_i915_gem_relocation_entry *relocs)
3428{
3429 uint32_t reloc_count = 0, i;
2bc43b5c 3430 int ret = 0;
40a5f0de 3431
93533c29
CW
3432 if (relocs == NULL)
3433 return 0;
3434
40a5f0de
EA
3435 for (i = 0; i < buffer_count; i++) {
3436 struct drm_i915_gem_relocation_entry __user *user_relocs;
2bc43b5c 3437 int unwritten;
40a5f0de
EA
3438
3439 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3440
2bc43b5c
FM
3441 unwritten = copy_to_user(user_relocs,
3442 &relocs[reloc_count],
3443 exec_list[i].relocation_count *
3444 sizeof(*relocs));
3445
3446 if (unwritten) {
3447 ret = -EFAULT;
3448 goto err;
40a5f0de
EA
3449 }
3450
3451 reloc_count += exec_list[i].relocation_count;
3452 }
3453
2bc43b5c 3454err:
8e7d2b2c 3455 drm_free_large(relocs);
40a5f0de
EA
3456
3457 return ret;
3458}
3459
83d60795 3460static int
76446cac 3461i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
83d60795
CW
3462 uint64_t exec_offset)
3463{
3464 uint32_t exec_start, exec_len;
3465
3466 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3467 exec_len = (uint32_t) exec->batch_len;
3468
3469 if ((exec_start | exec_len) & 0x7)
3470 return -EINVAL;
3471
3472 if (!exec_start)
3473 return -EINVAL;
3474
3475 return 0;
3476}
3477
6b95a207
KH
3478static int
3479i915_gem_wait_for_pending_flip(struct drm_device *dev,
3480 struct drm_gem_object **object_list,
3481 int count)
3482{
3483 drm_i915_private_t *dev_priv = dev->dev_private;
3484 struct drm_i915_gem_object *obj_priv;
3485 DEFINE_WAIT(wait);
3486 int i, ret = 0;
3487
3488 for (;;) {
3489 prepare_to_wait(&dev_priv->pending_flip_queue,
3490 &wait, TASK_INTERRUPTIBLE);
3491 for (i = 0; i < count; i++) {
23010e43 3492 obj_priv = to_intel_bo(object_list[i]);
6b95a207
KH
3493 if (atomic_read(&obj_priv->pending_flip) > 0)
3494 break;
3495 }
3496 if (i == count)
3497 break;
3498
3499 if (!signal_pending(current)) {
3500 mutex_unlock(&dev->struct_mutex);
3501 schedule();
3502 mutex_lock(&dev->struct_mutex);
3503 continue;
3504 }
3505 ret = -ERESTARTSYS;
3506 break;
3507 }
3508 finish_wait(&dev_priv->pending_flip_queue, &wait);
3509
3510 return ret;
3511}
3512
8dc5d147 3513static int
76446cac
JB
3514i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3515 struct drm_file *file_priv,
3516 struct drm_i915_gem_execbuffer2 *args,
3517 struct drm_i915_gem_exec_object2 *exec_list)
673a394b
EA
3518{
3519 drm_i915_private_t *dev_priv = dev->dev_private;
673a394b
EA
3520 struct drm_gem_object **object_list = NULL;
3521 struct drm_gem_object *batch_obj;
b70d11da 3522 struct drm_i915_gem_object *obj_priv;
201361a5 3523 struct drm_clip_rect *cliprects = NULL;
93533c29 3524 struct drm_i915_gem_relocation_entry *relocs = NULL;
8dc5d147 3525 struct drm_i915_gem_request *request = NULL;
76446cac 3526 int ret = 0, ret2, i, pinned = 0;
673a394b 3527 uint64_t exec_offset;
8a1a49f9 3528 uint32_t seqno, reloc_index;
6b95a207 3529 int pin_tries, flips;
673a394b 3530
852835f3
ZN
3531 struct intel_ring_buffer *ring = NULL;
3532
673a394b
EA
3533#if WATCH_EXEC
3534 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3535 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3536#endif
d1b851fc
ZN
3537 if (args->flags & I915_EXEC_BSD) {
3538 if (!HAS_BSD(dev)) {
3539 DRM_ERROR("execbuf with wrong flag\n");
3540 return -EINVAL;
3541 }
3542 ring = &dev_priv->bsd_ring;
3543 } else {
3544 ring = &dev_priv->render_ring;
3545 }
3546
4f481ed2
EA
3547 if (args->buffer_count < 1) {
3548 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3549 return -EINVAL;
3550 }
c8e0f93a 3551 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
76446cac
JB
3552 if (object_list == NULL) {
3553 DRM_ERROR("Failed to allocate object list for %d buffers\n",
673a394b
EA
3554 args->buffer_count);
3555 ret = -ENOMEM;
3556 goto pre_mutex_err;
3557 }
673a394b 3558
201361a5 3559 if (args->num_cliprects != 0) {
9a298b2a
EA
3560 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3561 GFP_KERNEL);
a40e8d31
OA
3562 if (cliprects == NULL) {
3563 ret = -ENOMEM;
201361a5 3564 goto pre_mutex_err;
a40e8d31 3565 }
201361a5
EA
3566
3567 ret = copy_from_user(cliprects,
3568 (struct drm_clip_rect __user *)
3569 (uintptr_t) args->cliprects_ptr,
3570 sizeof(*cliprects) * args->num_cliprects);
3571 if (ret != 0) {
3572 DRM_ERROR("copy %d cliprects failed: %d\n",
3573 args->num_cliprects, ret);
c877cdce 3574 ret = -EFAULT;
201361a5
EA
3575 goto pre_mutex_err;
3576 }
3577 }
3578
8dc5d147
CW
3579 request = kzalloc(sizeof(*request), GFP_KERNEL);
3580 if (request == NULL) {
3581 ret = -ENOMEM;
3582 goto pre_mutex_err;
3583 }
3584
40a5f0de
EA
3585 ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
3586 &relocs);
3587 if (ret != 0)
3588 goto pre_mutex_err;
3589
673a394b
EA
3590 mutex_lock(&dev->struct_mutex);
3591
3592 i915_verify_inactive(dev, __FILE__, __LINE__);
3593
ba1234d1 3594 if (atomic_read(&dev_priv->mm.wedged)) {
673a394b 3595 mutex_unlock(&dev->struct_mutex);
a198bc80
CW
3596 ret = -EIO;
3597 goto pre_mutex_err;
673a394b
EA
3598 }
3599
3600 if (dev_priv->mm.suspended) {
673a394b 3601 mutex_unlock(&dev->struct_mutex);
a198bc80
CW
3602 ret = -EBUSY;
3603 goto pre_mutex_err;
673a394b
EA
3604 }
3605
ac94a962 3606 /* Look up object handles */
6b95a207 3607 flips = 0;
673a394b
EA
3608 for (i = 0; i < args->buffer_count; i++) {
3609 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3610 exec_list[i].handle);
3611 if (object_list[i] == NULL) {
3612 DRM_ERROR("Invalid object handle %d at index %d\n",
3613 exec_list[i].handle, i);
0ce907f8
CW
3614 /* prevent error path from reading uninitialized data */
3615 args->buffer_count = i + 1;
bf79cb91 3616 ret = -ENOENT;
673a394b
EA
3617 goto err;
3618 }
b70d11da 3619
23010e43 3620 obj_priv = to_intel_bo(object_list[i]);
b70d11da
KH
3621 if (obj_priv->in_execbuffer) {
3622 DRM_ERROR("Object %p appears more than once in object list\n",
3623 object_list[i]);
0ce907f8
CW
3624 /* prevent error path from reading uninitialized data */
3625 args->buffer_count = i + 1;
bf79cb91 3626 ret = -EINVAL;
b70d11da
KH
3627 goto err;
3628 }
3629 obj_priv->in_execbuffer = true;
6b95a207
KH
3630 flips += atomic_read(&obj_priv->pending_flip);
3631 }
3632
3633 if (flips > 0) {
3634 ret = i915_gem_wait_for_pending_flip(dev, object_list,
3635 args->buffer_count);
3636 if (ret)
3637 goto err;
ac94a962 3638 }
673a394b 3639
ac94a962
KP
3640 /* Pin and relocate */
3641 for (pin_tries = 0; ; pin_tries++) {
3642 ret = 0;
40a5f0de
EA
3643 reloc_index = 0;
3644
ac94a962
KP
3645 for (i = 0; i < args->buffer_count; i++) {
3646 object_list[i]->pending_read_domains = 0;
3647 object_list[i]->pending_write_domain = 0;
3648 ret = i915_gem_object_pin_and_relocate(object_list[i],
3649 file_priv,
40a5f0de
EA
3650 &exec_list[i],
3651 &relocs[reloc_index]);
ac94a962
KP
3652 if (ret)
3653 break;
3654 pinned = i + 1;
40a5f0de 3655 reloc_index += exec_list[i].relocation_count;
ac94a962
KP
3656 }
3657 /* success */
3658 if (ret == 0)
3659 break;
3660
3661 /* error other than GTT full, or we've already tried again */
2939e1f5 3662 if (ret != -ENOSPC || pin_tries >= 1) {
07f73f69
CW
3663 if (ret != -ERESTARTSYS) {
3664 unsigned long long total_size = 0;
3d1cc470
CW
3665 int num_fences = 0;
3666 for (i = 0; i < args->buffer_count; i++) {
43b27f40 3667 obj_priv = to_intel_bo(object_list[i]);
3d1cc470 3668
07f73f69 3669 total_size += object_list[i]->size;
3d1cc470
CW
3670 num_fences +=
3671 exec_list[i].flags & EXEC_OBJECT_NEEDS_FENCE &&
3672 obj_priv->tiling_mode != I915_TILING_NONE;
3673 }
3674 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes, %d fences: %d\n",
07f73f69 3675 pinned+1, args->buffer_count,
3d1cc470
CW
3676 total_size, num_fences,
3677 ret);
07f73f69
CW
3678 DRM_ERROR("%d objects [%d pinned], "
3679 "%d object bytes [%d pinned], "
3680 "%d/%d gtt bytes\n",
3681 atomic_read(&dev->object_count),
3682 atomic_read(&dev->pin_count),
3683 atomic_read(&dev->object_memory),
3684 atomic_read(&dev->pin_memory),
3685 atomic_read(&dev->gtt_memory),
3686 dev->gtt_total);
3687 }
673a394b
EA
3688 goto err;
3689 }
ac94a962
KP
3690
3691 /* unpin all of our buffers */
3692 for (i = 0; i < pinned; i++)
3693 i915_gem_object_unpin(object_list[i]);
b1177636 3694 pinned = 0;
ac94a962
KP
3695
3696 /* evict everyone we can from the aperture */
3697 ret = i915_gem_evict_everything(dev);
07f73f69 3698 if (ret && ret != -ENOSPC)
ac94a962 3699 goto err;
673a394b
EA
3700 }
3701
3702 /* Set the pending read domains for the batch buffer to COMMAND */
3703 batch_obj = object_list[args->buffer_count-1];
5f26a2c7
CW
3704 if (batch_obj->pending_write_domain) {
3705 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3706 ret = -EINVAL;
3707 goto err;
3708 }
3709 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
673a394b 3710
83d60795
CW
3711 /* Sanity check the batch buffer, prior to moving objects */
3712 exec_offset = exec_list[args->buffer_count - 1].offset;
3713 ret = i915_gem_check_execbuffer (args, exec_offset);
3714 if (ret != 0) {
3715 DRM_ERROR("execbuf with invalid offset/length\n");
3716 goto err;
3717 }
3718
673a394b
EA
3719 i915_verify_inactive(dev, __FILE__, __LINE__);
3720
646f0f6e
KP
3721 /* Zero the global flush/invalidate flags. These
3722 * will be modified as new domains are computed
3723 * for each object
3724 */
3725 dev->invalidate_domains = 0;
3726 dev->flush_domains = 0;
9220434a 3727 dev_priv->mm.flush_rings = 0;
646f0f6e 3728
673a394b
EA
3729 for (i = 0; i < args->buffer_count; i++) {
3730 struct drm_gem_object *obj = object_list[i];
673a394b 3731
646f0f6e 3732 /* Compute new gpu domains and update invalidate/flush */
8b0e378a 3733 i915_gem_object_set_to_gpu_domain(obj);
673a394b
EA
3734 }
3735
3736 i915_verify_inactive(dev, __FILE__, __LINE__);
3737
646f0f6e
KP
3738 if (dev->invalidate_domains | dev->flush_domains) {
3739#if WATCH_EXEC
3740 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3741 __func__,
3742 dev->invalidate_domains,
3743 dev->flush_domains);
3744#endif
3745 i915_gem_flush(dev,
3746 dev->invalidate_domains,
9220434a
CW
3747 dev->flush_domains,
3748 dev_priv->mm.flush_rings);
a6910434
DV
3749 }
3750
3751 if (dev_priv->render_ring.outstanding_lazy_request) {
8dc5d147 3752 (void)i915_add_request(dev, file_priv, NULL, &dev_priv->render_ring);
a6910434
DV
3753 dev_priv->render_ring.outstanding_lazy_request = false;
3754 }
3755 if (dev_priv->bsd_ring.outstanding_lazy_request) {
8dc5d147 3756 (void)i915_add_request(dev, file_priv, NULL, &dev_priv->bsd_ring);
a6910434 3757 dev_priv->bsd_ring.outstanding_lazy_request = false;
646f0f6e 3758 }
673a394b 3759
efbeed96
EA
3760 for (i = 0; i < args->buffer_count; i++) {
3761 struct drm_gem_object *obj = object_list[i];
23010e43 3762 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1c5d22f7 3763 uint32_t old_write_domain = obj->write_domain;
efbeed96
EA
3764
3765 obj->write_domain = obj->pending_write_domain;
99fcb766
DV
3766 if (obj->write_domain)
3767 list_move_tail(&obj_priv->gpu_write_list,
3768 &dev_priv->mm.gpu_write_list);
3769 else
3770 list_del_init(&obj_priv->gpu_write_list);
3771
1c5d22f7
CW
3772 trace_i915_gem_object_change_domain(obj,
3773 obj->read_domains,
3774 old_write_domain);
efbeed96
EA
3775 }
3776
673a394b
EA
3777 i915_verify_inactive(dev, __FILE__, __LINE__);
3778
3779#if WATCH_COHERENCY
3780 for (i = 0; i < args->buffer_count; i++) {
3781 i915_gem_object_check_coherency(object_list[i],
3782 exec_list[i].handle);
3783 }
3784#endif
3785
673a394b 3786#if WATCH_EXEC
6911a9b8 3787 i915_gem_dump_object(batch_obj,
673a394b
EA
3788 args->batch_len,
3789 __func__,
3790 ~0);
3791#endif
3792
673a394b 3793 /* Exec the batchbuffer */
852835f3
ZN
3794 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
3795 cliprects, exec_offset);
673a394b
EA
3796 if (ret) {
3797 DRM_ERROR("dispatch failed %d\n", ret);
3798 goto err;
3799 }
3800
3801 /*
3802 * Ensure that the commands in the batch buffer are
3803 * finished before the interrupt fires
3804 */
8a1a49f9 3805 i915_retire_commands(dev, ring);
673a394b
EA
3806
3807 i915_verify_inactive(dev, __FILE__, __LINE__);
3808
617dbe27
DV
3809 for (i = 0; i < args->buffer_count; i++) {
3810 struct drm_gem_object *obj = object_list[i];
3811 obj_priv = to_intel_bo(obj);
3812
3813 i915_gem_object_move_to_active(obj, ring);
3814#if WATCH_LRU
3815 DRM_INFO("%s: move to exec list %p\n", __func__, obj);
3816#endif
3817 }
3818
673a394b
EA
3819 /*
3820 * Get a seqno representing the execution of the current buffer,
3821 * which we can wait on. We would like to mitigate these interrupts,
3822 * likely by only creating seqnos occasionally (so that we have
3823 * *some* interrupts representing completion of buffers that we can
3824 * wait on when trying to clear up gtt space).
3825 */
8dc5d147
CW
3826 seqno = i915_add_request(dev, file_priv, request, ring);
3827 request = NULL;
673a394b 3828
673a394b
EA
3829#if WATCH_LRU
3830 i915_dump_lru(dev, __func__);
3831#endif
3832
3833 i915_verify_inactive(dev, __FILE__, __LINE__);
3834
673a394b 3835err:
aad87dff
JL
3836 for (i = 0; i < pinned; i++)
3837 i915_gem_object_unpin(object_list[i]);
3838
b70d11da
KH
3839 for (i = 0; i < args->buffer_count; i++) {
3840 if (object_list[i]) {
23010e43 3841 obj_priv = to_intel_bo(object_list[i]);
b70d11da
KH
3842 obj_priv->in_execbuffer = false;
3843 }
aad87dff 3844 drm_gem_object_unreference(object_list[i]);
b70d11da 3845 }
673a394b 3846
673a394b
EA
3847 mutex_unlock(&dev->struct_mutex);
3848
93533c29 3849pre_mutex_err:
40a5f0de
EA
3850 /* Copy the updated relocations out regardless of current error
3851 * state. Failure to update the relocs would mean that the next
3852 * time userland calls execbuf, it would do so with presumed offset
3853 * state that didn't match the actual object state.
3854 */
3855 ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
3856 relocs);
3857 if (ret2 != 0) {
3858 DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
3859
3860 if (ret == 0)
3861 ret = ret2;
3862 }
3863
8e7d2b2c 3864 drm_free_large(object_list);
9a298b2a 3865 kfree(cliprects);
8dc5d147 3866 kfree(request);
673a394b
EA
3867
3868 return ret;
3869}
3870
76446cac
JB
3871/*
3872 * Legacy execbuffer just creates an exec2 list from the original exec object
3873 * list array and passes it to the real function.
3874 */
3875int
3876i915_gem_execbuffer(struct drm_device *dev, void *data,
3877 struct drm_file *file_priv)
3878{
3879 struct drm_i915_gem_execbuffer *args = data;
3880 struct drm_i915_gem_execbuffer2 exec2;
3881 struct drm_i915_gem_exec_object *exec_list = NULL;
3882 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3883 int ret, i;
3884
3885#if WATCH_EXEC
3886 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3887 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3888#endif
3889
3890 if (args->buffer_count < 1) {
3891 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3892 return -EINVAL;
3893 }
3894
3895 /* Copy in the exec list from userland */
3896 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
3897 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3898 if (exec_list == NULL || exec2_list == NULL) {
3899 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3900 args->buffer_count);
3901 drm_free_large(exec_list);
3902 drm_free_large(exec2_list);
3903 return -ENOMEM;
3904 }
3905 ret = copy_from_user(exec_list,
3906 (struct drm_i915_relocation_entry __user *)
3907 (uintptr_t) args->buffers_ptr,
3908 sizeof(*exec_list) * args->buffer_count);
3909 if (ret != 0) {
3910 DRM_ERROR("copy %d exec entries failed %d\n",
3911 args->buffer_count, ret);
3912 drm_free_large(exec_list);
3913 drm_free_large(exec2_list);
3914 return -EFAULT;
3915 }
3916
3917 for (i = 0; i < args->buffer_count; i++) {
3918 exec2_list[i].handle = exec_list[i].handle;
3919 exec2_list[i].relocation_count = exec_list[i].relocation_count;
3920 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
3921 exec2_list[i].alignment = exec_list[i].alignment;
3922 exec2_list[i].offset = exec_list[i].offset;
a6c45cf0 3923 if (INTEL_INFO(dev)->gen < 4)
76446cac
JB
3924 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
3925 else
3926 exec2_list[i].flags = 0;
3927 }
3928
3929 exec2.buffers_ptr = args->buffers_ptr;
3930 exec2.buffer_count = args->buffer_count;
3931 exec2.batch_start_offset = args->batch_start_offset;
3932 exec2.batch_len = args->batch_len;
3933 exec2.DR1 = args->DR1;
3934 exec2.DR4 = args->DR4;
3935 exec2.num_cliprects = args->num_cliprects;
3936 exec2.cliprects_ptr = args->cliprects_ptr;
852835f3 3937 exec2.flags = I915_EXEC_RENDER;
76446cac
JB
3938
3939 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
3940 if (!ret) {
3941 /* Copy the new buffer offsets back to the user's exec list. */
3942 for (i = 0; i < args->buffer_count; i++)
3943 exec_list[i].offset = exec2_list[i].offset;
3944 /* ... and back out to userspace */
3945 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3946 (uintptr_t) args->buffers_ptr,
3947 exec_list,
3948 sizeof(*exec_list) * args->buffer_count);
3949 if (ret) {
3950 ret = -EFAULT;
3951 DRM_ERROR("failed to copy %d exec entries "
3952 "back to user (%d)\n",
3953 args->buffer_count, ret);
3954 }
76446cac
JB
3955 }
3956
3957 drm_free_large(exec_list);
3958 drm_free_large(exec2_list);
3959 return ret;
3960}
3961
3962int
3963i915_gem_execbuffer2(struct drm_device *dev, void *data,
3964 struct drm_file *file_priv)
3965{
3966 struct drm_i915_gem_execbuffer2 *args = data;
3967 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3968 int ret;
3969
3970#if WATCH_EXEC
3971 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3972 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3973#endif
3974
3975 if (args->buffer_count < 1) {
3976 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
3977 return -EINVAL;
3978 }
3979
3980 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3981 if (exec2_list == NULL) {
3982 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3983 args->buffer_count);
3984 return -ENOMEM;
3985 }
3986 ret = copy_from_user(exec2_list,
3987 (struct drm_i915_relocation_entry __user *)
3988 (uintptr_t) args->buffers_ptr,
3989 sizeof(*exec2_list) * args->buffer_count);
3990 if (ret != 0) {
3991 DRM_ERROR("copy %d exec entries failed %d\n",
3992 args->buffer_count, ret);
3993 drm_free_large(exec2_list);
3994 return -EFAULT;
3995 }
3996
3997 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
3998 if (!ret) {
3999 /* Copy the new buffer offsets back to the user's exec list. */
4000 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4001 (uintptr_t) args->buffers_ptr,
4002 exec2_list,
4003 sizeof(*exec2_list) * args->buffer_count);
4004 if (ret) {
4005 ret = -EFAULT;
4006 DRM_ERROR("failed to copy %d exec entries "
4007 "back to user (%d)\n",
4008 args->buffer_count, ret);
4009 }
4010 }
4011
4012 drm_free_large(exec2_list);
4013 return ret;
4014}
4015
673a394b
EA
4016int
4017i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
4018{
4019 struct drm_device *dev = obj->dev;
23010e43 4020 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
4021 int ret;
4022
778c3544
DV
4023 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
4024
673a394b 4025 i915_verify_inactive(dev, __FILE__, __LINE__);
ac0c6b5a
CW
4026
4027 if (obj_priv->gtt_space != NULL) {
4028 if (alignment == 0)
4029 alignment = i915_gem_get_gtt_alignment(obj);
4030 if (obj_priv->gtt_offset & (alignment - 1)) {
ae7d49d8
CW
4031 WARN(obj_priv->pin_count,
4032 "bo is already pinned with incorrect alignment:"
4033 " offset=%x, req.alignment=%x\n",
4034 obj_priv->gtt_offset, alignment);
ac0c6b5a
CW
4035 ret = i915_gem_object_unbind(obj);
4036 if (ret)
4037 return ret;
4038 }
4039 }
4040
673a394b
EA
4041 if (obj_priv->gtt_space == NULL) {
4042 ret = i915_gem_object_bind_to_gtt(obj, alignment);
9731129c 4043 if (ret)
673a394b 4044 return ret;
22c344e9 4045 }
76446cac 4046
673a394b
EA
4047 obj_priv->pin_count++;
4048
4049 /* If the object is not active and not pending a flush,
4050 * remove it from the inactive list
4051 */
4052 if (obj_priv->pin_count == 1) {
4053 atomic_inc(&dev->pin_count);
4054 atomic_add(obj->size, &dev->pin_memory);
4055 if (!obj_priv->active &&
bf1a1092 4056 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
673a394b
EA
4057 list_del_init(&obj_priv->list);
4058 }
4059 i915_verify_inactive(dev, __FILE__, __LINE__);
4060
4061 return 0;
4062}
4063
4064void
4065i915_gem_object_unpin(struct drm_gem_object *obj)
4066{
4067 struct drm_device *dev = obj->dev;
4068 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 4069 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
673a394b
EA
4070
4071 i915_verify_inactive(dev, __FILE__, __LINE__);
4072 obj_priv->pin_count--;
4073 BUG_ON(obj_priv->pin_count < 0);
4074 BUG_ON(obj_priv->gtt_space == NULL);
4075
4076 /* If the object is no longer pinned, and is
4077 * neither active nor being flushed, then stick it on
4078 * the inactive list
4079 */
4080 if (obj_priv->pin_count == 0) {
4081 if (!obj_priv->active &&
21d509e3 4082 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
673a394b
EA
4083 list_move_tail(&obj_priv->list,
4084 &dev_priv->mm.inactive_list);
4085 atomic_dec(&dev->pin_count);
4086 atomic_sub(obj->size, &dev->pin_memory);
4087 }
4088 i915_verify_inactive(dev, __FILE__, __LINE__);
4089}
4090
4091int
4092i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4093 struct drm_file *file_priv)
4094{
4095 struct drm_i915_gem_pin *args = data;
4096 struct drm_gem_object *obj;
4097 struct drm_i915_gem_object *obj_priv;
4098 int ret;
4099
4100 mutex_lock(&dev->struct_mutex);
4101
4102 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4103 if (obj == NULL) {
4104 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
4105 args->handle);
4106 mutex_unlock(&dev->struct_mutex);
bf79cb91 4107 return -ENOENT;
673a394b 4108 }
23010e43 4109 obj_priv = to_intel_bo(obj);
673a394b 4110
bb6baf76
CW
4111 if (obj_priv->madv != I915_MADV_WILLNEED) {
4112 DRM_ERROR("Attempting to pin a purgeable buffer\n");
3ef94daa
CW
4113 drm_gem_object_unreference(obj);
4114 mutex_unlock(&dev->struct_mutex);
4115 return -EINVAL;
4116 }
4117
79e53945
JB
4118 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4119 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4120 args->handle);
96dec61d 4121 drm_gem_object_unreference(obj);
673a394b 4122 mutex_unlock(&dev->struct_mutex);
79e53945
JB
4123 return -EINVAL;
4124 }
4125
4126 obj_priv->user_pin_count++;
4127 obj_priv->pin_filp = file_priv;
4128 if (obj_priv->user_pin_count == 1) {
4129 ret = i915_gem_object_pin(obj, args->alignment);
4130 if (ret != 0) {
4131 drm_gem_object_unreference(obj);
4132 mutex_unlock(&dev->struct_mutex);
4133 return ret;
4134 }
673a394b
EA
4135 }
4136
4137 /* XXX - flush the CPU caches for pinned objects
4138 * as the X server doesn't manage domains yet
4139 */
e47c68e9 4140 i915_gem_object_flush_cpu_write_domain(obj);
673a394b
EA
4141 args->offset = obj_priv->gtt_offset;
4142 drm_gem_object_unreference(obj);
4143 mutex_unlock(&dev->struct_mutex);
4144
4145 return 0;
4146}
4147
4148int
4149i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4150 struct drm_file *file_priv)
4151{
4152 struct drm_i915_gem_pin *args = data;
4153 struct drm_gem_object *obj;
79e53945 4154 struct drm_i915_gem_object *obj_priv;
673a394b
EA
4155
4156 mutex_lock(&dev->struct_mutex);
4157
4158 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4159 if (obj == NULL) {
4160 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4161 args->handle);
4162 mutex_unlock(&dev->struct_mutex);
bf79cb91 4163 return -ENOENT;
673a394b
EA
4164 }
4165
23010e43 4166 obj_priv = to_intel_bo(obj);
79e53945
JB
4167 if (obj_priv->pin_filp != file_priv) {
4168 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4169 args->handle);
4170 drm_gem_object_unreference(obj);
4171 mutex_unlock(&dev->struct_mutex);
4172 return -EINVAL;
4173 }
4174 obj_priv->user_pin_count--;
4175 if (obj_priv->user_pin_count == 0) {
4176 obj_priv->pin_filp = NULL;
4177 i915_gem_object_unpin(obj);
4178 }
673a394b
EA
4179
4180 drm_gem_object_unreference(obj);
4181 mutex_unlock(&dev->struct_mutex);
4182 return 0;
4183}
4184
4185int
4186i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4187 struct drm_file *file_priv)
4188{
4189 struct drm_i915_gem_busy *args = data;
4190 struct drm_gem_object *obj;
4191 struct drm_i915_gem_object *obj_priv;
4192
673a394b
EA
4193 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4194 if (obj == NULL) {
4195 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4196 args->handle);
bf79cb91 4197 return -ENOENT;
673a394b
EA
4198 }
4199
b1ce786c 4200 mutex_lock(&dev->struct_mutex);
d1b851fc 4201
0be555b6
CW
4202 /* Count all active objects as busy, even if they are currently not used
4203 * by the gpu. Users of this interface expect objects to eventually
4204 * become non-busy without any further actions, therefore emit any
4205 * necessary flushes here.
c4de0a5d 4206 */
0be555b6
CW
4207 obj_priv = to_intel_bo(obj);
4208 args->busy = obj_priv->active;
4209 if (args->busy) {
4210 /* Unconditionally flush objects, even when the gpu still uses this
4211 * object. Userspace calling this function indicates that it wants to
4212 * use this buffer rather sooner than later, so issuing the required
4213 * flush earlier is beneficial.
4214 */
9220434a
CW
4215 if (obj->write_domain & I915_GEM_GPU_DOMAINS) {
4216 i915_gem_flush_ring(dev,
4217 obj_priv->ring,
4218 0, obj->write_domain);
8dc5d147 4219 (void)i915_add_request(dev, file_priv, NULL, obj_priv->ring);
0be555b6
CW
4220 }
4221
4222 /* Update the active list for the hardware's current position.
4223 * Otherwise this only updates on a delayed timer or when irqs
4224 * are actually unmasked, and our working set ends up being
4225 * larger than required.
4226 */
4227 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4228
4229 args->busy = obj_priv->active;
4230 }
673a394b
EA
4231
4232 drm_gem_object_unreference(obj);
4233 mutex_unlock(&dev->struct_mutex);
4234 return 0;
4235}
4236
4237int
4238i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4239 struct drm_file *file_priv)
4240{
4241 return i915_gem_ring_throttle(dev, file_priv);
4242}
4243
3ef94daa
CW
4244int
4245i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4246 struct drm_file *file_priv)
4247{
4248 struct drm_i915_gem_madvise *args = data;
4249 struct drm_gem_object *obj;
4250 struct drm_i915_gem_object *obj_priv;
4251
4252 switch (args->madv) {
4253 case I915_MADV_DONTNEED:
4254 case I915_MADV_WILLNEED:
4255 break;
4256 default:
4257 return -EINVAL;
4258 }
4259
4260 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4261 if (obj == NULL) {
4262 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4263 args->handle);
bf79cb91 4264 return -ENOENT;
3ef94daa
CW
4265 }
4266
4267 mutex_lock(&dev->struct_mutex);
23010e43 4268 obj_priv = to_intel_bo(obj);
3ef94daa
CW
4269
4270 if (obj_priv->pin_count) {
4271 drm_gem_object_unreference(obj);
4272 mutex_unlock(&dev->struct_mutex);
4273
4274 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4275 return -EINVAL;
4276 }
4277
bb6baf76
CW
4278 if (obj_priv->madv != __I915_MADV_PURGED)
4279 obj_priv->madv = args->madv;
3ef94daa 4280
2d7ef395
CW
4281 /* if the object is no longer bound, discard its backing storage */
4282 if (i915_gem_object_is_purgeable(obj_priv) &&
4283 obj_priv->gtt_space == NULL)
4284 i915_gem_object_truncate(obj);
4285
bb6baf76
CW
4286 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4287
3ef94daa
CW
4288 drm_gem_object_unreference(obj);
4289 mutex_unlock(&dev->struct_mutex);
4290
4291 return 0;
4292}
4293
ac52bc56
DV
4294struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4295 size_t size)
4296{
c397b908 4297 struct drm_i915_gem_object *obj;
ac52bc56 4298
c397b908
DV
4299 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4300 if (obj == NULL)
4301 return NULL;
673a394b 4302
c397b908
DV
4303 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4304 kfree(obj);
4305 return NULL;
4306 }
673a394b 4307
c397b908
DV
4308 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4309 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
673a394b 4310
c397b908 4311 obj->agp_type = AGP_USER_MEMORY;
62b8b215 4312 obj->base.driver_private = NULL;
c397b908
DV
4313 obj->fence_reg = I915_FENCE_REG_NONE;
4314 INIT_LIST_HEAD(&obj->list);
4315 INIT_LIST_HEAD(&obj->gpu_write_list);
c397b908 4316 obj->madv = I915_MADV_WILLNEED;
de151cf6 4317
c397b908
DV
4318 trace_i915_gem_object_create(&obj->base);
4319
4320 return &obj->base;
4321}
4322
4323int i915_gem_init_object(struct drm_gem_object *obj)
4324{
4325 BUG();
de151cf6 4326
673a394b
EA
4327 return 0;
4328}
4329
be72615b 4330static void i915_gem_free_object_tail(struct drm_gem_object *obj)
673a394b 4331{
de151cf6 4332 struct drm_device *dev = obj->dev;
be72615b 4333 drm_i915_private_t *dev_priv = dev->dev_private;
23010e43 4334 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
be72615b 4335 int ret;
673a394b 4336
be72615b
CW
4337 ret = i915_gem_object_unbind(obj);
4338 if (ret == -ERESTARTSYS) {
4339 list_move(&obj_priv->list,
4340 &dev_priv->mm.deferred_free_list);
4341 return;
4342 }
673a394b 4343
7e616158
CW
4344 if (obj_priv->mmap_offset)
4345 i915_gem_free_mmap_offset(obj);
de151cf6 4346
c397b908
DV
4347 drm_gem_object_release(obj);
4348
9a298b2a 4349 kfree(obj_priv->page_cpu_valid);
280b713b 4350 kfree(obj_priv->bit_17);
c397b908 4351 kfree(obj_priv);
673a394b
EA
4352}
4353
be72615b
CW
4354void i915_gem_free_object(struct drm_gem_object *obj)
4355{
4356 struct drm_device *dev = obj->dev;
4357 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4358
4359 trace_i915_gem_object_destroy(obj);
4360
4361 while (obj_priv->pin_count > 0)
4362 i915_gem_object_unpin(obj);
4363
4364 if (obj_priv->phys_obj)
4365 i915_gem_detach_phys_object(dev, obj);
4366
4367 i915_gem_free_object_tail(obj);
4368}
4369
29105ccc
CW
4370int
4371i915_gem_idle(struct drm_device *dev)
4372{
4373 drm_i915_private_t *dev_priv = dev->dev_private;
4374 int ret;
28dfe52a 4375
29105ccc 4376 mutex_lock(&dev->struct_mutex);
1c5d22f7 4377
8187a2b7 4378 if (dev_priv->mm.suspended ||
d1b851fc
ZN
4379 (dev_priv->render_ring.gem_object == NULL) ||
4380 (HAS_BSD(dev) &&
4381 dev_priv->bsd_ring.gem_object == NULL)) {
29105ccc
CW
4382 mutex_unlock(&dev->struct_mutex);
4383 return 0;
28dfe52a
EA
4384 }
4385
29105ccc 4386 ret = i915_gpu_idle(dev);
6dbe2772
KP
4387 if (ret) {
4388 mutex_unlock(&dev->struct_mutex);
673a394b 4389 return ret;
6dbe2772 4390 }
673a394b 4391
29105ccc
CW
4392 /* Under UMS, be paranoid and evict. */
4393 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
b47eb4a2 4394 ret = i915_gem_evict_inactive(dev);
29105ccc
CW
4395 if (ret) {
4396 mutex_unlock(&dev->struct_mutex);
4397 return ret;
4398 }
4399 }
4400
4401 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4402 * We need to replace this with a semaphore, or something.
4403 * And not confound mm.suspended!
4404 */
4405 dev_priv->mm.suspended = 1;
bc0c7f14 4406 del_timer_sync(&dev_priv->hangcheck_timer);
29105ccc
CW
4407
4408 i915_kernel_lost_context(dev);
6dbe2772 4409 i915_gem_cleanup_ringbuffer(dev);
29105ccc 4410
6dbe2772
KP
4411 mutex_unlock(&dev->struct_mutex);
4412
29105ccc
CW
4413 /* Cancel the retire work handler, which should be idle now. */
4414 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4415
673a394b
EA
4416 return 0;
4417}
4418
e552eb70
JB
4419/*
4420 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4421 * over cache flushing.
4422 */
8187a2b7 4423static int
e552eb70
JB
4424i915_gem_init_pipe_control(struct drm_device *dev)
4425{
4426 drm_i915_private_t *dev_priv = dev->dev_private;
4427 struct drm_gem_object *obj;
4428 struct drm_i915_gem_object *obj_priv;
4429 int ret;
4430
34dc4d44 4431 obj = i915_gem_alloc_object(dev, 4096);
e552eb70
JB
4432 if (obj == NULL) {
4433 DRM_ERROR("Failed to allocate seqno page\n");
4434 ret = -ENOMEM;
4435 goto err;
4436 }
4437 obj_priv = to_intel_bo(obj);
4438 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4439
4440 ret = i915_gem_object_pin(obj, 4096);
4441 if (ret)
4442 goto err_unref;
4443
4444 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4445 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4446 if (dev_priv->seqno_page == NULL)
4447 goto err_unpin;
4448
4449 dev_priv->seqno_obj = obj;
4450 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4451
4452 return 0;
4453
4454err_unpin:
4455 i915_gem_object_unpin(obj);
4456err_unref:
4457 drm_gem_object_unreference(obj);
4458err:
4459 return ret;
4460}
4461
8187a2b7
ZN
4462
4463static void
e552eb70
JB
4464i915_gem_cleanup_pipe_control(struct drm_device *dev)
4465{
4466 drm_i915_private_t *dev_priv = dev->dev_private;
4467 struct drm_gem_object *obj;
4468 struct drm_i915_gem_object *obj_priv;
4469
4470 obj = dev_priv->seqno_obj;
4471 obj_priv = to_intel_bo(obj);
4472 kunmap(obj_priv->pages[0]);
4473 i915_gem_object_unpin(obj);
4474 drm_gem_object_unreference(obj);
4475 dev_priv->seqno_obj = NULL;
4476
4477 dev_priv->seqno_page = NULL;
673a394b
EA
4478}
4479
8187a2b7
ZN
4480int
4481i915_gem_init_ringbuffer(struct drm_device *dev)
4482{
4483 drm_i915_private_t *dev_priv = dev->dev_private;
4484 int ret;
68f95ba9 4485
8187a2b7 4486 dev_priv->render_ring = render_ring;
68f95ba9 4487
8187a2b7
ZN
4488 if (!I915_NEED_GFX_HWS(dev)) {
4489 dev_priv->render_ring.status_page.page_addr
4490 = dev_priv->status_page_dmah->vaddr;
4491 memset(dev_priv->render_ring.status_page.page_addr,
4492 0, PAGE_SIZE);
4493 }
68f95ba9 4494
8187a2b7
ZN
4495 if (HAS_PIPE_CONTROL(dev)) {
4496 ret = i915_gem_init_pipe_control(dev);
4497 if (ret)
4498 return ret;
4499 }
68f95ba9 4500
8187a2b7 4501 ret = intel_init_ring_buffer(dev, &dev_priv->render_ring);
68f95ba9
CW
4502 if (ret)
4503 goto cleanup_pipe_control;
4504
4505 if (HAS_BSD(dev)) {
d1b851fc
ZN
4506 dev_priv->bsd_ring = bsd_ring;
4507 ret = intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
68f95ba9
CW
4508 if (ret)
4509 goto cleanup_render_ring;
d1b851fc 4510 }
68f95ba9 4511
6f392d54
CW
4512 dev_priv->next_seqno = 1;
4513
68f95ba9
CW
4514 return 0;
4515
4516cleanup_render_ring:
4517 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4518cleanup_pipe_control:
4519 if (HAS_PIPE_CONTROL(dev))
4520 i915_gem_cleanup_pipe_control(dev);
8187a2b7
ZN
4521 return ret;
4522}
4523
4524void
4525i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4526{
4527 drm_i915_private_t *dev_priv = dev->dev_private;
4528
4529 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
d1b851fc
ZN
4530 if (HAS_BSD(dev))
4531 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
8187a2b7
ZN
4532 if (HAS_PIPE_CONTROL(dev))
4533 i915_gem_cleanup_pipe_control(dev);
4534}
4535
673a394b
EA
4536int
4537i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4538 struct drm_file *file_priv)
4539{
4540 drm_i915_private_t *dev_priv = dev->dev_private;
4541 int ret;
4542
79e53945
JB
4543 if (drm_core_check_feature(dev, DRIVER_MODESET))
4544 return 0;
4545
ba1234d1 4546 if (atomic_read(&dev_priv->mm.wedged)) {
673a394b 4547 DRM_ERROR("Reenabling wedged hardware, good luck\n");
ba1234d1 4548 atomic_set(&dev_priv->mm.wedged, 0);
673a394b
EA
4549 }
4550
673a394b 4551 mutex_lock(&dev->struct_mutex);
9bb2d6f9
EA
4552 dev_priv->mm.suspended = 0;
4553
4554 ret = i915_gem_init_ringbuffer(dev);
d816f6ac
WF
4555 if (ret != 0) {
4556 mutex_unlock(&dev->struct_mutex);
9bb2d6f9 4557 return ret;
d816f6ac 4558 }
9bb2d6f9 4559
852835f3 4560 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
d1b851fc 4561 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
673a394b
EA
4562 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4563 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
852835f3 4564 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
d1b851fc 4565 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
673a394b 4566 mutex_unlock(&dev->struct_mutex);
dbb19d30 4567
5f35308b
CW
4568 ret = drm_irq_install(dev);
4569 if (ret)
4570 goto cleanup_ringbuffer;
dbb19d30 4571
673a394b 4572 return 0;
5f35308b
CW
4573
4574cleanup_ringbuffer:
4575 mutex_lock(&dev->struct_mutex);
4576 i915_gem_cleanup_ringbuffer(dev);
4577 dev_priv->mm.suspended = 1;
4578 mutex_unlock(&dev->struct_mutex);
4579
4580 return ret;
673a394b
EA
4581}
4582
4583int
4584i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4585 struct drm_file *file_priv)
4586{
79e53945
JB
4587 if (drm_core_check_feature(dev, DRIVER_MODESET))
4588 return 0;
4589
dbb19d30 4590 drm_irq_uninstall(dev);
e6890f6f 4591 return i915_gem_idle(dev);
673a394b
EA
4592}
4593
4594void
4595i915_gem_lastclose(struct drm_device *dev)
4596{
4597 int ret;
673a394b 4598
e806b495
EA
4599 if (drm_core_check_feature(dev, DRIVER_MODESET))
4600 return;
4601
6dbe2772
KP
4602 ret = i915_gem_idle(dev);
4603 if (ret)
4604 DRM_ERROR("failed to idle hardware: %d\n", ret);
673a394b
EA
4605}
4606
4607void
4608i915_gem_load(struct drm_device *dev)
4609{
b5aa8a0f 4610 int i;
673a394b
EA
4611 drm_i915_private_t *dev_priv = dev->dev_private;
4612
673a394b 4613 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
99fcb766 4614 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
673a394b 4615 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
a09ba7fa 4616 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
be72615b 4617 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
852835f3
ZN
4618 INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
4619 INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
d1b851fc
ZN
4620 if (HAS_BSD(dev)) {
4621 INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
4622 INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
4623 }
007cc8ac
DV
4624 for (i = 0; i < 16; i++)
4625 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
673a394b
EA
4626 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4627 i915_gem_retire_work_handler);
31169714
CW
4628 spin_lock(&shrink_list_lock);
4629 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4630 spin_unlock(&shrink_list_lock);
4631
94400120
DA
4632 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4633 if (IS_GEN3(dev)) {
4634 u32 tmp = I915_READ(MI_ARB_STATE);
4635 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4636 /* arb state is a masked write, so set bit + bit in mask */
4637 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4638 I915_WRITE(MI_ARB_STATE, tmp);
4639 }
4640 }
4641
de151cf6 4642 /* Old X drivers will take 0-2 for front, back, depth buffers */
b397c836
EA
4643 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4644 dev_priv->fence_reg_start = 3;
de151cf6 4645
a6c45cf0 4646 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
de151cf6
JB
4647 dev_priv->num_fence_regs = 16;
4648 else
4649 dev_priv->num_fence_regs = 8;
4650
b5aa8a0f 4651 /* Initialize fence registers to zero */
a6c45cf0
CW
4652 switch (INTEL_INFO(dev)->gen) {
4653 case 6:
4654 for (i = 0; i < 16; i++)
4655 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4656 break;
4657 case 5:
4658 case 4:
b5aa8a0f
GH
4659 for (i = 0; i < 16; i++)
4660 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
a6c45cf0
CW
4661 break;
4662 case 3:
b5aa8a0f
GH
4663 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4664 for (i = 0; i < 8; i++)
4665 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
a6c45cf0
CW
4666 case 2:
4667 for (i = 0; i < 8; i++)
4668 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4669 break;
b5aa8a0f 4670 }
673a394b 4671 i915_gem_detect_bit_6_swizzle(dev);
6b95a207 4672 init_waitqueue_head(&dev_priv->pending_flip_queue);
673a394b 4673}
71acb5eb
DA
4674
4675/*
4676 * Create a physically contiguous memory object for this object
4677 * e.g. for cursor + overlay regs
4678 */
995b6762
CW
4679static int i915_gem_init_phys_object(struct drm_device *dev,
4680 int id, int size, int align)
71acb5eb
DA
4681{
4682 drm_i915_private_t *dev_priv = dev->dev_private;
4683 struct drm_i915_gem_phys_object *phys_obj;
4684 int ret;
4685
4686 if (dev_priv->mm.phys_objs[id - 1] || !size)
4687 return 0;
4688
9a298b2a 4689 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
71acb5eb
DA
4690 if (!phys_obj)
4691 return -ENOMEM;
4692
4693 phys_obj->id = id;
4694
6eeefaf3 4695 phys_obj->handle = drm_pci_alloc(dev, size, align);
71acb5eb
DA
4696 if (!phys_obj->handle) {
4697 ret = -ENOMEM;
4698 goto kfree_obj;
4699 }
4700#ifdef CONFIG_X86
4701 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4702#endif
4703
4704 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4705
4706 return 0;
4707kfree_obj:
9a298b2a 4708 kfree(phys_obj);
71acb5eb
DA
4709 return ret;
4710}
4711
995b6762 4712static void i915_gem_free_phys_object(struct drm_device *dev, int id)
71acb5eb
DA
4713{
4714 drm_i915_private_t *dev_priv = dev->dev_private;
4715 struct drm_i915_gem_phys_object *phys_obj;
4716
4717 if (!dev_priv->mm.phys_objs[id - 1])
4718 return;
4719
4720 phys_obj = dev_priv->mm.phys_objs[id - 1];
4721 if (phys_obj->cur_obj) {
4722 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4723 }
4724
4725#ifdef CONFIG_X86
4726 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4727#endif
4728 drm_pci_free(dev, phys_obj->handle);
4729 kfree(phys_obj);
4730 dev_priv->mm.phys_objs[id - 1] = NULL;
4731}
4732
4733void i915_gem_free_all_phys_object(struct drm_device *dev)
4734{
4735 int i;
4736
260883c8 4737 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
71acb5eb
DA
4738 i915_gem_free_phys_object(dev, i);
4739}
4740
4741void i915_gem_detach_phys_object(struct drm_device *dev,
4742 struct drm_gem_object *obj)
4743{
4744 struct drm_i915_gem_object *obj_priv;
4745 int i;
4746 int ret;
4747 int page_count;
4748
23010e43 4749 obj_priv = to_intel_bo(obj);
71acb5eb
DA
4750 if (!obj_priv->phys_obj)
4751 return;
4752
4bdadb97 4753 ret = i915_gem_object_get_pages(obj, 0);
71acb5eb
DA
4754 if (ret)
4755 goto out;
4756
4757 page_count = obj->size / PAGE_SIZE;
4758
4759 for (i = 0; i < page_count; i++) {
856fa198 4760 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
71acb5eb
DA
4761 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4762
4763 memcpy(dst, src, PAGE_SIZE);
4764 kunmap_atomic(dst, KM_USER0);
4765 }
856fa198 4766 drm_clflush_pages(obj_priv->pages, page_count);
71acb5eb 4767 drm_agp_chipset_flush(dev);
d78b47b9
CW
4768
4769 i915_gem_object_put_pages(obj);
71acb5eb
DA
4770out:
4771 obj_priv->phys_obj->cur_obj = NULL;
4772 obj_priv->phys_obj = NULL;
4773}
4774
4775int
4776i915_gem_attach_phys_object(struct drm_device *dev,
6eeefaf3
CW
4777 struct drm_gem_object *obj,
4778 int id,
4779 int align)
71acb5eb
DA
4780{
4781 drm_i915_private_t *dev_priv = dev->dev_private;
4782 struct drm_i915_gem_object *obj_priv;
4783 int ret = 0;
4784 int page_count;
4785 int i;
4786
4787 if (id > I915_MAX_PHYS_OBJECT)
4788 return -EINVAL;
4789
23010e43 4790 obj_priv = to_intel_bo(obj);
71acb5eb
DA
4791
4792 if (obj_priv->phys_obj) {
4793 if (obj_priv->phys_obj->id == id)
4794 return 0;
4795 i915_gem_detach_phys_object(dev, obj);
4796 }
4797
71acb5eb
DA
4798 /* create a new object */
4799 if (!dev_priv->mm.phys_objs[id - 1]) {
4800 ret = i915_gem_init_phys_object(dev, id,
6eeefaf3 4801 obj->size, align);
71acb5eb 4802 if (ret) {
aeb565df 4803 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
71acb5eb
DA
4804 goto out;
4805 }
4806 }
4807
4808 /* bind to the object */
4809 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4810 obj_priv->phys_obj->cur_obj = obj;
4811
4bdadb97 4812 ret = i915_gem_object_get_pages(obj, 0);
71acb5eb
DA
4813 if (ret) {
4814 DRM_ERROR("failed to get page list\n");
4815 goto out;
4816 }
4817
4818 page_count = obj->size / PAGE_SIZE;
4819
4820 for (i = 0; i < page_count; i++) {
856fa198 4821 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
71acb5eb
DA
4822 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4823
4824 memcpy(dst, src, PAGE_SIZE);
4825 kunmap_atomic(src, KM_USER0);
4826 }
4827
d78b47b9
CW
4828 i915_gem_object_put_pages(obj);
4829
71acb5eb
DA
4830 return 0;
4831out:
4832 return ret;
4833}
4834
4835static int
4836i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4837 struct drm_i915_gem_pwrite *args,
4838 struct drm_file *file_priv)
4839{
23010e43 4840 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
71acb5eb
DA
4841 void *obj_addr;
4842 int ret;
4843 char __user *user_data;
4844
4845 user_data = (char __user *) (uintptr_t) args->data_ptr;
4846 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4847
44d98a61 4848 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
71acb5eb
DA
4849 ret = copy_from_user(obj_addr, user_data, args->size);
4850 if (ret)
4851 return -EFAULT;
4852
4853 drm_agp_chipset_flush(dev);
4854 return 0;
4855}
b962442e
EA
4856
4857void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv)
4858{
4859 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
4860
4861 /* Clean up our request list when the client is going away, so that
4862 * later retire_requests won't dereference our soon-to-be-gone
4863 * file_priv.
4864 */
4865 mutex_lock(&dev->struct_mutex);
4866 while (!list_empty(&i915_file_priv->mm.request_list))
4867 list_del_init(i915_file_priv->mm.request_list.next);
4868 mutex_unlock(&dev->struct_mutex);
4869}
31169714 4870
1637ef41
CW
4871static int
4872i915_gpu_is_active(struct drm_device *dev)
4873{
4874 drm_i915_private_t *dev_priv = dev->dev_private;
4875 int lists_empty;
4876
1637ef41 4877 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
852835f3 4878 list_empty(&dev_priv->render_ring.active_list);
d1b851fc
ZN
4879 if (HAS_BSD(dev))
4880 lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
1637ef41
CW
4881
4882 return !lists_empty;
4883}
4884
31169714 4885static int
7f8275d0 4886i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
31169714
CW
4887{
4888 drm_i915_private_t *dev_priv, *next_dev;
4889 struct drm_i915_gem_object *obj_priv, *next_obj;
4890 int cnt = 0;
4891 int would_deadlock = 1;
4892
4893 /* "fast-path" to count number of available objects */
4894 if (nr_to_scan == 0) {
4895 spin_lock(&shrink_list_lock);
4896 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4897 struct drm_device *dev = dev_priv->dev;
4898
4899 if (mutex_trylock(&dev->struct_mutex)) {
4900 list_for_each_entry(obj_priv,
4901 &dev_priv->mm.inactive_list,
4902 list)
4903 cnt++;
4904 mutex_unlock(&dev->struct_mutex);
4905 }
4906 }
4907 spin_unlock(&shrink_list_lock);
4908
4909 return (cnt / 100) * sysctl_vfs_cache_pressure;
4910 }
4911
4912 spin_lock(&shrink_list_lock);
4913
1637ef41 4914rescan:
31169714
CW
4915 /* first scan for clean buffers */
4916 list_for_each_entry_safe(dev_priv, next_dev,
4917 &shrink_list, mm.shrink_list) {
4918 struct drm_device *dev = dev_priv->dev;
4919
4920 if (! mutex_trylock(&dev->struct_mutex))
4921 continue;
4922
4923 spin_unlock(&shrink_list_lock);
b09a1fec 4924 i915_gem_retire_requests(dev);
31169714
CW
4925
4926 list_for_each_entry_safe(obj_priv, next_obj,
4927 &dev_priv->mm.inactive_list,
4928 list) {
4929 if (i915_gem_object_is_purgeable(obj_priv)) {
a8089e84 4930 i915_gem_object_unbind(&obj_priv->base);
31169714
CW
4931 if (--nr_to_scan <= 0)
4932 break;
4933 }
4934 }
4935
4936 spin_lock(&shrink_list_lock);
4937 mutex_unlock(&dev->struct_mutex);
4938
963b4836
CW
4939 would_deadlock = 0;
4940
31169714
CW
4941 if (nr_to_scan <= 0)
4942 break;
4943 }
4944
4945 /* second pass, evict/count anything still on the inactive list */
4946 list_for_each_entry_safe(dev_priv, next_dev,
4947 &shrink_list, mm.shrink_list) {
4948 struct drm_device *dev = dev_priv->dev;
4949
4950 if (! mutex_trylock(&dev->struct_mutex))
4951 continue;
4952
4953 spin_unlock(&shrink_list_lock);
4954
4955 list_for_each_entry_safe(obj_priv, next_obj,
4956 &dev_priv->mm.inactive_list,
4957 list) {
4958 if (nr_to_scan > 0) {
a8089e84 4959 i915_gem_object_unbind(&obj_priv->base);
31169714
CW
4960 nr_to_scan--;
4961 } else
4962 cnt++;
4963 }
4964
4965 spin_lock(&shrink_list_lock);
4966 mutex_unlock(&dev->struct_mutex);
4967
4968 would_deadlock = 0;
4969 }
4970
1637ef41
CW
4971 if (nr_to_scan) {
4972 int active = 0;
4973
4974 /*
4975 * We are desperate for pages, so as a last resort, wait
4976 * for the GPU to finish and discard whatever we can.
4977 * This has a dramatic impact to reduce the number of
4978 * OOM-killer events whilst running the GPU aggressively.
4979 */
4980 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4981 struct drm_device *dev = dev_priv->dev;
4982
4983 if (!mutex_trylock(&dev->struct_mutex))
4984 continue;
4985
4986 spin_unlock(&shrink_list_lock);
4987
4988 if (i915_gpu_is_active(dev)) {
4989 i915_gpu_idle(dev);
4990 active++;
4991 }
4992
4993 spin_lock(&shrink_list_lock);
4994 mutex_unlock(&dev->struct_mutex);
4995 }
4996
4997 if (active)
4998 goto rescan;
4999 }
5000
31169714
CW
5001 spin_unlock(&shrink_list_lock);
5002
5003 if (would_deadlock)
5004 return -1;
5005 else if (cnt > 0)
5006 return (cnt / 100) * sysctl_vfs_cache_pressure;
5007 else
5008 return 0;
5009}
5010
5011static struct shrinker shrinker = {
5012 .shrink = i915_gem_shrink,
5013 .seeks = DEFAULT_SEEKS,
5014};
5015
5016__init void
5017i915_gem_shrinker_init(void)
5018{
5019 register_shrinker(&shrinker);
5020}
5021
5022__exit void
5023i915_gem_shrinker_exit(void)
5024{
5025 unregister_shrinker(&shrinker);
5026}