firewire: cdev: improve FW_CDEV_IOC_ALLOCATE
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / firewire / ohci.c
CommitLineData
c781c06d
KH
1/*
2 * Driver for OHCI 1394 controllers
ed568912 3 *
ed568912
KH
4 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
65b2742a 21#include <linux/bug.h>
e524f616 22#include <linux/compiler.h>
ed568912 23#include <linux/delay.h>
e8ca9702 24#include <linux/device.h>
cf3e72fd 25#include <linux/dma-mapping.h>
77c9a5da 26#include <linux/firewire.h>
e8ca9702 27#include <linux/firewire-constants.h>
c26f0234 28#include <linux/gfp.h>
a7fb60db
SR
29#include <linux/init.h>
30#include <linux/interrupt.h>
e8ca9702 31#include <linux/io.h>
a7fb60db 32#include <linux/kernel.h>
e8ca9702 33#include <linux/list.h>
faa2fb4e 34#include <linux/mm.h>
a7fb60db 35#include <linux/module.h>
ad3c0fe8 36#include <linux/moduleparam.h>
02d37bed 37#include <linux/mutex.h>
a7fb60db 38#include <linux/pci.h>
fc383796 39#include <linux/pci_ids.h>
c26f0234 40#include <linux/spinlock.h>
e8ca9702 41#include <linux/string.h>
cf3e72fd 42
e8ca9702 43#include <asm/byteorder.h>
c26f0234 44#include <asm/page.h>
ee71c2f9 45#include <asm/system.h>
ed568912 46
ea8d006b
SR
47#ifdef CONFIG_PPC_PMAC
48#include <asm/pmac_feature.h>
49#endif
50
77c9a5da
SR
51#include "core.h"
52#include "ohci.h"
ed568912 53
a77754a7
KH
54#define DESCRIPTOR_OUTPUT_MORE 0
55#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
56#define DESCRIPTOR_INPUT_MORE (2 << 12)
57#define DESCRIPTOR_INPUT_LAST (3 << 12)
58#define DESCRIPTOR_STATUS (1 << 11)
59#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
60#define DESCRIPTOR_PING (1 << 7)
61#define DESCRIPTOR_YY (1 << 6)
62#define DESCRIPTOR_NO_IRQ (0 << 4)
63#define DESCRIPTOR_IRQ_ERROR (1 << 4)
64#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
65#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
66#define DESCRIPTOR_WAIT (3 << 0)
ed568912
KH
67
68struct descriptor {
69 __le16 req_count;
70 __le16 control;
71 __le32 data_address;
72 __le32 branch_address;
73 __le16 res_count;
74 __le16 transfer_status;
75} __attribute__((aligned(16)));
76
a77754a7
KH
77#define CONTROL_SET(regs) (regs)
78#define CONTROL_CLEAR(regs) ((regs) + 4)
79#define COMMAND_PTR(regs) ((regs) + 12)
80#define CONTEXT_MATCH(regs) ((regs) + 16)
72e318e0 81
32b46093 82struct ar_buffer {
ed568912 83 struct descriptor descriptor;
32b46093
KH
84 struct ar_buffer *next;
85 __le32 data[0];
86};
ed568912 87
32b46093
KH
88struct ar_context {
89 struct fw_ohci *ohci;
90 struct ar_buffer *current_buffer;
91 struct ar_buffer *last_buffer;
92 void *pointer;
72e318e0 93 u32 regs;
ed568912
KH
94 struct tasklet_struct tasklet;
95};
96
30200739
KH
97struct context;
98
99typedef int (*descriptor_callback_t)(struct context *ctx,
100 struct descriptor *d,
101 struct descriptor *last);
fe5ca634
DM
102
103/*
104 * A buffer that contains a block of DMA-able coherent memory used for
105 * storing a portion of a DMA descriptor program.
106 */
107struct descriptor_buffer {
108 struct list_head list;
109 dma_addr_t buffer_bus;
110 size_t buffer_size;
111 size_t used;
112 struct descriptor buffer[0];
113};
114
30200739 115struct context {
373b2edd 116 struct fw_ohci *ohci;
30200739 117 u32 regs;
fe5ca634 118 int total_allocation;
373b2edd 119
fe5ca634
DM
120 /*
121 * List of page-sized buffers for storing DMA descriptors.
122 * Head of list contains buffers in use and tail of list contains
123 * free buffers.
124 */
125 struct list_head buffer_list;
126
127 /*
128 * Pointer to a buffer inside buffer_list that contains the tail
129 * end of the current DMA program.
130 */
131 struct descriptor_buffer *buffer_tail;
132
133 /*
134 * The descriptor containing the branch address of the first
135 * descriptor that has not yet been filled by the device.
136 */
137 struct descriptor *last;
138
139 /*
140 * The last descriptor in the DMA program. It contains the branch
141 * address that must be updated upon appending a new descriptor.
142 */
143 struct descriptor *prev;
30200739
KH
144
145 descriptor_callback_t callback;
146
373b2edd 147 struct tasklet_struct tasklet;
30200739 148};
30200739 149
a77754a7
KH
150#define IT_HEADER_SY(v) ((v) << 0)
151#define IT_HEADER_TCODE(v) ((v) << 4)
152#define IT_HEADER_CHANNEL(v) ((v) << 8)
153#define IT_HEADER_TAG(v) ((v) << 14)
154#define IT_HEADER_SPEED(v) ((v) << 16)
155#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
ed568912
KH
156
157struct iso_context {
158 struct fw_iso_context base;
30200739 159 struct context context;
0642b657 160 int excess_bytes;
9b32d5f3
KH
161 void *header;
162 size_t header_length;
ed568912
KH
163};
164
165#define CONFIG_ROM_SIZE 1024
166
167struct fw_ohci {
168 struct fw_card card;
169
170 __iomem char *registers;
e636fe25 171 int node_id;
ed568912 172 int generation;
e09770db 173 int request_generation; /* for timestamping incoming requests */
4a635593 174 unsigned quirks;
a1a1132b 175 unsigned int pri_req_max;
a48777e0 176 u32 bus_time;
4ffb7a6a 177 bool is_root;
c8a94ded 178 bool csr_state_setclear_abdicate;
ed568912 179
c781c06d
KH
180 /*
181 * Spinlock for accessing fw_ohci data. Never call out of
182 * this driver with this lock held.
183 */
ed568912 184 spinlock_t lock;
ed568912 185
02d37bed
SR
186 struct mutex phy_reg_mutex;
187
ed568912
KH
188 struct ar_context ar_request_ctx;
189 struct ar_context ar_response_ctx;
f319b6a0
KH
190 struct context at_request_ctx;
191 struct context at_response_ctx;
ed568912
KH
192
193 u32 it_context_mask;
194 struct iso_context *it_context_list;
4817ed24 195 u64 ir_context_channels;
ed568912
KH
196 u32 ir_context_mask;
197 struct iso_context *ir_context_list;
ecb1cf9c
SR
198
199 __be32 *config_rom;
200 dma_addr_t config_rom_bus;
201 __be32 *next_config_rom;
202 dma_addr_t next_config_rom_bus;
203 __be32 next_header;
204
205 __le32 *self_id_cpu;
206 dma_addr_t self_id_bus;
207 struct tasklet_struct bus_reset_tasklet;
208
209 u32 self_id_buffer[512];
ed568912
KH
210};
211
95688e97 212static inline struct fw_ohci *fw_ohci(struct fw_card *card)
ed568912
KH
213{
214 return container_of(card, struct fw_ohci, card);
215}
216
295e3feb
KH
217#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
218#define IR_CONTEXT_BUFFER_FILL 0x80000000
219#define IR_CONTEXT_ISOCH_HEADER 0x40000000
220#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
221#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
222#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
ed568912
KH
223
224#define CONTEXT_RUN 0x8000
225#define CONTEXT_WAKE 0x1000
226#define CONTEXT_DEAD 0x0800
227#define CONTEXT_ACTIVE 0x0400
228
8b7b6afa 229#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
ed568912
KH
230#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
231#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
232
ed568912
KH
233#define OHCI1394_REGISTER_SIZE 0x800
234#define OHCI_LOOP_COUNT 500
235#define OHCI1394_PCI_HCI_Control 0x40
236#define SELF_ID_BUF_SIZE 0x800
32b46093 237#define OHCI_TCODE_PHY_PACKET 0x0e
e364cf4e 238#define OHCI_VERSION_1_1 0x010010
0edeefd9 239
ed568912
KH
240static char ohci_driver_name[] = KBUILD_MODNAME;
241
262444ee 242#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
8301b91b
CL
243#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
244
4a635593
SR
245#define QUIRK_CYCLE_TIMER 1
246#define QUIRK_RESET_PACKET 2
247#define QUIRK_BE_HEADERS 4
925e7a65 248#define QUIRK_NO_1394A 8
262444ee 249#define QUIRK_NO_MSI 16
4a635593
SR
250
251/* In case of multiple matches in ohci_quirks[], only the first one is used. */
252static const struct {
253 unsigned short vendor, device, flags;
254} ohci_quirks[] = {
8301b91b 255 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
925e7a65
CL
256 QUIRK_RESET_PACKET |
257 QUIRK_NO_1394A},
4a635593
SR
258 {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
259 {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
262444ee 260 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, QUIRK_NO_MSI},
4a635593
SR
261 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
262 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
263 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
264};
265
3e9cc2f3
SR
266/* This overrides anything that was found in ohci_quirks[]. */
267static int param_quirks;
268module_param_named(quirks, param_quirks, int, 0644);
269MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
270 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
271 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
272 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
925e7a65 273 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
262444ee 274 ", disable MSI = " __stringify(QUIRK_NO_MSI)
3e9cc2f3
SR
275 ")");
276
a007bb85 277#define OHCI_PARAM_DEBUG_AT_AR 1
ad3c0fe8 278#define OHCI_PARAM_DEBUG_SELFIDS 2
a007bb85
SR
279#define OHCI_PARAM_DEBUG_IRQS 4
280#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
ad3c0fe8 281
5da3dac8
SR
282#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
283
ad3c0fe8
SR
284static int param_debug;
285module_param_named(debug, param_debug, int, 0644);
286MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
ad3c0fe8 287 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
a007bb85
SR
288 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
289 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
290 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
ad3c0fe8
SR
291 ", or a combination, or all = -1)");
292
293static void log_irqs(u32 evt)
294{
a007bb85
SR
295 if (likely(!(param_debug &
296 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
297 return;
298
299 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
300 !(evt & OHCI1394_busReset))
ad3c0fe8
SR
301 return;
302
a48777e0 303 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
161b96e7
SR
304 evt & OHCI1394_selfIDComplete ? " selfID" : "",
305 evt & OHCI1394_RQPkt ? " AR_req" : "",
306 evt & OHCI1394_RSPkt ? " AR_resp" : "",
307 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
308 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
309 evt & OHCI1394_isochRx ? " IR" : "",
310 evt & OHCI1394_isochTx ? " IT" : "",
311 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
312 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
a48777e0 313 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
5ed1f321 314 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
161b96e7
SR
315 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
316 evt & OHCI1394_busReset ? " busReset" : "",
317 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
318 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
319 OHCI1394_respTxComplete | OHCI1394_isochRx |
320 OHCI1394_isochTx | OHCI1394_postedWriteErr |
a48777e0
CL
321 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
322 OHCI1394_cycleInconsistent |
161b96e7 323 OHCI1394_regAccessFail | OHCI1394_busReset)
ad3c0fe8
SR
324 ? " ?" : "");
325}
326
327static const char *speed[] = {
328 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
329};
330static const char *power[] = {
331 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
332 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
333};
334static const char port[] = { '.', '-', 'p', 'c', };
335
336static char _p(u32 *s, int shift)
337{
338 return port[*s >> shift & 3];
339}
340
08ddb2f4 341static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
ad3c0fe8
SR
342{
343 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
344 return;
345
161b96e7
SR
346 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
347 self_id_count, generation, node_id);
ad3c0fe8
SR
348
349 for (; self_id_count--; ++s)
350 if ((*s & 1 << 23) == 0)
161b96e7
SR
351 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
352 "%s gc=%d %s %s%s%s\n",
353 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
354 speed[*s >> 14 & 3], *s >> 16 & 63,
355 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
356 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
ad3c0fe8 357 else
161b96e7
SR
358 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
359 *s, *s >> 24 & 63,
360 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
361 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
ad3c0fe8
SR
362}
363
364static const char *evts[] = {
365 [0x00] = "evt_no_status", [0x01] = "-reserved-",
366 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
367 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
368 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
369 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
370 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
371 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
372 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
373 [0x10] = "-reserved-", [0x11] = "ack_complete",
374 [0x12] = "ack_pending ", [0x13] = "-reserved-",
375 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
376 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
377 [0x18] = "-reserved-", [0x19] = "-reserved-",
378 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
379 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
380 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
381 [0x20] = "pending/cancelled",
382};
383static const char *tcodes[] = {
384 [0x0] = "QW req", [0x1] = "BW req",
385 [0x2] = "W resp", [0x3] = "-reserved-",
386 [0x4] = "QR req", [0x5] = "BR req",
387 [0x6] = "QR resp", [0x7] = "BR resp",
388 [0x8] = "cycle start", [0x9] = "Lk req",
389 [0xa] = "async stream packet", [0xb] = "Lk resp",
390 [0xc] = "-reserved-", [0xd] = "-reserved-",
391 [0xe] = "link internal", [0xf] = "-reserved-",
392};
393static const char *phys[] = {
394 [0x0] = "phy config packet", [0x1] = "link-on packet",
395 [0x2] = "self-id packet", [0x3] = "-reserved-",
396};
397
398static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
399{
400 int tcode = header[0] >> 4 & 0xf;
401 char specific[12];
402
403 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
404 return;
405
406 if (unlikely(evt >= ARRAY_SIZE(evts)))
407 evt = 0x1f;
408
08ddb2f4 409 if (evt == OHCI1394_evt_bus_reset) {
161b96e7
SR
410 fw_notify("A%c evt_bus_reset, generation %d\n",
411 dir, (header[2] >> 16) & 0xff);
08ddb2f4
SR
412 return;
413 }
414
ad3c0fe8 415 if (header[0] == ~header[1]) {
161b96e7
SR
416 fw_notify("A%c %s, %s, %08x\n",
417 dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
ad3c0fe8
SR
418 return;
419 }
420
421 switch (tcode) {
422 case 0x0: case 0x6: case 0x8:
423 snprintf(specific, sizeof(specific), " = %08x",
424 be32_to_cpu((__force __be32)header[3]));
425 break;
426 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
427 snprintf(specific, sizeof(specific), " %x,%x",
428 header[3] >> 16, header[3] & 0xffff);
429 break;
430 default:
431 specific[0] = '\0';
432 }
433
434 switch (tcode) {
435 case 0xe: case 0xa:
161b96e7 436 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
ad3c0fe8
SR
437 break;
438 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
161b96e7
SR
439 fw_notify("A%c spd %x tl %02x, "
440 "%04x -> %04x, %s, "
441 "%s, %04x%08x%s\n",
442 dir, speed, header[0] >> 10 & 0x3f,
443 header[1] >> 16, header[0] >> 16, evts[evt],
444 tcodes[tcode], header[1] & 0xffff, header[2], specific);
ad3c0fe8
SR
445 break;
446 default:
161b96e7
SR
447 fw_notify("A%c spd %x tl %02x, "
448 "%04x -> %04x, %s, "
449 "%s%s\n",
450 dir, speed, header[0] >> 10 & 0x3f,
451 header[1] >> 16, header[0] >> 16, evts[evt],
452 tcodes[tcode], specific);
ad3c0fe8
SR
453 }
454}
455
456#else
457
5da3dac8
SR
458#define param_debug 0
459static inline void log_irqs(u32 evt) {}
460static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
461static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
ad3c0fe8
SR
462
463#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
464
95688e97 465static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
ed568912
KH
466{
467 writel(data, ohci->registers + offset);
468}
469
95688e97 470static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
ed568912
KH
471{
472 return readl(ohci->registers + offset);
473}
474
95688e97 475static inline void flush_writes(const struct fw_ohci *ohci)
ed568912
KH
476{
477 /* Do a dummy read to flush writes. */
478 reg_read(ohci, OHCI1394_Version);
479}
480
35d999b1 481static int read_phy_reg(struct fw_ohci *ohci, int addr)
ed568912 482{
4a96b4fc 483 u32 val;
35d999b1 484 int i;
ed568912
KH
485
486 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
153e3979 487 for (i = 0; i < 3 + 100; i++) {
35d999b1
SR
488 val = reg_read(ohci, OHCI1394_PhyControl);
489 if (val & OHCI1394_PhyControl_ReadDone)
490 return OHCI1394_PhyControl_ReadData(val);
491
153e3979
CL
492 /*
493 * Try a few times without waiting. Sleeping is necessary
494 * only when the link/PHY interface is busy.
495 */
496 if (i >= 3)
497 msleep(1);
ed568912 498 }
35d999b1 499 fw_error("failed to read phy reg\n");
ed568912 500
35d999b1
SR
501 return -EBUSY;
502}
4a96b4fc 503
35d999b1
SR
504static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
505{
506 int i;
507
508 reg_write(ohci, OHCI1394_PhyControl,
509 OHCI1394_PhyControl_Write(addr, val));
153e3979 510 for (i = 0; i < 3 + 100; i++) {
35d999b1
SR
511 val = reg_read(ohci, OHCI1394_PhyControl);
512 if (!(val & OHCI1394_PhyControl_WritePending))
513 return 0;
514
153e3979
CL
515 if (i >= 3)
516 msleep(1);
35d999b1
SR
517 }
518 fw_error("failed to write phy reg\n");
519
520 return -EBUSY;
4a96b4fc
CL
521}
522
02d37bed
SR
523static int update_phy_reg(struct fw_ohci *ohci, int addr,
524 int clear_bits, int set_bits)
4a96b4fc 525{
02d37bed 526 int ret = read_phy_reg(ohci, addr);
35d999b1
SR
527 if (ret < 0)
528 return ret;
4a96b4fc 529
e7014dad
CL
530 /*
531 * The interrupt status bits are cleared by writing a one bit.
532 * Avoid clearing them unless explicitly requested in set_bits.
533 */
534 if (addr == 5)
535 clear_bits |= PHY_INT_STATUS_BITS;
536
35d999b1 537 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
ed568912
KH
538}
539
35d999b1 540static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
925e7a65 541{
35d999b1 542 int ret;
925e7a65 543
02d37bed 544 ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
35d999b1
SR
545 if (ret < 0)
546 return ret;
925e7a65 547
35d999b1 548 return read_phy_reg(ohci, addr);
925e7a65
CL
549}
550
02d37bed
SR
551static int ohci_read_phy_reg(struct fw_card *card, int addr)
552{
553 struct fw_ohci *ohci = fw_ohci(card);
554 int ret;
555
556 mutex_lock(&ohci->phy_reg_mutex);
557 ret = read_phy_reg(ohci, addr);
558 mutex_unlock(&ohci->phy_reg_mutex);
559
560 return ret;
561}
562
563static int ohci_update_phy_reg(struct fw_card *card, int addr,
564 int clear_bits, int set_bits)
565{
566 struct fw_ohci *ohci = fw_ohci(card);
567 int ret;
568
569 mutex_lock(&ohci->phy_reg_mutex);
570 ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
571 mutex_unlock(&ohci->phy_reg_mutex);
572
573 return ret;
574}
575
32b46093 576static int ar_context_add_page(struct ar_context *ctx)
ed568912 577{
32b46093
KH
578 struct device *dev = ctx->ohci->card.device;
579 struct ar_buffer *ab;
f5101d58 580 dma_addr_t uninitialized_var(ab_bus);
32b46093
KH
581 size_t offset;
582
bde1709a 583 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
32b46093
KH
584 if (ab == NULL)
585 return -ENOMEM;
586
a55709ba 587 ab->next = NULL;
2d826cc5 588 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
a77754a7
KH
589 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
590 DESCRIPTOR_STATUS |
591 DESCRIPTOR_BRANCH_ALWAYS);
32b46093
KH
592 offset = offsetof(struct ar_buffer, data);
593 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
594 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
595 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
596 ab->descriptor.branch_address = 0;
597
ec839e43 598 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
32b46093
KH
599 ctx->last_buffer->next = ab;
600 ctx->last_buffer = ab;
601
a77754a7 602 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
ed568912 603 flush_writes(ctx->ohci);
32b46093
KH
604
605 return 0;
ed568912
KH
606}
607
a55709ba
JF
608static void ar_context_release(struct ar_context *ctx)
609{
610 struct ar_buffer *ab, *ab_next;
611 size_t offset;
612 dma_addr_t ab_bus;
613
614 for (ab = ctx->current_buffer; ab; ab = ab_next) {
615 ab_next = ab->next;
616 offset = offsetof(struct ar_buffer, data);
617 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
618 dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
619 ab, ab_bus);
620 }
621}
622
11bf20ad
SR
623#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
624#define cond_le32_to_cpu(v) \
4a635593 625 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
11bf20ad
SR
626#else
627#define cond_le32_to_cpu(v) le32_to_cpu(v)
628#endif
629
32b46093 630static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
ed568912 631{
ed568912 632 struct fw_ohci *ohci = ctx->ohci;
2639a6fb
KH
633 struct fw_packet p;
634 u32 status, length, tcode;
43286568 635 int evt;
2639a6fb 636
11bf20ad
SR
637 p.header[0] = cond_le32_to_cpu(buffer[0]);
638 p.header[1] = cond_le32_to_cpu(buffer[1]);
639 p.header[2] = cond_le32_to_cpu(buffer[2]);
2639a6fb
KH
640
641 tcode = (p.header[0] >> 4) & 0x0f;
642 switch (tcode) {
643 case TCODE_WRITE_QUADLET_REQUEST:
644 case TCODE_READ_QUADLET_RESPONSE:
32b46093 645 p.header[3] = (__force __u32) buffer[3];
2639a6fb 646 p.header_length = 16;
32b46093 647 p.payload_length = 0;
2639a6fb
KH
648 break;
649
2639a6fb 650 case TCODE_READ_BLOCK_REQUEST :
11bf20ad 651 p.header[3] = cond_le32_to_cpu(buffer[3]);
32b46093
KH
652 p.header_length = 16;
653 p.payload_length = 0;
654 break;
655
656 case TCODE_WRITE_BLOCK_REQUEST:
2639a6fb
KH
657 case TCODE_READ_BLOCK_RESPONSE:
658 case TCODE_LOCK_REQUEST:
659 case TCODE_LOCK_RESPONSE:
11bf20ad 660 p.header[3] = cond_le32_to_cpu(buffer[3]);
2639a6fb 661 p.header_length = 16;
32b46093 662 p.payload_length = p.header[3] >> 16;
2639a6fb
KH
663 break;
664
665 case TCODE_WRITE_RESPONSE:
666 case TCODE_READ_QUADLET_REQUEST:
32b46093 667 case OHCI_TCODE_PHY_PACKET:
2639a6fb 668 p.header_length = 12;
32b46093 669 p.payload_length = 0;
2639a6fb 670 break;
ccff9629
SR
671
672 default:
673 /* FIXME: Stop context, discard everything, and restart? */
674 p.header_length = 0;
675 p.payload_length = 0;
2639a6fb 676 }
ed568912 677
32b46093
KH
678 p.payload = (void *) buffer + p.header_length;
679
680 /* FIXME: What to do about evt_* errors? */
681 length = (p.header_length + p.payload_length + 3) / 4;
11bf20ad 682 status = cond_le32_to_cpu(buffer[length]);
43286568 683 evt = (status >> 16) & 0x1f;
32b46093 684
43286568 685 p.ack = evt - 16;
32b46093
KH
686 p.speed = (status >> 21) & 0x7;
687 p.timestamp = status & 0xffff;
688 p.generation = ohci->request_generation;
ed568912 689
43286568 690 log_ar_at_event('R', p.speed, p.header, evt);
ad3c0fe8 691
c781c06d
KH
692 /*
693 * The OHCI bus reset handler synthesizes a phy packet with
ed568912
KH
694 * the new generation number when a bus reset happens (see
695 * section 8.4.2.3). This helps us determine when a request
696 * was received and make sure we send the response in the same
697 * generation. We only need this for requests; for responses
698 * we use the unique tlabel for finding the matching
c781c06d 699 * request.
d34316a4
SR
700 *
701 * Alas some chips sometimes emit bus reset packets with a
702 * wrong generation. We set the correct generation for these
703 * at a slightly incorrect time (in bus_reset_tasklet).
c781c06d 704 */
d34316a4 705 if (evt == OHCI1394_evt_bus_reset) {
4a635593 706 if (!(ohci->quirks & QUIRK_RESET_PACKET))
d34316a4
SR
707 ohci->request_generation = (p.header[2] >> 16) & 0xff;
708 } else if (ctx == &ohci->ar_request_ctx) {
2639a6fb 709 fw_core_handle_request(&ohci->card, &p);
d34316a4 710 } else {
2639a6fb 711 fw_core_handle_response(&ohci->card, &p);
d34316a4 712 }
ed568912 713
32b46093
KH
714 return buffer + length + 1;
715}
ed568912 716
32b46093
KH
717static void ar_context_tasklet(unsigned long data)
718{
719 struct ar_context *ctx = (struct ar_context *)data;
720 struct fw_ohci *ohci = ctx->ohci;
721 struct ar_buffer *ab;
722 struct descriptor *d;
723 void *buffer, *end;
724
725 ab = ctx->current_buffer;
726 d = &ab->descriptor;
727
728 if (d->res_count == 0) {
729 size_t size, rest, offset;
6b84236d
JW
730 dma_addr_t start_bus;
731 void *start;
32b46093 732
c781c06d
KH
733 /*
734 * This descriptor is finished and we may have a
32b46093 735 * packet split across this and the next buffer. We
c781c06d
KH
736 * reuse the page for reassembling the split packet.
737 */
32b46093
KH
738
739 offset = offsetof(struct ar_buffer, data);
6b84236d
JW
740 start = buffer = ab;
741 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
32b46093 742
32b46093
KH
743 ab = ab->next;
744 d = &ab->descriptor;
745 size = buffer + PAGE_SIZE - ctx->pointer;
746 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
747 memmove(buffer, ctx->pointer, size);
748 memcpy(buffer + size, ab->data, rest);
749 ctx->current_buffer = ab;
750 ctx->pointer = (void *) ab->data + rest;
751 end = buffer + size + rest;
752
753 while (buffer < end)
754 buffer = handle_ar_packet(ctx, buffer);
755
bde1709a 756 dma_free_coherent(ohci->card.device, PAGE_SIZE,
6b84236d 757 start, start_bus);
32b46093
KH
758 ar_context_add_page(ctx);
759 } else {
760 buffer = ctx->pointer;
761 ctx->pointer = end =
762 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
763
764 while (buffer < end)
765 buffer = handle_ar_packet(ctx, buffer);
766 }
ed568912
KH
767}
768
53dca511
SR
769static int ar_context_init(struct ar_context *ctx,
770 struct fw_ohci *ohci, u32 regs)
ed568912 771{
32b46093 772 struct ar_buffer ab;
ed568912 773
72e318e0
KH
774 ctx->regs = regs;
775 ctx->ohci = ohci;
776 ctx->last_buffer = &ab;
ed568912
KH
777 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
778
32b46093
KH
779 ar_context_add_page(ctx);
780 ar_context_add_page(ctx);
781 ctx->current_buffer = ab.next;
782 ctx->pointer = ctx->current_buffer->data;
783
2aef469a
KH
784 return 0;
785}
786
787static void ar_context_run(struct ar_context *ctx)
788{
789 struct ar_buffer *ab = ctx->current_buffer;
790 dma_addr_t ab_bus;
791 size_t offset;
792
793 offset = offsetof(struct ar_buffer, data);
0a9972ba 794 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
2aef469a
KH
795
796 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
a77754a7 797 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
32b46093 798 flush_writes(ctx->ohci);
ed568912 799}
373b2edd 800
53dca511 801static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
a186b4a6
JW
802{
803 int b, key;
804
805 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
806 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
807
808 /* figure out which descriptor the branch address goes in */
809 if (z == 2 && (b == 3 || key == 2))
810 return d;
811 else
812 return d + z - 1;
813}
814
30200739
KH
815static void context_tasklet(unsigned long data)
816{
817 struct context *ctx = (struct context *) data;
30200739
KH
818 struct descriptor *d, *last;
819 u32 address;
820 int z;
fe5ca634 821 struct descriptor_buffer *desc;
30200739 822
fe5ca634
DM
823 desc = list_entry(ctx->buffer_list.next,
824 struct descriptor_buffer, list);
825 last = ctx->last;
30200739 826 while (last->branch_address != 0) {
fe5ca634 827 struct descriptor_buffer *old_desc = desc;
30200739
KH
828 address = le32_to_cpu(last->branch_address);
829 z = address & 0xf;
fe5ca634
DM
830 address &= ~0xf;
831
832 /* If the branch address points to a buffer outside of the
833 * current buffer, advance to the next buffer. */
834 if (address < desc->buffer_bus ||
835 address >= desc->buffer_bus + desc->used)
836 desc = list_entry(desc->list.next,
837 struct descriptor_buffer, list);
838 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
a186b4a6 839 last = find_branch_descriptor(d, z);
30200739
KH
840
841 if (!ctx->callback(ctx, d, last))
842 break;
843
fe5ca634
DM
844 if (old_desc != desc) {
845 /* If we've advanced to the next buffer, move the
846 * previous buffer to the free list. */
847 unsigned long flags;
848 old_desc->used = 0;
849 spin_lock_irqsave(&ctx->ohci->lock, flags);
850 list_move_tail(&old_desc->list, &ctx->buffer_list);
851 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
852 }
853 ctx->last = last;
30200739
KH
854 }
855}
856
fe5ca634
DM
857/*
858 * Allocate a new buffer and add it to the list of free buffers for this
859 * context. Must be called with ohci->lock held.
860 */
53dca511 861static int context_add_buffer(struct context *ctx)
fe5ca634
DM
862{
863 struct descriptor_buffer *desc;
f5101d58 864 dma_addr_t uninitialized_var(bus_addr);
fe5ca634
DM
865 int offset;
866
867 /*
868 * 16MB of descriptors should be far more than enough for any DMA
869 * program. This will catch run-away userspace or DoS attacks.
870 */
871 if (ctx->total_allocation >= 16*1024*1024)
872 return -ENOMEM;
873
874 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
875 &bus_addr, GFP_ATOMIC);
876 if (!desc)
877 return -ENOMEM;
878
879 offset = (void *)&desc->buffer - (void *)desc;
880 desc->buffer_size = PAGE_SIZE - offset;
881 desc->buffer_bus = bus_addr + offset;
882 desc->used = 0;
883
884 list_add_tail(&desc->list, &ctx->buffer_list);
885 ctx->total_allocation += PAGE_SIZE;
886
887 return 0;
888}
889
53dca511
SR
890static int context_init(struct context *ctx, struct fw_ohci *ohci,
891 u32 regs, descriptor_callback_t callback)
30200739
KH
892{
893 ctx->ohci = ohci;
894 ctx->regs = regs;
fe5ca634
DM
895 ctx->total_allocation = 0;
896
897 INIT_LIST_HEAD(&ctx->buffer_list);
898 if (context_add_buffer(ctx) < 0)
30200739
KH
899 return -ENOMEM;
900
fe5ca634
DM
901 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
902 struct descriptor_buffer, list);
903
30200739
KH
904 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
905 ctx->callback = callback;
906
c781c06d
KH
907 /*
908 * We put a dummy descriptor in the buffer that has a NULL
30200739 909 * branch address and looks like it's been sent. That way we
fe5ca634 910 * have a descriptor to append DMA programs to.
c781c06d 911 */
fe5ca634
DM
912 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
913 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
914 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
915 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
916 ctx->last = ctx->buffer_tail->buffer;
917 ctx->prev = ctx->buffer_tail->buffer;
30200739
KH
918
919 return 0;
920}
921
53dca511 922static void context_release(struct context *ctx)
30200739
KH
923{
924 struct fw_card *card = &ctx->ohci->card;
fe5ca634 925 struct descriptor_buffer *desc, *tmp;
30200739 926
fe5ca634
DM
927 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
928 dma_free_coherent(card->device, PAGE_SIZE, desc,
929 desc->buffer_bus -
930 ((void *)&desc->buffer - (void *)desc));
30200739
KH
931}
932
fe5ca634 933/* Must be called with ohci->lock held */
53dca511
SR
934static struct descriptor *context_get_descriptors(struct context *ctx,
935 int z, dma_addr_t *d_bus)
30200739 936{
fe5ca634
DM
937 struct descriptor *d = NULL;
938 struct descriptor_buffer *desc = ctx->buffer_tail;
939
940 if (z * sizeof(*d) > desc->buffer_size)
941 return NULL;
942
943 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
944 /* No room for the descriptor in this buffer, so advance to the
945 * next one. */
30200739 946
fe5ca634
DM
947 if (desc->list.next == &ctx->buffer_list) {
948 /* If there is no free buffer next in the list,
949 * allocate one. */
950 if (context_add_buffer(ctx) < 0)
951 return NULL;
952 }
953 desc = list_entry(desc->list.next,
954 struct descriptor_buffer, list);
955 ctx->buffer_tail = desc;
956 }
30200739 957
fe5ca634 958 d = desc->buffer + desc->used / sizeof(*d);
2d826cc5 959 memset(d, 0, z * sizeof(*d));
fe5ca634 960 *d_bus = desc->buffer_bus + desc->used;
30200739
KH
961
962 return d;
963}
964
295e3feb 965static void context_run(struct context *ctx, u32 extra)
30200739
KH
966{
967 struct fw_ohci *ohci = ctx->ohci;
968
a77754a7 969 reg_write(ohci, COMMAND_PTR(ctx->regs),
fe5ca634 970 le32_to_cpu(ctx->last->branch_address));
a77754a7
KH
971 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
972 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
30200739
KH
973 flush_writes(ohci);
974}
975
976static void context_append(struct context *ctx,
977 struct descriptor *d, int z, int extra)
978{
979 dma_addr_t d_bus;
fe5ca634 980 struct descriptor_buffer *desc = ctx->buffer_tail;
30200739 981
fe5ca634 982 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
30200739 983
fe5ca634
DM
984 desc->used += (z + extra) * sizeof(*d);
985 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
986 ctx->prev = find_branch_descriptor(d, z);
30200739 987
a77754a7 988 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
30200739
KH
989 flush_writes(ctx->ohci);
990}
991
992static void context_stop(struct context *ctx)
993{
994 u32 reg;
b8295668 995 int i;
30200739 996
a77754a7 997 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
b8295668 998 flush_writes(ctx->ohci);
30200739 999
b8295668 1000 for (i = 0; i < 10; i++) {
a77754a7 1001 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
b8295668 1002 if ((reg & CONTEXT_ACTIVE) == 0)
b0068549 1003 return;
b8295668 1004
b980f5a2 1005 mdelay(1);
b8295668 1006 }
b0068549 1007 fw_error("Error: DMA context still active (0x%08x)\n", reg);
30200739 1008}
ed568912 1009
f319b6a0
KH
1010struct driver_data {
1011 struct fw_packet *packet;
1012};
ed568912 1013
c781c06d
KH
1014/*
1015 * This function apppends a packet to the DMA queue for transmission.
f319b6a0 1016 * Must always be called with the ochi->lock held to ensure proper
c781c06d
KH
1017 * generation handling and locking around packet queue manipulation.
1018 */
53dca511
SR
1019static int at_context_queue_packet(struct context *ctx,
1020 struct fw_packet *packet)
ed568912 1021{
ed568912 1022 struct fw_ohci *ohci = ctx->ohci;
4b6d51ec 1023 dma_addr_t d_bus, uninitialized_var(payload_bus);
f319b6a0
KH
1024 struct driver_data *driver_data;
1025 struct descriptor *d, *last;
1026 __le32 *header;
ed568912 1027 int z, tcode;
f319b6a0 1028 u32 reg;
ed568912 1029
f319b6a0
KH
1030 d = context_get_descriptors(ctx, 4, &d_bus);
1031 if (d == NULL) {
1032 packet->ack = RCODE_SEND_ERROR;
1033 return -1;
ed568912
KH
1034 }
1035
a77754a7 1036 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
f319b6a0
KH
1037 d[0].res_count = cpu_to_le16(packet->timestamp);
1038
c781c06d
KH
1039 /*
1040 * The DMA format for asyncronous link packets is different
ed568912
KH
1041 * from the IEEE1394 layout, so shift the fields around
1042 * accordingly. If header_length is 8, it's a PHY packet, to
c781c06d
KH
1043 * which we need to prepend an extra quadlet.
1044 */
f319b6a0
KH
1045
1046 header = (__le32 *) &d[1];
f8c2287c
JF
1047 switch (packet->header_length) {
1048 case 16:
1049 case 12:
f319b6a0
KH
1050 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1051 (packet->speed << 16));
1052 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1053 (packet->header[0] & 0xffff0000));
1054 header[2] = cpu_to_le32(packet->header[2]);
ed568912
KH
1055
1056 tcode = (packet->header[0] >> 4) & 0x0f;
1057 if (TCODE_IS_BLOCK_PACKET(tcode))
f319b6a0 1058 header[3] = cpu_to_le32(packet->header[3]);
ed568912 1059 else
f319b6a0
KH
1060 header[3] = (__force __le32) packet->header[3];
1061
1062 d[0].req_count = cpu_to_le16(packet->header_length);
f8c2287c
JF
1063 break;
1064
1065 case 8:
f319b6a0
KH
1066 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1067 (packet->speed << 16));
1068 header[1] = cpu_to_le32(packet->header[0]);
1069 header[2] = cpu_to_le32(packet->header[1]);
1070 d[0].req_count = cpu_to_le16(12);
cc550216
SR
1071
1072 if (is_ping_packet(packet->header))
1073 d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
f8c2287c
JF
1074 break;
1075
1076 case 4:
1077 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1078 (packet->speed << 16));
1079 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1080 d[0].req_count = cpu_to_le16(8);
1081 break;
1082
1083 default:
1084 /* BUG(); */
1085 packet->ack = RCODE_SEND_ERROR;
1086 return -1;
ed568912
KH
1087 }
1088
f319b6a0
KH
1089 driver_data = (struct driver_data *) &d[3];
1090 driver_data->packet = packet;
20d11673 1091 packet->driver_data = driver_data;
a186b4a6 1092
f319b6a0
KH
1093 if (packet->payload_length > 0) {
1094 payload_bus =
1095 dma_map_single(ohci->card.device, packet->payload,
1096 packet->payload_length, DMA_TO_DEVICE);
8d8bb39b 1097 if (dma_mapping_error(ohci->card.device, payload_bus)) {
f319b6a0
KH
1098 packet->ack = RCODE_SEND_ERROR;
1099 return -1;
1100 }
19593ffd
SR
1101 packet->payload_bus = payload_bus;
1102 packet->payload_mapped = true;
f319b6a0
KH
1103
1104 d[2].req_count = cpu_to_le16(packet->payload_length);
1105 d[2].data_address = cpu_to_le32(payload_bus);
1106 last = &d[2];
1107 z = 3;
ed568912 1108 } else {
f319b6a0
KH
1109 last = &d[0];
1110 z = 2;
ed568912 1111 }
ed568912 1112
a77754a7
KH
1113 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1114 DESCRIPTOR_IRQ_ALWAYS |
1115 DESCRIPTOR_BRANCH_ALWAYS);
ed568912 1116
76f73ca1
JW
1117 /*
1118 * If the controller and packet generations don't match, we need to
1119 * bail out and try again. If IntEvent.busReset is set, the AT context
1120 * is halted, so appending to the context and trying to run it is
1121 * futile. Most controllers do the right thing and just flush the AT
1122 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1123 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1124 * up stalling out. So we just bail out in software and try again
1125 * later, and everyone is happy.
1126 * FIXME: Document how the locking works.
1127 */
1128 if (ohci->generation != packet->generation ||
1129 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
19593ffd 1130 if (packet->payload_mapped)
ab88ca48
SR
1131 dma_unmap_single(ohci->card.device, payload_bus,
1132 packet->payload_length, DMA_TO_DEVICE);
f319b6a0
KH
1133 packet->ack = RCODE_GENERATION;
1134 return -1;
1135 }
1136
1137 context_append(ctx, d, z, 4 - z);
ed568912 1138
f319b6a0 1139 /* If the context isn't already running, start it up. */
a77754a7 1140 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
053b3080 1141 if ((reg & CONTEXT_RUN) == 0)
f319b6a0
KH
1142 context_run(ctx, 0);
1143
1144 return 0;
ed568912
KH
1145}
1146
f319b6a0
KH
1147static int handle_at_packet(struct context *context,
1148 struct descriptor *d,
1149 struct descriptor *last)
ed568912 1150{
f319b6a0 1151 struct driver_data *driver_data;
ed568912 1152 struct fw_packet *packet;
f319b6a0 1153 struct fw_ohci *ohci = context->ohci;
ed568912
KH
1154 int evt;
1155
f319b6a0
KH
1156 if (last->transfer_status == 0)
1157 /* This descriptor isn't done yet, stop iteration. */
1158 return 0;
ed568912 1159
f319b6a0
KH
1160 driver_data = (struct driver_data *) &d[3];
1161 packet = driver_data->packet;
1162 if (packet == NULL)
1163 /* This packet was cancelled, just continue. */
1164 return 1;
730c32f5 1165
19593ffd 1166 if (packet->payload_mapped)
1d1dc5e8 1167 dma_unmap_single(ohci->card.device, packet->payload_bus,
ed568912 1168 packet->payload_length, DMA_TO_DEVICE);
ed568912 1169
f319b6a0
KH
1170 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1171 packet->timestamp = le16_to_cpu(last->res_count);
ed568912 1172
ad3c0fe8
SR
1173 log_ar_at_event('T', packet->speed, packet->header, evt);
1174
f319b6a0
KH
1175 switch (evt) {
1176 case OHCI1394_evt_timeout:
1177 /* Async response transmit timed out. */
1178 packet->ack = RCODE_CANCELLED;
1179 break;
ed568912 1180
f319b6a0 1181 case OHCI1394_evt_flushed:
c781c06d
KH
1182 /*
1183 * The packet was flushed should give same error as
1184 * when we try to use a stale generation count.
1185 */
f319b6a0
KH
1186 packet->ack = RCODE_GENERATION;
1187 break;
ed568912 1188
f319b6a0 1189 case OHCI1394_evt_missing_ack:
c781c06d
KH
1190 /*
1191 * Using a valid (current) generation count, but the
1192 * node is not on the bus or not sending acks.
1193 */
f319b6a0
KH
1194 packet->ack = RCODE_NO_ACK;
1195 break;
ed568912 1196
f319b6a0
KH
1197 case ACK_COMPLETE + 0x10:
1198 case ACK_PENDING + 0x10:
1199 case ACK_BUSY_X + 0x10:
1200 case ACK_BUSY_A + 0x10:
1201 case ACK_BUSY_B + 0x10:
1202 case ACK_DATA_ERROR + 0x10:
1203 case ACK_TYPE_ERROR + 0x10:
1204 packet->ack = evt - 0x10;
1205 break;
ed568912 1206
f319b6a0
KH
1207 default:
1208 packet->ack = RCODE_SEND_ERROR;
1209 break;
1210 }
ed568912 1211
f319b6a0 1212 packet->callback(packet, &ohci->card, packet->ack);
ed568912 1213
f319b6a0 1214 return 1;
ed568912
KH
1215}
1216
a77754a7
KH
1217#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1218#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1219#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1220#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1221#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
93c4cceb 1222
53dca511
SR
1223static void handle_local_rom(struct fw_ohci *ohci,
1224 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1225{
1226 struct fw_packet response;
1227 int tcode, length, i;
1228
a77754a7 1229 tcode = HEADER_GET_TCODE(packet->header[0]);
93c4cceb 1230 if (TCODE_IS_BLOCK_PACKET(tcode))
a77754a7 1231 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb
KH
1232 else
1233 length = 4;
1234
1235 i = csr - CSR_CONFIG_ROM;
1236 if (i + length > CONFIG_ROM_SIZE) {
1237 fw_fill_response(&response, packet->header,
1238 RCODE_ADDRESS_ERROR, NULL, 0);
1239 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1240 fw_fill_response(&response, packet->header,
1241 RCODE_TYPE_ERROR, NULL, 0);
1242 } else {
1243 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1244 (void *) ohci->config_rom + i, length);
1245 }
1246
1247 fw_core_handle_response(&ohci->card, &response);
1248}
1249
53dca511
SR
1250static void handle_local_lock(struct fw_ohci *ohci,
1251 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1252{
1253 struct fw_packet response;
1254 int tcode, length, ext_tcode, sel;
1255 __be32 *payload, lock_old;
1256 u32 lock_arg, lock_data;
1257
a77754a7
KH
1258 tcode = HEADER_GET_TCODE(packet->header[0]);
1259 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb 1260 payload = packet->payload;
a77754a7 1261 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
93c4cceb
KH
1262
1263 if (tcode == TCODE_LOCK_REQUEST &&
1264 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1265 lock_arg = be32_to_cpu(payload[0]);
1266 lock_data = be32_to_cpu(payload[1]);
1267 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1268 lock_arg = 0;
1269 lock_data = 0;
1270 } else {
1271 fw_fill_response(&response, packet->header,
1272 RCODE_TYPE_ERROR, NULL, 0);
1273 goto out;
1274 }
1275
1276 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1277 reg_write(ohci, OHCI1394_CSRData, lock_data);
1278 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1279 reg_write(ohci, OHCI1394_CSRControl, sel);
1280
1281 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1282 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1283 else
1284 fw_notify("swap not done yet\n");
1285
1286 fw_fill_response(&response, packet->header,
2d826cc5 1287 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
93c4cceb
KH
1288 out:
1289 fw_core_handle_response(&ohci->card, &response);
1290}
1291
53dca511 1292static void handle_local_request(struct context *ctx, struct fw_packet *packet)
93c4cceb
KH
1293{
1294 u64 offset;
1295 u32 csr;
1296
473d28c7
KH
1297 if (ctx == &ctx->ohci->at_request_ctx) {
1298 packet->ack = ACK_PENDING;
1299 packet->callback(packet, &ctx->ohci->card, packet->ack);
1300 }
93c4cceb
KH
1301
1302 offset =
1303 ((unsigned long long)
a77754a7 1304 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
93c4cceb
KH
1305 packet->header[2];
1306 csr = offset - CSR_REGISTER_BASE;
1307
1308 /* Handle config rom reads. */
1309 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1310 handle_local_rom(ctx->ohci, packet, csr);
1311 else switch (csr) {
1312 case CSR_BUS_MANAGER_ID:
1313 case CSR_BANDWIDTH_AVAILABLE:
1314 case CSR_CHANNELS_AVAILABLE_HI:
1315 case CSR_CHANNELS_AVAILABLE_LO:
1316 handle_local_lock(ctx->ohci, packet, csr);
1317 break;
1318 default:
1319 if (ctx == &ctx->ohci->at_request_ctx)
1320 fw_core_handle_request(&ctx->ohci->card, packet);
1321 else
1322 fw_core_handle_response(&ctx->ohci->card, packet);
1323 break;
1324 }
473d28c7
KH
1325
1326 if (ctx == &ctx->ohci->at_response_ctx) {
1327 packet->ack = ACK_COMPLETE;
1328 packet->callback(packet, &ctx->ohci->card, packet->ack);
1329 }
93c4cceb 1330}
e636fe25 1331
53dca511 1332static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
ed568912 1333{
ed568912 1334 unsigned long flags;
2dbd7d7e 1335 int ret;
ed568912
KH
1336
1337 spin_lock_irqsave(&ctx->ohci->lock, flags);
1338
a77754a7 1339 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
e636fe25 1340 ctx->ohci->generation == packet->generation) {
93c4cceb
KH
1341 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1342 handle_local_request(ctx, packet);
1343 return;
e636fe25 1344 }
ed568912 1345
2dbd7d7e 1346 ret = at_context_queue_packet(ctx, packet);
ed568912
KH
1347 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1348
2dbd7d7e 1349 if (ret < 0)
f319b6a0 1350 packet->callback(packet, &ctx->ohci->card, packet->ack);
a186b4a6 1351
ed568912
KH
1352}
1353
a48777e0
CL
1354static u32 cycle_timer_ticks(u32 cycle_timer)
1355{
1356 u32 ticks;
1357
1358 ticks = cycle_timer & 0xfff;
1359 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1360 ticks += (3072 * 8000) * (cycle_timer >> 25);
1361
1362 return ticks;
1363}
1364
1365/*
1366 * Some controllers exhibit one or more of the following bugs when updating the
1367 * iso cycle timer register:
1368 * - When the lowest six bits are wrapping around to zero, a read that happens
1369 * at the same time will return garbage in the lowest ten bits.
1370 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1371 * not incremented for about 60 ns.
1372 * - Occasionally, the entire register reads zero.
1373 *
1374 * To catch these, we read the register three times and ensure that the
1375 * difference between each two consecutive reads is approximately the same, i.e.
1376 * less than twice the other. Furthermore, any negative difference indicates an
1377 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1378 * execute, so we have enough precision to compute the ratio of the differences.)
1379 */
1380static u32 get_cycle_time(struct fw_ohci *ohci)
1381{
1382 u32 c0, c1, c2;
1383 u32 t0, t1, t2;
1384 s32 diff01, diff12;
1385 int i;
1386
1387 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1388
1389 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1390 i = 0;
1391 c1 = c2;
1392 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1393 do {
1394 c0 = c1;
1395 c1 = c2;
1396 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1397 t0 = cycle_timer_ticks(c0);
1398 t1 = cycle_timer_ticks(c1);
1399 t2 = cycle_timer_ticks(c2);
1400 diff01 = t1 - t0;
1401 diff12 = t2 - t1;
1402 } while ((diff01 <= 0 || diff12 <= 0 ||
1403 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1404 && i++ < 20);
1405 }
1406
1407 return c2;
1408}
1409
1410/*
1411 * This function has to be called at least every 64 seconds. The bus_time
1412 * field stores not only the upper 25 bits of the BUS_TIME register but also
1413 * the most significant bit of the cycle timer in bit 6 so that we can detect
1414 * changes in this bit.
1415 */
1416static u32 update_bus_time(struct fw_ohci *ohci)
1417{
1418 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1419
1420 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1421 ohci->bus_time += 0x40;
1422
1423 return ohci->bus_time | cycle_time_seconds;
1424}
1425
ed568912
KH
1426static void bus_reset_tasklet(unsigned long data)
1427{
1428 struct fw_ohci *ohci = (struct fw_ohci *)data;
e636fe25 1429 int self_id_count, i, j, reg;
ed568912
KH
1430 int generation, new_generation;
1431 unsigned long flags;
4eaff7d6
SR
1432 void *free_rom = NULL;
1433 dma_addr_t free_rom_bus = 0;
4ffb7a6a 1434 bool is_new_root;
ed568912
KH
1435
1436 reg = reg_read(ohci, OHCI1394_NodeID);
1437 if (!(reg & OHCI1394_NodeID_idValid)) {
02ff8f8e 1438 fw_notify("node ID not valid, new bus reset in progress\n");
ed568912
KH
1439 return;
1440 }
02ff8f8e
SR
1441 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1442 fw_notify("malconfigured bus\n");
1443 return;
1444 }
1445 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1446 OHCI1394_NodeID_nodeNumber);
ed568912 1447
4ffb7a6a
CL
1448 is_new_root = (reg & OHCI1394_NodeID_root) != 0;
1449 if (!(ohci->is_root && is_new_root))
1450 reg_write(ohci, OHCI1394_LinkControlSet,
1451 OHCI1394_LinkControl_cycleMaster);
1452 ohci->is_root = is_new_root;
1453
c8a9a498
SR
1454 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1455 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1456 fw_notify("inconsistent self IDs\n");
1457 return;
1458 }
c781c06d
KH
1459 /*
1460 * The count in the SelfIDCount register is the number of
ed568912
KH
1461 * bytes in the self ID receive buffer. Since we also receive
1462 * the inverted quadlets and a header quadlet, we shift one
c781c06d
KH
1463 * bit extra to get the actual number of self IDs.
1464 */
928ec5f1
SR
1465 self_id_count = (reg >> 3) & 0xff;
1466 if (self_id_count == 0 || self_id_count > 252) {
016bf3df
SR
1467 fw_notify("inconsistent self IDs\n");
1468 return;
1469 }
11bf20ad 1470 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
ee71c2f9 1471 rmb();
ed568912
KH
1472
1473 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
c8a9a498
SR
1474 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1475 fw_notify("inconsistent self IDs\n");
1476 return;
1477 }
11bf20ad
SR
1478 ohci->self_id_buffer[j] =
1479 cond_le32_to_cpu(ohci->self_id_cpu[i]);
ed568912 1480 }
ee71c2f9 1481 rmb();
ed568912 1482
c781c06d
KH
1483 /*
1484 * Check the consistency of the self IDs we just read. The
ed568912
KH
1485 * problem we face is that a new bus reset can start while we
1486 * read out the self IDs from the DMA buffer. If this happens,
1487 * the DMA buffer will be overwritten with new self IDs and we
1488 * will read out inconsistent data. The OHCI specification
1489 * (section 11.2) recommends a technique similar to
1490 * linux/seqlock.h, where we remember the generation of the
1491 * self IDs in the buffer before reading them out and compare
1492 * it to the current generation after reading them out. If
1493 * the two generations match we know we have a consistent set
c781c06d
KH
1494 * of self IDs.
1495 */
ed568912
KH
1496
1497 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1498 if (new_generation != generation) {
1499 fw_notify("recursive bus reset detected, "
1500 "discarding self ids\n");
1501 return;
1502 }
1503
1504 /* FIXME: Document how the locking works. */
1505 spin_lock_irqsave(&ohci->lock, flags);
1506
1507 ohci->generation = generation;
f319b6a0
KH
1508 context_stop(&ohci->at_request_ctx);
1509 context_stop(&ohci->at_response_ctx);
ed568912
KH
1510 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1511
4a635593 1512 if (ohci->quirks & QUIRK_RESET_PACKET)
d34316a4
SR
1513 ohci->request_generation = generation;
1514
c781c06d
KH
1515 /*
1516 * This next bit is unrelated to the AT context stuff but we
ed568912
KH
1517 * have to do it under the spinlock also. If a new config rom
1518 * was set up before this reset, the old one is now no longer
1519 * in use and we can free it. Update the config rom pointers
1520 * to point to the current config rom and clear the
c781c06d
KH
1521 * next_config_rom pointer so a new udpate can take place.
1522 */
ed568912
KH
1523
1524 if (ohci->next_config_rom != NULL) {
0bd243c4
KH
1525 if (ohci->next_config_rom != ohci->config_rom) {
1526 free_rom = ohci->config_rom;
1527 free_rom_bus = ohci->config_rom_bus;
1528 }
ed568912
KH
1529 ohci->config_rom = ohci->next_config_rom;
1530 ohci->config_rom_bus = ohci->next_config_rom_bus;
1531 ohci->next_config_rom = NULL;
1532
c781c06d
KH
1533 /*
1534 * Restore config_rom image and manually update
ed568912
KH
1535 * config_rom registers. Writing the header quadlet
1536 * will indicate that the config rom is ready, so we
c781c06d
KH
1537 * do that last.
1538 */
ed568912
KH
1539 reg_write(ohci, OHCI1394_BusOptions,
1540 be32_to_cpu(ohci->config_rom[2]));
8e85973e
SR
1541 ohci->config_rom[0] = ohci->next_header;
1542 reg_write(ohci, OHCI1394_ConfigROMhdr,
1543 be32_to_cpu(ohci->next_header));
ed568912
KH
1544 }
1545
080de8c2
SR
1546#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1547 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1548 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1549#endif
1550
ed568912
KH
1551 spin_unlock_irqrestore(&ohci->lock, flags);
1552
4eaff7d6
SR
1553 if (free_rom)
1554 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1555 free_rom, free_rom_bus);
1556
08ddb2f4
SR
1557 log_selfids(ohci->node_id, generation,
1558 self_id_count, ohci->self_id_buffer);
ad3c0fe8 1559
e636fe25 1560 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
c8a94ded
SR
1561 self_id_count, ohci->self_id_buffer,
1562 ohci->csr_state_setclear_abdicate);
1563 ohci->csr_state_setclear_abdicate = false;
ed568912
KH
1564}
1565
1566static irqreturn_t irq_handler(int irq, void *data)
1567{
1568 struct fw_ohci *ohci = data;
168cf9af 1569 u32 event, iso_event;
ed568912
KH
1570 int i;
1571
1572 event = reg_read(ohci, OHCI1394_IntEventClear);
1573
a515958d 1574 if (!event || !~event)
ed568912
KH
1575 return IRQ_NONE;
1576
a007bb85
SR
1577 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1578 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
ad3c0fe8 1579 log_irqs(event);
ed568912
KH
1580
1581 if (event & OHCI1394_selfIDComplete)
1582 tasklet_schedule(&ohci->bus_reset_tasklet);
1583
1584 if (event & OHCI1394_RQPkt)
1585 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1586
1587 if (event & OHCI1394_RSPkt)
1588 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1589
1590 if (event & OHCI1394_reqTxComplete)
1591 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1592
1593 if (event & OHCI1394_respTxComplete)
1594 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1595
c889475f 1596 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
ed568912
KH
1597 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1598
1599 while (iso_event) {
1600 i = ffs(iso_event) - 1;
30200739 1601 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
ed568912
KH
1602 iso_event &= ~(1 << i);
1603 }
1604
c889475f 1605 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
ed568912
KH
1606 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1607
1608 while (iso_event) {
1609 i = ffs(iso_event) - 1;
30200739 1610 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
ed568912
KH
1611 iso_event &= ~(1 << i);
1612 }
1613
75f7832e
JW
1614 if (unlikely(event & OHCI1394_regAccessFail))
1615 fw_error("Register access failure - "
1616 "please notify linux1394-devel@lists.sf.net\n");
1617
e524f616
SR
1618 if (unlikely(event & OHCI1394_postedWriteErr))
1619 fw_error("PCI posted write error\n");
1620
bb9f2206
SR
1621 if (unlikely(event & OHCI1394_cycleTooLong)) {
1622 if (printk_ratelimit())
1623 fw_notify("isochronous cycle too long\n");
1624 reg_write(ohci, OHCI1394_LinkControlSet,
1625 OHCI1394_LinkControl_cycleMaster);
1626 }
1627
5ed1f321
JF
1628 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1629 /*
1630 * We need to clear this event bit in order to make
1631 * cycleMatch isochronous I/O work. In theory we should
1632 * stop active cycleMatch iso contexts now and restart
1633 * them at least two cycles later. (FIXME?)
1634 */
1635 if (printk_ratelimit())
1636 fw_notify("isochronous cycle inconsistent\n");
1637 }
1638
a48777e0
CL
1639 if (event & OHCI1394_cycle64Seconds) {
1640 spin_lock(&ohci->lock);
1641 update_bus_time(ohci);
1642 spin_unlock(&ohci->lock);
1643 }
1644
ed568912
KH
1645 return IRQ_HANDLED;
1646}
1647
2aef469a
KH
1648static int software_reset(struct fw_ohci *ohci)
1649{
1650 int i;
1651
1652 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1653
1654 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1655 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1656 OHCI1394_HCControl_softReset) == 0)
1657 return 0;
1658 msleep(1);
1659 }
1660
1661 return -EBUSY;
1662}
1663
8e85973e
SR
1664static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1665{
1666 size_t size = length * 4;
1667
1668 memcpy(dest, src, size);
1669 if (size < CONFIG_ROM_SIZE)
1670 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1671}
1672
925e7a65
CL
1673static int configure_1394a_enhancements(struct fw_ohci *ohci)
1674{
1675 bool enable_1394a;
35d999b1 1676 int ret, clear, set, offset;
925e7a65
CL
1677
1678 /* Check if the driver should configure link and PHY. */
1679 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
1680 OHCI1394_HCControl_programPhyEnable))
1681 return 0;
1682
1683 /* Paranoia: check whether the PHY supports 1394a, too. */
1684 enable_1394a = false;
35d999b1
SR
1685 ret = read_phy_reg(ohci, 2);
1686 if (ret < 0)
1687 return ret;
1688 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
1689 ret = read_paged_phy_reg(ohci, 1, 8);
1690 if (ret < 0)
1691 return ret;
1692 if (ret >= 1)
925e7a65
CL
1693 enable_1394a = true;
1694 }
1695
1696 if (ohci->quirks & QUIRK_NO_1394A)
1697 enable_1394a = false;
1698
1699 /* Configure PHY and link consistently. */
1700 if (enable_1394a) {
1701 clear = 0;
1702 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1703 } else {
1704 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1705 set = 0;
1706 }
02d37bed 1707 ret = update_phy_reg(ohci, 5, clear, set);
35d999b1
SR
1708 if (ret < 0)
1709 return ret;
925e7a65
CL
1710
1711 if (enable_1394a)
1712 offset = OHCI1394_HCControlSet;
1713 else
1714 offset = OHCI1394_HCControlClear;
1715 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
1716
1717 /* Clean up: configuration has been taken care of. */
1718 reg_write(ohci, OHCI1394_HCControlClear,
1719 OHCI1394_HCControl_programPhyEnable);
1720
1721 return 0;
1722}
1723
8e85973e
SR
1724static int ohci_enable(struct fw_card *card,
1725 const __be32 *config_rom, size_t length)
ed568912
KH
1726{
1727 struct fw_ohci *ohci = fw_ohci(card);
1728 struct pci_dev *dev = to_pci_dev(card->device);
e91b2787 1729 u32 lps, seconds, version, irqs;
35d999b1 1730 int i, ret;
ed568912 1731
2aef469a
KH
1732 if (software_reset(ohci)) {
1733 fw_error("Failed to reset ohci card.\n");
1734 return -EBUSY;
1735 }
1736
1737 /*
1738 * Now enable LPS, which we need in order to start accessing
1739 * most of the registers. In fact, on some cards (ALI M5251),
1740 * accessing registers in the SClk domain without LPS enabled
1741 * will lock up the machine. Wait 50msec to make sure we have
02214724
JW
1742 * full link enabled. However, with some cards (well, at least
1743 * a JMicron PCIe card), we have to try again sometimes.
2aef469a
KH
1744 */
1745 reg_write(ohci, OHCI1394_HCControlSet,
1746 OHCI1394_HCControl_LPS |
1747 OHCI1394_HCControl_postedWriteEnable);
1748 flush_writes(ohci);
02214724
JW
1749
1750 for (lps = 0, i = 0; !lps && i < 3; i++) {
1751 msleep(50);
1752 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1753 OHCI1394_HCControl_LPS;
1754 }
1755
1756 if (!lps) {
1757 fw_error("Failed to set Link Power Status\n");
1758 return -EIO;
1759 }
2aef469a
KH
1760
1761 reg_write(ohci, OHCI1394_HCControlClear,
1762 OHCI1394_HCControl_noByteSwapData);
1763
affc9c24 1764 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
2aef469a
KH
1765 reg_write(ohci, OHCI1394_LinkControlSet,
1766 OHCI1394_LinkControl_rcvSelfID |
bf54e146 1767 OHCI1394_LinkControl_rcvPhyPkt |
2aef469a
KH
1768 OHCI1394_LinkControl_cycleTimerEnable |
1769 OHCI1394_LinkControl_cycleMaster);
1770
1771 reg_write(ohci, OHCI1394_ATRetries,
1772 OHCI1394_MAX_AT_REQ_RETRIES |
1773 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
27a2329f
CL
1774 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
1775 (200 << 16));
2aef469a 1776
a48777e0
CL
1777 seconds = lower_32_bits(get_seconds());
1778 reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
1779 ohci->bus_time = seconds & ~0x3f;
1780
e91b2787
CL
1781 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
1782 if (version >= OHCI_VERSION_1_1) {
1783 reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
1784 0xfffffffe);
db3c9cc1 1785 card->broadcast_channel_auto_allocated = true;
e91b2787
CL
1786 }
1787
a1a1132b
CL
1788 /* Get implemented bits of the priority arbitration request counter. */
1789 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
1790 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
1791 reg_write(ohci, OHCI1394_FairnessControl, 0);
db3c9cc1 1792 card->priority_budget_implemented = ohci->pri_req_max != 0;
a1a1132b 1793
2aef469a
KH
1794 ar_context_run(&ohci->ar_request_ctx);
1795 ar_context_run(&ohci->ar_response_ctx);
1796
2aef469a
KH
1797 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1798 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1799 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2aef469a 1800
35d999b1
SR
1801 ret = configure_1394a_enhancements(ohci);
1802 if (ret < 0)
1803 return ret;
925e7a65 1804
2aef469a 1805 /* Activate link_on bit and contender bit in our self ID packets.*/
35d999b1
SR
1806 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
1807 if (ret < 0)
1808 return ret;
2aef469a 1809
c781c06d
KH
1810 /*
1811 * When the link is not yet enabled, the atomic config rom
ed568912
KH
1812 * update mechanism described below in ohci_set_config_rom()
1813 * is not active. We have to update ConfigRomHeader and
1814 * BusOptions manually, and the write to ConfigROMmap takes
1815 * effect immediately. We tie this to the enabling of the
1816 * link, so we have a valid config rom before enabling - the
1817 * OHCI requires that ConfigROMhdr and BusOptions have valid
1818 * values before enabling.
1819 *
1820 * However, when the ConfigROMmap is written, some controllers
1821 * always read back quadlets 0 and 2 from the config rom to
1822 * the ConfigRomHeader and BusOptions registers on bus reset.
1823 * They shouldn't do that in this initial case where the link
1824 * isn't enabled. This means we have to use the same
1825 * workaround here, setting the bus header to 0 and then write
1826 * the right values in the bus reset tasklet.
1827 */
1828
0bd243c4
KH
1829 if (config_rom) {
1830 ohci->next_config_rom =
1831 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1832 &ohci->next_config_rom_bus,
1833 GFP_KERNEL);
1834 if (ohci->next_config_rom == NULL)
1835 return -ENOMEM;
ed568912 1836
8e85973e 1837 copy_config_rom(ohci->next_config_rom, config_rom, length);
0bd243c4
KH
1838 } else {
1839 /*
1840 * In the suspend case, config_rom is NULL, which
1841 * means that we just reuse the old config rom.
1842 */
1843 ohci->next_config_rom = ohci->config_rom;
1844 ohci->next_config_rom_bus = ohci->config_rom_bus;
1845 }
ed568912 1846
8e85973e 1847 ohci->next_header = ohci->next_config_rom[0];
ed568912
KH
1848 ohci->next_config_rom[0] = 0;
1849 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
0bd243c4
KH
1850 reg_write(ohci, OHCI1394_BusOptions,
1851 be32_to_cpu(ohci->next_config_rom[2]));
ed568912
KH
1852 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1853
1854 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1855
262444ee
CL
1856 if (!(ohci->quirks & QUIRK_NO_MSI))
1857 pci_enable_msi(dev);
ed568912 1858 if (request_irq(dev->irq, irq_handler,
262444ee
CL
1859 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
1860 ohci_driver_name, ohci)) {
1861 fw_error("Failed to allocate interrupt %d.\n", dev->irq);
1862 pci_disable_msi(dev);
ed568912
KH
1863 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1864 ohci->config_rom, ohci->config_rom_bus);
1865 return -EIO;
1866 }
1867
148c7866
SR
1868 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1869 OHCI1394_RQPkt | OHCI1394_RSPkt |
1870 OHCI1394_isochTx | OHCI1394_isochRx |
1871 OHCI1394_postedWriteErr |
1872 OHCI1394_selfIDComplete |
1873 OHCI1394_regAccessFail |
a48777e0 1874 OHCI1394_cycle64Seconds |
148c7866
SR
1875 OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
1876 OHCI1394_masterIntEnable;
1877 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1878 irqs |= OHCI1394_busReset;
1879 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
1880
ed568912
KH
1881 reg_write(ohci, OHCI1394_HCControlSet,
1882 OHCI1394_HCControl_linkEnable |
1883 OHCI1394_HCControl_BIBimageValid);
1884 flush_writes(ohci);
1885
02d37bed
SR
1886 /* We are ready to go, reset bus to finish initialization. */
1887 fw_schedule_bus_reset(&ohci->card, false, true);
ed568912
KH
1888
1889 return 0;
1890}
1891
53dca511 1892static int ohci_set_config_rom(struct fw_card *card,
8e85973e 1893 const __be32 *config_rom, size_t length)
ed568912
KH
1894{
1895 struct fw_ohci *ohci;
1896 unsigned long flags;
2dbd7d7e 1897 int ret = -EBUSY;
ed568912 1898 __be32 *next_config_rom;
f5101d58 1899 dma_addr_t uninitialized_var(next_config_rom_bus);
ed568912
KH
1900
1901 ohci = fw_ohci(card);
1902
c781c06d
KH
1903 /*
1904 * When the OHCI controller is enabled, the config rom update
ed568912
KH
1905 * mechanism is a bit tricky, but easy enough to use. See
1906 * section 5.5.6 in the OHCI specification.
1907 *
1908 * The OHCI controller caches the new config rom address in a
1909 * shadow register (ConfigROMmapNext) and needs a bus reset
1910 * for the changes to take place. When the bus reset is
1911 * detected, the controller loads the new values for the
1912 * ConfigRomHeader and BusOptions registers from the specified
1913 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1914 * shadow register. All automatically and atomically.
1915 *
1916 * Now, there's a twist to this story. The automatic load of
1917 * ConfigRomHeader and BusOptions doesn't honor the
1918 * noByteSwapData bit, so with a be32 config rom, the
1919 * controller will load be32 values in to these registers
1920 * during the atomic update, even on litte endian
1921 * architectures. The workaround we use is to put a 0 in the
1922 * header quadlet; 0 is endian agnostic and means that the
1923 * config rom isn't ready yet. In the bus reset tasklet we
1924 * then set up the real values for the two registers.
1925 *
1926 * We use ohci->lock to avoid racing with the code that sets
1927 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1928 */
1929
1930 next_config_rom =
1931 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1932 &next_config_rom_bus, GFP_KERNEL);
1933 if (next_config_rom == NULL)
1934 return -ENOMEM;
1935
1936 spin_lock_irqsave(&ohci->lock, flags);
1937
1938 if (ohci->next_config_rom == NULL) {
1939 ohci->next_config_rom = next_config_rom;
1940 ohci->next_config_rom_bus = next_config_rom_bus;
1941
8e85973e 1942 copy_config_rom(ohci->next_config_rom, config_rom, length);
ed568912
KH
1943
1944 ohci->next_header = config_rom[0];
1945 ohci->next_config_rom[0] = 0;
1946
1947 reg_write(ohci, OHCI1394_ConfigROMmap,
1948 ohci->next_config_rom_bus);
2dbd7d7e 1949 ret = 0;
ed568912
KH
1950 }
1951
1952 spin_unlock_irqrestore(&ohci->lock, flags);
1953
c781c06d
KH
1954 /*
1955 * Now initiate a bus reset to have the changes take
ed568912
KH
1956 * effect. We clean up the old config rom memory and DMA
1957 * mappings in the bus reset tasklet, since the OHCI
1958 * controller could need to access it before the bus reset
c781c06d
KH
1959 * takes effect.
1960 */
2dbd7d7e 1961 if (ret == 0)
02d37bed 1962 fw_schedule_bus_reset(&ohci->card, true, true);
4eaff7d6
SR
1963 else
1964 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1965 next_config_rom, next_config_rom_bus);
ed568912 1966
2dbd7d7e 1967 return ret;
ed568912
KH
1968}
1969
1970static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1971{
1972 struct fw_ohci *ohci = fw_ohci(card);
1973
1974 at_context_transmit(&ohci->at_request_ctx, packet);
1975}
1976
1977static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1978{
1979 struct fw_ohci *ohci = fw_ohci(card);
1980
1981 at_context_transmit(&ohci->at_response_ctx, packet);
1982}
1983
730c32f5
KH
1984static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1985{
1986 struct fw_ohci *ohci = fw_ohci(card);
f319b6a0
KH
1987 struct context *ctx = &ohci->at_request_ctx;
1988 struct driver_data *driver_data = packet->driver_data;
2dbd7d7e 1989 int ret = -ENOENT;
730c32f5 1990
f319b6a0 1991 tasklet_disable(&ctx->tasklet);
730c32f5 1992
f319b6a0
KH
1993 if (packet->ack != 0)
1994 goto out;
730c32f5 1995
19593ffd 1996 if (packet->payload_mapped)
1d1dc5e8
SR
1997 dma_unmap_single(ohci->card.device, packet->payload_bus,
1998 packet->payload_length, DMA_TO_DEVICE);
1999
ad3c0fe8 2000 log_ar_at_event('T', packet->speed, packet->header, 0x20);
f319b6a0
KH
2001 driver_data->packet = NULL;
2002 packet->ack = RCODE_CANCELLED;
2003 packet->callback(packet, &ohci->card, packet->ack);
2dbd7d7e 2004 ret = 0;
f319b6a0
KH
2005 out:
2006 tasklet_enable(&ctx->tasklet);
730c32f5 2007
2dbd7d7e 2008 return ret;
730c32f5
KH
2009}
2010
53dca511
SR
2011static int ohci_enable_phys_dma(struct fw_card *card,
2012 int node_id, int generation)
ed568912 2013{
080de8c2
SR
2014#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
2015 return 0;
2016#else
ed568912
KH
2017 struct fw_ohci *ohci = fw_ohci(card);
2018 unsigned long flags;
2dbd7d7e 2019 int n, ret = 0;
ed568912 2020
c781c06d
KH
2021 /*
2022 * FIXME: Make sure this bitmask is cleared when we clear the busReset
2023 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
2024 */
ed568912
KH
2025
2026 spin_lock_irqsave(&ohci->lock, flags);
2027
2028 if (ohci->generation != generation) {
2dbd7d7e 2029 ret = -ESTALE;
ed568912
KH
2030 goto out;
2031 }
2032
c781c06d
KH
2033 /*
2034 * Note, if the node ID contains a non-local bus ID, physical DMA is
2035 * enabled for _all_ nodes on remote buses.
2036 */
907293d7
SR
2037
2038 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
2039 if (n < 32)
2040 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
2041 else
2042 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2043
ed568912 2044 flush_writes(ohci);
ed568912 2045 out:
6cad95fe 2046 spin_unlock_irqrestore(&ohci->lock, flags);
2dbd7d7e
SR
2047
2048 return ret;
080de8c2 2049#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
ed568912 2050}
373b2edd 2051
0fcff4e3 2052static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
60d32970
CL
2053{
2054 struct fw_ohci *ohci = fw_ohci(card);
a48777e0
CL
2055 unsigned long flags;
2056 u32 value;
60d32970
CL
2057
2058 switch (csr_offset) {
4ffb7a6a
CL
2059 case CSR_STATE_CLEAR:
2060 case CSR_STATE_SET:
4ffb7a6a
CL
2061 if (ohci->is_root &&
2062 (reg_read(ohci, OHCI1394_LinkControlSet) &
2063 OHCI1394_LinkControl_cycleMaster))
c8a94ded 2064 value = CSR_STATE_BIT_CMSTR;
4ffb7a6a 2065 else
c8a94ded
SR
2066 value = 0;
2067 if (ohci->csr_state_setclear_abdicate)
2068 value |= CSR_STATE_BIT_ABDICATE;
2069
2070 return value;
4ffb7a6a 2071
506f1a31
CL
2072 case CSR_NODE_IDS:
2073 return reg_read(ohci, OHCI1394_NodeID) << 16;
2074
60d32970
CL
2075 case CSR_CYCLE_TIME:
2076 return get_cycle_time(ohci);
2077
a48777e0
CL
2078 case CSR_BUS_TIME:
2079 /*
2080 * We might be called just after the cycle timer has wrapped
2081 * around but just before the cycle64Seconds handler, so we
2082 * better check here, too, if the bus time needs to be updated.
2083 */
2084 spin_lock_irqsave(&ohci->lock, flags);
2085 value = update_bus_time(ohci);
2086 spin_unlock_irqrestore(&ohci->lock, flags);
2087 return value;
2088
27a2329f
CL
2089 case CSR_BUSY_TIMEOUT:
2090 value = reg_read(ohci, OHCI1394_ATRetries);
2091 return (value >> 4) & 0x0ffff00f;
2092
a1a1132b
CL
2093 case CSR_PRIORITY_BUDGET:
2094 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2095 (ohci->pri_req_max << 8);
2096
60d32970
CL
2097 default:
2098 WARN_ON(1);
2099 return 0;
2100 }
2101}
2102
0fcff4e3 2103static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
506f1a31
CL
2104{
2105 struct fw_ohci *ohci = fw_ohci(card);
a48777e0 2106 unsigned long flags;
506f1a31
CL
2107
2108 switch (csr_offset) {
4ffb7a6a 2109 case CSR_STATE_CLEAR:
4ffb7a6a
CL
2110 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2111 reg_write(ohci, OHCI1394_LinkControlClear,
2112 OHCI1394_LinkControl_cycleMaster);
2113 flush_writes(ohci);
2114 }
c8a94ded
SR
2115 if (value & CSR_STATE_BIT_ABDICATE)
2116 ohci->csr_state_setclear_abdicate = false;
4ffb7a6a
CL
2117 break;
2118
2119 case CSR_STATE_SET:
2120 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2121 reg_write(ohci, OHCI1394_LinkControlSet,
2122 OHCI1394_LinkControl_cycleMaster);
2123 flush_writes(ohci);
2124 }
c8a94ded
SR
2125 if (value & CSR_STATE_BIT_ABDICATE)
2126 ohci->csr_state_setclear_abdicate = true;
4ffb7a6a
CL
2127 break;
2128
506f1a31
CL
2129 case CSR_NODE_IDS:
2130 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2131 flush_writes(ohci);
2132 break;
2133
9ab5071c
CL
2134 case CSR_CYCLE_TIME:
2135 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2136 reg_write(ohci, OHCI1394_IntEventSet,
2137 OHCI1394_cycleInconsistent);
2138 flush_writes(ohci);
2139 break;
2140
a48777e0
CL
2141 case CSR_BUS_TIME:
2142 spin_lock_irqsave(&ohci->lock, flags);
2143 ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
2144 spin_unlock_irqrestore(&ohci->lock, flags);
2145 break;
2146
27a2329f
CL
2147 case CSR_BUSY_TIMEOUT:
2148 value = (value & 0xf) | ((value & 0xf) << 4) |
2149 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2150 reg_write(ohci, OHCI1394_ATRetries, value);
2151 flush_writes(ohci);
2152 break;
2153
a1a1132b
CL
2154 case CSR_PRIORITY_BUDGET:
2155 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2156 flush_writes(ohci);
2157 break;
2158
506f1a31
CL
2159 default:
2160 WARN_ON(1);
2161 break;
2162 }
2163}
2164
1aa292bb
DM
2165static void copy_iso_headers(struct iso_context *ctx, void *p)
2166{
2167 int i = ctx->header_length;
2168
2169 if (i + ctx->base.header_size > PAGE_SIZE)
2170 return;
2171
2172 /*
2173 * The iso header is byteswapped to little endian by
2174 * the controller, but the remaining header quadlets
2175 * are big endian. We want to present all the headers
2176 * as big endian, so we have to swap the first quadlet.
2177 */
2178 if (ctx->base.header_size > 0)
2179 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
2180 if (ctx->base.header_size > 4)
2181 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
2182 if (ctx->base.header_size > 8)
2183 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
2184 ctx->header_length += ctx->base.header_size;
2185}
2186
a186b4a6
JW
2187static int handle_ir_packet_per_buffer(struct context *context,
2188 struct descriptor *d,
2189 struct descriptor *last)
2190{
2191 struct iso_context *ctx =
2192 container_of(context, struct iso_context, context);
bcee893c 2193 struct descriptor *pd;
a186b4a6 2194 __le32 *ir_header;
bcee893c 2195 void *p;
a186b4a6 2196
bcee893c
DM
2197 for (pd = d; pd <= last; pd++) {
2198 if (pd->transfer_status)
2199 break;
2200 }
2201 if (pd > last)
a186b4a6
JW
2202 /* Descriptor(s) not done yet, stop iteration */
2203 return 0;
2204
1aa292bb
DM
2205 p = last + 1;
2206 copy_iso_headers(ctx, p);
a186b4a6 2207
bcee893c
DM
2208 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
2209 ir_header = (__le32 *) p;
a186b4a6
JW
2210 ctx->base.callback(&ctx->base,
2211 le32_to_cpu(ir_header[0]) & 0xffff,
2212 ctx->header_length, ctx->header,
2213 ctx->base.callback_data);
2214 ctx->header_length = 0;
2215 }
2216
a186b4a6
JW
2217 return 1;
2218}
2219
30200739
KH
2220static int handle_it_packet(struct context *context,
2221 struct descriptor *d,
2222 struct descriptor *last)
ed568912 2223{
30200739
KH
2224 struct iso_context *ctx =
2225 container_of(context, struct iso_context, context);
31769cef
JF
2226 int i;
2227 struct descriptor *pd;
373b2edd 2228
31769cef
JF
2229 for (pd = d; pd <= last; pd++)
2230 if (pd->transfer_status)
2231 break;
2232 if (pd > last)
2233 /* Descriptor(s) not done yet, stop iteration */
30200739
KH
2234 return 0;
2235
31769cef
JF
2236 i = ctx->header_length;
2237 if (i + 4 < PAGE_SIZE) {
2238 /* Present this value as big-endian to match the receive code */
2239 *(__be32 *)(ctx->header + i) = cpu_to_be32(
2240 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2241 le16_to_cpu(pd->res_count));
2242 ctx->header_length += 4;
2243 }
2244 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
9b32d5f3 2245 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
31769cef
JF
2246 ctx->header_length, ctx->header,
2247 ctx->base.callback_data);
2248 ctx->header_length = 0;
2249 }
30200739 2250 return 1;
ed568912
KH
2251}
2252
53dca511 2253static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
4817ed24 2254 int type, int channel, size_t header_size)
ed568912
KH
2255{
2256 struct fw_ohci *ohci = fw_ohci(card);
2257 struct iso_context *ctx, *list;
30200739 2258 descriptor_callback_t callback;
4817ed24 2259 u64 *channels, dont_care = ~0ULL;
295e3feb 2260 u32 *mask, regs;
ed568912 2261 unsigned long flags;
2dbd7d7e 2262 int index, ret = -ENOMEM;
ed568912
KH
2263
2264 if (type == FW_ISO_CONTEXT_TRANSMIT) {
4817ed24 2265 channels = &dont_care;
ed568912
KH
2266 mask = &ohci->it_context_mask;
2267 list = ohci->it_context_list;
30200739 2268 callback = handle_it_packet;
ed568912 2269 } else {
4817ed24 2270 channels = &ohci->ir_context_channels;
373b2edd
SR
2271 mask = &ohci->ir_context_mask;
2272 list = ohci->ir_context_list;
6498ba04 2273 callback = handle_ir_packet_per_buffer;
ed568912
KH
2274 }
2275
2276 spin_lock_irqsave(&ohci->lock, flags);
4817ed24
SR
2277 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2278 if (index >= 0) {
2279 *channels &= ~(1ULL << channel);
ed568912 2280 *mask &= ~(1 << index);
4817ed24 2281 }
ed568912
KH
2282 spin_unlock_irqrestore(&ohci->lock, flags);
2283
2284 if (index < 0)
2285 return ERR_PTR(-EBUSY);
2286
373b2edd
SR
2287 if (type == FW_ISO_CONTEXT_TRANSMIT)
2288 regs = OHCI1394_IsoXmitContextBase(index);
2289 else
2290 regs = OHCI1394_IsoRcvContextBase(index);
2291
ed568912 2292 ctx = &list[index];
2d826cc5 2293 memset(ctx, 0, sizeof(*ctx));
9b32d5f3
KH
2294 ctx->header_length = 0;
2295 ctx->header = (void *) __get_free_page(GFP_KERNEL);
2296 if (ctx->header == NULL)
2297 goto out;
2298
2dbd7d7e
SR
2299 ret = context_init(&ctx->context, ohci, regs, callback);
2300 if (ret < 0)
9b32d5f3 2301 goto out_with_header;
ed568912
KH
2302
2303 return &ctx->base;
9b32d5f3
KH
2304
2305 out_with_header:
2306 free_page((unsigned long)ctx->header);
2307 out:
2308 spin_lock_irqsave(&ohci->lock, flags);
2309 *mask |= 1 << index;
2310 spin_unlock_irqrestore(&ohci->lock, flags);
2311
2dbd7d7e 2312 return ERR_PTR(ret);
ed568912
KH
2313}
2314
eb0306ea
KH
2315static int ohci_start_iso(struct fw_iso_context *base,
2316 s32 cycle, u32 sync, u32 tags)
ed568912 2317{
373b2edd 2318 struct iso_context *ctx = container_of(base, struct iso_context, base);
30200739 2319 struct fw_ohci *ohci = ctx->context.ohci;
8a2f7d93 2320 u32 control, match;
ed568912
KH
2321 int index;
2322
295e3feb
KH
2323 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2324 index = ctx - ohci->it_context_list;
8a2f7d93
KH
2325 match = 0;
2326 if (cycle >= 0)
2327 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
295e3feb 2328 (cycle & 0x7fff) << 16;
21efb3cf 2329
295e3feb
KH
2330 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2331 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
8a2f7d93 2332 context_run(&ctx->context, match);
295e3feb
KH
2333 } else {
2334 index = ctx - ohci->ir_context_list;
a186b4a6 2335 control = IR_CONTEXT_ISOCH_HEADER;
8a2f7d93
KH
2336 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2337 if (cycle >= 0) {
2338 match |= (cycle & 0x07fff) << 12;
2339 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2340 }
ed568912 2341
295e3feb
KH
2342 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2343 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
a77754a7 2344 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
8a2f7d93 2345 context_run(&ctx->context, control);
295e3feb 2346 }
ed568912
KH
2347
2348 return 0;
2349}
2350
b8295668
KH
2351static int ohci_stop_iso(struct fw_iso_context *base)
2352{
2353 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 2354 struct iso_context *ctx = container_of(base, struct iso_context, base);
b8295668
KH
2355 int index;
2356
2357 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2358 index = ctx - ohci->it_context_list;
2359 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
2360 } else {
2361 index = ctx - ohci->ir_context_list;
2362 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
2363 }
2364 flush_writes(ohci);
2365 context_stop(&ctx->context);
2366
2367 return 0;
2368}
2369
ed568912
KH
2370static void ohci_free_iso_context(struct fw_iso_context *base)
2371{
2372 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 2373 struct iso_context *ctx = container_of(base, struct iso_context, base);
ed568912
KH
2374 unsigned long flags;
2375 int index;
2376
b8295668
KH
2377 ohci_stop_iso(base);
2378 context_release(&ctx->context);
9b32d5f3 2379 free_page((unsigned long)ctx->header);
b8295668 2380
ed568912
KH
2381 spin_lock_irqsave(&ohci->lock, flags);
2382
2383 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2384 index = ctx - ohci->it_context_list;
ed568912
KH
2385 ohci->it_context_mask |= 1 << index;
2386 } else {
2387 index = ctx - ohci->ir_context_list;
ed568912 2388 ohci->ir_context_mask |= 1 << index;
4817ed24 2389 ohci->ir_context_channels |= 1ULL << base->channel;
ed568912 2390 }
ed568912
KH
2391
2392 spin_unlock_irqrestore(&ohci->lock, flags);
2393}
2394
53dca511
SR
2395static int ohci_queue_iso_transmit(struct fw_iso_context *base,
2396 struct fw_iso_packet *packet,
2397 struct fw_iso_buffer *buffer,
2398 unsigned long payload)
ed568912 2399{
373b2edd 2400 struct iso_context *ctx = container_of(base, struct iso_context, base);
30200739 2401 struct descriptor *d, *last, *pd;
ed568912
KH
2402 struct fw_iso_packet *p;
2403 __le32 *header;
9aad8125 2404 dma_addr_t d_bus, page_bus;
ed568912
KH
2405 u32 z, header_z, payload_z, irq;
2406 u32 payload_index, payload_end_index, next_page_index;
30200739 2407 int page, end_page, i, length, offset;
ed568912 2408
ed568912 2409 p = packet;
9aad8125 2410 payload_index = payload;
ed568912
KH
2411
2412 if (p->skip)
2413 z = 1;
2414 else
2415 z = 2;
2416 if (p->header_length > 0)
2417 z++;
2418
2419 /* Determine the first page the payload isn't contained in. */
2420 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2421 if (p->payload_length > 0)
2422 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2423 else
2424 payload_z = 0;
2425
2426 z += payload_z;
2427
2428 /* Get header size in number of descriptors. */
2d826cc5 2429 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
ed568912 2430
30200739
KH
2431 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2432 if (d == NULL)
2433 return -ENOMEM;
ed568912
KH
2434
2435 if (!p->skip) {
a77754a7 2436 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
ed568912 2437 d[0].req_count = cpu_to_le16(8);
7f51a100
CL
2438 /*
2439 * Link the skip address to this descriptor itself. This causes
2440 * a context to skip a cycle whenever lost cycles or FIFO
2441 * overruns occur, without dropping the data. The application
2442 * should then decide whether this is an error condition or not.
2443 * FIXME: Make the context's cycle-lost behaviour configurable?
2444 */
2445 d[0].branch_address = cpu_to_le32(d_bus | z);
ed568912
KH
2446
2447 header = (__le32 *) &d[1];
a77754a7
KH
2448 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2449 IT_HEADER_TAG(p->tag) |
2450 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2451 IT_HEADER_CHANNEL(ctx->base.channel) |
2452 IT_HEADER_SPEED(ctx->base.speed));
ed568912 2453 header[1] =
a77754a7 2454 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
ed568912
KH
2455 p->payload_length));
2456 }
2457
2458 if (p->header_length > 0) {
2459 d[2].req_count = cpu_to_le16(p->header_length);
2d826cc5 2460 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
ed568912
KH
2461 memcpy(&d[z], p->header, p->header_length);
2462 }
2463
2464 pd = d + z - payload_z;
2465 payload_end_index = payload_index + p->payload_length;
2466 for (i = 0; i < payload_z; i++) {
2467 page = payload_index >> PAGE_SHIFT;
2468 offset = payload_index & ~PAGE_MASK;
2469 next_page_index = (page + 1) << PAGE_SHIFT;
2470 length =
2471 min(next_page_index, payload_end_index) - payload_index;
2472 pd[i].req_count = cpu_to_le16(length);
9aad8125
KH
2473
2474 page_bus = page_private(buffer->pages[page]);
2475 pd[i].data_address = cpu_to_le32(page_bus + offset);
ed568912
KH
2476
2477 payload_index += length;
2478 }
2479
ed568912 2480 if (p->interrupt)
a77754a7 2481 irq = DESCRIPTOR_IRQ_ALWAYS;
ed568912 2482 else
a77754a7 2483 irq = DESCRIPTOR_NO_IRQ;
ed568912 2484
30200739 2485 last = z == 2 ? d : d + z - 1;
a77754a7
KH
2486 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2487 DESCRIPTOR_STATUS |
2488 DESCRIPTOR_BRANCH_ALWAYS |
cbb59da7 2489 irq);
ed568912 2490
30200739 2491 context_append(&ctx->context, d, z, header_z);
ed568912
KH
2492
2493 return 0;
2494}
373b2edd 2495
53dca511
SR
2496static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2497 struct fw_iso_packet *packet,
2498 struct fw_iso_buffer *buffer,
2499 unsigned long payload)
a186b4a6
JW
2500{
2501 struct iso_context *ctx = container_of(base, struct iso_context, base);
8c0c0cc2 2502 struct descriptor *d, *pd;
bcee893c 2503 struct fw_iso_packet *p = packet;
a186b4a6
JW
2504 dma_addr_t d_bus, page_bus;
2505 u32 z, header_z, rest;
bcee893c
DM
2506 int i, j, length;
2507 int page, offset, packet_count, header_size, payload_per_buffer;
a186b4a6
JW
2508
2509 /*
1aa292bb
DM
2510 * The OHCI controller puts the isochronous header and trailer in the
2511 * buffer, so we need at least 8 bytes.
a186b4a6
JW
2512 */
2513 packet_count = p->header_length / ctx->base.header_size;
1aa292bb 2514 header_size = max(ctx->base.header_size, (size_t)8);
a186b4a6
JW
2515
2516 /* Get header size in number of descriptors. */
2517 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2518 page = payload >> PAGE_SHIFT;
2519 offset = payload & ~PAGE_MASK;
bcee893c 2520 payload_per_buffer = p->payload_length / packet_count;
a186b4a6
JW
2521
2522 for (i = 0; i < packet_count; i++) {
2523 /* d points to the header descriptor */
bcee893c 2524 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
a186b4a6 2525 d = context_get_descriptors(&ctx->context,
bcee893c 2526 z + header_z, &d_bus);
a186b4a6
JW
2527 if (d == NULL)
2528 return -ENOMEM;
2529
bcee893c
DM
2530 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2531 DESCRIPTOR_INPUT_MORE);
2532 if (p->skip && i == 0)
2533 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
a186b4a6
JW
2534 d->req_count = cpu_to_le16(header_size);
2535 d->res_count = d->req_count;
bcee893c 2536 d->transfer_status = 0;
a186b4a6
JW
2537 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2538
bcee893c 2539 rest = payload_per_buffer;
8c0c0cc2 2540 pd = d;
bcee893c 2541 for (j = 1; j < z; j++) {
8c0c0cc2 2542 pd++;
bcee893c
DM
2543 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2544 DESCRIPTOR_INPUT_MORE);
2545
2546 if (offset + rest < PAGE_SIZE)
2547 length = rest;
2548 else
2549 length = PAGE_SIZE - offset;
2550 pd->req_count = cpu_to_le16(length);
2551 pd->res_count = pd->req_count;
2552 pd->transfer_status = 0;
2553
2554 page_bus = page_private(buffer->pages[page]);
2555 pd->data_address = cpu_to_le32(page_bus + offset);
2556
2557 offset = (offset + length) & ~PAGE_MASK;
2558 rest -= length;
2559 if (offset == 0)
2560 page++;
2561 }
a186b4a6
JW
2562 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2563 DESCRIPTOR_INPUT_LAST |
2564 DESCRIPTOR_BRANCH_ALWAYS);
bcee893c 2565 if (p->interrupt && i == packet_count - 1)
a186b4a6
JW
2566 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2567
a186b4a6
JW
2568 context_append(&ctx->context, d, z, header_z);
2569 }
2570
2571 return 0;
2572}
2573
53dca511
SR
2574static int ohci_queue_iso(struct fw_iso_context *base,
2575 struct fw_iso_packet *packet,
2576 struct fw_iso_buffer *buffer,
2577 unsigned long payload)
295e3feb 2578{
e364cf4e 2579 struct iso_context *ctx = container_of(base, struct iso_context, base);
fe5ca634 2580 unsigned long flags;
2dbd7d7e 2581 int ret;
e364cf4e 2582
fe5ca634 2583 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
295e3feb 2584 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
2dbd7d7e 2585 ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
e364cf4e 2586 else
2dbd7d7e
SR
2587 ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
2588 buffer, payload);
fe5ca634
DM
2589 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2590
2dbd7d7e 2591 return ret;
295e3feb
KH
2592}
2593
21ebcd12 2594static const struct fw_card_driver ohci_driver = {
ed568912 2595 .enable = ohci_enable,
02d37bed 2596 .read_phy_reg = ohci_read_phy_reg,
ed568912
KH
2597 .update_phy_reg = ohci_update_phy_reg,
2598 .set_config_rom = ohci_set_config_rom,
2599 .send_request = ohci_send_request,
2600 .send_response = ohci_send_response,
730c32f5 2601 .cancel_packet = ohci_cancel_packet,
ed568912 2602 .enable_phys_dma = ohci_enable_phys_dma,
0fcff4e3
SR
2603 .read_csr = ohci_read_csr,
2604 .write_csr = ohci_write_csr,
ed568912
KH
2605
2606 .allocate_iso_context = ohci_allocate_iso_context,
2607 .free_iso_context = ohci_free_iso_context,
2608 .queue_iso = ohci_queue_iso,
69cdb726 2609 .start_iso = ohci_start_iso,
b8295668 2610 .stop_iso = ohci_stop_iso,
ed568912
KH
2611};
2612
ea8d006b 2613#ifdef CONFIG_PPC_PMAC
5da3dac8 2614static void pmac_ohci_on(struct pci_dev *dev)
2ed0f181 2615{
ea8d006b
SR
2616 if (machine_is(powermac)) {
2617 struct device_node *ofn = pci_device_to_OF_node(dev);
2618
2619 if (ofn) {
2620 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2621 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2622 }
2623 }
2ed0f181
SR
2624}
2625
5da3dac8 2626static void pmac_ohci_off(struct pci_dev *dev)
2ed0f181
SR
2627{
2628 if (machine_is(powermac)) {
2629 struct device_node *ofn = pci_device_to_OF_node(dev);
2630
2631 if (ofn) {
2632 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2633 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2634 }
2635 }
2636}
2637#else
5da3dac8
SR
2638static inline void pmac_ohci_on(struct pci_dev *dev) {}
2639static inline void pmac_ohci_off(struct pci_dev *dev) {}
ea8d006b
SR
2640#endif /* CONFIG_PPC_PMAC */
2641
53dca511
SR
2642static int __devinit pci_probe(struct pci_dev *dev,
2643 const struct pci_device_id *ent)
2ed0f181
SR
2644{
2645 struct fw_ohci *ohci;
54672386 2646 u32 bus_options, max_receive, link_speed, version, link_enh;
2ed0f181 2647 u64 guid;
6fdb2ee2 2648 int i, err, n_ir, n_it;
2ed0f181
SR
2649 size_t size;
2650
2d826cc5 2651 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
ed568912 2652 if (ohci == NULL) {
7007a076
SR
2653 err = -ENOMEM;
2654 goto fail;
ed568912
KH
2655 }
2656
2657 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2658
5da3dac8 2659 pmac_ohci_on(dev);
130d5496 2660
d79406dd
KH
2661 err = pci_enable_device(dev);
2662 if (err) {
7007a076 2663 fw_error("Failed to enable OHCI hardware\n");
bd7dee63 2664 goto fail_free;
ed568912
KH
2665 }
2666
2667 pci_set_master(dev);
2668 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2669 pci_set_drvdata(dev, ohci);
2670
2671 spin_lock_init(&ohci->lock);
02d37bed 2672 mutex_init(&ohci->phy_reg_mutex);
ed568912
KH
2673
2674 tasklet_init(&ohci->bus_reset_tasklet,
2675 bus_reset_tasklet, (unsigned long)ohci);
2676
d79406dd
KH
2677 err = pci_request_region(dev, 0, ohci_driver_name);
2678 if (err) {
ed568912 2679 fw_error("MMIO resource unavailable\n");
d79406dd 2680 goto fail_disable;
ed568912
KH
2681 }
2682
2683 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2684 if (ohci->registers == NULL) {
2685 fw_error("Failed to remap registers\n");
d79406dd
KH
2686 err = -ENXIO;
2687 goto fail_iomem;
ed568912
KH
2688 }
2689
4a635593
SR
2690 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
2691 if (ohci_quirks[i].vendor == dev->vendor &&
2692 (ohci_quirks[i].device == dev->device ||
2693 ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
2694 ohci->quirks = ohci_quirks[i].flags;
2695 break;
2696 }
3e9cc2f3
SR
2697 if (param_quirks)
2698 ohci->quirks = param_quirks;
b677532b 2699
54672386
CL
2700 /* TI OHCI-Lynx and compatible: set recommended configuration bits. */
2701 if (dev->vendor == PCI_VENDOR_ID_TI) {
2702 pci_read_config_dword(dev, PCI_CFG_TI_LinkEnh, &link_enh);
2703
2704 /* adjust latency of ATx FIFO: use 1.7 KB threshold */
2705 link_enh &= ~TI_LinkEnh_atx_thresh_mask;
2706 link_enh |= TI_LinkEnh_atx_thresh_1_7K;
2707
2708 /* use priority arbitration for asynchronous responses */
2709 link_enh |= TI_LinkEnh_enab_unfair;
2710
2711 /* required for aPhyEnhanceEnable to work */
2712 link_enh |= TI_LinkEnh_enab_accel;
2713
2714 pci_write_config_dword(dev, PCI_CFG_TI_LinkEnh, link_enh);
2715 }
2716
ed568912
KH
2717 ar_context_init(&ohci->ar_request_ctx, ohci,
2718 OHCI1394_AsReqRcvContextControlSet);
2719
2720 ar_context_init(&ohci->ar_response_ctx, ohci,
2721 OHCI1394_AsRspRcvContextControlSet);
2722
fe5ca634 2723 context_init(&ohci->at_request_ctx, ohci,
f319b6a0 2724 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
ed568912 2725
fe5ca634 2726 context_init(&ohci->at_response_ctx, ohci,
f319b6a0 2727 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
ed568912 2728
ed568912 2729 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
4802f16d
SR
2730 ohci->ir_context_channels = ~0ULL;
2731 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
ed568912 2732 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
6fdb2ee2
SR
2733 n_ir = hweight32(ohci->ir_context_mask);
2734 size = sizeof(struct iso_context) * n_ir;
4802f16d 2735 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
ed568912
KH
2736
2737 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
4802f16d 2738 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
ed568912 2739 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
6fdb2ee2
SR
2740 n_it = hweight32(ohci->it_context_mask);
2741 size = sizeof(struct iso_context) * n_it;
4802f16d 2742 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
ed568912
KH
2743
2744 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
d79406dd 2745 err = -ENOMEM;
7007a076 2746 goto fail_contexts;
ed568912
KH
2747 }
2748
2749 /* self-id dma buffer allocation */
2750 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2751 SELF_ID_BUF_SIZE,
2752 &ohci->self_id_bus,
2753 GFP_KERNEL);
2754 if (ohci->self_id_cpu == NULL) {
d79406dd 2755 err = -ENOMEM;
7007a076 2756 goto fail_contexts;
ed568912
KH
2757 }
2758
ed568912
KH
2759 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2760 max_receive = (bus_options >> 12) & 0xf;
2761 link_speed = bus_options & 0x7;
2762 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2763 reg_read(ohci, OHCI1394_GUIDLo);
2764
d79406dd 2765 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
e1eff7a3 2766 if (err)
d79406dd 2767 goto fail_self_id;
ed568912 2768
6fdb2ee2
SR
2769 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2770 fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
2771 "%d IR + %d IT contexts, quirks 0x%x\n",
2772 dev_name(&dev->dev), version >> 16, version & 0xff,
2773 n_ir, n_it, ohci->quirks);
e1eff7a3 2774
ed568912 2775 return 0;
d79406dd
KH
2776
2777 fail_self_id:
2778 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2779 ohci->self_id_cpu, ohci->self_id_bus);
7007a076 2780 fail_contexts:
d79406dd 2781 kfree(ohci->ir_context_list);
7007a076
SR
2782 kfree(ohci->it_context_list);
2783 context_release(&ohci->at_response_ctx);
2784 context_release(&ohci->at_request_ctx);
2785 ar_context_release(&ohci->ar_response_ctx);
2786 ar_context_release(&ohci->ar_request_ctx);
d79406dd
KH
2787 pci_iounmap(dev, ohci->registers);
2788 fail_iomem:
2789 pci_release_region(dev, 0);
2790 fail_disable:
2791 pci_disable_device(dev);
bd7dee63
SR
2792 fail_free:
2793 kfree(&ohci->card);
5da3dac8 2794 pmac_ohci_off(dev);
7007a076
SR
2795 fail:
2796 if (err == -ENOMEM)
2797 fw_error("Out of memory\n");
d79406dd
KH
2798
2799 return err;
ed568912
KH
2800}
2801
2802static void pci_remove(struct pci_dev *dev)
2803{
2804 struct fw_ohci *ohci;
2805
2806 ohci = pci_get_drvdata(dev);
e254a4b4
KH
2807 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2808 flush_writes(ohci);
ed568912
KH
2809 fw_core_remove_card(&ohci->card);
2810
c781c06d
KH
2811 /*
2812 * FIXME: Fail all pending packets here, now that the upper
2813 * layers can't queue any more.
2814 */
ed568912
KH
2815
2816 software_reset(ohci);
2817 free_irq(dev->irq, ohci);
a55709ba
JF
2818
2819 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
2820 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2821 ohci->next_config_rom, ohci->next_config_rom_bus);
2822 if (ohci->config_rom)
2823 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2824 ohci->config_rom, ohci->config_rom_bus);
d79406dd
KH
2825 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2826 ohci->self_id_cpu, ohci->self_id_bus);
a55709ba
JF
2827 ar_context_release(&ohci->ar_request_ctx);
2828 ar_context_release(&ohci->ar_response_ctx);
2829 context_release(&ohci->at_request_ctx);
2830 context_release(&ohci->at_response_ctx);
d79406dd
KH
2831 kfree(ohci->it_context_list);
2832 kfree(ohci->ir_context_list);
262444ee 2833 pci_disable_msi(dev);
d79406dd
KH
2834 pci_iounmap(dev, ohci->registers);
2835 pci_release_region(dev, 0);
2836 pci_disable_device(dev);
bd7dee63 2837 kfree(&ohci->card);
5da3dac8 2838 pmac_ohci_off(dev);
ea8d006b 2839
ed568912
KH
2840 fw_notify("Removed fw-ohci device.\n");
2841}
2842
2aef469a 2843#ifdef CONFIG_PM
2ed0f181 2844static int pci_suspend(struct pci_dev *dev, pm_message_t state)
2aef469a 2845{
2ed0f181 2846 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
2847 int err;
2848
2849 software_reset(ohci);
2ed0f181 2850 free_irq(dev->irq, ohci);
262444ee 2851 pci_disable_msi(dev);
2ed0f181 2852 err = pci_save_state(dev);
2aef469a 2853 if (err) {
8a8cea27 2854 fw_error("pci_save_state failed\n");
2aef469a
KH
2855 return err;
2856 }
2ed0f181 2857 err = pci_set_power_state(dev, pci_choose_state(dev, state));
55111428
SR
2858 if (err)
2859 fw_error("pci_set_power_state failed with %d\n", err);
5da3dac8 2860 pmac_ohci_off(dev);
ea8d006b 2861
2aef469a
KH
2862 return 0;
2863}
2864
2ed0f181 2865static int pci_resume(struct pci_dev *dev)
2aef469a 2866{
2ed0f181 2867 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
2868 int err;
2869
5da3dac8 2870 pmac_ohci_on(dev);
2ed0f181
SR
2871 pci_set_power_state(dev, PCI_D0);
2872 pci_restore_state(dev);
2873 err = pci_enable_device(dev);
2aef469a 2874 if (err) {
8a8cea27 2875 fw_error("pci_enable_device failed\n");
2aef469a
KH
2876 return err;
2877 }
2878
0bd243c4 2879 return ohci_enable(&ohci->card, NULL, 0);
2aef469a
KH
2880}
2881#endif
2882
a67483d2 2883static const struct pci_device_id pci_table[] = {
ed568912
KH
2884 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2885 { }
2886};
2887
2888MODULE_DEVICE_TABLE(pci, pci_table);
2889
2890static struct pci_driver fw_ohci_pci_driver = {
2891 .name = ohci_driver_name,
2892 .id_table = pci_table,
2893 .probe = pci_probe,
2894 .remove = pci_remove,
2aef469a
KH
2895#ifdef CONFIG_PM
2896 .resume = pci_resume,
2897 .suspend = pci_suspend,
2898#endif
ed568912
KH
2899};
2900
2901MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2902MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2903MODULE_LICENSE("GPL");
2904
1e4c7b0d
OH
2905/* Provide a module alias so root-on-sbp2 initrds don't break. */
2906#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2907MODULE_ALIAS("ohci1394");
2908#endif
2909
ed568912
KH
2910static int __init fw_ohci_init(void)
2911{
2912 return pci_register_driver(&fw_ohci_pci_driver);
2913}
2914
2915static void __exit fw_ohci_cleanup(void)
2916{
2917 pci_unregister_driver(&fw_ohci_pci_driver);
2918}
2919
2920module_init(fw_ohci_init);
2921module_exit(fw_ohci_cleanup);