amd64_edac: Cleanup DHAR handling
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / edac / amd64_edac.h
CommitLineData
cfe40fdb
DT
1/*
2 * AMD64 class Memory Controller kernel module
3 *
4 * Copyright (c) 2009 SoftwareBitMaker.
5 * Copyright (c) 2009 Advanced Micro Devices, Inc.
6 *
7 * This file may be distributed under the terms of the
8 * GNU General Public License.
9 *
10 * Originally Written by Thayne Harbaugh
11 *
12 * Changes by Douglas "norsk" Thompson <dougthompson@xmission.com>:
13 * - K8 CPU Revision D and greater support
14 *
15 * Changes by Dave Peterson <dsp@llnl.gov> <dave_peterson@pobox.com>:
16 * - Module largely rewritten, with new (and hopefully correct)
17 * code for dealing with node and chip select interleaving,
18 * various code cleanup, and bug fixes
19 * - Added support for memory hoisting using DRAM hole address
20 * register
21 *
22 * Changes by Douglas "norsk" Thompson <dougthompson@xmission.com>:
23 * -K8 Rev (1207) revision support added, required Revision
24 * specific mini-driver code to support Rev F as well as
25 * prior revisions
26 *
27 * Changes by Douglas "norsk" Thompson <dougthompson@xmission.com>:
28 * -Family 10h revision support added. New PCI Device IDs,
29 * indicating new changes. Actual registers modified
30 * were slight, less than the Rev E to Rev F transition
31 * but changing the PCI Device ID was the proper thing to
32 * do, as it provides for almost automactic family
33 * detection. The mods to Rev F required more family
34 * information detection.
35 *
36 * Changes/Fixes by Borislav Petkov <borislav.petkov@amd.com>:
37 * - misc fixes and code cleanups
38 *
39 * This module is based on the following documents
40 * (available from http://www.amd.com/):
41 *
42 * Title: BIOS and Kernel Developer's Guide for AMD Athlon 64 and AMD
43 * Opteron Processors
44 * AMD publication #: 26094
45 *` Revision: 3.26
46 *
47 * Title: BIOS and Kernel Developer's Guide for AMD NPT Family 0Fh
48 * Processors
49 * AMD publication #: 32559
50 * Revision: 3.00
51 * Issue Date: May 2006
52 *
53 * Title: BIOS and Kernel Developer's Guide (BKDG) For AMD Family 10h
54 * Processors
55 * AMD publication #: 31116
56 * Revision: 3.00
57 * Issue Date: September 07, 2007
58 *
59 * Sections in the first 2 documents are no longer in sync with each other.
60 * The Family 10h BKDG was totally re-written from scratch with a new
61 * presentation model.
62 * Therefore, comments that refer to a Document section might be off.
63 */
64
65#include <linux/module.h>
66#include <linux/ctype.h>
67#include <linux/init.h>
68#include <linux/pci.h>
69#include <linux/pci_ids.h>
70#include <linux/slab.h>
71#include <linux/mmzone.h>
72#include <linux/edac.h>
f9431992 73#include <asm/msr.h>
cfe40fdb 74#include "edac_core.h"
47ca08a4 75#include "mce_amd.h"
cfe40fdb 76
24f9a7fe
BP
77#define amd64_debug(fmt, arg...) \
78 edac_printk(KERN_DEBUG, "amd64", fmt, ##arg)
cfe40fdb 79
24f9a7fe
BP
80#define amd64_info(fmt, arg...) \
81 edac_printk(KERN_INFO, "amd64", fmt, ##arg)
82
83#define amd64_notice(fmt, arg...) \
84 edac_printk(KERN_NOTICE, "amd64", fmt, ##arg)
85
86#define amd64_warn(fmt, arg...) \
87 edac_printk(KERN_WARNING, "amd64", fmt, ##arg)
88
89#define amd64_err(fmt, arg...) \
90 edac_printk(KERN_ERR, "amd64", fmt, ##arg)
91
92#define amd64_mc_warn(mci, fmt, arg...) \
93 edac_mc_chipset_printk(mci, KERN_WARNING, "amd64", fmt, ##arg)
94
95#define amd64_mc_err(mci, fmt, arg...) \
96 edac_mc_chipset_printk(mci, KERN_ERR, "amd64", fmt, ##arg)
cfe40fdb
DT
97
98/*
99 * Throughout the comments in this code, the following terms are used:
100 *
101 * SysAddr, DramAddr, and InputAddr
102 *
103 * These terms come directly from the amd64 documentation
104 * (AMD publication #26094). They are defined as follows:
105 *
106 * SysAddr:
107 * This is a physical address generated by a CPU core or a device
108 * doing DMA. If generated by a CPU core, a SysAddr is the result of
109 * a virtual to physical address translation by the CPU core's address
110 * translation mechanism (MMU).
111 *
112 * DramAddr:
113 * A DramAddr is derived from a SysAddr by subtracting an offset that
114 * depends on which node the SysAddr maps to and whether the SysAddr
115 * is within a range affected by memory hoisting. The DRAM Base
116 * (section 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers
117 * determine which node a SysAddr maps to.
118 *
119 * If the DRAM Hole Address Register (DHAR) is enabled and the SysAddr
120 * is within the range of addresses specified by this register, then
121 * a value x from the DHAR is subtracted from the SysAddr to produce a
122 * DramAddr. Here, x represents the base address for the node that
123 * the SysAddr maps to plus an offset due to memory hoisting. See
124 * section 3.4.8 and the comments in amd64_get_dram_hole_info() and
125 * sys_addr_to_dram_addr() below for more information.
126 *
127 * If the SysAddr is not affected by the DHAR then a value y is
128 * subtracted from the SysAddr to produce a DramAddr. Here, y is the
129 * base address for the node that the SysAddr maps to. See section
130 * 3.4.4 and the comments in sys_addr_to_dram_addr() below for more
131 * information.
132 *
133 * InputAddr:
134 * A DramAddr is translated to an InputAddr before being passed to the
135 * memory controller for the node that the DramAddr is associated
136 * with. The memory controller then maps the InputAddr to a csrow.
137 * If node interleaving is not in use, then the InputAddr has the same
138 * value as the DramAddr. Otherwise, the InputAddr is produced by
139 * discarding the bits used for node interleaving from the DramAddr.
140 * See section 3.4.4 for more information.
141 *
142 * The memory controller for a given node uses its DRAM CS Base and
143 * DRAM CS Mask registers to map an InputAddr to a csrow. See
144 * sections 3.5.4 and 3.5.5 for more information.
145 */
146
24f9a7fe 147#define EDAC_AMD64_VERSION "v3.3.0"
cfe40fdb
DT
148#define EDAC_MOD_STR "amd64_edac"
149
150/* Extended Model from CPUID, for CPU Revision numbers */
1433eb99
BP
151#define K8_REV_D 1
152#define K8_REV_E 2
153#define K8_REV_F 4
cfe40fdb
DT
154
155/* Hardware limit on ChipSelect rows per MC and processors per system */
7f19bf75
BP
156#define NUM_CHIPSELECTS 8
157#define DRAM_RANGES 8
cfe40fdb 158
f6d6ae96
BP
159#define ON true
160#define OFF false
cfe40fdb
DT
161
162/*
163 * PCI-defined configuration space registers
164 */
165
166
167/*
168 * Function 1 - Address Map
169 */
7f19bf75
BP
170#define DRAM_BASE_LO 0x40
171#define DRAM_LIMIT_LO 0x44
172
173#define dram_intlv_en(pvt, i) ((pvt->ranges[i].base.lo >> 8) & 0x7)
174#define dram_rw(pvt, i) (pvt->ranges[i].base.lo & 0x3)
175#define dram_intlv_sel(pvt, i) ((pvt->ranges[i].lim.lo >> 8) & 0x7)
176#define dram_dst_node(pvt, i) (pvt->ranges[i].lim.lo & 0x7)
177
bc21fa57 178#define DHAR 0xf0
cfe40fdb 179#define DHAR_VALID BIT(0)
bc21fa57 180#define DRAM_MEM_HOIST_VALID BIT(1)
cfe40fdb
DT
181
182#define DHAR_BASE_MASK 0xff000000
bc21fa57 183#define dhar_base(pvt) ((pvt)->dhar & DHAR_BASE_MASK)
cfe40fdb
DT
184
185#define K8_DHAR_OFFSET_MASK 0x0000ff00
bc21fa57 186#define k8_dhar_offset(pvt) (((pvt)->dhar & K8_DHAR_OFFSET_MASK) << 16)
cfe40fdb
DT
187
188#define F10_DHAR_OFFSET_MASK 0x0000ff80
189 /* NOTE: Extra mask bit vs K8 */
bc21fa57 190#define f10_dhar_offset(pvt) (((pvt)->dhar & F10_DHAR_OFFSET_MASK) << 16)
cfe40fdb 191
b2b0c605 192#define DCT_CFG_SEL 0x10C
cfe40fdb 193
7f19bf75
BP
194#define DRAM_BASE_HI 0x140
195#define DRAM_LIMIT_HI 0x144
cfe40fdb
DT
196
197
198/*
199 * Function 2 - DRAM controller
200 */
201#define K8_DCSB0 0x40
202#define F10_DCSB1 0x140
203
204#define K8_DCSB_CS_ENABLE BIT(0)
205#define K8_DCSB_NPT_SPARE BIT(1)
206#define K8_DCSB_NPT_TESTFAIL BIT(2)
207
208/*
209 * REV E: select [31:21] and [15:9] from DCSB and the shift amount to form
210 * the address
211 */
212#define REV_E_DCSB_BASE_BITS (0xFFE0FE00ULL)
213#define REV_E_DCS_SHIFT 4
cfe40fdb
DT
214
215#define REV_F_F1Xh_DCSB_BASE_BITS (0x1FF83FE0ULL)
216#define REV_F_F1Xh_DCS_SHIFT 8
217
218/*
219 * REV F and later: selects [28:19] and [13:5] from DCSB and the shift amount
220 * to form the address
221 */
222#define REV_F_DCSB_BASE_BITS (0x1FF83FE0ULL)
223#define REV_F_DCS_SHIFT 8
cfe40fdb
DT
224
225/* DRAM CS Mask Registers */
226#define K8_DCSM0 0x60
227#define F10_DCSM1 0x160
228
229/* REV E: select [29:21] and [15:9] from DCSM */
230#define REV_E_DCSM_MASK_BITS 0x3FE0FE00
231
232/* unused bits [24:20] and [12:0] */
233#define REV_E_DCS_NOTUSED_BITS 0x01F01FFF
234
235/* REV F and later: select [28:19] and [13:5] from DCSM */
236#define REV_F_F1Xh_DCSM_MASK_BITS 0x1FF83FE0
237
238/* unused bits [26:22] and [12:0] */
239#define REV_F_F1Xh_DCS_NOTUSED_BITS 0x07C01FFF
240
241#define DBAM0 0x80
242#define DBAM1 0x180
243
244/* Extract the DIMM 'type' on the i'th DIMM from the DBAM reg value passed */
245#define DBAM_DIMM(i, reg) ((((reg) >> (4*i))) & 0xF)
246
247#define DBAM_MAX_VALUE 11
248
249
250#define F10_DCLR_0 0x90
251#define F10_DCLR_1 0x190
252#define REVE_WIDTH_128 BIT(16)
253#define F10_WIDTH_128 BIT(11)
254
255
256#define F10_DCHR_0 0x94
257#define F10_DCHR_1 0x194
258
259#define F10_DCHR_FOUR_RANK_DIMM BIT(18)
1433eb99 260#define DDR3_MODE BIT(8)
cfe40fdb
DT
261#define F10_DCHR_MblMode BIT(6)
262
263
264#define F10_DCTL_SEL_LOW 0x110
b2b0c605
BP
265#define dct_sel_baseaddr(pvt) ((pvt->dct_sel_low) & 0xFFFFF800)
266#define dct_sel_interleave_addr(pvt) (((pvt->dct_sel_low) >> 6) & 0x3)
267#define dct_high_range_enabled(pvt) (pvt->dct_sel_low & BIT(0))
268#define dct_interleave_enabled(pvt) (pvt->dct_sel_low & BIT(2))
269#define dct_ganging_enabled(pvt) (pvt->dct_sel_low & BIT(4))
270#define dct_data_intlv_enabled(pvt) (pvt->dct_sel_low & BIT(5))
271#define dct_dram_enabled(pvt) (pvt->dct_sel_low & BIT(8))
272#define dct_memory_cleared(pvt) (pvt->dct_sel_low & BIT(10))
cfe40fdb
DT
273
274#define F10_DCTL_SEL_HIGH 0x114
275
cfe40fdb
DT
276/*
277 * Function 3 - Misc Control
278 */
279#define K8_NBCTL 0x40
280
281/* Correctable ECC error reporting enable */
282#define K8_NBCTL_CECCEn BIT(0)
283
284/* UnCorrectable ECC error reporting enable */
285#define K8_NBCTL_UECCEn BIT(1)
286
287#define K8_NBCFG 0x44
288#define K8_NBCFG_CHIPKILL BIT(23)
289#define K8_NBCFG_ECC_ENABLE BIT(22)
290
291#define K8_NBSL 0x48
292
293
cfe40fdb
DT
294/* Family F10h: Normalized Extended Error Codes */
295#define F10_NBSL_EXT_ERR_RES 0x0
cfe40fdb 296#define F10_NBSL_EXT_ERR_ECC 0x8
cfe40fdb
DT
297
298/* Next two are overloaded values */
299#define F10_NBSL_EXT_ERR_LINK_PROTO 0xB
300#define F10_NBSL_EXT_ERR_L3_PROTO 0xB
301
302#define F10_NBSL_EXT_ERR_NB_ARRAY 0xC
303#define F10_NBSL_EXT_ERR_DRAM_PARITY 0xD
304#define F10_NBSL_EXT_ERR_LINK_RETRY 0xE
305
306/* Next two are overloaded values */
307#define F10_NBSL_EXT_ERR_GART_WALK 0xF
308#define F10_NBSL_EXT_ERR_DEV_WALK 0xF
309
310/* 0x10 to 0x1B: Reserved */
311#define F10_NBSL_EXT_ERR_L3_DATA 0x1C
312#define F10_NBSL_EXT_ERR_L3_TAG 0x1D
313#define F10_NBSL_EXT_ERR_L3_LRU 0x1E
314
315/* K8: Normalized Extended Error Codes */
316#define K8_NBSL_EXT_ERR_ECC 0x0
317#define K8_NBSL_EXT_ERR_CRC 0x1
318#define K8_NBSL_EXT_ERR_SYNC 0x2
319#define K8_NBSL_EXT_ERR_MST 0x3
320#define K8_NBSL_EXT_ERR_TGT 0x4
321#define K8_NBSL_EXT_ERR_GART 0x5
322#define K8_NBSL_EXT_ERR_RMW 0x6
323#define K8_NBSL_EXT_ERR_WDT 0x7
324#define K8_NBSL_EXT_ERR_CHIPKILL_ECC 0x8
325#define K8_NBSL_EXT_ERR_DRAM_PARITY 0xD
326
cfe40fdb
DT
327/*
328 * The following are for BUS type errors AFTER values have been normalized by
329 * shifting right
330 */
331#define K8_NBSL_PP_SRC 0x0
332#define K8_NBSL_PP_RES 0x1
333#define K8_NBSL_PP_OBS 0x2
334#define K8_NBSL_PP_GENERIC 0x3
335
cfe40fdb 336#define EXTRACT_ERR_CPU_MAP(x) ((x) & 0xF)
cfe40fdb 337
cfe40fdb
DT
338#define K8_NBEAL 0x50
339#define K8_NBEAH 0x54
340#define K8_SCRCTRL 0x58
341
342#define F10_NB_CFG_LOW 0x88
cfe40fdb
DT
343
344#define F10_ONLINE_SPARE 0xB0
345#define F10_ONLINE_SPARE_SWAPDONE0(x) ((x) & BIT(1))
346#define F10_ONLINE_SPARE_SWAPDONE1(x) ((x) & BIT(3))
347#define F10_ONLINE_SPARE_BADDRAM_CS0(x) (((x) >> 4) & 0x00000007)
348#define F10_ONLINE_SPARE_BADDRAM_CS1(x) (((x) >> 8) & 0x00000007)
349
350#define F10_NB_ARRAY_ADDR 0xB8
351
352#define F10_NB_ARRAY_DRAM_ECC 0x80000000
353
354/* Bits [2:1] are used to select 16-byte section within a 64-byte cacheline */
355#define SET_NB_ARRAY_ADDRESS(section) (((section) & 0x3) << 1)
356
357#define F10_NB_ARRAY_DATA 0xBC
358
359#define SET_NB_DRAM_INJECTION_WRITE(word, bits) \
360 (BIT(((word) & 0xF) + 20) | \
94baaee4 361 BIT(17) | bits)
cfe40fdb
DT
362
363#define SET_NB_DRAM_INJECTION_READ(word, bits) \
364 (BIT(((word) & 0xF) + 20) | \
94baaee4 365 BIT(16) | bits)
cfe40fdb
DT
366
367#define K8_NBCAP 0xE8
368#define K8_NBCAP_CORES (BIT(12)|BIT(13))
369#define K8_NBCAP_CHIPKILL BIT(4)
370#define K8_NBCAP_SECDED BIT(3)
cfe40fdb
DT
371#define K8_NBCAP_DCT_DUAL BIT(0)
372
ad6a32e9
BP
373#define EXT_NB_MCA_CFG 0x180
374
f6d6ae96 375/* MSRs */
cfe40fdb
DT
376#define K8_MSR_MCGCTL_NBE BIT(4)
377
378#define K8_MSR_MC4CTL 0x0410
379#define K8_MSR_MC4STAT 0x0411
380#define K8_MSR_MC4ADDR 0x0412
381
382/* AMD sets the first MC device at device ID 0x18. */
37da0450 383static inline int get_node_id(struct pci_dev *pdev)
cfe40fdb
DT
384{
385 return PCI_SLOT(pdev->devfn) - 0x18;
386}
387
b2b0c605 388enum amd_families {
cfe40fdb
DT
389 K8_CPUS = 0,
390 F10_CPUS,
b2b0c605
BP
391 F15_CPUS,
392 NUM_FAMILIES,
cfe40fdb
DT
393};
394
cfe40fdb
DT
395/* Error injection control structure */
396struct error_injection {
397 u32 section;
398 u32 word;
399 u32 bit_map;
400};
401
7f19bf75
BP
402/* low and high part of PCI config space regs */
403struct reg_pair {
404 u32 lo, hi;
405};
406
407/*
408 * See F1x[1, 0][7C:40] DRAM Base/Limit Registers
409 */
410struct dram_range {
411 struct reg_pair base;
412 struct reg_pair lim;
413};
414
cfe40fdb 415struct amd64_pvt {
b8cfa02f
BP
416 struct low_ops *ops;
417
cfe40fdb 418 /* pci_device handles which we utilize */
8d5b5d9c 419 struct pci_dev *F1, *F2, *F3;
cfe40fdb
DT
420
421 int mc_node_id; /* MC index of this MC node */
422 int ext_model; /* extended model value of this node */
cfe40fdb
DT
423 int channel_count;
424
425 /* Raw registers */
426 u32 dclr0; /* DRAM Configuration Low DCT0 reg */
427 u32 dclr1; /* DRAM Configuration Low DCT1 reg */
428 u32 dchr0; /* DRAM Configuration High DCT0 reg */
429 u32 dchr1; /* DRAM Configuration High DCT1 reg */
430 u32 nbcap; /* North Bridge Capabilities */
431 u32 nbcfg; /* F10 North Bridge Configuration */
432 u32 ext_nbcfg; /* Extended F10 North Bridge Configuration */
433 u32 dhar; /* DRAM Hoist reg */
434 u32 dbam0; /* DRAM Base Address Mapping reg for DCT0 */
435 u32 dbam1; /* DRAM Base Address Mapping reg for DCT1 */
436
437 /* DRAM CS Base Address Registers F2x[1,0][5C:40] */
7f19bf75
BP
438 u32 dcsb0[NUM_CHIPSELECTS];
439 u32 dcsb1[NUM_CHIPSELECTS];
cfe40fdb
DT
440
441 /* DRAM CS Mask Registers F2x[1,0][6C:60] */
7f19bf75
BP
442 u32 dcsm0[NUM_CHIPSELECTS];
443 u32 dcsm1[NUM_CHIPSELECTS];
cfe40fdb 444
7f19bf75
BP
445 /* DRAM base and limit pairs F1x[78,70,68,60,58,50,48,40] */
446 struct dram_range ranges[DRAM_RANGES];
cfe40fdb
DT
447
448 /*
449 * The following fields are set at (load) run time, after CPU revision
450 * has been determined, since the dct_base and dct_mask registers vary
451 * based on revision
452 */
453 u32 dcsb_base; /* DCSB base bits */
454 u32 dcsm_mask; /* DCSM mask bits */
9d858bb1 455 u32 cs_count; /* num chip selects (== num DCSB registers) */
cfe40fdb
DT
456 u32 num_dcsm; /* Number of DCSM registers */
457 u32 dcs_mask_notused; /* DCSM notused mask bits */
458 u32 dcs_shift; /* DCSB and DCSM shift value */
459
460 u64 top_mem; /* top of memory below 4GB */
461 u64 top_mem2; /* top of memory above 4GB */
462
b2b0c605
BP
463 u32 dct_sel_low; /* DRAM Controller Select Low Reg */
464 u32 dct_sel_hi; /* DRAM Controller Select High Reg */
465 u32 online_spare; /* On-Line spare Reg */
cfe40fdb 466
ad6a32e9
BP
467 /* x4 or x8 syndromes in use */
468 u8 syn_type;
469
cfe40fdb 470 /* temp storage for when input is received from sysfs */
ef44cc4c 471 struct err_regs ctl_error_info;
cfe40fdb
DT
472
473 /* place to store error injection parameters prior to issue */
474 struct error_injection injection;
475
395ae783
BP
476 /* DCT per-family scrubrate setting */
477 u32 min_scrubrate;
478
0092b20d
BP
479 /* family name this instance is running on */
480 const char *ctl_name;
481
ae7bb7c6
BP
482};
483
7f19bf75
BP
484static inline u64 get_dram_base(struct amd64_pvt *pvt, unsigned i)
485{
486 u64 addr = ((u64)pvt->ranges[i].base.lo & 0xffff0000) << 8;
487
488 if (boot_cpu_data.x86 == 0xf)
489 return addr;
490
491 return (((u64)pvt->ranges[i].base.hi & 0x000000ff) << 40) | addr;
492}
493
494static inline u64 get_dram_limit(struct amd64_pvt *pvt, unsigned i)
495{
496 u64 lim = (((u64)pvt->ranges[i].lim.lo & 0xffff0000) << 8) | 0x00ffffff;
497
498 if (boot_cpu_data.x86 == 0xf)
499 return lim;
500
501 return (((u64)pvt->ranges[i].lim.hi & 0x000000ff) << 40) | lim;
502}
503
ae7bb7c6
BP
504/*
505 * per-node ECC settings descriptor
506 */
507struct ecc_settings {
508 u32 old_nbctl;
509 bool nbctl_valid;
510
cfe40fdb 511 struct flags {
d95cf4de
BP
512 unsigned long nb_mce_enable:1;
513 unsigned long nb_ecc_prev:1;
cfe40fdb
DT
514 } flags;
515};
516
cfe40fdb
DT
517extern const char *tt_msgs[4];
518extern const char *ll_msgs[4];
519extern const char *rrrr_msgs[16];
520extern const char *to_msgs[2];
521extern const char *pp_msgs[4];
522extern const char *ii_msgs[4];
cfe40fdb
DT
523extern const char *htlink_msgs[8];
524
7d6034d3 525#ifdef CONFIG_EDAC_DEBUG
9cdeb404 526#define NUM_DBG_ATTRS 5
7d6034d3
DT
527#else
528#define NUM_DBG_ATTRS 0
529#endif
530
531#ifdef CONFIG_EDAC_AMD64_ERROR_INJECTION
532#define NUM_INJ_ATTRS 5
533#else
534#define NUM_INJ_ATTRS 0
535#endif
536
537extern struct mcidev_sysfs_attribute amd64_dbg_attrs[NUM_DBG_ATTRS],
538 amd64_inj_attrs[NUM_INJ_ATTRS];
539
cfe40fdb
DT
540/*
541 * Each of the PCI Device IDs types have their own set of hardware accessor
542 * functions and per device encoding/decoding logic.
543 */
544struct low_ops {
1433eb99
BP
545 int (*early_channel_count) (struct amd64_pvt *pvt);
546
547 u64 (*get_error_address) (struct mem_ctl_info *mci,
548 struct err_regs *info);
1433eb99
BP
549 void (*read_dram_ctl_register) (struct amd64_pvt *pvt);
550 void (*map_sysaddr_to_csrow) (struct mem_ctl_info *mci,
551 struct err_regs *info, u64 SystemAddr);
552 int (*dbam_to_cs) (struct amd64_pvt *pvt, int cs_mode);
b2b0c605
BP
553 int (*read_dct_pci_cfg) (struct amd64_pvt *pvt, int offset,
554 u32 *val, const char *func);
cfe40fdb
DT
555};
556
557struct amd64_family_type {
558 const char *ctl_name;
8d5b5d9c 559 u16 f1_id, f3_id;
cfe40fdb
DT
560 struct low_ops ops;
561};
562
b2b0c605
BP
563int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
564 u32 val, const char *func);
6ba5dcdc 565
b2b0c605
BP
566#define amd64_read_pci_cfg(pdev, offset, val) \
567 __amd64_read_pci_cfg_dword(pdev, offset, val, __func__)
6ba5dcdc 568
b2b0c605
BP
569#define amd64_write_pci_cfg(pdev, offset, val) \
570 __amd64_write_pci_cfg_dword(pdev, offset, val, __func__)
6ba5dcdc 571
b2b0c605
BP
572#define amd64_read_dct_pci_cfg(pvt, offset, val) \
573 pvt->ops->read_dct_pci_cfg(pvt, offset, val, __func__)
6ba5dcdc 574
cfe40fdb
DT
575/*
576 * For future CPU versions, verify the following as new 'slow' rates appear and
577 * modify the necessary skip values for the supported CPU.
578 */
579#define K8_MIN_SCRUB_RATE_BITS 0x0
580#define F10_MIN_SCRUB_RATE_BITS 0x5
cfe40fdb 581
cfe40fdb
DT
582int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
583 u64 *hole_offset, u64 *hole_size);