sata_mv fix ifctl handling
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / ata / sata_svw.c
CommitLineData
1da177e4
LT
1/*
2 * sata_svw.c - ServerWorks / Apple K2 SATA
3 *
4 * Maintained by: Benjamin Herrenschmidt <benh@kernel.crashing.org> and
5 * Jeff Garzik <jgarzik@pobox.com>
6 * Please ALWAYS copy linux-ide@vger.kernel.org
7 * on emails.
8 *
9 * Copyright 2003 Benjamin Herrenschmidt <benh@kernel.crashing.org>
10 *
11 * Bits from Jeff Garzik, Copyright RedHat, Inc.
12 *
13 * This driver probably works with non-Apple versions of the
14 * Broadcom chipset...
15 *
af36d7f0
JG
16 *
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License as published by
19 * the Free Software Foundation; either version 2, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; see the file COPYING. If not, write to
29 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
30 *
31 *
32 * libata documentation is available via 'make {ps|pdf}docs',
33 * as Documentation/DocBook/libata.*
34 *
35 * Hardware documentation available under NDA.
1da177e4
LT
36 *
37 */
38
1da177e4
LT
39#include <linux/kernel.h>
40#include <linux/module.h>
41#include <linux/pci.h>
42#include <linux/init.h>
43#include <linux/blkdev.h>
44#include <linux/delay.h>
45#include <linux/interrupt.h>
a9524a76 46#include <linux/device.h>
1da177e4 47#include <scsi/scsi_host.h>
931506d3
AS
48#include <scsi/scsi_cmnd.h>
49#include <scsi/scsi.h>
1da177e4
LT
50#include <linux/libata.h>
51
52#ifdef CONFIG_PPC_OF
53#include <asm/prom.h>
54#include <asm/pci-bridge.h>
55#endif /* CONFIG_PPC_OF */
56
57#define DRV_NAME "sata_svw"
2a3103ce 58#define DRV_VERSION "2.3"
1da177e4 59
55cca65e 60enum {
4447d351
TH
61 /* ap->flags bits */
62 K2_FLAG_SATA_8_PORTS = (1 << 24),
63 K2_FLAG_NO_ATAPI_DMA = (1 << 25),
931506d3 64 K2_FLAG_BAR_POS_3 = (1 << 26),
c10340ac 65
55cca65e
JG
66 /* Taskfile registers offsets */
67 K2_SATA_TF_CMD_OFFSET = 0x00,
68 K2_SATA_TF_DATA_OFFSET = 0x00,
69 K2_SATA_TF_ERROR_OFFSET = 0x04,
70 K2_SATA_TF_NSECT_OFFSET = 0x08,
71 K2_SATA_TF_LBAL_OFFSET = 0x0c,
72 K2_SATA_TF_LBAM_OFFSET = 0x10,
73 K2_SATA_TF_LBAH_OFFSET = 0x14,
74 K2_SATA_TF_DEVICE_OFFSET = 0x18,
75 K2_SATA_TF_CMDSTAT_OFFSET = 0x1c,
76 K2_SATA_TF_CTL_OFFSET = 0x20,
1da177e4 77
55cca65e
JG
78 /* DMA base */
79 K2_SATA_DMA_CMD_OFFSET = 0x30,
1da177e4 80
55cca65e
JG
81 /* SCRs base */
82 K2_SATA_SCR_STATUS_OFFSET = 0x40,
83 K2_SATA_SCR_ERROR_OFFSET = 0x44,
84 K2_SATA_SCR_CONTROL_OFFSET = 0x48,
1da177e4 85
55cca65e
JG
86 /* Others */
87 K2_SATA_SICR1_OFFSET = 0x80,
88 K2_SATA_SICR2_OFFSET = 0x84,
89 K2_SATA_SIM_OFFSET = 0x88,
1da177e4 90
55cca65e
JG
91 /* Port stride */
92 K2_SATA_PORT_OFFSET = 0x100,
c10340ac 93
931506d3
AS
94 chip_svw4 = 0,
95 chip_svw8 = 1,
96 chip_svw42 = 2, /* bar 3 */
97 chip_svw43 = 3, /* bar 5 */
c10340ac
JG
98};
99
ac19bff2
JG
100static u8 k2_stat_check_status(struct ata_port *ap);
101
1da177e4 102
c10340ac
JG
103static int k2_sata_check_atapi_dma(struct ata_queued_cmd *qc)
104{
931506d3
AS
105 u8 cmnd = qc->scsicmd->cmnd[0];
106
c10340ac
JG
107 if (qc->ap->flags & K2_FLAG_NO_ATAPI_DMA)
108 return -1; /* ATAPI DMA not supported */
931506d3
AS
109 else {
110 switch (cmnd) {
111 case READ_10:
112 case READ_12:
113 case READ_16:
114 case WRITE_10:
115 case WRITE_12:
116 case WRITE_16:
117 return 0;
118
119 default:
120 return -1;
121 }
c10340ac 122
931506d3 123 }
c10340ac
JG
124}
125
da3dbb17 126static int k2_sata_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
1da177e4
LT
127{
128 if (sc_reg > SCR_CONTROL)
da3dbb17
TH
129 return -EINVAL;
130 *val = readl(ap->ioaddr.scr_addr + (sc_reg * 4));
131 return 0;
1da177e4
LT
132}
133
134
da3dbb17 135static int k2_sata_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
1da177e4
LT
136{
137 if (sc_reg > SCR_CONTROL)
da3dbb17 138 return -EINVAL;
59f99880 139 writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
da3dbb17 140 return 0;
1da177e4
LT
141}
142
143
057ace5e 144static void k2_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
1da177e4
LT
145{
146 struct ata_ioports *ioaddr = &ap->ioaddr;
147 unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
148
149 if (tf->ctl != ap->last_ctl) {
0d5ff566 150 writeb(tf->ctl, ioaddr->ctl_addr);
1da177e4
LT
151 ap->last_ctl = tf->ctl;
152 ata_wait_idle(ap);
153 }
154 if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
850a9d8a 155 writew(tf->feature | (((u16)tf->hob_feature) << 8),
0d5ff566 156 ioaddr->feature_addr);
850a9d8a 157 writew(tf->nsect | (((u16)tf->hob_nsect) << 8),
0d5ff566 158 ioaddr->nsect_addr);
850a9d8a 159 writew(tf->lbal | (((u16)tf->hob_lbal) << 8),
0d5ff566 160 ioaddr->lbal_addr);
850a9d8a 161 writew(tf->lbam | (((u16)tf->hob_lbam) << 8),
0d5ff566 162 ioaddr->lbam_addr);
850a9d8a 163 writew(tf->lbah | (((u16)tf->hob_lbah) << 8),
0d5ff566 164 ioaddr->lbah_addr);
1da177e4 165 } else if (is_addr) {
0d5ff566
TH
166 writew(tf->feature, ioaddr->feature_addr);
167 writew(tf->nsect, ioaddr->nsect_addr);
168 writew(tf->lbal, ioaddr->lbal_addr);
169 writew(tf->lbam, ioaddr->lbam_addr);
170 writew(tf->lbah, ioaddr->lbah_addr);
1da177e4
LT
171 }
172
173 if (tf->flags & ATA_TFLAG_DEVICE)
0d5ff566 174 writeb(tf->device, ioaddr->device_addr);
1da177e4
LT
175
176 ata_wait_idle(ap);
177}
178
179
180static void k2_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
181{
182 struct ata_ioports *ioaddr = &ap->ioaddr;
ac19bff2 183 u16 nsect, lbal, lbam, lbah, feature;
1da177e4 184
ac19bff2 185 tf->command = k2_stat_check_status(ap);
0d5ff566
TH
186 tf->device = readw(ioaddr->device_addr);
187 feature = readw(ioaddr->error_addr);
188 nsect = readw(ioaddr->nsect_addr);
189 lbal = readw(ioaddr->lbal_addr);
190 lbam = readw(ioaddr->lbam_addr);
191 lbah = readw(ioaddr->lbah_addr);
ac19bff2
JG
192
193 tf->feature = feature;
194 tf->nsect = nsect;
195 tf->lbal = lbal;
196 tf->lbam = lbam;
197 tf->lbah = lbah;
1da177e4
LT
198
199 if (tf->flags & ATA_TFLAG_LBA48) {
ac19bff2 200 tf->hob_feature = feature >> 8;
1da177e4
LT
201 tf->hob_nsect = nsect >> 8;
202 tf->hob_lbal = lbal >> 8;
203 tf->hob_lbam = lbam >> 8;
204 tf->hob_lbah = lbah >> 8;
5796d1c4 205 }
1da177e4
LT
206}
207
208/**
209 * k2_bmdma_setup_mmio - Set up PCI IDE BMDMA transaction (MMIO)
210 * @qc: Info associated with this ATA transaction.
211 *
212 * LOCKING:
cca3974e 213 * spin_lock_irqsave(host lock)
1da177e4
LT
214 */
215
5796d1c4 216static void k2_bmdma_setup_mmio(struct ata_queued_cmd *qc)
1da177e4
LT
217{
218 struct ata_port *ap = qc->ap;
219 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
220 u8 dmactl;
59f99880
JG
221 void __iomem *mmio = ap->ioaddr.bmdma_addr;
222
1da177e4
LT
223 /* load PRD table addr. */
224 mb(); /* make sure PRD table writes are visible to controller */
225 writel(ap->prd_dma, mmio + ATA_DMA_TABLE_OFS);
226
227 /* specify data direction, triple-check start bit is clear */
228 dmactl = readb(mmio + ATA_DMA_CMD);
229 dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
230 if (!rw)
231 dmactl |= ATA_DMA_WR;
232 writeb(dmactl, mmio + ATA_DMA_CMD);
233
234 /* issue r/w command if this is not a ATA DMA command*/
235 if (qc->tf.protocol != ATA_PROT_DMA)
236 ap->ops->exec_command(ap, &qc->tf);
237}
238
239/**
240 * k2_bmdma_start_mmio - Start a PCI IDE BMDMA transaction (MMIO)
241 * @qc: Info associated with this ATA transaction.
242 *
243 * LOCKING:
cca3974e 244 * spin_lock_irqsave(host lock)
1da177e4
LT
245 */
246
5796d1c4 247static void k2_bmdma_start_mmio(struct ata_queued_cmd *qc)
1da177e4
LT
248{
249 struct ata_port *ap = qc->ap;
59f99880 250 void __iomem *mmio = ap->ioaddr.bmdma_addr;
1da177e4
LT
251 u8 dmactl;
252
253 /* start host DMA transaction */
254 dmactl = readb(mmio + ATA_DMA_CMD);
255 writeb(dmactl | ATA_DMA_START, mmio + ATA_DMA_CMD);
8a60a071
JG
256 /* There is a race condition in certain SATA controllers that can
257 be seen when the r/w command is given to the controller before the
1da177e4
LT
258 host DMA is started. On a Read command, the controller would initiate
259 the command to the drive even before it sees the DMA start. When there
8a60a071 260 are very fast drives connected to the controller, or when the data request
1da177e4
LT
261 hits in the drive cache, there is the possibility that the drive returns a part
262 or all of the requested data to the controller before the DMA start is issued.
263 In this case, the controller would become confused as to what to do with the data.
264 In the worst case when all the data is returned back to the controller, the
265 controller could hang. In other cases it could return partial data returning
266 in data corruption. This problem has been seen in PPC systems and can also appear
8a60a071 267 on an system with very fast disks, where the SATA controller is sitting behind a
1da177e4
LT
268 number of bridges, and hence there is significant latency between the r/w command
269 and the start command. */
270 /* issue r/w command if the access is to ATA*/
271 if (qc->tf.protocol == ATA_PROT_DMA)
272 ap->ops->exec_command(ap, &qc->tf);
273}
274
8a60a071 275
1da177e4
LT
276static u8 k2_stat_check_status(struct ata_port *ap)
277{
5796d1c4 278 return readl(ap->ioaddr.status_addr);
1da177e4
LT
279}
280
281#ifdef CONFIG_PPC_OF
282/*
283 * k2_sata_proc_info
284 * inout : decides on the direction of the dataflow and the meaning of the
285 * variables
286 * buffer: If inout==FALSE data is being written to it else read from it
287 * *start: If inout==FALSE start of the valid data in the buffer
288 * offset: If inout==FALSE offset from the beginning of the imaginary file
289 * from which we start writing into the buffer
290 * length: If inout==FALSE max number of bytes to be written into the buffer
291 * else number of bytes in the buffer
292 */
293static int k2_sata_proc_info(struct Scsi_Host *shost, char *page, char **start,
294 off_t offset, int count, int inout)
295{
296 struct ata_port *ap;
297 struct device_node *np;
298 int len, index;
299
300 /* Find the ata_port */
35bb94b1 301 ap = ata_shost_to_port(shost);
1da177e4
LT
302 if (ap == NULL)
303 return 0;
304
305 /* Find the OF node for the PCI device proper */
cca3974e 306 np = pci_device_to_OF_node(to_pci_dev(ap->host->dev));
1da177e4
LT
307 if (np == NULL)
308 return 0;
309
310 /* Match it to a port node */
cca3974e 311 index = (ap == ap->host->ports[0]) ? 0 : 1;
1da177e4 312 for (np = np->child; np != NULL; np = np->sibling) {
40cd3a45 313 const u32 *reg = of_get_property(np, "reg", NULL);
1da177e4
LT
314 if (!reg)
315 continue;
316 if (index == *reg)
317 break;
318 }
319 if (np == NULL)
320 return 0;
321
322 len = sprintf(page, "devspec: %s\n", np->full_name);
323
324 return len;
325}
326#endif /* CONFIG_PPC_OF */
327
328
193515d5 329static struct scsi_host_template k2_sata_sht = {
68d1d07b 330 ATA_BMDMA_SHT(DRV_NAME),
1da177e4
LT
331#ifdef CONFIG_PPC_OF
332 .proc_info = k2_sata_proc_info,
333#endif
1da177e4
LT
334};
335
336
029cfd6b
TH
337static struct ata_port_operations k2_sata_ops = {
338 .inherits = &ata_bmdma_port_ops,
1da177e4
LT
339 .tf_load = k2_sata_tf_load,
340 .tf_read = k2_sata_tf_read,
341 .check_status = k2_stat_check_status,
c10340ac 342 .check_atapi_dma = k2_sata_check_atapi_dma,
1da177e4
LT
343 .bmdma_setup = k2_bmdma_setup_mmio,
344 .bmdma_start = k2_bmdma_start_mmio,
1da177e4
LT
345 .scr_read = k2_sata_scr_read,
346 .scr_write = k2_sata_scr_write,
1da177e4
LT
347};
348
4447d351 349static const struct ata_port_info k2_port_info[] = {
931506d3 350 /* chip_svw4 */
4447d351
TH
351 {
352 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
353 ATA_FLAG_MMIO | K2_FLAG_NO_ATAPI_DMA,
354 .pio_mask = 0x1f,
355 .mwdma_mask = 0x07,
bf6263a8 356 .udma_mask = ATA_UDMA6,
4447d351
TH
357 .port_ops = &k2_sata_ops,
358 },
931506d3 359 /* chip_svw8 */
4447d351
TH
360 {
361 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
362 ATA_FLAG_MMIO | K2_FLAG_NO_ATAPI_DMA |
363 K2_FLAG_SATA_8_PORTS,
364 .pio_mask = 0x1f,
365 .mwdma_mask = 0x07,
bf6263a8 366 .udma_mask = ATA_UDMA6,
4447d351
TH
367 .port_ops = &k2_sata_ops,
368 },
931506d3
AS
369 /* chip_svw42 */
370 {
371 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
372 ATA_FLAG_MMIO | K2_FLAG_BAR_POS_3,
373 .pio_mask = 0x1f,
374 .mwdma_mask = 0x07,
375 .udma_mask = ATA_UDMA6,
376 .port_ops = &k2_sata_ops,
377 },
378 /* chip_svw43 */
379 {
380 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
381 ATA_FLAG_MMIO,
382 .pio_mask = 0x1f,
383 .mwdma_mask = 0x07,
384 .udma_mask = ATA_UDMA6,
385 .port_ops = &k2_sata_ops,
386 },
4447d351
TH
387};
388
0d5ff566 389static void k2_sata_setup_port(struct ata_ioports *port, void __iomem *base)
1da177e4
LT
390{
391 port->cmd_addr = base + K2_SATA_TF_CMD_OFFSET;
392 port->data_addr = base + K2_SATA_TF_DATA_OFFSET;
393 port->feature_addr =
394 port->error_addr = base + K2_SATA_TF_ERROR_OFFSET;
395 port->nsect_addr = base + K2_SATA_TF_NSECT_OFFSET;
396 port->lbal_addr = base + K2_SATA_TF_LBAL_OFFSET;
397 port->lbam_addr = base + K2_SATA_TF_LBAM_OFFSET;
398 port->lbah_addr = base + K2_SATA_TF_LBAH_OFFSET;
399 port->device_addr = base + K2_SATA_TF_DEVICE_OFFSET;
400 port->command_addr =
401 port->status_addr = base + K2_SATA_TF_CMDSTAT_OFFSET;
402 port->altstatus_addr =
403 port->ctl_addr = base + K2_SATA_TF_CTL_OFFSET;
404 port->bmdma_addr = base + K2_SATA_DMA_CMD_OFFSET;
405 port->scr_addr = base + K2_SATA_SCR_STATUS_OFFSET;
406}
407
408
5796d1c4 409static int k2_sata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1da177e4
LT
410{
411 static int printed_version;
4447d351
TH
412 const struct ata_port_info *ppi[] =
413 { &k2_port_info[ent->driver_data], NULL };
414 struct ata_host *host;
ea6ba10b 415 void __iomem *mmio_base;
931506d3 416 int n_ports, i, rc, bar_pos;
1da177e4
LT
417
418 if (!printed_version++)
a9524a76 419 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
1da177e4 420
4447d351
TH
421 /* allocate host */
422 n_ports = 4;
423 if (ppi[0]->flags & K2_FLAG_SATA_8_PORTS)
424 n_ports = 8;
425
426 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
427 if (!host)
428 return -ENOMEM;
429
931506d3
AS
430 bar_pos = 5;
431 if (ppi[0]->flags & K2_FLAG_BAR_POS_3)
432 bar_pos = 3;
1da177e4
LT
433 /*
434 * If this driver happens to only be useful on Apple's K2, then
435 * we should check that here as it has a normal Serverworks ID
436 */
24dc5f33 437 rc = pcim_enable_device(pdev);
1da177e4
LT
438 if (rc)
439 return rc;
4447d351 440
1da177e4
LT
441 /*
442 * Check if we have resources mapped at all (second function may
443 * have been disabled by firmware)
444 */
931506d3
AS
445 if (pci_resource_len(pdev, bar_pos) == 0) {
446 /* In IDE mode we need to pin the device to ensure that
447 pcim_release does not clear the busmaster bit in config
448 space, clearing causes busmaster DMA to fail on
449 ports 3 & 4 */
450 pcim_pin_device(pdev);
1da177e4 451 return -ENODEV;
931506d3 452 }
1da177e4 453
0d5ff566 454 /* Request and iomap PCI regions */
931506d3 455 rc = pcim_iomap_regions(pdev, 1 << bar_pos, DRV_NAME);
0d5ff566 456 if (rc == -EBUSY)
24dc5f33 457 pcim_pin_device(pdev);
0d5ff566 458 if (rc)
24dc5f33 459 return rc;
4447d351 460 host->iomap = pcim_iomap_table(pdev);
931506d3 461 mmio_base = host->iomap[bar_pos];
4447d351
TH
462
463 /* different controllers have different number of ports - currently 4 or 8 */
464 /* All ports are on the same function. Multi-function device is no
465 * longer available. This should not be seen in any system. */
cbcdd875
TH
466 for (i = 0; i < host->n_ports; i++) {
467 struct ata_port *ap = host->ports[i];
468 unsigned int offset = i * K2_SATA_PORT_OFFSET;
469
470 k2_sata_setup_port(&ap->ioaddr, mmio_base + offset);
471
472 ata_port_pbar_desc(ap, 5, -1, "mmio");
473 ata_port_pbar_desc(ap, 5, offset, "port");
474 }
1da177e4
LT
475
476 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
477 if (rc)
24dc5f33 478 return rc;
1da177e4
LT
479 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
480 if (rc)
24dc5f33 481 return rc;
1da177e4 482
0d5ff566
TH
483 /* Clear a magic bit in SCR1 according to Darwin, those help
484 * some funky seagate drives (though so far, those were already
485 * set by the firmware on the machines I had access to)
486 */
487 writel(readl(mmio_base + K2_SATA_SICR1_OFFSET) & ~0x00040000,
488 mmio_base + K2_SATA_SICR1_OFFSET);
489
490 /* Clear SATA error & interrupts we don't use */
491 writel(0xffffffff, mmio_base + K2_SATA_SCR_ERROR_OFFSET);
492 writel(0x0, mmio_base + K2_SATA_SIM_OFFSET);
1da177e4
LT
493
494 pci_set_master(pdev);
4447d351
TH
495 return ata_host_activate(host, pdev->irq, ata_interrupt, IRQF_SHARED,
496 &k2_sata_sht);
1da177e4
LT
497}
498
60bf09a3
NS
499/* 0x240 is device ID for Apple K2 device
500 * 0x241 is device ID for Serverworks Frodo4
501 * 0x242 is device ID for Serverworks Frodo8
502 * 0x24a is device ID for BCM5785 (aka HT1000) HT southbridge integrated SATA
503 * controller
504 * */
3b7d697d 505static const struct pci_device_id k2_sata_pci_tbl[] = {
931506d3 506 { PCI_VDEVICE(SERVERWORKS, 0x0240), chip_svw4 },
aeb74914
JG
507 { PCI_VDEVICE(SERVERWORKS, 0x0241), chip_svw8 },
508 { PCI_VDEVICE(SERVERWORKS, 0x0242), chip_svw4 },
931506d3
AS
509 { PCI_VDEVICE(SERVERWORKS, 0x024a), chip_svw4 },
510 { PCI_VDEVICE(SERVERWORKS, 0x024b), chip_svw4 },
511 { PCI_VDEVICE(SERVERWORKS, 0x0410), chip_svw42 },
512 { PCI_VDEVICE(SERVERWORKS, 0x0411), chip_svw43 },
2d2744fc 513
1da177e4
LT
514 { }
515};
516
1da177e4
LT
517static struct pci_driver k2_sata_pci_driver = {
518 .name = DRV_NAME,
519 .id_table = k2_sata_pci_tbl,
520 .probe = k2_sata_init_one,
521 .remove = ata_pci_remove_one,
522};
523
1da177e4
LT
524static int __init k2_sata_init(void)
525{
b7887196 526 return pci_register_driver(&k2_sata_pci_driver);
1da177e4
LT
527}
528
1da177e4
LT
529static void __exit k2_sata_exit(void)
530{
531 pci_unregister_driver(&k2_sata_pci_driver);
532}
533
1da177e4
LT
534MODULE_AUTHOR("Benjamin Herrenschmidt");
535MODULE_DESCRIPTION("low-level driver for K2 SATA controller");
536MODULE_LICENSE("GPL");
537MODULE_DEVICE_TABLE(pci, k2_sata_pci_tbl);
538MODULE_VERSION(DRV_VERSION);
539
540module_init(k2_sata_init);
541module_exit(k2_sata_exit);