include/linux/ata.h: add some more transfer masks
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / ata / pata_cs5520.c
CommitLineData
669a5db4
JG
1/*
2 * IDE tuning and bus mastering support for the CS5510/CS5520
3 * chipsets
4 *
5 * The CS5510/CS5520 are slightly unusual devices. Unlike the
6 * typical IDE controllers they do bus mastering with the drive in
7 * PIO mode and smarter silicon.
8 *
9 * The practical upshot of this is that we must always tune the
10 * drive for the right PIO mode. We must also ignore all the blacklists
11 * and the drive bus mastering DMA information. Also to confuse matters
12 * further we can do DMA on PIO only drives.
13 *
14 * DMA on the 5510 also requires we disable_hlt() during DMA on early
15 * revisions.
16 *
17 * *** This driver is strictly experimental ***
18 *
19 * (c) Copyright Red Hat Inc 2002
20 *
21 * This program is free software; you can redistribute it and/or modify it
22 * under the terms of the GNU General Public License as published by the
23 * Free Software Foundation; either version 2, or (at your option) any
24 * later version.
25 *
26 * This program is distributed in the hope that it will be useful, but
27 * WITHOUT ANY WARRANTY; without even the implied warranty of
28 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
29 * General Public License for more details.
30 *
31 * Documentation:
32 * Not publically available.
33 */
34#include <linux/kernel.h>
35#include <linux/module.h>
36#include <linux/pci.h>
37#include <linux/init.h>
38#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <scsi/scsi_host.h>
41#include <linux/libata.h>
42
43#define DRV_NAME "pata_cs5520"
2a3103ce 44#define DRV_VERSION "0.6.6"
669a5db4
JG
45
46struct pio_clocks
47{
48 int address;
49 int assert;
50 int recovery;
51};
52
53static const struct pio_clocks cs5520_pio_clocks[]={
54 {3, 6, 11},
55 {2, 5, 6},
56 {1, 4, 3},
57 {1, 3, 2},
58 {1, 2, 1}
59};
60
61/**
62 * cs5520_set_timings - program PIO timings
63 * @ap: ATA port
64 * @adev: ATA device
65 *
66 * Program the PIO mode timings for the controller according to the pio
67 * clocking table.
68 */
69
70static void cs5520_set_timings(struct ata_port *ap, struct ata_device *adev, int pio)
71{
72 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
73 int slave = adev->devno;
74
75 pio -= XFER_PIO_0;
76
77 /* Channel command timing */
78 pci_write_config_byte(pdev, 0x62 + ap->port_no,
79 (cs5520_pio_clocks[pio].recovery << 4) |
80 (cs5520_pio_clocks[pio].assert));
81 /* FIXME: should these use address ? */
82 /* Read command timing */
83 pci_write_config_byte(pdev, 0x64 + 4*ap->port_no + slave,
84 (cs5520_pio_clocks[pio].recovery << 4) |
85 (cs5520_pio_clocks[pio].assert));
86 /* Write command timing */
87 pci_write_config_byte(pdev, 0x66 + 4*ap->port_no + slave,
88 (cs5520_pio_clocks[pio].recovery << 4) |
89 (cs5520_pio_clocks[pio].assert));
90}
91
92/**
93 * cs5520_enable_dma - turn on DMA bits
94 *
95 * Turn on the DMA bits for this disk. Needed because the BIOS probably
96 * has not done the work for us. Belongs in the core SATA code.
97 */
98
99static void cs5520_enable_dma(struct ata_port *ap, struct ata_device *adev)
100{
101 /* Set the DMA enable/disable flag */
0d5ff566 102 u8 reg = ioread8(ap->ioaddr.bmdma_addr + 0x02);
669a5db4 103 reg |= 1<<(adev->devno + 5);
0d5ff566 104 iowrite8(reg, ap->ioaddr.bmdma_addr + 0x02);
669a5db4
JG
105}
106
107/**
108 * cs5520_set_dmamode - program DMA timings
109 * @ap: ATA port
110 * @adev: ATA device
111 *
112 * Program the DMA mode timings for the controller according to the pio
113 * clocking table. Note that this device sets the DMA timings to PIO
114 * mode values. This may seem bizarre but the 5520 architecture talks
115 * PIO mode to the disk and DMA mode to the controller so the underlying
116 * transfers are PIO timed.
117 */
118
119static void cs5520_set_dmamode(struct ata_port *ap, struct ata_device *adev)
120{
121 static const int dma_xlate[3] = { XFER_PIO_0, XFER_PIO_3, XFER_PIO_4 };
122 cs5520_set_timings(ap, adev, dma_xlate[adev->dma_mode]);
123 cs5520_enable_dma(ap, adev);
124}
125
126/**
127 * cs5520_set_piomode - program PIO timings
128 * @ap: ATA port
129 * @adev: ATA device
130 *
131 * Program the PIO mode timings for the controller according to the pio
132 * clocking table. We know pio_mode will equal dma_mode because of the
133 * CS5520 architecture. At least once we turned DMA on and wrote a
134 * mode setter.
135 */
136
137static void cs5520_set_piomode(struct ata_port *ap, struct ata_device *adev)
138{
139 cs5520_set_timings(ap, adev, adev->pio_mode);
140}
141
669a5db4 142static struct scsi_host_template cs5520_sht = {
68d1d07b 143 ATA_BMDMA_SHT(DRV_NAME),
d26fc955 144 .sg_tablesize = LIBATA_DUMB_MAX_PRD,
669a5db4
JG
145};
146
147static struct ata_port_operations cs5520_port_ops = {
029cfd6b 148 .inherits = &ata_bmdma_port_ops,
9363c382 149 .qc_prep = ata_sff_dumb_qc_prep,
029cfd6b 150 .cable_detect = ata_cable_40wire,
669a5db4
JG
151 .set_piomode = cs5520_set_piomode,
152 .set_dmamode = cs5520_set_dmamode,
669a5db4
JG
153};
154
5d728824 155static int __devinit cs5520_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
669a5db4 156{
cbcdd875
TH
157 static const unsigned int cmd_port[] = { 0x1F0, 0x170 };
158 static const unsigned int ctl_port[] = { 0x3F6, 0x376 };
5d728824
TH
159 struct ata_port_info pi = {
160 .flags = ATA_FLAG_SLAVE_POSS,
161 .pio_mask = 0x1f,
162 .port_ops = &cs5520_port_ops,
163 };
164 const struct ata_port_info *ppi[2];
669a5db4 165 u8 pcicfg;
4ca4e439 166 void __iomem *iomap[5];
5d728824
TH
167 struct ata_host *host;
168 struct ata_ioports *ioaddr;
169 int i, rc;
669a5db4 170
f08048e9
TH
171 rc = pcim_enable_device(pdev);
172 if (rc)
173 return rc;
174
669a5db4 175 /* IDE port enable bits */
5d728824 176 pci_read_config_byte(pdev, 0x60, &pcicfg);
669a5db4
JG
177
178 /* Check if the ATA ports are enabled */
179 if ((pcicfg & 3) == 0)
180 return -ENODEV;
181
5d728824
TH
182 ppi[0] = ppi[1] = &ata_dummy_port_info;
183 if (pcicfg & 1)
184 ppi[0] = &pi;
185 if (pcicfg & 2)
186 ppi[1] = &pi;
187
669a5db4 188 if ((pcicfg & 0x40) == 0) {
5d728824
TH
189 dev_printk(KERN_WARNING, &pdev->dev,
190 "DMA mode disabled. Enabling.\n");
191 pci_write_config_byte(pdev, 0x60, pcicfg | 0x40);
669a5db4
JG
192 }
193
5d728824
TH
194 pi.mwdma_mask = id->driver_data;
195
196 host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
197 if (!host)
198 return -ENOMEM;
199
669a5db4 200 /* Perform set up for DMA */
09483916 201 if (pci_enable_device_io(pdev)) {
669a5db4
JG
202 printk(KERN_ERR DRV_NAME ": unable to configure BAR2.\n");
203 return -ENODEV;
204 }
5d728824
TH
205
206 if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
669a5db4
JG
207 printk(KERN_ERR DRV_NAME ": unable to configure DMA mask.\n");
208 return -ENODEV;
209 }
5d728824 210 if (pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
669a5db4
JG
211 printk(KERN_ERR DRV_NAME ": unable to configure consistent DMA mask.\n");
212 return -ENODEV;
213 }
214
5d728824 215 /* Map IO ports and initialize host accordingly */
cbcdd875
TH
216 iomap[0] = devm_ioport_map(&pdev->dev, cmd_port[0], 8);
217 iomap[1] = devm_ioport_map(&pdev->dev, ctl_port[0], 1);
218 iomap[2] = devm_ioport_map(&pdev->dev, cmd_port[1], 8);
219 iomap[3] = devm_ioport_map(&pdev->dev, ctl_port[1], 1);
5d728824 220 iomap[4] = pcim_iomap(pdev, 2, 0);
0d5ff566
TH
221
222 if (!iomap[0] || !iomap[1] || !iomap[2] || !iomap[3] || !iomap[4])
223 return -ENOMEM;
224
5d728824
TH
225 ioaddr = &host->ports[0]->ioaddr;
226 ioaddr->cmd_addr = iomap[0];
227 ioaddr->ctl_addr = iomap[1];
228 ioaddr->altstatus_addr = iomap[1];
229 ioaddr->bmdma_addr = iomap[4];
9363c382 230 ata_sff_std_ports(ioaddr);
5d728824 231
cbcdd875
TH
232 ata_port_desc(host->ports[0],
233 "cmd 0x%x ctl 0x%x", cmd_port[0], ctl_port[0]);
234 ata_port_pbar_desc(host->ports[0], 4, 0, "bmdma");
235
5d728824
TH
236 ioaddr = &host->ports[1]->ioaddr;
237 ioaddr->cmd_addr = iomap[2];
238 ioaddr->ctl_addr = iomap[3];
239 ioaddr->altstatus_addr = iomap[3];
240 ioaddr->bmdma_addr = iomap[4] + 8;
9363c382 241 ata_sff_std_ports(ioaddr);
5d728824 242
cbcdd875
TH
243 ata_port_desc(host->ports[1],
244 "cmd 0x%x ctl 0x%x", cmd_port[1], ctl_port[1]);
245 ata_port_pbar_desc(host->ports[1], 4, 8, "bmdma");
246
5d728824
TH
247 /* activate the host */
248 pci_set_master(pdev);
249 rc = ata_host_start(host);
250 if (rc)
251 return rc;
252
253 for (i = 0; i < 2; i++) {
254 static const int irq[] = { 14, 15 };
8c6b065b 255 struct ata_port *ap = host->ports[i];
5d728824
TH
256
257 if (ata_port_is_dummy(ap))
258 continue;
259
260 rc = devm_request_irq(&pdev->dev, irq[ap->port_no],
9363c382 261 ata_sff_interrupt, 0, DRV_NAME, host);
5d728824
TH
262 if (rc)
263 return rc;
4031826b 264
cbcdd875 265 ata_port_desc(ap, "irq %d", irq[i]);
5d728824
TH
266 }
267
268 return ata_host_register(host, &cs5520_sht);
669a5db4
JG
269}
270
438ac6d5 271#ifdef CONFIG_PM
8501120f
AC
272/**
273 * cs5520_reinit_one - device resume
274 * @pdev: PCI device
275 *
276 * Do any reconfiguration work needed by a resume from RAM. We need
277 * to restore DMA mode support on BIOSen which disabled it
278 */
f20b16ff 279
8501120f
AC
280static int cs5520_reinit_one(struct pci_dev *pdev)
281{
f08048e9 282 struct ata_host *host = dev_get_drvdata(&pdev->dev);
8501120f 283 u8 pcicfg;
f08048e9
TH
284 int rc;
285
286 rc = ata_pci_device_do_resume(pdev);
287 if (rc)
288 return rc;
289
8501120f
AC
290 pci_read_config_byte(pdev, 0x60, &pcicfg);
291 if ((pcicfg & 0x40) == 0)
292 pci_write_config_byte(pdev, 0x60, pcicfg | 0x40);
f08048e9
TH
293
294 ata_host_resume(host);
295 return 0;
8501120f 296}
aa6de494
AC
297
298/**
299 * cs5520_pci_device_suspend - device suspend
300 * @pdev: PCI device
301 *
302 * We have to cut and waste bits from the standard method because
303 * the 5520 is a bit odd and not just a pure ATA device. As a result
304 * we must not disable it. The needed code is short and this avoids
305 * chip specific mess in the core code.
306 */
307
308static int cs5520_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
309{
310 struct ata_host *host = dev_get_drvdata(&pdev->dev);
311 int rc = 0;
312
313 rc = ata_host_suspend(host, mesg);
314 if (rc)
315 return rc;
316
317 pci_save_state(pdev);
318 return 0;
319}
438ac6d5 320#endif /* CONFIG_PM */
a84471fe 321
669a5db4
JG
322/* For now keep DMA off. We can set it for all but A rev CS5510 once the
323 core ATA code can handle it */
324
2d2744fc
JG
325static const struct pci_device_id pata_cs5520[] = {
326 { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5510), },
327 { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5520), },
328
329 { },
669a5db4
JG
330};
331
332static struct pci_driver cs5520_pci_driver = {
333 .name = DRV_NAME,
334 .id_table = pata_cs5520,
335 .probe = cs5520_init_one,
2855568b 336 .remove = ata_pci_remove_one,
438ac6d5 337#ifdef CONFIG_PM
aa6de494 338 .suspend = cs5520_pci_device_suspend,
8501120f 339 .resume = cs5520_reinit_one,
438ac6d5 340#endif
669a5db4
JG
341};
342
669a5db4
JG
343static int __init cs5520_init(void)
344{
345 return pci_register_driver(&cs5520_pci_driver);
346}
347
348static void __exit cs5520_exit(void)
349{
350 pci_unregister_driver(&cs5520_pci_driver);
351}
352
353MODULE_AUTHOR("Alan Cox");
354MODULE_DESCRIPTION("low-level driver for Cyrix CS5510/5520");
355MODULE_LICENSE("GPL");
356MODULE_DEVICE_TABLE(pci, pata_cs5520);
357MODULE_VERSION(DRV_VERSION);
358
359module_init(cs5520_init);
360module_exit(cs5520_exit);
361