pata_platform: fix devres conversion
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / ata / pata_cs5520.c
CommitLineData
669a5db4
JG
1/*
2 * IDE tuning and bus mastering support for the CS5510/CS5520
3 * chipsets
4 *
5 * The CS5510/CS5520 are slightly unusual devices. Unlike the
6 * typical IDE controllers they do bus mastering with the drive in
7 * PIO mode and smarter silicon.
8 *
9 * The practical upshot of this is that we must always tune the
10 * drive for the right PIO mode. We must also ignore all the blacklists
11 * and the drive bus mastering DMA information. Also to confuse matters
12 * further we can do DMA on PIO only drives.
13 *
14 * DMA on the 5510 also requires we disable_hlt() during DMA on early
15 * revisions.
16 *
17 * *** This driver is strictly experimental ***
18 *
19 * (c) Copyright Red Hat Inc 2002
20 *
21 * This program is free software; you can redistribute it and/or modify it
22 * under the terms of the GNU General Public License as published by the
23 * Free Software Foundation; either version 2, or (at your option) any
24 * later version.
25 *
26 * This program is distributed in the hope that it will be useful, but
27 * WITHOUT ANY WARRANTY; without even the implied warranty of
28 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
29 * General Public License for more details.
30 *
31 * Documentation:
32 * Not publically available.
33 */
34#include <linux/kernel.h>
35#include <linux/module.h>
36#include <linux/pci.h>
37#include <linux/init.h>
38#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <scsi/scsi_host.h>
41#include <linux/libata.h>
42
43#define DRV_NAME "pata_cs5520"
8501120f 44#define DRV_VERSION "0.6.3"
669a5db4
JG
45
46struct pio_clocks
47{
48 int address;
49 int assert;
50 int recovery;
51};
52
53static const struct pio_clocks cs5520_pio_clocks[]={
54 {3, 6, 11},
55 {2, 5, 6},
56 {1, 4, 3},
57 {1, 3, 2},
58 {1, 2, 1}
59};
60
61/**
62 * cs5520_set_timings - program PIO timings
63 * @ap: ATA port
64 * @adev: ATA device
65 *
66 * Program the PIO mode timings for the controller according to the pio
67 * clocking table.
68 */
69
70static void cs5520_set_timings(struct ata_port *ap, struct ata_device *adev, int pio)
71{
72 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
73 int slave = adev->devno;
74
75 pio -= XFER_PIO_0;
76
77 /* Channel command timing */
78 pci_write_config_byte(pdev, 0x62 + ap->port_no,
79 (cs5520_pio_clocks[pio].recovery << 4) |
80 (cs5520_pio_clocks[pio].assert));
81 /* FIXME: should these use address ? */
82 /* Read command timing */
83 pci_write_config_byte(pdev, 0x64 + 4*ap->port_no + slave,
84 (cs5520_pio_clocks[pio].recovery << 4) |
85 (cs5520_pio_clocks[pio].assert));
86 /* Write command timing */
87 pci_write_config_byte(pdev, 0x66 + 4*ap->port_no + slave,
88 (cs5520_pio_clocks[pio].recovery << 4) |
89 (cs5520_pio_clocks[pio].assert));
90}
91
92/**
93 * cs5520_enable_dma - turn on DMA bits
94 *
95 * Turn on the DMA bits for this disk. Needed because the BIOS probably
96 * has not done the work for us. Belongs in the core SATA code.
97 */
98
99static void cs5520_enable_dma(struct ata_port *ap, struct ata_device *adev)
100{
101 /* Set the DMA enable/disable flag */
102 u8 reg = inb(ap->ioaddr.bmdma_addr + 0x02);
103 reg |= 1<<(adev->devno + 5);
104 outb(reg, ap->ioaddr.bmdma_addr + 0x02);
105}
106
107/**
108 * cs5520_set_dmamode - program DMA timings
109 * @ap: ATA port
110 * @adev: ATA device
111 *
112 * Program the DMA mode timings for the controller according to the pio
113 * clocking table. Note that this device sets the DMA timings to PIO
114 * mode values. This may seem bizarre but the 5520 architecture talks
115 * PIO mode to the disk and DMA mode to the controller so the underlying
116 * transfers are PIO timed.
117 */
118
119static void cs5520_set_dmamode(struct ata_port *ap, struct ata_device *adev)
120{
121 static const int dma_xlate[3] = { XFER_PIO_0, XFER_PIO_3, XFER_PIO_4 };
122 cs5520_set_timings(ap, adev, dma_xlate[adev->dma_mode]);
123 cs5520_enable_dma(ap, adev);
124}
125
126/**
127 * cs5520_set_piomode - program PIO timings
128 * @ap: ATA port
129 * @adev: ATA device
130 *
131 * Program the PIO mode timings for the controller according to the pio
132 * clocking table. We know pio_mode will equal dma_mode because of the
133 * CS5520 architecture. At least once we turned DMA on and wrote a
134 * mode setter.
135 */
136
137static void cs5520_set_piomode(struct ata_port *ap, struct ata_device *adev)
138{
139 cs5520_set_timings(ap, adev, adev->pio_mode);
140}
141
142
143static int cs5520_pre_reset(struct ata_port *ap)
144{
145 ap->cbl = ATA_CBL_PATA40;
146 return ata_std_prereset(ap);
147}
148
149static void cs5520_error_handler(struct ata_port *ap)
150{
151 return ata_bmdma_drive_eh(ap, cs5520_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
152}
153
154static struct scsi_host_template cs5520_sht = {
155 .module = THIS_MODULE,
156 .name = DRV_NAME,
157 .ioctl = ata_scsi_ioctl,
158 .queuecommand = ata_scsi_queuecmd,
159 .can_queue = ATA_DEF_QUEUE,
160 .this_id = ATA_SHT_THIS_ID,
161 .sg_tablesize = LIBATA_MAX_PRD,
669a5db4
JG
162 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
163 .emulated = ATA_SHT_EMULATED,
164 .use_clustering = ATA_SHT_USE_CLUSTERING,
165 .proc_name = DRV_NAME,
166 .dma_boundary = ATA_DMA_BOUNDARY,
167 .slave_configure = ata_scsi_slave_config,
afdfe899 168 .slave_destroy = ata_scsi_slave_destroy,
669a5db4 169 .bios_param = ata_std_bios_param,
8501120f
AC
170 .resume = ata_scsi_device_resume,
171 .suspend = ata_scsi_device_suspend,
669a5db4
JG
172};
173
174static struct ata_port_operations cs5520_port_ops = {
175 .port_disable = ata_port_disable,
176 .set_piomode = cs5520_set_piomode,
177 .set_dmamode = cs5520_set_dmamode,
178
179 .tf_load = ata_tf_load,
180 .tf_read = ata_tf_read,
181 .check_status = ata_check_status,
182 .exec_command = ata_exec_command,
183 .dev_select = ata_std_dev_select,
184
185 .freeze = ata_bmdma_freeze,
186 .thaw = ata_bmdma_thaw,
187 .error_handler = cs5520_error_handler,
188 .post_internal_cmd = ata_bmdma_post_internal_cmd,
189
190 .bmdma_setup = ata_bmdma_setup,
191 .bmdma_start = ata_bmdma_start,
192 .bmdma_stop = ata_bmdma_stop,
193 .bmdma_status = ata_bmdma_status,
194 .qc_prep = ata_qc_prep,
195 .qc_issue = ata_qc_issue_prot,
196 .data_xfer = ata_pio_data_xfer,
197
669a5db4
JG
198 .irq_handler = ata_interrupt,
199 .irq_clear = ata_bmdma_irq_clear,
200
201 .port_start = ata_port_start,
669a5db4
JG
202};
203
204static int __devinit cs5520_init_one(struct pci_dev *dev, const struct pci_device_id *id)
205{
206 u8 pcicfg;
207 static struct ata_probe_ent probe[2];
208 int ports = 0;
209
210 /* IDE port enable bits */
211 pci_read_config_byte(dev, 0x60, &pcicfg);
212
213 /* Check if the ATA ports are enabled */
214 if ((pcicfg & 3) == 0)
215 return -ENODEV;
216
217 if ((pcicfg & 0x40) == 0) {
218 printk(KERN_WARNING DRV_NAME ": DMA mode disabled. Enabling.\n");
219 pci_write_config_byte(dev, 0x60, pcicfg | 0x40);
220 }
221
222 /* Perform set up for DMA */
223 if (pci_enable_device_bars(dev, 1<<2)) {
224 printk(KERN_ERR DRV_NAME ": unable to configure BAR2.\n");
225 return -ENODEV;
226 }
227 pci_set_master(dev);
228 if (pci_set_dma_mask(dev, DMA_32BIT_MASK)) {
229 printk(KERN_ERR DRV_NAME ": unable to configure DMA mask.\n");
230 return -ENODEV;
231 }
232 if (pci_set_consistent_dma_mask(dev, DMA_32BIT_MASK)) {
233 printk(KERN_ERR DRV_NAME ": unable to configure consistent DMA mask.\n");
234 return -ENODEV;
235 }
236
237 /* We have to do our own plumbing as the PCI setup for this
238 chipset is non-standard so we can't punt to the libata code */
239
240 INIT_LIST_HEAD(&probe[0].node);
241 probe[0].dev = pci_dev_to_dev(dev);
242 probe[0].port_ops = &cs5520_port_ops;
243 probe[0].sht = &cs5520_sht;
244 probe[0].pio_mask = 0x1F;
245 probe[0].mwdma_mask = id->driver_data;
246 probe[0].irq = 14;
247 probe[0].irq_flags = 0;
248 probe[0].port_flags = ATA_FLAG_SLAVE_POSS|ATA_FLAG_SRST;
249 probe[0].n_ports = 1;
250 probe[0].port[0].cmd_addr = 0x1F0;
251 probe[0].port[0].ctl_addr = 0x3F6;
252 probe[0].port[0].altstatus_addr = 0x3F6;
253 probe[0].port[0].bmdma_addr = pci_resource_start(dev, 2);
254
255 /* The secondary lurks at different addresses but is otherwise
256 the same beastie */
257
258 probe[1] = probe[0];
259 INIT_LIST_HEAD(&probe[1].node);
260 probe[1].irq = 15;
261 probe[1].port[0].cmd_addr = 0x170;
262 probe[1].port[0].ctl_addr = 0x376;
263 probe[1].port[0].altstatus_addr = 0x376;
264 probe[1].port[0].bmdma_addr = pci_resource_start(dev, 2) + 8;
265
266 /* Let libata fill in the port details */
267 ata_std_ports(&probe[0].port[0]);
268 ata_std_ports(&probe[1].port[0]);
269
270 /* Now add the ports that are active */
271 if (pcicfg & 1)
272 ports += ata_device_add(&probe[0]);
273 if (pcicfg & 2)
274 ports += ata_device_add(&probe[1]);
275 if (ports)
276 return 0;
277 return -ENODEV;
278}
279
280/**
281 * cs5520_remove_one - device unload
282 * @pdev: PCI device being removed
283 *
284 * Handle an unplug/unload event for a PCI device. Unload the
285 * PCI driver but do not use the default handler as we manage
286 * resources ourself and *MUST NOT* disable the device as it has
287 * other functions.
288 */
289
290static void __devexit cs5520_remove_one(struct pci_dev *pdev)
291{
292 struct device *dev = pci_dev_to_dev(pdev);
293 struct ata_host *host = dev_get_drvdata(dev);
294
24dc5f33 295 ata_host_detach(host);
669a5db4
JG
296 dev_set_drvdata(dev, NULL);
297}
298
8501120f
AC
299/**
300 * cs5520_reinit_one - device resume
301 * @pdev: PCI device
302 *
303 * Do any reconfiguration work needed by a resume from RAM. We need
304 * to restore DMA mode support on BIOSen which disabled it
305 */
f20b16ff 306
8501120f
AC
307static int cs5520_reinit_one(struct pci_dev *pdev)
308{
309 u8 pcicfg;
310 pci_read_config_byte(pdev, 0x60, &pcicfg);
311 if ((pcicfg & 0x40) == 0)
312 pci_write_config_byte(pdev, 0x60, pcicfg | 0x40);
313 return ata_pci_device_resume(pdev);
314}
669a5db4
JG
315/* For now keep DMA off. We can set it for all but A rev CS5510 once the
316 core ATA code can handle it */
317
2d2744fc
JG
318static const struct pci_device_id pata_cs5520[] = {
319 { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5510), },
320 { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5520), },
321
322 { },
669a5db4
JG
323};
324
325static struct pci_driver cs5520_pci_driver = {
326 .name = DRV_NAME,
327 .id_table = pata_cs5520,
328 .probe = cs5520_init_one,
8501120f
AC
329 .remove = cs5520_remove_one,
330 .suspend = ata_pci_device_suspend,
331 .resume = cs5520_reinit_one,
669a5db4
JG
332};
333
669a5db4
JG
334static int __init cs5520_init(void)
335{
336 return pci_register_driver(&cs5520_pci_driver);
337}
338
339static void __exit cs5520_exit(void)
340{
341 pci_unregister_driver(&cs5520_pci_driver);
342}
343
344MODULE_AUTHOR("Alan Cox");
345MODULE_DESCRIPTION("low-level driver for Cyrix CS5510/5520");
346MODULE_LICENSE("GPL");
347MODULE_DEVICE_TABLE(pci, pata_cs5520);
348MODULE_VERSION(DRV_VERSION);
349
350module_init(cs5520_init);
351module_exit(cs5520_exit);
352