sata_sis: SCR accessors return -EINVAL when requested SCR isn't available
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / ata / pata_bf54x.c
CommitLineData
d830d173
SZ
1/*
2 * File: drivers/ata/pata_bf54x.c
3 * Author: Sonic Zhang <sonic.zhang@analog.com>
4 *
5 * Created:
6 * Description: PATA Driver for blackfin 54x
7 *
8 * Modified:
9 * Copyright 2007 Analog Devices Inc.
10 *
11 * Bugs: Enter bugs at http://blackfin.uclinux.org/
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License as published by
15 * the Free Software Foundation; either version 2 of the License, or
16 * (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, see the file COPYING, or write
25 * to the Free Software Foundation, Inc.,
26 * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
27 */
28
29#include <linux/kernel.h>
30#include <linux/module.h>
31#include <linux/pci.h>
32#include <linux/init.h>
33#include <linux/blkdev.h>
34#include <linux/delay.h>
35#include <linux/device.h>
36#include <scsi/scsi_host.h>
37#include <linux/libata.h>
38#include <linux/platform_device.h>
39#include <asm/dma.h>
40#include <asm/gpio.h>
41#include <asm/portmux.h>
42
43#define DRV_NAME "pata-bf54x"
44#define DRV_VERSION "0.9"
45
46#define ATA_REG_CTRL 0x0E
47#define ATA_REG_ALTSTATUS ATA_REG_CTRL
48
49/* These are the offset of the controller's registers */
50#define ATAPI_OFFSET_CONTROL 0x00
51#define ATAPI_OFFSET_STATUS 0x04
52#define ATAPI_OFFSET_DEV_ADDR 0x08
53#define ATAPI_OFFSET_DEV_TXBUF 0x0c
54#define ATAPI_OFFSET_DEV_RXBUF 0x10
55#define ATAPI_OFFSET_INT_MASK 0x14
56#define ATAPI_OFFSET_INT_STATUS 0x18
57#define ATAPI_OFFSET_XFER_LEN 0x1c
58#define ATAPI_OFFSET_LINE_STATUS 0x20
59#define ATAPI_OFFSET_SM_STATE 0x24
60#define ATAPI_OFFSET_TERMINATE 0x28
61#define ATAPI_OFFSET_PIO_TFRCNT 0x2c
62#define ATAPI_OFFSET_DMA_TFRCNT 0x30
63#define ATAPI_OFFSET_UMAIN_TFRCNT 0x34
64#define ATAPI_OFFSET_UDMAOUT_TFRCNT 0x38
65#define ATAPI_OFFSET_REG_TIM_0 0x40
66#define ATAPI_OFFSET_PIO_TIM_0 0x44
67#define ATAPI_OFFSET_PIO_TIM_1 0x48
68#define ATAPI_OFFSET_MULTI_TIM_0 0x50
69#define ATAPI_OFFSET_MULTI_TIM_1 0x54
70#define ATAPI_OFFSET_MULTI_TIM_2 0x58
71#define ATAPI_OFFSET_ULTRA_TIM_0 0x60
72#define ATAPI_OFFSET_ULTRA_TIM_1 0x64
73#define ATAPI_OFFSET_ULTRA_TIM_2 0x68
74#define ATAPI_OFFSET_ULTRA_TIM_3 0x6c
75
76
77#define ATAPI_GET_CONTROL(base)\
78 bfin_read16(base + ATAPI_OFFSET_CONTROL)
79#define ATAPI_SET_CONTROL(base, val)\
80 bfin_write16(base + ATAPI_OFFSET_CONTROL, val)
81#define ATAPI_GET_STATUS(base)\
82 bfin_read16(base + ATAPI_OFFSET_STATUS)
83#define ATAPI_GET_DEV_ADDR(base)\
84 bfin_read16(base + ATAPI_OFFSET_DEV_ADDR)
85#define ATAPI_SET_DEV_ADDR(base, val)\
86 bfin_write16(base + ATAPI_OFFSET_DEV_ADDR, val)
87#define ATAPI_GET_DEV_TXBUF(base)\
88 bfin_read16(base + ATAPI_OFFSET_DEV_TXBUF)
89#define ATAPI_SET_DEV_TXBUF(base, val)\
90 bfin_write16(base + ATAPI_OFFSET_DEV_TXBUF, val)
91#define ATAPI_GET_DEV_RXBUF(base)\
92 bfin_read16(base + ATAPI_OFFSET_DEV_RXBUF)
93#define ATAPI_SET_DEV_RXBUF(base, val)\
94 bfin_write16(base + ATAPI_OFFSET_DEV_RXBUF, val)
95#define ATAPI_GET_INT_MASK(base)\
96 bfin_read16(base + ATAPI_OFFSET_INT_MASK)
97#define ATAPI_SET_INT_MASK(base, val)\
98 bfin_write16(base + ATAPI_OFFSET_INT_MASK, val)
99#define ATAPI_GET_INT_STATUS(base)\
100 bfin_read16(base + ATAPI_OFFSET_INT_STATUS)
101#define ATAPI_SET_INT_STATUS(base, val)\
102 bfin_write16(base + ATAPI_OFFSET_INT_STATUS, val)
103#define ATAPI_GET_XFER_LEN(base)\
104 bfin_read16(base + ATAPI_OFFSET_XFER_LEN)
105#define ATAPI_SET_XFER_LEN(base, val)\
106 bfin_write16(base + ATAPI_OFFSET_XFER_LEN, val)
107#define ATAPI_GET_LINE_STATUS(base)\
108 bfin_read16(base + ATAPI_OFFSET_LINE_STATUS)
109#define ATAPI_GET_SM_STATE(base)\
110 bfin_read16(base + ATAPI_OFFSET_SM_STATE)
111#define ATAPI_GET_TERMINATE(base)\
112 bfin_read16(base + ATAPI_OFFSET_TERMINATE)
113#define ATAPI_SET_TERMINATE(base, val)\
114 bfin_write16(base + ATAPI_OFFSET_TERMINATE, val)
115#define ATAPI_GET_PIO_TFRCNT(base)\
116 bfin_read16(base + ATAPI_OFFSET_PIO_TFRCNT)
117#define ATAPI_GET_DMA_TFRCNT(base)\
118 bfin_read16(base + ATAPI_OFFSET_DMA_TFRCNT)
119#define ATAPI_GET_UMAIN_TFRCNT(base)\
120 bfin_read16(base + ATAPI_OFFSET_UMAIN_TFRCNT)
121#define ATAPI_GET_UDMAOUT_TFRCNT(base)\
122 bfin_read16(base + ATAPI_OFFSET_UDMAOUT_TFRCNT)
123#define ATAPI_GET_REG_TIM_0(base)\
124 bfin_read16(base + ATAPI_OFFSET_REG_TIM_0)
125#define ATAPI_SET_REG_TIM_0(base, val)\
126 bfin_write16(base + ATAPI_OFFSET_REG_TIM_0, val)
127#define ATAPI_GET_PIO_TIM_0(base)\
128 bfin_read16(base + ATAPI_OFFSET_PIO_TIM_0)
129#define ATAPI_SET_PIO_TIM_0(base, val)\
130 bfin_write16(base + ATAPI_OFFSET_PIO_TIM_0, val)
131#define ATAPI_GET_PIO_TIM_1(base)\
132 bfin_read16(base + ATAPI_OFFSET_PIO_TIM_1)
133#define ATAPI_SET_PIO_TIM_1(base, val)\
134 bfin_write16(base + ATAPI_OFFSET_PIO_TIM_1, val)
135#define ATAPI_GET_MULTI_TIM_0(base)\
136 bfin_read16(base + ATAPI_OFFSET_MULTI_TIM_0)
137#define ATAPI_SET_MULTI_TIM_0(base, val)\
138 bfin_write16(base + ATAPI_OFFSET_MULTI_TIM_0, val)
139#define ATAPI_GET_MULTI_TIM_1(base)\
140 bfin_read16(base + ATAPI_OFFSET_MULTI_TIM_1)
141#define ATAPI_SET_MULTI_TIM_1(base, val)\
142 bfin_write16(base + ATAPI_OFFSET_MULTI_TIM_1, val)
143#define ATAPI_GET_MULTI_TIM_2(base)\
144 bfin_read16(base + ATAPI_OFFSET_MULTI_TIM_2)
145#define ATAPI_SET_MULTI_TIM_2(base, val)\
146 bfin_write16(base + ATAPI_OFFSET_MULTI_TIM_2, val)
147#define ATAPI_GET_ULTRA_TIM_0(base)\
148 bfin_read16(base + ATAPI_OFFSET_ULTRA_TIM_0)
149#define ATAPI_SET_ULTRA_TIM_0(base, val)\
150 bfin_write16(base + ATAPI_OFFSET_ULTRA_TIM_0, val)
151#define ATAPI_GET_ULTRA_TIM_1(base)\
152 bfin_read16(base + ATAPI_OFFSET_ULTRA_TIM_1)
153#define ATAPI_SET_ULTRA_TIM_1(base, val)\
154 bfin_write16(base + ATAPI_OFFSET_ULTRA_TIM_1, val)
155#define ATAPI_GET_ULTRA_TIM_2(base)\
156 bfin_read16(base + ATAPI_OFFSET_ULTRA_TIM_2)
157#define ATAPI_SET_ULTRA_TIM_2(base, val)\
158 bfin_write16(base + ATAPI_OFFSET_ULTRA_TIM_2, val)
159#define ATAPI_GET_ULTRA_TIM_3(base)\
160 bfin_read16(base + ATAPI_OFFSET_ULTRA_TIM_3)
161#define ATAPI_SET_ULTRA_TIM_3(base, val)\
162 bfin_write16(base + ATAPI_OFFSET_ULTRA_TIM_3, val)
163
164/**
165 * PIO Mode - Frequency compatibility
166 */
167/* mode: 0 1 2 3 4 */
168static const u32 pio_fsclk[] =
169{ 33333333, 33333333, 33333333, 33333333, 33333333 };
170
171/**
172 * MDMA Mode - Frequency compatibility
173 */
174/* mode: 0 1 2 */
175static const u32 mdma_fsclk[] = { 33333333, 33333333, 33333333 };
176
177/**
178 * UDMA Mode - Frequency compatibility
179 *
180 * UDMA5 - 100 MB/s - SCLK = 133 MHz
181 * UDMA4 - 66 MB/s - SCLK >= 80 MHz
182 * UDMA3 - 44.4 MB/s - SCLK >= 50 MHz
183 * UDMA2 - 33 MB/s - SCLK >= 40 MHz
184 */
185/* mode: 0 1 2 3 4 5 */
186static const u32 udma_fsclk[] =
187{ 33333333, 33333333, 40000000, 50000000, 80000000, 133333333 };
188
189/**
190 * Register transfer timing table
191 */
192/* mode: 0 1 2 3 4 */
193/* Cycle Time */
194static const u32 reg_t0min[] = { 600, 383, 330, 180, 120 };
195/* DIOR/DIOW to end cycle */
196static const u32 reg_t2min[] = { 290, 290, 290, 70, 25 };
197/* DIOR/DIOW asserted pulse width */
198static const u32 reg_teocmin[] = { 290, 290, 290, 80, 70 };
199
200/**
201 * PIO timing table
202 */
203/* mode: 0 1 2 3 4 */
204/* Cycle Time */
205static const u32 pio_t0min[] = { 600, 383, 240, 180, 120 };
206/* Address valid to DIOR/DIORW */
207static const u32 pio_t1min[] = { 70, 50, 30, 30, 25 };
208/* DIOR/DIOW to end cycle */
209static const u32 pio_t2min[] = { 165, 125, 100, 80, 70 };
210/* DIOR/DIOW asserted pulse width */
211static const u32 pio_teocmin[] = { 165, 125, 100, 70, 25 };
212/* DIOW data hold */
213static const u32 pio_t4min[] = { 30, 20, 15, 10, 10 };
214
215/* ******************************************************************
216 * Multiword DMA timing table
217 * ******************************************************************
218 */
219/* mode: 0 1 2 */
220/* Cycle Time */
221static const u32 mdma_t0min[] = { 480, 150, 120 };
222/* DIOR/DIOW asserted pulse width */
223static const u32 mdma_tdmin[] = { 215, 80, 70 };
224/* DMACK to read data released */
225static const u32 mdma_thmin[] = { 20, 15, 10 };
226/* DIOR/DIOW to DMACK hold */
227static const u32 mdma_tjmin[] = { 20, 5, 5 };
228/* DIOR negated pulse width */
229static const u32 mdma_tkrmin[] = { 50, 50, 25 };
230/* DIOR negated pulse width */
231static const u32 mdma_tkwmin[] = { 215, 50, 25 };
232/* CS[1:0] valid to DIOR/DIOW */
233static const u32 mdma_tmmin[] = { 50, 30, 25 };
234/* DMACK to read data released */
235static const u32 mdma_tzmax[] = { 20, 25, 25 };
236
237/**
238 * Ultra DMA timing table
239 */
240/* mode: 0 1 2 3 4 5 */
241static const u32 udma_tcycmin[] = { 112, 73, 54, 39, 25, 17 };
242static const u32 udma_tdvsmin[] = { 70, 48, 31, 20, 7, 5 };
243static const u32 udma_tenvmax[] = { 70, 70, 70, 55, 55, 50 };
244static const u32 udma_trpmin[] = { 160, 125, 100, 100, 100, 85 };
245static const u32 udma_tmin[] = { 5, 5, 5, 5, 3, 3 };
246
247
248static const u32 udma_tmlimin = 20;
249static const u32 udma_tzahmin = 20;
250static const u32 udma_tenvmin = 20;
251static const u32 udma_tackmin = 20;
252static const u32 udma_tssmin = 50;
253
254/**
255 *
256 * Function: num_clocks_min
257 *
258 * Description:
259 * calculate number of SCLK cycles to meet minimum timing
260 */
261static unsigned short num_clocks_min(unsigned long tmin,
262 unsigned long fsclk)
263{
264 unsigned long tmp ;
265 unsigned short result;
266
267 tmp = tmin * (fsclk/1000/1000) / 1000;
268 result = (unsigned short)tmp;
269 if ((tmp*1000*1000) < (tmin*(fsclk/1000))) {
270 result++;
271 }
272
273 return result;
274}
275
276/**
277 * bfin_set_piomode - Initialize host controller PATA PIO timings
278 * @ap: Port whose timings we are configuring
279 * @adev: um
280 *
281 * Set PIO mode for device.
282 *
283 * LOCKING:
284 * None (inherited from caller).
285 */
286
287static void bfin_set_piomode(struct ata_port *ap, struct ata_device *adev)
288{
289 int mode = adev->pio_mode - XFER_PIO_0;
290 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
291 unsigned int fsclk = get_sclk();
292 unsigned short teoc_reg, t2_reg, teoc_pio;
293 unsigned short t4_reg, t2_pio, t1_reg;
294 unsigned short n0, n6, t6min = 5;
295
296 /* the most restrictive timing value is t6 and tc, the DIOW - data hold
297 * If one SCLK pulse is longer than this minimum value then register
298 * transfers cannot be supported at this frequency.
299 */
300 n6 = num_clocks_min(t6min, fsclk);
301 if (mode >= 0 && mode <= 4 && n6 >= 1) {
9f24e82d 302 dev_dbg(adev->link->ap->dev, "set piomode: mode=%d, fsclk=%ud\n", mode, fsclk);
d830d173
SZ
303 /* calculate the timing values for register transfers. */
304 while (mode > 0 && pio_fsclk[mode] > fsclk)
305 mode--;
306
307 /* DIOR/DIOW to end cycle time */
308 t2_reg = num_clocks_min(reg_t2min[mode], fsclk);
309 /* DIOR/DIOW asserted pulse width */
310 teoc_reg = num_clocks_min(reg_teocmin[mode], fsclk);
311 /* Cycle Time */
312 n0 = num_clocks_min(reg_t0min[mode], fsclk);
313
314 /* increase t2 until we meed the minimum cycle length */
315 if (t2_reg + teoc_reg < n0)
316 t2_reg = n0 - teoc_reg;
317
318 /* calculate the timing values for pio transfers. */
319
320 /* DIOR/DIOW to end cycle time */
321 t2_pio = num_clocks_min(pio_t2min[mode], fsclk);
322 /* DIOR/DIOW asserted pulse width */
323 teoc_pio = num_clocks_min(pio_teocmin[mode], fsclk);
324 /* Cycle Time */
325 n0 = num_clocks_min(pio_t0min[mode], fsclk);
326
327 /* increase t2 until we meed the minimum cycle length */
328 if (t2_pio + teoc_pio < n0)
329 t2_pio = n0 - teoc_pio;
330
331 /* Address valid to DIOR/DIORW */
332 t1_reg = num_clocks_min(pio_t1min[mode], fsclk);
333
334 /* DIOW data hold */
335 t4_reg = num_clocks_min(pio_t4min[mode], fsclk);
336
337 ATAPI_SET_REG_TIM_0(base, (teoc_reg<<8 | t2_reg));
338 ATAPI_SET_PIO_TIM_0(base, (t4_reg<<12 | t2_pio<<4 | t1_reg));
339 ATAPI_SET_PIO_TIM_1(base, teoc_pio);
340 if (mode > 2) {
341 ATAPI_SET_CONTROL(base,
342 ATAPI_GET_CONTROL(base) | IORDY_EN);
343 } else {
344 ATAPI_SET_CONTROL(base,
345 ATAPI_GET_CONTROL(base) & ~IORDY_EN);
346 }
347
348 /* Disable host ATAPI PIO interrupts */
349 ATAPI_SET_INT_MASK(base, ATAPI_GET_INT_MASK(base)
350 & ~(PIO_DONE_MASK | HOST_TERM_XFER_MASK));
351 SSYNC();
352 }
353}
354
355/**
356 * bfin_set_dmamode - Initialize host controller PATA DMA timings
357 * @ap: Port whose timings we are configuring
358 * @adev: um
359 * @udma: udma mode, 0 - 6
360 *
361 * Set UDMA mode for device.
362 *
363 * LOCKING:
364 * None (inherited from caller).
365 */
366
367static void bfin_set_dmamode(struct ata_port *ap, struct ata_device *adev)
368{
369 int mode;
370 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
371 unsigned long fsclk = get_sclk();
372 unsigned short tenv, tack, tcyc_tdvs, tdvs, tmli, tss, trp, tzah;
373 unsigned short tm, td, tkr, tkw, teoc, th;
374 unsigned short n0, nf, tfmin = 5;
375 unsigned short nmin, tcyc;
376
377 mode = adev->dma_mode - XFER_UDMA_0;
378 if (mode >= 0 && mode <= 5) {
9f24e82d 379 dev_dbg(adev->link->ap->dev, "set udmamode: mode=%d\n", mode);
d830d173
SZ
380 /* the most restrictive timing value is t6 and tc,
381 * the DIOW - data hold. If one SCLK pulse is longer
382 * than this minimum value then register
383 * transfers cannot be supported at this frequency.
384 */
385 while (mode > 0 && udma_fsclk[mode] > fsclk)
386 mode--;
387
388 nmin = num_clocks_min(udma_tmin[mode], fsclk);
389 if (nmin >= 1) {
390 /* calculate the timing values for Ultra DMA. */
391 tdvs = num_clocks_min(udma_tdvsmin[mode], fsclk);
392 tcyc = num_clocks_min(udma_tcycmin[mode], fsclk);
393 tcyc_tdvs = 2;
394
395 /* increase tcyc - tdvs (tcyc_tdvs) until we meed
396 * the minimum cycle length
397 */
398 if (tdvs + tcyc_tdvs < tcyc)
399 tcyc_tdvs = tcyc - tdvs;
400
401 /* Mow assign the values required for the timing
402 * registers
403 */
404 if (tcyc_tdvs < 2)
405 tcyc_tdvs = 2;
406
407 if (tdvs < 2)
408 tdvs = 2;
409
410 tack = num_clocks_min(udma_tackmin, fsclk);
411 tss = num_clocks_min(udma_tssmin, fsclk);
412 tmli = num_clocks_min(udma_tmlimin, fsclk);
413 tzah = num_clocks_min(udma_tzahmin, fsclk);
414 trp = num_clocks_min(udma_trpmin[mode], fsclk);
415 tenv = num_clocks_min(udma_tenvmin, fsclk);
416 if (tenv <= udma_tenvmax[mode]) {
417 ATAPI_SET_ULTRA_TIM_0(base, (tenv<<8 | tack));
418 ATAPI_SET_ULTRA_TIM_1(base,
419 (tcyc_tdvs<<8 | tdvs));
420 ATAPI_SET_ULTRA_TIM_2(base, (tmli<<8 | tss));
421 ATAPI_SET_ULTRA_TIM_3(base, (trp<<8 | tzah));
422
423 /* Enable host ATAPI Untra DMA interrupts */
424 ATAPI_SET_INT_MASK(base,
425 ATAPI_GET_INT_MASK(base)
426 | UDMAIN_DONE_MASK
427 | UDMAOUT_DONE_MASK
428 | UDMAIN_TERM_MASK
429 | UDMAOUT_TERM_MASK);
430 }
431 }
432 }
433
434 mode = adev->dma_mode - XFER_MW_DMA_0;
435 if (mode >= 0 && mode <= 2) {
9f24e82d 436 dev_dbg(adev->link->ap->dev, "set mdmamode: mode=%d\n", mode);
d830d173
SZ
437 /* the most restrictive timing value is tf, the DMACK to
438 * read data released. If one SCLK pulse is longer than
439 * this maximum value then the MDMA mode
440 * cannot be supported at this frequency.
441 */
442 while (mode > 0 && mdma_fsclk[mode] > fsclk)
443 mode--;
444
445 nf = num_clocks_min(tfmin, fsclk);
446 if (nf >= 1) {
447 /* calculate the timing values for Multi-word DMA. */
448
449 /* DIOR/DIOW asserted pulse width */
450 td = num_clocks_min(mdma_tdmin[mode], fsclk);
451
452 /* DIOR negated pulse width */
453 tkw = num_clocks_min(mdma_tkwmin[mode], fsclk);
454
455 /* Cycle Time */
456 n0 = num_clocks_min(mdma_t0min[mode], fsclk);
457
458 /* increase tk until we meed the minimum cycle length */
459 if (tkw + td < n0)
460 tkw = n0 - td;
461
462 /* DIOR negated pulse width - read */
463 tkr = num_clocks_min(mdma_tkrmin[mode], fsclk);
464 /* CS{1:0] valid to DIOR/DIOW */
465 tm = num_clocks_min(mdma_tmmin[mode], fsclk);
466 /* DIOR/DIOW to DMACK hold */
467 teoc = num_clocks_min(mdma_tjmin[mode], fsclk);
468 /* DIOW Data hold */
469 th = num_clocks_min(mdma_thmin[mode], fsclk);
470
471 ATAPI_SET_MULTI_TIM_0(base, (tm<<8 | td));
472 ATAPI_SET_MULTI_TIM_1(base, (tkr<<8 | tkw));
473 ATAPI_SET_MULTI_TIM_2(base, (teoc<<8 | th));
474
475 /* Enable host ATAPI Multi DMA interrupts */
476 ATAPI_SET_INT_MASK(base, ATAPI_GET_INT_MASK(base)
477 | MULTI_DONE_MASK | MULTI_TERM_MASK);
478 SSYNC();
479 }
480 }
481 return;
482}
483
484/**
485 *
486 * Function: wait_complete
487 *
488 * Description: Waits the interrupt from device
489 *
490 */
491static inline void wait_complete(void __iomem *base, unsigned short mask)
492{
493 unsigned short status;
494 unsigned int i = 0;
495
496#define PATA_BF54X_WAIT_TIMEOUT 10000
497
498 for (i = 0; i < PATA_BF54X_WAIT_TIMEOUT; i++) {
499 status = ATAPI_GET_INT_STATUS(base) & mask;
500 if (status)
501 break;
502 }
503
504 ATAPI_SET_INT_STATUS(base, mask);
505}
506
507/**
508 *
509 * Function: write_atapi_register
510 *
511 * Description: Writes to ATA Device Resgister
512 *
513 */
514
515static void write_atapi_register(void __iomem *base,
516 unsigned long ata_reg, unsigned short value)
517{
518 /* Program the ATA_DEV_TXBUF register with write data (to be
519 * written into the device).
520 */
521 ATAPI_SET_DEV_TXBUF(base, value);
522
523 /* Program the ATA_DEV_ADDR register with address of the
524 * device register (0x01 to 0x0F).
525 */
526 ATAPI_SET_DEV_ADDR(base, ata_reg);
527
528 /* Program the ATA_CTRL register with dir set to write (1)
529 */
530 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | XFER_DIR));
531
532 /* ensure PIO DMA is not set */
533 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~PIO_USE_DMA));
534
535 /* and start the transfer */
536 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | PIO_START));
537
538 /* Wait for the interrupt to indicate the end of the transfer.
539 * (We need to wait on and clear rhe ATA_DEV_INT interrupt status)
540 */
541 wait_complete(base, PIO_DONE_INT);
542}
543
544/**
545 *
546 * Function: read_atapi_register
547 *
548 *Description: Reads from ATA Device Resgister
549 *
550 */
551
552static unsigned short read_atapi_register(void __iomem *base,
553 unsigned long ata_reg)
554{
555 /* Program the ATA_DEV_ADDR register with address of the
556 * device register (0x01 to 0x0F).
557 */
558 ATAPI_SET_DEV_ADDR(base, ata_reg);
559
560 /* Program the ATA_CTRL register with dir set to read (0) and
561 */
562 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~XFER_DIR));
563
564 /* ensure PIO DMA is not set */
565 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~PIO_USE_DMA));
566
567 /* and start the transfer */
568 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | PIO_START));
569
570 /* Wait for the interrupt to indicate the end of the transfer.
571 * (PIO_DONE interrupt is set and it doesn't seem to matter
572 * that we don't clear it)
573 */
574 wait_complete(base, PIO_DONE_INT);
575
576 /* Read the ATA_DEV_RXBUF register with write data (to be
577 * written into the device).
578 */
579 return ATAPI_GET_DEV_RXBUF(base);
580}
581
582/**
583 *
584 * Function: write_atapi_register_data
585 *
586 * Description: Writes to ATA Device Resgister
587 *
588 */
589
590static void write_atapi_data(void __iomem *base,
591 int len, unsigned short *buf)
592{
593 int i;
594
595 /* Set transfer length to 1 */
596 ATAPI_SET_XFER_LEN(base, 1);
597
598 /* Program the ATA_DEV_ADDR register with address of the
599 * ATA_REG_DATA
600 */
601 ATAPI_SET_DEV_ADDR(base, ATA_REG_DATA);
602
603 /* Program the ATA_CTRL register with dir set to write (1)
604 */
605 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | XFER_DIR));
606
607 /* ensure PIO DMA is not set */
608 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~PIO_USE_DMA));
609
610 for (i = 0; i < len; i++) {
611 /* Program the ATA_DEV_TXBUF register with write data (to be
612 * written into the device).
613 */
614 ATAPI_SET_DEV_TXBUF(base, buf[i]);
615
616 /* and start the transfer */
617 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | PIO_START));
618
619 /* Wait for the interrupt to indicate the end of the transfer.
620 * (We need to wait on and clear rhe ATA_DEV_INT
621 * interrupt status)
622 */
623 wait_complete(base, PIO_DONE_INT);
624 }
625}
626
627/**
628 *
629 * Function: read_atapi_register_data
630 *
631 * Description: Reads from ATA Device Resgister
632 *
633 */
634
635static void read_atapi_data(void __iomem *base,
636 int len, unsigned short *buf)
637{
638 int i;
639
640 /* Set transfer length to 1 */
641 ATAPI_SET_XFER_LEN(base, 1);
642
643 /* Program the ATA_DEV_ADDR register with address of the
644 * ATA_REG_DATA
645 */
646 ATAPI_SET_DEV_ADDR(base, ATA_REG_DATA);
647
648 /* Program the ATA_CTRL register with dir set to read (0) and
649 */
650 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~XFER_DIR));
651
652 /* ensure PIO DMA is not set */
653 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~PIO_USE_DMA));
654
655 for (i = 0; i < len; i++) {
656 /* and start the transfer */
657 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | PIO_START));
658
659 /* Wait for the interrupt to indicate the end of the transfer.
660 * (PIO_DONE interrupt is set and it doesn't seem to matter
661 * that we don't clear it)
662 */
663 wait_complete(base, PIO_DONE_INT);
664
665 /* Read the ATA_DEV_RXBUF register with write data (to be
666 * written into the device).
667 */
668 buf[i] = ATAPI_GET_DEV_RXBUF(base);
669 }
670}
671
672/**
673 * bfin_tf_load - send taskfile registers to host controller
674 * @ap: Port to which output is sent
675 * @tf: ATA taskfile register set
676 *
9363c382 677 * Note: Original code is ata_sff_tf_load().
d830d173
SZ
678 */
679
680static void bfin_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
681{
682 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
683 unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
684
685 if (tf->ctl != ap->last_ctl) {
686 write_atapi_register(base, ATA_REG_CTRL, tf->ctl);
687 ap->last_ctl = tf->ctl;
688 ata_wait_idle(ap);
689 }
690
691 if (is_addr) {
692 if (tf->flags & ATA_TFLAG_LBA48) {
693 write_atapi_register(base, ATA_REG_FEATURE,
694 tf->hob_feature);
695 write_atapi_register(base, ATA_REG_NSECT,
696 tf->hob_nsect);
697 write_atapi_register(base, ATA_REG_LBAL, tf->hob_lbal);
698 write_atapi_register(base, ATA_REG_LBAM, tf->hob_lbam);
699 write_atapi_register(base, ATA_REG_LBAH, tf->hob_lbah);
f9204112 700 dev_dbg(ap->dev, "hob: feat 0x%X nsect 0x%X, lba 0x%X "
d830d173
SZ
701 "0x%X 0x%X\n",
702 tf->hob_feature,
703 tf->hob_nsect,
704 tf->hob_lbal,
705 tf->hob_lbam,
706 tf->hob_lbah);
707 }
708
709 write_atapi_register(base, ATA_REG_FEATURE, tf->feature);
710 write_atapi_register(base, ATA_REG_NSECT, tf->nsect);
711 write_atapi_register(base, ATA_REG_LBAL, tf->lbal);
712 write_atapi_register(base, ATA_REG_LBAM, tf->lbam);
713 write_atapi_register(base, ATA_REG_LBAH, tf->lbah);
f9204112 714 dev_dbg(ap->dev, "feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
d830d173
SZ
715 tf->feature,
716 tf->nsect,
717 tf->lbal,
718 tf->lbam,
719 tf->lbah);
720 }
721
722 if (tf->flags & ATA_TFLAG_DEVICE) {
723 write_atapi_register(base, ATA_REG_DEVICE, tf->device);
f9204112 724 dev_dbg(ap->dev, "device 0x%X\n", tf->device);
d830d173
SZ
725 }
726
727 ata_wait_idle(ap);
728}
729
730/**
731 * bfin_check_status - Read device status reg & clear interrupt
732 * @ap: port where the device is
733 *
734 * Note: Original code is ata_check_status().
735 */
736
737static u8 bfin_check_status(struct ata_port *ap)
738{
739 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
740 return read_atapi_register(base, ATA_REG_STATUS);
741}
742
743/**
744 * bfin_tf_read - input device's ATA taskfile shadow registers
745 * @ap: Port from which input is read
746 * @tf: ATA taskfile register set for storing input
747 *
9363c382 748 * Note: Original code is ata_sff_tf_read().
d830d173
SZ
749 */
750
751static void bfin_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
752{
753 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
754
755 tf->command = bfin_check_status(ap);
756 tf->feature = read_atapi_register(base, ATA_REG_ERR);
757 tf->nsect = read_atapi_register(base, ATA_REG_NSECT);
758 tf->lbal = read_atapi_register(base, ATA_REG_LBAL);
759 tf->lbam = read_atapi_register(base, ATA_REG_LBAM);
760 tf->lbah = read_atapi_register(base, ATA_REG_LBAH);
761 tf->device = read_atapi_register(base, ATA_REG_DEVICE);
762
763 if (tf->flags & ATA_TFLAG_LBA48) {
764 write_atapi_register(base, ATA_REG_CTRL, tf->ctl | ATA_HOB);
765 tf->hob_feature = read_atapi_register(base, ATA_REG_ERR);
766 tf->hob_nsect = read_atapi_register(base, ATA_REG_NSECT);
767 tf->hob_lbal = read_atapi_register(base, ATA_REG_LBAL);
768 tf->hob_lbam = read_atapi_register(base, ATA_REG_LBAM);
769 tf->hob_lbah = read_atapi_register(base, ATA_REG_LBAH);
770 }
771}
772
773/**
774 * bfin_exec_command - issue ATA command to host controller
775 * @ap: port to which command is being issued
776 * @tf: ATA taskfile register set
777 *
9363c382 778 * Note: Original code is ata_sff_exec_command().
d830d173
SZ
779 */
780
781static void bfin_exec_command(struct ata_port *ap,
782 const struct ata_taskfile *tf)
783{
784 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
f9204112 785 dev_dbg(ap->dev, "ata%u: cmd 0x%X\n", ap->print_id, tf->command);
d830d173
SZ
786
787 write_atapi_register(base, ATA_REG_CMD, tf->command);
9363c382 788 ata_sff_pause(ap);
d830d173
SZ
789}
790
791/**
792 * bfin_check_altstatus - Read device alternate status reg
793 * @ap: port where the device is
794 */
795
796static u8 bfin_check_altstatus(struct ata_port *ap)
797{
798 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
799 return read_atapi_register(base, ATA_REG_ALTSTATUS);
800}
801
802/**
9363c382 803 * bfin_dev_select - Select device 0/1 on ATA bus
d830d173
SZ
804 * @ap: ATA channel to manipulate
805 * @device: ATA device (numbered from zero) to select
806 *
9363c382 807 * Note: Original code is ata_sff_dev_select().
d830d173
SZ
808 */
809
9363c382 810static void bfin_dev_select(struct ata_port *ap, unsigned int device)
d830d173
SZ
811{
812 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
813 u8 tmp;
814
815 if (device == 0)
816 tmp = ATA_DEVICE_OBS;
817 else
818 tmp = ATA_DEVICE_OBS | ATA_DEV1;
819
820 write_atapi_register(base, ATA_REG_DEVICE, tmp);
9363c382 821 ata_sff_pause(ap);
d830d173
SZ
822}
823
824/**
825 * bfin_bmdma_setup - Set up IDE DMA transaction
826 * @qc: Info associated with this ATA transaction.
827 *
828 * Note: Original code is ata_bmdma_setup().
829 */
830
831static void bfin_bmdma_setup(struct ata_queued_cmd *qc)
832{
833 unsigned short config = WDSIZE_16;
834 struct scatterlist *sg;
ff2aeb1e 835 unsigned int si;
d830d173 836
f9204112 837 dev_dbg(qc->ap->dev, "in atapi dma setup\n");
d830d173
SZ
838 /* Program the ATA_CTRL register with dir */
839 if (qc->tf.flags & ATA_TFLAG_WRITE) {
840 /* fill the ATAPI DMA controller */
841 set_dma_config(CH_ATAPI_TX, config);
842 set_dma_x_modify(CH_ATAPI_TX, 2);
ff2aeb1e 843 for_each_sg(qc->sg, sg, qc->n_elem, si) {
d830d173
SZ
844 set_dma_start_addr(CH_ATAPI_TX, sg_dma_address(sg));
845 set_dma_x_count(CH_ATAPI_TX, sg_dma_len(sg) >> 1);
846 }
847 } else {
848 config |= WNR;
849 /* fill the ATAPI DMA controller */
850 set_dma_config(CH_ATAPI_RX, config);
851 set_dma_x_modify(CH_ATAPI_RX, 2);
ff2aeb1e 852 for_each_sg(qc->sg, sg, qc->n_elem, si) {
d830d173
SZ
853 set_dma_start_addr(CH_ATAPI_RX, sg_dma_address(sg));
854 set_dma_x_count(CH_ATAPI_RX, sg_dma_len(sg) >> 1);
855 }
856 }
857}
858
859/**
860 * bfin_bmdma_start - Start an IDE DMA transaction
861 * @qc: Info associated with this ATA transaction.
862 *
863 * Note: Original code is ata_bmdma_start().
864 */
865
866static void bfin_bmdma_start(struct ata_queued_cmd *qc)
867{
868 struct ata_port *ap = qc->ap;
869 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
870 struct scatterlist *sg;
ff2aeb1e 871 unsigned int si;
d830d173 872
f9204112 873 dev_dbg(qc->ap->dev, "in atapi dma start\n");
d830d173
SZ
874 if (!(ap->udma_mask || ap->mwdma_mask))
875 return;
876
877 /* start ATAPI DMA controller*/
878 if (qc->tf.flags & ATA_TFLAG_WRITE) {
879 /*
880 * On blackfin arch, uncacheable memory is not
881 * allocated with flag GFP_DMA. DMA buffer from
882 * common kenel code should be flushed if WB
883 * data cache is enabled. Otherwise, this loop
884 * is an empty loop and optimized out.
885 */
ff2aeb1e 886 for_each_sg(qc->sg, sg, qc->n_elem, si) {
d830d173
SZ
887 flush_dcache_range(sg_dma_address(sg),
888 sg_dma_address(sg) + sg_dma_len(sg));
889 }
890 enable_dma(CH_ATAPI_TX);
f9204112 891 dev_dbg(qc->ap->dev, "enable udma write\n");
d830d173
SZ
892
893 /* Send ATA DMA write command */
894 bfin_exec_command(ap, &qc->tf);
895
896 /* set ATA DMA write direction */
897 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base)
898 | XFER_DIR));
899 } else {
900 enable_dma(CH_ATAPI_RX);
f9204112 901 dev_dbg(qc->ap->dev, "enable udma read\n");
d830d173
SZ
902
903 /* Send ATA DMA read command */
904 bfin_exec_command(ap, &qc->tf);
905
906 /* set ATA DMA read direction */
907 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base)
908 & ~XFER_DIR));
909 }
910
911 /* Reset all transfer count */
912 ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base) | TFRCNT_RST);
913
914 /* Set transfer length to buffer len */
ff2aeb1e 915 for_each_sg(qc->sg, sg, qc->n_elem, si) {
d830d173
SZ
916 ATAPI_SET_XFER_LEN(base, (sg_dma_len(sg) >> 1));
917 }
918
919 /* Enable ATA DMA operation*/
920 if (ap->udma_mask)
921 ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base)
922 | ULTRA_START);
923 else
924 ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base)
925 | MULTI_START);
926}
927
928/**
929 * bfin_bmdma_stop - Stop IDE DMA transfer
930 * @qc: Command we are ending DMA for
931 */
932
933static void bfin_bmdma_stop(struct ata_queued_cmd *qc)
934{
935 struct ata_port *ap = qc->ap;
936 struct scatterlist *sg;
ff2aeb1e 937 unsigned int si;
d830d173 938
f9204112 939 dev_dbg(qc->ap->dev, "in atapi dma stop\n");
d830d173
SZ
940 if (!(ap->udma_mask || ap->mwdma_mask))
941 return;
942
943 /* stop ATAPI DMA controller*/
944 if (qc->tf.flags & ATA_TFLAG_WRITE)
945 disable_dma(CH_ATAPI_TX);
946 else {
947 disable_dma(CH_ATAPI_RX);
948 if (ap->hsm_task_state & HSM_ST_LAST) {
949 /*
950 * On blackfin arch, uncacheable memory is not
951 * allocated with flag GFP_DMA. DMA buffer from
952 * common kenel code should be invalidated if
953 * data cache is enabled. Otherwise, this loop
954 * is an empty loop and optimized out.
955 */
ff2aeb1e 956 for_each_sg(qc->sg, sg, qc->n_elem, si) {
d830d173
SZ
957 invalidate_dcache_range(
958 sg_dma_address(sg),
959 sg_dma_address(sg)
960 + sg_dma_len(sg));
961 }
962 }
963 }
964}
965
966/**
967 * bfin_devchk - PATA device presence detection
968 * @ap: ATA channel to examine
969 * @device: Device to examine (starting at zero)
970 *
971 * Note: Original code is ata_devchk().
972 */
973
974static unsigned int bfin_devchk(struct ata_port *ap,
975 unsigned int device)
976{
977 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
978 u8 nsect, lbal;
979
9363c382 980 bfin_dev_select(ap, device);
d830d173
SZ
981
982 write_atapi_register(base, ATA_REG_NSECT, 0x55);
983 write_atapi_register(base, ATA_REG_LBAL, 0xaa);
984
985 write_atapi_register(base, ATA_REG_NSECT, 0xaa);
986 write_atapi_register(base, ATA_REG_LBAL, 0x55);
987
988 write_atapi_register(base, ATA_REG_NSECT, 0x55);
989 write_atapi_register(base, ATA_REG_LBAL, 0xaa);
990
991 nsect = read_atapi_register(base, ATA_REG_NSECT);
992 lbal = read_atapi_register(base, ATA_REG_LBAL);
993
994 if ((nsect == 0x55) && (lbal == 0xaa))
995 return 1; /* we found a device */
996
997 return 0; /* nothing found */
998}
999
1000/**
1001 * bfin_bus_post_reset - PATA device post reset
1002 *
1003 * Note: Original code is ata_bus_post_reset().
1004 */
1005
1006static void bfin_bus_post_reset(struct ata_port *ap, unsigned int devmask)
1007{
1008 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
1009 unsigned int dev0 = devmask & (1 << 0);
1010 unsigned int dev1 = devmask & (1 << 1);
1011 unsigned long timeout;
1012
1013 /* if device 0 was found in ata_devchk, wait for its
1014 * BSY bit to clear
1015 */
1016 if (dev0)
9363c382 1017 ata_sff_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
d830d173
SZ
1018
1019 /* if device 1 was found in ata_devchk, wait for
1020 * register access, then wait for BSY to clear
1021 */
1022 timeout = jiffies + ATA_TMOUT_BOOT;
1023 while (dev1) {
1024 u8 nsect, lbal;
1025
9363c382 1026 bfin_dev_select(ap, 1);
d830d173
SZ
1027 nsect = read_atapi_register(base, ATA_REG_NSECT);
1028 lbal = read_atapi_register(base, ATA_REG_LBAL);
1029 if ((nsect == 1) && (lbal == 1))
1030 break;
1031 if (time_after(jiffies, timeout)) {
1032 dev1 = 0;
1033 break;
1034 }
1035 msleep(50); /* give drive a breather */
1036 }
1037 if (dev1)
9363c382 1038 ata_sff_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
d830d173
SZ
1039
1040 /* is all this really necessary? */
9363c382 1041 bfin_dev_select(ap, 0);
d830d173 1042 if (dev1)
9363c382 1043 bfin_dev_select(ap, 1);
d830d173 1044 if (dev0)
9363c382 1045 bfin_dev_select(ap, 0);
d830d173
SZ
1046}
1047
1048/**
1049 * bfin_bus_softreset - PATA device software reset
1050 *
1051 * Note: Original code is ata_bus_softreset().
1052 */
1053
1054static unsigned int bfin_bus_softreset(struct ata_port *ap,
1055 unsigned int devmask)
1056{
1057 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
1058
1059 /* software reset. causes dev0 to be selected */
1060 write_atapi_register(base, ATA_REG_CTRL, ap->ctl);
1061 udelay(20);
1062 write_atapi_register(base, ATA_REG_CTRL, ap->ctl | ATA_SRST);
1063 udelay(20);
1064 write_atapi_register(base, ATA_REG_CTRL, ap->ctl);
1065
1066 /* spec mandates ">= 2ms" before checking status.
1067 * We wait 150ms, because that was the magic delay used for
1068 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
1069 * between when the ATA command register is written, and then
1070 * status is checked. Because waiting for "a while" before
1071 * checking status is fine, post SRST, we perform this magic
1072 * delay here as well.
1073 *
1074 * Old drivers/ide uses the 2mS rule and then waits for ready
1075 */
1076 msleep(150);
1077
1078 /* Before we perform post reset processing we want to see if
1079 * the bus shows 0xFF because the odd clown forgets the D7
1080 * pulldown resistor.
1081 */
1082 if (bfin_check_status(ap) == 0xFF)
1083 return 0;
1084
1085 bfin_bus_post_reset(ap, devmask);
1086
1087 return 0;
1088}
1089
1090/**
9363c382 1091 * bfin_softreset - reset host port via ATA SRST
d830d173
SZ
1092 * @ap: port to reset
1093 * @classes: resulting classes of attached devices
1094 *
9363c382 1095 * Note: Original code is ata_sff_softreset().
d830d173
SZ
1096 */
1097
9363c382
TH
1098static int bfin_softreset(struct ata_link *link, unsigned int *classes,
1099 unsigned long deadline)
d830d173 1100{
858c9c40 1101 struct ata_port *ap = link->ap;
d830d173
SZ
1102 unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
1103 unsigned int devmask = 0, err_mask;
1104 u8 err;
1105
d830d173
SZ
1106 /* determine if device 0/1 are present */
1107 if (bfin_devchk(ap, 0))
1108 devmask |= (1 << 0);
1109 if (slave_possible && bfin_devchk(ap, 1))
1110 devmask |= (1 << 1);
1111
1112 /* select device 0 again */
9363c382 1113 bfin_dev_select(ap, 0);
d830d173
SZ
1114
1115 /* issue bus reset */
1116 err_mask = bfin_bus_softreset(ap, devmask);
1117 if (err_mask) {
1118 ata_port_printk(ap, KERN_ERR, "SRST failed (err_mask=0x%x)\n",
1119 err_mask);
1120 return -EIO;
1121 }
1122
1123 /* determine by signature whether we have ATA or ATAPI devices */
9363c382 1124 classes[0] = ata_sff_dev_classify(&ap->link.device[0],
858c9c40 1125 devmask & (1 << 0), &err);
d830d173 1126 if (slave_possible && err != 0x81)
9363c382 1127 classes[1] = ata_sff_dev_classify(&ap->link.device[1],
858c9c40 1128 devmask & (1 << 1), &err);
d830d173 1129
d830d173
SZ
1130 return 0;
1131}
1132
1133/**
1134 * bfin_bmdma_status - Read IDE DMA status
1135 * @ap: Port associated with this ATA transaction.
1136 */
1137
1138static unsigned char bfin_bmdma_status(struct ata_port *ap)
1139{
1140 unsigned char host_stat = 0;
1141 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
1142 unsigned short int_status = ATAPI_GET_INT_STATUS(base);
1143
30d849c9 1144 if (ATAPI_GET_STATUS(base) & (MULTI_XFER_ON|ULTRA_XFER_ON))
dc86f6d4 1145 host_stat |= ATA_DMA_ACTIVE;
30d849c9
SZ
1146 if (int_status & (MULTI_DONE_INT|UDMAIN_DONE_INT|UDMAOUT_DONE_INT|
1147 ATAPI_DEV_INT))
dc86f6d4 1148 host_stat |= ATA_DMA_INTR;
30d849c9
SZ
1149 if (int_status & (MULTI_TERM_INT|UDMAIN_TERM_INT|UDMAOUT_TERM_INT))
1150 host_stat |= ATA_DMA_ERR|ATA_DMA_INTR;
d830d173 1151
f9204112
SZ
1152 dev_dbg(ap->dev, "ATAPI: host_stat=0x%x\n", host_stat);
1153
d830d173
SZ
1154 return host_stat;
1155}
1156
1157/**
1158 * bfin_data_xfer - Transfer data by PIO
1159 * @adev: device for this I/O
1160 * @buf: data buffer
1161 * @buflen: buffer length
1162 * @write_data: read/write
1163 *
9363c382 1164 * Note: Original code is ata_sff_data_xfer().
d830d173
SZ
1165 */
1166
55dba312
TH
1167static unsigned int bfin_data_xfer(struct ata_device *dev, unsigned char *buf,
1168 unsigned int buflen, int rw)
d830d173 1169{
55dba312 1170 struct ata_port *ap = dev->link->ap;
d830d173 1171 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
55dba312
TH
1172 unsigned int words = buflen >> 1;
1173 unsigned short *buf16 = (u16 *)buf;
d830d173
SZ
1174
1175 /* Transfer multiple of 2 bytes */
55dba312 1176 if (rw == READ)
d830d173 1177 read_atapi_data(base, words, buf16);
55dba312
TH
1178 else
1179 write_atapi_data(base, words, buf16);
d830d173
SZ
1180
1181 /* Transfer trailing 1 byte, if any. */
1182 if (unlikely(buflen & 0x01)) {
1183 unsigned short align_buf[1] = { 0 };
1184 unsigned char *trailing_buf = buf + buflen - 1;
1185
55dba312 1186 if (rw == READ) {
d830d173
SZ
1187 read_atapi_data(base, 1, align_buf);
1188 memcpy(trailing_buf, align_buf, 1);
55dba312
TH
1189 } else {
1190 memcpy(align_buf, trailing_buf, 1);
1191 write_atapi_data(base, 1, align_buf);
d830d173 1192 }
55dba312 1193 words++;
d830d173 1194 }
55dba312
TH
1195
1196 return words << 1;
d830d173
SZ
1197}
1198
1199/**
1200 * bfin_irq_clear - Clear ATAPI interrupt.
1201 * @ap: Port associated with this ATA transaction.
1202 *
9363c382 1203 * Note: Original code is ata_sff_irq_clear().
d830d173
SZ
1204 */
1205
1206static void bfin_irq_clear(struct ata_port *ap)
1207{
1208 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
1209
f9204112 1210 dev_dbg(ap->dev, "in atapi irq clear\n");
858c9c40
SZ
1211 ATAPI_SET_INT_STATUS(base, ATAPI_GET_INT_STATUS(base)|ATAPI_DEV_INT
1212 | MULTI_DONE_INT | UDMAIN_DONE_INT | UDMAOUT_DONE_INT
1213 | MULTI_TERM_INT | UDMAIN_TERM_INT | UDMAOUT_TERM_INT);
d830d173
SZ
1214}
1215
1216/**
1217 * bfin_irq_on - Enable interrupts on a port.
1218 * @ap: Port on which interrupts are enabled.
1219 *
9363c382 1220 * Note: Original code is ata_sff_irq_on().
d830d173
SZ
1221 */
1222
1223static unsigned char bfin_irq_on(struct ata_port *ap)
1224{
1225 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
1226 u8 tmp;
1227
f9204112 1228 dev_dbg(ap->dev, "in atapi irq on\n");
d830d173
SZ
1229 ap->ctl &= ~ATA_NIEN;
1230 ap->last_ctl = ap->ctl;
1231
1232 write_atapi_register(base, ATA_REG_CTRL, ap->ctl);
1233 tmp = ata_wait_idle(ap);
1234
1235 bfin_irq_clear(ap);
1236
1237 return tmp;
1238}
1239
d830d173 1240/**
9363c382 1241 * bfin_freeze - Freeze DMA controller port
d830d173
SZ
1242 * @ap: port to freeze
1243 *
9363c382 1244 * Note: Original code is ata_sff_freeze().
d830d173
SZ
1245 */
1246
9363c382 1247static void bfin_freeze(struct ata_port *ap)
d830d173
SZ
1248{
1249 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
1250
f9204112 1251 dev_dbg(ap->dev, "in atapi dma freeze\n");
d830d173
SZ
1252 ap->ctl |= ATA_NIEN;
1253 ap->last_ctl = ap->ctl;
1254
1255 write_atapi_register(base, ATA_REG_CTRL, ap->ctl);
1256
1257 /* Under certain circumstances, some controllers raise IRQ on
1258 * ATA_NIEN manipulation. Also, many controllers fail to mask
1259 * previously pending IRQ on ATA_NIEN assertion. Clear it.
1260 */
5682ed33 1261 ap->ops->sff_check_status(ap);
d830d173
SZ
1262
1263 bfin_irq_clear(ap);
1264}
1265
1266/**
9363c382 1267 * bfin_thaw - Thaw DMA controller port
d830d173
SZ
1268 * @ap: port to thaw
1269 *
9363c382 1270 * Note: Original code is ata_sff_thaw().
d830d173
SZ
1271 */
1272
9363c382 1273void bfin_thaw(struct ata_port *ap)
d830d173
SZ
1274{
1275 bfin_check_status(ap);
1276 bfin_irq_clear(ap);
1277 bfin_irq_on(ap);
1278}
1279
1280/**
9363c382 1281 * bfin_postreset - standard postreset callback
d830d173
SZ
1282 * @ap: the target ata_port
1283 * @classes: classes of attached devices
1284 *
9363c382 1285 * Note: Original code is ata_sff_postreset().
d830d173
SZ
1286 */
1287
9363c382 1288static void bfin_postreset(struct ata_link *link, unsigned int *classes)
d830d173 1289{
858c9c40 1290 struct ata_port *ap = link->ap;
d830d173
SZ
1291 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
1292
1293 /* re-enable interrupts */
1294 bfin_irq_on(ap);
1295
1296 /* is double-select really necessary? */
1297 if (classes[0] != ATA_DEV_NONE)
9363c382 1298 bfin_dev_select(ap, 1);
d830d173 1299 if (classes[1] != ATA_DEV_NONE)
9363c382 1300 bfin_dev_select(ap, 0);
d830d173
SZ
1301
1302 /* bail out if no device is present */
1303 if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
1304 return;
1305 }
1306
1307 /* set up device control */
1308 write_atapi_register(base, ATA_REG_CTRL, ap->ctl);
1309}
1310
d830d173
SZ
1311static void bfin_port_stop(struct ata_port *ap)
1312{
f9204112 1313 dev_dbg(ap->dev, "in atapi port stop\n");
d830d173
SZ
1314 if (ap->udma_mask != 0 || ap->mwdma_mask != 0) {
1315 free_dma(CH_ATAPI_RX);
1316 free_dma(CH_ATAPI_TX);
1317 }
1318}
1319
1320static int bfin_port_start(struct ata_port *ap)
1321{
f9204112 1322 dev_dbg(ap->dev, "in atapi port start\n");
d830d173
SZ
1323 if (!(ap->udma_mask || ap->mwdma_mask))
1324 return 0;
1325
1326 if (request_dma(CH_ATAPI_RX, "BFIN ATAPI RX DMA") >= 0) {
1327 if (request_dma(CH_ATAPI_TX,
1328 "BFIN ATAPI TX DMA") >= 0)
1329 return 0;
1330
1331 free_dma(CH_ATAPI_RX);
1332 }
1333
1334 ap->udma_mask = 0;
1335 ap->mwdma_mask = 0;
1336 dev_err(ap->dev, "Unable to request ATAPI DMA!"
1337 " Continue in PIO mode.\n");
1338
1339 return 0;
1340}
1341
1342static struct scsi_host_template bfin_sht = {
68d1d07b 1343 ATA_BASE_SHT(DRV_NAME),
d830d173 1344 .sg_tablesize = SG_NONE,
d830d173 1345 .dma_boundary = ATA_DMA_BOUNDARY,
d830d173
SZ
1346};
1347
1348static const struct ata_port_operations bfin_pata_ops = {
029cfd6b
TH
1349 .inherits = &ata_sff_port_ops,
1350
d830d173
SZ
1351 .set_piomode = bfin_set_piomode,
1352 .set_dmamode = bfin_set_dmamode,
1353
5682ed33
TH
1354 .sff_tf_load = bfin_tf_load,
1355 .sff_tf_read = bfin_tf_read,
1356 .sff_exec_command = bfin_exec_command,
1357 .sff_check_status = bfin_check_status,
1358 .sff_check_altstatus = bfin_check_altstatus,
1359 .sff_dev_select = bfin_dev_select,
d830d173
SZ
1360
1361 .bmdma_setup = bfin_bmdma_setup,
1362 .bmdma_start = bfin_bmdma_start,
1363 .bmdma_stop = bfin_bmdma_stop,
1364 .bmdma_status = bfin_bmdma_status,
5682ed33 1365 .sff_data_xfer = bfin_data_xfer,
d830d173
SZ
1366
1367 .qc_prep = ata_noop_qc_prep,
d830d173 1368
9363c382
TH
1369 .freeze = bfin_freeze,
1370 .thaw = bfin_thaw,
1371 .softreset = bfin_softreset,
1372 .postreset = bfin_postreset,
d830d173
SZ
1373 .post_internal_cmd = bfin_bmdma_stop,
1374
5682ed33
TH
1375 .sff_irq_clear = bfin_irq_clear,
1376 .sff_irq_on = bfin_irq_on,
d830d173
SZ
1377
1378 .port_start = bfin_port_start,
1379 .port_stop = bfin_port_stop,
1380};
1381
1382static struct ata_port_info bfin_port_info[] = {
1383 {
d830d173
SZ
1384 .flags = ATA_FLAG_SLAVE_POSS
1385 | ATA_FLAG_MMIO
1386 | ATA_FLAG_NO_LEGACY,
1387 .pio_mask = 0x1f, /* pio0-4 */
1388 .mwdma_mask = 0,
d830d173 1389 .udma_mask = 0,
d830d173
SZ
1390 .port_ops = &bfin_pata_ops,
1391 },
1392};
1393
1394/**
1395 * bfin_reset_controller - initialize BF54x ATAPI controller.
1396 */
1397
1398static int bfin_reset_controller(struct ata_host *host)
1399{
1400 void __iomem *base = (void __iomem *)host->ports[0]->ioaddr.ctl_addr;
1401 int count;
1402 unsigned short status;
1403
1404 /* Disable all ATAPI interrupts */
1405 ATAPI_SET_INT_MASK(base, 0);
1406 SSYNC();
1407
1408 /* Assert the RESET signal 25us*/
1409 ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base) | DEV_RST);
1410 udelay(30);
1411
1412 /* Negate the RESET signal for 2ms*/
1413 ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base) & ~DEV_RST);
1414 msleep(2);
1415
1416 /* Wait on Busy flag to clear */
1417 count = 10000000;
1418 do {
1419 status = read_atapi_register(base, ATA_REG_STATUS);
1420 } while (count-- && (status & ATA_BUSY));
1421
1422 /* Enable only ATAPI Device interrupt */
1423 ATAPI_SET_INT_MASK(base, 1);
1424 SSYNC();
1425
1426 return (!count);
1427}
1428
1429/**
1430 * atapi_io_port - define atapi peripheral port pins.
1431 */
1432static unsigned short atapi_io_port[] = {
1433 P_ATAPI_RESET,
1434 P_ATAPI_DIOR,
1435 P_ATAPI_DIOW,
1436 P_ATAPI_CS0,
1437 P_ATAPI_CS1,
1438 P_ATAPI_DMACK,
1439 P_ATAPI_DMARQ,
1440 P_ATAPI_INTRQ,
1441 P_ATAPI_IORDY,
1442 0
1443};
1444
1445/**
1446 * bfin_atapi_probe - attach a bfin atapi interface
1447 * @pdev: platform device
1448 *
1449 * Register a bfin atapi interface.
1450 *
1451 *
1452 * Platform devices are expected to contain 2 resources per port:
1453 *
1454 * - I/O Base (IORESOURCE_IO)
1455 * - IRQ (IORESOURCE_IRQ)
1456 *
1457 */
1458static int __devinit bfin_atapi_probe(struct platform_device *pdev)
1459{
1460 int board_idx = 0;
1461 struct resource *res;
1462 struct ata_host *host;
f88c480d 1463 unsigned int fsclk = get_sclk();
1464 int udma_mode = 5;
d830d173
SZ
1465 const struct ata_port_info *ppi[] =
1466 { &bfin_port_info[board_idx], NULL };
1467
1468 /*
1469 * Simple resource validation ..
1470 */
1471 if (unlikely(pdev->num_resources != 2)) {
1472 dev_err(&pdev->dev, "invalid number of resources\n");
1473 return -EINVAL;
1474 }
1475
1476 /*
1477 * Get the register base first
1478 */
1479 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1480 if (res == NULL)
1481 return -EINVAL;
1482
ed722d3d
AM
1483 while (bfin_port_info[board_idx].udma_mask > 0 &&
1484 udma_fsclk[udma_mode] > fsclk) {
f88c480d 1485 udma_mode--;
1486 bfin_port_info[board_idx].udma_mask >>= 1;
1487 }
1488
d830d173
SZ
1489 /*
1490 * Now that that's out of the way, wire up the port..
1491 */
1492 host = ata_host_alloc_pinfo(&pdev->dev, ppi, 1);
1493 if (!host)
1494 return -ENOMEM;
1495
1496 host->ports[0]->ioaddr.ctl_addr = (void *)res->start;
1497
1498 if (peripheral_request_list(atapi_io_port, "atapi-io-port")) {
1499 dev_err(&pdev->dev, "Requesting Peripherals faild\n");
1500 return -EFAULT;
1501 }
1502
1503 if (bfin_reset_controller(host)) {
1504 peripheral_free_list(atapi_io_port);
1505 dev_err(&pdev->dev, "Fail to reset ATAPI device\n");
1506 return -EFAULT;
1507 }
1508
1509 if (ata_host_activate(host, platform_get_irq(pdev, 0),
9363c382 1510 ata_sff_interrupt, IRQF_SHARED, &bfin_sht) != 0) {
d830d173
SZ
1511 peripheral_free_list(atapi_io_port);
1512 dev_err(&pdev->dev, "Fail to attach ATAPI device\n");
1513 return -ENODEV;
1514 }
1515
1516 return 0;
1517}
1518
1519/**
1520 * bfin_atapi_remove - unplug a bfin atapi interface
1521 * @pdev: platform device
1522 *
1523 * A bfin atapi device has been unplugged. Perform the needed
1524 * cleanup. Also called on module unload for any active devices.
1525 */
1526static int __devexit bfin_atapi_remove(struct platform_device *pdev)
1527{
1528 struct device *dev = &pdev->dev;
1529 struct ata_host *host = dev_get_drvdata(dev);
1530
1531 ata_host_detach(host);
1532
1533 peripheral_free_list(atapi_io_port);
1534
1535 return 0;
1536}
1537
1538#ifdef CONFIG_PM
1539int bfin_atapi_suspend(struct platform_device *pdev, pm_message_t state)
1540{
1541 return 0;
1542}
1543
1544int bfin_atapi_resume(struct platform_device *pdev)
1545{
1546 return 0;
1547}
1548#endif
1549
1550static struct platform_driver bfin_atapi_driver = {
1551 .probe = bfin_atapi_probe,
1552 .remove = __devexit_p(bfin_atapi_remove),
1553 .driver = {
1554 .name = DRV_NAME,
1555 .owner = THIS_MODULE,
1556#ifdef CONFIG_PM
1557 .suspend = bfin_atapi_suspend,
1558 .resume = bfin_atapi_resume,
1559#endif
1560 },
1561};
1562
858c9c40
SZ
1563#define ATAPI_MODE_SIZE 10
1564static char bfin_atapi_mode[ATAPI_MODE_SIZE];
1565
d830d173
SZ
1566static int __init bfin_atapi_init(void)
1567{
1568 pr_info("register bfin atapi driver\n");
858c9c40
SZ
1569
1570 switch(bfin_atapi_mode[0]) {
1571 case 'p':
1572 case 'P':
1573 break;
1574 case 'm':
1575 case 'M':
1576 bfin_port_info[0].mwdma_mask = ATA_MWDMA2;
1577 break;
1578 default:
1579 bfin_port_info[0].udma_mask = ATA_UDMA5;
1580 };
1581
d830d173
SZ
1582 return platform_driver_register(&bfin_atapi_driver);
1583}
1584
1585static void __exit bfin_atapi_exit(void)
1586{
1587 platform_driver_unregister(&bfin_atapi_driver);
1588}
1589
1590module_init(bfin_atapi_init);
1591module_exit(bfin_atapi_exit);
858c9c40
SZ
1592/*
1593 * ATAPI mode:
1594 * pio/PIO
1595 * udma/UDMA (default)
1596 * mwdma/MWDMA
1597 */
1598module_param_string(bfin_atapi_mode, bfin_atapi_mode, ATAPI_MODE_SIZE, 0);
d830d173
SZ
1599
1600MODULE_AUTHOR("Sonic Zhang <sonic.zhang@analog.com>");
1601MODULE_DESCRIPTION("PATA driver for blackfin 54x ATAPI controller");
1602MODULE_LICENSE("GPL");
1603MODULE_VERSION(DRV_VERSION);