drm/nouveau/bios: allow loading alternate vbios image as firmware
[GitHub/LineageOS/android_kernel_samsung_universal7580.git] / drivers / ata / ata_piix.c
CommitLineData
1da177e4 1/*
af36d7f0
JG
2 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
ab771630 17 * Copyright (C) 2003 Red Hat Inc
af36d7f0
JG
18 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
d96212ed 40 * Documentation
25985edc
LDM
41 * Publicly available from Intel web site. Errata documentation
42 * is also publicly available. As an aide to anyone hacking on this
2c5ff671 43 * driver the list of errata that are relevant is below, going back to
d96212ed
AC
44 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
88393161 46 * The chipsets all follow very much the same design. The original Triton
25985edc 47 * series chipsets do _not_ support independent device timings, but this
d96212ed
AC
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
25985edc 50 * driver supports only the chips with independent timing (that is those
d96212ed
AC
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
c611bed7 75 * ICH7 errata #16 - MWDMA1 timings are incorrect
d96212ed
AC
76 *
77 * Should have been BIOS fixed:
78 * 450NX: errata #19 - DMA hangs on old 450NX
79 * 450NX: errata #20 - DMA hangs on old 450NX
80 * 450NX: errata #25 - Corruption with DMA on old 450NX
81 * ICH3 errata #15 - IDE deadlock under high load
82 * (BIOS must set dev 31 fn 0 bit 23)
83 * ICH3 errata #18 - Don't use native mode
1da177e4
LT
84 */
85
86#include <linux/kernel.h>
87#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/init.h>
90#include <linux/blkdev.h>
91#include <linux/delay.h>
6248e647 92#include <linux/device.h>
5a0e3ad6 93#include <linux/gfp.h>
1da177e4
LT
94#include <scsi/scsi_host.h>
95#include <linux/libata.h>
b8b275ef 96#include <linux/dmi.h>
1da177e4
LT
97
98#define DRV_NAME "ata_piix"
c611bed7 99#define DRV_VERSION "2.13"
1da177e4
LT
100
101enum {
102 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
103 ICH5_PMR = 0x90, /* port mapping register */
104 ICH5_PCS = 0x92, /* port control and status */
c7290724
TH
105 PIIX_SIDPR_BAR = 5,
106 PIIX_SIDPR_LEN = 16,
107 PIIX_SIDPR_IDX = 0,
108 PIIX_SIDPR_DATA = 4,
1da177e4 109
ff0fc146 110 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
c7290724 111 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
1da177e4 112
800b3996
TH
113 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
114 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
b3362f88 115
5e5a4f5d
ML
116 PIIX_FLAG_PIO16 = (1 << 30), /*support 16bit PIO only*/
117
1da177e4
LT
118 PIIX_80C_PRI = (1 << 5) | (1 << 4),
119 PIIX_80C_SEC = (1 << 7) | (1 << 6),
120
d33f58b8
TH
121 /* constants for mapping table */
122 P0 = 0, /* port 0 */
123 P1 = 1, /* port 1 */
124 P2 = 2, /* port 2 */
125 P3 = 3, /* port 3 */
126 IDE = -1, /* IDE */
25985edc 127 NA = -2, /* not available */
d33f58b8
TH
128 RV = -3, /* reserved */
129
7b6dbd68 130 PIIX_AHCI_DEVICE = 6,
b8b275ef
TH
131
132 /* host->flags bits */
133 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
1da177e4
LT
134};
135
9cde9ed1
TH
136enum piix_controller_ids {
137 /* controller IDs */
138 piix_pata_mwdma, /* PIIX3 MWDMA only */
139 piix_pata_33, /* PIIX4 at 33Mhz */
140 ich_pata_33, /* ICH up to UDMA 33 only */
141 ich_pata_66, /* ICH up to 66 Mhz */
142 ich_pata_100, /* ICH up to UDMA 100 */
c611bed7 143 ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
9cde9ed1
TH
144 ich5_sata,
145 ich6_sata,
9c0bf675
TH
146 ich6m_sata,
147 ich8_sata,
9cde9ed1 148 ich8_2port_sata,
9c0bf675
TH
149 ich8m_apple_sata, /* locks up on second port enable */
150 tolapai_sata,
9cde9ed1 151 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
5e5a4f5d 152 ich8_sata_snb,
9cde9ed1
TH
153};
154
d33f58b8
TH
155struct piix_map_db {
156 const u32 mask;
73291a1c 157 const u16 port_enable;
d33f58b8
TH
158 const int map[][4];
159};
160
d96715c1
TH
161struct piix_host_priv {
162 const int *map;
2852bcf7 163 u32 saved_iocfg;
c7290724 164 void __iomem *sidpr;
d96715c1
TH
165};
166
2dcb407e
JG
167static int piix_init_one(struct pci_dev *pdev,
168 const struct pci_device_id *ent);
2852bcf7 169static void piix_remove_one(struct pci_dev *pdev);
a1efdaba 170static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
2dcb407e
JG
171static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
172static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
173static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
eb4a2c7f 174static int ich_pata_cable_detect(struct ata_port *ap);
25f98131 175static u8 piix_vmw_bmdma_status(struct ata_port *ap);
82ef04fb
TH
176static int piix_sidpr_scr_read(struct ata_link *link,
177 unsigned int reg, u32 *val);
178static int piix_sidpr_scr_write(struct ata_link *link,
179 unsigned int reg, u32 val);
a97c4006
TH
180static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
181 unsigned hints);
27943620 182static bool piix_irq_check(struct ata_port *ap);
5e5a4f5d 183static int piix_port_start(struct ata_port *ap);
b8b275ef
TH
184#ifdef CONFIG_PM
185static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
186static int piix_pci_device_resume(struct pci_dev *pdev);
187#endif
1da177e4
LT
188
189static unsigned int in_module_init = 1;
190
3b7d697d 191static const struct pci_device_id piix_pci_tbl[] = {
d2cdfc0d
AC
192 /* Intel PIIX3 for the 430HX etc */
193 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
25f98131
TH
194 /* VMware ICH4 */
195 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
669a5db4
JG
196 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
197 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
198 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
669a5db4
JG
199 /* Intel PIIX4 */
200 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
201 /* Intel PIIX4 */
202 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
203 /* Intel PIIX */
204 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
205 /* Intel ICH (i810, i815, i840) UDMA 66*/
206 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
207 /* Intel ICH0 : UDMA 33*/
208 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
209 /* Intel ICH2M */
210 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
211 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
212 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
213 /* Intel ICH3M */
214 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
215 /* Intel ICH3 (E7500/1) UDMA 100 */
216 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
4bb969db
BH
217 /* Intel ICH4-L */
218 { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
669a5db4
JG
219 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
220 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
221 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
222 /* Intel ICH5 */
2eb829e9 223 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
669a5db4
JG
224 /* C-ICH (i810E2) */
225 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
85cd7251 226 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
669a5db4
JG
227 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
228 /* ICH6 (and 6) (i915) UDMA 100 */
229 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
230 /* ICH7/7-R (i945, i975) UDMA 100*/
c611bed7
AC
231 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
232 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
c1e6f28c
CL
233 /* ICH8 Mobile PATA Controller */
234 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
1da177e4 235
7654db1a 236 /* SATA ports */
4fca377f 237
1d076e5b 238 /* 82801EB (ICH5) */
1da177e4 239 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 240 /* 82801EB (ICH5) */
1da177e4 241 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 242 /* 6300ESB (ICH5 variant with broken PCS present bits) */
5e56a37c 243 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 244 /* 6300ESB pretending RAID */
5e56a37c 245 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 246 /* 82801FB/FW (ICH6/ICH6W) */
1da177e4 247 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
1d076e5b 248 /* 82801FR/FRW (ICH6R/ICH6RW) */
9c0bf675 249 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
5016d7d2
TH
250 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
251 * Attach iff the controller is in IDE mode. */
252 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
9c0bf675 253 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
1d076e5b 254 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
9c0bf675 255 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
1d076e5b 256 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
9c0bf675 257 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
f98b6573 258 /* Enterprise Southbridge 2 (631xESB/632xESB) */
9c0bf675 259 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
f98b6573 260 /* SATA Controller 1 IDE (ICH8) */
9c0bf675 261 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 262 /* SATA Controller 2 IDE (ICH8) */
00242ec8 263 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
8d8ef2fb 264 /* Mobile SATA Controller IDE (ICH8M), Apple */
9c0bf675 265 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
23cf296e 266 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
487eff68 267 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
23cf296e
TH
268 /* Mobile SATA Controller IDE (ICH8M) */
269 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 270 /* SATA Controller IDE (ICH9) */
9c0bf675 271 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 272 /* SATA Controller IDE (ICH9) */
00242ec8 273 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 274 /* SATA Controller IDE (ICH9) */
00242ec8 275 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 276 /* SATA Controller IDE (ICH9M) */
00242ec8 277 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 278 /* SATA Controller IDE (ICH9M) */
00242ec8 279 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 280 /* SATA Controller IDE (ICH9M) */
9c0bf675 281 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
c5cf0ffa 282 /* SATA Controller IDE (Tolapai) */
9c0bf675 283 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
bf7f22b9 284 /* SATA Controller IDE (ICH10) */
9c0bf675 285 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
bf7f22b9
JG
286 /* SATA Controller IDE (ICH10) */
287 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
288 /* SATA Controller IDE (ICH10) */
9c0bf675 289 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
bf7f22b9
JG
290 /* SATA Controller IDE (ICH10) */
291 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
c6c6a1af
SH
292 /* SATA Controller IDE (PCH) */
293 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
294 /* SATA Controller IDE (PCH) */
0395e61b
SH
295 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
296 /* SATA Controller IDE (PCH) */
c6c6a1af
SH
297 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
298 /* SATA Controller IDE (PCH) */
0395e61b
SH
299 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
300 /* SATA Controller IDE (PCH) */
c6c6a1af
SH
301 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
302 /* SATA Controller IDE (PCH) */
303 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
88e8201e 304 /* SATA Controller IDE (CPT) */
5e5a4f5d 305 { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
88e8201e 306 /* SATA Controller IDE (CPT) */
5e5a4f5d 307 { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
88e8201e
SH
308 /* SATA Controller IDE (CPT) */
309 { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
310 /* SATA Controller IDE (CPT) */
311 { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
238e149c 312 /* SATA Controller IDE (PBG) */
5e5a4f5d 313 { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
238e149c
SH
314 /* SATA Controller IDE (PBG) */
315 { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
4a836c70 316 /* SATA Controller IDE (Panther Point) */
5e5a4f5d 317 { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
4a836c70 318 /* SATA Controller IDE (Panther Point) */
5e5a4f5d 319 { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
4a836c70
SH
320 /* SATA Controller IDE (Panther Point) */
321 { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
322 /* SATA Controller IDE (Panther Point) */
323 { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
78140cfe
SH
324 /* SATA Controller IDE (Lynx Point) */
325 { 0x8086, 0x8c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
326 /* SATA Controller IDE (Lynx Point) */
327 { 0x8086, 0x8c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
328 /* SATA Controller IDE (Lynx Point) */
329 { 0x8086, 0x8c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
330 /* SATA Controller IDE (Lynx Point) */
331 { 0x8086, 0x8c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
96d5d96a
SH
332 /* SATA Controller IDE (DH89xxCC) */
333 { 0x8086, 0x2326, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
1da177e4
LT
334 { } /* terminate list */
335};
336
337static struct pci_driver piix_pci_driver = {
338 .name = DRV_NAME,
339 .id_table = piix_pci_tbl,
340 .probe = piix_init_one,
2852bcf7 341 .remove = piix_remove_one,
438ac6d5 342#ifdef CONFIG_PM
b8b275ef
TH
343 .suspend = piix_pci_device_suspend,
344 .resume = piix_pci_device_resume,
438ac6d5 345#endif
1da177e4
LT
346};
347
193515d5 348static struct scsi_host_template piix_sht = {
68d1d07b 349 ATA_BMDMA_SHT(DRV_NAME),
1da177e4
LT
350};
351
27943620 352static struct ata_port_operations piix_sata_ops = {
871af121 353 .inherits = &ata_bmdma32_port_ops,
27943620 354 .sff_irq_check = piix_irq_check,
5e5a4f5d 355 .port_start = piix_port_start,
27943620
TH
356};
357
358static struct ata_port_operations piix_pata_ops = {
359 .inherits = &piix_sata_ops,
029cfd6b 360 .cable_detect = ata_cable_40wire,
1da177e4
LT
361 .set_piomode = piix_set_piomode,
362 .set_dmamode = piix_set_dmamode,
a1efdaba 363 .prereset = piix_pata_prereset,
1da177e4
LT
364};
365
029cfd6b
TH
366static struct ata_port_operations piix_vmw_ops = {
367 .inherits = &piix_pata_ops,
368 .bmdma_status = piix_vmw_bmdma_status,
669a5db4
JG
369};
370
029cfd6b
TH
371static struct ata_port_operations ich_pata_ops = {
372 .inherits = &piix_pata_ops,
373 .cable_detect = ich_pata_cable_detect,
374 .set_dmamode = ich_set_dmamode,
1da177e4
LT
375};
376
a97c4006
TH
377static struct device_attribute *piix_sidpr_shost_attrs[] = {
378 &dev_attr_link_power_management_policy,
379 NULL
380};
381
382static struct scsi_host_template piix_sidpr_sht = {
383 ATA_BMDMA_SHT(DRV_NAME),
384 .shost_attrs = piix_sidpr_shost_attrs,
385};
386
029cfd6b
TH
387static struct ata_port_operations piix_sidpr_sata_ops = {
388 .inherits = &piix_sata_ops,
57c9efdf 389 .hardreset = sata_std_hardreset,
c7290724
TH
390 .scr_read = piix_sidpr_scr_read,
391 .scr_write = piix_sidpr_scr_write,
a97c4006 392 .set_lpm = piix_sidpr_set_lpm,
c7290724
TH
393};
394
d96715c1 395static const struct piix_map_db ich5_map_db = {
d33f58b8 396 .mask = 0x7,
ea35d29e 397 .port_enable = 0x3,
d33f58b8
TH
398 .map = {
399 /* PM PS SM SS MAP */
400 { P0, NA, P1, NA }, /* 000b */
401 { P1, NA, P0, NA }, /* 001b */
402 { RV, RV, RV, RV },
403 { RV, RV, RV, RV },
404 { P0, P1, IDE, IDE }, /* 100b */
405 { P1, P0, IDE, IDE }, /* 101b */
406 { IDE, IDE, P0, P1 }, /* 110b */
407 { IDE, IDE, P1, P0 }, /* 111b */
408 },
409};
410
d96715c1 411static const struct piix_map_db ich6_map_db = {
d33f58b8 412 .mask = 0x3,
ea35d29e 413 .port_enable = 0xf,
d33f58b8
TH
414 .map = {
415 /* PM PS SM SS MAP */
79ea24e7 416 { P0, P2, P1, P3 }, /* 00b */
d33f58b8
TH
417 { IDE, IDE, P1, P3 }, /* 01b */
418 { P0, P2, IDE, IDE }, /* 10b */
419 { RV, RV, RV, RV },
420 },
421};
422
d96715c1 423static const struct piix_map_db ich6m_map_db = {
d33f58b8 424 .mask = 0x3,
ea35d29e 425 .port_enable = 0x5,
67083741
TH
426
427 /* Map 01b isn't specified in the doc but some notebooks use
c6446a4c
TH
428 * it anyway. MAP 01b have been spotted on both ICH6M and
429 * ICH7M.
67083741
TH
430 */
431 .map = {
432 /* PM PS SM SS MAP */
e04b3b9d 433 { P0, P2, NA, NA }, /* 00b */
67083741
TH
434 { IDE, IDE, P1, P3 }, /* 01b */
435 { P0, P2, IDE, IDE }, /* 10b */
436 { RV, RV, RV, RV },
437 },
438};
439
08f12edc
JG
440static const struct piix_map_db ich8_map_db = {
441 .mask = 0x3,
a0ce9aca 442 .port_enable = 0xf,
08f12edc
JG
443 .map = {
444 /* PM PS SM SS MAP */
158f30c8 445 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
08f12edc 446 { RV, RV, RV, RV },
ac2b0437 447 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
08f12edc
JG
448 { RV, RV, RV, RV },
449 },
450};
451
00242ec8 452static const struct piix_map_db ich8_2port_map_db = {
e2d352af
JG
453 .mask = 0x3,
454 .port_enable = 0x3,
455 .map = {
456 /* PM PS SM SS MAP */
457 { P0, NA, P1, NA }, /* 00b */
458 { RV, RV, RV, RV }, /* 01b */
459 { RV, RV, RV, RV }, /* 10b */
460 { RV, RV, RV, RV },
461 },
c5cf0ffa
JG
462};
463
8d8ef2fb
TR
464static const struct piix_map_db ich8m_apple_map_db = {
465 .mask = 0x3,
466 .port_enable = 0x1,
467 .map = {
468 /* PM PS SM SS MAP */
469 { P0, NA, NA, NA }, /* 00b */
470 { RV, RV, RV, RV },
471 { P0, P2, IDE, IDE }, /* 10b */
472 { RV, RV, RV, RV },
473 },
474};
475
00242ec8 476static const struct piix_map_db tolapai_map_db = {
8f73a688
JG
477 .mask = 0x3,
478 .port_enable = 0x3,
479 .map = {
480 /* PM PS SM SS MAP */
481 { P0, NA, P1, NA }, /* 00b */
482 { RV, RV, RV, RV }, /* 01b */
483 { RV, RV, RV, RV }, /* 10b */
484 { RV, RV, RV, RV },
485 },
486};
487
d96715c1
TH
488static const struct piix_map_db *piix_map_db_table[] = {
489 [ich5_sata] = &ich5_map_db,
d96715c1 490 [ich6_sata] = &ich6_map_db,
9c0bf675
TH
491 [ich6m_sata] = &ich6m_map_db,
492 [ich8_sata] = &ich8_map_db,
00242ec8 493 [ich8_2port_sata] = &ich8_2port_map_db,
9c0bf675
TH
494 [ich8m_apple_sata] = &ich8m_apple_map_db,
495 [tolapai_sata] = &tolapai_map_db,
5e5a4f5d 496 [ich8_sata_snb] = &ich8_map_db,
d96715c1
TH
497};
498
1da177e4 499static struct ata_port_info piix_port_info[] = {
00242ec8
TH
500 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
501 {
00242ec8 502 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
503 .pio_mask = ATA_PIO4,
504 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
00242ec8
TH
505 .port_ops = &piix_pata_ops,
506 },
507
ec300d99 508 [piix_pata_33] = /* PIIX4 at 33MHz */
1d076e5b 509 {
b3362f88 510 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
511 .pio_mask = ATA_PIO4,
512 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
513 .udma_mask = ATA_UDMA2,
1d076e5b
TH
514 .port_ops = &piix_pata_ops,
515 },
516
ec300d99 517 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
669a5db4 518 {
b3362f88 519 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
520 .pio_mask = ATA_PIO4,
521 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
522 .udma_mask = ATA_UDMA2,
669a5db4
JG
523 .port_ops = &ich_pata_ops,
524 },
ec300d99
JG
525
526 [ich_pata_66] = /* ICH controllers up to 66MHz */
1da177e4 527 {
b3362f88 528 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
529 .pio_mask = ATA_PIO4,
530 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
669a5db4
JG
531 .udma_mask = ATA_UDMA4,
532 .port_ops = &ich_pata_ops,
533 },
85cd7251 534
ec300d99 535 [ich_pata_100] =
669a5db4 536 {
b3362f88 537 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
14bdef98
EIB
538 .pio_mask = ATA_PIO4,
539 .mwdma_mask = ATA_MWDMA12_ONLY,
540 .udma_mask = ATA_UDMA5,
669a5db4 541 .port_ops = &ich_pata_ops,
1da177e4
LT
542 },
543
c611bed7
AC
544 [ich_pata_100_nomwdma1] =
545 {
546 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
547 .pio_mask = ATA_PIO4,
548 .mwdma_mask = ATA_MWDMA2_ONLY,
549 .udma_mask = ATA_UDMA5,
550 .port_ops = &ich_pata_ops,
551 },
552
ec300d99 553 [ich5_sata] =
1da177e4 554 {
228c1590 555 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
556 .pio_mask = ATA_PIO4,
557 .mwdma_mask = ATA_MWDMA2,
bf6263a8 558 .udma_mask = ATA_UDMA6,
1da177e4
LT
559 .port_ops = &piix_sata_ops,
560 },
561
ec300d99 562 [ich6_sata] =
1da177e4 563 {
723159c5 564 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
565 .pio_mask = ATA_PIO4,
566 .mwdma_mask = ATA_MWDMA2,
bf6263a8 567 .udma_mask = ATA_UDMA6,
1da177e4
LT
568 .port_ops = &piix_sata_ops,
569 },
570
9c0bf675 571 [ich6m_sata] =
c368ca4e 572 {
5016d7d2 573 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
574 .pio_mask = ATA_PIO4,
575 .mwdma_mask = ATA_MWDMA2,
bf6263a8 576 .udma_mask = ATA_UDMA6,
c368ca4e
JG
577 .port_ops = &piix_sata_ops,
578 },
1d076e5b 579
9c0bf675 580 [ich8_sata] =
08f12edc 581 {
5016d7d2 582 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
14bdef98
EIB
583 .pio_mask = ATA_PIO4,
584 .mwdma_mask = ATA_MWDMA2,
bf6263a8 585 .udma_mask = ATA_UDMA6,
08f12edc
JG
586 .port_ops = &piix_sata_ops,
587 },
669a5db4 588
00242ec8 589 [ich8_2port_sata] =
c5cf0ffa 590 {
5016d7d2 591 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
14bdef98
EIB
592 .pio_mask = ATA_PIO4,
593 .mwdma_mask = ATA_MWDMA2,
c5cf0ffa
JG
594 .udma_mask = ATA_UDMA6,
595 .port_ops = &piix_sata_ops,
596 },
8f73a688 597
9c0bf675 598 [tolapai_sata] =
8f73a688 599 {
5016d7d2 600 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
601 .pio_mask = ATA_PIO4,
602 .mwdma_mask = ATA_MWDMA2,
8f73a688
JG
603 .udma_mask = ATA_UDMA6,
604 .port_ops = &piix_sata_ops,
605 },
8d8ef2fb 606
9c0bf675 607 [ich8m_apple_sata] =
8d8ef2fb 608 {
23cf296e 609 .flags = PIIX_SATA_FLAGS,
14bdef98
EIB
610 .pio_mask = ATA_PIO4,
611 .mwdma_mask = ATA_MWDMA2,
8d8ef2fb
TR
612 .udma_mask = ATA_UDMA6,
613 .port_ops = &piix_sata_ops,
614 },
615
25f98131
TH
616 [piix_pata_vmw] =
617 {
25f98131 618 .flags = PIIX_PATA_FLAGS,
14bdef98
EIB
619 .pio_mask = ATA_PIO4,
620 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
621 .udma_mask = ATA_UDMA2,
25f98131
TH
622 .port_ops = &piix_vmw_ops,
623 },
624
5e5a4f5d
ML
625 /*
626 * some Sandybridge chipsets have broken 32 mode up to now,
627 * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
628 */
629 [ich8_sata_snb] =
630 {
631 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
632 .pio_mask = ATA_PIO4,
633 .mwdma_mask = ATA_MWDMA2,
634 .udma_mask = ATA_UDMA6,
635 .port_ops = &piix_sata_ops,
636 },
637
1da177e4
LT
638};
639
640static struct pci_bits piix_enable_bits[] = {
641 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
642 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
643};
644
645MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
646MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
647MODULE_LICENSE("GPL");
648MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
649MODULE_VERSION(DRV_VERSION);
650
fc085150
AC
651struct ich_laptop {
652 u16 device;
653 u16 subvendor;
654 u16 subdevice;
655};
656
657/*
658 * List of laptops that use short cables rather than 80 wire
659 */
660
661static const struct ich_laptop ich_laptop[] = {
662 /* devid, subvendor, subdev */
663 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
2655e2ce 664 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
babfb682 665 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
6034734d 666 { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
12340106 667 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
54174db3 668 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
af901ca1 669 { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
d09addf6 670 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
6034734d 671 { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
b33620f9 672 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
e1fefea9
CIK
673 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
674 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
01ce2601 675 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
124a6eec 676 { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
fc085150
AC
677 /* end marker */
678 { 0, }
679};
680
5e5a4f5d
ML
681static int piix_port_start(struct ata_port *ap)
682{
683 if (!(ap->flags & PIIX_FLAG_PIO16))
684 ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
685
686 return ata_bmdma_port_start(ap);
687}
688
1da177e4 689/**
eb4a2c7f 690 * ich_pata_cable_detect - Probe host controller cable detect info
1da177e4
LT
691 * @ap: Port for which cable detect info is desired
692 *
693 * Read 80c cable indicator from ATA PCI device's PCI config
694 * register. This register is normally set by firmware (BIOS).
695 *
696 * LOCKING:
697 * None (inherited from caller).
698 */
669a5db4 699
eb4a2c7f 700static int ich_pata_cable_detect(struct ata_port *ap)
1da177e4 701{
cca3974e 702 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
2852bcf7 703 struct piix_host_priv *hpriv = ap->host->private_data;
fc085150 704 const struct ich_laptop *lap = &ich_laptop[0];
2852bcf7 705 u8 mask;
1da177e4 706
fc085150
AC
707 /* Check for specials - Acer Aspire 5602WLMi */
708 while (lap->device) {
709 if (lap->device == pdev->device &&
710 lap->subvendor == pdev->subsystem_vendor &&
2dcb407e 711 lap->subdevice == pdev->subsystem_device)
eb4a2c7f 712 return ATA_CBL_PATA40_SHORT;
2dcb407e 713
fc085150
AC
714 lap++;
715 }
716
1da177e4 717 /* check BIOS cable detect results */
2a88d1ac 718 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
2852bcf7 719 if ((hpriv->saved_iocfg & mask) == 0)
eb4a2c7f
AC
720 return ATA_CBL_PATA40;
721 return ATA_CBL_PATA80;
1da177e4
LT
722}
723
724/**
ccc4672a 725 * piix_pata_prereset - prereset for PATA host controller
cc0680a5 726 * @link: Target link
d4b2bab4 727 * @deadline: deadline jiffies for the operation
1da177e4 728 *
573db6b8
TH
729 * LOCKING:
730 * None (inherited from caller).
731 */
cc0680a5 732static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
1da177e4 733{
cc0680a5 734 struct ata_port *ap = link->ap;
cca3974e 735 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
1da177e4 736
c961922b
AC
737 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
738 return -ENOENT;
9363c382 739 return ata_sff_prereset(link, deadline);
ccc4672a
TH
740}
741
60c3be38
BZ
742static DEFINE_SPINLOCK(piix_lock);
743
6a94a746
BZ
744static void piix_set_timings(struct ata_port *ap, struct ata_device *adev,
745 u8 pio)
1da177e4 746{
cca3974e 747 struct pci_dev *dev = to_pci_dev(ap->host->dev);
60c3be38 748 unsigned long flags;
1da177e4 749 unsigned int is_slave = (adev->devno != 0);
2a88d1ac 750 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
1da177e4
LT
751 unsigned int slave_port = 0x44;
752 u16 master_data;
753 u8 slave_data;
669a5db4
JG
754 u8 udma_enable;
755 int control = 0;
85cd7251 756
669a5db4
JG
757 /*
758 * See Intel Document 298600-004 for the timing programing rules
759 * for ICH controllers.
760 */
1da177e4
LT
761
762 static const /* ISP RTC */
763 u8 timings[][2] = { { 0, 0 },
764 { 0, 0 },
765 { 1, 0 },
766 { 2, 1 },
767 { 2, 3 }, };
768
669a5db4
JG
769 if (pio >= 2)
770 control |= 1; /* TIME1 enable */
771 if (ata_pio_need_iordy(adev))
772 control |= 2; /* IE enable */
85cd7251 773 /* Intel specifies that the PPE functionality is for disk only */
669a5db4
JG
774 if (adev->class == ATA_DEV_ATA)
775 control |= 4; /* PPE enable */
6a94a746
BZ
776 /*
777 * If the drive MWDMA is faster than it can do PIO then
778 * we must force PIO into PIO0
779 */
780 if (adev->pio_mode < XFER_PIO_0 + pio)
781 /* Enable DMA timing only */
782 control |= 8; /* PIO cycles in PIO0 */
669a5db4 783
60c3be38
BZ
784 spin_lock_irqsave(&piix_lock, flags);
785
a5bf5f5a
TH
786 /* PIO configuration clears DTE unconditionally. It will be
787 * programmed in set_dmamode which is guaranteed to be called
788 * after set_piomode if any DMA mode is available.
789 */
1da177e4
LT
790 pci_read_config_word(dev, master_port, &master_data);
791 if (is_slave) {
a5bf5f5a
TH
792 /* clear TIME1|IE1|PPE1|DTE1 */
793 master_data &= 0xff0f;
669a5db4
JG
794 /* enable PPE1, IE1 and TIME1 as needed */
795 master_data |= (control << 4);
1da177e4 796 pci_read_config_byte(dev, slave_port, &slave_data);
2a88d1ac 797 slave_data &= (ap->port_no ? 0x0f : 0xf0);
669a5db4 798 /* Load the timing nibble for this slave */
a5bf5f5a
TH
799 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
800 << (ap->port_no ? 4 : 0);
1da177e4 801 } else {
a5bf5f5a
TH
802 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
803 master_data &= 0xccf0;
669a5db4
JG
804 /* Enable PPE, IE and TIME as appropriate */
805 master_data |= control;
a5bf5f5a 806 /* load ISP and RCT */
1da177e4
LT
807 master_data |=
808 (timings[pio][0] << 12) |
809 (timings[pio][1] << 8);
810 }
ce986690
BZ
811
812 /* Enable SITRE (separate slave timing register) */
813 master_data |= 0x4000;
1da177e4
LT
814 pci_write_config_word(dev, master_port, master_data);
815 if (is_slave)
816 pci_write_config_byte(dev, slave_port, slave_data);
669a5db4
JG
817
818 /* Ensure the UDMA bit is off - it will be turned back on if
819 UDMA is selected */
85cd7251 820
669a5db4
JG
821 if (ap->udma_mask) {
822 pci_read_config_byte(dev, 0x48, &udma_enable);
823 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
824 pci_write_config_byte(dev, 0x48, udma_enable);
825 }
60c3be38
BZ
826
827 spin_unlock_irqrestore(&piix_lock, flags);
1da177e4
LT
828}
829
6a94a746
BZ
830/**
831 * piix_set_piomode - Initialize host controller PATA PIO timings
832 * @ap: Port whose timings we are configuring
833 * @adev: Drive in question
834 *
835 * Set PIO mode for device, in host controller PCI config space.
836 *
837 * LOCKING:
838 * None (inherited from caller).
839 */
840
841static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
842{
843 piix_set_timings(ap, adev, adev->pio_mode - XFER_PIO_0);
844}
845
1da177e4 846/**
669a5db4 847 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
1da177e4 848 * @ap: Port whose timings we are configuring
669a5db4 849 * @adev: Drive in question
c32a8fd7 850 * @isich: set if the chip is an ICH device
1da177e4
LT
851 *
852 * Set UDMA mode for device, in host controller PCI config space.
853 *
854 * LOCKING:
855 * None (inherited from caller).
856 */
857
2dcb407e 858static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
1da177e4 859{
cca3974e 860 struct pci_dev *dev = to_pci_dev(ap->host->dev);
60c3be38 861 unsigned long flags;
669a5db4
JG
862 u8 speed = adev->dma_mode;
863 int devid = adev->devno + 2 * ap->port_no;
dedf61db 864 u8 udma_enable = 0;
85cd7251 865
1da177e4 866 if (speed >= XFER_UDMA_0) {
6a94a746 867 unsigned int udma = speed - XFER_UDMA_0;
669a5db4
JG
868 u16 udma_timing;
869 u16 ideconf;
870 int u_clock, u_speed;
85cd7251 871
6a94a746
BZ
872 spin_lock_irqsave(&piix_lock, flags);
873
874 pci_read_config_byte(dev, 0x48, &udma_enable);
875
669a5db4 876 /*
2dcb407e 877 * UDMA is handled by a combination of clock switching and
85cd7251
JG
878 * selection of dividers
879 *
669a5db4 880 * Handy rule: Odd modes are UDMATIMx 01, even are 02
85cd7251 881 * except UDMA0 which is 00
669a5db4
JG
882 */
883 u_speed = min(2 - (udma & 1), udma);
884 if (udma == 5)
885 u_clock = 0x1000; /* 100Mhz */
886 else if (udma > 2)
887 u_clock = 1; /* 66Mhz */
888 else
889 u_clock = 0; /* 33Mhz */
85cd7251 890
669a5db4 891 udma_enable |= (1 << devid);
85cd7251 892
669a5db4
JG
893 /* Load the CT/RP selection */
894 pci_read_config_word(dev, 0x4A, &udma_timing);
895 udma_timing &= ~(3 << (4 * devid));
896 udma_timing |= u_speed << (4 * devid);
897 pci_write_config_word(dev, 0x4A, udma_timing);
898
85cd7251 899 if (isich) {
669a5db4
JG
900 /* Select a 33/66/100Mhz clock */
901 pci_read_config_word(dev, 0x54, &ideconf);
902 ideconf &= ~(0x1001 << devid);
903 ideconf |= u_clock << devid;
904 /* For ICH or later we should set bit 10 for better
905 performance (WR_PingPong_En) */
906 pci_write_config_word(dev, 0x54, ideconf);
1da177e4 907 }
6a94a746
BZ
908
909 pci_write_config_byte(dev, 0x48, udma_enable);
910
911 spin_unlock_irqrestore(&piix_lock, flags);
1da177e4 912 } else {
6a94a746
BZ
913 /* MWDMA is driven by the PIO timings. */
914 unsigned int mwdma = speed - XFER_MW_DMA_0;
669a5db4
JG
915 const unsigned int needed_pio[3] = {
916 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
917 };
918 int pio = needed_pio[mwdma] - XFER_PIO_0;
85cd7251 919
6a94a746
BZ
920 /* XFER_PIO_0 is never used currently */
921 piix_set_timings(ap, adev, pio);
1da177e4 922 }
669a5db4
JG
923}
924
925/**
926 * piix_set_dmamode - Initialize host controller PATA DMA timings
927 * @ap: Port whose timings we are configuring
928 * @adev: um
929 *
930 * Set MW/UDMA mode for device, in host controller PCI config space.
931 *
932 * LOCKING:
933 * None (inherited from caller).
934 */
935
2dcb407e 936static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
669a5db4
JG
937{
938 do_pata_set_dmamode(ap, adev, 0);
939}
940
941/**
942 * ich_set_dmamode - Initialize host controller PATA DMA timings
943 * @ap: Port whose timings we are configuring
944 * @adev: um
945 *
946 * Set MW/UDMA mode for device, in host controller PCI config space.
947 *
948 * LOCKING:
949 * None (inherited from caller).
950 */
951
2dcb407e 952static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
669a5db4
JG
953{
954 do_pata_set_dmamode(ap, adev, 1);
1da177e4
LT
955}
956
c7290724
TH
957/*
958 * Serial ATA Index/Data Pair Superset Registers access
959 *
960 * Beginning from ICH8, there's a sane way to access SCRs using index
be77e43a
TH
961 * and data register pair located at BAR5 which means that we have
962 * separate SCRs for master and slave. This is handled using libata
963 * slave_link facility.
c7290724
TH
964 */
965static const int piix_sidx_map[] = {
966 [SCR_STATUS] = 0,
967 [SCR_ERROR] = 2,
968 [SCR_CONTROL] = 1,
969};
970
be77e43a 971static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
c7290724 972{
be77e43a 973 struct ata_port *ap = link->ap;
c7290724
TH
974 struct piix_host_priv *hpriv = ap->host->private_data;
975
be77e43a 976 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
c7290724
TH
977 hpriv->sidpr + PIIX_SIDPR_IDX);
978}
979
82ef04fb
TH
980static int piix_sidpr_scr_read(struct ata_link *link,
981 unsigned int reg, u32 *val)
c7290724 982{
be77e43a 983 struct piix_host_priv *hpriv = link->ap->host->private_data;
c7290724
TH
984
985 if (reg >= ARRAY_SIZE(piix_sidx_map))
986 return -EINVAL;
987
be77e43a
TH
988 piix_sidpr_sel(link, reg);
989 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
c7290724
TH
990 return 0;
991}
992
82ef04fb
TH
993static int piix_sidpr_scr_write(struct ata_link *link,
994 unsigned int reg, u32 val)
c7290724 995{
be77e43a 996 struct piix_host_priv *hpriv = link->ap->host->private_data;
82ef04fb 997
c7290724
TH
998 if (reg >= ARRAY_SIZE(piix_sidx_map))
999 return -EINVAL;
1000
be77e43a
TH
1001 piix_sidpr_sel(link, reg);
1002 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
c7290724
TH
1003 return 0;
1004}
1005
a97c4006
TH
1006static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
1007 unsigned hints)
1008{
1009 return sata_link_scr_lpm(link, policy, false);
1010}
1011
27943620
TH
1012static bool piix_irq_check(struct ata_port *ap)
1013{
1014 if (unlikely(!ap->ioaddr.bmdma_addr))
1015 return false;
1016
1017 return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
1018}
1019
b8b275ef 1020#ifdef CONFIG_PM
8c3832eb
TH
1021static int piix_broken_suspend(void)
1022{
1855256c 1023 static const struct dmi_system_id sysids[] = {
4c74d4ec
TH
1024 {
1025 .ident = "TECRA M3",
1026 .matches = {
1027 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1028 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
1029 },
1030 },
04d86d6f
PS
1031 {
1032 .ident = "TECRA M3",
1033 .matches = {
1034 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1035 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
1036 },
1037 },
d1aa690a
PS
1038 {
1039 .ident = "TECRA M4",
1040 .matches = {
1041 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1042 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
1043 },
1044 },
040dee53
TH
1045 {
1046 .ident = "TECRA M4",
1047 .matches = {
1048 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1049 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
1050 },
1051 },
8c3832eb
TH
1052 {
1053 .ident = "TECRA M5",
1054 .matches = {
1055 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1056 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
1057 },
b8b275ef 1058 },
ffe188dd
PS
1059 {
1060 .ident = "TECRA M6",
1061 .matches = {
1062 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1063 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
1064 },
1065 },
5c08ea01
TH
1066 {
1067 .ident = "TECRA M7",
1068 .matches = {
1069 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1070 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1071 },
1072 },
04d86d6f
PS
1073 {
1074 .ident = "TECRA A8",
1075 .matches = {
1076 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1077 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1078 },
1079 },
ffe188dd
PS
1080 {
1081 .ident = "Satellite R20",
1082 .matches = {
1083 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1084 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1085 },
1086 },
04d86d6f
PS
1087 {
1088 .ident = "Satellite R25",
1089 .matches = {
1090 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1091 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1092 },
1093 },
3cc0b9d3
TH
1094 {
1095 .ident = "Satellite U200",
1096 .matches = {
1097 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1098 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1099 },
1100 },
04d86d6f
PS
1101 {
1102 .ident = "Satellite U200",
1103 .matches = {
1104 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1105 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1106 },
1107 },
62320e23
YC
1108 {
1109 .ident = "Satellite Pro U200",
1110 .matches = {
1111 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1112 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1113 },
1114 },
8c3832eb
TH
1115 {
1116 .ident = "Satellite U205",
1117 .matches = {
1118 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1119 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1120 },
b8b275ef 1121 },
de753e5e
TH
1122 {
1123 .ident = "SATELLITE U205",
1124 .matches = {
1125 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1126 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1127 },
1128 },
b73fa463
BL
1129 {
1130 .ident = "Satellite Pro A120",
1131 .matches = {
1132 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1133 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite Pro A120"),
1134 },
1135 },
8c3832eb
TH
1136 {
1137 .ident = "Portege M500",
1138 .matches = {
1139 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1140 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1141 },
b8b275ef 1142 },
c3f93b8f
TH
1143 {
1144 .ident = "VGN-BX297XP",
1145 .matches = {
1146 DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
1147 DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
1148 },
1149 },
7d051548
JG
1150
1151 { } /* terminate list */
8c3832eb 1152 };
7abe79c3
TH
1153 static const char *oemstrs[] = {
1154 "Tecra M3,",
1155 };
1156 int i;
8c3832eb
TH
1157
1158 if (dmi_check_system(sysids))
1159 return 1;
1160
7abe79c3
TH
1161 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1162 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1163 return 1;
1164
1eedb4a9
TH
1165 /* TECRA M4 sometimes forgets its identify and reports bogus
1166 * DMI information. As the bogus information is a bit
1167 * generic, match as many entries as possible. This manual
1168 * matching is necessary because dmi_system_id.matches is
1169 * limited to four entries.
1170 */
3c387730
JS
1171 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
1172 dmi_match(DMI_PRODUCT_NAME, "000000") &&
1173 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
1174 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
1175 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
1176 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
1177 dmi_match(DMI_BOARD_VERSION, "Version A0"))
1eedb4a9
TH
1178 return 1;
1179
8c3832eb
TH
1180 return 0;
1181}
b8b275ef
TH
1182
1183static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1184{
1185 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1186 unsigned long flags;
1187 int rc = 0;
1188
1189 rc = ata_host_suspend(host, mesg);
1190 if (rc)
1191 return rc;
1192
1193 /* Some braindamaged ACPI suspend implementations expect the
1194 * controller to be awake on entry; otherwise, it burns cpu
1195 * cycles and power trying to do something to the sleeping
1196 * beauty.
1197 */
3a2d5b70 1198 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
b8b275ef
TH
1199 pci_save_state(pdev);
1200
1201 /* mark its power state as "unknown", since we don't
1202 * know if e.g. the BIOS will change its device state
1203 * when we suspend.
1204 */
1205 if (pdev->current_state == PCI_D0)
1206 pdev->current_state = PCI_UNKNOWN;
1207
1208 /* tell resume that it's waking up from broken suspend */
1209 spin_lock_irqsave(&host->lock, flags);
1210 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1211 spin_unlock_irqrestore(&host->lock, flags);
1212 } else
1213 ata_pci_device_do_suspend(pdev, mesg);
1214
1215 return 0;
1216}
1217
1218static int piix_pci_device_resume(struct pci_dev *pdev)
1219{
1220 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1221 unsigned long flags;
1222 int rc;
1223
1224 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1225 spin_lock_irqsave(&host->lock, flags);
1226 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1227 spin_unlock_irqrestore(&host->lock, flags);
1228
1229 pci_set_power_state(pdev, PCI_D0);
1230 pci_restore_state(pdev);
1231
1232 /* PCI device wasn't disabled during suspend. Use
0b62e13b
TH
1233 * pci_reenable_device() to avoid affecting the enable
1234 * count.
b8b275ef 1235 */
0b62e13b 1236 rc = pci_reenable_device(pdev);
b8b275ef 1237 if (rc)
a44fec1f
JP
1238 dev_err(&pdev->dev,
1239 "failed to enable device after resume (%d)\n",
1240 rc);
b8b275ef
TH
1241 } else
1242 rc = ata_pci_device_do_resume(pdev);
1243
1244 if (rc == 0)
1245 ata_host_resume(host);
1246
1247 return rc;
1248}
1249#endif
1250
25f98131
TH
1251static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1252{
1253 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1254}
1255
1da177e4
LT
1256#define AHCI_PCI_BAR 5
1257#define AHCI_GLOBAL_CTL 0x04
1258#define AHCI_ENABLE (1 << 31)
1259static int piix_disable_ahci(struct pci_dev *pdev)
1260{
ea6ba10b 1261 void __iomem *mmio;
1da177e4
LT
1262 u32 tmp;
1263 int rc = 0;
1264
1265 /* BUG: pci_enable_device has not yet been called. This
1266 * works because this device is usually set up by BIOS.
1267 */
1268
374b1873
JG
1269 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1270 !pci_resource_len(pdev, AHCI_PCI_BAR))
1da177e4 1271 return 0;
7b6dbd68 1272
374b1873 1273 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
1da177e4
LT
1274 if (!mmio)
1275 return -ENOMEM;
7b6dbd68 1276
c47a631f 1277 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
1da177e4
LT
1278 if (tmp & AHCI_ENABLE) {
1279 tmp &= ~AHCI_ENABLE;
c47a631f 1280 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
1da177e4 1281
c47a631f 1282 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
1da177e4
LT
1283 if (tmp & AHCI_ENABLE)
1284 rc = -EIO;
1285 }
7b6dbd68 1286
374b1873 1287 pci_iounmap(pdev, mmio);
1da177e4
LT
1288 return rc;
1289}
1290
c621b140
AC
1291/**
1292 * piix_check_450nx_errata - Check for problem 450NX setup
c893a3ae 1293 * @ata_dev: the PCI device to check
2e9edbf8 1294 *
c621b140
AC
1295 * Check for the present of 450NX errata #19 and errata #25. If
1296 * they are found return an error code so we can turn off DMA
1297 */
1298
1299static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1300{
1301 struct pci_dev *pdev = NULL;
1302 u16 cfg;
c621b140 1303 int no_piix_dma = 0;
2e9edbf8 1304
2dcb407e 1305 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
c621b140
AC
1306 /* Look for 450NX PXB. Check for problem configurations
1307 A PCI quirk checks bit 6 already */
c621b140
AC
1308 pci_read_config_word(pdev, 0x41, &cfg);
1309 /* Only on the original revision: IDE DMA can hang */
44c10138 1310 if (pdev->revision == 0x00)
c621b140
AC
1311 no_piix_dma = 1;
1312 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
44c10138 1313 else if (cfg & (1<<14) && pdev->revision < 5)
c621b140
AC
1314 no_piix_dma = 2;
1315 }
31a34fe7 1316 if (no_piix_dma)
a44fec1f
JP
1317 dev_warn(&ata_dev->dev,
1318 "450NX errata present, disabling IDE DMA%s\n",
1319 no_piix_dma == 2 ? " - a BIOS update may resolve this"
1320 : "");
1321
c621b140 1322 return no_piix_dma;
2e9edbf8 1323}
c621b140 1324
8b09f0da 1325static void __devinit piix_init_pcs(struct ata_host *host,
ea35d29e
JG
1326 const struct piix_map_db *map_db)
1327{
8b09f0da 1328 struct pci_dev *pdev = to_pci_dev(host->dev);
ea35d29e
JG
1329 u16 pcs, new_pcs;
1330
1331 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1332
1333 new_pcs = pcs | map_db->port_enable;
1334
1335 if (new_pcs != pcs) {
1336 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1337 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1338 msleep(150);
1339 }
1340}
1341
8b09f0da
TH
1342static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1343 struct ata_port_info *pinfo,
1344 const struct piix_map_db *map_db)
d33f58b8 1345{
b4482a4b 1346 const int *map;
d33f58b8
TH
1347 int i, invalid_map = 0;
1348 u8 map_value;
1349
1350 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1351
1352 map = map_db->map[map_value & map_db->mask];
1353
a44fec1f 1354 dev_info(&pdev->dev, "MAP [");
d33f58b8
TH
1355 for (i = 0; i < 4; i++) {
1356 switch (map[i]) {
1357 case RV:
1358 invalid_map = 1;
a44fec1f 1359 pr_cont(" XX");
d33f58b8
TH
1360 break;
1361
1362 case NA:
a44fec1f 1363 pr_cont(" --");
d33f58b8
TH
1364 break;
1365
1366 case IDE:
1367 WARN_ON((i & 1) || map[i + 1] != IDE);
669a5db4 1368 pinfo[i / 2] = piix_port_info[ich_pata_100];
d33f58b8 1369 i++;
a44fec1f 1370 pr_cont(" IDE IDE");
d33f58b8
TH
1371 break;
1372
1373 default:
a44fec1f 1374 pr_cont(" P%d", map[i]);
d33f58b8 1375 if (i & 1)
cca3974e 1376 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
d33f58b8
TH
1377 break;
1378 }
1379 }
a44fec1f 1380 pr_cont(" ]\n");
d33f58b8
TH
1381
1382 if (invalid_map)
a44fec1f 1383 dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
d33f58b8 1384
8b09f0da 1385 return map;
d33f58b8
TH
1386}
1387
e9c1670c
TH
1388static bool piix_no_sidpr(struct ata_host *host)
1389{
1390 struct pci_dev *pdev = to_pci_dev(host->dev);
1391
1392 /*
1393 * Samsung DB-P70 only has three ATA ports exposed and
1394 * curiously the unconnected first port reports link online
1395 * while not responding to SRST protocol causing excessive
1396 * detection delay.
1397 *
1398 * Unfortunately, the system doesn't carry enough DMI
1399 * information to identify the machine but does have subsystem
1400 * vendor and device set. As it's unclear whether the
1401 * subsystem vendor/device is used only for this specific
1402 * board, the port can't be disabled solely with the
1403 * information; however, turning off SIDPR access works around
1404 * the problem. Turn it off.
1405 *
1406 * This problem is reported in bnc#441240.
1407 *
1408 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1409 */
1410 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1411 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1412 pdev->subsystem_device == 0xb049) {
a44fec1f
JP
1413 dev_warn(host->dev,
1414 "Samsung DB-P70 detected, disabling SIDPR\n");
e9c1670c
TH
1415 return true;
1416 }
1417
1418 return false;
1419}
1420
be77e43a 1421static int __devinit piix_init_sidpr(struct ata_host *host)
c7290724
TH
1422{
1423 struct pci_dev *pdev = to_pci_dev(host->dev);
1424 struct piix_host_priv *hpriv = host->private_data;
be77e43a 1425 struct ata_link *link0 = &host->ports[0]->link;
cb6716c8 1426 u32 scontrol;
be77e43a 1427 int i, rc;
c7290724
TH
1428
1429 /* check for availability */
1430 for (i = 0; i < 4; i++)
1431 if (hpriv->map[i] == IDE)
be77e43a 1432 return 0;
c7290724 1433
e9c1670c
TH
1434 /* is it blacklisted? */
1435 if (piix_no_sidpr(host))
1436 return 0;
1437
c7290724 1438 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
be77e43a 1439 return 0;
c7290724
TH
1440
1441 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1442 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
be77e43a 1443 return 0;
c7290724
TH
1444
1445 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
be77e43a 1446 return 0;
c7290724
TH
1447
1448 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
cb6716c8
TH
1449
1450 /* SCR access via SIDPR doesn't work on some configurations.
1451 * Give it a test drive by inhibiting power save modes which
1452 * we'll do anyway.
1453 */
be77e43a 1454 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
cb6716c8
TH
1455
1456 /* if IPM is already 3, SCR access is probably working. Don't
1457 * un-inhibit power save modes as BIOS might have inhibited
1458 * them for a reason.
1459 */
1460 if ((scontrol & 0xf00) != 0x300) {
1461 scontrol |= 0x300;
be77e43a
TH
1462 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1463 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
cb6716c8
TH
1464
1465 if ((scontrol & 0xf00) != 0x300) {
a44fec1f
JP
1466 dev_info(host->dev,
1467 "SCR access via SIDPR is available but doesn't work\n");
be77e43a 1468 return 0;
cb6716c8
TH
1469 }
1470 }
1471
be77e43a
TH
1472 /* okay, SCRs available, set ops and ask libata for slave_link */
1473 for (i = 0; i < 2; i++) {
1474 struct ata_port *ap = host->ports[i];
1475
1476 ap->ops = &piix_sidpr_sata_ops;
1477
1478 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1479 rc = ata_slave_link_init(ap);
1480 if (rc)
1481 return rc;
1482 }
1483 }
1484
1485 return 0;
c7290724
TH
1486}
1487
2852bcf7 1488static void piix_iocfg_bit18_quirk(struct ata_host *host)
43a98f05 1489{
1855256c 1490 static const struct dmi_system_id sysids[] = {
43a98f05
TH
1491 {
1492 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1493 * isn't used to boot the system which
1494 * disables the channel.
1495 */
1496 .ident = "M570U",
1497 .matches = {
1498 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1499 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1500 },
1501 },
7d051548
JG
1502
1503 { } /* terminate list */
43a98f05 1504 };
2852bcf7
TH
1505 struct pci_dev *pdev = to_pci_dev(host->dev);
1506 struct piix_host_priv *hpriv = host->private_data;
43a98f05
TH
1507
1508 if (!dmi_check_system(sysids))
1509 return;
1510
1511 /* The datasheet says that bit 18 is NOOP but certain systems
1512 * seem to use it to disable a channel. Clear the bit on the
1513 * affected systems.
1514 */
2852bcf7 1515 if (hpriv->saved_iocfg & (1 << 18)) {
a44fec1f 1516 dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
2852bcf7
TH
1517 pci_write_config_dword(pdev, PIIX_IOCFG,
1518 hpriv->saved_iocfg & ~(1 << 18));
43a98f05
TH
1519 }
1520}
1521
5f451fe1
RW
1522static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1523{
1524 static const struct dmi_system_id broken_systems[] = {
1525 {
1526 .ident = "HP Compaq 2510p",
1527 .matches = {
1528 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1529 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1530 },
1531 /* PCI slot number of the controller */
1532 .driver_data = (void *)0x1FUL,
1533 },
65e31643
VS
1534 {
1535 .ident = "HP Compaq nc6000",
1536 .matches = {
1537 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1538 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
1539 },
1540 /* PCI slot number of the controller */
1541 .driver_data = (void *)0x1FUL,
1542 },
5f451fe1
RW
1543
1544 { } /* terminate list */
1545 };
1546 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1547
1548 if (dmi) {
1549 unsigned long slot = (unsigned long)dmi->driver_data;
1550 /* apply the quirk only to on-board controllers */
1551 return slot == PCI_SLOT(pdev->devfn);
1552 }
1553
1554 return false;
1555}
1556
1da177e4
LT
1557/**
1558 * piix_init_one - Register PIIX ATA PCI device with kernel services
1559 * @pdev: PCI device to register
1560 * @ent: Entry in piix_pci_tbl matching with @pdev
1561 *
1562 * Called from kernel PCI layer. We probe for combined mode (sigh),
1563 * and then hand over control to libata, for it to do the rest.
1564 *
1565 * LOCKING:
1566 * Inherited from PCI layer (may sleep).
1567 *
1568 * RETURNS:
1569 * Zero on success, or -ERRNO value.
1570 */
1571
bc5468f5
AB
1572static int __devinit piix_init_one(struct pci_dev *pdev,
1573 const struct pci_device_id *ent)
1da177e4 1574{
24dc5f33 1575 struct device *dev = &pdev->dev;
d33f58b8 1576 struct ata_port_info port_info[2];
1626aeb8 1577 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
a97c4006 1578 struct scsi_host_template *sht = &piix_sht;
cca3974e 1579 unsigned long port_flags;
8b09f0da
TH
1580 struct ata_host *host;
1581 struct piix_host_priv *hpriv;
1582 int rc;
1da177e4 1583
06296a1e 1584 ata_print_version_once(&pdev->dev, DRV_VERSION);
1da177e4 1585
347979a0
AC
1586 /* no hotplugging support for later devices (FIXME) */
1587 if (!in_module_init && ent->driver_data >= ich5_sata)
1da177e4
LT
1588 return -ENODEV;
1589
5f451fe1
RW
1590 if (piix_broken_system_poweroff(pdev)) {
1591 piix_port_info[ent->driver_data].flags |=
1592 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1593 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1594 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1595 "on poweroff and hibernation\n");
1596 }
1597
8b09f0da
TH
1598 port_info[0] = piix_port_info[ent->driver_data];
1599 port_info[1] = piix_port_info[ent->driver_data];
1600
1601 port_flags = port_info[0].flags;
1602
1603 /* enable device and prepare host */
1604 rc = pcim_enable_device(pdev);
1605 if (rc)
1606 return rc;
1607
2852bcf7
TH
1608 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1609 if (!hpriv)
1610 return -ENOMEM;
1611
1612 /* Save IOCFG, this will be used for cable detection, quirk
1613 * detection and restoration on detach. This is necessary
1614 * because some ACPI implementations mess up cable related
1615 * bits on _STM. Reported on kernel bz#11879.
1616 */
1617 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1618
5016d7d2
TH
1619 /* ICH6R may be driven by either ata_piix or ahci driver
1620 * regardless of BIOS configuration. Make sure AHCI mode is
1621 * off.
1622 */
1623 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
da3ceb22 1624 rc = piix_disable_ahci(pdev);
5016d7d2
TH
1625 if (rc)
1626 return rc;
1627 }
1628
8b09f0da 1629 /* SATA map init can change port_info, do it before prepping host */
8b09f0da
TH
1630 if (port_flags & ATA_FLAG_SATA)
1631 hpriv->map = piix_init_sata_map(pdev, port_info,
1632 piix_map_db_table[ent->driver_data]);
1da177e4 1633
1c5afdf7 1634 rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
8b09f0da
TH
1635 if (rc)
1636 return rc;
1637 host->private_data = hpriv;
ff0fc146 1638
8b09f0da 1639 /* initialize controller */
c7290724 1640 if (port_flags & ATA_FLAG_SATA) {
8b09f0da 1641 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
be77e43a
TH
1642 rc = piix_init_sidpr(host);
1643 if (rc)
1644 return rc;
a97c4006
TH
1645 if (host->ports[0]->ops == &piix_sidpr_sata_ops)
1646 sht = &piix_sidpr_sht;
c7290724 1647 }
1da177e4 1648
43a98f05 1649 /* apply IOCFG bit18 quirk */
2852bcf7 1650 piix_iocfg_bit18_quirk(host);
43a98f05 1651
1da177e4
LT
1652 /* On ICH5, some BIOSen disable the interrupt using the
1653 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1654 * On ICH6, this bit has the same effect, but only when
1655 * MSI is disabled (and it is disabled, as we don't use
1656 * message-signalled interrupts currently).
1657 */
cca3974e 1658 if (port_flags & PIIX_FLAG_CHECKINTR)
a04ce0ff 1659 pci_intx(pdev, 1);
1da177e4 1660
c621b140
AC
1661 if (piix_check_450nx_errata(pdev)) {
1662 /* This writes into the master table but it does not
1663 really matter for this errata as we will apply it to
1664 all the PIIX devices on the board */
8b09f0da
TH
1665 host->ports[0]->mwdma_mask = 0;
1666 host->ports[0]->udma_mask = 0;
1667 host->ports[1]->mwdma_mask = 0;
1668 host->ports[1]->udma_mask = 0;
c621b140 1669 }
517d3cc1 1670 host->flags |= ATA_HOST_PARALLEL_SCAN;
8b09f0da
TH
1671
1672 pci_set_master(pdev);
a97c4006 1673 return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
1da177e4
LT
1674}
1675
2852bcf7
TH
1676static void piix_remove_one(struct pci_dev *pdev)
1677{
1678 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1679 struct piix_host_priv *hpriv = host->private_data;
1680
1681 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1682
1683 ata_pci_remove_one(pdev);
1684}
1685
1da177e4
LT
1686static int __init piix_init(void)
1687{
1688 int rc;
1689
b7887196
PR
1690 DPRINTK("pci_register_driver\n");
1691 rc = pci_register_driver(&piix_pci_driver);
1da177e4
LT
1692 if (rc)
1693 return rc;
1694
1695 in_module_init = 0;
1696
1697 DPRINTK("done\n");
1698 return 0;
1699}
1700
1da177e4
LT
1701static void __exit piix_exit(void)
1702{
1703 pci_unregister_driver(&piix_pci_driver);
1704}
1705
1706module_init(piix_init);
1707module_exit(piix_exit);