Merge tag 'v3.10.103' into update
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / x86 / kernel / xsave.c
CommitLineData
dc1e35c6
SS
1/*
2 * xsave/xrstor support.
3 *
4 * Author: Suresh Siddha <suresh.b.siddha@intel.com>
5 */
c767a54b
JP
6
7#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
8
dc1e35c6
SS
9#include <linux/bootmem.h>
10#include <linux/compat.h>
11#include <asm/i387.h>
1361b83a 12#include <asm/fpu-internal.h>
72a671ce 13#include <asm/sigframe.h>
6152e4b1 14#include <asm/xcr.h>
dc1e35c6
SS
15
16/*
17 * Supported feature mask by the CPU and the kernel.
18 */
6152e4b1 19u64 pcntxt_mask;
dc1e35c6 20
45c2d7f4
RR
21/*
22 * Represents init state for the supported extended state.
23 */
304bceda 24struct xsave_struct *init_xstate_buf;
45c2d7f4 25
72a671ce 26static struct _fpx_sw_bytes fx_sw_reserved, fx_sw_reserved_ia32;
a1488f8b
SS
27static unsigned int *xstate_offsets, *xstate_sizes, xstate_features;
28
29104e10
SS
29/*
30 * If a processor implementation discern that a processor state component is
31 * in its initialized state it may modify the corresponding bit in the
32 * xsave_hdr.xstate_bv as '0', with out modifying the corresponding memory
33 * layout in the case of xsaveopt. While presenting the xstate information to
34 * the user, we always ensure that the memory layout of a feature will be in
35 * the init state if the corresponding header bit is zero. This is to ensure
36 * that the user doesn't see some stale state in the memory layout during
37 * signal handling, debugging etc.
38 */
39void __sanitize_i387_state(struct task_struct *tsk)
40{
29104e10 41 struct i387_fxsave_struct *fx = &tsk->thread.fpu.state->fxsave;
72a671ce
SS
42 int feature_bit = 0x2;
43 u64 xstate_bv;
29104e10
SS
44
45 if (!fx)
46 return;
47
29104e10
SS
48 xstate_bv = tsk->thread.fpu.state->xsave.xsave_hdr.xstate_bv;
49
50 /*
51 * None of the feature bits are in init state. So nothing else
0d2eb44f 52 * to do for us, as the memory layout is up to date.
29104e10
SS
53 */
54 if ((xstate_bv & pcntxt_mask) == pcntxt_mask)
55 return;
56
57 /*
58 * FP is in init state
59 */
60 if (!(xstate_bv & XSTATE_FP)) {
61 fx->cwd = 0x37f;
62 fx->swd = 0;
63 fx->twd = 0;
64 fx->fop = 0;
65 fx->rip = 0;
66 fx->rdp = 0;
67 memset(&fx->st_space[0], 0, 128);
68 }
69
70 /*
71 * SSE is in init state
72 */
73 if (!(xstate_bv & XSTATE_SSE))
74 memset(&fx->xmm_space[0], 0, 256);
75
76 xstate_bv = (pcntxt_mask & ~xstate_bv) >> 2;
77
78 /*
79 * Update all the other memory layouts for which the corresponding
80 * header bit is in the init state.
81 */
82 while (xstate_bv) {
83 if (xstate_bv & 0x1) {
84 int offset = xstate_offsets[feature_bit];
85 int size = xstate_sizes[feature_bit];
86
87 memcpy(((void *) fx) + offset,
88 ((void *) init_xstate_buf) + offset,
89 size);
90 }
91
92 xstate_bv >>= 1;
93 feature_bit++;
94 }
95}
96
c37b5efe
SS
97/*
98 * Check for the presence of extended state information in the
99 * user fpstate pointer in the sigcontext.
100 */
72a671ce
SS
101static inline int check_for_xstate(struct i387_fxsave_struct __user *buf,
102 void __user *fpstate,
103 struct _fpx_sw_bytes *fx_sw)
c37b5efe
SS
104{
105 int min_xstate_size = sizeof(struct i387_fxsave_struct) +
106 sizeof(struct xsave_hdr_struct);
107 unsigned int magic2;
c37b5efe 108
72a671ce
SS
109 if (__copy_from_user(fx_sw, &buf->sw_reserved[0], sizeof(*fx_sw)))
110 return -1;
c37b5efe 111
72a671ce
SS
112 /* Check for the first magic field and other error scenarios. */
113 if (fx_sw->magic1 != FP_XSTATE_MAGIC1 ||
114 fx_sw->xstate_size < min_xstate_size ||
115 fx_sw->xstate_size > xstate_size ||
116 fx_sw->xstate_size > fx_sw->extended_size)
117 return -1;
c37b5efe 118
c37b5efe
SS
119 /*
120 * Check for the presence of second magic word at the end of memory
121 * layout. This detects the case where the user just copied the legacy
122 * fpstate layout with out copying the extended state information
123 * in the memory layout.
124 */
72a671ce
SS
125 if (__get_user(magic2, (__u32 __user *)(fpstate + fx_sw->xstate_size))
126 || magic2 != FP_XSTATE_MAGIC2)
127 return -1;
c37b5efe
SS
128
129 return 0;
130}
131
ab513701
SS
132/*
133 * Signal frame handlers.
134 */
72a671ce
SS
135static inline int save_fsave_header(struct task_struct *tsk, void __user *buf)
136{
137 if (use_fxsr()) {
138 struct xsave_struct *xsave = &tsk->thread.fpu.state->xsave;
139 struct user_i387_ia32_struct env;
140 struct _fpstate_ia32 __user *fp = buf;
ab513701 141
72a671ce
SS
142 convert_from_fxsr(&env, tsk);
143
144 if (__copy_to_user(buf, &env, sizeof(env)) ||
145 __put_user(xsave->i387.swd, &fp->status) ||
146 __put_user(X86_FXSR_MAGIC, &fp->magic))
147 return -1;
148 } else {
149 struct i387_fsave_struct __user *fp = buf;
150 u32 swd;
151 if (__get_user(swd, &fp->swd) || __put_user(swd, &fp->status))
152 return -1;
153 }
154
155 return 0;
156}
157
158static inline int save_xstate_epilog(void __user *buf, int ia32_frame)
ab513701 159{
72a671ce
SS
160 struct xsave_struct __user *x = buf;
161 struct _fpx_sw_bytes *sw_bytes;
162 u32 xstate_bv;
163 int err;
ab513701 164
72a671ce
SS
165 /* Setup the bytes not touched by the [f]xsave and reserved for SW. */
166 sw_bytes = ia32_frame ? &fx_sw_reserved_ia32 : &fx_sw_reserved;
167 err = __copy_to_user(&x->i387.sw_reserved, sw_bytes, sizeof(*sw_bytes));
ab513701 168
72a671ce
SS
169 if (!use_xsave())
170 return err;
ab513701 171
72a671ce 172 err |= __put_user(FP_XSTATE_MAGIC2, (__u32 *)(buf + xstate_size));
ab513701 173
72a671ce
SS
174 /*
175 * Read the xstate_bv which we copied (directly from the cpu or
176 * from the state in task struct) to the user buffers.
177 */
178 err |= __get_user(xstate_bv, (__u32 *)&x->xsave_hdr.xstate_bv);
06c38d5e 179
72a671ce
SS
180 /*
181 * For legacy compatible, we always set FP/SSE bits in the bit
182 * vector while saving the state to the user context. This will
183 * enable us capturing any changes(during sigreturn) to
184 * the FP/SSE bits by the legacy applications which don't touch
185 * xstate_bv in the xsave header.
186 *
187 * xsave aware apps can change the xstate_bv in the xsave
188 * header as well as change any contents in the memory layout.
189 * xrestore as part of sigreturn will capture all the changes.
190 */
191 xstate_bv |= XSTATE_FPSSE;
c37b5efe 192
72a671ce
SS
193 err |= __put_user(xstate_bv, (__u32 *)&x->xsave_hdr.xstate_bv);
194
195 return err;
196}
197
198static inline int save_user_xstate(struct xsave_struct __user *buf)
199{
200 int err;
201
202 if (use_xsave())
203 err = xsave_user(buf);
204 else if (use_fxsr())
205 err = fxsave_user((struct i387_fxsave_struct __user *) buf);
206 else
207 err = fsave_user((struct i387_fsave_struct __user *) buf);
208
209 if (unlikely(err) && __clear_user(buf, xstate_size))
210 err = -EFAULT;
211 return err;
212}
213
214/*
215 * Save the fpu, extended register state to the user signal frame.
216 *
217 * 'buf_fx' is the 64-byte aligned pointer at which the [f|fx|x]save
218 * state is copied.
219 * 'buf' points to the 'buf_fx' or to the fsave header followed by 'buf_fx'.
220 *
221 * buf == buf_fx for 64-bit frames and 32-bit fsave frame.
222 * buf != buf_fx for 32-bit frames with fxstate.
223 *
224 * If the fpu, extended register state is live, save the state directly
225 * to the user frame pointed by the aligned pointer 'buf_fx'. Otherwise,
226 * copy the thread's fpu state to the user frame starting at 'buf_fx'.
227 *
228 * If this is a 32-bit frame with fxstate, put a fsave header before
229 * the aligned state at 'buf_fx'.
230 *
231 * For [f]xsave state, update the SW reserved fields in the [f]xsave frame
232 * indicating the absence/presence of the extended state to the user.
233 */
234int save_xstate_sig(void __user *buf, void __user *buf_fx, int size)
235{
236 struct xsave_struct *xsave = &current->thread.fpu.state->xsave;
237 struct task_struct *tsk = current;
238 int ia32_fxstate = (buf != buf_fx);
239
240 ia32_fxstate &= (config_enabled(CONFIG_X86_32) ||
241 config_enabled(CONFIG_IA32_EMULATION));
242
243 if (!access_ok(VERIFY_WRITE, buf, size))
244 return -EACCES;
245
246 if (!HAVE_HWFP)
247 return fpregs_soft_get(current, NULL, 0,
248 sizeof(struct user_i387_ia32_struct), NULL,
249 (struct _fpstate_ia32 __user *) buf) ? -1 : 1;
250
251 if (user_has_fpu()) {
252 /* Save the live register state to the user directly. */
253 if (save_user_xstate(buf_fx))
254 return -1;
255 /* Update the thread's fxstate to save the fsave header. */
256 if (ia32_fxstate)
257 fpu_fxsave(&tsk->thread.fpu);
ab513701 258 } else {
29104e10 259 sanitize_i387_state(tsk);
72a671ce 260 if (__copy_to_user(buf_fx, xsave, xstate_size))
ab513701
SS
261 return -1;
262 }
c37b5efe 263
72a671ce
SS
264 /* Save the fsave header for the 32-bit frames. */
265 if ((ia32_fxstate || !use_fxsr()) && save_fsave_header(tsk, buf))
266 return -1;
06c38d5e 267
72a671ce
SS
268 if (use_fxsr() && save_xstate_epilog(buf_fx, ia32_fxstate))
269 return -1;
270
72a671ce
SS
271 return 0;
272}
c37b5efe 273
72a671ce
SS
274static inline void
275sanitize_restored_xstate(struct task_struct *tsk,
276 struct user_i387_ia32_struct *ia32_env,
277 u64 xstate_bv, int fx_only)
278{
279 struct xsave_struct *xsave = &tsk->thread.fpu.state->xsave;
280 struct xsave_hdr_struct *xsave_hdr = &xsave->xsave_hdr;
c37b5efe 281
72a671ce
SS
282 if (use_xsave()) {
283 /* These bits must be zero. */
284 xsave_hdr->reserved1[0] = xsave_hdr->reserved1[1] = 0;
04944b79
SS
285
286 /*
72a671ce
SS
287 * Init the state that is not present in the memory
288 * layout and not enabled by the OS.
04944b79 289 */
72a671ce
SS
290 if (fx_only)
291 xsave_hdr->xstate_bv = XSTATE_FPSSE;
292 else
293 xsave_hdr->xstate_bv &= (pcntxt_mask & xstate_bv);
294 }
04944b79 295
72a671ce 296 if (use_fxsr()) {
04944b79 297 /*
72a671ce
SS
298 * mscsr reserved bits must be masked to zero for security
299 * reasons.
04944b79 300 */
72a671ce 301 xsave->i387.mxcsr &= mxcsr_feature_mask;
04944b79 302
72a671ce 303 convert_to_fxsr(tsk, ia32_env);
c37b5efe 304 }
ab513701
SS
305}
306
c37b5efe 307/*
72a671ce 308 * Restore the extended state if present. Otherwise, restore the FP/SSE state.
c37b5efe 309 */
72a671ce 310static inline int restore_user_xstate(void __user *buf, u64 xbv, int fx_only)
c37b5efe 311{
72a671ce
SS
312 if (use_xsave()) {
313 if ((unsigned long)buf % 64 || fx_only) {
314 u64 init_bv = pcntxt_mask & ~XSTATE_FPSSE;
315 xrstor_state(init_xstate_buf, init_bv);
e139e955 316 return fxrstor_user(buf);
72a671ce
SS
317 } else {
318 u64 init_bv = pcntxt_mask & ~xbv;
319 if (unlikely(init_bv))
320 xrstor_state(init_xstate_buf, init_bv);
321 return xrestore_user(buf, xbv);
322 }
323 } else if (use_fxsr()) {
e139e955 324 return fxrstor_user(buf);
72a671ce 325 } else
e139e955 326 return frstor_user(buf);
c37b5efe
SS
327}
328
72a671ce 329int __restore_xstate_sig(void __user *buf, void __user *buf_fx, int size)
ab513701 330{
72a671ce 331 int ia32_fxstate = (buf != buf_fx);
ab513701 332 struct task_struct *tsk = current;
72a671ce
SS
333 int state_size = xstate_size;
334 u64 xstate_bv = 0;
335 int fx_only = 0;
336
337 ia32_fxstate &= (config_enabled(CONFIG_X86_32) ||
338 config_enabled(CONFIG_IA32_EMULATION));
ab513701
SS
339
340 if (!buf) {
304bceda 341 drop_init_fpu(tsk);
ab513701 342 return 0;
72a671ce
SS
343 }
344
345 if (!access_ok(VERIFY_READ, buf, size))
346 return -EACCES;
347
348 if (!used_math() && init_fpu(tsk))
349 return -1;
ab513701 350
72a671ce
SS
351 if (!HAVE_HWFP) {
352 return fpregs_soft_set(current, NULL,
353 0, sizeof(struct user_i387_ia32_struct),
354 NULL, buf) != 0;
ab513701
SS
355 }
356
72a671ce
SS
357 if (use_xsave()) {
358 struct _fpx_sw_bytes fx_sw_user;
359 if (unlikely(check_for_xstate(buf_fx, buf_fx, &fx_sw_user))) {
360 /*
361 * Couldn't find the extended state information in the
362 * memory layout. Restore just the FP/SSE and init all
363 * the other extended state.
364 */
365 state_size = sizeof(struct i387_fxsave_struct);
366 fx_only = 1;
367 } else {
368 state_size = fx_sw_user.xstate_size;
369 xstate_bv = fx_sw_user.xstate_bv;
370 }
371 }
372
373 if (ia32_fxstate) {
374 /*
375 * For 32-bit frames with fxstate, copy the user state to the
376 * thread's fpu state, reconstruct fxstate from the fsave
377 * header. Sanitize the copied state etc.
378 */
1e6d9ee0 379 struct fpu *fpu = &tsk->thread.fpu;
72a671ce 380 struct user_i387_ia32_struct env;
304bceda 381 int err = 0;
72a671ce 382
304bceda
SS
383 /*
384 * Drop the current fpu which clears used_math(). This ensures
385 * that any context-switch during the copy of the new state,
386 * avoids the intermediate state from getting restored/saved.
387 * Thus avoiding the new restored state from getting corrupted.
388 * We will be ready to restore/save the state only after
389 * set_used_math() is again set.
390 */
e9625917 391 drop_fpu(tsk);
72a671ce 392
1e6d9ee0 393 if (__copy_from_user(&fpu->state->xsave, buf_fx, state_size) ||
304bceda 394 __copy_from_user(&env, buf, sizeof(env))) {
1e6d9ee0 395 fpu_finit(fpu);
304bceda
SS
396 err = -1;
397 } else {
398 sanitize_restored_xstate(tsk, &env, xstate_bv, fx_only);
304bceda 399 }
72a671ce 400
1e6d9ee0 401 set_used_math();
b888e3d4
ON
402 if (use_eager_fpu()) {
403 preempt_disable();
304bceda 404 math_state_restore();
b888e3d4
ON
405 preempt_enable();
406 }
304bceda
SS
407
408 return err;
72a671ce 409 } else {
ab513701 410 /*
72a671ce
SS
411 * For 64-bit frames and 32-bit fsave frames, restore the user
412 * state to the registers directly (with exceptions handled).
ab513701 413 */
72a671ce
SS
414 user_fpu_begin();
415 if (restore_user_xstate(buf_fx, xstate_bv, fx_only)) {
304bceda 416 drop_init_fpu(tsk);
72a671ce
SS
417 return -1;
418 }
ab513701 419 }
72a671ce
SS
420
421 return 0;
ab513701 422}
ab513701 423
c37b5efe
SS
424/*
425 * Prepare the SW reserved portion of the fxsave memory layout, indicating
426 * the presence of the extended state information in the memory layout
427 * pointed by the fpstate pointer in the sigcontext.
428 * This will be saved when ever the FP and extended state context is
429 * saved on the user stack during the signal handler delivery to the user.
430 */
8bcad30f 431static void prepare_fx_sw_frame(void)
c37b5efe 432{
72a671ce
SS
433 int fsave_header_size = sizeof(struct i387_fsave_struct);
434 int size = xstate_size + FP_XSTATE_MAGIC2_SIZE;
c37b5efe 435
72a671ce
SS
436 if (config_enabled(CONFIG_X86_32))
437 size += fsave_header_size;
c37b5efe
SS
438
439 fx_sw_reserved.magic1 = FP_XSTATE_MAGIC1;
72a671ce 440 fx_sw_reserved.extended_size = size;
6152e4b1 441 fx_sw_reserved.xstate_bv = pcntxt_mask;
c37b5efe 442 fx_sw_reserved.xstate_size = xstate_size;
c37b5efe 443
72a671ce
SS
444 if (config_enabled(CONFIG_IA32_EMULATION)) {
445 fx_sw_reserved_ia32 = fx_sw_reserved;
446 fx_sw_reserved_ia32.extended_size += fsave_header_size;
447 }
448}
3c1c7f10 449
dc1e35c6
SS
450/*
451 * Enable the extended processor state save/restore feature
452 */
1cff92d8 453static inline void xstate_enable(void)
dc1e35c6 454{
dc1e35c6 455 set_in_cr4(X86_CR4_OSXSAVE);
6152e4b1 456 xsetbv(XCR_XFEATURE_ENABLED_MASK, pcntxt_mask);
dc1e35c6
SS
457}
458
a1488f8b
SS
459/*
460 * Record the offsets and sizes of different state managed by the xsave
461 * memory layout.
462 */
4995b9db 463static void __init setup_xstate_features(void)
a1488f8b
SS
464{
465 int eax, ebx, ecx, edx, leaf = 0x2;
466
467 xstate_features = fls64(pcntxt_mask);
468 xstate_offsets = alloc_bootmem(xstate_features * sizeof(int));
469 xstate_sizes = alloc_bootmem(xstate_features * sizeof(int));
470
471 do {
ee813d53 472 cpuid_count(XSTATE_CPUID, leaf, &eax, &ebx, &ecx, &edx);
a1488f8b
SS
473
474 if (eax == 0)
475 break;
476
477 xstate_offsets[leaf] = ebx;
478 xstate_sizes[leaf] = eax;
479
480 leaf++;
481 } while (1);
482}
483
dc1e35c6
SS
484/*
485 * setup the xstate image representing the init state
486 */
5d2bd700 487static void __init setup_init_fpu_buf(void)
dc1e35c6 488{
29104e10
SS
489 /*
490 * Setup init_xstate_buf to represent the init state of
491 * all the features managed by the xsave
492 */
10340ae1
SS
493 init_xstate_buf = alloc_bootmem_align(xstate_size,
494 __alignof__(struct xsave_struct));
5d2bd700
SS
495 fx_finit(&init_xstate_buf->i387);
496
497 if (!cpu_has_xsave)
498 return;
499
500 setup_xstate_features();
a1488f8b 501
29104e10
SS
502 /*
503 * Init all the features state with header_bv being 0x0
504 */
505 xrstor_state(init_xstate_buf, -1);
506 /*
507 * Dump the init state again. This is to identify the init state
508 * of any feature which is not represented by all zero's.
509 */
510 xsave_state(init_xstate_buf, -1);
dc1e35c6
SS
511}
512
e0022981 513static enum { AUTO, ENABLE, DISABLE } eagerfpu = AUTO;
5d2bd700
SS
514static int __init eager_fpu_setup(char *s)
515{
516 if (!strcmp(s, "on"))
e0022981 517 eagerfpu = ENABLE;
5d2bd700 518 else if (!strcmp(s, "off"))
e0022981
SS
519 eagerfpu = DISABLE;
520 else if (!strcmp(s, "auto"))
521 eagerfpu = AUTO;
5d2bd700
SS
522 return 1;
523}
524__setup("eagerfpu=", eager_fpu_setup);
525
dc1e35c6
SS
526/*
527 * Enable and initialize the xsave feature.
528 */
1cff92d8 529static void __init xstate_enable_boot_cpu(void)
dc1e35c6
SS
530{
531 unsigned int eax, ebx, ecx, edx;
532
ee813d53
RR
533 if (boot_cpu_data.cpuid_level < XSTATE_CPUID) {
534 WARN(1, KERN_ERR "XSTATE_CPUID missing\n");
535 return;
536 }
537
538 cpuid_count(XSTATE_CPUID, 0, &eax, &ebx, &ecx, &edx);
6152e4b1 539 pcntxt_mask = eax + ((u64)edx << 32);
dc1e35c6 540
6152e4b1 541 if ((pcntxt_mask & XSTATE_FPSSE) != XSTATE_FPSSE) {
c767a54b 542 pr_err("FP/SSE not shown under xsave features 0x%llx\n",
6152e4b1 543 pcntxt_mask);
dc1e35c6
SS
544 BUG();
545 }
546
547 /*
a30469e7 548 * Support only the state known to OS.
dc1e35c6 549 */
6152e4b1 550 pcntxt_mask = pcntxt_mask & XCNTXT_MASK;
97e80a70 551
1cff92d8 552 xstate_enable();
dc1e35c6
SS
553
554 /*
555 * Recompute the context size for enabled features
556 */
ee813d53 557 cpuid_count(XSTATE_CPUID, 0, &eax, &ebx, &ecx, &edx);
dc1e35c6
SS
558 xstate_size = ebx;
559
5b3efd50 560 update_regset_xstate_info(xstate_size, pcntxt_mask);
c37b5efe 561 prepare_fx_sw_frame();
5d2bd700 562 setup_init_fpu_buf();
dc1e35c6 563
e0022981
SS
564 /* Auto enable eagerfpu for xsaveopt */
565 if (cpu_has_xsaveopt && eagerfpu != DISABLE)
566 eagerfpu = ENABLE;
212b0212 567
c767a54b
JP
568 pr_info("enabled xstate_bv 0x%llx, cntxt size 0x%x\n",
569 pcntxt_mask, xstate_size);
dc1e35c6 570}
82d4150c 571
1cff92d8
PA
572/*
573 * For the very first instance, this calls xstate_enable_boot_cpu();
574 * for all subsequent instances, this calls xstate_enable().
575 *
576 * This is somewhat obfuscated due to the lack of powerful enough
577 * overrides for the section checks.
578 */
82d4150c
RR
579void __cpuinit xsave_init(void)
580{
1cff92d8
PA
581 static __refdata void (*next_func)(void) = xstate_enable_boot_cpu;
582 void (*this_func)(void);
583
0e49bf66
RR
584 if (!cpu_has_xsave)
585 return;
586
1cff92d8 587 this_func = next_func;
5d2bd700 588 next_func = xstate_enable;
1cff92d8 589 this_func();
82d4150c 590}
5d2bd700
SS
591
592static inline void __init eager_fpu_init_bp(void)
593{
594 current->thread.fpu.state =
595 alloc_bootmem_align(xstate_size, __alignof__(struct xsave_struct));
596 if (!init_xstate_buf)
597 setup_init_fpu_buf();
598}
599
600void __cpuinit eager_fpu_init(void)
601{
602 static __refdata void (*boot_func)(void) = eager_fpu_init_bp;
603
604 clear_used_math();
605 current_thread_info()->status = 0;
e0022981
SS
606
607 if (eagerfpu == ENABLE)
608 setup_force_cpu_cap(X86_FEATURE_EAGER_FPU);
609
5d2bd700
SS
610 if (!cpu_has_eager_fpu) {
611 stts();
612 return;
613 }
614
615 if (boot_func) {
616 boot_func();
617 boot_func = NULL;
618 }
619
620 /*
621 * This is same as math_state_restore(). But use_xsave() is
622 * not yet patched to use math_state_restore().
623 */
624 init_fpu(current);
625 __thread_fpu_begin(current);
626 if (cpu_has_xsave)
627 xrstor_state(init_xstate_buf, -1);
628 else
629 fxrstor_checking(&init_xstate_buf->i387);
630}