x86: Move irq_init to x86_init_ops
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / x86 / kernel / traps.c
CommitLineData
1da177e4 1/*
1da177e4 2 * Copyright (C) 1991, 1992 Linus Torvalds
a8c1be9d 3 * Copyright (C) 2000, 2001, 2002 Andi Kleen, SuSE Labs
1da177e4
LT
4 *
5 * Pentium III FXSR, SSE support
6 * Gareth Hughes <gareth@valinux.com>, May 2000
7 */
8
9/*
c1d518c8 10 * Handle hardware traps and faults.
1da177e4 11 */
b5964405
IM
12#include <linux/interrupt.h>
13#include <linux/kallsyms.h>
14#include <linux/spinlock.h>
b5964405
IM
15#include <linux/kprobes.h>
16#include <linux/uaccess.h>
17#include <linux/utsname.h>
18#include <linux/kdebug.h>
1da177e4 19#include <linux/kernel.h>
b5964405
IM
20#include <linux/module.h>
21#include <linux/ptrace.h>
1da177e4 22#include <linux/string.h>
b5964405 23#include <linux/delay.h>
1da177e4 24#include <linux/errno.h>
b5964405
IM
25#include <linux/kexec.h>
26#include <linux/sched.h>
1da177e4 27#include <linux/timer.h>
1da177e4 28#include <linux/init.h>
91768d6c 29#include <linux/bug.h>
b5964405
IM
30#include <linux/nmi.h>
31#include <linux/mm.h>
c1d518c8
AH
32#include <linux/smp.h>
33#include <linux/io.h>
1da177e4
LT
34
35#ifdef CONFIG_EISA
36#include <linux/ioport.h>
37#include <linux/eisa.h>
38#endif
39
40#ifdef CONFIG_MCA
41#include <linux/mca.h>
42#endif
43
c0d12172
DJ
44#if defined(CONFIG_EDAC)
45#include <linux/edac.h>
46#endif
47
f8561296 48#include <asm/kmemcheck.h>
b5964405 49#include <asm/stacktrace.h>
1da177e4 50#include <asm/processor.h>
1da177e4 51#include <asm/debugreg.h>
b5964405
IM
52#include <asm/atomic.h>
53#include <asm/system.h>
c1d518c8 54#include <asm/traps.h>
1da177e4
LT
55#include <asm/desc.h>
56#include <asm/i387.h>
9e55e44e 57#include <asm/mce.h>
c1d518c8 58
1164dd00 59#include <asm/mach_traps.h>
c1d518c8 60
081f75bb
AH
61#ifdef CONFIG_X86_64
62#include <asm/pgalloc.h>
63#include <asm/proto.h>
081f75bb 64#else
c1d518c8 65#include <asm/processor-flags.h>
8e6dafd6 66#include <asm/setup.h>
6ac8d51f 67#include <asm/traps.h>
1da177e4 68
1da177e4
LT
69asmlinkage int system_call(void);
70
1da177e4 71/* Do we ignore FPU interrupts ? */
b5964405 72char ignore_fpu_irq;
1da177e4
LT
73
74/*
75 * The IDT has to be page-aligned to simplify the Pentium
76 * F0 0F bug workaround.. We have a special link segment
77 * for this.
78 */
9ff80942 79gate_desc idt_table[NR_VECTORS]
6842ef0e 80 __attribute__((__section__(".data.idt"))) = { { { { 0, 0 } } }, };
081f75bb 81#endif
1da177e4 82
b77b881f
YL
83DECLARE_BITMAP(used_vectors, NR_VECTORS);
84EXPORT_SYMBOL_GPL(used_vectors);
85
badc7652 86static int ignore_nmis;
e041c683 87
762db434
AH
88static inline void conditional_sti(struct pt_regs *regs)
89{
90 if (regs->flags & X86_EFLAGS_IF)
91 local_irq_enable();
92}
93
3d2a71a5
AH
94static inline void preempt_conditional_sti(struct pt_regs *regs)
95{
96 inc_preempt_count();
97 if (regs->flags & X86_EFLAGS_IF)
98 local_irq_enable();
99}
100
be716615
TG
101static inline void conditional_cli(struct pt_regs *regs)
102{
103 if (regs->flags & X86_EFLAGS_IF)
104 local_irq_disable();
105}
106
3d2a71a5
AH
107static inline void preempt_conditional_cli(struct pt_regs *regs)
108{
109 if (regs->flags & X86_EFLAGS_IF)
110 local_irq_disable();
111 dec_preempt_count();
112}
113
081f75bb 114#ifdef CONFIG_X86_32
b5964405
IM
115static inline void
116die_if_kernel(const char *str, struct pt_regs *regs, long err)
1da177e4 117{
717b594a 118 if (!user_mode_vm(regs))
1da177e4
LT
119 die(str, regs, err);
120}
081f75bb 121#endif
ae82157b 122
b5964405 123static void __kprobes
3c1326f8 124do_trap(int trapnr, int signr, char *str, struct pt_regs *regs,
b5964405 125 long error_code, siginfo_t *info)
1da177e4 126{
4f339ecb 127 struct task_struct *tsk = current;
4f339ecb 128
081f75bb 129#ifdef CONFIG_X86_32
6b6891f9 130 if (regs->flags & X86_VM_MASK) {
3c1326f8
AH
131 /*
132 * traps 0, 1, 3, 4, and 5 should be forwarded to vm86.
133 * On nmi (interrupt 2), do_trap should not be called.
134 */
135 if (trapnr < 6)
1da177e4
LT
136 goto vm86_trap;
137 goto trap_signal;
138 }
081f75bb 139#endif
1da177e4 140
717b594a 141 if (!user_mode(regs))
1da177e4
LT
142 goto kernel_trap;
143
081f75bb 144#ifdef CONFIG_X86_32
b5964405 145trap_signal:
081f75bb 146#endif
b5964405
IM
147 /*
148 * We want error_code and trap_no set for userspace faults and
149 * kernelspace faults which result in die(), but not
150 * kernelspace faults which are fixed up. die() gives the
151 * process no chance to handle the signal and notice the
152 * kernel fault information, so that won't result in polluting
153 * the information about previously queued, but not yet
154 * delivered, faults. See also do_general_protection below.
155 */
156 tsk->thread.error_code = error_code;
157 tsk->thread.trap_no = trapnr;
d1895183 158
081f75bb
AH
159#ifdef CONFIG_X86_64
160 if (show_unhandled_signals && unhandled_signal(tsk, signr) &&
161 printk_ratelimit()) {
162 printk(KERN_INFO
163 "%s[%d] trap %s ip:%lx sp:%lx error:%lx",
164 tsk->comm, tsk->pid, str,
165 regs->ip, regs->sp, error_code);
166 print_vma_addr(" in ", regs->ip);
167 printk("\n");
168 }
169#endif
170
b5964405
IM
171 if (info)
172 force_sig_info(signr, info, tsk);
173 else
174 force_sig(signr, tsk);
175 return;
1da177e4 176
b5964405
IM
177kernel_trap:
178 if (!fixup_exception(regs)) {
179 tsk->thread.error_code = error_code;
180 tsk->thread.trap_no = trapnr;
181 die(str, regs, error_code);
1da177e4 182 }
b5964405 183 return;
1da177e4 184
081f75bb 185#ifdef CONFIG_X86_32
b5964405
IM
186vm86_trap:
187 if (handle_vm86_trap((struct kernel_vm86_regs *) regs,
188 error_code, trapnr))
189 goto trap_signal;
190 return;
081f75bb 191#endif
1da177e4
LT
192}
193
b5964405 194#define DO_ERROR(trapnr, signr, str, name) \
e407d620 195dotraplinkage void do_##name(struct pt_regs *regs, long error_code) \
b5964405
IM
196{ \
197 if (notify_die(DIE_TRAP, str, regs, error_code, trapnr, signr) \
a8c1be9d 198 == NOTIFY_STOP) \
b5964405 199 return; \
61aef7d2 200 conditional_sti(regs); \
3c1326f8 201 do_trap(trapnr, signr, str, regs, error_code, NULL); \
1da177e4
LT
202}
203
3c1326f8 204#define DO_ERROR_INFO(trapnr, signr, str, name, sicode, siaddr) \
e407d620 205dotraplinkage void do_##name(struct pt_regs *regs, long error_code) \
b5964405
IM
206{ \
207 siginfo_t info; \
208 info.si_signo = signr; \
209 info.si_errno = 0; \
210 info.si_code = sicode; \
211 info.si_addr = (void __user *)siaddr; \
b5964405 212 if (notify_die(DIE_TRAP, str, regs, error_code, trapnr, signr) \
a8c1be9d 213 == NOTIFY_STOP) \
b5964405 214 return; \
61aef7d2 215 conditional_sti(regs); \
3c1326f8 216 do_trap(trapnr, signr, str, regs, error_code, &info); \
1da177e4
LT
217}
218
3c1326f8
AH
219DO_ERROR_INFO(0, SIGFPE, "divide error", divide_error, FPE_INTDIV, regs->ip)
220DO_ERROR(4, SIGSEGV, "overflow", overflow)
221DO_ERROR(5, SIGSEGV, "bounds", bounds)
222DO_ERROR_INFO(6, SIGILL, "invalid opcode", invalid_op, ILL_ILLOPN, regs->ip)
51bc1ed6 223DO_ERROR(9, SIGFPE, "coprocessor segment overrun", coprocessor_segment_overrun)
6bf77bf9 224DO_ERROR(10, SIGSEGV, "invalid TSS", invalid_TSS)
36d936c7 225DO_ERROR(11, SIGBUS, "segment not present", segment_not_present)
081f75bb 226#ifdef CONFIG_X86_32
f5ca8187 227DO_ERROR(12, SIGBUS, "stack segment", stack_segment)
081f75bb 228#endif
3c1326f8 229DO_ERROR_INFO(17, SIGBUS, "alignment check", alignment_check, BUS_ADRALN, 0)
1da177e4 230
081f75bb
AH
231#ifdef CONFIG_X86_64
232/* Runs on IST stack */
233dotraplinkage void do_stack_segment(struct pt_regs *regs, long error_code)
234{
235 if (notify_die(DIE_TRAP, "stack segment", regs, error_code,
236 12, SIGBUS) == NOTIFY_STOP)
237 return;
238 preempt_conditional_sti(regs);
239 do_trap(12, SIGBUS, "stack segment", regs, error_code, NULL);
240 preempt_conditional_cli(regs);
241}
242
243dotraplinkage void do_double_fault(struct pt_regs *regs, long error_code)
244{
245 static const char str[] = "double fault";
246 struct task_struct *tsk = current;
247
248 /* Return not checked because double check cannot be ignored */
249 notify_die(DIE_TRAP, str, regs, error_code, 8, SIGSEGV);
250
251 tsk->thread.error_code = error_code;
252 tsk->thread.trap_no = 8;
253
bd8b96df
IM
254 /*
255 * This is always a kernel trap and never fixable (and thus must
256 * never return).
257 */
081f75bb
AH
258 for (;;)
259 die(str, regs, error_code);
260}
261#endif
262
e407d620 263dotraplinkage void __kprobes
13485ab5 264do_general_protection(struct pt_regs *regs, long error_code)
1da177e4 265{
13485ab5 266 struct task_struct *tsk;
b5964405 267
c6df0d71
AH
268 conditional_sti(regs);
269
081f75bb 270#ifdef CONFIG_X86_32
6b6891f9 271 if (regs->flags & X86_VM_MASK)
1da177e4 272 goto gp_in_vm86;
081f75bb 273#endif
1da177e4 274
13485ab5 275 tsk = current;
717b594a 276 if (!user_mode(regs))
1da177e4
LT
277 goto gp_in_kernel;
278
13485ab5
AH
279 tsk->thread.error_code = error_code;
280 tsk->thread.trap_no = 13;
b5964405 281
13485ab5
AH
282 if (show_unhandled_signals && unhandled_signal(tsk, SIGSEGV) &&
283 printk_ratelimit()) {
abd4f750 284 printk(KERN_INFO
13485ab5
AH
285 "%s[%d] general protection ip:%lx sp:%lx error:%lx",
286 tsk->comm, task_pid_nr(tsk),
287 regs->ip, regs->sp, error_code);
03252919
AK
288 print_vma_addr(" in ", regs->ip);
289 printk("\n");
290 }
abd4f750 291
13485ab5 292 force_sig(SIGSEGV, tsk);
1da177e4
LT
293 return;
294
081f75bb 295#ifdef CONFIG_X86_32
1da177e4
LT
296gp_in_vm86:
297 local_irq_enable();
298 handle_vm86_fault((struct kernel_vm86_regs *) regs, error_code);
299 return;
081f75bb 300#endif
1da177e4
LT
301
302gp_in_kernel:
13485ab5
AH
303 if (fixup_exception(regs))
304 return;
305
306 tsk->thread.error_code = error_code;
307 tsk->thread.trap_no = 13;
308 if (notify_die(DIE_GPF, "general protection fault", regs,
1da177e4 309 error_code, 13, SIGSEGV) == NOTIFY_STOP)
13485ab5
AH
310 return;
311 die("general protection fault", regs, error_code);
1da177e4
LT
312}
313
5deb45e3 314static notrace __kprobes void
b5964405 315mem_parity_error(unsigned char reason, struct pt_regs *regs)
1da177e4 316{
b5964405
IM
317 printk(KERN_EMERG
318 "Uhhuh. NMI received for unknown reason %02x on CPU %d.\n",
319 reason, smp_processor_id());
320
321 printk(KERN_EMERG
322 "You have some hardware problem, likely on the PCI bus.\n");
c0d12172
DJ
323
324#if defined(CONFIG_EDAC)
b5964405 325 if (edac_handler_set()) {
c0d12172
DJ
326 edac_atomic_assert_error();
327 return;
328 }
329#endif
330
8da5adda 331 if (panic_on_unrecovered_nmi)
b5964405 332 panic("NMI: Not continuing");
1da177e4 333
c41c5cd3 334 printk(KERN_EMERG "Dazed and confused, but trying to continue\n");
1da177e4
LT
335
336 /* Clear and disable the memory parity error line. */
7970479c
AH
337 reason = (reason & 0xf) | 4;
338 outb(reason, 0x61);
1da177e4
LT
339}
340
5deb45e3 341static notrace __kprobes void
b5964405 342io_check_error(unsigned char reason, struct pt_regs *regs)
1da177e4
LT
343{
344 unsigned long i;
345
9c107805 346 printk(KERN_EMERG "NMI: IOCK error (debug interrupt?)\n");
1da177e4
LT
347 show_registers(regs);
348
5211a242
KG
349 if (panic_on_io_nmi)
350 panic("NMI IOCK error: Not continuing");
351
1da177e4
LT
352 /* Re-enable the IOCK line, wait for a few seconds */
353 reason = (reason & 0xf) | 8;
354 outb(reason, 0x61);
b5964405 355
1da177e4 356 i = 2000;
b5964405
IM
357 while (--i)
358 udelay(1000);
359
1da177e4
LT
360 reason &= ~8;
361 outb(reason, 0x61);
362}
363
5deb45e3 364static notrace __kprobes void
b5964405 365unknown_nmi_error(unsigned char reason, struct pt_regs *regs)
1da177e4 366{
c1d518c8
AH
367 if (notify_die(DIE_NMIUNKNOWN, "nmi", regs, reason, 2, SIGINT) ==
368 NOTIFY_STOP)
d3597524 369 return;
1da177e4 370#ifdef CONFIG_MCA
b5964405
IM
371 /*
372 * Might actually be able to figure out what the guilty party
373 * is:
374 */
375 if (MCA_bus) {
1da177e4
LT
376 mca_handle_nmi();
377 return;
378 }
379#endif
b5964405
IM
380 printk(KERN_EMERG
381 "Uhhuh. NMI received for unknown reason %02x on CPU %d.\n",
382 reason, smp_processor_id());
383
c41c5cd3 384 printk(KERN_EMERG "Do you have a strange power saving mode enabled?\n");
8da5adda 385 if (panic_on_unrecovered_nmi)
b5964405 386 panic("NMI: Not continuing");
8da5adda 387
c41c5cd3 388 printk(KERN_EMERG "Dazed and confused, but trying to continue\n");
1da177e4
LT
389}
390
5deb45e3 391static notrace __kprobes void default_do_nmi(struct pt_regs *regs)
1da177e4
LT
392{
393 unsigned char reason = 0;
abd34807
AH
394 int cpu;
395
396 cpu = smp_processor_id();
1da177e4 397
abd34807
AH
398 /* Only the BSP gets external NMIs from the system. */
399 if (!cpu)
1da177e4 400 reason = get_nmi_reason();
b5964405 401
1da177e4 402 if (!(reason & 0xc0)) {
20c0d2d4 403 if (notify_die(DIE_NMI_IPI, "nmi_ipi", regs, reason, 2, SIGINT)
a8c1be9d 404 == NOTIFY_STOP)
1da177e4
LT
405 return;
406#ifdef CONFIG_X86_LOCAL_APIC
407 /*
408 * Ok, so this is none of the documented NMI sources,
409 * so it must be the NMI watchdog.
410 */
3adbbcce 411 if (nmi_watchdog_tick(regs, reason))
1da177e4 412 return;
abd34807 413 if (!do_nmi_callback(regs, cpu))
3adbbcce 414 unknown_nmi_error(reason, regs);
b5964405
IM
415#else
416 unknown_nmi_error(reason, regs);
417#endif
2fbe7b25 418
1da177e4
LT
419 return;
420 }
20c0d2d4 421 if (notify_die(DIE_NMI, "nmi", regs, reason, 2, SIGINT) == NOTIFY_STOP)
1da177e4 422 return;
a8c1be9d
AH
423
424 /* AK: following checks seem to be broken on modern chipsets. FIXME */
1da177e4
LT
425 if (reason & 0x80)
426 mem_parity_error(reason, regs);
427 if (reason & 0x40)
428 io_check_error(reason, regs);
081f75bb 429#ifdef CONFIG_X86_32
1da177e4
LT
430 /*
431 * Reassert NMI in case it became active meanwhile
b5964405 432 * as it's edge-triggered:
1da177e4
LT
433 */
434 reassert_nmi();
081f75bb 435#endif
1da177e4
LT
436}
437
e407d620
AH
438dotraplinkage notrace __kprobes void
439do_nmi(struct pt_regs *regs, long error_code)
1da177e4 440{
1da177e4
LT
441 nmi_enter();
442
915b0d01 443 inc_irq_stat(__nmi_count);
1da177e4 444
8f4e956b
AK
445 if (!ignore_nmis)
446 default_do_nmi(regs);
1da177e4
LT
447
448 nmi_exit();
449}
450
8f4e956b
AK
451void stop_nmi(void)
452{
453 acpi_nmi_disable();
454 ignore_nmis++;
455}
456
457void restart_nmi(void)
458{
459 ignore_nmis--;
460 acpi_nmi_enable();
461}
462
c1d518c8 463/* May run on IST stack. */
e407d620 464dotraplinkage void __kprobes do_int3(struct pt_regs *regs, long error_code)
1da177e4 465{
b94da1e4 466#ifdef CONFIG_KPROBES
1da177e4
LT
467 if (notify_die(DIE_INT3, "int3", regs, error_code, 3, SIGTRAP)
468 == NOTIFY_STOP)
48c88211 469 return;
b94da1e4
AH
470#else
471 if (notify_die(DIE_TRAP, "int3", regs, error_code, 3, SIGTRAP)
472 == NOTIFY_STOP)
473 return;
474#endif
b5964405 475
4915a35e 476 preempt_conditional_sti(regs);
3c1326f8 477 do_trap(3, SIGTRAP, "int3", regs, error_code, NULL);
4915a35e 478 preempt_conditional_cli(regs);
1da177e4 479}
1da177e4 480
081f75bb 481#ifdef CONFIG_X86_64
bd8b96df
IM
482/*
483 * Help handler running on IST stack to switch back to user stack
484 * for scheduling or signal handling. The actual stack switch is done in
485 * entry.S
486 */
081f75bb
AH
487asmlinkage __kprobes struct pt_regs *sync_regs(struct pt_regs *eregs)
488{
489 struct pt_regs *regs = eregs;
490 /* Did already sync */
491 if (eregs == (struct pt_regs *)eregs->sp)
492 ;
493 /* Exception from user space */
494 else if (user_mode(eregs))
495 regs = task_pt_regs(current);
bd8b96df
IM
496 /*
497 * Exception from kernel and interrupts are enabled. Move to
498 * kernel process stack.
499 */
081f75bb
AH
500 else if (eregs->flags & X86_EFLAGS_IF)
501 regs = (struct pt_regs *)(eregs->sp -= sizeof(struct pt_regs));
502 if (eregs != regs)
503 *regs = *eregs;
504 return regs;
505}
506#endif
507
1da177e4
LT
508/*
509 * Our handling of the processor debug registers is non-trivial.
510 * We do not clear them on entry and exit from the kernel. Therefore
511 * it is possible to get a watchpoint trap here from inside the kernel.
512 * However, the code in ./ptrace.c has ensured that the user can
513 * only set watchpoints on userspace addresses. Therefore the in-kernel
514 * watchpoint trap can only occur in code which is reading/writing
515 * from user space. Such code must not hold kernel locks (since it
516 * can equally take a page fault), therefore it is safe to call
517 * force_sig_info even though that claims and releases locks.
b5964405 518 *
1da177e4
LT
519 * Code in ./signal.c ensures that the debug control register
520 * is restored before we deliver any signal, and therefore that
521 * user code runs with the correct debug control register even though
522 * we clear it here.
523 *
524 * Being careful here means that we don't have to be as careful in a
525 * lot of more complicated places (task switching can be a bit lazy
526 * about restoring all the debug state, and ptrace doesn't have to
527 * find every occurrence of the TF bit that could be saved away even
528 * by user code)
c1d518c8
AH
529 *
530 * May run on IST stack.
1da177e4 531 */
e407d620 532dotraplinkage void __kprobes do_debug(struct pt_regs *regs, long error_code)
1da177e4 533{
1da177e4 534 struct task_struct *tsk = current;
3d2a71a5 535 unsigned long condition;
da654b74 536 int si_code;
1da177e4 537
1cc6f12e 538 get_debugreg(condition, 6);
1da177e4 539
f8561296
VN
540 /* Catch kmemcheck conditions first of all! */
541 if (condition & DR_STEP && kmemcheck_trap(regs))
542 return;
543
10faa81e
RM
544 /*
545 * The processor cleared BTF, so don't mark that we need it set.
546 */
547 clear_tsk_thread_flag(tsk, TIF_DEBUGCTLMSR);
548 tsk->thread.debugctlmsr = 0;
549
1da177e4 550 if (notify_die(DIE_DEBUG, "debug", regs, condition, error_code,
a8c1be9d 551 SIGTRAP) == NOTIFY_STOP)
1da177e4 552 return;
3d2a71a5 553
1da177e4 554 /* It's safe to allow irq's after DR6 has been saved */
3d2a71a5 555 preempt_conditional_sti(regs);
1da177e4
LT
556
557 /* Mask out spurious debug traps due to lazy DR7 setting */
558 if (condition & (DR_TRAP0|DR_TRAP1|DR_TRAP2|DR_TRAP3)) {
0f534093 559 if (!tsk->thread.debugreg7)
1da177e4
LT
560 goto clear_dr7;
561 }
562
081f75bb 563#ifdef CONFIG_X86_32
6b6891f9 564 if (regs->flags & X86_VM_MASK)
1da177e4 565 goto debug_vm86;
081f75bb 566#endif
1da177e4
LT
567
568 /* Save debug status register where ptrace can see it */
0f534093 569 tsk->thread.debugreg6 = condition;
1da177e4
LT
570
571 /*
572 * Single-stepping through TF: make sure we ignore any events in
573 * kernel space (but re-enable TF when returning to user mode).
574 */
575 if (condition & DR_STEP) {
717b594a 576 if (!user_mode(regs))
1da177e4
LT
577 goto clear_TF_reenable;
578 }
579
3d2a71a5 580 si_code = get_si_code(condition);
1da177e4 581 /* Ok, finally something we can handle */
da654b74 582 send_sigtrap(tsk, regs, error_code, si_code);
1da177e4 583
b5964405
IM
584 /*
585 * Disable additional traps. They'll be re-enabled when
1da177e4
LT
586 * the signal is delivered.
587 */
588clear_dr7:
1cc6f12e 589 set_debugreg(0, 7);
3d2a71a5 590 preempt_conditional_cli(regs);
1da177e4
LT
591 return;
592
081f75bb 593#ifdef CONFIG_X86_32
1da177e4 594debug_vm86:
be716615
TG
595 /* reenable preemption: handle_vm86_trap() might sleep */
596 dec_preempt_count();
1da177e4 597 handle_vm86_trap((struct kernel_vm86_regs *) regs, error_code, 1);
be716615 598 conditional_cli(regs);
1da177e4 599 return;
081f75bb 600#endif
1da177e4
LT
601
602clear_TF_reenable:
603 set_tsk_thread_flag(tsk, TIF_SINGLESTEP);
6093015d 604 regs->flags &= ~X86_EFLAGS_TF;
3d2a71a5 605 preempt_conditional_cli(regs);
1da177e4
LT
606 return;
607}
608
081f75bb
AH
609#ifdef CONFIG_X86_64
610static int kernel_math_error(struct pt_regs *regs, const char *str, int trapnr)
611{
612 if (fixup_exception(regs))
613 return 1;
614
615 notify_die(DIE_GPF, str, regs, 0, trapnr, SIGFPE);
616 /* Illegal floating point operation in the kernel */
617 current->thread.trap_no = trapnr;
618 die(str, regs, 0);
619 return 0;
620}
621#endif
622
1da177e4
LT
623/*
624 * Note that we play around with the 'TS' bit in an attempt to get
625 * the correct behaviour even in the presence of the asynchronous
626 * IRQ13 behaviour
627 */
65ea5b03 628void math_error(void __user *ip)
1da177e4 629{
b5964405 630 struct task_struct *task;
1da177e4 631 siginfo_t info;
adf77bac 632 unsigned short cwd, swd, err;
1da177e4
LT
633
634 /*
635 * Save the info for the exception handler and clear the error.
636 */
637 task = current;
638 save_init_fpu(task);
639 task->thread.trap_no = 16;
640 task->thread.error_code = 0;
641 info.si_signo = SIGFPE;
642 info.si_errno = 0;
65ea5b03 643 info.si_addr = ip;
1da177e4
LT
644 /*
645 * (~cwd & swd) will mask out exceptions that are not set to unmasked
646 * status. 0x3f is the exception bits in these regs, 0x200 is the
647 * C1 reg you need in case of a stack fault, 0x040 is the stack
648 * fault bit. We should only be taking one exception at a time,
649 * so if this combination doesn't produce any single exception,
a8c1be9d 650 * then we have a bad program that isn't synchronizing its FPU usage
1da177e4
LT
651 * and it will suffer the consequences since we won't be able to
652 * fully reproduce the context of the exception
653 */
654 cwd = get_fpu_cwd(task);
655 swd = get_fpu_swd(task);
adf77bac 656
a73ad333 657 err = swd & ~cwd;
adf77bac
PA
658
659 if (err & 0x001) { /* Invalid op */
b5964405
IM
660 /*
661 * swd & 0x240 == 0x040: Stack Underflow
662 * swd & 0x240 == 0x240: Stack Overflow
663 * User must clear the SF bit (0x40) if set
664 */
665 info.si_code = FPE_FLTINV;
adf77bac 666 } else if (err & 0x004) { /* Divide by Zero */
b5964405 667 info.si_code = FPE_FLTDIV;
adf77bac 668 } else if (err & 0x008) { /* Overflow */
b5964405 669 info.si_code = FPE_FLTOVF;
adf77bac
PA
670 } else if (err & 0x012) { /* Denormal, Underflow */
671 info.si_code = FPE_FLTUND;
672 } else if (err & 0x020) { /* Precision */
b5964405 673 info.si_code = FPE_FLTRES;
adf77bac 674 } else {
bd8b96df
IM
675 /*
676 * If we're using IRQ 13, or supposedly even some trap 16
677 * implementations, it's possible we get a spurious trap...
678 */
a73ad333 679 return; /* Spurious trap, no error */
1da177e4
LT
680 }
681 force_sig_info(SIGFPE, &info, task);
682}
683
e407d620 684dotraplinkage void do_coprocessor_error(struct pt_regs *regs, long error_code)
1da177e4 685{
252d28fe 686 conditional_sti(regs);
081f75bb
AH
687
688#ifdef CONFIG_X86_32
1da177e4 689 ignore_fpu_irq = 1;
081f75bb
AH
690#else
691 if (!user_mode(regs) &&
692 kernel_math_error(regs, "kernel x87 math error", 16))
693 return;
694#endif
695
65ea5b03 696 math_error((void __user *)regs->ip);
1da177e4
LT
697}
698
65ea5b03 699static void simd_math_error(void __user *ip)
1da177e4 700{
b5964405 701 struct task_struct *task;
b5964405 702 siginfo_t info;
7b4fd4bb 703 unsigned short mxcsr;
1da177e4
LT
704
705 /*
706 * Save the info for the exception handler and clear the error.
707 */
708 task = current;
709 save_init_fpu(task);
710 task->thread.trap_no = 19;
711 task->thread.error_code = 0;
712 info.si_signo = SIGFPE;
713 info.si_errno = 0;
714 info.si_code = __SI_FAULT;
65ea5b03 715 info.si_addr = ip;
1da177e4
LT
716 /*
717 * The SIMD FPU exceptions are handled a little differently, as there
718 * is only a single status/control register. Thus, to determine which
719 * unmasked exception was caught we must mask the exception mask bits
720 * at 0x1f80, and then use these to mask the exception bits at 0x3f.
721 */
722 mxcsr = get_fpu_mxcsr(task);
723 switch (~((mxcsr & 0x1f80) >> 7) & (mxcsr & 0x3f)) {
b5964405
IM
724 case 0x000:
725 default:
726 break;
727 case 0x001: /* Invalid Op */
728 info.si_code = FPE_FLTINV;
729 break;
730 case 0x002: /* Denormalize */
731 case 0x010: /* Underflow */
732 info.si_code = FPE_FLTUND;
733 break;
734 case 0x004: /* Zero Divide */
735 info.si_code = FPE_FLTDIV;
736 break;
737 case 0x008: /* Overflow */
738 info.si_code = FPE_FLTOVF;
739 break;
740 case 0x020: /* Precision */
741 info.si_code = FPE_FLTRES;
742 break;
1da177e4
LT
743 }
744 force_sig_info(SIGFPE, &info, task);
745}
746
e407d620
AH
747dotraplinkage void
748do_simd_coprocessor_error(struct pt_regs *regs, long error_code)
1da177e4 749{
b939bde2
AH
750 conditional_sti(regs);
751
081f75bb 752#ifdef CONFIG_X86_32
1da177e4
LT
753 if (cpu_has_xmm) {
754 /* Handle SIMD FPU exceptions on PIII+ processors. */
755 ignore_fpu_irq = 1;
65ea5b03 756 simd_math_error((void __user *)regs->ip);
b5964405
IM
757 return;
758 }
759 /*
760 * Handle strange cache flush from user space exception
761 * in all other cases. This is undocumented behaviour.
762 */
6b6891f9 763 if (regs->flags & X86_VM_MASK) {
b5964405
IM
764 handle_vm86_fault((struct kernel_vm86_regs *)regs, error_code);
765 return;
1da177e4 766 }
b5964405
IM
767 current->thread.trap_no = 19;
768 current->thread.error_code = error_code;
769 die_if_kernel("cache flush denied", regs, error_code);
770 force_sig(SIGSEGV, current);
081f75bb
AH
771#else
772 if (!user_mode(regs) &&
773 kernel_math_error(regs, "kernel simd math error", 19))
774 return;
775 simd_math_error((void __user *)regs->ip);
776#endif
1da177e4
LT
777}
778
e407d620
AH
779dotraplinkage void
780do_spurious_interrupt_bug(struct pt_regs *regs, long error_code)
1da177e4 781{
cf81978d 782 conditional_sti(regs);
1da177e4
LT
783#if 0
784 /* No need to warn about this any longer. */
b5964405 785 printk(KERN_INFO "Ignoring P6 Local APIC Spurious Interrupt Bug...\n");
1da177e4
LT
786#endif
787}
788
081f75bb 789#ifdef CONFIG_X86_32
b5964405 790unsigned long patch_espfix_desc(unsigned long uesp, unsigned long kesp)
1da177e4 791{
736f12bf 792 struct desc_struct *gdt = get_cpu_gdt_table(smp_processor_id());
be44d2aa
SS
793 unsigned long base = (kesp - uesp) & -THREAD_SIZE;
794 unsigned long new_kesp = kesp - base;
795 unsigned long lim_pages = (new_kesp | (THREAD_SIZE - 1)) >> PAGE_SHIFT;
796 __u64 desc = *(__u64 *)&gdt[GDT_ENTRY_ESPFIX_SS];
b5964405 797
be44d2aa 798 /* Set up base for espfix segment */
b5964405
IM
799 desc &= 0x00f0ff0000000000ULL;
800 desc |= ((((__u64)base) << 16) & 0x000000ffffff0000ULL) |
be44d2aa
SS
801 ((((__u64)base) << 32) & 0xff00000000000000ULL) |
802 ((((__u64)lim_pages) << 32) & 0x000f000000000000ULL) |
803 (lim_pages & 0xffff);
804 *(__u64 *)&gdt[GDT_ENTRY_ESPFIX_SS] = desc;
b5964405 805
be44d2aa 806 return new_kesp;
1da177e4 807}
4efc0670
AK
808#endif
809
081f75bb
AH
810asmlinkage void __attribute__((weak)) smp_thermal_interrupt(void)
811{
812}
813
7856f6cc 814asmlinkage void __attribute__((weak)) smp_threshold_interrupt(void)
081f75bb
AH
815{
816}
1da177e4
LT
817
818/*
b5964405 819 * 'math_state_restore()' saves the current math information in the
1da177e4
LT
820 * old math state array, and gets the new ones from the current task
821 *
822 * Careful.. There are problems with IBM-designed IRQ13 behaviour.
823 * Don't touch unless you *really* know how it works.
824 *
825 * Must be called with kernel preemption disabled (in this case,
826 * local interrupts are disabled at the call-site in entry.S).
827 */
acc20761 828asmlinkage void math_state_restore(void)
1da177e4
LT
829{
830 struct thread_info *thread = current_thread_info();
831 struct task_struct *tsk = thread->task;
832
aa283f49
SS
833 if (!tsk_used_math(tsk)) {
834 local_irq_enable();
835 /*
836 * does a slab alloc which can sleep
837 */
838 if (init_fpu(tsk)) {
839 /*
840 * ran out of memory!
841 */
842 do_group_exit(SIGKILL);
843 return;
844 }
845 local_irq_disable();
846 }
847
b5964405 848 clts(); /* Allow maths ops (or we recurse) */
081f75bb
AH
849 /*
850 * Paranoid restore. send a SIGSEGV if we fail to restore the state.
851 */
852 if (unlikely(restore_fpu_checking(tsk))) {
853 stts();
854 force_sig(SIGSEGV, tsk);
855 return;
856 }
fcb2ac5b 857
1da177e4 858 thread->status |= TS_USEDFPU; /* So we fnsave on switch_to() */
acc20761 859 tsk->fpu_counter++;
1da177e4 860}
5992b6da 861EXPORT_SYMBOL_GPL(math_state_restore);
1da177e4
LT
862
863#ifndef CONFIG_MATH_EMULATION
d315760f 864void math_emulate(struct math_emu_info *info)
1da177e4 865{
b5964405
IM
866 printk(KERN_EMERG
867 "math-emulation not enabled and no coprocessor found.\n");
868 printk(KERN_EMERG "killing %s.\n", current->comm);
869 force_sig(SIGFPE, current);
1da177e4
LT
870 schedule();
871}
1da177e4
LT
872#endif /* CONFIG_MATH_EMULATION */
873
aa78bcfa
BG
874dotraplinkage void __kprobes
875do_device_not_available(struct pt_regs *regs, long error_code)
7643e9b9 876{
081f75bb 877#ifdef CONFIG_X86_32
7643e9b9 878 if (read_cr0() & X86_CR0_EM) {
d315760f
TH
879 struct math_emu_info info = { };
880
aa78bcfa 881 conditional_sti(regs);
d315760f 882
aa78bcfa 883 info.regs = regs;
d315760f 884 math_emulate(&info);
7643e9b9
AH
885 } else {
886 math_state_restore(); /* interrupts still off */
aa78bcfa 887 conditional_sti(regs);
7643e9b9 888 }
081f75bb
AH
889#else
890 math_state_restore();
891#endif
7643e9b9
AH
892}
893
081f75bb 894#ifdef CONFIG_X86_32
e407d620 895dotraplinkage void do_iret_error(struct pt_regs *regs, long error_code)
f8e0870f
AH
896{
897 siginfo_t info;
898 local_irq_enable();
899
900 info.si_signo = SIGILL;
901 info.si_errno = 0;
902 info.si_code = ILL_BADSTK;
fc6fcdfb 903 info.si_addr = NULL;
f8e0870f
AH
904 if (notify_die(DIE_TRAP, "iret exception",
905 regs, error_code, 32, SIGILL) == NOTIFY_STOP)
906 return;
3c1326f8 907 do_trap(32, SIGILL, "iret exception", regs, error_code, &info);
f8e0870f 908}
081f75bb 909#endif
f8e0870f 910
1da177e4
LT
911void __init trap_init(void)
912{
dbeb2be2
RR
913 int i;
914
1da177e4 915#ifdef CONFIG_EISA
927222b1 916 void __iomem *p = early_ioremap(0x0FFFD9, 4);
b5964405
IM
917
918 if (readl(p) == 'E' + ('I'<<8) + ('S'<<16) + ('A'<<24))
1da177e4 919 EISA_bus = 1;
927222b1 920 early_iounmap(p, 4);
1da177e4
LT
921#endif
922
976382dc 923 set_intr_gate(0, &divide_error);
699d2937
AH
924 set_intr_gate_ist(1, &debug, DEBUG_STACK);
925 set_intr_gate_ist(2, &nmi, NMI_STACK);
926 /* int3 can be called from all */
927 set_system_intr_gate_ist(3, &int3, DEBUG_STACK);
928 /* int4 can be called from all */
929 set_system_intr_gate(4, &overflow);
64f644c0 930 set_intr_gate(5, &bounds);
12394cf5 931 set_intr_gate(6, &invalid_op);
7643e9b9 932 set_intr_gate(7, &device_not_available);
081f75bb 933#ifdef CONFIG_X86_32
a8c1be9d 934 set_task_gate(8, GDT_ENTRY_DOUBLEFAULT_TSS);
081f75bb
AH
935#else
936 set_intr_gate_ist(8, &double_fault, DOUBLEFAULT_STACK);
937#endif
51bc1ed6 938 set_intr_gate(9, &coprocessor_segment_overrun);
6bf77bf9 939 set_intr_gate(10, &invalid_TSS);
36d936c7 940 set_intr_gate(11, &segment_not_present);
699d2937 941 set_intr_gate_ist(12, &stack_segment, STACKFAULT_STACK);
c6df0d71 942 set_intr_gate(13, &general_protection);
b5964405 943 set_intr_gate(14, &page_fault);
cf81978d 944 set_intr_gate(15, &spurious_interrupt_bug);
252d28fe 945 set_intr_gate(16, &coprocessor_error);
5feedfd4 946 set_intr_gate(17, &alignment_check);
1da177e4 947#ifdef CONFIG_X86_MCE
699d2937 948 set_intr_gate_ist(18, &machine_check, MCE_STACK);
1da177e4 949#endif
b939bde2 950 set_intr_gate(19, &simd_coprocessor_error);
1da177e4 951
bb3f0b59
YL
952 /* Reserve all the builtin and the syscall vector: */
953 for (i = 0; i < FIRST_EXTERNAL_VECTOR; i++)
954 set_bit(i, used_vectors);
955
081f75bb
AH
956#ifdef CONFIG_IA32_EMULATION
957 set_system_intr_gate(IA32_SYSCALL_VECTOR, ia32_syscall);
bb3f0b59 958 set_bit(IA32_SYSCALL_VECTOR, used_vectors);
081f75bb
AH
959#endif
960
961#ifdef CONFIG_X86_32
d43c6e80 962 if (cpu_has_fxsr) {
d43c6e80
JB
963 printk(KERN_INFO "Enabling fast FPU save and restore... ");
964 set_in_cr4(X86_CR4_OSFXSR);
965 printk("done.\n");
966 }
967 if (cpu_has_xmm) {
b5964405
IM
968 printk(KERN_INFO
969 "Enabling unmasked SIMD FPU exception support... ");
d43c6e80
JB
970 set_in_cr4(X86_CR4_OSXMMEXCPT);
971 printk("done.\n");
972 }
973
699d2937 974 set_system_trap_gate(SYSCALL_VECTOR, &system_call);
dbeb2be2 975 set_bit(SYSCALL_VECTOR, used_vectors);
081f75bb 976#endif
bb3f0b59 977
1da177e4 978 /*
b5964405 979 * Should be a barrier for any external CPU state:
1da177e4
LT
980 */
981 cpu_init();
982
081f75bb 983#ifdef CONFIG_X86_32
8e6dafd6 984 x86_quirk_trap_init();
081f75bb 985#endif
1da177e4 986}