x86: convert TSC disabling to generic cpuid disable bitmap
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / x86 / kernel / setup_64.c
CommitLineData
1da177e4 1/*
1da177e4 2 * Copyright (C) 1995 Linus Torvalds
1da177e4
LT
3 */
4
5/*
6 * This file handles the architecture-dependent parts of initialization
7 */
8
9#include <linux/errno.h>
10#include <linux/sched.h>
11#include <linux/kernel.h>
12#include <linux/mm.h>
13#include <linux/stddef.h>
14#include <linux/unistd.h>
15#include <linux/ptrace.h>
16#include <linux/slab.h>
17#include <linux/user.h>
18#include <linux/a.out.h>
894673ee 19#include <linux/screen_info.h>
1da177e4
LT
20#include <linux/ioport.h>
21#include <linux/delay.h>
1da177e4
LT
22#include <linux/init.h>
23#include <linux/initrd.h>
24#include <linux/highmem.h>
25#include <linux/bootmem.h>
26#include <linux/module.h>
27#include <asm/processor.h>
28#include <linux/console.h>
29#include <linux/seq_file.h>
aac04b32 30#include <linux/crash_dump.h>
1da177e4
LT
31#include <linux/root_dev.h>
32#include <linux/pci.h>
5b83683f 33#include <linux/efi.h>
1da177e4
LT
34#include <linux/acpi.h>
35#include <linux/kallsyms.h>
36#include <linux/edd.h>
bbfceef4 37#include <linux/mmzone.h>
5f5609df 38#include <linux/kexec.h>
95235ca2 39#include <linux/cpufreq.h>
e9928674 40#include <linux/dmi.h>
17a941d8 41#include <linux/dma-mapping.h>
681558fd 42#include <linux/ctype.h>
746ef0cd 43#include <linux/uaccess.h>
bbfceef4 44
1da177e4
LT
45#include <asm/mtrr.h>
46#include <asm/uaccess.h>
47#include <asm/system.h>
e4026440 48#include <asm/vsyscall.h>
1da177e4
LT
49#include <asm/io.h>
50#include <asm/smp.h>
51#include <asm/msr.h>
52#include <asm/desc.h>
53#include <video/edid.h>
54#include <asm/e820.h>
55#include <asm/dma.h>
aaf23042 56#include <asm/gart.h>
1da177e4
LT
57#include <asm/mpspec.h>
58#include <asm/mmu_context.h>
1da177e4
LT
59#include <asm/proto.h>
60#include <asm/setup.h>
61#include <asm/mach_apic.h>
62#include <asm/numa.h>
2bc0414e 63#include <asm/sections.h>
f2d3efed 64#include <asm/dmi.h>
00bf4098 65#include <asm/cacheflush.h>
af7a78e9 66#include <asm/mce.h>
eee3af4a 67#include <asm/ds.h>
df3825c5 68#include <asm/topology.h>
1da177e4 69
746ef0cd
GOC
70#ifdef CONFIG_PARAVIRT
71#include <asm/paravirt.h>
72#else
73#define ARCH_SETUP
74#endif
75
1da177e4
LT
76/*
77 * Machine setup..
78 */
79
6c231b7b 80struct cpuinfo_x86 boot_cpu_data __read_mostly;
2ee60e17 81EXPORT_SYMBOL(boot_cpu_data);
1da177e4 82
7d851c8d
AK
83__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
84
1da177e4
LT
85unsigned long mmu_cr4_features;
86
1da177e4
LT
87/* Boot loader ID as an integer, for the benefit of proc_dointvec */
88int bootloader_type;
89
90unsigned long saved_video_mode;
91
f039b754
AK
92int force_mwait __cpuinitdata;
93
04e1ba85 94/*
f2d3efed
AK
95 * Early DMI memory
96 */
97int dmi_alloc_index;
98char dmi_alloc_data[DMI_MAX_DATA];
99
1da177e4
LT
100/*
101 * Setup options
102 */
1da177e4 103struct screen_info screen_info;
2ee60e17 104EXPORT_SYMBOL(screen_info);
1da177e4
LT
105struct sys_desc_table_struct {
106 unsigned short length;
107 unsigned char table[0];
108};
109
110struct edid_info edid_info;
ba70710e 111EXPORT_SYMBOL_GPL(edid_info);
1da177e4
LT
112
113extern int root_mountflags;
1da177e4 114
adf48856 115char __initdata command_line[COMMAND_LINE_SIZE];
1da177e4
LT
116
117struct resource standard_io_resources[] = {
118 { .name = "dma1", .start = 0x00, .end = 0x1f,
119 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
120 { .name = "pic1", .start = 0x20, .end = 0x21,
121 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
122 { .name = "timer0", .start = 0x40, .end = 0x43,
123 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
124 { .name = "timer1", .start = 0x50, .end = 0x53,
125 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
126 { .name = "keyboard", .start = 0x60, .end = 0x6f,
127 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
128 { .name = "dma page reg", .start = 0x80, .end = 0x8f,
129 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
130 { .name = "pic2", .start = 0xa0, .end = 0xa1,
131 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
132 { .name = "dma2", .start = 0xc0, .end = 0xdf,
133 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
134 { .name = "fpu", .start = 0xf0, .end = 0xff,
135 .flags = IORESOURCE_BUSY | IORESOURCE_IO }
136};
137
1da177e4
LT
138#define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
139
c9cce83d 140static struct resource data_resource = {
1da177e4
LT
141 .name = "Kernel data",
142 .start = 0,
143 .end = 0,
144 .flags = IORESOURCE_RAM,
145};
c9cce83d 146static struct resource code_resource = {
1da177e4
LT
147 .name = "Kernel code",
148 .start = 0,
149 .end = 0,
150 .flags = IORESOURCE_RAM,
151};
c9cce83d 152static struct resource bss_resource = {
00bf4098
BW
153 .name = "Kernel bss",
154 .start = 0,
155 .end = 0,
156 .flags = IORESOURCE_RAM,
157};
1da177e4 158
8c61b900
TG
159static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c);
160
2c8c0e6b
AK
161#ifdef CONFIG_PROC_VMCORE
162/* elfcorehdr= specifies the location of elf core header
163 * stored by the crashed kernel. This option will be passed
164 * by kexec loader to the capture kernel.
165 */
166static int __init setup_elfcorehdr(char *arg)
681558fd 167{
2c8c0e6b
AK
168 char *end;
169 if (!arg)
170 return -EINVAL;
171 elfcorehdr_addr = memparse(arg, &end);
172 return end > arg ? 0 : -EINVAL;
681558fd 173}
2c8c0e6b 174early_param("elfcorehdr", setup_elfcorehdr);
e2c03888
AK
175#endif
176
2b97690f 177#ifndef CONFIG_NUMA
bbfceef4
MT
178static void __init
179contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
1da177e4 180{
bbfceef4
MT
181 unsigned long bootmap_size, bootmap;
182
bbfceef4
MT
183 bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
184 bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size);
185 if (bootmap == -1L)
04e1ba85 186 panic("Cannot find bootmem map of size %ld\n", bootmap_size);
bbfceef4 187 bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
5cb248ab
MG
188 e820_register_active_regions(0, start_pfn, end_pfn);
189 free_bootmem_with_active_regions(0, end_pfn);
bbfceef4 190 reserve_bootmem(bootmap, bootmap_size);
04e1ba85 191}
1da177e4
LT
192#endif
193
1da177e4
LT
194#if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
195struct edd edd;
196#ifdef CONFIG_EDD_MODULE
197EXPORT_SYMBOL(edd);
198#endif
199/**
200 * copy_edd() - Copy the BIOS EDD information
201 * from boot_params into a safe place.
202 *
203 */
204static inline void copy_edd(void)
205{
30c82645
PA
206 memcpy(edd.mbr_signature, boot_params.edd_mbr_sig_buffer,
207 sizeof(edd.mbr_signature));
208 memcpy(edd.edd_info, boot_params.eddbuf, sizeof(edd.edd_info));
209 edd.mbr_signature_nr = boot_params.edd_mbr_sig_buf_entries;
210 edd.edd_info_nr = boot_params.eddbuf_entries;
1da177e4
LT
211}
212#else
213static inline void copy_edd(void)
214{
215}
216#endif
217
5c3391f9
BW
218#ifdef CONFIG_KEXEC
219static void __init reserve_crashkernel(void)
220{
221 unsigned long long free_mem;
222 unsigned long long crash_size, crash_base;
223 int ret;
224
04e1ba85
TG
225 free_mem =
226 ((unsigned long long)max_low_pfn - min_low_pfn) << PAGE_SHIFT;
5c3391f9
BW
227
228 ret = parse_crashkernel(boot_command_line, free_mem,
229 &crash_size, &crash_base);
230 if (ret == 0 && crash_size) {
231 if (crash_base > 0) {
232 printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
233 "for crashkernel (System RAM: %ldMB)\n",
234 (unsigned long)(crash_size >> 20),
235 (unsigned long)(crash_base >> 20),
236 (unsigned long)(free_mem >> 20));
237 crashk_res.start = crash_base;
238 crashk_res.end = crash_base + crash_size - 1;
239 reserve_bootmem(crash_base, crash_size);
240 } else
241 printk(KERN_INFO "crashkernel reservation failed - "
242 "you have to specify a base address\n");
243 }
244}
245#else
246static inline void __init reserve_crashkernel(void)
247{}
248#endif
249
746ef0cd 250/* Overridden in paravirt.c if CONFIG_PARAVIRT */
e3cfac84 251void __attribute__((weak)) __init memory_setup(void)
746ef0cd
GOC
252{
253 machine_specific_memory_setup();
254}
255
1da177e4
LT
256void __init setup_arch(char **cmdline_p)
257{
04e1ba85
TG
258 unsigned i;
259
adf48856 260 printk(KERN_INFO "Command line: %s\n", boot_command_line);
43c85c9c 261
30c82645
PA
262 ROOT_DEV = old_decode_dev(boot_params.hdr.root_dev);
263 screen_info = boot_params.screen_info;
264 edid_info = boot_params.edid_info;
265 saved_video_mode = boot_params.hdr.vid_mode;
266 bootloader_type = boot_params.hdr.type_of_loader;
1da177e4
LT
267
268#ifdef CONFIG_BLK_DEV_RAM
30c82645
PA
269 rd_image_start = boot_params.hdr.ram_size & RAMDISK_IMAGE_START_MASK;
270 rd_prompt = ((boot_params.hdr.ram_size & RAMDISK_PROMPT_FLAG) != 0);
271 rd_doload = ((boot_params.hdr.ram_size & RAMDISK_LOAD_FLAG) != 0);
1da177e4 272#endif
5b83683f
HY
273#ifdef CONFIG_EFI
274 if (!strncmp((char *)&boot_params.efi_info.efi_loader_signature,
275 "EL64", 4))
276 efi_enabled = 1;
277#endif
746ef0cd
GOC
278
279 ARCH_SETUP
280
281 memory_setup();
1da177e4
LT
282 copy_edd();
283
30c82645 284 if (!boot_params.hdr.root_flags)
1da177e4
LT
285 root_mountflags &= ~MS_RDONLY;
286 init_mm.start_code = (unsigned long) &_text;
287 init_mm.end_code = (unsigned long) &_etext;
288 init_mm.end_data = (unsigned long) &_edata;
289 init_mm.brk = (unsigned long) &_end;
290
e3ebadd9
LT
291 code_resource.start = virt_to_phys(&_text);
292 code_resource.end = virt_to_phys(&_etext)-1;
293 data_resource.start = virt_to_phys(&_etext);
294 data_resource.end = virt_to_phys(&_edata)-1;
00bf4098
BW
295 bss_resource.start = virt_to_phys(&__bss_start);
296 bss_resource.end = virt_to_phys(&__bss_stop)-1;
1da177e4 297
1da177e4
LT
298 early_identify_cpu(&boot_cpu_data);
299
adf48856 300 strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
2c8c0e6b
AK
301 *cmdline_p = command_line;
302
303 parse_early_param();
304
305 finish_e820_parsing();
9ca33eb6 306
aaf23042
YL
307 early_gart_iommu_check();
308
5cb248ab 309 e820_register_active_regions(0, 0, -1UL);
1da177e4
LT
310 /*
311 * partially used pages are not usable - thus
312 * we are rounding upwards:
313 */
314 end_pfn = e820_end_of_ram();
99fc8d42
JB
315 /* update e820 for memory not covered by WB MTRRs */
316 mtrr_bp_init();
317 if (mtrr_trim_uncached_memory(end_pfn)) {
318 e820_register_active_regions(0, 0, -1UL);
319 end_pfn = e820_end_of_ram();
320 }
321
caff0710 322 num_physpages = end_pfn;
1da177e4
LT
323
324 check_efer();
325
326 init_memory_mapping(0, (end_pfn_map << PAGE_SHIFT));
5b83683f
HY
327 if (efi_enabled)
328 efi_init();
1da177e4 329
f2d3efed
AK
330 dmi_scan_machine();
331
b02aae9c
RH
332 io_delay_init();
333
71fff5e6 334#ifdef CONFIG_SMP
df3825c5 335 /* setup to use the early static init tables during kernel startup */
3b419089 336 x86_cpu_to_apicid_early_ptr = (void *)&x86_cpu_to_apicid_init;
e8c10ef9 337#ifdef CONFIG_NUMA
df3825c5 338 x86_cpu_to_node_map_early_ptr = (void *)&x86_cpu_to_node_map_init;
71fff5e6 339#endif
e8c10ef9 340 x86_bios_cpu_apicid_early_ptr = (void *)&x86_bios_cpu_apicid_init;
341#endif
71fff5e6 342
888ba6c6 343#ifdef CONFIG_ACPI
1da177e4
LT
344 /*
345 * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
346 * Call this early for SRAT node setup.
347 */
348 acpi_boot_table_init();
349#endif
350
caff0710
JB
351 /* How many end-of-memory variables you have, grandma! */
352 max_low_pfn = end_pfn;
353 max_pfn = end_pfn;
354 high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
355
5cb248ab
MG
356 /* Remove active ranges so rediscovery with NUMA-awareness happens */
357 remove_all_active_ranges();
358
1da177e4
LT
359#ifdef CONFIG_ACPI_NUMA
360 /*
361 * Parse SRAT to discover nodes.
362 */
363 acpi_numa_init();
364#endif
365
2b97690f 366#ifdef CONFIG_NUMA
04e1ba85 367 numa_initmem_init(0, end_pfn);
1da177e4 368#else
bbfceef4 369 contig_initmem_init(0, end_pfn);
1da177e4
LT
370#endif
371
75175278 372 early_res_to_bootmem();
1da177e4 373
673d5b43 374#ifdef CONFIG_ACPI_SLEEP
1da177e4 375 /*
04e1ba85 376 * Reserve low memory region for sleep support.
1da177e4 377 */
04e1ba85
TG
378 acpi_reserve_bootmem();
379#endif
5b83683f
HY
380
381 if (efi_enabled) {
382 efi_map_memmap();
383 efi_reserve_bootmem();
384 }
385
04e1ba85
TG
386 /*
387 * Find and reserve possible boot-time SMP configuration:
388 */
1da177e4 389 find_smp_config();
1da177e4 390#ifdef CONFIG_BLK_DEV_INITRD
30c82645
PA
391 if (boot_params.hdr.type_of_loader && boot_params.hdr.ramdisk_image) {
392 unsigned long ramdisk_image = boot_params.hdr.ramdisk_image;
393 unsigned long ramdisk_size = boot_params.hdr.ramdisk_size;
394 unsigned long ramdisk_end = ramdisk_image + ramdisk_size;
395 unsigned long end_of_mem = end_pfn << PAGE_SHIFT;
396
397 if (ramdisk_end <= end_of_mem) {
398 reserve_bootmem_generic(ramdisk_image, ramdisk_size);
399 initrd_start = ramdisk_image + PAGE_OFFSET;
400 initrd_end = initrd_start+ramdisk_size;
401 } else {
75175278
AK
402 /* Assumes everything on node 0 */
403 free_bootmem(ramdisk_image, ramdisk_size);
1da177e4 404 printk(KERN_ERR "initrd extends beyond end of memory "
30c82645
PA
405 "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
406 ramdisk_end, end_of_mem);
1da177e4
LT
407 initrd_start = 0;
408 }
409 }
410#endif
5c3391f9 411 reserve_crashkernel();
1da177e4 412 paging_init();
e4026440 413 map_vsyscall();
1da177e4 414
dfa4698c 415 early_quirks();
1da177e4 416
51f62e18
AR
417 /*
418 * set this early, so we dont allocate cpu0
419 * if MADT list doesnt list BSP first
420 * mpparse.c/MP_processor_info() allocates logical cpu numbers.
421 */
422 cpu_set(0, cpu_present_map);
888ba6c6 423#ifdef CONFIG_ACPI
1da177e4
LT
424 /*
425 * Read APIC and some other early information from ACPI tables.
426 */
427 acpi_boot_init();
428#endif
429
05b3cbd8
RT
430 init_cpu_to_node();
431
1da177e4
LT
432 /*
433 * get boot-time SMP configuration:
434 */
435 if (smp_found_config)
436 get_smp_config();
437 init_apic_mappings();
3e35a0e5 438 ioapic_init_mappings();
1da177e4
LT
439
440 /*
fc986db4 441 * We trust e820 completely. No explicit ROM probing in memory.
04e1ba85 442 */
c9cce83d 443 e820_reserve_resources(&code_resource, &data_resource, &bss_resource);
e8eff5ac 444 e820_mark_nosave_regions();
1da177e4 445
1da177e4 446 /* request I/O space for devices used on all i[345]86 PCs */
9d0ef4fd 447 for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
1da177e4 448 request_resource(&ioport_resource, &standard_io_resources[i]);
1da177e4 449
a1e97782 450 e820_setup_gap();
1da177e4 451
1da177e4
LT
452#ifdef CONFIG_VT
453#if defined(CONFIG_VGA_CONSOLE)
5b83683f
HY
454 if (!efi_enabled || (efi_mem_type(0xa0000) != EFI_CONVENTIONAL_MEMORY))
455 conswitchp = &vga_con;
1da177e4
LT
456#elif defined(CONFIG_DUMMY_CONSOLE)
457 conswitchp = &dummy_con;
458#endif
459#endif
460}
461
e6982c67 462static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
463{
464 unsigned int *v;
465
ebfcaa96 466 if (c->extended_cpuid_level < 0x80000004)
1da177e4
LT
467 return 0;
468
469 v = (unsigned int *) c->x86_model_id;
470 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
471 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
472 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
473 c->x86_model_id[48] = 0;
474 return 1;
475}
476
477
e6982c67 478static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
1da177e4
LT
479{
480 unsigned int n, dummy, eax, ebx, ecx, edx;
481
ebfcaa96 482 n = c->extended_cpuid_level;
1da177e4
LT
483
484 if (n >= 0x80000005) {
485 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
04e1ba85
TG
486 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), "
487 "D cache %dK (%d bytes/line)\n",
488 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
489 c->x86_cache_size = (ecx>>24) + (edx>>24);
1da177e4
LT
490 /* On K8 L1 TLB is inclusive, so don't count it */
491 c->x86_tlbsize = 0;
492 }
493
494 if (n >= 0x80000006) {
495 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
496 ecx = cpuid_ecx(0x80000006);
497 c->x86_cache_size = ecx >> 16;
498 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
499
500 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
501 c->x86_cache_size, ecx & 0xFF);
502 }
1da177e4 503 if (n >= 0x80000008) {
04e1ba85 504 cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
1da177e4
LT
505 c->x86_virt_bits = (eax >> 8) & 0xff;
506 c->x86_phys_bits = eax & 0xff;
507 }
508}
509
3f098c26
AK
510#ifdef CONFIG_NUMA
511static int nearby_node(int apicid)
512{
04e1ba85
TG
513 int i, node;
514
3f098c26 515 for (i = apicid - 1; i >= 0; i--) {
04e1ba85 516 node = apicid_to_node[i];
3f098c26
AK
517 if (node != NUMA_NO_NODE && node_online(node))
518 return node;
519 }
520 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
04e1ba85 521 node = apicid_to_node[i];
3f098c26
AK
522 if (node != NUMA_NO_NODE && node_online(node))
523 return node;
524 }
525 return first_node(node_online_map); /* Shouldn't happen */
526}
527#endif
528
63518644
AK
529/*
530 * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
531 * Assumes number of cores is a power of two.
532 */
533static void __init amd_detect_cmp(struct cpuinfo_x86 *c)
534{
535#ifdef CONFIG_SMP
b41e2939 536 unsigned bits;
3f098c26 537#ifdef CONFIG_NUMA
f3fa8ebc 538 int cpu = smp_processor_id();
3f098c26 539 int node = 0;
60c1bc82 540 unsigned apicid = hard_smp_processor_id();
3f098c26 541#endif
a860b63c 542 bits = c->x86_coreid_bits;
b41e2939
AK
543
544 /* Low order bits define the core id (index of core in socket) */
f3fa8ebc 545 c->cpu_core_id = c->phys_proc_id & ((1 << bits)-1);
b41e2939 546 /* Convert the APIC ID into the socket ID */
f3fa8ebc 547 c->phys_proc_id = phys_pkg_id(bits);
63518644
AK
548
549#ifdef CONFIG_NUMA
04e1ba85
TG
550 node = c->phys_proc_id;
551 if (apicid_to_node[apicid] != NUMA_NO_NODE)
552 node = apicid_to_node[apicid];
553 if (!node_online(node)) {
554 /* Two possibilities here:
555 - The CPU is missing memory and no node was created.
556 In that case try picking one from a nearby CPU
557 - The APIC IDs differ from the HyperTransport node IDs
558 which the K8 northbridge parsing fills in.
559 Assume they are all increased by a constant offset,
560 but in the same order as the HT nodeids.
561 If that doesn't result in a usable node fall back to the
562 path for the previous case. */
563
92cb7612 564 int ht_nodeid = apicid - (cpu_data(0).phys_proc_id << bits);
04e1ba85
TG
565
566 if (ht_nodeid >= 0 &&
567 apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
568 node = apicid_to_node[ht_nodeid];
569 /* Pick a nearby node */
570 if (!node_online(node))
571 node = nearby_node(apicid);
572 }
69d81fcd 573 numa_set_node(cpu, node);
3f098c26 574
e42f9437 575 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
63518644 576#endif
63518644
AK
577#endif
578}
1da177e4 579
2b16a235 580static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
a860b63c
YL
581{
582#ifdef CONFIG_SMP
583 unsigned bits, ecx;
584
585 /* Multi core CPU? */
586 if (c->extended_cpuid_level < 0x80000008)
587 return;
588
589 ecx = cpuid_ecx(0x80000008);
590
591 c->x86_max_cores = (ecx & 0xff) + 1;
592
593 /* CPU telling us the core id bits shift? */
594 bits = (ecx >> 12) & 0xF;
595
596 /* Otherwise recompute */
597 if (bits == 0) {
598 while ((1 << bits) < c->x86_max_cores)
599 bits++;
600 }
601
602 c->x86_coreid_bits = bits;
603
604#endif
605}
606
fb79d22e
TG
607#define ENABLE_C1E_MASK 0x18000000
608#define CPUID_PROCESSOR_SIGNATURE 1
609#define CPUID_XFAM 0x0ff00000
610#define CPUID_XFAM_K8 0x00000000
611#define CPUID_XFAM_10H 0x00100000
612#define CPUID_XFAM_11H 0x00200000
613#define CPUID_XMOD 0x000f0000
614#define CPUID_XMOD_REV_F 0x00040000
615
616/* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
617static __cpuinit int amd_apic_timer_broken(void)
618{
04e1ba85
TG
619 u32 lo, hi, eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
620
fb79d22e
TG
621 switch (eax & CPUID_XFAM) {
622 case CPUID_XFAM_K8:
623 if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
624 break;
625 case CPUID_XFAM_10H:
626 case CPUID_XFAM_11H:
627 rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
628 if (lo & ENABLE_C1E_MASK)
629 return 1;
630 break;
631 default:
632 /* err on the side of caution */
633 return 1;
634 }
635 return 0;
636}
637
2b16a235
AK
638static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
639{
640 early_init_amd_mc(c);
641
642 /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
643 if (c->x86_power & (1<<8))
644 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
645}
646
ed77504b 647static void __cpuinit init_amd(struct cpuinfo_x86 *c)
1da177e4 648{
7bcd3f34 649 unsigned level;
1da177e4 650
bc5e8fdf
LT
651#ifdef CONFIG_SMP
652 unsigned long value;
653
7d318d77
AK
654 /*
655 * Disable TLB flush filter by setting HWCR.FFDIS on K8
656 * bit 6 of msr C001_0015
04e1ba85 657 *
7d318d77
AK
658 * Errata 63 for SH-B3 steppings
659 * Errata 122 for all steppings (F+ have it disabled by default)
660 */
661 if (c->x86 == 15) {
662 rdmsrl(MSR_K8_HWCR, value);
663 value |= 1 << 6;
664 wrmsrl(MSR_K8_HWCR, value);
665 }
bc5e8fdf
LT
666#endif
667
1da177e4
LT
668 /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
669 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
5548fecd 670 clear_bit(0*32+31, (unsigned long *)&c->x86_capability);
04e1ba85 671
7bcd3f34
AK
672 /* On C+ stepping K8 rep microcode works well for copy/memset */
673 level = cpuid_eax(1);
04e1ba85
TG
674 if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) ||
675 level >= 0x0f58))
53756d37 676 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
99741faa 677 if (c->x86 == 0x10 || c->x86 == 0x11)
53756d37 678 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
7bcd3f34 679
18bd057b
AK
680 /* Enable workaround for FXSAVE leak */
681 if (c->x86 >= 6)
53756d37 682 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
18bd057b 683
e42f9437
RS
684 level = get_model_name(c);
685 if (!level) {
04e1ba85 686 switch (c->x86) {
1da177e4
LT
687 case 15:
688 /* Should distinguish Models here, but this is only
689 a fallback anyways. */
690 strcpy(c->x86_model_id, "Hammer");
04e1ba85
TG
691 break;
692 }
693 }
1da177e4
LT
694 display_cacheinfo(c);
695
faee9a5d
AK
696 /* Multi core CPU? */
697 if (c->extended_cpuid_level >= 0x80000008)
63518644 698 amd_detect_cmp(c);
1da177e4 699
67cddd94
AK
700 if (c->extended_cpuid_level >= 0x80000006 &&
701 (cpuid_edx(0x80000006) & 0xf000))
702 num_cache_leaves = 4;
703 else
704 num_cache_leaves = 3;
2049336f 705
0bd8acd1 706 if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11)
53756d37 707 set_cpu_cap(c, X86_FEATURE_K8);
0bd8acd1 708
de421863
AK
709 /* MFENCE stops RDTSC speculation */
710 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
f039b754 711
fb79d22e
TG
712 if (amd_apic_timer_broken())
713 disable_apic_timer = 1;
1da177e4
LT
714}
715
1a53905a 716void __cpuinit detect_ht(struct cpuinfo_x86 *c)
1da177e4
LT
717{
718#ifdef CONFIG_SMP
04e1ba85
TG
719 u32 eax, ebx, ecx, edx;
720 int index_msb, core_bits;
94605eff
SS
721
722 cpuid(1, &eax, &ebx, &ecx, &edx);
723
94605eff 724
e42f9437 725 if (!cpu_has(c, X86_FEATURE_HT))
1da177e4 726 return;
04e1ba85 727 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
e42f9437 728 goto out;
1da177e4 729
1da177e4 730 smp_num_siblings = (ebx & 0xff0000) >> 16;
94605eff 731
1da177e4
LT
732 if (smp_num_siblings == 1) {
733 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
04e1ba85 734 } else if (smp_num_siblings > 1) {
94605eff 735
1da177e4 736 if (smp_num_siblings > NR_CPUS) {
04e1ba85
TG
737 printk(KERN_WARNING "CPU: Unsupported number of "
738 "siblings %d", smp_num_siblings);
1da177e4
LT
739 smp_num_siblings = 1;
740 return;
741 }
94605eff
SS
742
743 index_msb = get_count_order(smp_num_siblings);
f3fa8ebc 744 c->phys_proc_id = phys_pkg_id(index_msb);
3dd9d514 745
94605eff 746 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
3dd9d514 747
04e1ba85 748 index_msb = get_count_order(smp_num_siblings);
94605eff
SS
749
750 core_bits = get_count_order(c->x86_max_cores);
3dd9d514 751
f3fa8ebc 752 c->cpu_core_id = phys_pkg_id(index_msb) &
94605eff 753 ((1 << core_bits) - 1);
1da177e4 754 }
e42f9437
RS
755out:
756 if ((c->x86_max_cores * smp_num_siblings) > 1) {
04e1ba85
TG
757 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
758 c->phys_proc_id);
759 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
760 c->cpu_core_id);
e42f9437
RS
761 }
762
1da177e4
LT
763#endif
764}
765
3dd9d514
AK
766/*
767 * find out the number of processor cores on the die
768 */
e6982c67 769static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
3dd9d514 770{
2bbc419f 771 unsigned int eax, t;
3dd9d514
AK
772
773 if (c->cpuid_level < 4)
774 return 1;
775
2bbc419f 776 cpuid_count(4, 0, &eax, &t, &t, &t);
3dd9d514
AK
777
778 if (eax & 0x1f)
779 return ((eax >> 26) + 1);
780 else
781 return 1;
782}
783
df0cc26b
AK
784static void srat_detect_node(void)
785{
786#ifdef CONFIG_NUMA
ddea7be0 787 unsigned node;
df0cc26b 788 int cpu = smp_processor_id();
e42f9437 789 int apicid = hard_smp_processor_id();
df0cc26b
AK
790
791 /* Don't do the funky fallback heuristics the AMD version employs
792 for now. */
e42f9437 793 node = apicid_to_node[apicid];
df0cc26b 794 if (node == NUMA_NO_NODE)
0d015324 795 node = first_node(node_online_map);
69d81fcd 796 numa_set_node(cpu, node);
df0cc26b 797
c31fbb1a 798 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
df0cc26b
AK
799#endif
800}
801
2b16a235
AK
802static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
803{
804 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
805 (c->x86 == 0x6 && c->x86_model >= 0x0e))
806 set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
807}
808
e6982c67 809static void __cpuinit init_intel(struct cpuinfo_x86 *c)
1da177e4
LT
810{
811 /* Cache sizes */
812 unsigned n;
813
814 init_intel_cacheinfo(c);
04e1ba85 815 if (c->cpuid_level > 9) {
0080e667
VP
816 unsigned eax = cpuid_eax(10);
817 /* Check for version and the number of counters */
818 if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
53756d37 819 set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
0080e667
VP
820 }
821
36b2a8d5
SE
822 if (cpu_has_ds) {
823 unsigned int l1, l2;
824 rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
ee58fad5 825 if (!(l1 & (1<<11)))
53756d37 826 set_cpu_cap(c, X86_FEATURE_BTS);
36b2a8d5 827 if (!(l1 & (1<<12)))
53756d37 828 set_cpu_cap(c, X86_FEATURE_PEBS);
36b2a8d5
SE
829 }
830
eee3af4a
MM
831
832 if (cpu_has_bts)
833 ds_init_intel(c);
834
ebfcaa96 835 n = c->extended_cpuid_level;
1da177e4
LT
836 if (n >= 0x80000008) {
837 unsigned eax = cpuid_eax(0x80000008);
838 c->x86_virt_bits = (eax >> 8) & 0xff;
839 c->x86_phys_bits = eax & 0xff;
af9c142d
SL
840 /* CPUID workaround for Intel 0F34 CPU */
841 if (c->x86_vendor == X86_VENDOR_INTEL &&
842 c->x86 == 0xF && c->x86_model == 0x3 &&
843 c->x86_mask == 0x4)
844 c->x86_phys_bits = 36;
1da177e4
LT
845 }
846
847 if (c->x86 == 15)
848 c->x86_cache_alignment = c->x86_clflush_size * 2;
39b3a791
AK
849 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
850 (c->x86 == 0x6 && c->x86_model >= 0x0e))
53756d37 851 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
27fbe5b2 852 if (c->x86 == 6)
53756d37 853 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
707fa8ed 854 set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
04e1ba85 855 c->x86_max_cores = intel_num_cpu_cores(c);
df0cc26b
AK
856
857 srat_detect_node();
1da177e4
LT
858}
859
672289e9 860static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
861{
862 char *v = c->x86_vendor_id;
863
864 if (!strcmp(v, "AuthenticAMD"))
865 c->x86_vendor = X86_VENDOR_AMD;
866 else if (!strcmp(v, "GenuineIntel"))
867 c->x86_vendor = X86_VENDOR_INTEL;
868 else
869 c->x86_vendor = X86_VENDOR_UNKNOWN;
870}
871
872struct cpu_model_info {
873 int vendor;
874 int family;
875 char *model_names[16];
876};
877
878/* Do some early cpuid on the boot CPU to get some parameter that are
879 needed before check_bugs. Everything advanced is in identify_cpu
880 below. */
8c61b900 881static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
1da177e4 882{
a860b63c 883 u32 tfms, xlvl;
1da177e4
LT
884
885 c->loops_per_jiffy = loops_per_jiffy;
886 c->x86_cache_size = -1;
887 c->x86_vendor = X86_VENDOR_UNKNOWN;
888 c->x86_model = c->x86_mask = 0; /* So far unknown... */
889 c->x86_vendor_id[0] = '\0'; /* Unset */
890 c->x86_model_id[0] = '\0'; /* Unset */
891 c->x86_clflush_size = 64;
892 c->x86_cache_alignment = c->x86_clflush_size;
94605eff 893 c->x86_max_cores = 1;
a860b63c 894 c->x86_coreid_bits = 0;
ebfcaa96 895 c->extended_cpuid_level = 0;
1da177e4
LT
896 memset(&c->x86_capability, 0, sizeof c->x86_capability);
897
898 /* Get vendor name */
899 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
900 (unsigned int *)&c->x86_vendor_id[0],
901 (unsigned int *)&c->x86_vendor_id[8],
902 (unsigned int *)&c->x86_vendor_id[4]);
04e1ba85 903
1da177e4
LT
904 get_cpu_vendor(c);
905
906 /* Initialize the standard set of capabilities */
907 /* Note that the vendor-specific code below might override */
908
909 /* Intel-defined flags: level 0x00000001 */
910 if (c->cpuid_level >= 0x00000001) {
911 __u32 misc;
912 cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
913 &c->x86_capability[0]);
914 c->x86 = (tfms >> 8) & 0xf;
915 c->x86_model = (tfms >> 4) & 0xf;
916 c->x86_mask = tfms & 0xf;
f5f786d0 917 if (c->x86 == 0xf)
1da177e4 918 c->x86 += (tfms >> 20) & 0xff;
f5f786d0 919 if (c->x86 >= 0x6)
1da177e4 920 c->x86_model += ((tfms >> 16) & 0xF) << 4;
04e1ba85 921 if (c->x86_capability[0] & (1<<19))
1da177e4 922 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
1da177e4
LT
923 } else {
924 /* Have CPUID level 0 only - unheard of */
925 c->x86 = 4;
926 }
a158608b
AK
927
928#ifdef CONFIG_SMP
f3fa8ebc 929 c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
a158608b 930#endif
1da177e4
LT
931 /* AMD-defined flags: level 0x80000001 */
932 xlvl = cpuid_eax(0x80000000);
ebfcaa96 933 c->extended_cpuid_level = xlvl;
1da177e4
LT
934 if ((xlvl & 0xffff0000) == 0x80000000) {
935 if (xlvl >= 0x80000001) {
936 c->x86_capability[1] = cpuid_edx(0x80000001);
5b7abc6f 937 c->x86_capability[6] = cpuid_ecx(0x80000001);
1da177e4
LT
938 }
939 if (xlvl >= 0x80000004)
940 get_model_name(c); /* Default name */
941 }
942
943 /* Transmeta-defined flags: level 0x80860001 */
944 xlvl = cpuid_eax(0x80860000);
945 if ((xlvl & 0xffff0000) == 0x80860000) {
946 /* Don't set x86_cpuid_level here for now to not confuse. */
947 if (xlvl >= 0x80860001)
948 c->x86_capability[2] = cpuid_edx(0x80860001);
949 }
950
9566e91d
AH
951 c->extended_cpuid_level = cpuid_eax(0x80000000);
952 if (c->extended_cpuid_level >= 0x80000007)
953 c->x86_power = cpuid_edx(0x80000007);
954
a860b63c
YL
955 switch (c->x86_vendor) {
956 case X86_VENDOR_AMD:
957 early_init_amd(c);
958 break;
71617bf1
YL
959 case X86_VENDOR_INTEL:
960 early_init_intel(c);
961 break;
a860b63c
YL
962 }
963
964}
965
966/*
967 * This does the hard work of actually picking apart the CPU stuff...
968 */
969void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
970{
971 int i;
972
973 early_identify_cpu(c);
974
1d67953f
VP
975 init_scattered_cpuid_features(c);
976
1e9f28fa
SS
977 c->apicid = phys_pkg_id(0);
978
1da177e4
LT
979 /*
980 * Vendor-specific initialization. In this section we
981 * canonicalize the feature flags, meaning if there are
982 * features a certain CPU supports which CPUID doesn't
983 * tell us, CPUID claiming incorrect flags, or other bugs,
984 * we handle them here.
985 *
986 * At the end of this section, c->x86_capability better
987 * indicate the features this CPU genuinely supports!
988 */
989 switch (c->x86_vendor) {
990 case X86_VENDOR_AMD:
991 init_amd(c);
992 break;
993
994 case X86_VENDOR_INTEL:
995 init_intel(c);
996 break;
997
998 case X86_VENDOR_UNKNOWN:
999 default:
1000 display_cacheinfo(c);
1001 break;
1002 }
1003
04e1ba85 1004 detect_ht(c);
1da177e4
LT
1005
1006 /*
1007 * On SMP, boot_cpu_data holds the common feature set between
1008 * all CPUs; so make sure that we indicate which features are
1009 * common between the CPUs. The first time this routine gets
1010 * executed, c == &boot_cpu_data.
1011 */
1012 if (c != &boot_cpu_data) {
1013 /* AND the already accumulated flags with these */
04e1ba85 1014 for (i = 0; i < NCAPINTS; i++)
1da177e4
LT
1015 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
1016 }
1017
7d851c8d
AK
1018 /* Clear all flags overriden by options */
1019 for (i = 0; i < NCAPINTS; i++)
1020 c->x86_capability[i] ^= cleared_cpu_caps[i];
1021
1da177e4
LT
1022#ifdef CONFIG_X86_MCE
1023 mcheck_init(c);
1024#endif
74ff305b
HS
1025 select_idle_routine(c);
1026
8bd99481 1027 if (c != &boot_cpu_data)
3b520b23 1028 mtrr_ap_init();
1da177e4 1029#ifdef CONFIG_NUMA
3019e8eb 1030 numa_add_cpu(smp_processor_id());
1da177e4 1031#endif
2b16a235 1032
1da177e4 1033}
1da177e4 1034
e6982c67 1035void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
1da177e4
LT
1036{
1037 if (c->x86_model_id[0])
04e1ba85 1038 printk(KERN_INFO "%s", c->x86_model_id);
1da177e4 1039
04e1ba85
TG
1040 if (c->x86_mask || c->cpuid_level >= 0)
1041 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
1da177e4 1042 else
04e1ba85 1043 printk(KERN_CONT "\n");
1da177e4
LT
1044}
1045
1046/*
1047 * Get CPU information for use by the procfs.
1048 */
1049
1050static int show_cpuinfo(struct seq_file *m, void *v)
1051{
1052 struct cpuinfo_x86 *c = v;
04e1ba85 1053 int cpu = 0, i;
1da177e4 1054
04e1ba85 1055 /*
1da177e4
LT
1056 * These flag bits must match the definitions in <asm/cpufeature.h>.
1057 * NULL means this bit is undefined or reserved; either way it doesn't
1058 * have meaning as far as Linux is concerned. Note that it's important
1059 * to realize there is a difference between this table and CPUID -- if
1060 * applications want to get the raw CPUID data, they should access
1061 * /dev/cpu/<cpu_nr>/cpuid instead.
1062 */
121d7bf5 1063 static const char *const x86_cap_flags[] = {
1da177e4 1064 /* Intel-defined */
04e1ba85
TG
1065 "fpu", "vme", "de", "pse", "tsc", "msr", "pae", "mce",
1066 "cx8", "apic", NULL, "sep", "mtrr", "pge", "mca", "cmov",
1067 "pat", "pse36", "pn", "clflush", NULL, "dts", "acpi", "mmx",
1068 "fxsr", "sse", "sse2", "ss", "ht", "tm", "ia64", "pbe",
1da177e4
LT
1069
1070 /* AMD-defined */
3c3b73b6 1071 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1da177e4
LT
1072 NULL, NULL, NULL, "syscall", NULL, NULL, NULL, NULL,
1073 NULL, NULL, NULL, NULL, "nx", NULL, "mmxext", NULL,
f790cd30
AK
1074 NULL, "fxsr_opt", "pdpe1gb", "rdtscp", NULL, "lm",
1075 "3dnowext", "3dnow",
1da177e4
LT
1076
1077 /* Transmeta-defined */
1078 "recovery", "longrun", NULL, "lrti", NULL, NULL, NULL, NULL,
1079 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1080 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1081 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1082
1083 /* Other (Linux-defined) */
ec481536
PA
1084 "cxmmx", "k6_mtrr", "cyrix_arr", "centaur_mcr",
1085 NULL, NULL, NULL, NULL,
1086 "constant_tsc", "up", NULL, "arch_perfmon",
1087 "pebs", "bts", NULL, "sync_rdtsc",
1088 "rep_good", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1da177e4
LT
1089 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1090
1091 /* Intel-defined (#2) */
9d95dd84 1092 "pni", NULL, NULL, "monitor", "ds_cpl", "vmx", "smx", "est",
dcf10307 1093 "tm2", "ssse3", "cid", NULL, NULL, "cx16", "xtpr", NULL,
e1054b39 1094 NULL, NULL, "dca", "sse4_1", "sse4_2", NULL, NULL, "popcnt",
1da177e4
LT
1095 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1096
5b7abc6f
PA
1097 /* VIA/Cyrix/Centaur-defined */
1098 NULL, NULL, "rng", "rng_en", NULL, NULL, "ace", "ace_en",
ec481536 1099 "ace2", "ace2_en", "phe", "phe_en", "pmm", "pmm_en", NULL, NULL,
5b7abc6f
PA
1100 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1101 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1102
1da177e4 1103 /* AMD-defined (#2) */
e1054b39
PA
1104 "lahf_lm", "cmp_legacy", "svm", "extapic",
1105 "cr8_legacy", "abm", "sse4a", "misalignsse",
1106 "3dnowprefetch", "osvw", "ibs", "sse5",
1107 "skinit", "wdt", NULL, NULL,
1da177e4 1108 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
5b7abc6f 1109 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1d67953f
VP
1110
1111 /* Auxiliary (Linux-defined) */
1112 "ida", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1113 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1114 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1115 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1da177e4 1116 };
121d7bf5 1117 static const char *const x86_power_flags[] = {
1da177e4
LT
1118 "ts", /* temperature sensor */
1119 "fid", /* frequency id control */
1120 "vid", /* voltage id control */
1121 "ttp", /* thermal trip */
1122 "tm",
3f98bc49 1123 "stc",
f790cd30
AK
1124 "100mhzsteps",
1125 "hwpstate",
d824395c
JR
1126 "", /* tsc invariant mapped to constant_tsc */
1127 /* nothing */
1da177e4
LT
1128 };
1129
1130
1131#ifdef CONFIG_SMP
92cb7612 1132 cpu = c->cpu_index;
1da177e4
LT
1133#endif
1134
04e1ba85
TG
1135 seq_printf(m, "processor\t: %u\n"
1136 "vendor_id\t: %s\n"
1137 "cpu family\t: %d\n"
1138 "model\t\t: %d\n"
1139 "model name\t: %s\n",
1140 (unsigned)cpu,
1141 c->x86_vendor_id[0] ? c->x86_vendor_id : "unknown",
1142 c->x86,
1143 (int)c->x86_model,
1144 c->x86_model_id[0] ? c->x86_model_id : "unknown");
1145
1da177e4
LT
1146 if (c->x86_mask || c->cpuid_level >= 0)
1147 seq_printf(m, "stepping\t: %d\n", c->x86_mask);
1148 else
1149 seq_printf(m, "stepping\t: unknown\n");
04e1ba85
TG
1150
1151 if (cpu_has(c, X86_FEATURE_TSC)) {
92cb7612 1152 unsigned int freq = cpufreq_quick_get((unsigned)cpu);
04e1ba85 1153
95235ca2
VP
1154 if (!freq)
1155 freq = cpu_khz;
1da177e4 1156 seq_printf(m, "cpu MHz\t\t: %u.%03u\n",
04e1ba85 1157 freq / 1000, (freq % 1000));
1da177e4
LT
1158 }
1159
1160 /* Cache size */
04e1ba85 1161 if (c->x86_cache_size >= 0)
1da177e4 1162 seq_printf(m, "cache size\t: %d KB\n", c->x86_cache_size);
04e1ba85 1163
1da177e4 1164#ifdef CONFIG_SMP
94605eff 1165 if (smp_num_siblings * c->x86_max_cores > 1) {
f3fa8ebc 1166 seq_printf(m, "physical id\t: %d\n", c->phys_proc_id);
08357611
MT
1167 seq_printf(m, "siblings\t: %d\n",
1168 cpus_weight(per_cpu(cpu_core_map, cpu)));
f3fa8ebc 1169 seq_printf(m, "core id\t\t: %d\n", c->cpu_core_id);
94605eff 1170 seq_printf(m, "cpu cores\t: %d\n", c->booted_cores);
db468681 1171 }
04e1ba85 1172#endif
1da177e4
LT
1173
1174 seq_printf(m,
04e1ba85
TG
1175 "fpu\t\t: yes\n"
1176 "fpu_exception\t: yes\n"
1177 "cpuid level\t: %d\n"
1178 "wp\t\t: yes\n"
1179 "flags\t\t:",
1da177e4
LT
1180 c->cpuid_level);
1181
04e1ba85
TG
1182 for (i = 0; i < 32*NCAPINTS; i++)
1183 if (cpu_has(c, i) && x86_cap_flags[i] != NULL)
1184 seq_printf(m, " %s", x86_cap_flags[i]);
1185
1da177e4
LT
1186 seq_printf(m, "\nbogomips\t: %lu.%02lu\n",
1187 c->loops_per_jiffy/(500000/HZ),
1188 (c->loops_per_jiffy/(5000/HZ)) % 100);
1189
04e1ba85 1190 if (c->x86_tlbsize > 0)
1da177e4
LT
1191 seq_printf(m, "TLB size\t: %d 4K pages\n", c->x86_tlbsize);
1192 seq_printf(m, "clflush size\t: %d\n", c->x86_clflush_size);
1193 seq_printf(m, "cache_alignment\t: %d\n", c->x86_cache_alignment);
1194
04e1ba85 1195 seq_printf(m, "address sizes\t: %u bits physical, %u bits virtual\n",
1da177e4
LT
1196 c->x86_phys_bits, c->x86_virt_bits);
1197
1198 seq_printf(m, "power management:");
04e1ba85
TG
1199 for (i = 0; i < 32; i++) {
1200 if (c->x86_power & (1 << i)) {
1201 if (i < ARRAY_SIZE(x86_power_flags) &&
1202 x86_power_flags[i])
1203 seq_printf(m, "%s%s",
1204 x86_power_flags[i][0]?" ":"",
1205 x86_power_flags[i]);
1206 else
1207 seq_printf(m, " [%d]", i);
1208 }
1da177e4 1209 }
1da177e4 1210
d31ddaa1 1211 seq_printf(m, "\n\n");
1da177e4
LT
1212
1213 return 0;
1214}
1215
1216static void *c_start(struct seq_file *m, loff_t *pos)
1217{
92cb7612 1218 if (*pos == 0) /* just in case, cpu 0 is not the first */
c0c52d28
AH
1219 *pos = first_cpu(cpu_online_map);
1220 if ((*pos) < NR_CPUS && cpu_online(*pos))
92cb7612
MT
1221 return &cpu_data(*pos);
1222 return NULL;
1da177e4
LT
1223}
1224
1225static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1226{
c0c52d28 1227 *pos = next_cpu(*pos, cpu_online_map);
1da177e4
LT
1228 return c_start(m, pos);
1229}
1230
1231static void c_stop(struct seq_file *m, void *v)
1232{
1233}
1234
1235struct seq_operations cpuinfo_op = {
04e1ba85 1236 .start = c_start,
1da177e4
LT
1237 .next = c_next,
1238 .stop = c_stop,
1239 .show = show_cpuinfo,
1240};