x86: move x86_64 gdt closer to i386
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / x86 / kernel / head_32.S
CommitLineData
1da177e4 1/*
1da177e4
LT
2 *
3 * Copyright (C) 1991, 1992 Linus Torvalds
4 *
5 * Enhanced CPU detection and feature setting code by Mike Jagdis
6 * and Martin Mares, November 1997.
7 */
8
9.text
1da177e4 10#include <linux/threads.h>
8b2f7fff 11#include <linux/init.h>
1da177e4
LT
12#include <linux/linkage.h>
13#include <asm/segment.h>
14#include <asm/page.h>
15#include <asm/pgtable.h>
16#include <asm/desc.h>
17#include <asm/cache.h>
18#include <asm/thread_info.h>
86feeaa8 19#include <asm/asm-offsets.h>
1da177e4 20#include <asm/setup.h>
551889a6
IC
21#include <asm/processor-flags.h>
22
23/* Physical address */
24#define pa(X) ((X) - __PAGE_OFFSET)
1da177e4
LT
25
26/*
27 * References to members of the new_cpu_data structure.
28 */
29
30#define X86 new_cpu_data+CPUINFO_x86
31#define X86_VENDOR new_cpu_data+CPUINFO_x86_vendor
32#define X86_MODEL new_cpu_data+CPUINFO_x86_model
33#define X86_MASK new_cpu_data+CPUINFO_x86_mask
34#define X86_HARD_MATH new_cpu_data+CPUINFO_hard_math
35#define X86_CPUID new_cpu_data+CPUINFO_cpuid_level
36#define X86_CAPABILITY new_cpu_data+CPUINFO_x86_capability
37#define X86_VENDOR_ID new_cpu_data+CPUINFO_x86_vendor_id
38
39/*
40 * This is how much memory *in addition to the memory covered up to
9ce8c2ed
JF
41 * and including _end* we need mapped initially.
42 * We need:
43 * - one bit for each possible page, but only in low memory, which means
44 * 2^32/4096/8 = 128K worst case (4G/4G split.)
45 * - enough space to map all low memory, which means
46 * (2^32/4096) / 1024 pages (worst case, non PAE)
47 * (2^32/4096) / 512 + 4 pages (worst case for PAE)
48 * - a few pages for allocator use before the kernel pagetable has
49 * been set up
1da177e4
LT
50 *
51 * Modulo rounding, each megabyte assigned here requires a kilobyte of
52 * memory, which is currently unreclaimed.
53 *
54 * This should be a multiple of a page.
55 */
9ce8c2ed 56LOW_PAGES = 1<<(32-PAGE_SHIFT_asm)
1da177e4 57
1e3e1972
IM
58/*
59 * To preserve the DMA pool in PAGEALLOC kernels, we'll allocate
60 * pagetables from above the 16MB DMA limit, so we'll have to set
61 * up pagetables 16MB more (worst-case):
62 */
63#ifdef CONFIG_DEBUG_PAGEALLOC
64LOW_PAGES = LOW_PAGES + 0x1000000
65#endif
66
9ce8c2ed
JF
67#if PTRS_PER_PMD > 1
68PAGE_TABLE_SIZE = (LOW_PAGES / PTRS_PER_PMD) + PTRS_PER_PGD
69#else
70PAGE_TABLE_SIZE = (LOW_PAGES / PTRS_PER_PGD)
71#endif
72BOOTBITMAP_SIZE = LOW_PAGES / 8
73ALLOCATOR_SLOP = 4
74
75INIT_MAP_BEYOND_END = BOOTBITMAP_SIZE + (PAGE_TABLE_SIZE + ALLOCATOR_SLOP)*PAGE_SIZE_asm
1da177e4
LT
76
77/*
78 * 32-bit kernel entrypoint; only used by the boot CPU. On entry,
79 * %esi points to the real-mode code as a 32-bit pointer.
80 * CS and DS must be 4 GB flat segments, but we don't depend on
81 * any particular GDT layout, because we load our own as soon as we
82 * can.
83 */
f8657e1b 84.section .text.head,"ax",@progbits
1da177e4 85ENTRY(startup_32)
a24e7851
RR
86 /* test KEEP_SEGMENTS flag to see if the bootloader is asking
87 us to not reload segments */
88 testb $(1<<6), BP_loadflags(%esi)
89 jnz 2f
1da177e4
LT
90
91/*
92 * Set segments to known values.
93 */
551889a6 94 lgdt pa(boot_gdt_descr)
1da177e4
LT
95 movl $(__BOOT_DS),%eax
96 movl %eax,%ds
97 movl %eax,%es
98 movl %eax,%fs
99 movl %eax,%gs
a24e7851 1002:
1da177e4
LT
101
102/*
103 * Clear BSS first so that there are no surprises...
1da177e4 104 */
a24e7851 105 cld
1da177e4 106 xorl %eax,%eax
551889a6
IC
107 movl $pa(__bss_start),%edi
108 movl $pa(__bss_stop),%ecx
1da177e4
LT
109 subl %edi,%ecx
110 shrl $2,%ecx
111 rep ; stosl
484b90c4
VG
112/*
113 * Copy bootup parameters out of the way.
114 * Note: %esi still has the pointer to the real-mode data.
115 * With the kexec as boot loader, parameter segment might be loaded beyond
116 * kernel image and might not even be addressable by early boot page tables.
117 * (kexec on panic case). Hence copy out the parameters before initializing
118 * page tables.
119 */
551889a6 120 movl $pa(boot_params),%edi
484b90c4
VG
121 movl $(PARAM_SIZE/4),%ecx
122 cld
123 rep
124 movsl
551889a6 125 movl pa(boot_params) + NEW_CL_POINTER,%esi
484b90c4 126 andl %esi,%esi
fa76dab9 127 jz 1f # No comand line
551889a6 128 movl $pa(boot_command_line),%edi
484b90c4
VG
129 movl $(COMMAND_LINE_SIZE/4),%ecx
130 rep
131 movsl
1321:
1da177e4 133
a24e7851 134#ifdef CONFIG_PARAVIRT
551889a6
IC
135 /* This is can only trip for a broken bootloader... */
136 cmpw $0x207, pa(boot_params + BP_version)
a24e7851
RR
137 jb default_entry
138
139 /* Paravirt-compatible boot parameters. Look to see what architecture
140 we're booting under. */
551889a6 141 movl pa(boot_params + BP_hardware_subarch), %eax
a24e7851
RR
142 cmpl $num_subarch_entries, %eax
143 jae bad_subarch
144
551889a6 145 movl pa(subarch_entries)(,%eax,4), %eax
a24e7851
RR
146 subl $__PAGE_OFFSET, %eax
147 jmp *%eax
148
149bad_subarch:
150WEAK(lguest_entry)
151WEAK(xen_entry)
152 /* Unknown implementation; there's really
153 nothing we can do at this point. */
154 ud2a
8b2f7fff
SR
155
156 __INITDATA
157
a24e7851
RR
158subarch_entries:
159 .long default_entry /* normal x86/PC */
160 .long lguest_entry /* lguest hypervisor */
161 .long xen_entry /* Xen hypervisor */
162num_subarch_entries = (. - subarch_entries) / 4
163.previous
164#endif /* CONFIG_PARAVIRT */
165
1da177e4
LT
166/*
167 * Initialize page tables. This creates a PDE and a set of page
168 * tables, which are located immediately beyond _end. The variable
169 * init_pg_tables_end is set up to point to the first "safe" location.
170 * Mappings are created both at virtual address 0 (identity mapping)
171 * and PAGE_OFFSET for up to _end+sizeof(page tables)+INIT_MAP_BEYOND_END.
172 *
551889a6 173 * Note that the stack is not yet set up!
1da177e4 174 */
551889a6
IC
175#define PTE_ATTR 0x007 /* PRESENT+RW+USER */
176#define PDE_ATTR 0x067 /* PRESENT+RW+USER+DIRTY+ACCESSED */
177#define PGD_ATTR 0x001 /* PRESENT (no other attributes) */
1da177e4 178
a24e7851 179default_entry:
551889a6
IC
180#ifdef CONFIG_X86_PAE
181
182 /*
183 * In PAE mode swapper_pg_dir is statically defined to contain enough
184 * entries to cover the VMSPLIT option (that is the top 1, 2 or 3
185 * entries). The identity mapping is handled by pointing two PGD
186 * entries to the first kernel PMD.
187 *
188 * Note the upper half of each PMD or PTE are always zero at
189 * this stage.
190 */
191
86b2b70e 192#define KPMDS (((-__PAGE_OFFSET) >> 30) & 3) /* Number of kernel PMDs */
551889a6
IC
193
194 xorl %ebx,%ebx /* %ebx is kept at zero */
195
196 movl $pa(pg0), %edi
f0d43100 197 movl %edi, pa(init_pg_tables_start)
551889a6
IC
198 movl $pa(swapper_pg_pmd), %edx
199 movl $PTE_ATTR, %eax
20010:
201 leal PDE_ATTR(%edi),%ecx /* Create PMD entry */
202 movl %ecx,(%edx) /* Store PMD entry */
203 /* Upper half already zero */
204 addl $8,%edx
205 movl $512,%ecx
20611:
207 stosl
208 xchgl %eax,%ebx
209 stosl
210 xchgl %eax,%ebx
211 addl $0x1000,%eax
212 loop 11b
213
214 /*
215 * End condition: we must map up to and including INIT_MAP_BEYOND_END
216 * bytes beyond the end of our own page tables.
217 */
218 leal (INIT_MAP_BEYOND_END+PTE_ATTR)(%edi),%ebp
219 cmpl %ebp,%eax
220 jb 10b
2211:
222 movl %edi,pa(init_pg_tables_end)
6af61a76
YL
223 shrl $12, %eax
224 movl %eax, pa(max_pfn_mapped)
551889a6
IC
225
226 /* Do early initialization of the fixmap area */
227 movl $pa(swapper_pg_fixmap)+PDE_ATTR,%eax
228 movl %eax,pa(swapper_pg_pmd+0x1000*KPMDS-8)
229#else /* Not PAE */
230
231page_pde_offset = (__PAGE_OFFSET >> 20);
232
233 movl $pa(pg0), %edi
f0d43100 234 movl %edi, pa(init_pg_tables_start)
551889a6
IC
235 movl $pa(swapper_pg_dir), %edx
236 movl $PTE_ATTR, %eax
1da177e4 23710:
551889a6 238 leal PDE_ATTR(%edi),%ecx /* Create PDE entry */
1da177e4
LT
239 movl %ecx,(%edx) /* Store identity PDE entry */
240 movl %ecx,page_pde_offset(%edx) /* Store kernel PDE entry */
241 addl $4,%edx
242 movl $1024, %ecx
24311:
244 stosl
245 addl $0x1000,%eax
246 loop 11b
551889a6
IC
247 /*
248 * End condition: we must map up to and including INIT_MAP_BEYOND_END
249 * bytes beyond the end of our own page tables; the +0x007 is
250 * the attribute bits
251 */
252 leal (INIT_MAP_BEYOND_END+PTE_ATTR)(%edi),%ebp
1da177e4
LT
253 cmpl %ebp,%eax
254 jb 10b
551889a6 255 movl %edi,pa(init_pg_tables_end)
6af61a76
YL
256 shrl $12, %eax
257 movl %eax, pa(max_pfn_mapped)
17d57a92 258
551889a6
IC
259 /* Do early initialization of the fixmap area */
260 movl $pa(swapper_pg_fixmap)+PDE_ATTR,%eax
261 movl %eax,pa(swapper_pg_dir+0xffc)
262#endif
1da177e4 263 jmp 3f
1da177e4
LT
264/*
265 * Non-boot CPU entry point; entered from trampoline.S
266 * We can't lgdt here, because lgdt itself uses a data segment, but
52de74dd 267 * we know the trampoline has already loaded the boot_gdt for us.
f8657e1b
VG
268 *
269 * If cpu hotplug is not supported then this code can go in init section
270 * which will be freed later
1da177e4 271 */
f8657e1b 272
5fe4486c 273#ifndef CONFIG_HOTPLUG_CPU
f8657e1b
VG
274.section .init.text,"ax",@progbits
275#endif
276
277#ifdef CONFIG_SMP
1da177e4
LT
278ENTRY(startup_32_smp)
279 cld
280 movl $(__BOOT_DS),%eax
281 movl %eax,%ds
282 movl %eax,%es
283 movl %eax,%fs
284 movl %eax,%gs
5756dd59
IC
285#endif /* CONFIG_SMP */
2863:
1da177e4
LT
287
288/*
289 * New page tables may be in 4Mbyte page mode and may
290 * be using the global pages.
291 *
292 * NOTE! If we are on a 486 we may have no cr4 at all!
293 * So we do not try to touch it unless we really have
294 * some bits in it to set. This won't work if the BSP
295 * implements cr4 but this AP does not -- very unlikely
296 * but be warned! The same applies to the pse feature
297 * if not equally supported. --macro
298 *
299 * NOTE! We have to correct for the fact that we're
300 * not yet offset PAGE_OFFSET..
301 */
551889a6 302#define cr4_bits pa(mmu_cr4_features)
1da177e4
LT
303 movl cr4_bits,%edx
304 andl %edx,%edx
305 jz 6f
306 movl %cr4,%eax # Turn on paging options (PSE,PAE,..)
307 orl %edx,%eax
308 movl %eax,%cr4
309
310 btl $5, %eax # check if PAE is enabled
311 jnc 6f
312
313 /* Check if extended functions are implemented */
314 movl $0x80000000, %eax
315 cpuid
316 cmpl $0x80000000, %eax
317 jbe 6f
318 mov $0x80000001, %eax
319 cpuid
320 /* Execute Disable bit supported? */
321 btl $20, %edx
322 jnc 6f
323
324 /* Setup EFER (Extended Feature Enable Register) */
325 movl $0xc0000080, %ecx
326 rdmsr
327
328 btsl $11, %eax
329 /* Make changes effective */
330 wrmsr
331
3326:
1da177e4
LT
333
334/*
335 * Enable paging
336 */
551889a6 337 movl $pa(swapper_pg_dir),%eax
1da177e4
LT
338 movl %eax,%cr3 /* set the page table pointer.. */
339 movl %cr0,%eax
551889a6 340 orl $X86_CR0_PG,%eax
1da177e4
LT
341 movl %eax,%cr0 /* ..and set paging (PG) bit */
342 ljmp $__BOOT_CS,$1f /* Clear prefetch and normalize %eip */
3431:
344 /* Set up the stack pointer */
345 lss stack_start,%esp
346
347/*
348 * Initialize eflags. Some BIOS's leave bits like NT set. This would
349 * confuse the debugger if this code is traced.
350 * XXX - best to initialize before switching to protected mode.
351 */
352 pushl $0
353 popfl
354
355#ifdef CONFIG_SMP
50359501 356 cmpb $0, ready
1da177e4
LT
357 jz 1f /* Initial CPU cleans BSS */
358 jmp checkCPUtype
3591:
360#endif /* CONFIG_SMP */
361
362/*
363 * start system 32-bit setup. We need to re-do some of the things done
364 * in 16-bit mode for the "real" operations.
365 */
366 call setup_idt
367
1da177e4
LT
368checkCPUtype:
369
370 movl $-1,X86_CPUID # -1 for no CPUID initially
371
372/* check if it is 486 or 386. */
373/*
374 * XXX - this does a lot of unnecessary setup. Alignment checks don't
375 * apply at our cpl of 0 and the stack ought to be aligned already, and
376 * we don't need to preserve eflags.
377 */
378
379 movb $3,X86 # at least 386
380 pushfl # push EFLAGS
381 popl %eax # get EFLAGS
382 movl %eax,%ecx # save original EFLAGS
383 xorl $0x240000,%eax # flip AC and ID bits in EFLAGS
384 pushl %eax # copy to EFLAGS
385 popfl # set EFLAGS
386 pushfl # get new EFLAGS
387 popl %eax # put it in eax
388 xorl %ecx,%eax # change in flags
389 pushl %ecx # restore original EFLAGS
390 popfl
391 testl $0x40000,%eax # check if AC bit changed
392 je is386
393
394 movb $4,X86 # at least 486
395 testl $0x200000,%eax # check if ID bit changed
396 je is486
397
398 /* get vendor info */
399 xorl %eax,%eax # call CPUID with 0 -> return vendor ID
400 cpuid
401 movl %eax,X86_CPUID # save CPUID level
402 movl %ebx,X86_VENDOR_ID # lo 4 chars
403 movl %edx,X86_VENDOR_ID+4 # next 4 chars
404 movl %ecx,X86_VENDOR_ID+8 # last 4 chars
405
406 orl %eax,%eax # do we have processor info as well?
407 je is486
408
409 movl $1,%eax # Use the CPUID instruction to get CPU type
410 cpuid
411 movb %al,%cl # save reg for future use
412 andb $0x0f,%ah # mask processor family
413 movb %ah,X86
414 andb $0xf0,%al # mask model
415 shrb $4,%al
416 movb %al,X86_MODEL
417 andb $0x0f,%cl # mask mask revision
418 movb %cl,X86_MASK
419 movl %edx,X86_CAPABILITY
420
421is486: movl $0x50022,%ecx # set AM, WP, NE and MP
422 jmp 2f
423
424is386: movl $2,%ecx # set MP
4252: movl %cr0,%eax
426 andl $0x80000011,%eax # Save PG,PE,ET
427 orl %ecx,%eax
428 movl %eax,%cr0
429
430 call check_x87
2a57ff1a 431 lgdt early_gdt_descr
1da177e4
LT
432 lidt idt_descr
433 ljmp $(__KERNEL_CS),$1f
4341: movl $(__KERNEL_DS),%eax # reload all the segment registers
435 movl %eax,%ss # after changing gdt.
7c3576d2 436 movl %eax,%fs # gets reset once there's real percpu
1da177e4
LT
437
438 movl $(__USER_DS),%eax # DS/ES contains default USER segment
439 movl %eax,%ds
440 movl %eax,%es
441
464d1a78
JF
442 xorl %eax,%eax # Clear GS and LDT
443 movl %eax,%gs
1da177e4 444 lldt %ax
f95d47ca 445
1da177e4 446 cld # gcc2 wants the direction flag cleared at all times
26fd5e08 447 pushl $0 # fake return address for unwinder
1da177e4 448#ifdef CONFIG_SMP
d92de65c
SL
449 movb ready, %cl
450 movb $1, ready
29fe5f3b 451 cmpb $0,%cl # the first CPU calls start_kernel
7c3576d2
JF
452 je 1f
453 movl $(__KERNEL_PERCPU), %eax
454 movl %eax,%fs # set this cpu's percpu
455 jmp initialize_secondary # all other CPUs call initialize_secondary
4561:
1da177e4 457#endif /* CONFIG_SMP */
700efc1b 458 jmp i386_start_kernel
1da177e4
LT
459
460/*
461 * We depend on ET to be correct. This checks for 287/387.
462 */
463check_x87:
464 movb $0,X86_HARD_MATH
465 clts
466 fninit
467 fstsw %ax
468 cmpb $0,%al
469 je 1f
470 movl %cr0,%eax /* no coprocessor: have to set bits */
471 xorl $4,%eax /* set EM */
472 movl %eax,%cr0
473 ret
474 ALIGN
4751: movb $1,X86_HARD_MATH
476 .byte 0xDB,0xE4 /* fsetpm for 287, ignored by 387 */
477 ret
478
479/*
480 * setup_idt
481 *
482 * sets up a idt with 256 entries pointing to
483 * ignore_int, interrupt gates. It doesn't actually load
484 * idt - that can be done only after paging has been enabled
485 * and the kernel moved to PAGE_OFFSET. Interrupts
486 * are enabled elsewhere, when we can be relatively
487 * sure everything is ok.
488 *
489 * Warning: %esi is live across this function.
490 */
491setup_idt:
492 lea ignore_int,%edx
493 movl $(__KERNEL_CS << 16),%eax
494 movw %dx,%ax /* selector = 0x0010 = cs */
495 movw $0x8E00,%dx /* interrupt gate - dpl=0, present */
496
497 lea idt_table,%edi
498 mov $256,%ecx
499rp_sidt:
500 movl %eax,(%edi)
501 movl %edx,4(%edi)
502 addl $8,%edi
503 dec %ecx
504 jne rp_sidt
ec5c0926
CE
505
506.macro set_early_handler handler,trapno
507 lea \handler,%edx
508 movl $(__KERNEL_CS << 16),%eax
509 movw %dx,%ax
510 movw $0x8E00,%dx /* interrupt gate - dpl=0, present */
511 lea idt_table,%edi
512 movl %eax,8*\trapno(%edi)
513 movl %edx,8*\trapno+4(%edi)
514.endm
515
516 set_early_handler handler=early_divide_err,trapno=0
517 set_early_handler handler=early_illegal_opcode,trapno=6
518 set_early_handler handler=early_protection_fault,trapno=13
519 set_early_handler handler=early_page_fault,trapno=14
520
1da177e4
LT
521 ret
522
ec5c0926
CE
523early_divide_err:
524 xor %edx,%edx
525 pushl $0 /* fake errcode */
526 jmp early_fault
527
528early_illegal_opcode:
529 movl $6,%edx
530 pushl $0 /* fake errcode */
531 jmp early_fault
532
533early_protection_fault:
534 movl $13,%edx
535 jmp early_fault
536
537early_page_fault:
538 movl $14,%edx
539 jmp early_fault
540
541early_fault:
542 cld
543#ifdef CONFIG_PRINTK
382f64ab 544 pusha
ec5c0926
CE
545 movl $(__KERNEL_DS),%eax
546 movl %eax,%ds
547 movl %eax,%es
548 cmpl $2,early_recursion_flag
549 je hlt_loop
550 incl early_recursion_flag
551 movl %cr2,%eax
552 pushl %eax
553 pushl %edx /* trapno */
554 pushl $fault_msg
555#ifdef CONFIG_EARLY_PRINTK
556 call early_printk
557#else
558 call printk
559#endif
560#endif
94878efd 561 call dump_stack
ec5c0926
CE
562hlt_loop:
563 hlt
564 jmp hlt_loop
565
1da177e4
LT
566/* This is the default interrupt "handler" :-) */
567 ALIGN
568ignore_int:
569 cld
d59745ce 570#ifdef CONFIG_PRINTK
1da177e4
LT
571 pushl %eax
572 pushl %ecx
573 pushl %edx
574 pushl %es
575 pushl %ds
576 movl $(__KERNEL_DS),%eax
577 movl %eax,%ds
578 movl %eax,%es
ec5c0926
CE
579 cmpl $2,early_recursion_flag
580 je hlt_loop
581 incl early_recursion_flag
1da177e4
LT
582 pushl 16(%esp)
583 pushl 24(%esp)
584 pushl 32(%esp)
585 pushl 40(%esp)
586 pushl $int_msg
c0cdf193
IM
587#ifdef CONFIG_EARLY_PRINTK
588 call early_printk
589#else
1da177e4 590 call printk
c0cdf193 591#endif
1da177e4
LT
592 addl $(5*4),%esp
593 popl %ds
594 popl %es
595 popl %edx
596 popl %ecx
597 popl %eax
d59745ce 598#endif
1da177e4
LT
599 iret
600
f8657e1b 601.section .text
1da177e4
LT
602/*
603 * Real beginning of normal "text" segment
604 */
605ENTRY(stext)
606ENTRY(_stext)
607
608/*
609 * BSS section
610 */
5ead97c8
JF
611.section ".bss.page_aligned","wa"
612 .align PAGE_SIZE_asm
551889a6 613#ifdef CONFIG_X86_PAE
ed2b7e2b 614swapper_pg_pmd:
551889a6
IC
615 .fill 1024*KPMDS,4,0
616#else
1da177e4
LT
617ENTRY(swapper_pg_dir)
618 .fill 1024,4,0
551889a6 619#endif
aa65af3f 620swapper_pg_fixmap:
b1c931e3 621 .fill 1024,4,0
1da177e4
LT
622ENTRY(empty_zero_page)
623 .fill 4096,1,0
1da177e4
LT
624/*
625 * This starts the data section.
626 */
551889a6
IC
627#ifdef CONFIG_X86_PAE
628.section ".data.page_aligned","wa"
629 /* Page-aligned for the benefit of paravirt? */
630 .align PAGE_SIZE_asm
631ENTRY(swapper_pg_dir)
632 .long pa(swapper_pg_pmd+PGD_ATTR),0 /* low identity map */
633# if KPMDS == 3
634 .long pa(swapper_pg_pmd+PGD_ATTR),0
635 .long pa(swapper_pg_pmd+PGD_ATTR+0x1000),0
636 .long pa(swapper_pg_pmd+PGD_ATTR+0x2000),0
637# elif KPMDS == 2
638 .long 0,0
639 .long pa(swapper_pg_pmd+PGD_ATTR),0
640 .long pa(swapper_pg_pmd+PGD_ATTR+0x1000),0
641# elif KPMDS == 1
642 .long 0,0
643 .long 0,0
644 .long pa(swapper_pg_pmd+PGD_ATTR),0
645# else
646# error "Kernel PMDs should be 1, 2 or 3"
647# endif
648 .align PAGE_SIZE_asm /* needs to be page-sized too */
649#endif
650
1da177e4 651.data
1da177e4
LT
652ENTRY(stack_start)
653 .long init_thread_union+THREAD_SIZE
654 .long __BOOT_DS
655
656ready: .byte 0
657
ec5c0926
CE
658early_recursion_flag:
659 .long 0
660
1da177e4
LT
661int_msg:
662 .asciz "Unknown interrupt or fault at EIP %p %p %p\n"
663
ec5c0926 664fault_msg:
575ca735
VN
665/* fault info: */
666 .ascii "BUG: Int %d: CR2 %p\n"
667/* pusha regs: */
668 .ascii " EDI %p ESI %p EBP %p ESP %p\n"
669 .ascii " EBX %p EDX %p ECX %p EAX %p\n"
670/* fault frame: */
671 .ascii " err %p EIP %p CS %p flg %p\n"
672 .ascii "Stack: %p %p %p %p %p %p %p %p\n"
673 .ascii " %p %p %p %p %p %p %p %p\n"
674 .asciz " %p %p %p %p %p %p %p %p\n"
ec5c0926 675
9702785a 676#include "../../x86/xen/xen-head.S"
5ead97c8 677
1da177e4
LT
678/*
679 * The IDT and GDT 'descriptors' are a strange 48-bit object
680 * only used by the lidt and lgdt instructions. They are not
681 * like usual segment descriptors - they consist of a 16-bit
682 * segment size, and 32-bit linear address value:
683 */
684
685.globl boot_gdt_descr
686.globl idt_descr
1da177e4
LT
687
688 ALIGN
689# early boot GDT descriptor (must use 1:1 address mapping)
690 .word 0 # 32 bit align gdt_desc.address
691boot_gdt_descr:
692 .word __BOOT_DS+7
52de74dd 693 .long boot_gdt - __PAGE_OFFSET
1da177e4
LT
694
695 .word 0 # 32-bit align idt_desc.address
696idt_descr:
697 .word IDT_ENTRIES*8-1 # idt contains 256 entries
698 .long idt_table
699
700# boot GDT descriptor (later on used by CPU#0):
701 .word 0 # 32 bit align gdt_desc.address
2a57ff1a 702ENTRY(early_gdt_descr)
1da177e4 703 .word GDT_ENTRIES*8-1
7a61d35d 704 .long per_cpu__gdt_page /* Overwritten for secondary CPUs */
1da177e4 705
1da177e4 706/*
52de74dd 707 * The boot_gdt must mirror the equivalent in setup.S and is
1da177e4
LT
708 * used only for booting.
709 */
710 .align L1_CACHE_BYTES
52de74dd 711ENTRY(boot_gdt)
1da177e4
LT
712 .fill GDT_ENTRY_BOOT_CS,8,0
713 .quad 0x00cf9a000000ffff /* kernel 4GB code at 0x00000000 */
714 .quad 0x00cf92000000ffff /* kernel 4GB data at 0x00000000 */