sparc64: Run the kernel always in the TSO memory model.
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / sparc64 / mm / tsb.c
CommitLineData
74bf4312
DM
1/* arch/sparc64/mm/tsb.c
2 *
a3cf5e6b 3 * Copyright (C) 2006, 2008 David S. Miller <davem@davemloft.net>
74bf4312
DM
4 */
5
6#include <linux/kernel.h>
a3cf5e6b 7#include <linux/preempt.h>
74bf4312
DM
8#include <asm/system.h>
9#include <asm/page.h>
10#include <asm/tlbflush.h>
11#include <asm/tlb.h>
09f94287 12#include <asm/mmu_context.h>
98c5584c 13#include <asm/pgtable.h>
bd40791e 14#include <asm/tsb.h>
9b4006dc 15#include <asm/oplib.h>
74bf4312 16
74bf4312
DM
17extern struct tsb swapper_tsb[KERNEL_TSB_NENTRIES];
18
dcc1e8dd 19static inline unsigned long tsb_hash(unsigned long vaddr, unsigned long hash_shift, unsigned long nentries)
74bf4312 20{
dcc1e8dd 21 vaddr >>= hash_shift;
98c5584c 22 return vaddr & (nentries - 1);
74bf4312
DM
23}
24
8b234274 25static inline int tag_compare(unsigned long tag, unsigned long vaddr)
74bf4312 26{
8b234274 27 return (tag == (vaddr >> 22));
74bf4312
DM
28}
29
30/* TSB flushes need only occur on the processor initiating the address
31 * space modification, not on each cpu the address space has run on.
32 * Only the TLB flush needs that treatment.
33 */
34
35void flush_tsb_kernel_range(unsigned long start, unsigned long end)
36{
37 unsigned long v;
38
39 for (v = start; v < end; v += PAGE_SIZE) {
dcc1e8dd
DM
40 unsigned long hash = tsb_hash(v, PAGE_SHIFT,
41 KERNEL_TSB_NENTRIES);
98c5584c 42 struct tsb *ent = &swapper_tsb[hash];
74bf4312 43
8b234274
DM
44 if (tag_compare(ent->tag, v)) {
45 ent->tag = (1UL << TSB_TAG_INVALID_BIT);
74bf4312
DM
46 membar_storeload_storestore();
47 }
48 }
49}
50
dcc1e8dd 51static void __flush_tsb_one(struct mmu_gather *mp, unsigned long hash_shift, unsigned long tsb, unsigned long nentries)
74bf4312 52{
dcc1e8dd 53 unsigned long i;
7a1ac526 54
74bf4312
DM
55 for (i = 0; i < mp->tlb_nr; i++) {
56 unsigned long v = mp->vaddrs[i];
517af332 57 unsigned long tag, ent, hash;
74bf4312
DM
58
59 v &= ~0x1UL;
60
dcc1e8dd
DM
61 hash = tsb_hash(v, hash_shift, nentries);
62 ent = tsb + (hash * sizeof(struct tsb));
8b234274 63 tag = (v >> 22UL);
517af332
DM
64
65 tsb_flush(ent, tag);
74bf4312 66 }
dcc1e8dd
DM
67}
68
69void flush_tsb_user(struct mmu_gather *mp)
70{
71 struct mm_struct *mm = mp->mm;
72 unsigned long nentries, base, flags;
73
74 spin_lock_irqsave(&mm->context.lock, flags);
7a1ac526 75
dcc1e8dd
DM
76 base = (unsigned long) mm->context.tsb_block[MM_TSB_BASE].tsb;
77 nentries = mm->context.tsb_block[MM_TSB_BASE].tsb_nentries;
78 if (tlb_type == cheetah_plus || tlb_type == hypervisor)
79 base = __pa(base);
80 __flush_tsb_one(mp, PAGE_SHIFT, base, nentries);
81
82#ifdef CONFIG_HUGETLB_PAGE
83 if (mm->context.tsb_block[MM_TSB_HUGE].tsb) {
84 base = (unsigned long) mm->context.tsb_block[MM_TSB_HUGE].tsb;
85 nentries = mm->context.tsb_block[MM_TSB_HUGE].tsb_nentries;
86 if (tlb_type == cheetah_plus || tlb_type == hypervisor)
87 base = __pa(base);
88 __flush_tsb_one(mp, HPAGE_SHIFT, base, nentries);
89 }
90#endif
7a1ac526 91 spin_unlock_irqrestore(&mm->context.lock, flags);
74bf4312 92}
09f94287 93
dcc1e8dd
DM
94#if defined(CONFIG_SPARC64_PAGE_SIZE_8KB)
95#define HV_PGSZ_IDX_BASE HV_PGSZ_IDX_8K
96#define HV_PGSZ_MASK_BASE HV_PGSZ_MASK_8K
97#elif defined(CONFIG_SPARC64_PAGE_SIZE_64KB)
98#define HV_PGSZ_IDX_BASE HV_PGSZ_IDX_64K
99#define HV_PGSZ_MASK_BASE HV_PGSZ_MASK_64K
dcc1e8dd
DM
100#else
101#error Broken base page size setting...
102#endif
103
104#ifdef CONFIG_HUGETLB_PAGE
105#if defined(CONFIG_HUGETLB_PAGE_SIZE_64K)
106#define HV_PGSZ_IDX_HUGE HV_PGSZ_IDX_64K
107#define HV_PGSZ_MASK_HUGE HV_PGSZ_MASK_64K
108#elif defined(CONFIG_HUGETLB_PAGE_SIZE_512K)
109#define HV_PGSZ_IDX_HUGE HV_PGSZ_IDX_512K
110#define HV_PGSZ_MASK_HUGE HV_PGSZ_MASK_512K
111#elif defined(CONFIG_HUGETLB_PAGE_SIZE_4MB)
112#define HV_PGSZ_IDX_HUGE HV_PGSZ_IDX_4MB
113#define HV_PGSZ_MASK_HUGE HV_PGSZ_MASK_4MB
114#else
115#error Broken huge page size setting...
116#endif
117#endif
118
119static void setup_tsb_params(struct mm_struct *mm, unsigned long tsb_idx, unsigned long tsb_bytes)
98c5584c
DM
120{
121 unsigned long tsb_reg, base, tsb_paddr;
122 unsigned long page_sz, tte;
123
dcc1e8dd
DM
124 mm->context.tsb_block[tsb_idx].tsb_nentries =
125 tsb_bytes / sizeof(struct tsb);
98c5584c
DM
126
127 base = TSBMAP_BASE;
c4bce90e 128 tte = pgprot_val(PAGE_KERNEL_LOCKED);
dcc1e8dd 129 tsb_paddr = __pa(mm->context.tsb_block[tsb_idx].tsb);
517af332 130 BUG_ON(tsb_paddr & (tsb_bytes - 1UL));
98c5584c
DM
131
132 /* Use the smallest page size that can map the whole TSB
133 * in one TLB entry.
134 */
135 switch (tsb_bytes) {
136 case 8192 << 0:
137 tsb_reg = 0x0UL;
138#ifdef DCACHE_ALIASING_POSSIBLE
139 base += (tsb_paddr & 8192);
140#endif
98c5584c
DM
141 page_sz = 8192;
142 break;
143
144 case 8192 << 1:
145 tsb_reg = 0x1UL;
98c5584c
DM
146 page_sz = 64 * 1024;
147 break;
148
149 case 8192 << 2:
150 tsb_reg = 0x2UL;
98c5584c
DM
151 page_sz = 64 * 1024;
152 break;
153
154 case 8192 << 3:
155 tsb_reg = 0x3UL;
98c5584c
DM
156 page_sz = 64 * 1024;
157 break;
158
159 case 8192 << 4:
160 tsb_reg = 0x4UL;
98c5584c
DM
161 page_sz = 512 * 1024;
162 break;
163
164 case 8192 << 5:
165 tsb_reg = 0x5UL;
98c5584c
DM
166 page_sz = 512 * 1024;
167 break;
168
169 case 8192 << 6:
170 tsb_reg = 0x6UL;
98c5584c
DM
171 page_sz = 512 * 1024;
172 break;
173
174 case 8192 << 7:
175 tsb_reg = 0x7UL;
98c5584c
DM
176 page_sz = 4 * 1024 * 1024;
177 break;
bd40791e
DM
178
179 default:
7e5766fa
DM
180 printk(KERN_ERR "TSB[%s:%d]: Impossible TSB size %lu, killing process.\n",
181 current->comm, current->pid, tsb_bytes);
182 do_exit(SIGSEGV);
98c5584c 183 };
c4bce90e 184 tte |= pte_sz_bits(page_sz);
98c5584c 185
618e9ed9 186 if (tlb_type == cheetah_plus || tlb_type == hypervisor) {
517af332
DM
187 /* Physical mapping, no locked TLB entry for TSB. */
188 tsb_reg |= tsb_paddr;
189
dcc1e8dd
DM
190 mm->context.tsb_block[tsb_idx].tsb_reg_val = tsb_reg;
191 mm->context.tsb_block[tsb_idx].tsb_map_vaddr = 0;
192 mm->context.tsb_block[tsb_idx].tsb_map_pte = 0;
517af332
DM
193 } else {
194 tsb_reg |= base;
195 tsb_reg |= (tsb_paddr & (page_sz - 1UL));
196 tte |= (tsb_paddr & ~(page_sz - 1UL));
197
dcc1e8dd
DM
198 mm->context.tsb_block[tsb_idx].tsb_reg_val = tsb_reg;
199 mm->context.tsb_block[tsb_idx].tsb_map_vaddr = base;
200 mm->context.tsb_block[tsb_idx].tsb_map_pte = tte;
517af332 201 }
98c5584c 202
618e9ed9
DM
203 /* Setup the Hypervisor TSB descriptor. */
204 if (tlb_type == hypervisor) {
dcc1e8dd 205 struct hv_tsb_descr *hp = &mm->context.tsb_descr[tsb_idx];
618e9ed9 206
dcc1e8dd
DM
207 switch (tsb_idx) {
208 case MM_TSB_BASE:
209 hp->pgsz_idx = HV_PGSZ_IDX_BASE;
618e9ed9 210 break;
dcc1e8dd
DM
211#ifdef CONFIG_HUGETLB_PAGE
212 case MM_TSB_HUGE:
213 hp->pgsz_idx = HV_PGSZ_IDX_HUGE;
618e9ed9 214 break;
dcc1e8dd
DM
215#endif
216 default:
217 BUG();
618e9ed9
DM
218 };
219 hp->assoc = 1;
220 hp->num_ttes = tsb_bytes / 16;
221 hp->ctx_idx = 0;
dcc1e8dd
DM
222 switch (tsb_idx) {
223 case MM_TSB_BASE:
224 hp->pgsz_mask = HV_PGSZ_MASK_BASE;
618e9ed9 225 break;
dcc1e8dd
DM
226#ifdef CONFIG_HUGETLB_PAGE
227 case MM_TSB_HUGE:
228 hp->pgsz_mask = HV_PGSZ_MASK_HUGE;
618e9ed9 229 break;
dcc1e8dd
DM
230#endif
231 default:
232 BUG();
618e9ed9
DM
233 };
234 hp->tsb_base = tsb_paddr;
235 hp->resv = 0;
236 }
98c5584c
DM
237}
238
e18b890b 239static struct kmem_cache *tsb_caches[8] __read_mostly;
9b4006dc
DM
240
241static const char *tsb_cache_names[8] = {
242 "tsb_8KB",
243 "tsb_16KB",
244 "tsb_32KB",
245 "tsb_64KB",
246 "tsb_128KB",
247 "tsb_256KB",
248 "tsb_512KB",
249 "tsb_1MB",
250};
251
3a2cba99 252void __init pgtable_cache_init(void)
9b4006dc
DM
253{
254 unsigned long i;
255
256 for (i = 0; i < 8; i++) {
257 unsigned long size = 8192 << i;
258 const char *name = tsb_cache_names[i];
259
260 tsb_caches[i] = kmem_cache_create(name,
261 size, size,
20c2df83 262 0, NULL);
9b4006dc
DM
263 if (!tsb_caches[i]) {
264 prom_printf("Could not create %s cache\n", name);
265 prom_halt();
266 }
267 }
268}
269
dcc1e8dd
DM
270/* When the RSS of an address space exceeds tsb_rss_limit for a TSB,
271 * do_sparc64_fault() invokes this routine to try and grow it.
7a1ac526 272 *
bd40791e 273 * When we reach the maximum TSB size supported, we stick ~0UL into
dcc1e8dd 274 * tsb_rss_limit for that TSB so the grow checks in do_sparc64_fault()
bd40791e
DM
275 * will not trigger any longer.
276 *
277 * The TSB can be anywhere from 8K to 1MB in size, in increasing powers
278 * of two. The TSB must be aligned to it's size, so f.e. a 512K TSB
b52439c2
DM
279 * must be 512K aligned. It also must be physically contiguous, so we
280 * cannot use vmalloc().
bd40791e
DM
281 *
282 * The idea here is to grow the TSB when the RSS of the process approaches
283 * the number of entries that the current TSB can hold at once. Currently,
284 * we trigger when the RSS hits 3/4 of the TSB capacity.
285 */
dcc1e8dd 286void tsb_grow(struct mm_struct *mm, unsigned long tsb_index, unsigned long rss)
bd40791e
DM
287{
288 unsigned long max_tsb_size = 1 * 1024 * 1024;
9b4006dc 289 unsigned long new_size, old_size, flags;
7a1ac526 290 struct tsb *old_tsb, *new_tsb;
9b4006dc
DM
291 unsigned long new_cache_index, old_cache_index;
292 unsigned long new_rss_limit;
b52439c2 293 gfp_t gfp_flags;
bd40791e
DM
294
295 if (max_tsb_size > (PAGE_SIZE << MAX_ORDER))
296 max_tsb_size = (PAGE_SIZE << MAX_ORDER);
297
9b4006dc
DM
298 new_cache_index = 0;
299 for (new_size = 8192; new_size < max_tsb_size; new_size <<= 1UL) {
300 unsigned long n_entries = new_size / sizeof(struct tsb);
bd40791e
DM
301
302 n_entries = (n_entries * 3) / 4;
303 if (n_entries > rss)
304 break;
9b4006dc
DM
305
306 new_cache_index++;
bd40791e
DM
307 }
308
9b4006dc 309 if (new_size == max_tsb_size)
b52439c2
DM
310 new_rss_limit = ~0UL;
311 else
9b4006dc 312 new_rss_limit = ((new_size / sizeof(struct tsb)) * 3) / 4;
b52439c2 313
9b4006dc 314retry_tsb_alloc:
b52439c2 315 gfp_flags = GFP_KERNEL;
9b4006dc 316 if (new_size > (PAGE_SIZE * 2))
b52439c2
DM
317 gfp_flags = __GFP_NOWARN | __GFP_NORETRY;
318
1f261ef5
DM
319 new_tsb = kmem_cache_alloc_node(tsb_caches[new_cache_index],
320 gfp_flags, numa_node_id());
9b4006dc 321 if (unlikely(!new_tsb)) {
b52439c2
DM
322 /* Not being able to fork due to a high-order TSB
323 * allocation failure is very bad behavior. Just back
324 * down to a 0-order allocation and force no TSB
325 * growing for this address space.
326 */
dcc1e8dd
DM
327 if (mm->context.tsb_block[tsb_index].tsb == NULL &&
328 new_cache_index > 0) {
9b4006dc
DM
329 new_cache_index = 0;
330 new_size = 8192;
b52439c2 331 new_rss_limit = ~0UL;
9b4006dc 332 goto retry_tsb_alloc;
b52439c2
DM
333 }
334
335 /* If we failed on a TSB grow, we are under serious
336 * memory pressure so don't try to grow any more.
337 */
dcc1e8dd
DM
338 if (mm->context.tsb_block[tsb_index].tsb != NULL)
339 mm->context.tsb_block[tsb_index].tsb_rss_limit = ~0UL;
bd40791e 340 return;
b52439c2 341 }
bd40791e 342
8b234274 343 /* Mark all tags as invalid. */
bb8646d8 344 tsb_init(new_tsb, new_size);
7a1ac526
DM
345
346 /* Ok, we are about to commit the changes. If we are
347 * growing an existing TSB the locking is very tricky,
348 * so WATCH OUT!
349 *
350 * We have to hold mm->context.lock while committing to the
351 * new TSB, this synchronizes us with processors in
352 * flush_tsb_user() and switch_mm() for this address space.
353 *
354 * But even with that lock held, processors run asynchronously
355 * accessing the old TSB via TLB miss handling. This is OK
356 * because those actions are just propagating state from the
357 * Linux page tables into the TSB, page table mappings are not
358 * being changed. If a real fault occurs, the processor will
359 * synchronize with us when it hits flush_tsb_user(), this is
360 * also true for the case where vmscan is modifying the page
361 * tables. The only thing we need to be careful with is to
362 * skip any locked TSB entries during copy_tsb().
363 *
364 * When we finish committing to the new TSB, we have to drop
365 * the lock and ask all other cpus running this address space
366 * to run tsb_context_switch() to see the new TSB table.
367 */
368 spin_lock_irqsave(&mm->context.lock, flags);
369
dcc1e8dd
DM
370 old_tsb = mm->context.tsb_block[tsb_index].tsb;
371 old_cache_index =
372 (mm->context.tsb_block[tsb_index].tsb_reg_val & 0x7UL);
373 old_size = (mm->context.tsb_block[tsb_index].tsb_nentries *
374 sizeof(struct tsb));
7a1ac526 375
9b4006dc 376
7a1ac526
DM
377 /* Handle multiple threads trying to grow the TSB at the same time.
378 * One will get in here first, and bump the size and the RSS limit.
379 * The others will get in here next and hit this check.
380 */
dcc1e8dd
DM
381 if (unlikely(old_tsb &&
382 (rss < mm->context.tsb_block[tsb_index].tsb_rss_limit))) {
7a1ac526
DM
383 spin_unlock_irqrestore(&mm->context.lock, flags);
384
9b4006dc 385 kmem_cache_free(tsb_caches[new_cache_index], new_tsb);
7a1ac526
DM
386 return;
387 }
8b234274 388
dcc1e8dd 389 mm->context.tsb_block[tsb_index].tsb_rss_limit = new_rss_limit;
bd40791e 390
7a1ac526
DM
391 if (old_tsb) {
392 extern void copy_tsb(unsigned long old_tsb_base,
393 unsigned long old_tsb_size,
394 unsigned long new_tsb_base,
395 unsigned long new_tsb_size);
396 unsigned long old_tsb_base = (unsigned long) old_tsb;
397 unsigned long new_tsb_base = (unsigned long) new_tsb;
398
399 if (tlb_type == cheetah_plus || tlb_type == hypervisor) {
400 old_tsb_base = __pa(old_tsb_base);
401 new_tsb_base = __pa(new_tsb_base);
402 }
9b4006dc 403 copy_tsb(old_tsb_base, old_size, new_tsb_base, new_size);
7a1ac526 404 }
bd40791e 405
dcc1e8dd
DM
406 mm->context.tsb_block[tsb_index].tsb = new_tsb;
407 setup_tsb_params(mm, tsb_index, new_size);
bd40791e 408
7a1ac526
DM
409 spin_unlock_irqrestore(&mm->context.lock, flags);
410
bd40791e
DM
411 /* If old_tsb is NULL, we're being invoked for the first time
412 * from init_new_context().
413 */
414 if (old_tsb) {
7a1ac526 415 /* Reload it on the local cpu. */
bd40791e
DM
416 tsb_context_switch(mm);
417
7a1ac526 418 /* Now force other processors to do the same. */
a3cf5e6b 419 preempt_disable();
7a1ac526 420 smp_tsb_sync(mm);
a3cf5e6b 421 preempt_enable();
7a1ac526
DM
422
423 /* Now it is safe to free the old tsb. */
9b4006dc 424 kmem_cache_free(tsb_caches[old_cache_index], old_tsb);
bd40791e
DM
425 }
426}
427
09f94287
DM
428int init_new_context(struct task_struct *tsk, struct mm_struct *mm)
429{
dcc1e8dd
DM
430#ifdef CONFIG_HUGETLB_PAGE
431 unsigned long huge_pte_count;
432#endif
433 unsigned int i;
434
a77754b4 435 spin_lock_init(&mm->context.lock);
09f94287
DM
436
437 mm->context.sparc64_ctx_val = 0UL;
09f94287 438
dcc1e8dd
DM
439#ifdef CONFIG_HUGETLB_PAGE
440 /* We reset it to zero because the fork() page copying
441 * will re-increment the counters as the parent PTEs are
442 * copied into the child address space.
443 */
444 huge_pte_count = mm->context.huge_pte_count;
445 mm->context.huge_pte_count = 0;
446#endif
447
bd40791e
DM
448 /* copy_mm() copies over the parent's mm_struct before calling
449 * us, so we need to zero out the TSB pointer or else tsb_grow()
450 * will be confused and think there is an older TSB to free up.
451 */
dcc1e8dd
DM
452 for (i = 0; i < MM_NUM_TSBS; i++)
453 mm->context.tsb_block[i].tsb = NULL;
7a1ac526
DM
454
455 /* If this is fork, inherit the parent's TSB size. We would
456 * grow it to that size on the first page fault anyways.
457 */
dcc1e8dd 458 tsb_grow(mm, MM_TSB_BASE, get_mm_rss(mm));
bd40791e 459
dcc1e8dd
DM
460#ifdef CONFIG_HUGETLB_PAGE
461 if (unlikely(huge_pte_count))
462 tsb_grow(mm, MM_TSB_HUGE, huge_pte_count);
463#endif
464
465 if (unlikely(!mm->context.tsb_block[MM_TSB_BASE].tsb))
bd40791e 466 return -ENOMEM;
09f94287
DM
467
468 return 0;
469}
470
dcc1e8dd 471static void tsb_destroy_one(struct tsb_config *tp)
09f94287 472{
dcc1e8dd 473 unsigned long cache_index;
bd40791e 474
dcc1e8dd
DM
475 if (!tp->tsb)
476 return;
477 cache_index = tp->tsb_reg_val & 0x7UL;
478 kmem_cache_free(tsb_caches[cache_index], tp->tsb);
479 tp->tsb = NULL;
480 tp->tsb_reg_val = 0UL;
481}
98c5584c 482
dcc1e8dd
DM
483void destroy_context(struct mm_struct *mm)
484{
485 unsigned long flags, i;
486
487 for (i = 0; i < MM_NUM_TSBS; i++)
488 tsb_destroy_one(&mm->context.tsb_block[i]);
09f94287 489
77b838fa 490 spin_lock_irqsave(&ctx_alloc_lock, flags);
09f94287
DM
491
492 if (CTX_VALID(mm->context)) {
493 unsigned long nr = CTX_NRBITS(mm->context);
494 mmu_context_bmap[nr>>6] &= ~(1UL << (nr & 63));
495 }
496
77b838fa 497 spin_unlock_irqrestore(&ctx_alloc_lock, flags);
09f94287 498}