[S390] vdso: kernel parameter syntax
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / s390 / kernel / nmi.c
CommitLineData
1da177e4 1/*
f5daba1d 2 * Machine check handler
1da177e4 3 *
f5daba1d
HC
4 * Copyright IBM Corp. 2000,2009
5 * Author(s): Ingo Adlung <adlung@de.ibm.com>,
6 * Martin Schwidefsky <schwidefsky@de.ibm.com>,
7 * Cornelia Huck <cornelia.huck@de.ibm.com>,
8 * Heiko Carstens <heiko.carstens@de.ibm.com>,
1da177e4
LT
9 */
10
1da177e4 11#include <linux/init.h>
1da177e4 12#include <linux/errno.h>
81f64b87 13#include <linux/hardirq.h>
022e4fc0 14#include <linux/time.h>
f5daba1d 15#include <linux/module.h>
1da177e4 16#include <asm/lowcore.h>
f5daba1d
HC
17#include <asm/smp.h>
18#include <asm/etr.h>
9cfb9b3c 19#include <asm/cpu.h>
f5daba1d
HC
20#include <asm/nmi.h>
21#include <asm/crw.h>
1da177e4 22
77fa2245
HC
23struct mcck_struct {
24 int kill_task;
25 int channel_report;
26 int warning;
27 unsigned long long mcck_code;
28};
29
30static DEFINE_PER_CPU(struct mcck_struct, cpu_mcck);
31
f5daba1d
HC
32static NORET_TYPE void s390_handle_damage(char *msg)
33{
34 smp_send_stop();
35 disabled_wait((unsigned long) __builtin_return_address(0));
36 while (1);
37}
38
1da177e4 39/*
77fa2245
HC
40 * Main machine check handler function. Will be called with interrupts enabled
41 * or disabled and machine checks enabled or disabled.
1da177e4 42 */
f5daba1d 43void s390_handle_mcck(void)
1da177e4 44{
77fa2245
HC
45 unsigned long flags;
46 struct mcck_struct mcck;
1da177e4 47
77fa2245
HC
48 /*
49 * Disable machine checks and get the current state of accumulated
50 * machine checks. Afterwards delete the old state and enable machine
51 * checks again.
52 */
53 local_irq_save(flags);
54 local_mcck_disable();
55 mcck = __get_cpu_var(cpu_mcck);
56 memset(&__get_cpu_var(cpu_mcck), 0, sizeof(struct mcck_struct));
57 clear_thread_flag(TIF_MCCK_PENDING);
58 local_mcck_enable();
59 local_irq_restore(flags);
1da177e4 60
77fa2245 61 if (mcck.channel_report)
f5daba1d 62 crw_handle_channel_report();
7b886416
HC
63 /*
64 * A warning may remain for a prolonged period on the bare iron.
65 * (actually until the machine is powered off, or the problem is gone)
66 * So we just stop listening for the WARNING MCH and avoid continuously
67 * being interrupted. One caveat is however, that we must do this per
68 * processor and cannot use the smp version of ctl_clear_bit().
69 * On VM we only get one interrupt per virtally presented machinecheck.
70 * Though one suffices, we may get one interrupt per (virtual) cpu.
71 */
77fa2245 72 if (mcck.warning) { /* WARNING pending ? */
1da177e4 73 static int mchchk_wng_posted = 0;
7b886416
HC
74
75 /* Use single cpu clear, as we cannot handle smp here. */
1da177e4
LT
76 __ctl_clear_bit(14, 24); /* Disable WARNING MCH */
77 if (xchg(&mchchk_wng_posted, 1) == 0)
9ec52099 78 kill_cad_pid(SIGPWR, 1);
1da177e4 79 }
77fa2245
HC
80 if (mcck.kill_task) {
81 local_irq_enable();
82 printk(KERN_EMERG "mcck: Terminating task because of machine "
83 "malfunction (code 0x%016llx).\n", mcck.mcck_code);
84 printk(KERN_EMERG "mcck: task: %s, pid: %d.\n",
85 current->comm, current->pid);
86 do_exit(SIGSEGV);
87 }
88}
71cde587 89EXPORT_SYMBOL_GPL(s390_handle_mcck);
77fa2245
HC
90
91/*
92 * returns 0 if all registers could be validated
93 * returns 1 otherwise
94 */
f5daba1d 95static int notrace s390_revalidate_registers(struct mci *mci)
77fa2245
HC
96{
97 int kill_task;
98 u64 tmpclock;
99 u64 zero;
100 void *fpt_save_area, *fpt_creg_save_area;
101
102 kill_task = 0;
103 zero = 0;
f5daba1d
HC
104
105 if (!mci->gr) {
77fa2245
HC
106 /*
107 * General purpose registers couldn't be restored and have
108 * unknown contents. Process needs to be terminated.
109 */
110 kill_task = 1;
f5daba1d
HC
111 }
112 if (!mci->fp) {
77fa2245
HC
113 /*
114 * Floating point registers can't be restored and
115 * therefore the process needs to be terminated.
116 */
117 kill_task = 1;
f5daba1d 118 }
347a8dc3 119#ifndef CONFIG_64BIT
94c12cc7
MS
120 asm volatile(
121 " ld 0,0(%0)\n"
122 " ld 2,8(%0)\n"
123 " ld 4,16(%0)\n"
124 " ld 6,24(%0)"
125 : : "a" (&S390_lowcore.floating_pt_save_area));
77fa2245
HC
126#endif
127
128 if (MACHINE_HAS_IEEE) {
347a8dc3 129#ifdef CONFIG_64BIT
77fa2245
HC
130 fpt_save_area = &S390_lowcore.floating_pt_save_area;
131 fpt_creg_save_area = &S390_lowcore.fpt_creg_save_area;
132#else
133 fpt_save_area = (void *) S390_lowcore.extended_save_area_addr;
f5daba1d 134 fpt_creg_save_area = fpt_save_area + 128;
77fa2245 135#endif
77fa2245
HC
136 if (!mci->fc) {
137 /*
138 * Floating point control register can't be restored.
139 * Task will be terminated.
140 */
94c12cc7 141 asm volatile("lfpc 0(%0)" : : "a" (&zero), "m" (zero));
77fa2245
HC
142 kill_task = 1;
143
94c12cc7
MS
144 } else
145 asm volatile("lfpc 0(%0)" : : "a" (fpt_creg_save_area));
77fa2245 146
94c12cc7
MS
147 asm volatile(
148 " ld 0,0(%0)\n"
149 " ld 1,8(%0)\n"
150 " ld 2,16(%0)\n"
151 " ld 3,24(%0)\n"
152 " ld 4,32(%0)\n"
153 " ld 5,40(%0)\n"
154 " ld 6,48(%0)\n"
155 " ld 7,56(%0)\n"
156 " ld 8,64(%0)\n"
157 " ld 9,72(%0)\n"
158 " ld 10,80(%0)\n"
159 " ld 11,88(%0)\n"
160 " ld 12,96(%0)\n"
161 " ld 13,104(%0)\n"
162 " ld 14,112(%0)\n"
163 " ld 15,120(%0)\n"
164 : : "a" (fpt_save_area));
77fa2245 165 }
77fa2245 166 /* Revalidate access registers */
94c12cc7
MS
167 asm volatile(
168 " lam 0,15,0(%0)"
169 : : "a" (&S390_lowcore.access_regs_save_area));
f5daba1d 170 if (!mci->ar) {
77fa2245
HC
171 /*
172 * Access registers have unknown contents.
173 * Terminating task.
174 */
175 kill_task = 1;
f5daba1d 176 }
77fa2245 177 /* Revalidate control registers */
f5daba1d 178 if (!mci->cr) {
77fa2245
HC
179 /*
180 * Control registers have unknown contents.
181 * Can't recover and therefore stopping machine.
182 */
183 s390_handle_damage("invalid control registers.");
f5daba1d 184 } else {
347a8dc3 185#ifdef CONFIG_64BIT
94c12cc7
MS
186 asm volatile(
187 " lctlg 0,15,0(%0)"
188 : : "a" (&S390_lowcore.cregs_save_area));
77fa2245 189#else
94c12cc7
MS
190 asm volatile(
191 " lctl 0,15,0(%0)"
192 : : "a" (&S390_lowcore.cregs_save_area));
77fa2245 193#endif
f5daba1d 194 }
77fa2245
HC
195 /*
196 * We don't even try to revalidate the TOD register, since we simply
197 * can't write something sensible into that register.
198 */
347a8dc3 199#ifdef CONFIG_64BIT
77fa2245
HC
200 /*
201 * See if we can revalidate the TOD programmable register with its
202 * old contents (should be zero) otherwise set it to zero.
203 */
204 if (!mci->pr)
94c12cc7
MS
205 asm volatile(
206 " sr 0,0\n"
207 " sckpf"
208 : : : "0", "cc");
77fa2245
HC
209 else
210 asm volatile(
94c12cc7
MS
211 " l 0,0(%0)\n"
212 " sckpf"
213 : : "a" (&S390_lowcore.tod_progreg_save_area)
214 : "0", "cc");
77fa2245 215#endif
77fa2245 216 /* Revalidate clock comparator register */
94c12cc7
MS
217 asm volatile(
218 " stck 0(%1)\n"
219 " sckc 0(%1)"
220 : "=m" (tmpclock) : "a" (&(tmpclock)) : "cc", "memory");
77fa2245
HC
221
222 /* Check if old PSW is valid */
223 if (!mci->wp)
224 /*
225 * Can't tell if we come from user or kernel mode
226 * -> stopping machine.
227 */
228 s390_handle_damage("old psw invalid.");
229
230 if (!mci->ms || !mci->pm || !mci->ia)
231 kill_task = 1;
232
233 return kill_task;
234}
235
b73d40c6 236#define MAX_IPD_COUNT 29
022e4fc0 237#define MAX_IPD_TIME (5 * 60 * USEC_PER_SEC) /* 5 minutes */
b73d40c6 238
f5daba1d
HC
239#define ED_STP_ISLAND 6 /* External damage STP island check */
240#define ED_STP_SYNC 7 /* External damage STP sync check */
241#define ED_ETR_SYNC 12 /* External damage ETR sync check */
242#define ED_ETR_SWITCH 13 /* External damage ETR switch to local */
243
77fa2245
HC
244/*
245 * machine check handler.
246 */
cc54c1e6 247void notrace s390_do_machine_check(struct pt_regs *regs)
77fa2245 248{
f5daba1d 249 static int ipd_count;
b73d40c6
HC
250 static DEFINE_SPINLOCK(ipd_lock);
251 static unsigned long long last_ipd;
f5daba1d 252 struct mcck_struct *mcck;
b73d40c6 253 unsigned long long tmp;
77fa2245 254 struct mci *mci;
77fa2245
HC
255 int umode;
256
81f64b87 257 nmi_enter();
9cfb9b3c 258 s390_idle_check();
8e9ccae6 259
77fa2245
HC
260 mci = (struct mci *) &S390_lowcore.mcck_interruption_code;
261 mcck = &__get_cpu_var(cpu_mcck);
262 umode = user_mode(regs);
263
f5daba1d 264 if (mci->sd) {
77fa2245
HC
265 /* System damage -> stopping machine */
266 s390_handle_damage("received system damage machine check.");
f5daba1d 267 }
77fa2245
HC
268 if (mci->pd) {
269 if (mci->b) {
270 /* Processing backup -> verify if we can survive this */
271 u64 z_mcic, o_mcic, t_mcic;
347a8dc3 272#ifdef CONFIG_64BIT
77fa2245
HC
273 z_mcic = (1ULL<<63 | 1ULL<<59 | 1ULL<<29);
274 o_mcic = (1ULL<<43 | 1ULL<<42 | 1ULL<<41 | 1ULL<<40 |
275 1ULL<<36 | 1ULL<<35 | 1ULL<<34 | 1ULL<<32 |
276 1ULL<<30 | 1ULL<<21 | 1ULL<<20 | 1ULL<<17 |
277 1ULL<<16);
278#else
279 z_mcic = (1ULL<<63 | 1ULL<<59 | 1ULL<<57 | 1ULL<<50 |
280 1ULL<<29);
281 o_mcic = (1ULL<<43 | 1ULL<<42 | 1ULL<<41 | 1ULL<<40 |
282 1ULL<<36 | 1ULL<<35 | 1ULL<<34 | 1ULL<<32 |
283 1ULL<<30 | 1ULL<<20 | 1ULL<<17 | 1ULL<<16);
284#endif
285 t_mcic = *(u64 *)mci;
286
287 if (((t_mcic & z_mcic) != 0) ||
288 ((t_mcic & o_mcic) != o_mcic)) {
289 s390_handle_damage("processing backup machine "
290 "check with damage.");
291 }
b73d40c6
HC
292
293 /*
294 * Nullifying exigent condition, therefore we might
295 * retry this instruction.
296 */
b73d40c6 297 spin_lock(&ipd_lock);
b73d40c6 298 tmp = get_clock();
b73d40c6
HC
299 if (((tmp - last_ipd) >> 12) < MAX_IPD_TIME)
300 ipd_count++;
301 else
302 ipd_count = 1;
b73d40c6 303 last_ipd = tmp;
b73d40c6
HC
304 if (ipd_count == MAX_IPD_COUNT)
305 s390_handle_damage("too many ipd retries.");
b73d40c6 306 spin_unlock(&ipd_lock);
f5daba1d 307 } else {
77fa2245
HC
308 /* Processing damage -> stopping machine */
309 s390_handle_damage("received instruction processing "
310 "damage machine check.");
311 }
312 }
313 if (s390_revalidate_registers(mci)) {
314 if (umode) {
315 /*
316 * Couldn't restore all register contents while in
317 * user mode -> mark task for termination.
318 */
319 mcck->kill_task = 1;
320 mcck->mcck_code = *(unsigned long long *) mci;
321 set_thread_flag(TIF_MCCK_PENDING);
f5daba1d 322 } else {
77fa2245
HC
323 /*
324 * Couldn't restore all register contents while in
325 * kernel mode -> stopping machine.
326 */
327 s390_handle_damage("unable to revalidate registers.");
f5daba1d 328 }
77fa2245 329 }
d54853ef
MS
330 if (mci->cd) {
331 /* Timing facility damage */
332 s390_handle_damage("TOD clock damaged");
333 }
d54853ef
MS
334 if (mci->ed && mci->ec) {
335 /* External damage */
336 if (S390_lowcore.external_damage_code & (1U << ED_ETR_SYNC))
337 etr_sync_check();
338 if (S390_lowcore.external_damage_code & (1U << ED_ETR_SWITCH))
339 etr_switch_to_local();
d2fec595
MS
340 if (S390_lowcore.external_damage_code & (1U << ED_STP_SYNC))
341 stp_sync_check();
342 if (S390_lowcore.external_damage_code & (1U << ED_STP_ISLAND))
343 stp_island_check();
d54853ef 344 }
77fa2245
HC
345 if (mci->se)
346 /* Storage error uncorrected */
347 s390_handle_damage("received storage error uncorrected "
348 "machine check.");
77fa2245
HC
349 if (mci->ke)
350 /* Storage key-error uncorrected */
351 s390_handle_damage("received storage key-error uncorrected "
352 "machine check.");
77fa2245
HC
353 if (mci->ds && mci->fa)
354 /* Storage degradation */
355 s390_handle_damage("received storage degradation machine "
356 "check.");
77fa2245
HC
357 if (mci->cp) {
358 /* Channel report word pending */
359 mcck->channel_report = 1;
360 set_thread_flag(TIF_MCCK_PENDING);
361 }
77fa2245
HC
362 if (mci->w) {
363 /* Warning pending */
364 mcck->warning = 1;
365 set_thread_flag(TIF_MCCK_PENDING);
366 }
81f64b87 367 nmi_exit();
1da177e4
LT
368}
369
f5daba1d 370static int __init machine_check_init(void)
1da177e4 371{
d54853ef 372 ctl_set_bit(14, 25); /* enable external damage MCH */
f5daba1d 373 ctl_set_bit(14, 27); /* enable system recovery MCH */
1da177e4 374 ctl_set_bit(14, 24); /* enable warning MCH */
1da177e4
LT
375 return 0;
376}
1da177e4 377arch_initcall(machine_check_init);