[POWERPC] Support nested cpu feature sections
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / powerpc / kernel / setup_32.c
CommitLineData
9b6b563c
PM
1/*
2 * Common prep/pmac/chrp boot and setup code.
3 */
4
9b6b563c
PM
5#include <linux/module.h>
6#include <linux/string.h>
7#include <linux/sched.h>
8#include <linux/init.h>
9#include <linux/kernel.h>
10#include <linux/reboot.h>
11#include <linux/delay.h>
12#include <linux/initrd.h>
13#include <linux/ide.h>
14#include <linux/tty.h>
15#include <linux/bootmem.h>
16#include <linux/seq_file.h>
17#include <linux/root_dev.h>
18#include <linux/cpu.h>
19#include <linux/console.h>
20
21#include <asm/residual.h>
22#include <asm/io.h>
23#include <asm/prom.h>
24#include <asm/processor.h>
25#include <asm/pgtable.h>
9b6b563c
PM
26#include <asm/setup.h>
27#include <asm/amigappc.h>
28#include <asm/smp.h>
29#include <asm/elf.h>
30#include <asm/cputable.h>
31#include <asm/bootx.h>
32#include <asm/btext.h>
33#include <asm/machdep.h>
34#include <asm/uaccess.h>
35#include <asm/system.h>
36#include <asm/pmac_feature.h>
37#include <asm/sections.h>
38#include <asm/nvram.h>
39#include <asm/xmon.h>
6d7f58b0 40#include <asm/time.h>
463ce0e1 41#include <asm/serial.h>
51d3082f 42#include <asm/udbg.h>
9b6b563c 43
66ba135c
SR
44#include "setup.h"
45
03501dab
PM
46#define DBG(fmt...)
47
9b6b563c
PM
48#if defined CONFIG_KGDB
49#include <asm/kgdb.h>
50#endif
51
9b6b563c
PM
52extern void bootx_init(unsigned long r4, unsigned long phys);
53
9b6b563c
PM
54struct ide_machdep_calls ppc_ide_md;
55
80579e1f
PM
56int boot_cpuid;
57EXPORT_SYMBOL_GPL(boot_cpuid);
58int boot_cpuid_phys;
59
9b6b563c
PM
60unsigned long ISA_DMA_THRESHOLD;
61unsigned int DMA_MODE_READ;
62unsigned int DMA_MODE_WRITE;
63
e574d238
PM
64int have_of = 1;
65
9b6b563c 66#ifdef CONFIG_PPC_MULTIPLATFORM
9b6b563c
PM
67dev_t boot_dev;
68#endif /* CONFIG_PPC_MULTIPLATFORM */
69
9b6b563c
PM
70#ifdef CONFIG_VGA_CONSOLE
71unsigned long vgacon_remap_base;
72#endif
73
9b6b563c
PM
74/*
75 * These are used in binfmt_elf.c to put aux entries on the stack
76 * for each elf executable being started.
77 */
78int dcache_bsize;
79int icache_bsize;
80int ucache_bsize;
81
9b6b563c
PM
82/*
83 * We're called here very early in the boot. We determine the machine
84 * type and call the appropriate low-level setup functions.
85 * -- Cort <cort@fsmlabs.com>
86 *
87 * Note that the kernel may be running at an address which is different
88 * from the address that it was linked at, so we must use RELOC/PTRRELOC
89 * to access static data (including strings). -- paulus
90 */
91unsigned long __init early_init(unsigned long dt_ptr)
92{
93 unsigned long offset = reloc_offset();
42c4aaad 94 struct cpu_spec *spec;
9b6b563c 95
dd184343
PM
96 /* First zero the BSS -- use memset_io, some platforms don't have
97 * caches on yet */
af308377 98 memset_io((void __iomem *)PTRRELOC(&__bss_start), 0, _end - __bss_start);
dd184343 99
9b6b563c
PM
100 /*
101 * Identify the CPU type and fix up code sections
102 * that depend on which cpu we have.
103 */
42c4aaad
BH
104 spec = identify_cpu(offset);
105
106 do_feature_fixups(offset, spec->cpu_features,
107 PTRRELOC(&__start___ftr_fixup),
108 PTRRELOC(&__stop___ftr_fixup));
9b6b563c 109
9b6b563c
PM
110 return KERNELBASE + offset;
111}
112
9b6b563c 113
9b6b563c
PM
114/*
115 * Find out what kind of machine we're on and save any data we need
116 * from the early boot process (devtree is copied on pmac by prom_init()).
117 * This is called very early on the boot process, after a minimal
118 * MMU environment has been set up but before MMU_init is called.
119 */
120void __init machine_init(unsigned long dt_ptr, unsigned long phys)
121{
51d3082f
BH
122 /* If btext is enabled, we might have a BAT setup for early display,
123 * thus we do enable some very basic udbg output
124 */
125#ifdef CONFIG_BOOTX_TEXT
126 udbg_putc = btext_drawchar;
127#endif
128
129 /* Do some early initialization based on the flat device tree */
9b6b563c
PM
130 early_init_devtree(__va(dt_ptr));
131
e8222502 132 probe_machine();
35499c01 133
9b6b563c 134#ifdef CONFIG_6xx
a0652fc9
PM
135 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
136 cpu_has_feature(CPU_FTR_CAN_NAP))
137 ppc_md.power_save = ppc6xx_idle;
9b6b563c 138#endif
9b6b563c
PM
139
140 if (ppc_md.progress)
141 ppc_md.progress("id mach(): done", 0x200);
142}
143
144#ifdef CONFIG_BOOKE_WDT
145/* Checks wdt=x and wdt_period=xx command-line option */
146int __init early_parse_wdt(char *p)
147{
148 if (p && strncmp(p, "0", 1) != 0)
149 booke_wdt_enabled = 1;
150
151 return 0;
152}
153early_param("wdt", early_parse_wdt);
154
155int __init early_parse_wdt_period (char *p)
156{
157 if (p)
158 booke_wdt_period = simple_strtoul(p, NULL, 0);
159
160 return 0;
161}
162early_param("wdt_period", early_parse_wdt_period);
163#endif /* CONFIG_BOOKE_WDT */
164
165/* Checks "l2cr=xxxx" command-line option */
166int __init ppc_setup_l2cr(char *str)
167{
168 if (cpu_has_feature(CPU_FTR_L2CR)) {
169 unsigned long val = simple_strtoul(str, NULL, 0);
170 printk(KERN_INFO "l2cr set to %lx\n", val);
171 _set_L2CR(0); /* force invalidate by disable cache */
172 _set_L2CR(val); /* and enable it */
173 }
174 return 1;
175}
176__setup("l2cr=", ppc_setup_l2cr);
177
178#ifdef CONFIG_GENERIC_NVRAM
179
180/* Generic nvram hooks used by drivers/char/gen_nvram.c */
181unsigned char nvram_read_byte(int addr)
182{
183 if (ppc_md.nvram_read_val)
184 return ppc_md.nvram_read_val(addr);
185 return 0xff;
186}
187EXPORT_SYMBOL(nvram_read_byte);
188
189void nvram_write_byte(unsigned char val, int addr)
190{
191 if (ppc_md.nvram_write_val)
192 ppc_md.nvram_write_val(addr, val);
193}
194EXPORT_SYMBOL(nvram_write_byte);
195
196void nvram_sync(void)
197{
198 if (ppc_md.nvram_sync)
199 ppc_md.nvram_sync();
200}
201EXPORT_SYMBOL(nvram_sync);
202
203#endif /* CONFIG_NVRAM */
204
205static struct cpu cpu_devices[NR_CPUS];
206
207int __init ppc_init(void)
208{
209 int i;
210
211 /* clear the progress line */
212 if ( ppc_md.progress ) ppc_md.progress(" ", 0xffff);
213
214 /* register CPU devices */
0e551954 215 for_each_possible_cpu(i)
76b67ed9 216 register_cpu(&cpu_devices[i], i);
9b6b563c
PM
217
218 /* call platform init */
219 if (ppc_md.init != NULL) {
220 ppc_md.init();
221 }
222 return 0;
223}
224
225arch_initcall(ppc_init);
226
227/* Warning, IO base is not yet inited */
228void __init setup_arch(char **cmdline_p)
229{
846f77b0
ME
230 *cmdline_p = cmd_line;
231
9b6b563c
PM
232 /* so udelay does something sensible, assume <= 1000 bogomips */
233 loops_per_jiffy = 500000000 / HZ;
234
9b6b563c 235 unflatten_device_tree();
a82765b6 236 check_for_initrd();
463ce0e1
BH
237
238 if (ppc_md.init_early)
239 ppc_md.init_early();
240
463ce0e1 241 find_legacy_serial_ports();
9b6b563c 242
5ad57078
PM
243 smp_setup_cpu_maps();
244
51d3082f
BH
245 /* Register early console */
246 register_early_udbg_console();
9b6b563c 247
47679283
ME
248 xmon_setup();
249
9b6b563c
PM
250#if defined(CONFIG_KGDB)
251 if (ppc_md.kgdb_map_scc)
252 ppc_md.kgdb_map_scc();
253 set_debug_traps();
254 if (strstr(cmd_line, "gdb")) {
255 if (ppc_md.progress)
256 ppc_md.progress("setup_arch: kgdb breakpoint", 0x4000);
257 printk("kgdb breakpoint activated\n");
258 breakpoint();
259 }
260#endif
261
262 /*
263 * Set cache line size based on type of cpu as a default.
264 * Systems with OF can look in the properties on the cpu node(s)
265 * for a possibly more accurate value.
266 */
267 if (cpu_has_feature(CPU_FTR_SPLIT_ID_CACHE)) {
268 dcache_bsize = cur_cpu_spec->dcache_bsize;
269 icache_bsize = cur_cpu_spec->icache_bsize;
270 ucache_bsize = 0;
271 } else
272 ucache_bsize = dcache_bsize = icache_bsize
273 = cur_cpu_spec->dcache_bsize;
274
275 /* reboot on panic */
276 panic_timeout = 180;
277
7e990266
KG
278 if (ppc_md.panic)
279 setup_panic();
280
9b6b563c
PM
281 init_mm.start_code = PAGE_OFFSET;
282 init_mm.end_code = (unsigned long) _etext;
283 init_mm.end_data = (unsigned long) _edata;
49b09853 284 init_mm.brk = klimit;
9b6b563c 285
9b6b563c
PM
286 /* set up the bootmem stuff with available memory */
287 do_init_bootmem();
288 if ( ppc_md.progress ) ppc_md.progress("setup_arch: bootmem", 0x3eab);
289
9b6b563c
PM
290#ifdef CONFIG_DUMMY_CONSOLE
291 conswitchp = &dummy_con;
292#endif
293
294 ppc_md.setup_arch();
295 if ( ppc_md.progress ) ppc_md.progress("arch: exit", 0x3eab);
296
297 paging_init();
9b6b563c 298}