Commit | Line | Data |
---|---|---|
9b6b563c PM |
1 | /* |
2 | * Common prep/pmac/chrp boot and setup code. | |
3 | */ | |
4 | ||
9b6b563c PM |
5 | #include <linux/module.h> |
6 | #include <linux/string.h> | |
7 | #include <linux/sched.h> | |
8 | #include <linux/init.h> | |
9 | #include <linux/kernel.h> | |
10 | #include <linux/reboot.h> | |
11 | #include <linux/delay.h> | |
12 | #include <linux/initrd.h> | |
13 | #include <linux/ide.h> | |
14 | #include <linux/tty.h> | |
15 | #include <linux/bootmem.h> | |
16 | #include <linux/seq_file.h> | |
17 | #include <linux/root_dev.h> | |
18 | #include <linux/cpu.h> | |
19 | #include <linux/console.h> | |
20 | ||
21 | #include <asm/residual.h> | |
22 | #include <asm/io.h> | |
23 | #include <asm/prom.h> | |
24 | #include <asm/processor.h> | |
25 | #include <asm/pgtable.h> | |
9b6b563c PM |
26 | #include <asm/setup.h> |
27 | #include <asm/amigappc.h> | |
28 | #include <asm/smp.h> | |
29 | #include <asm/elf.h> | |
30 | #include <asm/cputable.h> | |
31 | #include <asm/bootx.h> | |
32 | #include <asm/btext.h> | |
33 | #include <asm/machdep.h> | |
34 | #include <asm/uaccess.h> | |
35 | #include <asm/system.h> | |
36 | #include <asm/pmac_feature.h> | |
37 | #include <asm/sections.h> | |
38 | #include <asm/nvram.h> | |
39 | #include <asm/xmon.h> | |
6d7f58b0 | 40 | #include <asm/time.h> |
463ce0e1 | 41 | #include <asm/serial.h> |
51d3082f | 42 | #include <asm/udbg.h> |
9b6b563c | 43 | |
66ba135c SR |
44 | #include "setup.h" |
45 | ||
03501dab PM |
46 | #define DBG(fmt...) |
47 | ||
9b6b563c PM |
48 | #if defined CONFIG_KGDB |
49 | #include <asm/kgdb.h> | |
50 | #endif | |
51 | ||
9b6b563c PM |
52 | extern void bootx_init(unsigned long r4, unsigned long phys); |
53 | ||
9b6b563c PM |
54 | struct ide_machdep_calls ppc_ide_md; |
55 | ||
80579e1f PM |
56 | int boot_cpuid; |
57 | EXPORT_SYMBOL_GPL(boot_cpuid); | |
58 | int boot_cpuid_phys; | |
59 | ||
9b6b563c PM |
60 | unsigned long ISA_DMA_THRESHOLD; |
61 | unsigned int DMA_MODE_READ; | |
62 | unsigned int DMA_MODE_WRITE; | |
63 | ||
e574d238 PM |
64 | int have_of = 1; |
65 | ||
9b6b563c PM |
66 | #ifdef CONFIG_VGA_CONSOLE |
67 | unsigned long vgacon_remap_base; | |
d003e7a1 | 68 | EXPORT_SYMBOL(vgacon_remap_base); |
9b6b563c PM |
69 | #endif |
70 | ||
9b6b563c PM |
71 | /* |
72 | * These are used in binfmt_elf.c to put aux entries on the stack | |
73 | * for each elf executable being started. | |
74 | */ | |
75 | int dcache_bsize; | |
76 | int icache_bsize; | |
77 | int ucache_bsize; | |
78 | ||
9b6b563c PM |
79 | /* |
80 | * We're called here very early in the boot. We determine the machine | |
81 | * type and call the appropriate low-level setup functions. | |
82 | * -- Cort <cort@fsmlabs.com> | |
83 | * | |
84 | * Note that the kernel may be running at an address which is different | |
85 | * from the address that it was linked at, so we must use RELOC/PTRRELOC | |
86 | * to access static data (including strings). -- paulus | |
87 | */ | |
88 | unsigned long __init early_init(unsigned long dt_ptr) | |
89 | { | |
90 | unsigned long offset = reloc_offset(); | |
42c4aaad | 91 | struct cpu_spec *spec; |
9b6b563c | 92 | |
dd184343 PM |
93 | /* First zero the BSS -- use memset_io, some platforms don't have |
94 | * caches on yet */ | |
556b09c8 MG |
95 | memset_io((void __iomem *)PTRRELOC(&__bss_start), 0, |
96 | __bss_stop - __bss_start); | |
dd184343 | 97 | |
9b6b563c PM |
98 | /* |
99 | * Identify the CPU type and fix up code sections | |
100 | * that depend on which cpu we have. | |
101 | */ | |
974a76f5 | 102 | spec = identify_cpu(offset, mfspr(SPRN_PVR)); |
42c4aaad | 103 | |
0909c8c2 | 104 | do_feature_fixups(spec->cpu_features, |
42c4aaad BH |
105 | PTRRELOC(&__start___ftr_fixup), |
106 | PTRRELOC(&__stop___ftr_fixup)); | |
9b6b563c | 107 | |
9b6b563c PM |
108 | return KERNELBASE + offset; |
109 | } | |
110 | ||
9b6b563c | 111 | |
9b6b563c PM |
112 | /* |
113 | * Find out what kind of machine we're on and save any data we need | |
114 | * from the early boot process (devtree is copied on pmac by prom_init()). | |
115 | * This is called very early on the boot process, after a minimal | |
116 | * MMU environment has been set up but before MMU_init is called. | |
117 | */ | |
118 | void __init machine_init(unsigned long dt_ptr, unsigned long phys) | |
119 | { | |
719c91cc DG |
120 | /* Enable early debugging if any specified (see udbg.h) */ |
121 | udbg_early_init(); | |
51d3082f BH |
122 | |
123 | /* Do some early initialization based on the flat device tree */ | |
9b6b563c PM |
124 | early_init_devtree(__va(dt_ptr)); |
125 | ||
e8222502 | 126 | probe_machine(); |
35499c01 | 127 | |
9b6b563c | 128 | #ifdef CONFIG_6xx |
a0652fc9 PM |
129 | if (cpu_has_feature(CPU_FTR_CAN_DOZE) || |
130 | cpu_has_feature(CPU_FTR_CAN_NAP)) | |
131 | ppc_md.power_save = ppc6xx_idle; | |
9b6b563c | 132 | #endif |
9b6b563c PM |
133 | |
134 | if (ppc_md.progress) | |
135 | ppc_md.progress("id mach(): done", 0x200); | |
136 | } | |
137 | ||
138 | #ifdef CONFIG_BOOKE_WDT | |
139 | /* Checks wdt=x and wdt_period=xx command-line option */ | |
140 | int __init early_parse_wdt(char *p) | |
141 | { | |
142 | if (p && strncmp(p, "0", 1) != 0) | |
143 | booke_wdt_enabled = 1; | |
144 | ||
145 | return 0; | |
146 | } | |
147 | early_param("wdt", early_parse_wdt); | |
148 | ||
149 | int __init early_parse_wdt_period (char *p) | |
150 | { | |
151 | if (p) | |
152 | booke_wdt_period = simple_strtoul(p, NULL, 0); | |
153 | ||
154 | return 0; | |
155 | } | |
156 | early_param("wdt_period", early_parse_wdt_period); | |
157 | #endif /* CONFIG_BOOKE_WDT */ | |
158 | ||
159 | /* Checks "l2cr=xxxx" command-line option */ | |
160 | int __init ppc_setup_l2cr(char *str) | |
161 | { | |
162 | if (cpu_has_feature(CPU_FTR_L2CR)) { | |
163 | unsigned long val = simple_strtoul(str, NULL, 0); | |
164 | printk(KERN_INFO "l2cr set to %lx\n", val); | |
165 | _set_L2CR(0); /* force invalidate by disable cache */ | |
166 | _set_L2CR(val); /* and enable it */ | |
167 | } | |
168 | return 1; | |
169 | } | |
170 | __setup("l2cr=", ppc_setup_l2cr); | |
171 | ||
172 | #ifdef CONFIG_GENERIC_NVRAM | |
173 | ||
174 | /* Generic nvram hooks used by drivers/char/gen_nvram.c */ | |
175 | unsigned char nvram_read_byte(int addr) | |
176 | { | |
177 | if (ppc_md.nvram_read_val) | |
178 | return ppc_md.nvram_read_val(addr); | |
179 | return 0xff; | |
180 | } | |
181 | EXPORT_SYMBOL(nvram_read_byte); | |
182 | ||
183 | void nvram_write_byte(unsigned char val, int addr) | |
184 | { | |
185 | if (ppc_md.nvram_write_val) | |
186 | ppc_md.nvram_write_val(addr, val); | |
187 | } | |
188 | EXPORT_SYMBOL(nvram_write_byte); | |
189 | ||
190 | void nvram_sync(void) | |
191 | { | |
192 | if (ppc_md.nvram_sync) | |
193 | ppc_md.nvram_sync(); | |
194 | } | |
195 | EXPORT_SYMBOL(nvram_sync); | |
196 | ||
197 | #endif /* CONFIG_NVRAM */ | |
198 | ||
199 | static struct cpu cpu_devices[NR_CPUS]; | |
200 | ||
201 | int __init ppc_init(void) | |
202 | { | |
203 | int i; | |
204 | ||
205 | /* clear the progress line */ | |
206 | if ( ppc_md.progress ) ppc_md.progress(" ", 0xffff); | |
207 | ||
208 | /* register CPU devices */ | |
0e551954 | 209 | for_each_possible_cpu(i) |
76b67ed9 | 210 | register_cpu(&cpu_devices[i], i); |
9b6b563c PM |
211 | |
212 | /* call platform init */ | |
213 | if (ppc_md.init != NULL) { | |
214 | ppc_md.init(); | |
215 | } | |
216 | return 0; | |
217 | } | |
218 | ||
219 | arch_initcall(ppc_init); | |
220 | ||
221 | /* Warning, IO base is not yet inited */ | |
222 | void __init setup_arch(char **cmdline_p) | |
223 | { | |
846f77b0 ME |
224 | *cmdline_p = cmd_line; |
225 | ||
9b6b563c PM |
226 | /* so udelay does something sensible, assume <= 1000 bogomips */ |
227 | loops_per_jiffy = 500000000 / HZ; | |
228 | ||
9b6b563c | 229 | unflatten_device_tree(); |
a82765b6 | 230 | check_for_initrd(); |
463ce0e1 BH |
231 | |
232 | if (ppc_md.init_early) | |
233 | ppc_md.init_early(); | |
234 | ||
463ce0e1 | 235 | find_legacy_serial_ports(); |
9b6b563c | 236 | |
5ad57078 PM |
237 | smp_setup_cpu_maps(); |
238 | ||
51d3082f BH |
239 | /* Register early console */ |
240 | register_early_udbg_console(); | |
9b6b563c | 241 | |
47679283 ME |
242 | xmon_setup(); |
243 | ||
9b6b563c PM |
244 | #if defined(CONFIG_KGDB) |
245 | if (ppc_md.kgdb_map_scc) | |
246 | ppc_md.kgdb_map_scc(); | |
247 | set_debug_traps(); | |
248 | if (strstr(cmd_line, "gdb")) { | |
249 | if (ppc_md.progress) | |
250 | ppc_md.progress("setup_arch: kgdb breakpoint", 0x4000); | |
251 | printk("kgdb breakpoint activated\n"); | |
252 | breakpoint(); | |
253 | } | |
254 | #endif | |
255 | ||
256 | /* | |
257 | * Set cache line size based on type of cpu as a default. | |
258 | * Systems with OF can look in the properties on the cpu node(s) | |
259 | * for a possibly more accurate value. | |
260 | */ | |
261 | if (cpu_has_feature(CPU_FTR_SPLIT_ID_CACHE)) { | |
262 | dcache_bsize = cur_cpu_spec->dcache_bsize; | |
263 | icache_bsize = cur_cpu_spec->icache_bsize; | |
264 | ucache_bsize = 0; | |
265 | } else | |
266 | ucache_bsize = dcache_bsize = icache_bsize | |
267 | = cur_cpu_spec->dcache_bsize; | |
268 | ||
269 | /* reboot on panic */ | |
270 | panic_timeout = 180; | |
271 | ||
7e990266 KG |
272 | if (ppc_md.panic) |
273 | setup_panic(); | |
274 | ||
9b6b563c PM |
275 | init_mm.start_code = PAGE_OFFSET; |
276 | init_mm.end_code = (unsigned long) _etext; | |
277 | init_mm.end_data = (unsigned long) _edata; | |
49b09853 | 278 | init_mm.brk = klimit; |
9b6b563c | 279 | |
9b6b563c PM |
280 | /* set up the bootmem stuff with available memory */ |
281 | do_init_bootmem(); | |
282 | if ( ppc_md.progress ) ppc_md.progress("setup_arch: bootmem", 0x3eab); | |
283 | ||
9b6b563c PM |
284 | #ifdef CONFIG_DUMMY_CONSOLE |
285 | conswitchp = &dummy_con; | |
286 | #endif | |
287 | ||
288 | ppc_md.setup_arch(); | |
289 | if ( ppc_md.progress ) ppc_md.progress("arch: exit", 0x3eab); | |
290 | ||
291 | paging_init(); | |
9b6b563c | 292 | } |