powerpc/BSR: Fix BSR to allow mmap of small BSR on 64k kernel
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / powerpc / kernel / setup_32.c
CommitLineData
9b6b563c
PM
1/*
2 * Common prep/pmac/chrp boot and setup code.
3 */
4
9b6b563c
PM
5#include <linux/module.h>
6#include <linux/string.h>
7#include <linux/sched.h>
8#include <linux/init.h>
9#include <linux/kernel.h>
10#include <linux/reboot.h>
11#include <linux/delay.h>
12#include <linux/initrd.h>
9b6b563c
PM
13#include <linux/tty.h>
14#include <linux/bootmem.h>
15#include <linux/seq_file.h>
16#include <linux/root_dev.h>
17#include <linux/cpu.h>
18#include <linux/console.h>
85218827 19#include <linux/lmb.h>
9b6b563c 20
9b6b563c
PM
21#include <asm/io.h>
22#include <asm/prom.h>
23#include <asm/processor.h>
24#include <asm/pgtable.h>
9b6b563c 25#include <asm/setup.h>
9b6b563c
PM
26#include <asm/smp.h>
27#include <asm/elf.h>
28#include <asm/cputable.h>
29#include <asm/bootx.h>
30#include <asm/btext.h>
31#include <asm/machdep.h>
32#include <asm/uaccess.h>
33#include <asm/system.h>
34#include <asm/pmac_feature.h>
35#include <asm/sections.h>
36#include <asm/nvram.h>
37#include <asm/xmon.h>
6d7f58b0 38#include <asm/time.h>
463ce0e1 39#include <asm/serial.h>
51d3082f 40#include <asm/udbg.h>
77520351 41#include <asm/mmu_context.h>
ec3cf2ec 42#include <asm/swiotlb.h>
9b6b563c 43
66ba135c
SR
44#include "setup.h"
45
03501dab
PM
46#define DBG(fmt...)
47
9b6b563c
PM
48extern void bootx_init(unsigned long r4, unsigned long phys);
49
80579e1f
PM
50int boot_cpuid;
51EXPORT_SYMBOL_GPL(boot_cpuid);
52int boot_cpuid_phys;
53
13a9801e
NL
54int smp_hw_index[NR_CPUS];
55
9b6b563c
PM
56unsigned long ISA_DMA_THRESHOLD;
57unsigned int DMA_MODE_READ;
58unsigned int DMA_MODE_WRITE;
59
9b6b563c
PM
60#ifdef CONFIG_VGA_CONSOLE
61unsigned long vgacon_remap_base;
d003e7a1 62EXPORT_SYMBOL(vgacon_remap_base);
9b6b563c
PM
63#endif
64
9b6b563c
PM
65/*
66 * These are used in binfmt_elf.c to put aux entries on the stack
67 * for each elf executable being started.
68 */
69int dcache_bsize;
70int icache_bsize;
71int ucache_bsize;
72
9b6b563c
PM
73/*
74 * We're called here very early in the boot. We determine the machine
75 * type and call the appropriate low-level setup functions.
76 * -- Cort <cort@fsmlabs.com>
77 *
78 * Note that the kernel may be running at an address which is different
79 * from the address that it was linked at, so we must use RELOC/PTRRELOC
80 * to access static data (including strings). -- paulus
81 */
4e491d14 82notrace unsigned long __init early_init(unsigned long dt_ptr)
9b6b563c
PM
83{
84 unsigned long offset = reloc_offset();
42c4aaad 85 struct cpu_spec *spec;
9b6b563c 86
dd184343
PM
87 /* First zero the BSS -- use memset_io, some platforms don't have
88 * caches on yet */
556b09c8
MG
89 memset_io((void __iomem *)PTRRELOC(&__bss_start), 0,
90 __bss_stop - __bss_start);
dd184343 91
9b6b563c
PM
92 /*
93 * Identify the CPU type and fix up code sections
94 * that depend on which cpu we have.
95 */
974a76f5 96 spec = identify_cpu(offset, mfspr(SPRN_PVR));
42c4aaad 97
0909c8c2 98 do_feature_fixups(spec->cpu_features,
42c4aaad
BH
99 PTRRELOC(&__start___ftr_fixup),
100 PTRRELOC(&__stop___ftr_fixup));
9b6b563c 101
7c03d653
BH
102 do_feature_fixups(spec->mmu_features,
103 PTRRELOC(&__start___mmu_ftr_fixup),
104 PTRRELOC(&__stop___mmu_ftr_fixup));
105
2d1b2027
KG
106 do_lwsync_fixups(spec->cpu_features,
107 PTRRELOC(&__start___lwsync_fixup),
108 PTRRELOC(&__stop___lwsync_fixup));
109
9b6b563c
PM
110 return KERNELBASE + offset;
111}
112
9b6b563c 113
9b6b563c
PM
114/*
115 * Find out what kind of machine we're on and save any data we need
116 * from the early boot process (devtree is copied on pmac by prom_init()).
117 * This is called very early on the boot process, after a minimal
118 * MMU environment has been set up but before MMU_init is called.
119 */
cd301c7b 120notrace void __init machine_init(unsigned long dt_ptr)
9b6b563c 121{
719c91cc
DG
122 /* Enable early debugging if any specified (see udbg.h) */
123 udbg_early_init();
51d3082f
BH
124
125 /* Do some early initialization based on the flat device tree */
9b6b563c
PM
126 early_init_devtree(__va(dt_ptr));
127
e8222502 128 probe_machine();
35499c01 129
f8f50b1b
DF
130 setup_kdump_trampoline();
131
9b6b563c 132#ifdef CONFIG_6xx
a0652fc9
PM
133 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
134 cpu_has_feature(CPU_FTR_CAN_NAP))
135 ppc_md.power_save = ppc6xx_idle;
9b6b563c 136#endif
9b6b563c 137
fc4033b2
KG
138#ifdef CONFIG_E500
139 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
140 cpu_has_feature(CPU_FTR_CAN_NAP))
141 ppc_md.power_save = e500_idle;
142#endif
9b6b563c
PM
143 if (ppc_md.progress)
144 ppc_md.progress("id mach(): done", 0x200);
145}
146
147#ifdef CONFIG_BOOKE_WDT
148/* Checks wdt=x and wdt_period=xx command-line option */
4e491d14 149notrace int __init early_parse_wdt(char *p)
9b6b563c
PM
150{
151 if (p && strncmp(p, "0", 1) != 0)
152 booke_wdt_enabled = 1;
153
154 return 0;
155}
156early_param("wdt", early_parse_wdt);
157
158int __init early_parse_wdt_period (char *p)
159{
160 if (p)
161 booke_wdt_period = simple_strtoul(p, NULL, 0);
162
163 return 0;
164}
165early_param("wdt_period", early_parse_wdt_period);
166#endif /* CONFIG_BOOKE_WDT */
167
168/* Checks "l2cr=xxxx" command-line option */
169int __init ppc_setup_l2cr(char *str)
170{
171 if (cpu_has_feature(CPU_FTR_L2CR)) {
172 unsigned long val = simple_strtoul(str, NULL, 0);
173 printk(KERN_INFO "l2cr set to %lx\n", val);
174 _set_L2CR(0); /* force invalidate by disable cache */
175 _set_L2CR(val); /* and enable it */
176 }
177 return 1;
178}
179__setup("l2cr=", ppc_setup_l2cr);
180
a78bfbfc
RB
181/* Checks "l3cr=xxxx" command-line option */
182int __init ppc_setup_l3cr(char *str)
183{
184 if (cpu_has_feature(CPU_FTR_L3CR)) {
185 unsigned long val = simple_strtoul(str, NULL, 0);
186 printk(KERN_INFO "l3cr set to %lx\n", val);
187 _set_L3CR(val); /* and enable it */
188 }
189 return 1;
190}
191__setup("l3cr=", ppc_setup_l3cr);
192
9b6b563c
PM
193#ifdef CONFIG_GENERIC_NVRAM
194
195/* Generic nvram hooks used by drivers/char/gen_nvram.c */
196unsigned char nvram_read_byte(int addr)
197{
198 if (ppc_md.nvram_read_val)
199 return ppc_md.nvram_read_val(addr);
200 return 0xff;
201}
202EXPORT_SYMBOL(nvram_read_byte);
203
204void nvram_write_byte(unsigned char val, int addr)
205{
206 if (ppc_md.nvram_write_val)
207 ppc_md.nvram_write_val(addr, val);
208}
209EXPORT_SYMBOL(nvram_write_byte);
210
211void nvram_sync(void)
212{
213 if (ppc_md.nvram_sync)
214 ppc_md.nvram_sync();
215}
216EXPORT_SYMBOL(nvram_sync);
217
218#endif /* CONFIG_NVRAM */
219
9b6b563c
PM
220int __init ppc_init(void)
221{
9b6b563c 222 /* clear the progress line */
5e41763a
GP
223 if (ppc_md.progress)
224 ppc_md.progress(" ", 0xffff);
9b6b563c 225
9b6b563c
PM
226 /* call platform init */
227 if (ppc_md.init != NULL) {
228 ppc_md.init();
229 }
230 return 0;
231}
232
233arch_initcall(ppc_init);
234
85218827
KG
235#ifdef CONFIG_IRQSTACKS
236static void __init irqstack_early_init(void)
237{
238 unsigned int i;
239
240 /* interrupt stacks must be in lowmem, we get that for free on ppc32
241 * as the lmb is limited to lowmem by LMB_REAL_LIMIT */
242 for_each_possible_cpu(i) {
243 softirq_ctx[i] = (struct thread_info *)
244 __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
245 hardirq_ctx[i] = (struct thread_info *)
246 __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
247 }
248}
249#else
250#define irqstack_early_init()
251#endif
252
bcf0b088
KG
253#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
254static void __init exc_lvl_early_init(void)
255{
256 unsigned int i;
257
258 /* interrupt stacks must be in lowmem, we get that for free on ppc32
259 * as the lmb is limited to lowmem by LMB_REAL_LIMIT */
260 for_each_possible_cpu(i) {
261 critirq_ctx[i] = (struct thread_info *)
262 __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
263#ifdef CONFIG_BOOKE
264 dbgirq_ctx[i] = (struct thread_info *)
265 __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
266 mcheckirq_ctx[i] = (struct thread_info *)
267 __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
268#endif
269 }
270}
271#else
272#define exc_lvl_early_init()
273#endif
274
9b6b563c
PM
275/* Warning, IO base is not yet inited */
276void __init setup_arch(char **cmdline_p)
277{
846f77b0
ME
278 *cmdline_p = cmd_line;
279
9b6b563c
PM
280 /* so udelay does something sensible, assume <= 1000 bogomips */
281 loops_per_jiffy = 500000000 / HZ;
282
9b6b563c 283 unflatten_device_tree();
a82765b6 284 check_for_initrd();
463ce0e1
BH
285
286 if (ppc_md.init_early)
287 ppc_md.init_early();
288
463ce0e1 289 find_legacy_serial_ports();
9b6b563c 290
5ad57078
PM
291 smp_setup_cpu_maps();
292
51d3082f
BH
293 /* Register early console */
294 register_early_udbg_console();
9b6b563c 295
47679283
ME
296 xmon_setup();
297
9b6b563c
PM
298 /*
299 * Set cache line size based on type of cpu as a default.
300 * Systems with OF can look in the properties on the cpu node(s)
301 * for a possibly more accurate value.
302 */
4508dc21
DG
303 dcache_bsize = cur_cpu_spec->dcache_bsize;
304 icache_bsize = cur_cpu_spec->icache_bsize;
305 ucache_bsize = 0;
306 if (cpu_has_feature(CPU_FTR_UNIFIED_ID_CACHE))
307 ucache_bsize = icache_bsize = dcache_bsize;
9b6b563c
PM
308
309 /* reboot on panic */
310 panic_timeout = 180;
311
7e990266
KG
312 if (ppc_md.panic)
313 setup_panic();
314
4846c5de 315 init_mm.start_code = (unsigned long)_stext;
9b6b563c
PM
316 init_mm.end_code = (unsigned long) _etext;
317 init_mm.end_data = (unsigned long) _edata;
49b09853 318 init_mm.brk = klimit;
9b6b563c 319
bcf0b088
KG
320 exc_lvl_early_init();
321
85218827
KG
322 irqstack_early_init();
323
9b6b563c
PM
324 /* set up the bootmem stuff with available memory */
325 do_init_bootmem();
326 if ( ppc_md.progress ) ppc_md.progress("setup_arch: bootmem", 0x3eab);
327
9b6b563c
PM
328#ifdef CONFIG_DUMMY_CONSOLE
329 conswitchp = &dummy_con;
330#endif
331
38db7e74
GL
332 if (ppc_md.setup_arch)
333 ppc_md.setup_arch();
9b6b563c
PM
334 if ( ppc_md.progress ) ppc_md.progress("arch: exit", 0x3eab);
335
ec3cf2ec
BB
336#ifdef CONFIG_SWIOTLB
337 if (ppc_swiotlb_enable)
338 swiotlb_init();
339#endif
340
9b6b563c 341 paging_init();
77520351
BH
342
343 /* Initialize the MMU context management stuff */
344 mmu_context_init();
345
9b6b563c 346}